blob: 3030e219474bc921b6bba772cb60e4a2e1a48eb4 [file] [log] [blame]
Diana Picus22274932016-11-11 08:27:37 +00001//===- ARMInstructionSelector.cpp ----------------------------*- C++ -*-==//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Diana Picus22274932016-11-11 08:27:37 +00006//
7//===----------------------------------------------------------------------===//
8/// \file
9/// This file implements the targeting of the InstructionSelector class for ARM.
10/// \todo This should be generated by TableGen.
11//===----------------------------------------------------------------------===//
12
Diana Picus22274932016-11-11 08:27:37 +000013#include "ARMRegisterBankInfo.h"
14#include "ARMSubtarget.h"
15#include "ARMTargetMachine.h"
Diana Picus674888d2017-04-28 09:10:38 +000016#include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
David Blaikie62651302017-10-26 23:39:54 +000017#include "llvm/CodeGen/GlobalISel/InstructionSelectorImpl.h"
Diana Picus930e6ec2017-08-03 09:14:59 +000018#include "llvm/CodeGen/MachineConstantPool.h"
Diana Picus812caee2016-12-16 12:54:46 +000019#include "llvm/CodeGen/MachineRegisterInfo.h"
Diana Picus22274932016-11-11 08:27:37 +000020#include "llvm/Support/Debug.h"
21
22#define DEBUG_TYPE "arm-isel"
23
24using namespace llvm;
25
Diana Picus674888d2017-04-28 09:10:38 +000026namespace {
Diana Picus8abcbbb2017-05-02 09:40:49 +000027
28#define GET_GLOBALISEL_PREDICATE_BITSET
29#include "ARMGenGlobalISel.inc"
30#undef GET_GLOBALISEL_PREDICATE_BITSET
31
Diana Picus674888d2017-04-28 09:10:38 +000032class ARMInstructionSelector : public InstructionSelector {
33public:
Diana Picus8abcbbb2017-05-02 09:40:49 +000034 ARMInstructionSelector(const ARMBaseTargetMachine &TM, const ARMSubtarget &STI,
Diana Picus674888d2017-04-28 09:10:38 +000035 const ARMRegisterBankInfo &RBI);
36
Daniel Sandersf76f3152017-11-16 00:46:35 +000037 bool select(MachineInstr &I, CodeGenCoverage &CoverageInfo) const override;
David Blaikie62651302017-10-26 23:39:54 +000038 static const char *getName() { return DEBUG_TYPE; }
Diana Picus674888d2017-04-28 09:10:38 +000039
40private:
Daniel Sandersf76f3152017-11-16 00:46:35 +000041 bool selectImpl(MachineInstr &I, CodeGenCoverage &CoverageInfo) const;
Diana Picus8abcbbb2017-05-02 09:40:49 +000042
Diana Picus995746d2017-07-12 10:31:16 +000043 struct CmpConstants;
44 struct InsertInfo;
Diana Picus5b916532017-07-07 08:39:04 +000045
Diana Picus995746d2017-07-12 10:31:16 +000046 bool selectCmp(CmpConstants Helper, MachineInstrBuilder &MIB,
47 MachineRegisterInfo &MRI) const;
Diana Picus621894a2017-06-19 09:40:51 +000048
Diana Picus995746d2017-07-12 10:31:16 +000049 // Helper for inserting a comparison sequence that sets \p ResReg to either 1
50 // if \p LHSReg and \p RHSReg are in the relationship defined by \p Cond, or
51 // \p PrevRes otherwise. In essence, it computes PrevRes OR (LHS Cond RHS).
52 bool insertComparison(CmpConstants Helper, InsertInfo I, unsigned ResReg,
53 ARMCC::CondCodes Cond, unsigned LHSReg, unsigned RHSReg,
54 unsigned PrevRes) const;
55
56 // Set \p DestReg to \p Constant.
57 void putConstant(InsertInfo I, unsigned DestReg, unsigned Constant) const;
58
Diana Picus930e6ec2017-08-03 09:14:59 +000059 bool selectGlobal(MachineInstrBuilder &MIB, MachineRegisterInfo &MRI) const;
Diana Picus995746d2017-07-12 10:31:16 +000060 bool selectSelect(MachineInstrBuilder &MIB, MachineRegisterInfo &MRI) const;
Diana Picuse393bc72017-10-06 15:39:16 +000061 bool selectShift(unsigned ShiftOpc, MachineInstrBuilder &MIB) const;
Diana Picus995746d2017-07-12 10:31:16 +000062
63 // Check if the types match and both operands have the expected size and
64 // register bank.
65 bool validOpRegPair(MachineRegisterInfo &MRI, unsigned LHS, unsigned RHS,
66 unsigned ExpectedSize, unsigned ExpectedRegBankID) const;
67
68 // Check if the register has the expected size and register bank.
69 bool validReg(MachineRegisterInfo &MRI, unsigned Reg, unsigned ExpectedSize,
70 unsigned ExpectedRegBankID) const;
Diana Picus7145d222017-06-27 09:19:51 +000071
Diana Picus674888d2017-04-28 09:10:38 +000072 const ARMBaseInstrInfo &TII;
73 const ARMBaseRegisterInfo &TRI;
Diana Picus8abcbbb2017-05-02 09:40:49 +000074 const ARMBaseTargetMachine &TM;
Diana Picus674888d2017-04-28 09:10:38 +000075 const ARMRegisterBankInfo &RBI;
Diana Picus8abcbbb2017-05-02 09:40:49 +000076 const ARMSubtarget &STI;
77
Diana Picus813af0d2018-12-14 12:37:24 +000078 // Store the opcodes that we might need, so we don't have to check what kind
79 // of subtarget (ARM vs Thumb) we have all the time.
80 struct OpcodeCache {
81 unsigned ZEXT16;
82 unsigned SEXT16;
83
84 unsigned ZEXT8;
85 unsigned SEXT8;
86
87 // Used for implementing ZEXT/SEXT from i1
88 unsigned AND;
89 unsigned RSB;
90
91 unsigned STORE32;
92 unsigned LOAD32;
93
94 unsigned STORE16;
95 unsigned LOAD16;
96
97 unsigned STORE8;
98 unsigned LOAD8;
99
Diana Picusaa4118a2019-02-13 11:25:32 +0000100 // Used for G_ICMP
Diana Picus75a04e22019-02-07 11:05:33 +0000101 unsigned CMPrr;
102 unsigned MOVi;
103 unsigned MOVCCi;
104
Diana Picusaa4118a2019-02-13 11:25:32 +0000105 // Used for G_SELECT
106 unsigned CMPri;
107 unsigned MOVCCr;
108
Diana Picusa00425f2019-02-15 10:24:03 +0000109 unsigned TSTri;
110 unsigned Bcc;
111
Diana Picus813af0d2018-12-14 12:37:24 +0000112 OpcodeCache(const ARMSubtarget &STI);
113 } const Opcodes;
114
115 // Select the opcode for simple extensions (that translate to a single SXT/UXT
116 // instruction). Extension operations more complicated than that should not
117 // invoke this. Returns the original opcode if it doesn't know how to select a
118 // better one.
119 unsigned selectSimpleExtOpc(unsigned Opc, unsigned Size) const;
120
121 // Select the opcode for simple loads and stores. Returns the original opcode
122 // if it doesn't know how to select a better one.
123 unsigned selectLoadStoreOpCode(unsigned Opc, unsigned RegBank,
124 unsigned Size) const;
125
Diana Picus8abcbbb2017-05-02 09:40:49 +0000126#define GET_GLOBALISEL_PREDICATES_DECL
127#include "ARMGenGlobalISel.inc"
128#undef GET_GLOBALISEL_PREDICATES_DECL
129
130// We declare the temporaries used by selectImpl() in the class to minimize the
131// cost of constructing placeholder values.
132#define GET_GLOBALISEL_TEMPORARIES_DECL
133#include "ARMGenGlobalISel.inc"
134#undef GET_GLOBALISEL_TEMPORARIES_DECL
Diana Picus674888d2017-04-28 09:10:38 +0000135};
136} // end anonymous namespace
137
138namespace llvm {
139InstructionSelector *
Diana Picus8abcbbb2017-05-02 09:40:49 +0000140createARMInstructionSelector(const ARMBaseTargetMachine &TM,
141 const ARMSubtarget &STI,
Diana Picus674888d2017-04-28 09:10:38 +0000142 const ARMRegisterBankInfo &RBI) {
Diana Picus8abcbbb2017-05-02 09:40:49 +0000143 return new ARMInstructionSelector(TM, STI, RBI);
Diana Picus674888d2017-04-28 09:10:38 +0000144}
145}
146
Daniel Sanders8e82af22017-07-27 11:03:45 +0000147const unsigned zero_reg = 0;
Diana Picus8abcbbb2017-05-02 09:40:49 +0000148
149#define GET_GLOBALISEL_IMPL
150#include "ARMGenGlobalISel.inc"
151#undef GET_GLOBALISEL_IMPL
152
153ARMInstructionSelector::ARMInstructionSelector(const ARMBaseTargetMachine &TM,
154 const ARMSubtarget &STI,
Diana Picus22274932016-11-11 08:27:37 +0000155 const ARMRegisterBankInfo &RBI)
Diana Picus895c6aa2016-11-15 16:42:10 +0000156 : InstructionSelector(), TII(*STI.getInstrInfo()),
Diana Picus813af0d2018-12-14 12:37:24 +0000157 TRI(*STI.getRegisterInfo()), TM(TM), RBI(RBI), STI(STI), Opcodes(STI),
Diana Picus8abcbbb2017-05-02 09:40:49 +0000158#define GET_GLOBALISEL_PREDICATES_INIT
159#include "ARMGenGlobalISel.inc"
160#undef GET_GLOBALISEL_PREDICATES_INIT
161#define GET_GLOBALISEL_TEMPORARIES_INIT
162#include "ARMGenGlobalISel.inc"
163#undef GET_GLOBALISEL_TEMPORARIES_INIT
164{
165}
Diana Picus22274932016-11-11 08:27:37 +0000166
Diana Picus865f7fe2018-01-04 13:09:25 +0000167static const TargetRegisterClass *guessRegClass(unsigned Reg,
168 MachineRegisterInfo &MRI,
169 const TargetRegisterInfo &TRI,
170 const RegisterBankInfo &RBI) {
171 const RegisterBank *RegBank = RBI.getRegBank(Reg, MRI, TRI);
172 assert(RegBank && "Can't get reg bank for virtual register");
173
174 const unsigned Size = MRI.getType(Reg).getSizeInBits();
175 assert((RegBank->getID() == ARM::GPRRegBankID ||
176 RegBank->getID() == ARM::FPRRegBankID) &&
177 "Unsupported reg bank");
178
179 if (RegBank->getID() == ARM::FPRRegBankID) {
180 if (Size == 32)
181 return &ARM::SPRRegClass;
182 else if (Size == 64)
183 return &ARM::DPRRegClass;
Roman Tereshine79d6562018-05-23 02:59:31 +0000184 else if (Size == 128)
185 return &ARM::QPRRegClass;
Diana Picus865f7fe2018-01-04 13:09:25 +0000186 else
187 llvm_unreachable("Unsupported destination size");
188 }
189
190 return &ARM::GPRRegClass;
191}
192
Diana Picus812caee2016-12-16 12:54:46 +0000193static bool selectCopy(MachineInstr &I, const TargetInstrInfo &TII,
194 MachineRegisterInfo &MRI, const TargetRegisterInfo &TRI,
195 const RegisterBankInfo &RBI) {
196 unsigned DstReg = I.getOperand(0).getReg();
197 if (TargetRegisterInfo::isPhysicalRegister(DstReg))
198 return true;
199
Diana Picus865f7fe2018-01-04 13:09:25 +0000200 const TargetRegisterClass *RC = guessRegClass(DstReg, MRI, TRI, RBI);
Diana Picus4fa83c02017-02-08 13:23:04 +0000201
Diana Picus812caee2016-12-16 12:54:46 +0000202 // No need to constrain SrcReg. It will get constrained when
203 // we hit another of its uses or its defs.
204 // Copies do not have constraints.
205 if (!RBI.constrainGenericRegister(DstReg, *RC, MRI)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000206 LLVM_DEBUG(dbgs() << "Failed to constrain " << TII.getName(I.getOpcode())
207 << " operand\n");
Diana Picus812caee2016-12-16 12:54:46 +0000208 return false;
209 }
210 return true;
211}
212
Diana Picus0b4190a2017-06-07 12:35:05 +0000213static bool selectMergeValues(MachineInstrBuilder &MIB,
214 const ARMBaseInstrInfo &TII,
215 MachineRegisterInfo &MRI,
216 const TargetRegisterInfo &TRI,
217 const RegisterBankInfo &RBI) {
218 assert(TII.getSubtarget().hasVFP2() && "Can't select merge without VFP");
Diana Picusb1701e02017-02-16 12:19:57 +0000219
Diana Picus0b4190a2017-06-07 12:35:05 +0000220 // We only support G_MERGE_VALUES as a way to stick together two scalar GPRs
Diana Picusb1701e02017-02-16 12:19:57 +0000221 // into one DPR.
222 unsigned VReg0 = MIB->getOperand(0).getReg();
223 (void)VReg0;
224 assert(MRI.getType(VReg0).getSizeInBits() == 64 &&
225 RBI.getRegBank(VReg0, MRI, TRI)->getID() == ARM::FPRRegBankID &&
Diana Picus0b4190a2017-06-07 12:35:05 +0000226 "Unsupported operand for G_MERGE_VALUES");
Diana Picusb1701e02017-02-16 12:19:57 +0000227 unsigned VReg1 = MIB->getOperand(1).getReg();
228 (void)VReg1;
229 assert(MRI.getType(VReg1).getSizeInBits() == 32 &&
230 RBI.getRegBank(VReg1, MRI, TRI)->getID() == ARM::GPRRegBankID &&
Diana Picus0b4190a2017-06-07 12:35:05 +0000231 "Unsupported operand for G_MERGE_VALUES");
232 unsigned VReg2 = MIB->getOperand(2).getReg();
Diana Picusb1701e02017-02-16 12:19:57 +0000233 (void)VReg2;
234 assert(MRI.getType(VReg2).getSizeInBits() == 32 &&
235 RBI.getRegBank(VReg2, MRI, TRI)->getID() == ARM::GPRRegBankID &&
Diana Picus0b4190a2017-06-07 12:35:05 +0000236 "Unsupported operand for G_MERGE_VALUES");
Diana Picusb1701e02017-02-16 12:19:57 +0000237
238 MIB->setDesc(TII.get(ARM::VMOVDRR));
239 MIB.add(predOps(ARMCC::AL));
240
241 return true;
242}
243
Diana Picus0b4190a2017-06-07 12:35:05 +0000244static bool selectUnmergeValues(MachineInstrBuilder &MIB,
245 const ARMBaseInstrInfo &TII,
246 MachineRegisterInfo &MRI,
247 const TargetRegisterInfo &TRI,
248 const RegisterBankInfo &RBI) {
249 assert(TII.getSubtarget().hasVFP2() && "Can't select unmerge without VFP");
Diana Picusb1701e02017-02-16 12:19:57 +0000250
Diana Picus0b4190a2017-06-07 12:35:05 +0000251 // We only support G_UNMERGE_VALUES as a way to break up one DPR into two
252 // GPRs.
Diana Picusb1701e02017-02-16 12:19:57 +0000253 unsigned VReg0 = MIB->getOperand(0).getReg();
254 (void)VReg0;
255 assert(MRI.getType(VReg0).getSizeInBits() == 32 &&
256 RBI.getRegBank(VReg0, MRI, TRI)->getID() == ARM::GPRRegBankID &&
Diana Picus0b4190a2017-06-07 12:35:05 +0000257 "Unsupported operand for G_UNMERGE_VALUES");
Diana Picusb1701e02017-02-16 12:19:57 +0000258 unsigned VReg1 = MIB->getOperand(1).getReg();
259 (void)VReg1;
Diana Picus0b4190a2017-06-07 12:35:05 +0000260 assert(MRI.getType(VReg1).getSizeInBits() == 32 &&
261 RBI.getRegBank(VReg1, MRI, TRI)->getID() == ARM::GPRRegBankID &&
262 "Unsupported operand for G_UNMERGE_VALUES");
263 unsigned VReg2 = MIB->getOperand(2).getReg();
264 (void)VReg2;
265 assert(MRI.getType(VReg2).getSizeInBits() == 64 &&
266 RBI.getRegBank(VReg2, MRI, TRI)->getID() == ARM::FPRRegBankID &&
267 "Unsupported operand for G_UNMERGE_VALUES");
Diana Picusb1701e02017-02-16 12:19:57 +0000268
Diana Picus0b4190a2017-06-07 12:35:05 +0000269 MIB->setDesc(TII.get(ARM::VMOVRRD));
Diana Picusb1701e02017-02-16 12:19:57 +0000270 MIB.add(predOps(ARMCC::AL));
271
272 return true;
273}
274
Diana Picus813af0d2018-12-14 12:37:24 +0000275ARMInstructionSelector::OpcodeCache::OpcodeCache(const ARMSubtarget &STI) {
276 bool isThumb = STI.isThumb();
277
278 using namespace TargetOpcode;
279
280#define STORE_OPCODE(VAR, OPC) VAR = isThumb ? ARM::t2##OPC : ARM::OPC
281 STORE_OPCODE(SEXT16, SXTH);
282 STORE_OPCODE(ZEXT16, UXTH);
283
284 STORE_OPCODE(SEXT8, SXTB);
285 STORE_OPCODE(ZEXT8, UXTB);
286
287 STORE_OPCODE(AND, ANDri);
288 STORE_OPCODE(RSB, RSBri);
289
290 STORE_OPCODE(STORE32, STRi12);
291 STORE_OPCODE(LOAD32, LDRi12);
292
293 // LDRH/STRH are special...
294 STORE16 = isThumb ? ARM::t2STRHi12 : ARM::STRH;
295 LOAD16 = isThumb ? ARM::t2LDRHi12 : ARM::LDRH;
296
297 STORE_OPCODE(STORE8, STRBi12);
298 STORE_OPCODE(LOAD8, LDRBi12);
Diana Picus75a04e22019-02-07 11:05:33 +0000299
300 STORE_OPCODE(CMPrr, CMPrr);
301 STORE_OPCODE(MOVi, MOVi);
302 STORE_OPCODE(MOVCCi, MOVCCi);
Diana Picusaa4118a2019-02-13 11:25:32 +0000303
304 STORE_OPCODE(CMPri, CMPri);
305 STORE_OPCODE(MOVCCr, MOVCCr);
Diana Picusa00425f2019-02-15 10:24:03 +0000306
307 STORE_OPCODE(TSTri, TSTri);
308 STORE_OPCODE(Bcc, Bcc);
Diana Picus813af0d2018-12-14 12:37:24 +0000309#undef MAP_OPCODE
310}
311
312unsigned ARMInstructionSelector::selectSimpleExtOpc(unsigned Opc,
313 unsigned Size) const {
Diana Picus8b6c6be2017-01-25 08:10:40 +0000314 using namespace TargetOpcode;
315
Diana Picuse8368782017-02-17 13:44:19 +0000316 if (Size != 8 && Size != 16)
317 return Opc;
Diana Picus8b6c6be2017-01-25 08:10:40 +0000318
319 if (Opc == G_SEXT)
Diana Picus813af0d2018-12-14 12:37:24 +0000320 return Size == 8 ? Opcodes.SEXT8 : Opcodes.SEXT16;
Diana Picus8b6c6be2017-01-25 08:10:40 +0000321
322 if (Opc == G_ZEXT)
Diana Picus813af0d2018-12-14 12:37:24 +0000323 return Size == 8 ? Opcodes.ZEXT8 : Opcodes.ZEXT16;
Diana Picus8b6c6be2017-01-25 08:10:40 +0000324
Diana Picuse8368782017-02-17 13:44:19 +0000325 return Opc;
Diana Picus8b6c6be2017-01-25 08:10:40 +0000326}
327
Diana Picus813af0d2018-12-14 12:37:24 +0000328unsigned ARMInstructionSelector::selectLoadStoreOpCode(unsigned Opc,
329 unsigned RegBank,
330 unsigned Size) const {
Diana Picus3b99c642017-02-24 14:01:27 +0000331 bool isStore = Opc == TargetOpcode::G_STORE;
332
Diana Picus1540b062017-02-16 14:10:50 +0000333 if (RegBank == ARM::GPRRegBankID) {
334 switch (Size) {
335 case 1:
336 case 8:
Diana Picus813af0d2018-12-14 12:37:24 +0000337 return isStore ? Opcodes.STORE8 : Opcodes.LOAD8;
Diana Picus1540b062017-02-16 14:10:50 +0000338 case 16:
Diana Picus813af0d2018-12-14 12:37:24 +0000339 return isStore ? Opcodes.STORE16 : Opcodes.LOAD16;
Diana Picus1540b062017-02-16 14:10:50 +0000340 case 32:
Diana Picus813af0d2018-12-14 12:37:24 +0000341 return isStore ? Opcodes.STORE32 : Opcodes.LOAD32;
Diana Picuse8368782017-02-17 13:44:19 +0000342 default:
Diana Picus3b99c642017-02-24 14:01:27 +0000343 return Opc;
Diana Picus1540b062017-02-16 14:10:50 +0000344 }
Diana Picus1540b062017-02-16 14:10:50 +0000345 }
346
Diana Picuse8368782017-02-17 13:44:19 +0000347 if (RegBank == ARM::FPRRegBankID) {
348 switch (Size) {
349 case 32:
Diana Picus3b99c642017-02-24 14:01:27 +0000350 return isStore ? ARM::VSTRS : ARM::VLDRS;
Diana Picuse8368782017-02-17 13:44:19 +0000351 case 64:
Diana Picus3b99c642017-02-24 14:01:27 +0000352 return isStore ? ARM::VSTRD : ARM::VLDRD;
Diana Picuse8368782017-02-17 13:44:19 +0000353 default:
Diana Picus3b99c642017-02-24 14:01:27 +0000354 return Opc;
Diana Picuse8368782017-02-17 13:44:19 +0000355 }
Diana Picus278c7222017-01-26 09:20:47 +0000356 }
357
Diana Picus3b99c642017-02-24 14:01:27 +0000358 return Opc;
Diana Picus278c7222017-01-26 09:20:47 +0000359}
360
Diana Picus5b916532017-07-07 08:39:04 +0000361// When lowering comparisons, we sometimes need to perform two compares instead
362// of just one. Get the condition codes for both comparisons. If only one is
363// needed, the second member of the pair is ARMCC::AL.
364static std::pair<ARMCC::CondCodes, ARMCC::CondCodes>
365getComparePreds(CmpInst::Predicate Pred) {
366 std::pair<ARMCC::CondCodes, ARMCC::CondCodes> Preds = {ARMCC::AL, ARMCC::AL};
Diana Picus621894a2017-06-19 09:40:51 +0000367 switch (Pred) {
Diana Picus621894a2017-06-19 09:40:51 +0000368 case CmpInst::FCMP_ONE:
Diana Picus5b916532017-07-07 08:39:04 +0000369 Preds = {ARMCC::GT, ARMCC::MI};
370 break;
Diana Picus621894a2017-06-19 09:40:51 +0000371 case CmpInst::FCMP_UEQ:
Diana Picus5b916532017-07-07 08:39:04 +0000372 Preds = {ARMCC::EQ, ARMCC::VS};
373 break;
Diana Picus621894a2017-06-19 09:40:51 +0000374 case CmpInst::ICMP_EQ:
375 case CmpInst::FCMP_OEQ:
Diana Picus5b916532017-07-07 08:39:04 +0000376 Preds.first = ARMCC::EQ;
377 break;
Diana Picus621894a2017-06-19 09:40:51 +0000378 case CmpInst::ICMP_SGT:
379 case CmpInst::FCMP_OGT:
Diana Picus5b916532017-07-07 08:39:04 +0000380 Preds.first = ARMCC::GT;
381 break;
Diana Picus621894a2017-06-19 09:40:51 +0000382 case CmpInst::ICMP_SGE:
383 case CmpInst::FCMP_OGE:
Diana Picus5b916532017-07-07 08:39:04 +0000384 Preds.first = ARMCC::GE;
385 break;
Diana Picus621894a2017-06-19 09:40:51 +0000386 case CmpInst::ICMP_UGT:
387 case CmpInst::FCMP_UGT:
Diana Picus5b916532017-07-07 08:39:04 +0000388 Preds.first = ARMCC::HI;
389 break;
Diana Picus621894a2017-06-19 09:40:51 +0000390 case CmpInst::FCMP_OLT:
Diana Picus5b916532017-07-07 08:39:04 +0000391 Preds.first = ARMCC::MI;
392 break;
Diana Picus621894a2017-06-19 09:40:51 +0000393 case CmpInst::ICMP_ULE:
394 case CmpInst::FCMP_OLE:
Diana Picus5b916532017-07-07 08:39:04 +0000395 Preds.first = ARMCC::LS;
396 break;
Diana Picus621894a2017-06-19 09:40:51 +0000397 case CmpInst::FCMP_ORD:
Diana Picus5b916532017-07-07 08:39:04 +0000398 Preds.first = ARMCC::VC;
399 break;
Diana Picus621894a2017-06-19 09:40:51 +0000400 case CmpInst::FCMP_UNO:
Diana Picus5b916532017-07-07 08:39:04 +0000401 Preds.first = ARMCC::VS;
402 break;
Diana Picus621894a2017-06-19 09:40:51 +0000403 case CmpInst::FCMP_UGE:
Diana Picus5b916532017-07-07 08:39:04 +0000404 Preds.first = ARMCC::PL;
405 break;
Diana Picus621894a2017-06-19 09:40:51 +0000406 case CmpInst::ICMP_SLT:
407 case CmpInst::FCMP_ULT:
Diana Picus5b916532017-07-07 08:39:04 +0000408 Preds.first = ARMCC::LT;
409 break;
Diana Picus621894a2017-06-19 09:40:51 +0000410 case CmpInst::ICMP_SLE:
411 case CmpInst::FCMP_ULE:
Diana Picus5b916532017-07-07 08:39:04 +0000412 Preds.first = ARMCC::LE;
413 break;
Diana Picus621894a2017-06-19 09:40:51 +0000414 case CmpInst::FCMP_UNE:
415 case CmpInst::ICMP_NE:
Diana Picus5b916532017-07-07 08:39:04 +0000416 Preds.first = ARMCC::NE;
417 break;
Diana Picus621894a2017-06-19 09:40:51 +0000418 case CmpInst::ICMP_UGE:
Diana Picus5b916532017-07-07 08:39:04 +0000419 Preds.first = ARMCC::HS;
420 break;
Diana Picus621894a2017-06-19 09:40:51 +0000421 case CmpInst::ICMP_ULT:
Diana Picus5b916532017-07-07 08:39:04 +0000422 Preds.first = ARMCC::LO;
423 break;
424 default:
425 break;
Diana Picus621894a2017-06-19 09:40:51 +0000426 }
Diana Picus5b916532017-07-07 08:39:04 +0000427 assert(Preds.first != ARMCC::AL && "No comparisons needed?");
428 return Preds;
Diana Picus621894a2017-06-19 09:40:51 +0000429}
430
Diana Picus995746d2017-07-12 10:31:16 +0000431struct ARMInstructionSelector::CmpConstants {
Diana Picus75a04e22019-02-07 11:05:33 +0000432 CmpConstants(unsigned CmpOpcode, unsigned FlagsOpcode, unsigned SelectOpcode,
433 unsigned OpRegBank, unsigned OpSize)
Diana Picus995746d2017-07-12 10:31:16 +0000434 : ComparisonOpcode(CmpOpcode), ReadFlagsOpcode(FlagsOpcode),
Diana Picus75a04e22019-02-07 11:05:33 +0000435 SelectResultOpcode(SelectOpcode), OperandRegBankID(OpRegBank),
436 OperandSize(OpSize) {}
Diana Picus621894a2017-06-19 09:40:51 +0000437
Diana Picus5b916532017-07-07 08:39:04 +0000438 // The opcode used for performing the comparison.
Diana Picus995746d2017-07-12 10:31:16 +0000439 const unsigned ComparisonOpcode;
Diana Picus621894a2017-06-19 09:40:51 +0000440
Diana Picus5b916532017-07-07 08:39:04 +0000441 // The opcode used for reading the flags set by the comparison. May be
442 // ARM::INSTRUCTION_LIST_END if we don't need to read the flags.
Diana Picus995746d2017-07-12 10:31:16 +0000443 const unsigned ReadFlagsOpcode;
Diana Picus5b916532017-07-07 08:39:04 +0000444
Diana Picus75a04e22019-02-07 11:05:33 +0000445 // The opcode used for materializing the result of the comparison.
446 const unsigned SelectResultOpcode;
447
Diana Picus5b916532017-07-07 08:39:04 +0000448 // The assumed register bank ID for the operands.
Diana Picus995746d2017-07-12 10:31:16 +0000449 const unsigned OperandRegBankID;
Diana Picus5b916532017-07-07 08:39:04 +0000450
Diana Picus21014df2017-07-12 09:01:54 +0000451 // The assumed size in bits for the operands.
Diana Picus995746d2017-07-12 10:31:16 +0000452 const unsigned OperandSize;
Diana Picus5b916532017-07-07 08:39:04 +0000453};
454
Diana Picus995746d2017-07-12 10:31:16 +0000455struct ARMInstructionSelector::InsertInfo {
456 InsertInfo(MachineInstrBuilder &MIB)
457 : MBB(*MIB->getParent()), InsertBefore(std::next(MIB->getIterator())),
458 DbgLoc(MIB->getDebugLoc()) {}
Diana Picus5b916532017-07-07 08:39:04 +0000459
Diana Picus995746d2017-07-12 10:31:16 +0000460 MachineBasicBlock &MBB;
461 const MachineBasicBlock::instr_iterator InsertBefore;
462 const DebugLoc &DbgLoc;
463};
Diana Picus5b916532017-07-07 08:39:04 +0000464
Diana Picus995746d2017-07-12 10:31:16 +0000465void ARMInstructionSelector::putConstant(InsertInfo I, unsigned DestReg,
466 unsigned Constant) const {
Diana Picus75a04e22019-02-07 11:05:33 +0000467 (void)BuildMI(I.MBB, I.InsertBefore, I.DbgLoc, TII.get(Opcodes.MOVi))
Diana Picus995746d2017-07-12 10:31:16 +0000468 .addDef(DestReg)
469 .addImm(Constant)
470 .add(predOps(ARMCC::AL))
471 .add(condCodeOp());
472}
Diana Picus21014df2017-07-12 09:01:54 +0000473
Diana Picus995746d2017-07-12 10:31:16 +0000474bool ARMInstructionSelector::validOpRegPair(MachineRegisterInfo &MRI,
475 unsigned LHSReg, unsigned RHSReg,
476 unsigned ExpectedSize,
477 unsigned ExpectedRegBankID) const {
478 return MRI.getType(LHSReg) == MRI.getType(RHSReg) &&
479 validReg(MRI, LHSReg, ExpectedSize, ExpectedRegBankID) &&
480 validReg(MRI, RHSReg, ExpectedSize, ExpectedRegBankID);
481}
Diana Picus5b916532017-07-07 08:39:04 +0000482
Diana Picus995746d2017-07-12 10:31:16 +0000483bool ARMInstructionSelector::validReg(MachineRegisterInfo &MRI, unsigned Reg,
484 unsigned ExpectedSize,
485 unsigned ExpectedRegBankID) const {
486 if (MRI.getType(Reg).getSizeInBits() != ExpectedSize) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000487 LLVM_DEBUG(dbgs() << "Unexpected size for register");
Diana Picus995746d2017-07-12 10:31:16 +0000488 return false;
489 }
490
491 if (RBI.getRegBank(Reg, MRI, TRI)->getID() != ExpectedRegBankID) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000492 LLVM_DEBUG(dbgs() << "Unexpected register bank for register");
Diana Picus995746d2017-07-12 10:31:16 +0000493 return false;
494 }
495
496 return true;
497}
498
499bool ARMInstructionSelector::selectCmp(CmpConstants Helper,
500 MachineInstrBuilder &MIB,
501 MachineRegisterInfo &MRI) const {
502 const InsertInfo I(MIB);
Diana Picus5b916532017-07-07 08:39:04 +0000503
Diana Picus621894a2017-06-19 09:40:51 +0000504 auto ResReg = MIB->getOperand(0).getReg();
Diana Picus995746d2017-07-12 10:31:16 +0000505 if (!validReg(MRI, ResReg, 1, ARM::GPRRegBankID))
Diana Picus5b916532017-07-07 08:39:04 +0000506 return false;
507
Diana Picus621894a2017-06-19 09:40:51 +0000508 auto Cond =
509 static_cast<CmpInst::Predicate>(MIB->getOperand(1).getPredicate());
Diana Picus5b916532017-07-07 08:39:04 +0000510 if (Cond == CmpInst::FCMP_TRUE || Cond == CmpInst::FCMP_FALSE) {
Diana Picus995746d2017-07-12 10:31:16 +0000511 putConstant(I, ResReg, Cond == CmpInst::FCMP_TRUE ? 1 : 0);
Diana Picus5b916532017-07-07 08:39:04 +0000512 MIB->eraseFromParent();
513 return true;
514 }
515
516 auto LHSReg = MIB->getOperand(2).getReg();
517 auto RHSReg = MIB->getOperand(3).getReg();
Diana Picus995746d2017-07-12 10:31:16 +0000518 if (!validOpRegPair(MRI, LHSReg, RHSReg, Helper.OperandSize,
519 Helper.OperandRegBankID))
Diana Picus621894a2017-06-19 09:40:51 +0000520 return false;
521
Diana Picus5b916532017-07-07 08:39:04 +0000522 auto ARMConds = getComparePreds(Cond);
Diana Picus995746d2017-07-12 10:31:16 +0000523 auto ZeroReg = MRI.createVirtualRegister(&ARM::GPRRegClass);
524 putConstant(I, ZeroReg, 0);
Diana Picus5b916532017-07-07 08:39:04 +0000525
526 if (ARMConds.second == ARMCC::AL) {
527 // Simple case, we only need one comparison and we're done.
Diana Picus995746d2017-07-12 10:31:16 +0000528 if (!insertComparison(Helper, I, ResReg, ARMConds.first, LHSReg, RHSReg,
529 ZeroReg))
Diana Picus5b916532017-07-07 08:39:04 +0000530 return false;
531 } else {
532 // Not so simple, we need two successive comparisons.
533 auto IntermediateRes = MRI.createVirtualRegister(&ARM::GPRRegClass);
Diana Picus995746d2017-07-12 10:31:16 +0000534 if (!insertComparison(Helper, I, IntermediateRes, ARMConds.first, LHSReg,
535 RHSReg, ZeroReg))
Diana Picus5b916532017-07-07 08:39:04 +0000536 return false;
Diana Picus995746d2017-07-12 10:31:16 +0000537 if (!insertComparison(Helper, I, ResReg, ARMConds.second, LHSReg, RHSReg,
538 IntermediateRes))
Diana Picus5b916532017-07-07 08:39:04 +0000539 return false;
540 }
Diana Picus621894a2017-06-19 09:40:51 +0000541
542 MIB->eraseFromParent();
543 return true;
544}
545
Diana Picus995746d2017-07-12 10:31:16 +0000546bool ARMInstructionSelector::insertComparison(CmpConstants Helper, InsertInfo I,
547 unsigned ResReg,
548 ARMCC::CondCodes Cond,
549 unsigned LHSReg, unsigned RHSReg,
550 unsigned PrevRes) const {
551 // Perform the comparison.
552 auto CmpI =
553 BuildMI(I.MBB, I.InsertBefore, I.DbgLoc, TII.get(Helper.ComparisonOpcode))
554 .addUse(LHSReg)
555 .addUse(RHSReg)
556 .add(predOps(ARMCC::AL));
557 if (!constrainSelectedInstRegOperands(*CmpI, TII, TRI, RBI))
558 return false;
559
560 // Read the comparison flags (if necessary).
561 if (Helper.ReadFlagsOpcode != ARM::INSTRUCTION_LIST_END) {
562 auto ReadI = BuildMI(I.MBB, I.InsertBefore, I.DbgLoc,
563 TII.get(Helper.ReadFlagsOpcode))
564 .add(predOps(ARMCC::AL));
565 if (!constrainSelectedInstRegOperands(*ReadI, TII, TRI, RBI))
566 return false;
567 }
568
569 // Select either 1 or the previous result based on the value of the flags.
Diana Picus75a04e22019-02-07 11:05:33 +0000570 auto Mov1I = BuildMI(I.MBB, I.InsertBefore, I.DbgLoc,
571 TII.get(Helper.SelectResultOpcode))
Diana Picus995746d2017-07-12 10:31:16 +0000572 .addDef(ResReg)
573 .addUse(PrevRes)
574 .addImm(1)
575 .add(predOps(Cond, ARM::CPSR));
576 if (!constrainSelectedInstRegOperands(*Mov1I, TII, TRI, RBI))
577 return false;
578
579 return true;
580}
581
Diana Picus930e6ec2017-08-03 09:14:59 +0000582bool ARMInstructionSelector::selectGlobal(MachineInstrBuilder &MIB,
583 MachineRegisterInfo &MRI) const {
Diana Picusabb08862017-09-05 07:57:41 +0000584 if ((STI.isROPI() || STI.isRWPI()) && !STI.isTargetELF()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000585 LLVM_DEBUG(dbgs() << "ROPI and RWPI only supported for ELF\n");
Diana Picus930e6ec2017-08-03 09:14:59 +0000586 return false;
587 }
Diana Picus930e6ec2017-08-03 09:14:59 +0000588
589 auto GV = MIB->getOperand(1).getGlobal();
590 if (GV->isThreadLocal()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000591 LLVM_DEBUG(dbgs() << "TLS variables not supported yet\n");
Diana Picus930e6ec2017-08-03 09:14:59 +0000592 return false;
593 }
594
595 auto &MBB = *MIB->getParent();
596 auto &MF = *MBB.getParent();
597
Sam Parker5b098342019-02-08 07:57:42 +0000598 bool UseMovt = STI.useMovt();
Diana Picus930e6ec2017-08-03 09:14:59 +0000599
Matt Arsenault41e5ac42018-03-14 00:36:23 +0000600 unsigned Size = TM.getPointerSize(0);
Diana Picusc9f29c62017-08-29 09:47:55 +0000601 unsigned Alignment = 4;
Diana Picusabb08862017-09-05 07:57:41 +0000602
603 auto addOpsForConstantPoolLoad = [&MF, Alignment,
604 Size](MachineInstrBuilder &MIB,
605 const GlobalValue *GV, bool IsSBREL) {
606 assert(MIB->getOpcode() == ARM::LDRi12 && "Unsupported instruction");
607 auto ConstPool = MF.getConstantPool();
608 auto CPIndex =
609 // For SB relative entries we need a target-specific constant pool.
610 // Otherwise, just use a regular constant pool entry.
611 IsSBREL
612 ? ConstPool->getConstantPoolIndex(
613 ARMConstantPoolConstant::Create(GV, ARMCP::SBREL), Alignment)
614 : ConstPool->getConstantPoolIndex(GV, Alignment);
615 MIB.addConstantPoolIndex(CPIndex, /*Offset*/ 0, /*TargetFlags*/ 0)
616 .addMemOperand(
617 MF.getMachineMemOperand(MachinePointerInfo::getConstantPool(MF),
618 MachineMemOperand::MOLoad, Size, Alignment))
619 .addImm(0)
620 .add(predOps(ARMCC::AL));
621 };
622
Diana Picusc9f29c62017-08-29 09:47:55 +0000623 if (TM.isPositionIndependent()) {
Diana Picusac154732017-09-05 08:22:47 +0000624 bool Indirect = STI.isGVIndirectSymbol(GV);
Diana Picusc9f29c62017-08-29 09:47:55 +0000625 // FIXME: Taking advantage of MOVT for ELF is pretty involved, so we don't
626 // support it yet. See PR28229.
627 unsigned Opc =
Diana Picusac154732017-09-05 08:22:47 +0000628 UseMovt && !STI.isTargetELF()
Diana Picusc9f29c62017-08-29 09:47:55 +0000629 ? (Indirect ? ARM::MOV_ga_pcrel_ldr : ARM::MOV_ga_pcrel)
630 : (Indirect ? ARM::LDRLIT_ga_pcrel_ldr : ARM::LDRLIT_ga_pcrel);
631 MIB->setDesc(TII.get(Opc));
632
Evgeniy Stepanov76d5ac42017-11-13 20:45:38 +0000633 int TargetFlags = ARMII::MO_NO_FLAG;
Diana Picusac154732017-09-05 08:22:47 +0000634 if (STI.isTargetDarwin())
Evgeniy Stepanov76d5ac42017-11-13 20:45:38 +0000635 TargetFlags |= ARMII::MO_NONLAZY;
636 if (STI.isGVInGOT(GV))
637 TargetFlags |= ARMII::MO_GOT;
638 MIB->getOperand(1).setTargetFlags(TargetFlags);
Diana Picusc9f29c62017-08-29 09:47:55 +0000639
640 if (Indirect)
641 MIB.addMemOperand(MF.getMachineMemOperand(
642 MachinePointerInfo::getGOT(MF), MachineMemOperand::MOLoad,
Matt Arsenault41e5ac42018-03-14 00:36:23 +0000643 TM.getProgramPointerSize(), Alignment));
Diana Picusc9f29c62017-08-29 09:47:55 +0000644
Diana Picusac154732017-09-05 08:22:47 +0000645 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
Diana Picusc9f29c62017-08-29 09:47:55 +0000646 }
647
Diana Picusf95979112017-09-01 11:13:39 +0000648 bool isReadOnly = STI.getTargetLowering()->isReadOnly(GV);
649 if (STI.isROPI() && isReadOnly) {
650 unsigned Opc = UseMovt ? ARM::MOV_ga_pcrel : ARM::LDRLIT_ga_pcrel;
651 MIB->setDesc(TII.get(Opc));
652 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
653 }
Diana Picusabb08862017-09-05 07:57:41 +0000654 if (STI.isRWPI() && !isReadOnly) {
655 auto Offset = MRI.createVirtualRegister(&ARM::GPRRegClass);
656 MachineInstrBuilder OffsetMIB;
657 if (UseMovt) {
658 OffsetMIB = BuildMI(MBB, *MIB, MIB->getDebugLoc(),
659 TII.get(ARM::MOVi32imm), Offset);
660 OffsetMIB.addGlobalAddress(GV, /*Offset*/ 0, ARMII::MO_SBREL);
661 } else {
662 // Load the offset from the constant pool.
663 OffsetMIB =
664 BuildMI(MBB, *MIB, MIB->getDebugLoc(), TII.get(ARM::LDRi12), Offset);
665 addOpsForConstantPoolLoad(OffsetMIB, GV, /*IsSBREL*/ true);
666 }
667 if (!constrainSelectedInstRegOperands(*OffsetMIB, TII, TRI, RBI))
668 return false;
669
670 // Add the offset to the SB register.
671 MIB->setDesc(TII.get(ARM::ADDrr));
672 MIB->RemoveOperand(1);
673 MIB.addReg(ARM::R9) // FIXME: don't hardcode R9
674 .addReg(Offset)
675 .add(predOps(ARMCC::AL))
676 .add(condCodeOp());
677
678 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
679 }
Diana Picusf95979112017-09-01 11:13:39 +0000680
Diana Picusac154732017-09-05 08:22:47 +0000681 if (STI.isTargetELF()) {
Diana Picus930e6ec2017-08-03 09:14:59 +0000682 if (UseMovt) {
683 MIB->setDesc(TII.get(ARM::MOVi32imm));
684 } else {
685 // Load the global's address from the constant pool.
686 MIB->setDesc(TII.get(ARM::LDRi12));
687 MIB->RemoveOperand(1);
Diana Picusabb08862017-09-05 07:57:41 +0000688 addOpsForConstantPoolLoad(MIB, GV, /*IsSBREL*/ false);
Diana Picus930e6ec2017-08-03 09:14:59 +0000689 }
Diana Picusac154732017-09-05 08:22:47 +0000690 } else if (STI.isTargetMachO()) {
Diana Picus930e6ec2017-08-03 09:14:59 +0000691 if (UseMovt)
692 MIB->setDesc(TII.get(ARM::MOVi32imm));
693 else
694 MIB->setDesc(TII.get(ARM::LDRLIT_ga_abs));
695 } else {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000696 LLVM_DEBUG(dbgs() << "Object format not supported yet\n");
Diana Picus930e6ec2017-08-03 09:14:59 +0000697 return false;
698 }
699
700 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
701}
702
Diana Picus7145d222017-06-27 09:19:51 +0000703bool ARMInstructionSelector::selectSelect(MachineInstrBuilder &MIB,
Diana Picus995746d2017-07-12 10:31:16 +0000704 MachineRegisterInfo &MRI) const {
Diana Picus7145d222017-06-27 09:19:51 +0000705 auto &MBB = *MIB->getParent();
706 auto InsertBefore = std::next(MIB->getIterator());
Diana Picus77367372017-07-07 08:53:27 +0000707 auto &DbgLoc = MIB->getDebugLoc();
Diana Picus7145d222017-06-27 09:19:51 +0000708
709 // Compare the condition to 0.
710 auto CondReg = MIB->getOperand(1).getReg();
Diana Picus995746d2017-07-12 10:31:16 +0000711 assert(validReg(MRI, CondReg, 1, ARM::GPRRegBankID) &&
Diana Picus7145d222017-06-27 09:19:51 +0000712 "Unsupported types for select operation");
Diana Picusaa4118a2019-02-13 11:25:32 +0000713 auto CmpI = BuildMI(MBB, InsertBefore, DbgLoc, TII.get(Opcodes.CMPri))
Diana Picus7145d222017-06-27 09:19:51 +0000714 .addUse(CondReg)
715 .addImm(0)
716 .add(predOps(ARMCC::AL));
717 if (!constrainSelectedInstRegOperands(*CmpI, TII, TRI, RBI))
718 return false;
719
720 // Move a value into the result register based on the result of the
721 // comparison.
722 auto ResReg = MIB->getOperand(0).getReg();
723 auto TrueReg = MIB->getOperand(2).getReg();
724 auto FalseReg = MIB->getOperand(3).getReg();
Diana Picus995746d2017-07-12 10:31:16 +0000725 assert(validOpRegPair(MRI, ResReg, TrueReg, 32, ARM::GPRRegBankID) &&
726 validOpRegPair(MRI, TrueReg, FalseReg, 32, ARM::GPRRegBankID) &&
Diana Picus7145d222017-06-27 09:19:51 +0000727 "Unsupported types for select operation");
Diana Picusaa4118a2019-02-13 11:25:32 +0000728 auto Mov1I = BuildMI(MBB, InsertBefore, DbgLoc, TII.get(Opcodes.MOVCCr))
Diana Picus7145d222017-06-27 09:19:51 +0000729 .addDef(ResReg)
730 .addUse(TrueReg)
731 .addUse(FalseReg)
732 .add(predOps(ARMCC::EQ, ARM::CPSR));
733 if (!constrainSelectedInstRegOperands(*Mov1I, TII, TRI, RBI))
734 return false;
735
736 MIB->eraseFromParent();
737 return true;
738}
739
Diana Picuse393bc72017-10-06 15:39:16 +0000740bool ARMInstructionSelector::selectShift(unsigned ShiftOpc,
741 MachineInstrBuilder &MIB) const {
742 MIB->setDesc(TII.get(ARM::MOVsr));
743 MIB.addImm(ShiftOpc);
744 MIB.add(predOps(ARMCC::AL)).add(condCodeOp());
745 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
746}
747
Daniel Sandersf76f3152017-11-16 00:46:35 +0000748bool ARMInstructionSelector::select(MachineInstr &I,
749 CodeGenCoverage &CoverageInfo) const {
Diana Picus812caee2016-12-16 12:54:46 +0000750 assert(I.getParent() && "Instruction should be in a basic block!");
751 assert(I.getParent()->getParent() && "Instruction should be in a function!");
752
753 auto &MBB = *I.getParent();
754 auto &MF = *MBB.getParent();
755 auto &MRI = MF.getRegInfo();
756
757 if (!isPreISelGenericOpcode(I.getOpcode())) {
758 if (I.isCopy())
759 return selectCopy(I, TII, MRI, TRI, RBI);
760
761 return true;
762 }
763
Diana Picus68773852017-12-22 11:09:18 +0000764 using namespace TargetOpcode;
Diana Picus68773852017-12-22 11:09:18 +0000765
Daniel Sandersf76f3152017-11-16 00:46:35 +0000766 if (selectImpl(I, CoverageInfo))
Diana Picus8abcbbb2017-05-02 09:40:49 +0000767 return true;
768
Diana Picus519807f2016-12-19 11:26:31 +0000769 MachineInstrBuilder MIB{MF, I};
Diana Picusd83df5d2017-01-25 08:47:40 +0000770 bool isSExt = false;
Diana Picus519807f2016-12-19 11:26:31 +0000771
Diana Picus519807f2016-12-19 11:26:31 +0000772 switch (I.getOpcode()) {
Diana Picus8b6c6be2017-01-25 08:10:40 +0000773 case G_SEXT:
Diana Picusd83df5d2017-01-25 08:47:40 +0000774 isSExt = true;
775 LLVM_FALLTHROUGH;
Diana Picus8b6c6be2017-01-25 08:10:40 +0000776 case G_ZEXT: {
777 LLT DstTy = MRI.getType(I.getOperand(0).getReg());
778 // FIXME: Smaller destination sizes coming soon!
779 if (DstTy.getSizeInBits() != 32) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000780 LLVM_DEBUG(dbgs() << "Unsupported destination size for extension");
Diana Picus8b6c6be2017-01-25 08:10:40 +0000781 return false;
782 }
783
784 LLT SrcTy = MRI.getType(I.getOperand(1).getReg());
785 unsigned SrcSize = SrcTy.getSizeInBits();
786 switch (SrcSize) {
Diana Picusd83df5d2017-01-25 08:47:40 +0000787 case 1: {
788 // ZExt boils down to & 0x1; for SExt we also subtract that from 0
Diana Picus813af0d2018-12-14 12:37:24 +0000789 I.setDesc(TII.get(Opcodes.AND));
Diana Picusd83df5d2017-01-25 08:47:40 +0000790 MIB.addImm(1).add(predOps(ARMCC::AL)).add(condCodeOp());
791
792 if (isSExt) {
793 unsigned SExtResult = I.getOperand(0).getReg();
794
795 // Use a new virtual register for the result of the AND
796 unsigned AndResult = MRI.createVirtualRegister(&ARM::GPRRegClass);
797 I.getOperand(0).setReg(AndResult);
798
799 auto InsertBefore = std::next(I.getIterator());
Diana Picus813af0d2018-12-14 12:37:24 +0000800 auto SubI =
801 BuildMI(MBB, InsertBefore, I.getDebugLoc(), TII.get(Opcodes.RSB))
802 .addDef(SExtResult)
803 .addUse(AndResult)
804 .addImm(0)
805 .add(predOps(ARMCC::AL))
806 .add(condCodeOp());
Diana Picusd83df5d2017-01-25 08:47:40 +0000807 if (!constrainSelectedInstRegOperands(*SubI, TII, TRI, RBI))
808 return false;
809 }
810 break;
811 }
Diana Picus8b6c6be2017-01-25 08:10:40 +0000812 case 8:
813 case 16: {
Diana Picus813af0d2018-12-14 12:37:24 +0000814 unsigned NewOpc = selectSimpleExtOpc(I.getOpcode(), SrcSize);
Diana Picuse8368782017-02-17 13:44:19 +0000815 if (NewOpc == I.getOpcode())
816 return false;
Diana Picus8b6c6be2017-01-25 08:10:40 +0000817 I.setDesc(TII.get(NewOpc));
818 MIB.addImm(0).add(predOps(ARMCC::AL));
819 break;
820 }
821 default:
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000822 LLVM_DEBUG(dbgs() << "Unsupported source size for extension");
Diana Picus8b6c6be2017-01-25 08:10:40 +0000823 return false;
824 }
825 break;
826 }
Diana Picus657bfd32017-05-11 08:28:31 +0000827 case G_ANYEXT:
Diana Picus64a33432017-04-21 13:16:50 +0000828 case G_TRUNC: {
829 // The high bits are undefined, so there's nothing special to do, just
830 // treat it as a copy.
831 auto SrcReg = I.getOperand(1).getReg();
832 auto DstReg = I.getOperand(0).getReg();
833
834 const auto &SrcRegBank = *RBI.getRegBank(SrcReg, MRI, TRI);
835 const auto &DstRegBank = *RBI.getRegBank(DstReg, MRI, TRI);
836
Diana Picus75ce8522017-12-20 11:27:10 +0000837 if (SrcRegBank.getID() == ARM::FPRRegBankID) {
838 // This should only happen in the obscure case where we have put a 64-bit
839 // integer into a D register. Get it out of there and keep only the
840 // interesting part.
841 assert(I.getOpcode() == G_TRUNC && "Unsupported operand for G_ANYEXT");
842 assert(DstRegBank.getID() == ARM::GPRRegBankID &&
843 "Unsupported combination of register banks");
844 assert(MRI.getType(SrcReg).getSizeInBits() == 64 && "Unsupported size");
845 assert(MRI.getType(DstReg).getSizeInBits() <= 32 && "Unsupported size");
846
847 unsigned IgnoredBits = MRI.createVirtualRegister(&ARM::GPRRegClass);
848 auto InsertBefore = std::next(I.getIterator());
849 auto MovI =
850 BuildMI(MBB, InsertBefore, I.getDebugLoc(), TII.get(ARM::VMOVRRD))
851 .addDef(DstReg)
852 .addDef(IgnoredBits)
853 .addUse(SrcReg)
854 .add(predOps(ARMCC::AL));
855 if (!constrainSelectedInstRegOperands(*MovI, TII, TRI, RBI))
856 return false;
857
858 MIB->eraseFromParent();
859 return true;
860 }
861
Diana Picus64a33432017-04-21 13:16:50 +0000862 if (SrcRegBank.getID() != DstRegBank.getID()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000863 LLVM_DEBUG(
864 dbgs() << "G_TRUNC/G_ANYEXT operands on different register banks\n");
Diana Picus64a33432017-04-21 13:16:50 +0000865 return false;
866 }
867
868 if (SrcRegBank.getID() != ARM::GPRRegBankID) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000869 LLVM_DEBUG(dbgs() << "G_TRUNC/G_ANYEXT on non-GPR not supported yet\n");
Diana Picus64a33432017-04-21 13:16:50 +0000870 return false;
871 }
872
873 I.setDesc(TII.get(COPY));
874 return selectCopy(I, TII, MRI, TRI, RBI);
875 }
Diana Picus37ae9f62018-01-04 10:54:57 +0000876 case G_CONSTANT: {
877 if (!MRI.getType(I.getOperand(0).getReg()).isPointer()) {
878 // Non-pointer constants should be handled by TableGen.
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000879 LLVM_DEBUG(dbgs() << "Unsupported constant type\n");
Diana Picus37ae9f62018-01-04 10:54:57 +0000880 return false;
881 }
882
883 auto &Val = I.getOperand(1);
884 if (Val.isCImm()) {
885 if (!Val.getCImm()->isZero()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000886 LLVM_DEBUG(dbgs() << "Unsupported pointer constant value\n");
Diana Picus37ae9f62018-01-04 10:54:57 +0000887 return false;
888 }
889 Val.ChangeToImmediate(0);
890 } else {
891 assert(Val.isImm() && "Unexpected operand for G_CONSTANT");
892 if (Val.getImm() != 0) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000893 LLVM_DEBUG(dbgs() << "Unsupported pointer constant value\n");
Diana Picus37ae9f62018-01-04 10:54:57 +0000894 return false;
895 }
896 }
897
898 I.setDesc(TII.get(ARM::MOVi));
899 MIB.add(predOps(ARMCC::AL)).add(condCodeOp());
900 break;
901 }
Diana Picus28a6d0e2017-12-22 13:05:51 +0000902 case G_INTTOPTR:
903 case G_PTRTOINT: {
904 auto SrcReg = I.getOperand(1).getReg();
905 auto DstReg = I.getOperand(0).getReg();
906
907 const auto &SrcRegBank = *RBI.getRegBank(SrcReg, MRI, TRI);
908 const auto &DstRegBank = *RBI.getRegBank(DstReg, MRI, TRI);
909
910 if (SrcRegBank.getID() != DstRegBank.getID()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000911 LLVM_DEBUG(
912 dbgs()
913 << "G_INTTOPTR/G_PTRTOINT operands on different register banks\n");
Diana Picus28a6d0e2017-12-22 13:05:51 +0000914 return false;
915 }
916
917 if (SrcRegBank.getID() != ARM::GPRRegBankID) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000918 LLVM_DEBUG(
919 dbgs() << "G_INTTOPTR/G_PTRTOINT on non-GPR not supported yet\n");
Diana Picus28a6d0e2017-12-22 13:05:51 +0000920 return false;
921 }
922
923 I.setDesc(TII.get(COPY));
924 return selectCopy(I, TII, MRI, TRI, RBI);
925 }
Diana Picus7145d222017-06-27 09:19:51 +0000926 case G_SELECT:
Diana Picus995746d2017-07-12 10:31:16 +0000927 return selectSelect(MIB, MRI);
928 case G_ICMP: {
Diana Picus75a04e22019-02-07 11:05:33 +0000929 CmpConstants Helper(Opcodes.CMPrr, ARM::INSTRUCTION_LIST_END,
930 Opcodes.MOVCCi, ARM::GPRRegBankID, 32);
Diana Picus995746d2017-07-12 10:31:16 +0000931 return selectCmp(Helper, MIB, MRI);
932 }
Diana Picus21014df2017-07-12 09:01:54 +0000933 case G_FCMP: {
Diana Picusac154732017-09-05 08:22:47 +0000934 assert(STI.hasVFP2() && "Can't select fcmp without VFP");
Diana Picus21014df2017-07-12 09:01:54 +0000935
936 unsigned OpReg = I.getOperand(2).getReg();
937 unsigned Size = MRI.getType(OpReg).getSizeInBits();
Diana Picus995746d2017-07-12 10:31:16 +0000938
Diana Picusac154732017-09-05 08:22:47 +0000939 if (Size == 64 && STI.isFPOnlySP()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000940 LLVM_DEBUG(dbgs() << "Subtarget only supports single precision");
Diana Picus995746d2017-07-12 10:31:16 +0000941 return false;
942 }
943 if (Size != 32 && Size != 64) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000944 LLVM_DEBUG(dbgs() << "Unsupported size for G_FCMP operand");
Diana Picus995746d2017-07-12 10:31:16 +0000945 return false;
Diana Picus21014df2017-07-12 09:01:54 +0000946 }
947
Diana Picus995746d2017-07-12 10:31:16 +0000948 CmpConstants Helper(Size == 32 ? ARM::VCMPS : ARM::VCMPD, ARM::FMSTAT,
Diana Picus75a04e22019-02-07 11:05:33 +0000949 Opcodes.MOVCCi, ARM::FPRRegBankID, Size);
Diana Picus995746d2017-07-12 10:31:16 +0000950 return selectCmp(Helper, MIB, MRI);
Diana Picus21014df2017-07-12 09:01:54 +0000951 }
Diana Picuse393bc72017-10-06 15:39:16 +0000952 case G_LSHR:
953 return selectShift(ARM_AM::ShiftOpc::lsr, MIB);
954 case G_ASHR:
955 return selectShift(ARM_AM::ShiftOpc::asr, MIB);
956 case G_SHL: {
957 return selectShift(ARM_AM::ShiftOpc::lsl, MIB);
958 }
Diana Picus9d070942017-02-28 10:14:38 +0000959 case G_GEP:
Diana Picuse24b1042019-02-05 10:21:37 +0000960 I.setDesc(TII.get(STI.isThumb2() ? ARM::t2ADDrr : ARM::ADDrr));
Diana Picus8a73f552017-01-13 10:18:01 +0000961 MIB.add(predOps(ARMCC::AL)).add(condCodeOp());
Diana Picus519807f2016-12-19 11:26:31 +0000962 break;
963 case G_FRAME_INDEX:
964 // Add 0 to the given frame index and hope it will eventually be folded into
965 // the user(s).
966 I.setDesc(TII.get(ARM::ADDri));
Diana Picus8a73f552017-01-13 10:18:01 +0000967 MIB.addImm(0).add(predOps(ARMCC::AL)).add(condCodeOp());
Diana Picus519807f2016-12-19 11:26:31 +0000968 break;
Diana Picus930e6ec2017-08-03 09:14:59 +0000969 case G_GLOBAL_VALUE:
970 return selectGlobal(MIB, MRI);
Diana Picus3b99c642017-02-24 14:01:27 +0000971 case G_STORE:
Diana Picus278c7222017-01-26 09:20:47 +0000972 case G_LOAD: {
Daniel Sanders3c1c4c02017-12-05 05:52:07 +0000973 const auto &MemOp = **I.memoperands_begin();
974 if (MemOp.getOrdering() != AtomicOrdering::NotAtomic) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000975 LLVM_DEBUG(dbgs() << "Atomic load/store not supported yet\n");
Daniel Sanders3c1c4c02017-12-05 05:52:07 +0000976 return false;
977 }
978
Diana Picus1540b062017-02-16 14:10:50 +0000979 unsigned Reg = I.getOperand(0).getReg();
980 unsigned RegBank = RBI.getRegBank(Reg, MRI, TRI)->getID();
981
982 LLT ValTy = MRI.getType(Reg);
Diana Picus278c7222017-01-26 09:20:47 +0000983 const auto ValSize = ValTy.getSizeInBits();
984
Diana Picusac154732017-09-05 08:22:47 +0000985 assert((ValSize != 64 || STI.hasVFP2()) &&
Diana Picus3b99c642017-02-24 14:01:27 +0000986 "Don't know how to load/store 64-bit value without VFP");
Diana Picus1540b062017-02-16 14:10:50 +0000987
Diana Picus813af0d2018-12-14 12:37:24 +0000988 const auto NewOpc = selectLoadStoreOpCode(I.getOpcode(), RegBank, ValSize);
Diana Picus3b99c642017-02-24 14:01:27 +0000989 if (NewOpc == G_LOAD || NewOpc == G_STORE)
Diana Picuse8368782017-02-17 13:44:19 +0000990 return false;
991
Diana Picus278c7222017-01-26 09:20:47 +0000992 I.setDesc(TII.get(NewOpc));
993
Diana Picus3b99c642017-02-24 14:01:27 +0000994 if (NewOpc == ARM::LDRH || NewOpc == ARM::STRH)
Diana Picus278c7222017-01-26 09:20:47 +0000995 // LDRH has a funny addressing mode (there's already a FIXME for it).
996 MIB.addReg(0);
Diana Picus4f8c3e12017-01-13 09:37:56 +0000997 MIB.addImm(0).add(predOps(ARMCC::AL));
Diana Picus519807f2016-12-19 11:26:31 +0000998 break;
Diana Picus278c7222017-01-26 09:20:47 +0000999 }
Diana Picus0b4190a2017-06-07 12:35:05 +00001000 case G_MERGE_VALUES: {
1001 if (!selectMergeValues(MIB, TII, MRI, TRI, RBI))
Diana Picusb1701e02017-02-16 12:19:57 +00001002 return false;
1003 break;
1004 }
Diana Picus0b4190a2017-06-07 12:35:05 +00001005 case G_UNMERGE_VALUES: {
1006 if (!selectUnmergeValues(MIB, TII, MRI, TRI, RBI))
Diana Picusb1701e02017-02-16 12:19:57 +00001007 return false;
1008 break;
1009 }
Diana Picus87a70672017-07-14 09:46:06 +00001010 case G_BRCOND: {
1011 if (!validReg(MRI, I.getOperand(0).getReg(), 1, ARM::GPRRegBankID)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001012 LLVM_DEBUG(dbgs() << "Unsupported condition register for G_BRCOND");
Diana Picus87a70672017-07-14 09:46:06 +00001013 return false;
1014 }
1015
1016 // Set the flags.
Diana Picusa00425f2019-02-15 10:24:03 +00001017 auto Test =
1018 BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(Opcodes.TSTri))
1019 .addReg(I.getOperand(0).getReg())
1020 .addImm(1)
1021 .add(predOps(ARMCC::AL));
Diana Picus87a70672017-07-14 09:46:06 +00001022 if (!constrainSelectedInstRegOperands(*Test, TII, TRI, RBI))
1023 return false;
1024
1025 // Branch conditionally.
Diana Picusa00425f2019-02-15 10:24:03 +00001026 auto Branch =
1027 BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(Opcodes.Bcc))
1028 .add(I.getOperand(1))
1029 .add(predOps(ARMCC::NE, ARM::CPSR));
Diana Picus87a70672017-07-14 09:46:06 +00001030 if (!constrainSelectedInstRegOperands(*Branch, TII, TRI, RBI))
1031 return false;
1032 I.eraseFromParent();
1033 return true;
1034 }
Diana Picus865f7fe2018-01-04 13:09:25 +00001035 case G_PHI: {
1036 I.setDesc(TII.get(PHI));
1037
1038 unsigned DstReg = I.getOperand(0).getReg();
1039 const TargetRegisterClass *RC = guessRegClass(DstReg, MRI, TRI, RBI);
1040 if (!RBI.constrainGenericRegister(DstReg, *RC, MRI)) {
1041 break;
1042 }
1043
1044 return true;
1045 }
Diana Picus519807f2016-12-19 11:26:31 +00001046 default:
1047 return false;
Diana Picus812caee2016-12-16 12:54:46 +00001048 }
1049
Diana Picus519807f2016-12-19 11:26:31 +00001050 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
Diana Picus22274932016-11-11 08:27:37 +00001051}