blob: 73486b969f45978435d81cee949f849f1eb66dbe [file] [log] [blame]
Tom Stellardca166212017-01-30 21:56:46 +00001//===- AMDGPUInstructionSelector.cpp ----------------------------*- C++ -*-==//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellardca166212017-01-30 21:56:46 +00006//
7//===----------------------------------------------------------------------===//
8/// \file
9/// This file implements the targeting of the InstructionSelector class for
10/// AMDGPU.
11/// \todo This should be generated by TableGen.
12//===----------------------------------------------------------------------===//
13
14#include "AMDGPUInstructionSelector.h"
15#include "AMDGPUInstrInfo.h"
16#include "AMDGPURegisterBankInfo.h"
17#include "AMDGPURegisterInfo.h"
18#include "AMDGPUSubtarget.h"
Tom Stellard1dc90202018-05-10 20:53:06 +000019#include "AMDGPUTargetMachine.h"
Tom Stellard44b30b42018-05-22 02:03:23 +000020#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Matt Arsenault7161fb02019-07-16 19:22:21 +000021#include "SIMachineFunctionInfo.h"
Matt Arsenault2dd088e2019-09-09 15:39:32 +000022#include "llvm/CodeGen/GlobalISel/GISelKnownBits.h"
Tom Stellard1dc90202018-05-10 20:53:06 +000023#include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
24#include "llvm/CodeGen/GlobalISel/InstructionSelectorImpl.h"
Matt Arsenault3ecab8e2019-09-19 16:26:14 +000025#include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h"
Matt Arsenault7161fb02019-07-16 19:22:21 +000026#include "llvm/CodeGen/GlobalISel/MIPatternMatch.h"
Aditya Nandakumar18b3f9d2018-01-17 19:31:33 +000027#include "llvm/CodeGen/GlobalISel/Utils.h"
Tom Stellardca166212017-01-30 21:56:46 +000028#include "llvm/CodeGen/MachineBasicBlock.h"
29#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstr.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
32#include "llvm/CodeGen/MachineRegisterInfo.h"
33#include "llvm/IR/Type.h"
34#include "llvm/Support/Debug.h"
35#include "llvm/Support/raw_ostream.h"
36
37#define DEBUG_TYPE "amdgpu-isel"
38
39using namespace llvm;
Matt Arsenault7161fb02019-07-16 19:22:21 +000040using namespace MIPatternMatch;
Tom Stellardca166212017-01-30 21:56:46 +000041
Tom Stellard1dc90202018-05-10 20:53:06 +000042#define GET_GLOBALISEL_IMPL
Tom Stellard5bfbae52018-07-11 20:59:01 +000043#define AMDGPUSubtarget GCNSubtarget
Tom Stellard1dc90202018-05-10 20:53:06 +000044#include "AMDGPUGenGlobalISel.inc"
45#undef GET_GLOBALISEL_IMPL
Tom Stellard5bfbae52018-07-11 20:59:01 +000046#undef AMDGPUSubtarget
Tom Stellard1dc90202018-05-10 20:53:06 +000047
Tom Stellardca166212017-01-30 21:56:46 +000048AMDGPUInstructionSelector::AMDGPUInstructionSelector(
Tom Stellard5bfbae52018-07-11 20:59:01 +000049 const GCNSubtarget &STI, const AMDGPURegisterBankInfo &RBI,
Tom Stellard1dc90202018-05-10 20:53:06 +000050 const AMDGPUTargetMachine &TM)
Tom Stellardca166212017-01-30 21:56:46 +000051 : InstructionSelector(), TII(*STI.getInstrInfo()),
Tom Stellard1dc90202018-05-10 20:53:06 +000052 TRI(*STI.getRegisterInfo()), RBI(RBI), TM(TM),
53 STI(STI),
54 EnableLateStructurizeCFG(AMDGPUTargetMachine::EnableLateStructurizeCFG),
55#define GET_GLOBALISEL_PREDICATES_INIT
56#include "AMDGPUGenGlobalISel.inc"
57#undef GET_GLOBALISEL_PREDICATES_INIT
58#define GET_GLOBALISEL_TEMPORARIES_INIT
59#include "AMDGPUGenGlobalISel.inc"
60#undef GET_GLOBALISEL_TEMPORARIES_INIT
Tom Stellard1dc90202018-05-10 20:53:06 +000061{
62}
63
64const char *AMDGPUInstructionSelector::getName() { return DEBUG_TYPE; }
Tom Stellardca166212017-01-30 21:56:46 +000065
Matt Arsenault2ab25f92019-07-01 16:06:02 +000066static bool isSCC(Register Reg, const MachineRegisterInfo &MRI) {
Daniel Sanders2bea69b2019-08-01 23:27:28 +000067 if (Register::isPhysicalRegister(Reg))
Matt Arsenault2ab25f92019-07-01 16:06:02 +000068 return Reg == AMDGPU::SCC;
Tom Stellard8b1c53b2019-06-17 16:27:43 +000069
70 auto &RegClassOrBank = MRI.getRegClassOrRegBank(Reg);
71 const TargetRegisterClass *RC =
72 RegClassOrBank.dyn_cast<const TargetRegisterClass*>();
Matt Arsenault1daad912019-07-01 15:23:04 +000073 if (RC) {
Matt Arsenaultc8291c92019-07-15 19:50:07 +000074 // FIXME: This is ambiguous for wave32. This could be SCC or VCC, but the
75 // context of the register bank has been lost.
Matt Arsenault1daad912019-07-01 15:23:04 +000076 if (RC->getID() != AMDGPU::SReg_32_XM0RegClassID)
77 return false;
78 const LLT Ty = MRI.getType(Reg);
79 return Ty.isValid() && Ty.getSizeInBits() == 1;
80 }
Tom Stellard8b1c53b2019-06-17 16:27:43 +000081
82 const RegisterBank *RB = RegClassOrBank.get<const RegisterBank *>();
83 return RB->getID() == AMDGPU::SCCRegBankID;
84}
85
Matt Arsenault2ab25f92019-07-01 16:06:02 +000086bool AMDGPUInstructionSelector::isVCC(Register Reg,
87 const MachineRegisterInfo &MRI) const {
Daniel Sanders2bea69b2019-08-01 23:27:28 +000088 if (Register::isPhysicalRegister(Reg))
Matt Arsenault2ab25f92019-07-01 16:06:02 +000089 return Reg == TRI.getVCC();
Matt Arsenault9f992c22019-07-01 13:22:07 +000090
91 auto &RegClassOrBank = MRI.getRegClassOrRegBank(Reg);
92 const TargetRegisterClass *RC =
93 RegClassOrBank.dyn_cast<const TargetRegisterClass*>();
94 if (RC) {
Matt Arsenault18b71332019-07-15 19:44:07 +000095 const LLT Ty = MRI.getType(Reg);
Matt Arsenault2ab25f92019-07-01 16:06:02 +000096 return RC->hasSuperClassEq(TRI.getBoolRC()) &&
Matt Arsenault18b71332019-07-15 19:44:07 +000097 Ty.isValid() && Ty.getSizeInBits() == 1;
Matt Arsenault9f992c22019-07-01 13:22:07 +000098 }
99
100 const RegisterBank *RB = RegClassOrBank.get<const RegisterBank *>();
101 return RB->getID() == AMDGPU::VCCRegBankID;
102}
103
Tom Stellard1e0edad2018-05-10 21:20:10 +0000104bool AMDGPUInstructionSelector::selectCOPY(MachineInstr &I) const {
Matt Arsenault18b71332019-07-15 19:44:07 +0000105 const DebugLoc &DL = I.getDebugLoc();
Tom Stellard1e0edad2018-05-10 21:20:10 +0000106 MachineBasicBlock *BB = I.getParent();
107 MachineFunction *MF = BB->getParent();
108 MachineRegisterInfo &MRI = MF->getRegInfo();
109 I.setDesc(TII.get(TargetOpcode::COPY));
Tom Stellard8b1c53b2019-06-17 16:27:43 +0000110
Tom Stellard8b1c53b2019-06-17 16:27:43 +0000111 const MachineOperand &Src = I.getOperand(1);
Matt Arsenault18b71332019-07-15 19:44:07 +0000112 MachineOperand &Dst = I.getOperand(0);
113 Register DstReg = Dst.getReg();
114 Register SrcReg = Src.getReg();
Tom Stellard8b1c53b2019-06-17 16:27:43 +0000115
Matt Arsenault18b71332019-07-15 19:44:07 +0000116 if (isVCC(DstReg, MRI)) {
117 if (SrcReg == AMDGPU::SCC) {
118 const TargetRegisterClass *RC
119 = TRI.getConstrainedRegClassForOperand(Dst, MRI);
120 if (!RC)
121 return true;
122 return RBI.constrainGenericRegister(DstReg, *RC, MRI);
Tom Stellard8b1c53b2019-06-17 16:27:43 +0000123 }
Matt Arsenault18b71332019-07-15 19:44:07 +0000124
Matt Arsenaulte1b52f42019-07-15 19:46:48 +0000125 if (!isVCC(SrcReg, MRI)) {
126 // TODO: Should probably leave the copy and let copyPhysReg expand it.
127 if (!RBI.constrainGenericRegister(DstReg, *TRI.getBoolRC(), MRI))
128 return false;
Matt Arsenault3bfdb542019-07-15 19:45:49 +0000129
Matt Arsenaulte1b52f42019-07-15 19:46:48 +0000130 BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_CMP_NE_U32_e64), DstReg)
131 .addImm(0)
132 .addReg(SrcReg);
Matt Arsenault18b71332019-07-15 19:44:07 +0000133
Matt Arsenaulte1b52f42019-07-15 19:46:48 +0000134 if (!MRI.getRegClassOrNull(SrcReg))
135 MRI.setRegClass(SrcReg, TRI.getConstrainedRegClassForOperand(Src, MRI));
136 I.eraseFromParent();
137 return true;
138 }
Matt Arsenaultad19b502019-07-15 19:48:36 +0000139
140 const TargetRegisterClass *RC =
141 TRI.getConstrainedRegClassForOperand(Dst, MRI);
142 if (RC && !RBI.constrainGenericRegister(DstReg, *RC, MRI))
143 return false;
144
145 // Don't constrain the source register to a class so the def instruction
146 // handles it (unless it's undef).
147 //
148 // FIXME: This is a hack. When selecting the def, we neeed to know
149 // specifically know that the result is VCCRegBank, and not just an SGPR
150 // with size 1. An SReg_32 with size 1 is ambiguous with wave32.
151 if (Src.isUndef()) {
152 const TargetRegisterClass *SrcRC =
153 TRI.getConstrainedRegClassForOperand(Src, MRI);
154 if (SrcRC && !RBI.constrainGenericRegister(SrcReg, *SrcRC, MRI))
155 return false;
156 }
157
158 return true;
Tom Stellard8b1c53b2019-06-17 16:27:43 +0000159 }
160
Tom Stellard1e0edad2018-05-10 21:20:10 +0000161 for (const MachineOperand &MO : I.operands()) {
Daniel Sanders2bea69b2019-08-01 23:27:28 +0000162 if (Register::isPhysicalRegister(MO.getReg()))
Tom Stellard1e0edad2018-05-10 21:20:10 +0000163 continue;
164
165 const TargetRegisterClass *RC =
166 TRI.getConstrainedRegClassForOperand(MO, MRI);
167 if (!RC)
168 continue;
169 RBI.constrainGenericRegister(MO.getReg(), *RC, MRI);
170 }
171 return true;
172}
173
Matt Arsenaulte1006252019-07-01 16:32:47 +0000174bool AMDGPUInstructionSelector::selectPHI(MachineInstr &I) const {
175 MachineBasicBlock *BB = I.getParent();
176 MachineFunction *MF = BB->getParent();
177 MachineRegisterInfo &MRI = MF->getRegInfo();
178
179 const Register DefReg = I.getOperand(0).getReg();
180 const LLT DefTy = MRI.getType(DefReg);
181
182 // TODO: Verify this doesn't have insane operands (i.e. VGPR to SGPR copy)
183
184 const RegClassOrRegBank &RegClassOrBank =
185 MRI.getRegClassOrRegBank(DefReg);
186
187 const TargetRegisterClass *DefRC
188 = RegClassOrBank.dyn_cast<const TargetRegisterClass *>();
189 if (!DefRC) {
190 if (!DefTy.isValid()) {
191 LLVM_DEBUG(dbgs() << "PHI operand has no type, not a gvreg?\n");
192 return false;
193 }
194
195 const RegisterBank &RB = *RegClassOrBank.get<const RegisterBank *>();
196 if (RB.getID() == AMDGPU::SCCRegBankID) {
197 LLVM_DEBUG(dbgs() << "illegal scc phi\n");
198 return false;
199 }
200
201 DefRC = TRI.getRegClassForTypeOnBank(DefTy, RB, MRI);
202 if (!DefRC) {
203 LLVM_DEBUG(dbgs() << "PHI operand has unexpected size/bank\n");
204 return false;
205 }
206 }
207
208 I.setDesc(TII.get(TargetOpcode::PHI));
209 return RBI.constrainGenericRegister(DefReg, *DefRC, MRI);
210}
211
Tom Stellardca166212017-01-30 21:56:46 +0000212MachineOperand
213AMDGPUInstructionSelector::getSubOperand64(MachineOperand &MO,
Matt Arsenault0a52e9d2019-07-01 16:34:48 +0000214 const TargetRegisterClass &SubRC,
Tom Stellardca166212017-01-30 21:56:46 +0000215 unsigned SubIdx) const {
216
217 MachineInstr *MI = MO.getParent();
218 MachineBasicBlock *BB = MO.getParent()->getParent();
219 MachineFunction *MF = BB->getParent();
220 MachineRegisterInfo &MRI = MF->getRegInfo();
Matt Arsenault0a52e9d2019-07-01 16:34:48 +0000221 Register DstReg = MRI.createVirtualRegister(&SubRC);
Tom Stellardca166212017-01-30 21:56:46 +0000222
223 if (MO.isReg()) {
224 unsigned ComposedSubIdx = TRI.composeSubRegIndices(MO.getSubReg(), SubIdx);
Daniel Sanders0c476112019-08-15 19:22:08 +0000225 Register Reg = MO.getReg();
Tom Stellardca166212017-01-30 21:56:46 +0000226 BuildMI(*BB, MI, MI->getDebugLoc(), TII.get(AMDGPU::COPY), DstReg)
227 .addReg(Reg, 0, ComposedSubIdx);
228
229 return MachineOperand::CreateReg(DstReg, MO.isDef(), MO.isImplicit(),
230 MO.isKill(), MO.isDead(), MO.isUndef(),
231 MO.isEarlyClobber(), 0, MO.isDebug(),
232 MO.isInternalRead());
233 }
234
235 assert(MO.isImm());
236
237 APInt Imm(64, MO.getImm());
238
239 switch (SubIdx) {
240 default:
241 llvm_unreachable("do not know to split immediate with this sub index.");
242 case AMDGPU::sub0:
243 return MachineOperand::CreateImm(Imm.getLoBits(32).getSExtValue());
244 case AMDGPU::sub1:
245 return MachineOperand::CreateImm(Imm.getHiBits(32).getSExtValue());
246 }
247}
248
Matt Arsenaultc8291c92019-07-15 19:50:07 +0000249static unsigned getLogicalBitOpcode(unsigned Opc, bool Is64) {
250 switch (Opc) {
251 case AMDGPU::G_AND:
252 return Is64 ? AMDGPU::S_AND_B64 : AMDGPU::S_AND_B32;
253 case AMDGPU::G_OR:
254 return Is64 ? AMDGPU::S_OR_B64 : AMDGPU::S_OR_B32;
255 case AMDGPU::G_XOR:
256 return Is64 ? AMDGPU::S_XOR_B64 : AMDGPU::S_XOR_B32;
257 default:
258 llvm_unreachable("not a bit op");
259 }
260}
261
262bool AMDGPUInstructionSelector::selectG_AND_OR_XOR(MachineInstr &I) const {
263 MachineBasicBlock *BB = I.getParent();
264 MachineFunction *MF = BB->getParent();
265 MachineRegisterInfo &MRI = MF->getRegInfo();
266 MachineOperand &Dst = I.getOperand(0);
267 MachineOperand &Src0 = I.getOperand(1);
268 MachineOperand &Src1 = I.getOperand(2);
269 Register DstReg = Dst.getReg();
270 unsigned Size = RBI.getSizeInBits(DstReg, MRI, TRI);
271
272 const RegisterBank *DstRB = RBI.getRegBank(DstReg, MRI, TRI);
273 if (DstRB->getID() == AMDGPU::VCCRegBankID) {
274 const TargetRegisterClass *RC = TRI.getBoolRC();
275 unsigned InstOpc = getLogicalBitOpcode(I.getOpcode(),
276 RC == &AMDGPU::SReg_64RegClass);
277 I.setDesc(TII.get(InstOpc));
278
279 // FIXME: Hack to avoid turning the register bank into a register class.
280 // The selector for G_ICMP relies on seeing the register bank for the result
281 // is VCC. In wave32 if we constrain the registers to SReg_32 here, it will
282 // be ambiguous whether it's a scalar or vector bool.
283 if (Src0.isUndef() && !MRI.getRegClassOrNull(Src0.getReg()))
284 MRI.setRegClass(Src0.getReg(), RC);
285 if (Src1.isUndef() && !MRI.getRegClassOrNull(Src1.getReg()))
286 MRI.setRegClass(Src1.getReg(), RC);
287
288 return RBI.constrainGenericRegister(DstReg, *RC, MRI);
289 }
290
291 // TODO: Should this allow an SCC bank result, and produce a copy from SCC for
292 // the result?
293 if (DstRB->getID() == AMDGPU::SGPRRegBankID) {
Matt Arsenaultc8291c92019-07-15 19:50:07 +0000294 unsigned InstOpc = getLogicalBitOpcode(I.getOpcode(), Size > 32);
295 I.setDesc(TII.get(InstOpc));
Matt Arsenaulta8bbcbd2019-08-28 02:11:03 +0000296 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
Matt Arsenaultc8291c92019-07-15 19:50:07 +0000297 }
298
299 return false;
300}
301
Matt Arsenaulte6d10f92019-07-09 14:05:11 +0000302bool AMDGPUInstructionSelector::selectG_ADD_SUB(MachineInstr &I) const {
Tom Stellardca166212017-01-30 21:56:46 +0000303 MachineBasicBlock *BB = I.getParent();
304 MachineFunction *MF = BB->getParent();
305 MachineRegisterInfo &MRI = MF->getRegInfo();
Matt Arsenault0a52e9d2019-07-01 16:34:48 +0000306 Register DstReg = I.getOperand(0).getReg();
307 const DebugLoc &DL = I.getDebugLoc();
308 unsigned Size = RBI.getSizeInBits(DstReg, MRI, TRI);
309 const RegisterBank *DstRB = RBI.getRegBank(DstReg, MRI, TRI);
310 const bool IsSALU = DstRB->getID() == AMDGPU::SGPRRegBankID;
Matt Arsenaulte6d10f92019-07-09 14:05:11 +0000311 const bool Sub = I.getOpcode() == TargetOpcode::G_SUB;
Tom Stellardca166212017-01-30 21:56:46 +0000312
Matt Arsenault0a52e9d2019-07-01 16:34:48 +0000313 if (Size == 32) {
314 if (IsSALU) {
Matt Arsenaulte6d10f92019-07-09 14:05:11 +0000315 const unsigned Opc = Sub ? AMDGPU::S_SUB_U32 : AMDGPU::S_ADD_U32;
Matt Arsenault0a52e9d2019-07-01 16:34:48 +0000316 MachineInstr *Add =
Matt Arsenaulte6d10f92019-07-09 14:05:11 +0000317 BuildMI(*BB, &I, DL, TII.get(Opc), DstReg)
Matt Arsenault0a52e9d2019-07-01 16:34:48 +0000318 .add(I.getOperand(1))
319 .add(I.getOperand(2));
320 I.eraseFromParent();
321 return constrainSelectedInstRegOperands(*Add, TII, TRI, RBI);
322 }
Tom Stellardca166212017-01-30 21:56:46 +0000323
Matt Arsenault0a52e9d2019-07-01 16:34:48 +0000324 if (STI.hasAddNoCarry()) {
Matt Arsenaulte6d10f92019-07-09 14:05:11 +0000325 const unsigned Opc = Sub ? AMDGPU::V_SUB_U32_e64 : AMDGPU::V_ADD_U32_e64;
326 I.setDesc(TII.get(Opc));
Matt Arsenault0a52e9d2019-07-01 16:34:48 +0000327 I.addOperand(*MF, MachineOperand::CreateImm(0));
328 I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true));
329 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
330 }
Tom Stellardca166212017-01-30 21:56:46 +0000331
Matt Arsenaulte6d10f92019-07-09 14:05:11 +0000332 const unsigned Opc = Sub ? AMDGPU::V_SUB_I32_e64 : AMDGPU::V_ADD_I32_e64;
333
Matt Arsenault0a52e9d2019-07-01 16:34:48 +0000334 Register UnusedCarry = MRI.createVirtualRegister(TRI.getWaveMaskRegClass());
335 MachineInstr *Add
Matt Arsenaulte6d10f92019-07-09 14:05:11 +0000336 = BuildMI(*BB, &I, DL, TII.get(Opc), DstReg)
Matt Arsenault0a52e9d2019-07-01 16:34:48 +0000337 .addDef(UnusedCarry, RegState::Dead)
338 .add(I.getOperand(1))
339 .add(I.getOperand(2))
340 .addImm(0);
341 I.eraseFromParent();
342 return constrainSelectedInstRegOperands(*Add, TII, TRI, RBI);
Tom Stellardca166212017-01-30 21:56:46 +0000343 }
344
Matt Arsenaulte6d10f92019-07-09 14:05:11 +0000345 assert(!Sub && "illegal sub should not reach here");
346
Matt Arsenault0a52e9d2019-07-01 16:34:48 +0000347 const TargetRegisterClass &RC
348 = IsSALU ? AMDGPU::SReg_64_XEXECRegClass : AMDGPU::VReg_64RegClass;
349 const TargetRegisterClass &HalfRC
350 = IsSALU ? AMDGPU::SReg_32RegClass : AMDGPU::VGPR_32RegClass;
351
352 MachineOperand Lo1(getSubOperand64(I.getOperand(1), HalfRC, AMDGPU::sub0));
353 MachineOperand Lo2(getSubOperand64(I.getOperand(2), HalfRC, AMDGPU::sub0));
354 MachineOperand Hi1(getSubOperand64(I.getOperand(1), HalfRC, AMDGPU::sub1));
355 MachineOperand Hi2(getSubOperand64(I.getOperand(2), HalfRC, AMDGPU::sub1));
356
357 Register DstLo = MRI.createVirtualRegister(&HalfRC);
358 Register DstHi = MRI.createVirtualRegister(&HalfRC);
359
360 if (IsSALU) {
361 BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADD_U32), DstLo)
362 .add(Lo1)
363 .add(Lo2);
364 BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADDC_U32), DstHi)
365 .add(Hi1)
366 .add(Hi2);
367 } else {
368 const TargetRegisterClass *CarryRC = TRI.getWaveMaskRegClass();
369 Register CarryReg = MRI.createVirtualRegister(CarryRC);
370 BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_ADD_I32_e64), DstLo)
371 .addDef(CarryReg)
372 .add(Lo1)
373 .add(Lo2)
374 .addImm(0);
Matt Arsenault70a4d3f2019-07-02 14:40:22 +0000375 MachineInstr *Addc = BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_ADDC_U32_e64), DstHi)
Matt Arsenault0a52e9d2019-07-01 16:34:48 +0000376 .addDef(MRI.createVirtualRegister(CarryRC), RegState::Dead)
377 .add(Hi1)
378 .add(Hi2)
379 .addReg(CarryReg, RegState::Kill)
380 .addImm(0);
Matt Arsenault70a4d3f2019-07-02 14:40:22 +0000381
382 if (!constrainSelectedInstRegOperands(*Addc, TII, TRI, RBI))
383 return false;
Matt Arsenault0a52e9d2019-07-01 16:34:48 +0000384 }
385
386 BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg)
387 .addReg(DstLo)
388 .addImm(AMDGPU::sub0)
389 .addReg(DstHi)
390 .addImm(AMDGPU::sub1);
391
Matt Arsenault70a4d3f2019-07-02 14:40:22 +0000392
393 if (!RBI.constrainGenericRegister(DstReg, RC, MRI))
Matt Arsenault0a52e9d2019-07-01 16:34:48 +0000394 return false;
395
Tom Stellardca166212017-01-30 21:56:46 +0000396 I.eraseFromParent();
397 return true;
398}
399
Tom Stellard41f32192019-02-28 23:37:48 +0000400bool AMDGPUInstructionSelector::selectG_EXTRACT(MachineInstr &I) const {
401 MachineBasicBlock *BB = I.getParent();
402 MachineFunction *MF = BB->getParent();
403 MachineRegisterInfo &MRI = MF->getRegInfo();
404 assert(I.getOperand(2).getImm() % 32 == 0);
405 unsigned SubReg = TRI.getSubRegFromChannel(I.getOperand(2).getImm() / 32);
406 const DebugLoc &DL = I.getDebugLoc();
407 MachineInstr *Copy = BuildMI(*BB, &I, DL, TII.get(TargetOpcode::COPY),
408 I.getOperand(0).getReg())
409 .addReg(I.getOperand(1).getReg(), 0, SubReg);
410
411 for (const MachineOperand &MO : Copy->operands()) {
412 const TargetRegisterClass *RC =
413 TRI.getConstrainedRegClassForOperand(MO, MRI);
414 if (!RC)
415 continue;
416 RBI.constrainGenericRegister(MO.getReg(), *RC, MRI);
417 }
418 I.eraseFromParent();
419 return true;
420}
421
Matt Arsenault9b7ffc42019-07-09 14:02:20 +0000422bool AMDGPUInstructionSelector::selectG_MERGE_VALUES(MachineInstr &MI) const {
423 MachineBasicBlock *BB = MI.getParent();
424 MachineFunction *MF = BB->getParent();
425 MachineRegisterInfo &MRI = MF->getRegInfo();
426 Register DstReg = MI.getOperand(0).getReg();
427 LLT DstTy = MRI.getType(DstReg);
428 LLT SrcTy = MRI.getType(MI.getOperand(1).getReg());
429
430 const unsigned SrcSize = SrcTy.getSizeInBits();
Matt Arsenaulta65913e2019-07-15 17:26:43 +0000431 if (SrcSize < 32)
432 return false;
433
Matt Arsenault9b7ffc42019-07-09 14:02:20 +0000434 const DebugLoc &DL = MI.getDebugLoc();
435 const RegisterBank *DstBank = RBI.getRegBank(DstReg, MRI, TRI);
436 const unsigned DstSize = DstTy.getSizeInBits();
437 const TargetRegisterClass *DstRC =
438 TRI.getRegClassForSizeOnBank(DstSize, *DstBank, MRI);
439 if (!DstRC)
440 return false;
441
442 ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(DstRC, SrcSize / 8);
443 MachineInstrBuilder MIB =
444 BuildMI(*BB, &MI, DL, TII.get(TargetOpcode::REG_SEQUENCE), DstReg);
445 for (int I = 0, E = MI.getNumOperands() - 1; I != E; ++I) {
446 MachineOperand &Src = MI.getOperand(I + 1);
447 MIB.addReg(Src.getReg(), getUndefRegState(Src.isUndef()));
448 MIB.addImm(SubRegs[I]);
449
450 const TargetRegisterClass *SrcRC
451 = TRI.getConstrainedRegClassForOperand(Src, MRI);
452 if (SrcRC && !RBI.constrainGenericRegister(Src.getReg(), *SrcRC, MRI))
453 return false;
454 }
455
456 if (!RBI.constrainGenericRegister(DstReg, *DstRC, MRI))
457 return false;
458
459 MI.eraseFromParent();
460 return true;
461}
462
Matt Arsenault872f38b2019-07-09 14:02:26 +0000463bool AMDGPUInstructionSelector::selectG_UNMERGE_VALUES(MachineInstr &MI) const {
464 MachineBasicBlock *BB = MI.getParent();
465 MachineFunction *MF = BB->getParent();
466 MachineRegisterInfo &MRI = MF->getRegInfo();
467 const int NumDst = MI.getNumOperands() - 1;
468
469 MachineOperand &Src = MI.getOperand(NumDst);
470
471 Register SrcReg = Src.getReg();
472 Register DstReg0 = MI.getOperand(0).getReg();
473 LLT DstTy = MRI.getType(DstReg0);
474 LLT SrcTy = MRI.getType(SrcReg);
475
476 const unsigned DstSize = DstTy.getSizeInBits();
477 const unsigned SrcSize = SrcTy.getSizeInBits();
478 const DebugLoc &DL = MI.getDebugLoc();
479 const RegisterBank *SrcBank = RBI.getRegBank(SrcReg, MRI, TRI);
480
481 const TargetRegisterClass *SrcRC =
482 TRI.getRegClassForSizeOnBank(SrcSize, *SrcBank, MRI);
483 if (!SrcRC || !RBI.constrainGenericRegister(SrcReg, *SrcRC, MRI))
484 return false;
485
486 const unsigned SrcFlags = getUndefRegState(Src.isUndef());
487
488 // Note we could have mixed SGPR and VGPR destination banks for an SGPR
489 // source, and this relies on the fact that the same subregister indices are
490 // used for both.
491 ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(SrcRC, DstSize / 8);
492 for (int I = 0, E = NumDst; I != E; ++I) {
493 MachineOperand &Dst = MI.getOperand(I);
494 BuildMI(*BB, &MI, DL, TII.get(TargetOpcode::COPY), Dst.getReg())
495 .addReg(SrcReg, SrcFlags, SubRegs[I]);
496
497 const TargetRegisterClass *DstRC =
498 TRI.getConstrainedRegClassForOperand(Dst, MRI);
499 if (DstRC && !RBI.constrainGenericRegister(Dst.getReg(), *DstRC, MRI))
500 return false;
501 }
502
503 MI.eraseFromParent();
504 return true;
505}
506
Tom Stellardca166212017-01-30 21:56:46 +0000507bool AMDGPUInstructionSelector::selectG_GEP(MachineInstr &I) const {
Matt Arsenaulte6d10f92019-07-09 14:05:11 +0000508 return selectG_ADD_SUB(I);
Tom Stellardca166212017-01-30 21:56:46 +0000509}
510
Tom Stellard3f1c6fe2018-06-21 23:38:20 +0000511bool AMDGPUInstructionSelector::selectG_IMPLICIT_DEF(MachineInstr &I) const {
512 MachineBasicBlock *BB = I.getParent();
513 MachineFunction *MF = BB->getParent();
514 MachineRegisterInfo &MRI = MF->getRegInfo();
515 const MachineOperand &MO = I.getOperand(0);
Matt Arsenaultf8a841b2019-06-24 16:24:03 +0000516
517 // FIXME: Interface for getConstrainedRegClassForOperand needs work. The
518 // regbank check here is to know why getConstrainedRegClassForOperand failed.
519 const TargetRegisterClass *RC = TRI.getConstrainedRegClassForOperand(MO, MRI);
520 if ((!RC && !MRI.getRegBankOrNull(MO.getReg())) ||
521 (RC && RBI.constrainGenericRegister(MO.getReg(), *RC, MRI))) {
522 I.setDesc(TII.get(TargetOpcode::IMPLICIT_DEF));
523 return true;
524 }
525
526 return false;
Tom Stellard3f1c6fe2018-06-21 23:38:20 +0000527}
528
Tom Stellard33634d1b2019-03-01 00:50:26 +0000529bool AMDGPUInstructionSelector::selectG_INSERT(MachineInstr &I) const {
530 MachineBasicBlock *BB = I.getParent();
531 MachineFunction *MF = BB->getParent();
532 MachineRegisterInfo &MRI = MF->getRegInfo();
Matt Arsenaultfb51e642019-09-16 14:26:14 +0000533
534 Register Src0Reg = I.getOperand(1).getReg();
535 Register Src1Reg = I.getOperand(2).getReg();
536 LLT Src1Ty = MRI.getType(Src1Reg);
537 if (Src1Ty.getSizeInBits() != 32)
538 return false;
539
540 int64_t Offset = I.getOperand(3).getImm();
541 if (Offset % 32 != 0)
542 return false;
543
544 unsigned SubReg = TRI.getSubRegFromChannel(Offset / 32);
545 const DebugLoc &DL = I.getDebugLoc();
546
Tom Stellard33634d1b2019-03-01 00:50:26 +0000547 MachineInstr *Ins = BuildMI(*BB, &I, DL, TII.get(TargetOpcode::INSERT_SUBREG))
548 .addDef(I.getOperand(0).getReg())
Matt Arsenaultfb51e642019-09-16 14:26:14 +0000549 .addReg(Src0Reg)
550 .addReg(Src1Reg)
Tom Stellard33634d1b2019-03-01 00:50:26 +0000551 .addImm(SubReg);
552
553 for (const MachineOperand &MO : Ins->operands()) {
554 if (!MO.isReg())
555 continue;
Daniel Sanders2bea69b2019-08-01 23:27:28 +0000556 if (Register::isPhysicalRegister(MO.getReg()))
Tom Stellard33634d1b2019-03-01 00:50:26 +0000557 continue;
558
559 const TargetRegisterClass *RC =
560 TRI.getConstrainedRegClassForOperand(MO, MRI);
561 if (!RC)
562 continue;
563 RBI.constrainGenericRegister(MO.getReg(), *RC, MRI);
564 }
565 I.eraseFromParent();
566 return true;
567}
568
Amara Emersone14c91b2019-08-13 06:26:59 +0000569bool AMDGPUInstructionSelector::selectG_INTRINSIC(MachineInstr &I) const {
Matt Arsenaultfee19492019-06-17 17:01:27 +0000570 unsigned IntrinsicID = I.getOperand(I.getNumExplicitDefs()).getIntrinsicID();
Tom Stellarda9284732018-06-14 19:26:37 +0000571 switch (IntrinsicID) {
Matt Arsenault53fa7592019-07-15 18:25:24 +0000572 case Intrinsic::amdgcn_if_break: {
573 MachineBasicBlock *BB = I.getParent();
574 MachineFunction *MF = BB->getParent();
575 MachineRegisterInfo &MRI = MF->getRegInfo();
576
577 // FIXME: Manually selecting to avoid dealiing with the SReg_1 trick
578 // SelectionDAG uses for wave32 vs wave64.
579 BuildMI(*BB, &I, I.getDebugLoc(), TII.get(AMDGPU::SI_IF_BREAK))
580 .add(I.getOperand(0))
581 .add(I.getOperand(2))
582 .add(I.getOperand(3));
583
584 Register DstReg = I.getOperand(0).getReg();
585 Register Src0Reg = I.getOperand(2).getReg();
586 Register Src1Reg = I.getOperand(3).getReg();
587
588 I.eraseFromParent();
589
590 for (Register Reg : { DstReg, Src0Reg, Src1Reg }) {
591 if (!MRI.getRegClassOrNull(Reg))
592 MRI.setRegClass(Reg, TRI.getWaveMaskRegClass());
593 }
594
595 return true;
596 }
Matt Arsenault50be3482019-07-02 14:52:16 +0000597 default:
Amara Emersone14c91b2019-08-13 06:26:59 +0000598 return selectImpl(I, *CoverageInfo);
Tom Stellarda9284732018-06-14 19:26:37 +0000599 }
Tom Stellarda9284732018-06-14 19:26:37 +0000600}
601
Matt Arsenault3b7668a2019-07-01 13:34:26 +0000602static int getV_CMPOpcode(CmpInst::Predicate P, unsigned Size) {
603 if (Size != 32 && Size != 64)
604 return -1;
Tom Stellard8b1c53b2019-06-17 16:27:43 +0000605 switch (P) {
606 default:
607 llvm_unreachable("Unknown condition code!");
608 case CmpInst::ICMP_NE:
609 return Size == 32 ? AMDGPU::V_CMP_NE_U32_e64 : AMDGPU::V_CMP_NE_U64_e64;
610 case CmpInst::ICMP_EQ:
611 return Size == 32 ? AMDGPU::V_CMP_EQ_U32_e64 : AMDGPU::V_CMP_EQ_U64_e64;
612 case CmpInst::ICMP_SGT:
613 return Size == 32 ? AMDGPU::V_CMP_GT_I32_e64 : AMDGPU::V_CMP_GT_I64_e64;
614 case CmpInst::ICMP_SGE:
615 return Size == 32 ? AMDGPU::V_CMP_GE_I32_e64 : AMDGPU::V_CMP_GE_I64_e64;
616 case CmpInst::ICMP_SLT:
617 return Size == 32 ? AMDGPU::V_CMP_LT_I32_e64 : AMDGPU::V_CMP_LT_I64_e64;
618 case CmpInst::ICMP_SLE:
619 return Size == 32 ? AMDGPU::V_CMP_LE_I32_e64 : AMDGPU::V_CMP_LE_I64_e64;
620 case CmpInst::ICMP_UGT:
621 return Size == 32 ? AMDGPU::V_CMP_GT_U32_e64 : AMDGPU::V_CMP_GT_U64_e64;
622 case CmpInst::ICMP_UGE:
623 return Size == 32 ? AMDGPU::V_CMP_GE_U32_e64 : AMDGPU::V_CMP_GE_U64_e64;
624 case CmpInst::ICMP_ULT:
625 return Size == 32 ? AMDGPU::V_CMP_LT_U32_e64 : AMDGPU::V_CMP_LT_U64_e64;
626 case CmpInst::ICMP_ULE:
627 return Size == 32 ? AMDGPU::V_CMP_LE_U32_e64 : AMDGPU::V_CMP_LE_U64_e64;
628 }
629}
630
Matt Arsenault3b7668a2019-07-01 13:34:26 +0000631int AMDGPUInstructionSelector::getS_CMPOpcode(CmpInst::Predicate P,
632 unsigned Size) const {
633 if (Size == 64) {
634 if (!STI.hasScalarCompareEq64())
635 return -1;
636
637 switch (P) {
638 case CmpInst::ICMP_NE:
639 return AMDGPU::S_CMP_LG_U64;
640 case CmpInst::ICMP_EQ:
641 return AMDGPU::S_CMP_EQ_U64;
642 default:
643 return -1;
644 }
645 }
646
647 if (Size != 32)
648 return -1;
649
Tom Stellard8b1c53b2019-06-17 16:27:43 +0000650 switch (P) {
Tom Stellard8b1c53b2019-06-17 16:27:43 +0000651 case CmpInst::ICMP_NE:
652 return AMDGPU::S_CMP_LG_U32;
653 case CmpInst::ICMP_EQ:
654 return AMDGPU::S_CMP_EQ_U32;
655 case CmpInst::ICMP_SGT:
656 return AMDGPU::S_CMP_GT_I32;
657 case CmpInst::ICMP_SGE:
658 return AMDGPU::S_CMP_GE_I32;
659 case CmpInst::ICMP_SLT:
660 return AMDGPU::S_CMP_LT_I32;
661 case CmpInst::ICMP_SLE:
662 return AMDGPU::S_CMP_LE_I32;
663 case CmpInst::ICMP_UGT:
664 return AMDGPU::S_CMP_GT_U32;
665 case CmpInst::ICMP_UGE:
666 return AMDGPU::S_CMP_GE_U32;
667 case CmpInst::ICMP_ULT:
668 return AMDGPU::S_CMP_LT_U32;
669 case CmpInst::ICMP_ULE:
670 return AMDGPU::S_CMP_LE_U32;
Matt Arsenault3b7668a2019-07-01 13:34:26 +0000671 default:
672 llvm_unreachable("Unknown condition code!");
Tom Stellard8b1c53b2019-06-17 16:27:43 +0000673 }
674}
675
676bool AMDGPUInstructionSelector::selectG_ICMP(MachineInstr &I) const {
677 MachineBasicBlock *BB = I.getParent();
678 MachineFunction *MF = BB->getParent();
679 MachineRegisterInfo &MRI = MF->getRegInfo();
Matt Arsenault5dfd4662019-07-15 19:39:31 +0000680 const DebugLoc &DL = I.getDebugLoc();
Tom Stellard8b1c53b2019-06-17 16:27:43 +0000681
Daniel Sanders0c476112019-08-15 19:22:08 +0000682 Register SrcReg = I.getOperand(2).getReg();
Tom Stellard8b1c53b2019-06-17 16:27:43 +0000683 unsigned Size = RBI.getSizeInBits(SrcReg, MRI, TRI);
Matt Arsenault3b7668a2019-07-01 13:34:26 +0000684
685 auto Pred = (CmpInst::Predicate)I.getOperand(1).getPredicate();
Tom Stellard8b1c53b2019-06-17 16:27:43 +0000686
Daniel Sanders0c476112019-08-15 19:22:08 +0000687 Register CCReg = I.getOperand(0).getReg();
Tom Stellard8b1c53b2019-06-17 16:27:43 +0000688 if (isSCC(CCReg, MRI)) {
Matt Arsenault3b7668a2019-07-01 13:34:26 +0000689 int Opcode = getS_CMPOpcode(Pred, Size);
690 if (Opcode == -1)
691 return false;
Tom Stellard8b1c53b2019-06-17 16:27:43 +0000692 MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode))
693 .add(I.getOperand(2))
694 .add(I.getOperand(3));
Matt Arsenaultd7ffa2a2019-06-25 13:18:11 +0000695 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), CCReg)
696 .addReg(AMDGPU::SCC);
697 bool Ret =
698 constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI) &&
699 RBI.constrainGenericRegister(CCReg, AMDGPU::SReg_32RegClass, MRI);
Tom Stellard8b1c53b2019-06-17 16:27:43 +0000700 I.eraseFromParent();
701 return Ret;
702 }
703
Matt Arsenault3b7668a2019-07-01 13:34:26 +0000704 int Opcode = getV_CMPOpcode(Pred, Size);
705 if (Opcode == -1)
706 return false;
707
Tom Stellard8b1c53b2019-06-17 16:27:43 +0000708 MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode),
709 I.getOperand(0).getReg())
710 .add(I.getOperand(2))
711 .add(I.getOperand(3));
712 RBI.constrainGenericRegister(ICmp->getOperand(0).getReg(),
Matt Arsenault5dfd4662019-07-15 19:39:31 +0000713 *TRI.getBoolRC(), MRI);
Tom Stellard8b1c53b2019-06-17 16:27:43 +0000714 bool Ret = constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI);
715 I.eraseFromParent();
716 return Ret;
717}
718
Tom Stellard390a5f42018-07-13 21:05:14 +0000719static MachineInstr *
720buildEXP(const TargetInstrInfo &TII, MachineInstr *Insert, unsigned Tgt,
721 unsigned Reg0, unsigned Reg1, unsigned Reg2, unsigned Reg3,
722 unsigned VM, bool Compr, unsigned Enabled, bool Done) {
723 const DebugLoc &DL = Insert->getDebugLoc();
724 MachineBasicBlock &BB = *Insert->getParent();
725 unsigned Opcode = Done ? AMDGPU::EXP_DONE : AMDGPU::EXP;
726 return BuildMI(BB, Insert, DL, TII.get(Opcode))
727 .addImm(Tgt)
728 .addReg(Reg0)
729 .addReg(Reg1)
730 .addReg(Reg2)
731 .addReg(Reg3)
732 .addImm(VM)
733 .addImm(Compr)
734 .addImm(Enabled);
735}
736
Matt Arsenault3ecab8e2019-09-19 16:26:14 +0000737static bool isZero(Register Reg, MachineRegisterInfo &MRI) {
738 int64_t C;
739 if (mi_match(Reg, MRI, m_ICst(C)) && C == 0)
740 return true;
741
742 // FIXME: matcher should ignore copies
743 return mi_match(Reg, MRI, m_Copy(m_ICst(C))) && C == 0;
744}
745
746static unsigned extractGLC(unsigned CachePolicy) {
747 return CachePolicy & 1;
748}
749
750static unsigned extractSLC(unsigned CachePolicy) {
751 return (CachePolicy >> 1) & 1;
752}
753
754static unsigned extractDLC(unsigned CachePolicy) {
755 return (CachePolicy >> 2) & 1;
756}
757
758// Returns Base register, constant offset, and offset def point.
759static std::tuple<Register, unsigned, MachineInstr *>
760getBaseWithConstantOffset(MachineRegisterInfo &MRI, Register Reg) {
761 MachineInstr *Def = getDefIgnoringCopies(Reg, MRI);
762 if (!Def)
763 return {Reg, 0, nullptr};
764
765 if (Def->getOpcode() == AMDGPU::G_CONSTANT) {
766 unsigned Offset;
767 const MachineOperand &Op = Def->getOperand(1);
768 if (Op.isImm())
769 Offset = Op.getImm();
770 else
771 Offset = Op.getCImm()->getZExtValue();
772
773 return {Register(), Offset, Def};
774 }
775
776 int64_t Offset;
777 if (Def->getOpcode() == AMDGPU::G_ADD) {
778 // TODO: Handle G_OR used for add case
779 if (mi_match(Def->getOperand(1).getReg(), MRI, m_ICst(Offset)))
780 return {Def->getOperand(0).getReg(), Offset, Def};
781
782 // FIXME: matcher should ignore copies
783 if (mi_match(Def->getOperand(1).getReg(), MRI, m_Copy(m_ICst(Offset))))
784 return {Def->getOperand(0).getReg(), Offset, Def};
785 }
786
787 return {Reg, 0, Def};
788}
789
790static unsigned getBufferStoreOpcode(LLT Ty,
791 const unsigned MemSize,
792 const bool Offen) {
793 const int Size = Ty.getSizeInBits();
794 switch (8 * MemSize) {
795 case 8:
796 return Offen ? AMDGPU::BUFFER_STORE_BYTE_OFFEN_exact :
797 AMDGPU::BUFFER_STORE_BYTE_OFFSET_exact;
798 case 16:
799 return Offen ? AMDGPU::BUFFER_STORE_SHORT_OFFEN_exact :
800 AMDGPU::BUFFER_STORE_SHORT_OFFSET_exact;
801 default:
802 unsigned Opc = Offen ? AMDGPU::BUFFER_STORE_DWORD_OFFEN_exact :
803 AMDGPU::BUFFER_STORE_DWORD_OFFSET_exact;
804 if (Size > 32)
805 Opc = AMDGPU::getMUBUFOpcode(Opc, Size / 32);
806 return Opc;
807 }
808}
809
810static unsigned getBufferStoreFormatOpcode(LLT Ty,
811 const unsigned MemSize,
812 const bool Offen) {
813 bool IsD16Packed = Ty.getScalarSizeInBits() == 16;
814 bool IsD16Unpacked = 8 * MemSize < Ty.getSizeInBits();
815 int NumElts = Ty.isVector() ? Ty.getNumElements() : 1;
816
817 if (IsD16Packed) {
818 switch (NumElts) {
819 case 1:
820 return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_X_OFFEN_exact :
821 AMDGPU::BUFFER_STORE_FORMAT_D16_X_OFFSET_exact;
822 case 2:
823 return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_XY_OFFEN_exact :
824 AMDGPU::BUFFER_STORE_FORMAT_D16_XY_OFFSET_exact;
825 case 3:
826 return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_XYZ_OFFEN_exact :
827 AMDGPU::BUFFER_STORE_FORMAT_D16_XYZ_OFFSET_exact;
828 case 4:
829 return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_XYZW_OFFEN_exact :
830 AMDGPU::BUFFER_STORE_FORMAT_D16_XYZW_OFFSET_exact;
831 default:
832 return -1;
833 }
834 }
835
836 if (IsD16Unpacked) {
837 switch (NumElts) {
838 case 1:
839 return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_X_OFFEN_exact :
840 AMDGPU::BUFFER_STORE_FORMAT_D16_X_OFFSET_exact;
841 case 2:
842 return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_XY_gfx80_OFFEN_exact :
843 AMDGPU::BUFFER_STORE_FORMAT_D16_XY_gfx80_OFFSET_exact;
844 case 3:
845 return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_XYZ_gfx80_OFFEN_exact :
846 AMDGPU::BUFFER_STORE_FORMAT_D16_XYZ_gfx80_OFFSET_exact;
847 case 4:
848 return Offen ? AMDGPU::BUFFER_STORE_FORMAT_D16_XYZW_gfx80_OFFEN_exact :
849 AMDGPU::BUFFER_STORE_FORMAT_D16_XYZW_gfx80_OFFSET_exact;
850 default:
851 return -1;
852 }
853 }
854
855 switch (NumElts) {
856 case 1:
857 return Offen ? AMDGPU::BUFFER_STORE_FORMAT_X_OFFEN_exact :
858 AMDGPU::BUFFER_STORE_FORMAT_X_OFFSET_exact;
859 case 2:
860 return Offen ? AMDGPU::BUFFER_STORE_FORMAT_XY_OFFEN_exact :
861 AMDGPU::BUFFER_STORE_FORMAT_XY_OFFSET_exact;
862 case 3:
863 return Offen ? AMDGPU::BUFFER_STORE_FORMAT_XYZ_OFFEN_exact :
864 AMDGPU::BUFFER_STORE_FORMAT_XYZ_OFFSET_exact;
865 case 4:
866 return Offen ? AMDGPU::BUFFER_STORE_FORMAT_XYZW_OFFEN_exact :
867 AMDGPU::BUFFER_STORE_FORMAT_XYZW_OFFSET_exact;
868 default:
869 return -1;
870 }
871
872 llvm_unreachable("unhandled buffer store");
873}
874
875// TODO: Move this to combiner
876// Returns base register, imm offset, total constant offset.
877std::tuple<Register, unsigned, unsigned>
878AMDGPUInstructionSelector::splitBufferOffsets(MachineIRBuilder &B,
879 Register OrigOffset) const {
880 const unsigned MaxImm = 4095;
881 Register BaseReg;
882 unsigned TotalConstOffset;
883 MachineInstr *OffsetDef;
884 MachineRegisterInfo &MRI = *B.getMRI();
885
886 std::tie(BaseReg, TotalConstOffset, OffsetDef)
887 = getBaseWithConstantOffset(MRI, OrigOffset);
888
889 unsigned ImmOffset = TotalConstOffset;
890
891 // If the immediate value is too big for the immoffset field, put the value
892 // and -4096 into the immoffset field so that the value that is copied/added
893 // for the voffset field is a multiple of 4096, and it stands more chance
894 // of being CSEd with the copy/add for another similar load/store.f
895 // However, do not do that rounding down to a multiple of 4096 if that is a
896 // negative number, as it appears to be illegal to have a negative offset
897 // in the vgpr, even if adding the immediate offset makes it positive.
898 unsigned Overflow = ImmOffset & ~MaxImm;
899 ImmOffset -= Overflow;
900 if ((int32_t)Overflow < 0) {
901 Overflow += ImmOffset;
902 ImmOffset = 0;
903 }
904
905 if (Overflow != 0) {
906 // In case this is in a waterfall loop, insert offset code at the def point
907 // of the offset, not inside the loop.
908 MachineBasicBlock::iterator OldInsPt = B.getInsertPt();
909 MachineBasicBlock &OldMBB = B.getMBB();
910 B.setInstr(*OffsetDef);
911
912 if (!BaseReg) {
913 BaseReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
914 B.buildInstr(AMDGPU::V_MOV_B32_e32)
915 .addDef(BaseReg)
916 .addImm(Overflow);
917 } else {
918 Register OverflowVal = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
919 B.buildInstr(AMDGPU::V_MOV_B32_e32)
920 .addDef(OverflowVal)
921 .addImm(Overflow);
922
923 Register NewBaseReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
924 TII.getAddNoCarry(B.getMBB(), B.getInsertPt(), B.getDebugLoc(), NewBaseReg)
925 .addReg(BaseReg)
926 .addReg(OverflowVal, RegState::Kill)
927 .addImm(0);
928 BaseReg = NewBaseReg;
929 }
930
931 B.setInsertPt(OldMBB, OldInsPt);
932 }
933
934 return {BaseReg, ImmOffset, TotalConstOffset};
935}
936
937bool AMDGPUInstructionSelector::selectStoreIntrinsic(MachineInstr &MI,
938 bool IsFormat) const {
939 MachineIRBuilder B(MI);
940 MachineRegisterInfo &MRI = *B.getMRI();
941 MachineFunction &MF = B.getMF();
942 Register VData = MI.getOperand(1).getReg();
943 LLT Ty = MRI.getType(VData);
944
945 int Size = Ty.getSizeInBits();
946 if (Size % 32 != 0)
947 return false;
948
949 // FIXME: Verifier should enforce 1 MMO for these intrinsics.
950 MachineMemOperand *MMO = *MI.memoperands_begin();
951 const int MemSize = MMO->getSize();
952
953 Register RSrc = MI.getOperand(2).getReg();
954 Register VOffset = MI.getOperand(3).getReg();
955 Register SOffset = MI.getOperand(4).getReg();
956 unsigned CachePolicy = MI.getOperand(5).getImm();
957 unsigned ImmOffset;
958 unsigned TotalOffset;
959
960 std::tie(VOffset, ImmOffset, TotalOffset) = splitBufferOffsets(B, VOffset);
961 if (TotalOffset != 0)
962 MMO = MF.getMachineMemOperand(MMO, TotalOffset, MemSize);
963
964 const bool Offen = !isZero(VOffset, MRI);
965
966 int Opc = IsFormat ? getBufferStoreFormatOpcode(Ty, MemSize, Offen) :
967 getBufferStoreOpcode(Ty, MemSize, Offen);
968 if (Opc == -1)
969 return false;
970
971 MachineInstrBuilder MIB = B.buildInstr(Opc)
972 .addUse(VData);
973
974 if (Offen)
975 MIB.addUse(VOffset);
976
977 MIB.addUse(RSrc)
978 .addUse(SOffset)
979 .addImm(ImmOffset)
980 .addImm(extractGLC(CachePolicy))
981 .addImm(extractSLC(CachePolicy))
982 .addImm(0) // tfe: FIXME: Remove from inst
983 .addImm(extractDLC(CachePolicy))
984 .addMemOperand(MMO);
985
986 MI.eraseFromParent();
987
988 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
989}
990
Tom Stellard390a5f42018-07-13 21:05:14 +0000991bool AMDGPUInstructionSelector::selectG_INTRINSIC_W_SIDE_EFFECTS(
Amara Emersone14c91b2019-08-13 06:26:59 +0000992 MachineInstr &I) const {
Tom Stellard390a5f42018-07-13 21:05:14 +0000993 MachineBasicBlock *BB = I.getParent();
994 MachineFunction *MF = BB->getParent();
995 MachineRegisterInfo &MRI = MF->getRegInfo();
996
Matt Arsenault3b7ffc62019-09-13 04:12:12 +0000997 unsigned IntrinsicID = I.getIntrinsicID();
Tom Stellard390a5f42018-07-13 21:05:14 +0000998 switch (IntrinsicID) {
999 case Intrinsic::amdgcn_exp: {
Matt Arsenault3ecab8e2019-09-19 16:26:14 +00001000 int64_t Tgt = I.getOperand(1).getImm();
1001 int64_t Enabled = I.getOperand(2).getImm();
1002 int64_t Done = I.getOperand(7).getImm();
1003 int64_t VM = I.getOperand(8).getImm();
Tom Stellard390a5f42018-07-13 21:05:14 +00001004
1005 MachineInstr *Exp = buildEXP(TII, &I, Tgt, I.getOperand(3).getReg(),
1006 I.getOperand(4).getReg(),
1007 I.getOperand(5).getReg(),
1008 I.getOperand(6).getReg(),
1009 VM, false, Enabled, Done);
1010
1011 I.eraseFromParent();
1012 return constrainSelectedInstRegOperands(*Exp, TII, TRI, RBI);
1013 }
1014 case Intrinsic::amdgcn_exp_compr: {
1015 const DebugLoc &DL = I.getDebugLoc();
Matt Arsenault3ecab8e2019-09-19 16:26:14 +00001016 int64_t Tgt = I.getOperand(1).getImm();
1017 int64_t Enabled = I.getOperand(2).getImm();
Daniel Sanders0c476112019-08-15 19:22:08 +00001018 Register Reg0 = I.getOperand(3).getReg();
1019 Register Reg1 = I.getOperand(4).getReg();
1020 Register Undef = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
Matt Arsenault3ecab8e2019-09-19 16:26:14 +00001021 int64_t Done = I.getOperand(5).getImm();
1022 int64_t VM = I.getOperand(6).getImm();
Tom Stellard390a5f42018-07-13 21:05:14 +00001023
1024 BuildMI(*BB, &I, DL, TII.get(AMDGPU::IMPLICIT_DEF), Undef);
1025 MachineInstr *Exp = buildEXP(TII, &I, Tgt, Reg0, Reg1, Undef, Undef, VM,
1026 true, Enabled, Done);
1027
1028 I.eraseFromParent();
1029 return constrainSelectedInstRegOperands(*Exp, TII, TRI, RBI);
1030 }
Matt Arsenaultb3901212019-07-15 18:18:46 +00001031 case Intrinsic::amdgcn_end_cf: {
1032 // FIXME: Manually selecting to avoid dealiing with the SReg_1 trick
1033 // SelectionDAG uses for wave32 vs wave64.
1034 BuildMI(*BB, &I, I.getDebugLoc(),
1035 TII.get(AMDGPU::SI_END_CF))
1036 .add(I.getOperand(1));
1037
1038 Register Reg = I.getOperand(1).getReg();
1039 I.eraseFromParent();
1040
1041 if (!MRI.getRegClassOrNull(Reg))
1042 MRI.setRegClass(Reg, TRI.getWaveMaskRegClass());
1043 return true;
1044 }
Matt Arsenault3ecab8e2019-09-19 16:26:14 +00001045 case Intrinsic::amdgcn_raw_buffer_store:
1046 return selectStoreIntrinsic(I, false);
1047 case Intrinsic::amdgcn_raw_buffer_store_format:
1048 return selectStoreIntrinsic(I, true);
Matt Arsenault50be3482019-07-02 14:52:16 +00001049 default:
Amara Emersone14c91b2019-08-13 06:26:59 +00001050 return selectImpl(I, *CoverageInfo);
Tom Stellard390a5f42018-07-13 21:05:14 +00001051 }
Tom Stellard390a5f42018-07-13 21:05:14 +00001052}
1053
Tom Stellard8b1c53b2019-06-17 16:27:43 +00001054bool AMDGPUInstructionSelector::selectG_SELECT(MachineInstr &I) const {
1055 MachineBasicBlock *BB = I.getParent();
1056 MachineFunction *MF = BB->getParent();
1057 MachineRegisterInfo &MRI = MF->getRegInfo();
1058 const DebugLoc &DL = I.getDebugLoc();
1059
Daniel Sanders0c476112019-08-15 19:22:08 +00001060 Register DstReg = I.getOperand(0).getReg();
Tom Stellard8b1c53b2019-06-17 16:27:43 +00001061 unsigned Size = RBI.getSizeInBits(DstReg, MRI, TRI);
Matt Arsenaultfdf36722019-07-01 15:42:47 +00001062 assert(Size <= 32 || Size == 64);
Tom Stellard8b1c53b2019-06-17 16:27:43 +00001063 const MachineOperand &CCOp = I.getOperand(1);
Daniel Sanders0c476112019-08-15 19:22:08 +00001064 Register CCReg = CCOp.getReg();
Tom Stellard8b1c53b2019-06-17 16:27:43 +00001065 if (isSCC(CCReg, MRI)) {
Matt Arsenaultfdf36722019-07-01 15:42:47 +00001066 unsigned SelectOpcode = Size == 64 ? AMDGPU::S_CSELECT_B64 :
1067 AMDGPU::S_CSELECT_B32;
Tom Stellard8b1c53b2019-06-17 16:27:43 +00001068 MachineInstr *CopySCC = BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), AMDGPU::SCC)
1069 .addReg(CCReg);
1070
1071 // The generic constrainSelectedInstRegOperands doesn't work for the scc register
1072 // bank, because it does not cover the register class that we used to represent
1073 // for it. So we need to manually set the register class here.
1074 if (!MRI.getRegClassOrNull(CCReg))
1075 MRI.setRegClass(CCReg, TRI.getConstrainedRegClassForOperand(CCOp, MRI));
1076 MachineInstr *Select = BuildMI(*BB, &I, DL, TII.get(SelectOpcode), DstReg)
1077 .add(I.getOperand(2))
1078 .add(I.getOperand(3));
1079
1080 bool Ret = constrainSelectedInstRegOperands(*Select, TII, TRI, RBI) |
1081 constrainSelectedInstRegOperands(*CopySCC, TII, TRI, RBI);
1082 I.eraseFromParent();
1083 return Ret;
1084 }
1085
Matt Arsenaultfdf36722019-07-01 15:42:47 +00001086 // Wide VGPR select should have been split in RegBankSelect.
1087 if (Size > 32)
1088 return false;
1089
Tom Stellard8b1c53b2019-06-17 16:27:43 +00001090 MachineInstr *Select =
1091 BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_CNDMASK_B32_e64), DstReg)
1092 .addImm(0)
1093 .add(I.getOperand(3))
1094 .addImm(0)
1095 .add(I.getOperand(2))
1096 .add(I.getOperand(1));
1097
1098 bool Ret = constrainSelectedInstRegOperands(*Select, TII, TRI, RBI);
1099 I.eraseFromParent();
1100 return Ret;
1101}
1102
Amara Emersone14c91b2019-08-13 06:26:59 +00001103bool AMDGPUInstructionSelector::selectG_STORE(MachineInstr &I) const {
Matt Arsenault57495262019-08-01 03:52:40 +00001104 initM0(I);
Amara Emersone14c91b2019-08-13 06:26:59 +00001105 return selectImpl(I, *CoverageInfo);
Tom Stellardca166212017-01-30 21:56:46 +00001106}
1107
Matt Arsenaultdbb6c032019-06-24 18:02:18 +00001108static int sizeToSubRegIndex(unsigned Size) {
1109 switch (Size) {
1110 case 32:
1111 return AMDGPU::sub0;
1112 case 64:
1113 return AMDGPU::sub0_sub1;
1114 case 96:
1115 return AMDGPU::sub0_sub1_sub2;
1116 case 128:
1117 return AMDGPU::sub0_sub1_sub2_sub3;
1118 case 256:
1119 return AMDGPU::sub0_sub1_sub2_sub3_sub4_sub5_sub6_sub7;
1120 default:
1121 if (Size < 32)
1122 return AMDGPU::sub0;
1123 if (Size > 256)
1124 return -1;
1125 return sizeToSubRegIndex(PowerOf2Ceil(Size));
1126 }
1127}
1128
1129bool AMDGPUInstructionSelector::selectG_TRUNC(MachineInstr &I) const {
1130 MachineBasicBlock *BB = I.getParent();
1131 MachineFunction *MF = BB->getParent();
1132 MachineRegisterInfo &MRI = MF->getRegInfo();
1133
Daniel Sanders0c476112019-08-15 19:22:08 +00001134 Register DstReg = I.getOperand(0).getReg();
1135 Register SrcReg = I.getOperand(1).getReg();
Matt Arsenaultdbb6c032019-06-24 18:02:18 +00001136 const LLT DstTy = MRI.getType(DstReg);
1137 const LLT SrcTy = MRI.getType(SrcReg);
1138 if (!DstTy.isScalar())
1139 return false;
1140
1141 const RegisterBank *DstRB = RBI.getRegBank(DstReg, MRI, TRI);
1142 const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, MRI, TRI);
1143 if (SrcRB != DstRB)
1144 return false;
1145
1146 unsigned DstSize = DstTy.getSizeInBits();
1147 unsigned SrcSize = SrcTy.getSizeInBits();
1148
1149 const TargetRegisterClass *SrcRC
1150 = TRI.getRegClassForSizeOnBank(SrcSize, *SrcRB, MRI);
1151 const TargetRegisterClass *DstRC
1152 = TRI.getRegClassForSizeOnBank(DstSize, *DstRB, MRI);
1153
1154 if (SrcSize > 32) {
1155 int SubRegIdx = sizeToSubRegIndex(DstSize);
1156 if (SubRegIdx == -1)
1157 return false;
1158
1159 // Deal with weird cases where the class only partially supports the subreg
1160 // index.
1161 SrcRC = TRI.getSubClassWithSubReg(SrcRC, SubRegIdx);
1162 if (!SrcRC)
1163 return false;
1164
1165 I.getOperand(1).setSubReg(SubRegIdx);
1166 }
1167
1168 if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, MRI) ||
1169 !RBI.constrainGenericRegister(DstReg, *DstRC, MRI)) {
1170 LLVM_DEBUG(dbgs() << "Failed to constrain G_TRUNC\n");
1171 return false;
1172 }
1173
1174 I.setDesc(TII.get(TargetOpcode::COPY));
1175 return true;
1176}
1177
Matt Arsenault5dafcb92019-07-01 13:22:06 +00001178/// \returns true if a bitmask for \p Size bits will be an inline immediate.
1179static bool shouldUseAndMask(unsigned Size, unsigned &Mask) {
1180 Mask = maskTrailingOnes<unsigned>(Size);
1181 int SignedMask = static_cast<int>(Mask);
1182 return SignedMask >= -16 && SignedMask <= 64;
1183}
1184
Matt Arsenaultd7ffa2a2019-06-25 13:18:11 +00001185bool AMDGPUInstructionSelector::selectG_SZA_EXT(MachineInstr &I) const {
1186 bool Signed = I.getOpcode() == AMDGPU::G_SEXT;
1187 const DebugLoc &DL = I.getDebugLoc();
1188 MachineBasicBlock &MBB = *I.getParent();
1189 MachineFunction &MF = *MBB.getParent();
1190 MachineRegisterInfo &MRI = MF.getRegInfo();
Daniel Sanders0c476112019-08-15 19:22:08 +00001191 const Register DstReg = I.getOperand(0).getReg();
1192 const Register SrcReg = I.getOperand(1).getReg();
Matt Arsenaultd7ffa2a2019-06-25 13:18:11 +00001193
1194 const LLT DstTy = MRI.getType(DstReg);
1195 const LLT SrcTy = MRI.getType(SrcReg);
1196 const LLT S1 = LLT::scalar(1);
1197 const unsigned SrcSize = SrcTy.getSizeInBits();
1198 const unsigned DstSize = DstTy.getSizeInBits();
1199 if (!DstTy.isScalar())
1200 return false;
1201
1202 const RegisterBank *SrcBank = RBI.getRegBank(SrcReg, MRI, TRI);
1203
1204 if (SrcBank->getID() == AMDGPU::SCCRegBankID) {
1205 if (SrcTy != S1 || DstSize > 64) // Invalid
1206 return false;
1207
1208 unsigned Opcode =
1209 DstSize > 32 ? AMDGPU::S_CSELECT_B64 : AMDGPU::S_CSELECT_B32;
1210 const TargetRegisterClass *DstRC =
1211 DstSize > 32 ? &AMDGPU::SReg_64RegClass : &AMDGPU::SReg_32RegClass;
1212
1213 // FIXME: Create an extra copy to avoid incorrectly constraining the result
1214 // of the scc producer.
Daniel Sanders0c476112019-08-15 19:22:08 +00001215 Register TmpReg = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
Matt Arsenaultd7ffa2a2019-06-25 13:18:11 +00001216 BuildMI(MBB, I, DL, TII.get(AMDGPU::COPY), TmpReg)
1217 .addReg(SrcReg);
1218 BuildMI(MBB, I, DL, TII.get(AMDGPU::COPY), AMDGPU::SCC)
1219 .addReg(TmpReg);
1220
1221 // The instruction operands are backwards from what you would expect.
1222 BuildMI(MBB, I, DL, TII.get(Opcode), DstReg)
1223 .addImm(0)
1224 .addImm(Signed ? -1 : 1);
Matt Arsenault0e7d8692019-07-24 16:05:53 +00001225 I.eraseFromParent();
Matt Arsenaultd7ffa2a2019-06-25 13:18:11 +00001226 return RBI.constrainGenericRegister(DstReg, *DstRC, MRI);
1227 }
1228
1229 if (SrcBank->getID() == AMDGPU::VCCRegBankID && DstSize <= 32) {
1230 if (SrcTy != S1) // Invalid
1231 return false;
1232
1233 MachineInstr *ExtI =
1234 BuildMI(MBB, I, DL, TII.get(AMDGPU::V_CNDMASK_B32_e64), DstReg)
1235 .addImm(0) // src0_modifiers
1236 .addImm(0) // src0
1237 .addImm(0) // src1_modifiers
1238 .addImm(Signed ? -1 : 1) // src1
1239 .addUse(SrcReg);
Matt Arsenault0e7d8692019-07-24 16:05:53 +00001240 I.eraseFromParent();
Matt Arsenaultd7ffa2a2019-06-25 13:18:11 +00001241 return constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI);
1242 }
1243
1244 if (I.getOpcode() == AMDGPU::G_ANYEXT)
1245 return selectCOPY(I);
1246
1247 if (SrcBank->getID() == AMDGPU::VGPRRegBankID && DstSize <= 32) {
1248 // 64-bit should have been split up in RegBankSelect
Matt Arsenault5dafcb92019-07-01 13:22:06 +00001249
1250 // Try to use an and with a mask if it will save code size.
1251 unsigned Mask;
1252 if (!Signed && shouldUseAndMask(SrcSize, Mask)) {
1253 MachineInstr *ExtI =
1254 BuildMI(MBB, I, DL, TII.get(AMDGPU::V_AND_B32_e32), DstReg)
1255 .addImm(Mask)
1256 .addReg(SrcReg);
Matt Arsenault0e7d8692019-07-24 16:05:53 +00001257 I.eraseFromParent();
Matt Arsenault5dafcb92019-07-01 13:22:06 +00001258 return constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI);
1259 }
1260
Matt Arsenaultd7ffa2a2019-06-25 13:18:11 +00001261 const unsigned BFE = Signed ? AMDGPU::V_BFE_I32 : AMDGPU::V_BFE_U32;
1262 MachineInstr *ExtI =
1263 BuildMI(MBB, I, DL, TII.get(BFE), DstReg)
1264 .addReg(SrcReg)
1265 .addImm(0) // Offset
1266 .addImm(SrcSize); // Width
Matt Arsenault0e7d8692019-07-24 16:05:53 +00001267 I.eraseFromParent();
Matt Arsenaultd7ffa2a2019-06-25 13:18:11 +00001268 return constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI);
1269 }
1270
1271 if (SrcBank->getID() == AMDGPU::SGPRRegBankID && DstSize <= 64) {
1272 if (!RBI.constrainGenericRegister(SrcReg, AMDGPU::SReg_32RegClass, MRI))
1273 return false;
1274
1275 if (Signed && DstSize == 32 && (SrcSize == 8 || SrcSize == 16)) {
1276 const unsigned SextOpc = SrcSize == 8 ?
1277 AMDGPU::S_SEXT_I32_I8 : AMDGPU::S_SEXT_I32_I16;
1278 BuildMI(MBB, I, DL, TII.get(SextOpc), DstReg)
1279 .addReg(SrcReg);
Matt Arsenault0e7d8692019-07-24 16:05:53 +00001280 I.eraseFromParent();
Matt Arsenaultd7ffa2a2019-06-25 13:18:11 +00001281 return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_32RegClass, MRI);
1282 }
1283
1284 const unsigned BFE64 = Signed ? AMDGPU::S_BFE_I64 : AMDGPU::S_BFE_U64;
1285 const unsigned BFE32 = Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32;
1286
1287 // Scalar BFE is encoded as S1[5:0] = offset, S1[22:16]= width.
1288 if (DstSize > 32 && SrcSize <= 32) {
1289 // We need a 64-bit register source, but the high bits don't matter.
Daniel Sanders0c476112019-08-15 19:22:08 +00001290 Register ExtReg = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
1291 Register UndefReg = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
Matt Arsenaultd7ffa2a2019-06-25 13:18:11 +00001292 BuildMI(MBB, I, DL, TII.get(AMDGPU::IMPLICIT_DEF), UndefReg);
1293 BuildMI(MBB, I, DL, TII.get(AMDGPU::REG_SEQUENCE), ExtReg)
1294 .addReg(SrcReg)
1295 .addImm(AMDGPU::sub0)
1296 .addReg(UndefReg)
1297 .addImm(AMDGPU::sub1);
1298
1299 BuildMI(MBB, I, DL, TII.get(BFE64), DstReg)
1300 .addReg(ExtReg)
1301 .addImm(SrcSize << 16);
1302
Matt Arsenault0e7d8692019-07-24 16:05:53 +00001303 I.eraseFromParent();
Matt Arsenaultd7ffa2a2019-06-25 13:18:11 +00001304 return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_64RegClass, MRI);
1305 }
1306
Matt Arsenault5dafcb92019-07-01 13:22:06 +00001307 unsigned Mask;
1308 if (!Signed && shouldUseAndMask(SrcSize, Mask)) {
1309 BuildMI(MBB, I, DL, TII.get(AMDGPU::S_AND_B32), DstReg)
1310 .addReg(SrcReg)
1311 .addImm(Mask);
1312 } else {
1313 BuildMI(MBB, I, DL, TII.get(BFE32), DstReg)
1314 .addReg(SrcReg)
1315 .addImm(SrcSize << 16);
1316 }
1317
Matt Arsenault0e7d8692019-07-24 16:05:53 +00001318 I.eraseFromParent();
Matt Arsenaultd7ffa2a2019-06-25 13:18:11 +00001319 return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_32RegClass, MRI);
1320 }
1321
1322 return false;
1323}
1324
Tom Stellardca166212017-01-30 21:56:46 +00001325bool AMDGPUInstructionSelector::selectG_CONSTANT(MachineInstr &I) const {
1326 MachineBasicBlock *BB = I.getParent();
1327 MachineFunction *MF = BB->getParent();
1328 MachineRegisterInfo &MRI = MF->getRegInfo();
Tom Stellarde182b282018-05-15 17:57:09 +00001329 MachineOperand &ImmOp = I.getOperand(1);
Tom Stellardca166212017-01-30 21:56:46 +00001330
Tom Stellarde182b282018-05-15 17:57:09 +00001331 // The AMDGPU backend only supports Imm operands and not CImm or FPImm.
1332 if (ImmOp.isFPImm()) {
1333 const APInt &Imm = ImmOp.getFPImm()->getValueAPF().bitcastToAPInt();
1334 ImmOp.ChangeToImmediate(Imm.getZExtValue());
1335 } else if (ImmOp.isCImm()) {
1336 ImmOp.ChangeToImmediate(ImmOp.getCImm()->getZExtValue());
1337 }
1338
Daniel Sanders0c476112019-08-15 19:22:08 +00001339 Register DstReg = I.getOperand(0).getReg();
Tom Stellarde182b282018-05-15 17:57:09 +00001340 unsigned Size;
1341 bool IsSgpr;
1342 const RegisterBank *RB = MRI.getRegBankOrNull(I.getOperand(0).getReg());
1343 if (RB) {
1344 IsSgpr = RB->getID() == AMDGPU::SGPRRegBankID;
1345 Size = MRI.getType(DstReg).getSizeInBits();
1346 } else {
1347 const TargetRegisterClass *RC = TRI.getRegClassForReg(MRI, DstReg);
1348 IsSgpr = TRI.isSGPRClass(RC);
Tom Stellarda91ce172018-05-21 17:49:31 +00001349 Size = TRI.getRegSizeInBits(*RC);
Tom Stellarde182b282018-05-15 17:57:09 +00001350 }
1351
1352 if (Size != 32 && Size != 64)
1353 return false;
1354
1355 unsigned Opcode = IsSgpr ? AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32;
Tom Stellardca166212017-01-30 21:56:46 +00001356 if (Size == 32) {
Tom Stellarde182b282018-05-15 17:57:09 +00001357 I.setDesc(TII.get(Opcode));
1358 I.addImplicitDefUseOperands(*MF);
Tom Stellardca166212017-01-30 21:56:46 +00001359 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1360 }
1361
Tom Stellardca166212017-01-30 21:56:46 +00001362 DebugLoc DL = I.getDebugLoc();
Tom Stellarde182b282018-05-15 17:57:09 +00001363 const TargetRegisterClass *RC = IsSgpr ? &AMDGPU::SReg_32_XM0RegClass :
1364 &AMDGPU::VGPR_32RegClass;
Daniel Sanders0c476112019-08-15 19:22:08 +00001365 Register LoReg = MRI.createVirtualRegister(RC);
1366 Register HiReg = MRI.createVirtualRegister(RC);
Tom Stellarde182b282018-05-15 17:57:09 +00001367 const APInt &Imm = APInt(Size, I.getOperand(1).getImm());
Tom Stellardca166212017-01-30 21:56:46 +00001368
Tom Stellarde182b282018-05-15 17:57:09 +00001369 BuildMI(*BB, &I, DL, TII.get(Opcode), LoReg)
Tom Stellardca166212017-01-30 21:56:46 +00001370 .addImm(Imm.trunc(32).getZExtValue());
1371
Tom Stellarde182b282018-05-15 17:57:09 +00001372 BuildMI(*BB, &I, DL, TII.get(Opcode), HiReg)
Tom Stellardca166212017-01-30 21:56:46 +00001373 .addImm(Imm.ashr(32).getZExtValue());
1374
Tom Stellarde182b282018-05-15 17:57:09 +00001375 const MachineInstr *RS =
1376 BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg)
1377 .addReg(LoReg)
1378 .addImm(AMDGPU::sub0)
1379 .addReg(HiReg)
1380 .addImm(AMDGPU::sub1);
1381
Tom Stellardca166212017-01-30 21:56:46 +00001382 // We can't call constrainSelectedInstRegOperands here, because it doesn't
1383 // work for target independent opcodes
1384 I.eraseFromParent();
Tom Stellarde182b282018-05-15 17:57:09 +00001385 const TargetRegisterClass *DstRC =
1386 TRI.getConstrainedRegClassForOperand(RS->getOperand(0), MRI);
1387 if (!DstRC)
1388 return true;
1389 return RBI.constrainGenericRegister(DstReg, *DstRC, MRI);
Tom Stellardca166212017-01-30 21:56:46 +00001390}
1391
1392static bool isConstant(const MachineInstr &MI) {
1393 return MI.getOpcode() == TargetOpcode::G_CONSTANT;
1394}
1395
1396void AMDGPUInstructionSelector::getAddrModeInfo(const MachineInstr &Load,
1397 const MachineRegisterInfo &MRI, SmallVectorImpl<GEPInfo> &AddrInfo) const {
1398
1399 const MachineInstr *PtrMI = MRI.getUniqueVRegDef(Load.getOperand(1).getReg());
1400
1401 assert(PtrMI);
1402
1403 if (PtrMI->getOpcode() != TargetOpcode::G_GEP)
1404 return;
1405
1406 GEPInfo GEPInfo(*PtrMI);
1407
Matt Arsenaultd51a3742019-09-05 02:20:25 +00001408 for (unsigned i = 1; i != 3; ++i) {
Tom Stellardca166212017-01-30 21:56:46 +00001409 const MachineOperand &GEPOp = PtrMI->getOperand(i);
1410 const MachineInstr *OpDef = MRI.getUniqueVRegDef(GEPOp.getReg());
1411 assert(OpDef);
Matt Arsenaultd51a3742019-09-05 02:20:25 +00001412 if (i == 2 && isConstant(*OpDef)) {
1413 // TODO: Could handle constant base + variable offset, but a combine
1414 // probably should have commuted it.
Tom Stellardca166212017-01-30 21:56:46 +00001415 assert(GEPInfo.Imm == 0);
1416 GEPInfo.Imm = OpDef->getOperand(1).getCImm()->getSExtValue();
1417 continue;
1418 }
1419 const RegisterBank *OpBank = RBI.getRegBank(GEPOp.getReg(), MRI, TRI);
1420 if (OpBank->getID() == AMDGPU::SGPRRegBankID)
1421 GEPInfo.SgprParts.push_back(GEPOp.getReg());
1422 else
1423 GEPInfo.VgprParts.push_back(GEPOp.getReg());
1424 }
1425
1426 AddrInfo.push_back(GEPInfo);
1427 getAddrModeInfo(*PtrMI, MRI, AddrInfo);
1428}
1429
Tom Stellard79b5c382019-02-20 21:02:37 +00001430bool AMDGPUInstructionSelector::isInstrUniform(const MachineInstr &MI) const {
Tom Stellardca166212017-01-30 21:56:46 +00001431 if (!MI.hasOneMemOperand())
1432 return false;
1433
1434 const MachineMemOperand *MMO = *MI.memoperands_begin();
1435 const Value *Ptr = MMO->getValue();
1436
1437 // UndefValue means this is a load of a kernel input. These are uniform.
1438 // Sometimes LDS instructions have constant pointers.
1439 // If Ptr is null, then that means this mem operand contains a
1440 // PseudoSourceValue like GOT.
1441 if (!Ptr || isa<UndefValue>(Ptr) || isa<Argument>(Ptr) ||
1442 isa<Constant>(Ptr) || isa<GlobalValue>(Ptr))
1443 return true;
1444
Matt Arsenault923712b2018-02-09 16:57:57 +00001445 if (MMO->getAddrSpace() == AMDGPUAS::CONSTANT_ADDRESS_32BIT)
1446 return true;
1447
Tom Stellardca166212017-01-30 21:56:46 +00001448 const Instruction *I = dyn_cast<Instruction>(Ptr);
1449 return I && I->getMetadata("amdgpu.uniform");
1450}
1451
Tom Stellardca166212017-01-30 21:56:46 +00001452bool AMDGPUInstructionSelector::hasVgprParts(ArrayRef<GEPInfo> AddrInfo) const {
1453 for (const GEPInfo &GEPInfo : AddrInfo) {
1454 if (!GEPInfo.VgprParts.empty())
1455 return true;
1456 }
1457 return false;
1458}
1459
Matt Arsenault3baf4d32019-08-01 03:09:15 +00001460void AMDGPUInstructionSelector::initM0(MachineInstr &I) const {
Matt Arsenault35940112019-08-01 00:53:38 +00001461 MachineBasicBlock *BB = I.getParent();
1462 MachineFunction *MF = BB->getParent();
1463 MachineRegisterInfo &MRI = MF->getRegInfo();
1464
1465 const LLT PtrTy = MRI.getType(I.getOperand(1).getReg());
1466 unsigned AS = PtrTy.getAddressSpace();
1467 if ((AS == AMDGPUAS::LOCAL_ADDRESS || AS == AMDGPUAS::REGION_ADDRESS) &&
1468 STI.ldsRequiresM0Init()) {
1469 // If DS instructions require M0 initializtion, insert it before selecting.
1470 BuildMI(*BB, &I, I.getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), AMDGPU::M0)
1471 .addImm(-1);
1472 }
Matt Arsenault3baf4d32019-08-01 03:09:15 +00001473}
Matt Arsenault35940112019-08-01 00:53:38 +00001474
Amara Emersone14c91b2019-08-13 06:26:59 +00001475bool AMDGPUInstructionSelector::selectG_LOAD_ATOMICRMW(MachineInstr &I) const {
Matt Arsenault3baf4d32019-08-01 03:09:15 +00001476 initM0(I);
Amara Emersone14c91b2019-08-13 06:26:59 +00001477 return selectImpl(I, *CoverageInfo);
Tom Stellardca166212017-01-30 21:56:46 +00001478}
1479
Matt Arsenault64642802019-07-01 15:39:27 +00001480bool AMDGPUInstructionSelector::selectG_BRCOND(MachineInstr &I) const {
1481 MachineBasicBlock *BB = I.getParent();
1482 MachineFunction *MF = BB->getParent();
1483 MachineRegisterInfo &MRI = MF->getRegInfo();
1484 MachineOperand &CondOp = I.getOperand(0);
1485 Register CondReg = CondOp.getReg();
1486 const DebugLoc &DL = I.getDebugLoc();
1487
Matt Arsenault2ab25f92019-07-01 16:06:02 +00001488 unsigned BrOpcode;
1489 Register CondPhysReg;
1490 const TargetRegisterClass *ConstrainRC;
1491
1492 // In SelectionDAG, we inspect the IR block for uniformity metadata to decide
1493 // whether the branch is uniform when selecting the instruction. In
1494 // GlobalISel, we should push that decision into RegBankSelect. Assume for now
1495 // RegBankSelect knows what it's doing if the branch condition is scc, even
1496 // though it currently does not.
Matt Arsenault64642802019-07-01 15:39:27 +00001497 if (isSCC(CondReg, MRI)) {
Matt Arsenault2ab25f92019-07-01 16:06:02 +00001498 CondPhysReg = AMDGPU::SCC;
1499 BrOpcode = AMDGPU::S_CBRANCH_SCC1;
1500 ConstrainRC = &AMDGPU::SReg_32_XM0RegClass;
1501 } else if (isVCC(CondReg, MRI)) {
1502 // FIXME: Do we have to insert an and with exec here, like in SelectionDAG?
1503 // We sort of know that a VCC producer based on the register bank, that ands
1504 // inactive lanes with 0. What if there was a logical operation with vcc
1505 // producers in different blocks/with different exec masks?
1506 // FIXME: Should scc->vcc copies and with exec?
1507 CondPhysReg = TRI.getVCC();
1508 BrOpcode = AMDGPU::S_CBRANCH_VCCNZ;
1509 ConstrainRC = TRI.getBoolRC();
1510 } else
1511 return false;
Matt Arsenault64642802019-07-01 15:39:27 +00001512
Matt Arsenault2ab25f92019-07-01 16:06:02 +00001513 if (!MRI.getRegClassOrNull(CondReg))
1514 MRI.setRegClass(CondReg, ConstrainRC);
Matt Arsenault64642802019-07-01 15:39:27 +00001515
Matt Arsenault2ab25f92019-07-01 16:06:02 +00001516 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), CondPhysReg)
1517 .addReg(CondReg);
1518 BuildMI(*BB, &I, DL, TII.get(BrOpcode))
1519 .addMBB(I.getOperand(1).getMBB());
1520
1521 I.eraseFromParent();
1522 return true;
Matt Arsenault64642802019-07-01 15:39:27 +00001523}
1524
Matt Arsenaultcda82f02019-07-01 15:48:18 +00001525bool AMDGPUInstructionSelector::selectG_FRAME_INDEX(MachineInstr &I) const {
1526 MachineBasicBlock *BB = I.getParent();
1527 MachineFunction *MF = BB->getParent();
1528 MachineRegisterInfo &MRI = MF->getRegInfo();
1529
1530 Register DstReg = I.getOperand(0).getReg();
1531 const RegisterBank *DstRB = RBI.getRegBank(DstReg, MRI, TRI);
1532 const bool IsVGPR = DstRB->getID() == AMDGPU::VGPRRegBankID;
1533 I.setDesc(TII.get(IsVGPR ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32));
1534 if (IsVGPR)
1535 I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true));
1536
1537 return RBI.constrainGenericRegister(
1538 DstReg, IsVGPR ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass, MRI);
1539}
1540
Matt Arsenaultc34b4032019-09-09 15:46:13 +00001541bool AMDGPUInstructionSelector::selectG_PTR_MASK(MachineInstr &I) const {
1542 uint64_t Align = I.getOperand(2).getImm();
1543 const uint64_t Mask = ~((UINT64_C(1) << Align) - 1);
1544
1545 MachineBasicBlock *BB = I.getParent();
1546 MachineFunction *MF = BB->getParent();
1547 MachineRegisterInfo &MRI = MF->getRegInfo();
1548
1549 Register DstReg = I.getOperand(0).getReg();
1550 Register SrcReg = I.getOperand(1).getReg();
1551
1552 const RegisterBank *DstRB = RBI.getRegBank(DstReg, MRI, TRI);
1553 const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, MRI, TRI);
1554 const bool IsVGPR = DstRB->getID() == AMDGPU::VGPRRegBankID;
1555 unsigned NewOpc = IsVGPR ? AMDGPU::V_AND_B32_e64 : AMDGPU::S_AND_B32;
1556 unsigned MovOpc = IsVGPR ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32;
1557 const TargetRegisterClass &RegRC
1558 = IsVGPR ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass;
1559
1560 LLT Ty = MRI.getType(DstReg);
1561
1562 const TargetRegisterClass *DstRC = TRI.getRegClassForTypeOnBank(Ty, *DstRB,
1563 MRI);
1564 const TargetRegisterClass *SrcRC = TRI.getRegClassForTypeOnBank(Ty, *SrcRB,
1565 MRI);
1566 if (!RBI.constrainGenericRegister(DstReg, *DstRC, MRI) ||
1567 !RBI.constrainGenericRegister(SrcReg, *SrcRC, MRI))
1568 return false;
1569
1570 const DebugLoc &DL = I.getDebugLoc();
1571 Register ImmReg = MRI.createVirtualRegister(&RegRC);
1572 BuildMI(*BB, &I, DL, TII.get(MovOpc), ImmReg)
1573 .addImm(Mask);
1574
1575 if (Ty.getSizeInBits() == 32) {
1576 BuildMI(*BB, &I, DL, TII.get(NewOpc), DstReg)
1577 .addReg(SrcReg)
1578 .addReg(ImmReg);
1579 I.eraseFromParent();
1580 return true;
1581 }
1582
1583 Register HiReg = MRI.createVirtualRegister(&RegRC);
1584 Register LoReg = MRI.createVirtualRegister(&RegRC);
1585 Register MaskLo = MRI.createVirtualRegister(&RegRC);
1586
1587 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), LoReg)
1588 .addReg(SrcReg, 0, AMDGPU::sub0);
1589 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), HiReg)
1590 .addReg(SrcReg, 0, AMDGPU::sub1);
1591
1592 BuildMI(*BB, &I, DL, TII.get(NewOpc), MaskLo)
1593 .addReg(LoReg)
1594 .addReg(ImmReg);
1595 BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg)
1596 .addReg(MaskLo)
1597 .addImm(AMDGPU::sub0)
1598 .addReg(HiReg)
1599 .addImm(AMDGPU::sub1);
1600 I.eraseFromParent();
1601 return true;
1602}
1603
Amara Emersone14c91b2019-08-13 06:26:59 +00001604bool AMDGPUInstructionSelector::select(MachineInstr &I) {
Matt Arsenaulte1006252019-07-01 16:32:47 +00001605 if (I.isPHI())
1606 return selectPHI(I);
Tom Stellardca166212017-01-30 21:56:46 +00001607
Tom Stellard7712ee82018-06-22 00:44:29 +00001608 if (!isPreISelGenericOpcode(I.getOpcode())) {
1609 if (I.isCopy())
1610 return selectCOPY(I);
Tom Stellardca166212017-01-30 21:56:46 +00001611 return true;
Tom Stellard7712ee82018-06-22 00:44:29 +00001612 }
Tom Stellardca166212017-01-30 21:56:46 +00001613
1614 switch (I.getOpcode()) {
Matt Arsenaultc8291c92019-07-15 19:50:07 +00001615 case TargetOpcode::G_AND:
1616 case TargetOpcode::G_OR:
1617 case TargetOpcode::G_XOR:
1618 if (selectG_AND_OR_XOR(I))
1619 return true;
Amara Emersone14c91b2019-08-13 06:26:59 +00001620 return selectImpl(I, *CoverageInfo);
Tom Stellard9e9dd302019-07-01 16:09:33 +00001621 case TargetOpcode::G_ADD:
Matt Arsenaulte6d10f92019-07-09 14:05:11 +00001622 case TargetOpcode::G_SUB:
Matt Arsenaultd50f9372019-09-09 15:20:44 +00001623 if (selectImpl(I, *CoverageInfo))
Tom Stellard9e9dd302019-07-01 16:09:33 +00001624 return true;
Matt Arsenaultd50f9372019-09-09 15:20:44 +00001625 return selectG_ADD_SUB(I);
Tom Stellard7c650782018-10-05 04:34:09 +00001626 case TargetOpcode::G_INTTOPTR:
Tom Stellard1e0edad2018-05-10 21:20:10 +00001627 case TargetOpcode::G_BITCAST:
1628 return selectCOPY(I);
Tom Stellardca166212017-01-30 21:56:46 +00001629 case TargetOpcode::G_CONSTANT:
Tom Stellarde182b282018-05-15 17:57:09 +00001630 case TargetOpcode::G_FCONSTANT:
Tom Stellardca166212017-01-30 21:56:46 +00001631 return selectG_CONSTANT(I);
Tom Stellard41f32192019-02-28 23:37:48 +00001632 case TargetOpcode::G_EXTRACT:
1633 return selectG_EXTRACT(I);
Matt Arsenault9b7ffc42019-07-09 14:02:20 +00001634 case TargetOpcode::G_MERGE_VALUES:
Matt Arsenaulta65913e2019-07-15 17:26:43 +00001635 case TargetOpcode::G_BUILD_VECTOR:
Matt Arsenault9b7ffc42019-07-09 14:02:20 +00001636 case TargetOpcode::G_CONCAT_VECTORS:
1637 return selectG_MERGE_VALUES(I);
Matt Arsenault872f38b2019-07-09 14:02:26 +00001638 case TargetOpcode::G_UNMERGE_VALUES:
1639 return selectG_UNMERGE_VALUES(I);
Tom Stellardca166212017-01-30 21:56:46 +00001640 case TargetOpcode::G_GEP:
1641 return selectG_GEP(I);
Tom Stellard3f1c6fe2018-06-21 23:38:20 +00001642 case TargetOpcode::G_IMPLICIT_DEF:
1643 return selectG_IMPLICIT_DEF(I);
Tom Stellard33634d1b2019-03-01 00:50:26 +00001644 case TargetOpcode::G_INSERT:
1645 return selectG_INSERT(I);
Tom Stellarda9284732018-06-14 19:26:37 +00001646 case TargetOpcode::G_INTRINSIC:
Amara Emersone14c91b2019-08-13 06:26:59 +00001647 return selectG_INTRINSIC(I);
Tom Stellard390a5f42018-07-13 21:05:14 +00001648 case TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS:
Amara Emersone14c91b2019-08-13 06:26:59 +00001649 return selectG_INTRINSIC_W_SIDE_EFFECTS(I);
Tom Stellard8b1c53b2019-06-17 16:27:43 +00001650 case TargetOpcode::G_ICMP:
Matt Arsenault3b7668a2019-07-01 13:34:26 +00001651 if (selectG_ICMP(I))
1652 return true;
Amara Emersone14c91b2019-08-13 06:26:59 +00001653 return selectImpl(I, *CoverageInfo);
Tom Stellardca166212017-01-30 21:56:46 +00001654 case TargetOpcode::G_LOAD:
Matt Arsenaultda5b9bf2019-08-01 03:29:01 +00001655 case TargetOpcode::G_ATOMIC_CMPXCHG:
1656 case TargetOpcode::G_ATOMICRMW_XCHG:
1657 case TargetOpcode::G_ATOMICRMW_ADD:
1658 case TargetOpcode::G_ATOMICRMW_SUB:
1659 case TargetOpcode::G_ATOMICRMW_AND:
1660 case TargetOpcode::G_ATOMICRMW_OR:
1661 case TargetOpcode::G_ATOMICRMW_XOR:
1662 case TargetOpcode::G_ATOMICRMW_MIN:
1663 case TargetOpcode::G_ATOMICRMW_MAX:
1664 case TargetOpcode::G_ATOMICRMW_UMIN:
1665 case TargetOpcode::G_ATOMICRMW_UMAX:
Matt Arsenault26cb53b2019-08-01 03:33:15 +00001666 case TargetOpcode::G_ATOMICRMW_FADD:
Amara Emersone14c91b2019-08-13 06:26:59 +00001667 return selectG_LOAD_ATOMICRMW(I);
Tom Stellard8b1c53b2019-06-17 16:27:43 +00001668 case TargetOpcode::G_SELECT:
1669 return selectG_SELECT(I);
Tom Stellardca166212017-01-30 21:56:46 +00001670 case TargetOpcode::G_STORE:
Amara Emersone14c91b2019-08-13 06:26:59 +00001671 return selectG_STORE(I);
Matt Arsenaultdbb6c032019-06-24 18:02:18 +00001672 case TargetOpcode::G_TRUNC:
1673 return selectG_TRUNC(I);
Matt Arsenaultd7ffa2a2019-06-25 13:18:11 +00001674 case TargetOpcode::G_SEXT:
1675 case TargetOpcode::G_ZEXT:
1676 case TargetOpcode::G_ANYEXT:
Matt Arsenault0e7d8692019-07-24 16:05:53 +00001677 return selectG_SZA_EXT(I);
Matt Arsenault64642802019-07-01 15:39:27 +00001678 case TargetOpcode::G_BRCOND:
1679 return selectG_BRCOND(I);
Matt Arsenaultcda82f02019-07-01 15:48:18 +00001680 case TargetOpcode::G_FRAME_INDEX:
1681 return selectG_FRAME_INDEX(I);
Matt Arsenaulted633992019-07-02 14:17:38 +00001682 case TargetOpcode::G_FENCE:
1683 // FIXME: Tablegen importer doesn't handle the imm operands correctly, and
1684 // is checking for G_CONSTANT
1685 I.setDesc(TII.get(AMDGPU::ATOMIC_FENCE));
1686 return true;
Matt Arsenaultc34b4032019-09-09 15:46:13 +00001687 case TargetOpcode::G_PTR_MASK:
1688 return selectG_PTR_MASK(I);
Matt Arsenaultd50f9372019-09-09 15:20:44 +00001689 default:
1690 return selectImpl(I, *CoverageInfo);
Tom Stellardca166212017-01-30 21:56:46 +00001691 }
1692 return false;
1693}
Tom Stellard1dc90202018-05-10 20:53:06 +00001694
Tom Stellard26fac0f2018-06-22 02:54:57 +00001695InstructionSelector::ComplexRendererFns
1696AMDGPUInstructionSelector::selectVCSRC(MachineOperand &Root) const {
1697 return {{
1698 [=](MachineInstrBuilder &MIB) { MIB.add(Root); }
1699 }};
1700
1701}
1702
Matt Arsenault4f64ade2019-07-01 15:18:56 +00001703std::pair<Register, unsigned>
1704AMDGPUInstructionSelector::selectVOP3ModsImpl(
1705 Register Src, const MachineRegisterInfo &MRI) const {
1706 unsigned Mods = 0;
1707 MachineInstr *MI = MRI.getVRegDef(Src);
1708
1709 if (MI && MI->getOpcode() == AMDGPU::G_FNEG) {
1710 Src = MI->getOperand(1).getReg();
1711 Mods |= SISrcMods::NEG;
1712 MI = MRI.getVRegDef(Src);
1713 }
1714
1715 if (MI && MI->getOpcode() == AMDGPU::G_FABS) {
1716 Src = MI->getOperand(1).getReg();
1717 Mods |= SISrcMods::ABS;
1718 }
1719
1720 return std::make_pair(Src, Mods);
1721}
1722
Tom Stellard1dc90202018-05-10 20:53:06 +00001723///
1724/// This will select either an SGPR or VGPR operand and will save us from
1725/// having to write an extra tablegen pattern.
1726InstructionSelector::ComplexRendererFns
1727AMDGPUInstructionSelector::selectVSRC0(MachineOperand &Root) const {
1728 return {{
1729 [=](MachineInstrBuilder &MIB) { MIB.add(Root); }
1730 }};
1731}
Tom Stellarddcc95e92018-05-11 05:44:16 +00001732
1733InstructionSelector::ComplexRendererFns
1734AMDGPUInstructionSelector::selectVOP3Mods0(MachineOperand &Root) const {
Matt Arsenault4f64ade2019-07-01 15:18:56 +00001735 MachineRegisterInfo &MRI
1736 = Root.getParent()->getParent()->getParent()->getRegInfo();
1737
1738 Register Src;
1739 unsigned Mods;
1740 std::tie(Src, Mods) = selectVOP3ModsImpl(Root.getReg(), MRI);
1741
Tom Stellarddcc95e92018-05-11 05:44:16 +00001742 return {{
Matt Arsenault4f64ade2019-07-01 15:18:56 +00001743 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
1744 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }, // src0_mods
1745 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // clamp
1746 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // omod
Tom Stellarddcc95e92018-05-11 05:44:16 +00001747 }};
1748}
Matt Arsenault77e3e9c2019-09-09 18:29:45 +00001749
1750InstructionSelector::ComplexRendererFns
1751AMDGPUInstructionSelector::selectVOP3Mods0Clamp0OMod(MachineOperand &Root) const {
1752 MachineRegisterInfo &MRI
1753 = Root.getParent()->getParent()->getParent()->getRegInfo();
1754
1755 Register Src;
1756 unsigned Mods;
1757 std::tie(Src, Mods) = selectVOP3ModsImpl(Root.getReg(), MRI);
1758
1759 return {{
1760 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
1761 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }, // src0_mods
1762 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // clamp
1763 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // omod
1764 }};
1765}
1766
Tom Stellard9a653572018-06-22 02:34:29 +00001767InstructionSelector::ComplexRendererFns
1768AMDGPUInstructionSelector::selectVOP3OMods(MachineOperand &Root) const {
1769 return {{
1770 [=](MachineInstrBuilder &MIB) { MIB.add(Root); },
1771 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // clamp
1772 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // omod
1773 }};
1774}
Tom Stellard46bbbc32018-06-13 22:30:47 +00001775
1776InstructionSelector::ComplexRendererFns
1777AMDGPUInstructionSelector::selectVOP3Mods(MachineOperand &Root) const {
Matt Arsenault4f64ade2019-07-01 15:18:56 +00001778 MachineRegisterInfo &MRI
1779 = Root.getParent()->getParent()->getParent()->getRegInfo();
1780
1781 Register Src;
1782 unsigned Mods;
1783 std::tie(Src, Mods) = selectVOP3ModsImpl(Root.getReg(), MRI);
1784
Tom Stellard46bbbc32018-06-13 22:30:47 +00001785 return {{
Matt Arsenault4f64ade2019-07-01 15:18:56 +00001786 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
1787 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); } // src_mods
Tom Stellard46bbbc32018-06-13 22:30:47 +00001788 }};
1789}
Tom Stellard79b5c382019-02-20 21:02:37 +00001790
1791InstructionSelector::ComplexRendererFns
Matt Arsenaultd6c1f5b2019-09-09 18:29:37 +00001792AMDGPUInstructionSelector::selectVOP3OpSelMods0(MachineOperand &Root) const {
1793 // FIXME: Handle clamp and op_sel
1794 return {{
1795 [=](MachineInstrBuilder &MIB) { MIB.addReg(Root.getReg()); },
1796 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // src_mods
1797 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // clamp
1798 }};
1799}
1800
1801InstructionSelector::ComplexRendererFns
1802AMDGPUInstructionSelector::selectVOP3OpSelMods(MachineOperand &Root) const {
1803 // FIXME: Handle op_sel
1804 return {{
1805 [=](MachineInstrBuilder &MIB) { MIB.addReg(Root.getReg()); },
1806 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // src_mods
1807 }};
1808}
1809
1810InstructionSelector::ComplexRendererFns
Tom Stellard79b5c382019-02-20 21:02:37 +00001811AMDGPUInstructionSelector::selectSmrdImm(MachineOperand &Root) const {
1812 MachineRegisterInfo &MRI =
1813 Root.getParent()->getParent()->getParent()->getRegInfo();
1814
1815 SmallVector<GEPInfo, 4> AddrInfo;
1816 getAddrModeInfo(*Root.getParent(), MRI, AddrInfo);
1817
1818 if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1)
1819 return None;
1820
1821 const GEPInfo &GEPInfo = AddrInfo[0];
1822
1823 if (!AMDGPU::isLegalSMRDImmOffset(STI, GEPInfo.Imm))
1824 return None;
1825
1826 unsigned PtrReg = GEPInfo.SgprParts[0];
1827 int64_t EncodedImm = AMDGPU::getSMRDEncodedOffset(STI, GEPInfo.Imm);
1828 return {{
1829 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); },
1830 [=](MachineInstrBuilder &MIB) { MIB.addImm(EncodedImm); }
1831 }};
1832}
1833
1834InstructionSelector::ComplexRendererFns
1835AMDGPUInstructionSelector::selectSmrdImm32(MachineOperand &Root) const {
1836 MachineRegisterInfo &MRI =
1837 Root.getParent()->getParent()->getParent()->getRegInfo();
1838
1839 SmallVector<GEPInfo, 4> AddrInfo;
1840 getAddrModeInfo(*Root.getParent(), MRI, AddrInfo);
1841
1842 if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1)
1843 return None;
1844
1845 const GEPInfo &GEPInfo = AddrInfo[0];
1846 unsigned PtrReg = GEPInfo.SgprParts[0];
1847 int64_t EncodedImm = AMDGPU::getSMRDEncodedOffset(STI, GEPInfo.Imm);
1848 if (!isUInt<32>(EncodedImm))
1849 return None;
1850
1851 return {{
1852 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); },
1853 [=](MachineInstrBuilder &MIB) { MIB.addImm(EncodedImm); }
1854 }};
1855}
1856
1857InstructionSelector::ComplexRendererFns
1858AMDGPUInstructionSelector::selectSmrdSgpr(MachineOperand &Root) const {
1859 MachineInstr *MI = Root.getParent();
1860 MachineBasicBlock *MBB = MI->getParent();
1861 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
1862
1863 SmallVector<GEPInfo, 4> AddrInfo;
1864 getAddrModeInfo(*MI, MRI, AddrInfo);
1865
1866 // FIXME: We should shrink the GEP if the offset is known to be <= 32-bits,
1867 // then we can select all ptr + 32-bit offsets not just immediate offsets.
1868 if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1)
1869 return None;
1870
1871 const GEPInfo &GEPInfo = AddrInfo[0];
1872 if (!GEPInfo.Imm || !isUInt<32>(GEPInfo.Imm))
1873 return None;
1874
1875 // If we make it this far we have a load with an 32-bit immediate offset.
1876 // It is OK to select this using a sgpr offset, because we have already
1877 // failed trying to select this load into one of the _IMM variants since
1878 // the _IMM Patterns are considered before the _SGPR patterns.
1879 unsigned PtrReg = GEPInfo.SgprParts[0];
Daniel Sanders0c476112019-08-15 19:22:08 +00001880 Register OffsetReg = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
Tom Stellard79b5c382019-02-20 21:02:37 +00001881 BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), OffsetReg)
1882 .addImm(GEPInfo.Imm);
1883 return {{
1884 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); },
1885 [=](MachineInstrBuilder &MIB) { MIB.addReg(OffsetReg); }
1886 }};
1887}
Matt Arsenault35c96592019-07-16 18:05:29 +00001888
Matt Arsenaultdad1f892019-07-16 18:42:53 +00001889template <bool Signed>
Matt Arsenault35c96592019-07-16 18:05:29 +00001890InstructionSelector::ComplexRendererFns
1891AMDGPUInstructionSelector::selectFlatOffsetImpl(MachineOperand &Root) const {
1892 MachineInstr *MI = Root.getParent();
1893 MachineBasicBlock *MBB = MI->getParent();
1894 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
1895
1896 InstructionSelector::ComplexRendererFns Default = {{
1897 [=](MachineInstrBuilder &MIB) { MIB.addReg(Root.getReg()); },
1898 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // offset
1899 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // slc
1900 }};
1901
1902 if (!STI.hasFlatInstOffsets())
1903 return Default;
1904
1905 const MachineInstr *OpDef = MRI.getVRegDef(Root.getReg());
1906 if (!OpDef || OpDef->getOpcode() != AMDGPU::G_GEP)
1907 return Default;
1908
1909 Optional<int64_t> Offset =
1910 getConstantVRegVal(OpDef->getOperand(2).getReg(), MRI);
1911 if (!Offset.hasValue())
1912 return Default;
1913
1914 unsigned AddrSpace = (*MI->memoperands_begin())->getAddrSpace();
1915 if (!TII.isLegalFLATOffset(Offset.getValue(), AddrSpace, Signed))
1916 return Default;
1917
1918 Register BasePtr = OpDef->getOperand(1).getReg();
1919
1920 return {{
1921 [=](MachineInstrBuilder &MIB) { MIB.addReg(BasePtr); },
1922 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset.getValue()); },
1923 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // slc
1924 }};
1925}
1926
1927InstructionSelector::ComplexRendererFns
1928AMDGPUInstructionSelector::selectFlatOffset(MachineOperand &Root) const {
1929 return selectFlatOffsetImpl<false>(Root);
1930}
1931
1932InstructionSelector::ComplexRendererFns
1933AMDGPUInstructionSelector::selectFlatOffsetSigned(MachineOperand &Root) const {
1934 return selectFlatOffsetImpl<true>(Root);
1935}
Matt Arsenault7161fb02019-07-16 19:22:21 +00001936
Matt Arsenault7161fb02019-07-16 19:22:21 +00001937static bool isStackPtrRelative(const MachinePointerInfo &PtrInfo) {
1938 auto PSV = PtrInfo.V.dyn_cast<const PseudoSourceValue *>();
1939 return PSV && PSV->isStack();
1940}
1941
1942InstructionSelector::ComplexRendererFns
1943AMDGPUInstructionSelector::selectMUBUFScratchOffen(MachineOperand &Root) const {
1944 MachineInstr *MI = Root.getParent();
1945 MachineBasicBlock *MBB = MI->getParent();
1946 MachineFunction *MF = MBB->getParent();
1947 MachineRegisterInfo &MRI = MF->getRegInfo();
1948 const SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>();
1949
1950 int64_t Offset = 0;
1951 if (mi_match(Root.getReg(), MRI, m_ICst(Offset))) {
1952 Register HighBits = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
1953
1954 // TODO: Should this be inside the render function? The iterator seems to
1955 // move.
1956 BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::V_MOV_B32_e32),
1957 HighBits)
1958 .addImm(Offset & ~4095);
1959
1960 return {{[=](MachineInstrBuilder &MIB) { // rsrc
1961 MIB.addReg(Info->getScratchRSrcReg());
1962 },
1963 [=](MachineInstrBuilder &MIB) { // vaddr
1964 MIB.addReg(HighBits);
1965 },
1966 [=](MachineInstrBuilder &MIB) { // soffset
1967 const MachineMemOperand *MMO = *MI->memoperands_begin();
1968 const MachinePointerInfo &PtrInfo = MMO->getPointerInfo();
1969
1970 Register SOffsetReg = isStackPtrRelative(PtrInfo)
1971 ? Info->getStackPtrOffsetReg()
1972 : Info->getScratchWaveOffsetReg();
1973 MIB.addReg(SOffsetReg);
1974 },
1975 [=](MachineInstrBuilder &MIB) { // offset
1976 MIB.addImm(Offset & 4095);
1977 }}};
1978 }
1979
1980 assert(Offset == 0);
1981
1982 // Try to fold a frame index directly into the MUBUF vaddr field, and any
1983 // offsets.
1984 Optional<int> FI;
1985 Register VAddr = Root.getReg();
1986 if (const MachineInstr *RootDef = MRI.getVRegDef(Root.getReg())) {
1987 if (isBaseWithConstantOffset(Root, MRI)) {
1988 const MachineOperand &LHS = RootDef->getOperand(1);
1989 const MachineOperand &RHS = RootDef->getOperand(2);
1990 const MachineInstr *LHSDef = MRI.getVRegDef(LHS.getReg());
1991 const MachineInstr *RHSDef = MRI.getVRegDef(RHS.getReg());
1992 if (LHSDef && RHSDef) {
1993 int64_t PossibleOffset =
1994 RHSDef->getOperand(1).getCImm()->getSExtValue();
1995 if (SIInstrInfo::isLegalMUBUFImmOffset(PossibleOffset) &&
1996 (!STI.privateMemoryResourceIsRangeChecked() ||
Matt Arsenault2dd088e2019-09-09 15:39:32 +00001997 KnownBits->signBitIsZero(LHS.getReg()))) {
Matt Arsenault7161fb02019-07-16 19:22:21 +00001998 if (LHSDef->getOpcode() == AMDGPU::G_FRAME_INDEX)
1999 FI = LHSDef->getOperand(1).getIndex();
2000 else
2001 VAddr = LHS.getReg();
2002 Offset = PossibleOffset;
2003 }
2004 }
2005 } else if (RootDef->getOpcode() == AMDGPU::G_FRAME_INDEX) {
2006 FI = RootDef->getOperand(1).getIndex();
2007 }
2008 }
2009
2010 // If we don't know this private access is a local stack object, it needs to
2011 // be relative to the entry point's scratch wave offset register.
2012 // TODO: Should split large offsets that don't fit like above.
2013 // TODO: Don't use scratch wave offset just because the offset didn't fit.
2014 Register SOffset = FI.hasValue() ? Info->getStackPtrOffsetReg()
2015 : Info->getScratchWaveOffsetReg();
2016
2017 return {{[=](MachineInstrBuilder &MIB) { // rsrc
2018 MIB.addReg(Info->getScratchRSrcReg());
2019 },
2020 [=](MachineInstrBuilder &MIB) { // vaddr
2021 if (FI.hasValue())
2022 MIB.addFrameIndex(FI.getValue());
2023 else
2024 MIB.addReg(VAddr);
2025 },
2026 [=](MachineInstrBuilder &MIB) { // soffset
2027 MIB.addReg(SOffset);
2028 },
2029 [=](MachineInstrBuilder &MIB) { // offset
2030 MIB.addImm(Offset);
2031 }}};
2032}
2033
Matt Arsenault35940112019-08-01 00:53:38 +00002034bool AMDGPUInstructionSelector::isDSOffsetLegal(const MachineRegisterInfo &MRI,
2035 const MachineOperand &Base,
2036 int64_t Offset,
2037 unsigned OffsetBits) const {
2038 if ((OffsetBits == 16 && !isUInt<16>(Offset)) ||
2039 (OffsetBits == 8 && !isUInt<8>(Offset)))
2040 return false;
2041
2042 if (STI.hasUsableDSOffset() || STI.unsafeDSOffsetFoldingEnabled())
2043 return true;
2044
2045 // On Southern Islands instruction with a negative base value and an offset
2046 // don't seem to work.
Matt Arsenault2dd088e2019-09-09 15:39:32 +00002047 return KnownBits->signBitIsZero(Base.getReg());
Matt Arsenault35940112019-08-01 00:53:38 +00002048}
2049
Matt Arsenault7161fb02019-07-16 19:22:21 +00002050InstructionSelector::ComplexRendererFns
2051AMDGPUInstructionSelector::selectMUBUFScratchOffset(
2052 MachineOperand &Root) const {
2053 MachineInstr *MI = Root.getParent();
2054 MachineBasicBlock *MBB = MI->getParent();
2055 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
2056
2057 int64_t Offset = 0;
2058 if (!mi_match(Root.getReg(), MRI, m_ICst(Offset)) ||
2059 !SIInstrInfo::isLegalMUBUFImmOffset(Offset))
2060 return {};
2061
2062 const MachineFunction *MF = MBB->getParent();
2063 const SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>();
2064 const MachineMemOperand *MMO = *MI->memoperands_begin();
2065 const MachinePointerInfo &PtrInfo = MMO->getPointerInfo();
2066
2067 Register SOffsetReg = isStackPtrRelative(PtrInfo)
2068 ? Info->getStackPtrOffsetReg()
2069 : Info->getScratchWaveOffsetReg();
2070 return {{
2071 [=](MachineInstrBuilder &MIB) {
2072 MIB.addReg(Info->getScratchRSrcReg());
2073 }, // rsrc
2074 [=](MachineInstrBuilder &MIB) { MIB.addReg(SOffsetReg); }, // soffset
2075 [=](MachineInstrBuilder &MIB) { MIB.addImm(Offset); } // offset
2076 }};
2077}
Matt Arsenault35940112019-08-01 00:53:38 +00002078
2079InstructionSelector::ComplexRendererFns
2080AMDGPUInstructionSelector::selectDS1Addr1Offset(MachineOperand &Root) const {
2081 MachineInstr *MI = Root.getParent();
2082 MachineBasicBlock *MBB = MI->getParent();
2083 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
2084
2085 const MachineInstr *RootDef = MRI.getVRegDef(Root.getReg());
2086 if (!RootDef) {
2087 return {{
2088 [=](MachineInstrBuilder &MIB) { MIB.add(Root); },
2089 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }
2090 }};
2091 }
2092
2093 int64_t ConstAddr = 0;
2094 if (isBaseWithConstantOffset(Root, MRI)) {
2095 const MachineOperand &LHS = RootDef->getOperand(1);
2096 const MachineOperand &RHS = RootDef->getOperand(2);
2097 const MachineInstr *LHSDef = MRI.getVRegDef(LHS.getReg());
2098 const MachineInstr *RHSDef = MRI.getVRegDef(RHS.getReg());
2099 if (LHSDef && RHSDef) {
2100 int64_t PossibleOffset =
2101 RHSDef->getOperand(1).getCImm()->getSExtValue();
2102 if (isDSOffsetLegal(MRI, LHS, PossibleOffset, 16)) {
2103 // (add n0, c0)
2104 return {{
2105 [=](MachineInstrBuilder &MIB) { MIB.add(LHS); },
2106 [=](MachineInstrBuilder &MIB) { MIB.addImm(PossibleOffset); }
2107 }};
2108 }
2109 }
2110 } else if (RootDef->getOpcode() == AMDGPU::G_SUB) {
2111
2112
2113
2114 } else if (mi_match(Root.getReg(), MRI, m_ICst(ConstAddr))) {
2115
2116
2117 }
2118
2119 return {{
2120 [=](MachineInstrBuilder &MIB) { MIB.add(Root); },
2121 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }
2122 }};
2123}