blob: 79268e5e18484b301826d52d788bd2cf2021e197 [file] [log] [blame]
Akira Hatanaka71928e62012-04-17 18:03:21 +00001//===- MipsDisassembler.cpp - Disassembler for Mips -------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file is part of the Mips Disassembler.
11//
12//===----------------------------------------------------------------------===//
13
14#include "Mips.h"
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000015#include "MipsRegisterInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "MipsSubtarget.h"
Lang Hamesa1bc0f52014-04-15 04:40:56 +000017#include "llvm/MC/MCContext.h"
Akira Hatanaka71928e62012-04-17 18:03:21 +000018#include "llvm/MC/MCDisassembler.h"
Jim Grosbachecaef492012-08-14 19:06:05 +000019#include "llvm/MC/MCFixedLenDisassembler.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "llvm/MC/MCInst.h"
21#include "llvm/MC/MCSubtargetInfo.h"
22#include "llvm/Support/MathExtras.h"
Akira Hatanaka71928e62012-04-17 18:03:21 +000023#include "llvm/Support/TargetRegistry.h"
Akira Hatanaka71928e62012-04-17 18:03:21 +000024
Akira Hatanaka71928e62012-04-17 18:03:21 +000025using namespace llvm;
26
Chandler Carruthe96dd892014-04-21 22:55:11 +000027#define DEBUG_TYPE "mips-disassembler"
28
Akira Hatanaka71928e62012-04-17 18:03:21 +000029typedef MCDisassembler::DecodeStatus DecodeStatus;
30
Benjamin Kramercb3e98c2012-05-01 14:34:24 +000031namespace {
32
Daniel Sandersa19216c2015-02-11 11:28:56 +000033class MipsDisassembler : public MCDisassembler {
Vladimir Medicdde3d582013-09-06 12:30:36 +000034 bool IsMicroMips;
Daniel Sandersa19216c2015-02-11 11:28:56 +000035 bool IsBigEndian;
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000036public:
Daniel Sandersa19216c2015-02-11 11:28:56 +000037 MipsDisassembler(const MCSubtargetInfo &STI, MCContext &Ctx, bool IsBigEndian)
38 : MCDisassembler(STI, Ctx),
Michael Kupersteindb0712f2015-05-26 10:47:10 +000039 IsMicroMips(STI.getFeatureBits()[Mips::FeatureMicroMips]),
Daniel Sandersa19216c2015-02-11 11:28:56 +000040 IsBigEndian(IsBigEndian) {}
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000041
Michael Kupersteindb0712f2015-05-26 10:47:10 +000042 bool hasMips3() const { return STI.getFeatureBits()[Mips::FeatureMips3]; }
43 bool hasMips32() const { return STI.getFeatureBits()[Mips::FeatureMips32]; }
Daniel Sandersc171f652014-06-13 13:15:59 +000044 bool hasMips32r6() const {
Michael Kupersteindb0712f2015-05-26 10:47:10 +000045 return STI.getFeatureBits()[Mips::FeatureMips32r6];
Daniel Sanders5c582b22014-05-22 11:23:21 +000046 }
47
Michael Kupersteindb0712f2015-05-26 10:47:10 +000048 bool isGP64() const { return STI.getFeatureBits()[Mips::FeatureGP64Bit]; }
Daniel Sanders0fa60412014-06-12 13:39:06 +000049
Kai Nacke3adf9b82015-05-28 16:23:16 +000050 bool hasCnMips() const { return STI.getFeatureBits()[Mips::FeatureCnMips]; }
51
Daniel Sandersc171f652014-06-13 13:15:59 +000052 bool hasCOP3() const {
53 // Only present in MIPS-I and MIPS-II
54 return !hasMips32() && !hasMips3();
55 }
56
Rafael Espindola4aa6bea2014-11-10 18:11:10 +000057 DecodeStatus getInstruction(MCInst &Instr, uint64_t &Size,
Rafael Espindola7fc5b872014-11-12 02:04:27 +000058 ArrayRef<uint8_t> Bytes, uint64_t Address,
Rafael Espindola4aa6bea2014-11-10 18:11:10 +000059 raw_ostream &VStream,
60 raw_ostream &CStream) const override;
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000061};
62
Benjamin Kramercb3e98c2012-05-01 14:34:24 +000063} // end anonymous namespace
64
Akira Hatanaka71928e62012-04-17 18:03:21 +000065// Forward declare these because the autogenerated code will reference them.
66// Definitions are further down.
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000067static DecodeStatus DecodeGPR64RegisterClass(MCInst &Inst,
68 unsigned RegNo,
69 uint64_t Address,
70 const void *Decoder);
Akira Hatanaka71928e62012-04-17 18:03:21 +000071
Reed Kotlerec8a5492013-02-14 03:05:25 +000072static DecodeStatus DecodeCPU16RegsRegisterClass(MCInst &Inst,
73 unsigned RegNo,
74 uint64_t Address,
75 const void *Decoder);
76
Zoran Jovanovicb0852e52014-10-21 08:23:11 +000077static DecodeStatus DecodeGPRMM16RegisterClass(MCInst &Inst,
78 unsigned RegNo,
79 uint64_t Address,
80 const void *Decoder);
81
Jozef Kolek1904fa22014-11-24 14:25:53 +000082static DecodeStatus DecodeGPRMM16ZeroRegisterClass(MCInst &Inst,
83 unsigned RegNo,
84 uint64_t Address,
85 const void *Decoder);
86
Zoran Jovanovic41688672015-02-10 16:36:20 +000087static DecodeStatus DecodeGPRMM16MovePRegisterClass(MCInst &Inst,
88 unsigned RegNo,
89 uint64_t Address,
90 const void *Decoder);
91
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000092static DecodeStatus DecodeGPR32RegisterClass(MCInst &Inst,
93 unsigned RegNo,
94 uint64_t Address,
95 const void *Decoder);
Akira Hatanaka71928e62012-04-17 18:03:21 +000096
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +000097static DecodeStatus DecodePtrRegisterClass(MCInst &Inst,
98 unsigned Insn,
99 uint64_t Address,
100 const void *Decoder);
101
Akira Hatanaka654655f2013-08-14 00:53:38 +0000102static DecodeStatus DecodeDSPRRegisterClass(MCInst &Inst,
103 unsigned RegNo,
104 uint64_t Address,
105 const void *Decoder);
Akira Hatanakaecabd1a2012-09-27 02:01:10 +0000106
Akira Hatanaka71928e62012-04-17 18:03:21 +0000107static DecodeStatus DecodeFGR64RegisterClass(MCInst &Inst,
108 unsigned RegNo,
109 uint64_t Address,
110 const void *Decoder);
111
112static DecodeStatus DecodeFGR32RegisterClass(MCInst &Inst,
113 unsigned RegNo,
114 uint64_t Address,
115 const void *Decoder);
116
117static DecodeStatus DecodeCCRRegisterClass(MCInst &Inst,
118 unsigned RegNo,
119 uint64_t Address,
120 const void *Decoder);
121
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +0000122static DecodeStatus DecodeFCCRegisterClass(MCInst &Inst,
123 unsigned RegNo,
124 uint64_t Address,
125 const void *Decoder);
126
Daniel Sanders0fa60412014-06-12 13:39:06 +0000127static DecodeStatus DecodeFGRCCRegisterClass(MCInst &Inst, unsigned RegNo,
128 uint64_t Address,
129 const void *Decoder);
130
Akira Hatanaka71928e62012-04-17 18:03:21 +0000131static DecodeStatus DecodeHWRegsRegisterClass(MCInst &Inst,
132 unsigned Insn,
133 uint64_t Address,
134 const void *Decoder);
135
136static DecodeStatus DecodeAFGR64RegisterClass(MCInst &Inst,
137 unsigned RegNo,
138 uint64_t Address,
139 const void *Decoder);
140
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000141static DecodeStatus DecodeACC64DSPRegisterClass(MCInst &Inst,
142 unsigned RegNo,
143 uint64_t Address,
144 const void *Decoder);
Akira Hatanakaecabd1a2012-09-27 02:01:10 +0000145
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000146static DecodeStatus DecodeHI32DSPRegisterClass(MCInst &Inst,
147 unsigned RegNo,
148 uint64_t Address,
149 const void *Decoder);
Akira Hatanaka59bfaf72013-04-18 00:52:44 +0000150
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000151static DecodeStatus DecodeLO32DSPRegisterClass(MCInst &Inst,
152 unsigned RegNo,
153 uint64_t Address,
154 const void *Decoder);
Akira Hatanaka59bfaf72013-04-18 00:52:44 +0000155
Jack Carter3eb663b2013-09-26 00:09:46 +0000156static DecodeStatus DecodeMSA128BRegisterClass(MCInst &Inst,
157 unsigned RegNo,
158 uint64_t Address,
159 const void *Decoder);
160
Jack Carter5dc8ac92013-09-25 23:50:44 +0000161static DecodeStatus DecodeMSA128HRegisterClass(MCInst &Inst,
162 unsigned RegNo,
163 uint64_t Address,
164 const void *Decoder);
165
166static DecodeStatus DecodeMSA128WRegisterClass(MCInst &Inst,
167 unsigned RegNo,
168 uint64_t Address,
169 const void *Decoder);
170
171static DecodeStatus DecodeMSA128DRegisterClass(MCInst &Inst,
172 unsigned RegNo,
173 uint64_t Address,
174 const void *Decoder);
175
Matheus Almeidaa591fdc2013-10-21 12:26:50 +0000176static DecodeStatus DecodeMSACtrlRegisterClass(MCInst &Inst,
177 unsigned RegNo,
178 uint64_t Address,
179 const void *Decoder);
180
Daniel Sandersa3134fa2015-06-27 15:39:19 +0000181static DecodeStatus DecodeCOP0RegisterClass(MCInst &Inst,
182 unsigned RegNo,
183 uint64_t Address,
184 const void *Decoder);
185
Daniel Sanders2a83d682014-05-21 12:56:39 +0000186static DecodeStatus DecodeCOP2RegisterClass(MCInst &Inst,
187 unsigned RegNo,
188 uint64_t Address,
189 const void *Decoder);
190
Akira Hatanaka71928e62012-04-17 18:03:21 +0000191static DecodeStatus DecodeBranchTarget(MCInst &Inst,
192 unsigned Offset,
193 uint64_t Address,
194 const void *Decoder);
195
Akira Hatanaka71928e62012-04-17 18:03:21 +0000196static DecodeStatus DecodeJumpTarget(MCInst &Inst,
197 unsigned Insn,
198 uint64_t Address,
199 const void *Decoder);
200
Zoran Jovanovic3c8869d2014-05-16 11:03:45 +0000201static DecodeStatus DecodeBranchTarget21(MCInst &Inst,
202 unsigned Offset,
203 uint64_t Address,
204 const void *Decoder);
205
206static DecodeStatus DecodeBranchTarget26(MCInst &Inst,
207 unsigned Offset,
208 uint64_t Address,
209 const void *Decoder);
210
Jozef Kolek9761e962015-01-12 12:03:34 +0000211// DecodeBranchTarget7MM - Decode microMIPS branch offset, which is
212// shifted left by 1 bit.
213static DecodeStatus DecodeBranchTarget7MM(MCInst &Inst,
214 unsigned Offset,
215 uint64_t Address,
216 const void *Decoder);
217
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000218// DecodeBranchTarget10MM - Decode microMIPS branch offset, which is
219// shifted left by 1 bit.
220static DecodeStatus DecodeBranchTarget10MM(MCInst &Inst,
221 unsigned Offset,
222 uint64_t Address,
223 const void *Decoder);
224
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000225// DecodeBranchTargetMM - Decode microMIPS branch offset, which is
226// shifted left by 1 bit.
227static DecodeStatus DecodeBranchTargetMM(MCInst &Inst,
228 unsigned Offset,
229 uint64_t Address,
230 const void *Decoder);
231
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000232// DecodeJumpTargetMM - Decode microMIPS jump target, which is
233// shifted left by 1 bit.
234static DecodeStatus DecodeJumpTargetMM(MCInst &Inst,
235 unsigned Insn,
236 uint64_t Address,
237 const void *Decoder);
238
Akira Hatanaka71928e62012-04-17 18:03:21 +0000239static DecodeStatus DecodeMem(MCInst &Inst,
240 unsigned Insn,
241 uint64_t Address,
242 const void *Decoder);
243
Daniel Sanderse4e83a72015-09-15 10:02:16 +0000244static DecodeStatus DecodeMemEVA(MCInst &Inst,
245 unsigned Insn,
246 uint64_t Address,
247 const void *Decoder);
248
Daniel Sanders92db6b72014-10-01 08:26:55 +0000249static DecodeStatus DecodeCacheOp(MCInst &Inst,
250 unsigned Insn,
251 uint64_t Address,
252 const void *Decoder);
253
Daniel Sanderse4e83a72015-09-15 10:02:16 +0000254static DecodeStatus DecodeCacheeOp_CacheOpR6(MCInst &Inst,
255 unsigned Insn,
256 uint64_t Address,
257 const void *Decoder);
Vladimir Medicdf464ae2015-01-29 11:33:41 +0000258
Jozef Kolekab6d1cc2014-12-23 19:55:34 +0000259static DecodeStatus DecodeCacheOpMM(MCInst &Inst,
260 unsigned Insn,
261 uint64_t Address,
262 const void *Decoder);
263
Zoran Jovanovic9eaa30d2015-09-08 10:18:38 +0000264static DecodeStatus DecodeStoreEvaOpMM(MCInst &Inst,
265 unsigned Insn,
266 uint64_t Address,
267 const void *Decoder);
268
Zoran Jovanovicd9790792015-09-09 09:10:46 +0000269static DecodeStatus DecodePrefeOpMM(MCInst &Inst,
270 unsigned Insn,
271 uint64_t Address,
272 const void *Decoder);
273
Daniel Sandersb4484d62014-11-27 17:28:10 +0000274static DecodeStatus DecodeSyncI(MCInst &Inst,
275 unsigned Insn,
276 uint64_t Address,
277 const void *Decoder);
278
Matheus Almeidafe0bf9f2013-10-21 13:07:13 +0000279static DecodeStatus DecodeMSA128Mem(MCInst &Inst, unsigned Insn,
280 uint64_t Address, const void *Decoder);
281
Jozef Kolek315e7ec2014-11-26 18:56:38 +0000282static DecodeStatus DecodeMemMMImm4(MCInst &Inst,
283 unsigned Insn,
284 uint64_t Address,
285 const void *Decoder);
286
Jozef Kolek12c69822014-12-23 16:16:33 +0000287static DecodeStatus DecodeMemMMSPImm5Lsl2(MCInst &Inst,
288 unsigned Insn,
289 uint64_t Address,
290 const void *Decoder);
291
Jozef Koleke10a02e2015-01-28 17:27:26 +0000292static DecodeStatus DecodeMemMMGPImm7Lsl2(MCInst &Inst,
293 unsigned Insn,
294 uint64_t Address,
295 const void *Decoder);
296
Jozef Kolekd68d424a2015-02-10 12:41:13 +0000297static DecodeStatus DecodeMemMMReglistImm4Lsl2(MCInst &Inst,
298 unsigned Insn,
299 uint64_t Address,
300 const void *Decoder);
301
Zoran Jovanovica6593ff2015-08-18 12:53:08 +0000302static DecodeStatus DecodeMemMMImm9(MCInst &Inst,
303 unsigned Insn,
304 uint64_t Address,
305 const void *Decoder);
306
Vladimir Medicdde3d582013-09-06 12:30:36 +0000307static DecodeStatus DecodeMemMMImm12(MCInst &Inst,
308 unsigned Insn,
309 uint64_t Address,
310 const void *Decoder);
311
312static DecodeStatus DecodeMemMMImm16(MCInst &Inst,
313 unsigned Insn,
314 uint64_t Address,
315 const void *Decoder);
316
Akira Hatanaka71928e62012-04-17 18:03:21 +0000317static DecodeStatus DecodeFMem(MCInst &Inst, unsigned Insn,
318 uint64_t Address,
319 const void *Decoder);
320
Daniel Sanders92db6b72014-10-01 08:26:55 +0000321static DecodeStatus DecodeFMem2(MCInst &Inst, unsigned Insn,
322 uint64_t Address,
323 const void *Decoder);
324
325static DecodeStatus DecodeFMem3(MCInst &Inst, unsigned Insn,
326 uint64_t Address,
327 const void *Decoder);
328
Vladimir Medic435cf8a2015-01-21 10:47:36 +0000329static DecodeStatus DecodeFMemCop2R6(MCInst &Inst, unsigned Insn,
330 uint64_t Address,
331 const void *Decoder);
332
Daniel Sanders6a803f62014-06-16 13:13:03 +0000333static DecodeStatus DecodeSpecial3LlSc(MCInst &Inst,
334 unsigned Insn,
335 uint64_t Address,
336 const void *Decoder);
337
Jozef Kolekaa2b9272014-11-27 14:41:44 +0000338static DecodeStatus DecodeAddiur2Simm7(MCInst &Inst,
339 unsigned Value,
340 uint64_t Address,
341 const void *Decoder);
342
343static DecodeStatus DecodeUImm6Lsl2(MCInst &Inst,
344 unsigned Value,
345 uint64_t Address,
346 const void *Decoder);
347
348static DecodeStatus DecodeLiSimm7(MCInst &Inst,
349 unsigned Value,
350 uint64_t Address,
351 const void *Decoder);
352
Zoran Jovanovic6b28f092015-09-09 13:55:45 +0000353static DecodeStatus DecodePOOL16BEncodedField(MCInst &Inst,
354 unsigned Value,
355 uint64_t Address,
356 const void *Decoder);
357
Jozef Kolekaa2b9272014-11-27 14:41:44 +0000358static DecodeStatus DecodeSimm4(MCInst &Inst,
359 unsigned Value,
360 uint64_t Address,
361 const void *Decoder);
362
Akira Hatanaka71928e62012-04-17 18:03:21 +0000363static DecodeStatus DecodeSimm16(MCInst &Inst,
364 unsigned Insn,
365 uint64_t Address,
366 const void *Decoder);
367
Matheus Almeida779c5932013-11-18 12:32:49 +0000368// Decode the immediate field of an LSA instruction which
369// is off by one.
370static DecodeStatus DecodeLSAImm(MCInst &Inst,
371 unsigned Insn,
372 uint64_t Address,
373 const void *Decoder);
374
Akira Hatanaka71928e62012-04-17 18:03:21 +0000375static DecodeStatus DecodeInsSize(MCInst &Inst,
376 unsigned Insn,
377 uint64_t Address,
378 const void *Decoder);
379
380static DecodeStatus DecodeExtSize(MCInst &Inst,
381 unsigned Insn,
382 uint64_t Address,
383 const void *Decoder);
384
Daniel Sandersb59e1a42014-05-15 10:45:58 +0000385static DecodeStatus DecodeSimm19Lsl2(MCInst &Inst, unsigned Insn,
386 uint64_t Address, const void *Decoder);
387
Zoran Jovanovic28551422014-06-09 09:49:51 +0000388static DecodeStatus DecodeSimm18Lsl3(MCInst &Inst, unsigned Insn,
389 uint64_t Address, const void *Decoder);
390
Vladimir Medicb682ddf2014-12-01 11:12:04 +0000391static DecodeStatus DecodeSimm9SP(MCInst &Inst, unsigned Insn,
392 uint64_t Address, const void *Decoder);
393
394static DecodeStatus DecodeANDI16Imm(MCInst &Inst, unsigned Insn,
395 uint64_t Address, const void *Decoder);
396
397static DecodeStatus DecodeUImm5lsl2(MCInst &Inst, unsigned Insn,
398 uint64_t Address, const void *Decoder);
399
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000400static DecodeStatus DecodeSimm23Lsl2(MCInst &Inst, unsigned Insn,
401 uint64_t Address, const void *Decoder);
402
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000403/// INSVE_[BHWD] have an implicit operand that the generated decoder doesn't
404/// handle.
405template <typename InsnType>
406static DecodeStatus DecodeINSVE_DF(MCInst &MI, InsnType insn, uint64_t Address,
407 const void *Decoder);
Daniel Sanders5c582b22014-05-22 11:23:21 +0000408
409template <typename InsnType>
410static DecodeStatus
411DecodeAddiGroupBranch(MCInst &MI, InsnType insn, uint64_t Address,
412 const void *Decoder);
413
414template <typename InsnType>
415static DecodeStatus
416DecodeDaddiGroupBranch(MCInst &MI, InsnType insn, uint64_t Address,
417 const void *Decoder);
418
419template <typename InsnType>
420static DecodeStatus
421DecodeBlezlGroupBranch(MCInst &MI, InsnType insn, uint64_t Address,
422 const void *Decoder);
423
424template <typename InsnType>
425static DecodeStatus
426DecodeBgtzlGroupBranch(MCInst &MI, InsnType insn, uint64_t Address,
427 const void *Decoder);
428
429template <typename InsnType>
430static DecodeStatus
431DecodeBgtzGroupBranch(MCInst &MI, InsnType insn, uint64_t Address,
432 const void *Decoder);
433
Zoran Jovanovic28a0ca02014-06-12 11:47:44 +0000434template <typename InsnType>
435static DecodeStatus
436DecodeBlezGroupBranch(MCInst &MI, InsnType insn, uint64_t Address,
437 const void *Decoder);
438
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000439static DecodeStatus DecodeRegListOperand(MCInst &Inst, unsigned Insn,
440 uint64_t Address,
441 const void *Decoder);
442
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000443static DecodeStatus DecodeRegListOperand16(MCInst &Inst, unsigned Insn,
444 uint64_t Address,
445 const void *Decoder);
446
Zoran Jovanovic41688672015-02-10 16:36:20 +0000447static DecodeStatus DecodeMovePRegPair(MCInst &Inst, unsigned Insn,
448 uint64_t Address,
449 const void *Decoder);
450
Akira Hatanaka71928e62012-04-17 18:03:21 +0000451namespace llvm {
452extern Target TheMipselTarget, TheMipsTarget, TheMips64Target,
453 TheMips64elTarget;
454}
455
456static MCDisassembler *createMipsDisassembler(
457 const Target &T,
Lang Hamesa1bc0f52014-04-15 04:40:56 +0000458 const MCSubtargetInfo &STI,
459 MCContext &Ctx) {
460 return new MipsDisassembler(STI, Ctx, true);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000461}
462
463static MCDisassembler *createMipselDisassembler(
464 const Target &T,
Lang Hamesa1bc0f52014-04-15 04:40:56 +0000465 const MCSubtargetInfo &STI,
466 MCContext &Ctx) {
467 return new MipsDisassembler(STI, Ctx, false);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000468}
469
Akira Hatanaka71928e62012-04-17 18:03:21 +0000470extern "C" void LLVMInitializeMipsDisassembler() {
471 // Register the disassembler.
472 TargetRegistry::RegisterMCDisassembler(TheMipsTarget,
473 createMipsDisassembler);
474 TargetRegistry::RegisterMCDisassembler(TheMipselTarget,
475 createMipselDisassembler);
476 TargetRegistry::RegisterMCDisassembler(TheMips64Target,
Daniel Sandersa19216c2015-02-11 11:28:56 +0000477 createMipsDisassembler);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000478 TargetRegistry::RegisterMCDisassembler(TheMips64elTarget,
Daniel Sandersa19216c2015-02-11 11:28:56 +0000479 createMipselDisassembler);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000480}
481
Akira Hatanaka71928e62012-04-17 18:03:21 +0000482#include "MipsGenDisassemblerTables.inc"
483
Daniel Sanders5c582b22014-05-22 11:23:21 +0000484static unsigned getReg(const void *D, unsigned RC, unsigned RegNo) {
Daniel Sandersa19216c2015-02-11 11:28:56 +0000485 const MipsDisassembler *Dis = static_cast<const MipsDisassembler*>(D);
Daniel Sanders5c582b22014-05-22 11:23:21 +0000486 const MCRegisterInfo *RegInfo = Dis->getContext().getRegisterInfo();
487 return *(RegInfo->getRegClass(RC).begin() + RegNo);
488}
489
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000490template <typename InsnType>
491static DecodeStatus DecodeINSVE_DF(MCInst &MI, InsnType insn, uint64_t Address,
492 const void *Decoder) {
493 typedef DecodeStatus (*DecodeFN)(MCInst &, unsigned, uint64_t, const void *);
494 // The size of the n field depends on the element size
495 // The register class also depends on this.
496 InsnType tmp = fieldFromInstruction(insn, 17, 5);
497 unsigned NSize = 0;
498 DecodeFN RegDecoder = nullptr;
499 if ((tmp & 0x18) == 0x00) { // INSVE_B
500 NSize = 4;
501 RegDecoder = DecodeMSA128BRegisterClass;
502 } else if ((tmp & 0x1c) == 0x10) { // INSVE_H
503 NSize = 3;
504 RegDecoder = DecodeMSA128HRegisterClass;
505 } else if ((tmp & 0x1e) == 0x18) { // INSVE_W
506 NSize = 2;
507 RegDecoder = DecodeMSA128WRegisterClass;
508 } else if ((tmp & 0x1f) == 0x1c) { // INSVE_D
509 NSize = 1;
510 RegDecoder = DecodeMSA128DRegisterClass;
511 } else
512 llvm_unreachable("Invalid encoding");
513
514 assert(NSize != 0 && RegDecoder != nullptr);
515
516 // $wd
517 tmp = fieldFromInstruction(insn, 6, 5);
518 if (RegDecoder(MI, tmp, Address, Decoder) == MCDisassembler::Fail)
519 return MCDisassembler::Fail;
520 // $wd_in
521 if (RegDecoder(MI, tmp, Address, Decoder) == MCDisassembler::Fail)
522 return MCDisassembler::Fail;
523 // $n
524 tmp = fieldFromInstruction(insn, 16, NSize);
Jim Grosbache9119e42015-05-13 18:37:00 +0000525 MI.addOperand(MCOperand::createImm(tmp));
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000526 // $ws
527 tmp = fieldFromInstruction(insn, 11, 5);
528 if (RegDecoder(MI, tmp, Address, Decoder) == MCDisassembler::Fail)
529 return MCDisassembler::Fail;
530 // $n2
Jim Grosbache9119e42015-05-13 18:37:00 +0000531 MI.addOperand(MCOperand::createImm(0));
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000532
533 return MCDisassembler::Success;
534}
535
Daniel Sanders5c582b22014-05-22 11:23:21 +0000536template <typename InsnType>
537static DecodeStatus DecodeAddiGroupBranch(MCInst &MI, InsnType insn,
538 uint64_t Address,
539 const void *Decoder) {
540 // If we are called then we can assume that MIPS32r6/MIPS64r6 is enabled
541 // (otherwise we would have matched the ADDI instruction from the earlier
542 // ISA's instead).
543 //
544 // We have:
545 // 0b001000 sssss ttttt iiiiiiiiiiiiiiii
546 // BOVC if rs >= rt
547 // BEQZALC if rs == 0 && rt != 0
548 // BEQC if rs < rt && rs != 0
549
550 InsnType Rs = fieldFromInstruction(insn, 21, 5);
551 InsnType Rt = fieldFromInstruction(insn, 16, 5);
Alexey Samsonovd37bab62014-09-02 17:49:16 +0000552 InsnType Imm = SignExtend64(fieldFromInstruction(insn, 0, 16), 16) * 4;
Daniel Sanders5c582b22014-05-22 11:23:21 +0000553 bool HasRs = false;
554
555 if (Rs >= Rt) {
556 MI.setOpcode(Mips::BOVC);
557 HasRs = true;
558 } else if (Rs != 0 && Rs < Rt) {
559 MI.setOpcode(Mips::BEQC);
560 HasRs = true;
561 } else
562 MI.setOpcode(Mips::BEQZALC);
563
564 if (HasRs)
Jim Grosbache9119e42015-05-13 18:37:00 +0000565 MI.addOperand(MCOperand::createReg(getReg(Decoder, Mips::GPR32RegClassID,
Daniel Sanders5c582b22014-05-22 11:23:21 +0000566 Rs)));
567
Jim Grosbache9119e42015-05-13 18:37:00 +0000568 MI.addOperand(MCOperand::createReg(getReg(Decoder, Mips::GPR32RegClassID,
Daniel Sanders5c582b22014-05-22 11:23:21 +0000569 Rt)));
Jim Grosbache9119e42015-05-13 18:37:00 +0000570 MI.addOperand(MCOperand::createImm(Imm));
Daniel Sanders5c582b22014-05-22 11:23:21 +0000571
572 return MCDisassembler::Success;
573}
574
575template <typename InsnType>
576static DecodeStatus DecodeDaddiGroupBranch(MCInst &MI, InsnType insn,
577 uint64_t Address,
578 const void *Decoder) {
579 // If we are called then we can assume that MIPS32r6/MIPS64r6 is enabled
580 // (otherwise we would have matched the ADDI instruction from the earlier
581 // ISA's instead).
582 //
583 // We have:
584 // 0b011000 sssss ttttt iiiiiiiiiiiiiiii
585 // BNVC if rs >= rt
586 // BNEZALC if rs == 0 && rt != 0
587 // BNEC if rs < rt && rs != 0
588
589 InsnType Rs = fieldFromInstruction(insn, 21, 5);
590 InsnType Rt = fieldFromInstruction(insn, 16, 5);
Alexey Samsonovd37bab62014-09-02 17:49:16 +0000591 InsnType Imm = SignExtend64(fieldFromInstruction(insn, 0, 16), 16) * 4;
Daniel Sanders5c582b22014-05-22 11:23:21 +0000592 bool HasRs = false;
593
594 if (Rs >= Rt) {
595 MI.setOpcode(Mips::BNVC);
596 HasRs = true;
597 } else if (Rs != 0 && Rs < Rt) {
598 MI.setOpcode(Mips::BNEC);
599 HasRs = true;
600 } else
601 MI.setOpcode(Mips::BNEZALC);
602
603 if (HasRs)
Jim Grosbache9119e42015-05-13 18:37:00 +0000604 MI.addOperand(MCOperand::createReg(getReg(Decoder, Mips::GPR32RegClassID,
Daniel Sanders5c582b22014-05-22 11:23:21 +0000605 Rs)));
606
Jim Grosbache9119e42015-05-13 18:37:00 +0000607 MI.addOperand(MCOperand::createReg(getReg(Decoder, Mips::GPR32RegClassID,
Daniel Sanders5c582b22014-05-22 11:23:21 +0000608 Rt)));
Jim Grosbache9119e42015-05-13 18:37:00 +0000609 MI.addOperand(MCOperand::createImm(Imm));
Daniel Sanders5c582b22014-05-22 11:23:21 +0000610
611 return MCDisassembler::Success;
612}
613
614template <typename InsnType>
615static DecodeStatus DecodeBlezlGroupBranch(MCInst &MI, InsnType insn,
616 uint64_t Address,
617 const void *Decoder) {
618 // If we are called then we can assume that MIPS32r6/MIPS64r6 is enabled
619 // (otherwise we would have matched the BLEZL instruction from the earlier
620 // ISA's instead).
621 //
622 // We have:
623 // 0b010110 sssss ttttt iiiiiiiiiiiiiiii
624 // Invalid if rs == 0
625 // BLEZC if rs == 0 && rt != 0
626 // BGEZC if rs == rt && rt != 0
627 // BGEC if rs != rt && rs != 0 && rt != 0
628
629 InsnType Rs = fieldFromInstruction(insn, 21, 5);
630 InsnType Rt = fieldFromInstruction(insn, 16, 5);
Alexey Samsonovd37bab62014-09-02 17:49:16 +0000631 InsnType Imm = SignExtend64(fieldFromInstruction(insn, 0, 16), 16) * 4;
Zoran Jovanovic28a0ca02014-06-12 11:47:44 +0000632 bool HasRs = false;
Daniel Sanders5c582b22014-05-22 11:23:21 +0000633
634 if (Rt == 0)
635 return MCDisassembler::Fail;
636 else if (Rs == 0)
637 MI.setOpcode(Mips::BLEZC);
638 else if (Rs == Rt)
639 MI.setOpcode(Mips::BGEZC);
Zoran Jovanovic28a0ca02014-06-12 11:47:44 +0000640 else {
641 HasRs = true;
642 MI.setOpcode(Mips::BGEC);
643 }
644
645 if (HasRs)
Jim Grosbache9119e42015-05-13 18:37:00 +0000646 MI.addOperand(MCOperand::createReg(getReg(Decoder, Mips::GPR32RegClassID,
Zoran Jovanovic28a0ca02014-06-12 11:47:44 +0000647 Rs)));
Daniel Sanders5c582b22014-05-22 11:23:21 +0000648
Jim Grosbache9119e42015-05-13 18:37:00 +0000649 MI.addOperand(MCOperand::createReg(getReg(Decoder, Mips::GPR32RegClassID,
Daniel Sanders5c582b22014-05-22 11:23:21 +0000650 Rt)));
651
Jim Grosbache9119e42015-05-13 18:37:00 +0000652 MI.addOperand(MCOperand::createImm(Imm));
Daniel Sanders5c582b22014-05-22 11:23:21 +0000653
654 return MCDisassembler::Success;
655}
656
657template <typename InsnType>
658static DecodeStatus DecodeBgtzlGroupBranch(MCInst &MI, InsnType insn,
659 uint64_t Address,
660 const void *Decoder) {
661 // If we are called then we can assume that MIPS32r6/MIPS64r6 is enabled
662 // (otherwise we would have matched the BGTZL instruction from the earlier
663 // ISA's instead).
664 //
665 // We have:
666 // 0b010111 sssss ttttt iiiiiiiiiiiiiiii
667 // Invalid if rs == 0
668 // BGTZC if rs == 0 && rt != 0
669 // BLTZC if rs == rt && rt != 0
670 // BLTC if rs != rt && rs != 0 && rt != 0
671
Zoran Jovanovic5c14b062014-06-18 14:36:00 +0000672 bool HasRs = false;
673
Daniel Sanders5c582b22014-05-22 11:23:21 +0000674 InsnType Rs = fieldFromInstruction(insn, 21, 5);
675 InsnType Rt = fieldFromInstruction(insn, 16, 5);
Alexey Samsonovd37bab62014-09-02 17:49:16 +0000676 InsnType Imm = SignExtend64(fieldFromInstruction(insn, 0, 16), 16) * 4;
Daniel Sanders5c582b22014-05-22 11:23:21 +0000677
678 if (Rt == 0)
679 return MCDisassembler::Fail;
680 else if (Rs == 0)
681 MI.setOpcode(Mips::BGTZC);
682 else if (Rs == Rt)
683 MI.setOpcode(Mips::BLTZC);
Zoran Jovanovic5c14b062014-06-18 14:36:00 +0000684 else {
685 MI.setOpcode(Mips::BLTC);
686 HasRs = true;
687 }
688
689 if (HasRs)
Jim Grosbache9119e42015-05-13 18:37:00 +0000690 MI.addOperand(MCOperand::createReg(getReg(Decoder, Mips::GPR32RegClassID,
Zoran Jovanovic5c14b062014-06-18 14:36:00 +0000691 Rs)));
Daniel Sanders5c582b22014-05-22 11:23:21 +0000692
Jim Grosbache9119e42015-05-13 18:37:00 +0000693 MI.addOperand(MCOperand::createReg(getReg(Decoder, Mips::GPR32RegClassID,
Daniel Sanders5c582b22014-05-22 11:23:21 +0000694 Rt)));
695
Jim Grosbache9119e42015-05-13 18:37:00 +0000696 MI.addOperand(MCOperand::createImm(Imm));
Daniel Sanders5c582b22014-05-22 11:23:21 +0000697
698 return MCDisassembler::Success;
699}
700
701template <typename InsnType>
702static DecodeStatus DecodeBgtzGroupBranch(MCInst &MI, InsnType insn,
703 uint64_t Address,
704 const void *Decoder) {
705 // If we are called then we can assume that MIPS32r6/MIPS64r6 is enabled
706 // (otherwise we would have matched the BGTZ instruction from the earlier
707 // ISA's instead).
708 //
709 // We have:
710 // 0b000111 sssss ttttt iiiiiiiiiiiiiiii
711 // BGTZ if rt == 0
712 // BGTZALC if rs == 0 && rt != 0
713 // BLTZALC if rs != 0 && rs == rt
714 // BLTUC if rs != 0 && rs != rt
715
716 InsnType Rs = fieldFromInstruction(insn, 21, 5);
717 InsnType Rt = fieldFromInstruction(insn, 16, 5);
Alexey Samsonovd37bab62014-09-02 17:49:16 +0000718 InsnType Imm = SignExtend64(fieldFromInstruction(insn, 0, 16), 16) * 4;
Daniel Sanders5c582b22014-05-22 11:23:21 +0000719 bool HasRs = false;
720 bool HasRt = false;
721
722 if (Rt == 0) {
723 MI.setOpcode(Mips::BGTZ);
724 HasRs = true;
725 } else if (Rs == 0) {
726 MI.setOpcode(Mips::BGTZALC);
727 HasRt = true;
728 } else if (Rs == Rt) {
729 MI.setOpcode(Mips::BLTZALC);
730 HasRs = true;
Zoran Jovanovic5c14b062014-06-18 14:36:00 +0000731 } else {
732 MI.setOpcode(Mips::BLTUC);
733 HasRs = true;
734 HasRt = true;
735 }
Daniel Sanders5c582b22014-05-22 11:23:21 +0000736
737 if (HasRs)
Jim Grosbache9119e42015-05-13 18:37:00 +0000738 MI.addOperand(MCOperand::createReg(getReg(Decoder, Mips::GPR32RegClassID,
Daniel Sanders5c582b22014-05-22 11:23:21 +0000739 Rs)));
740
741 if (HasRt)
Jim Grosbache9119e42015-05-13 18:37:00 +0000742 MI.addOperand(MCOperand::createReg(getReg(Decoder, Mips::GPR32RegClassID,
Daniel Sanders5c582b22014-05-22 11:23:21 +0000743 Rt)));
744
Jim Grosbache9119e42015-05-13 18:37:00 +0000745 MI.addOperand(MCOperand::createImm(Imm));
Daniel Sanders5c582b22014-05-22 11:23:21 +0000746
747 return MCDisassembler::Success;
748}
749
Zoran Jovanovic28a0ca02014-06-12 11:47:44 +0000750template <typename InsnType>
751static DecodeStatus DecodeBlezGroupBranch(MCInst &MI, InsnType insn,
752 uint64_t Address,
753 const void *Decoder) {
754 // If we are called then we can assume that MIPS32r6/MIPS64r6 is enabled
755 // (otherwise we would have matched the BLEZL instruction from the earlier
756 // ISA's instead).
757 //
758 // We have:
759 // 0b000110 sssss ttttt iiiiiiiiiiiiiiii
760 // Invalid if rs == 0
761 // BLEZALC if rs == 0 && rt != 0
762 // BGEZALC if rs == rt && rt != 0
763 // BGEUC if rs != rt && rs != 0 && rt != 0
764
765 InsnType Rs = fieldFromInstruction(insn, 21, 5);
766 InsnType Rt = fieldFromInstruction(insn, 16, 5);
Alexey Samsonovd37bab62014-09-02 17:49:16 +0000767 InsnType Imm = SignExtend64(fieldFromInstruction(insn, 0, 16), 16) * 4;
Zoran Jovanovic28a0ca02014-06-12 11:47:44 +0000768 bool HasRs = false;
769
770 if (Rt == 0)
771 return MCDisassembler::Fail;
772 else if (Rs == 0)
773 MI.setOpcode(Mips::BLEZALC);
774 else if (Rs == Rt)
775 MI.setOpcode(Mips::BGEZALC);
776 else {
777 HasRs = true;
778 MI.setOpcode(Mips::BGEUC);
779 }
780
781 if (HasRs)
Jim Grosbache9119e42015-05-13 18:37:00 +0000782 MI.addOperand(MCOperand::createReg(getReg(Decoder, Mips::GPR32RegClassID,
Zoran Jovanovic28a0ca02014-06-12 11:47:44 +0000783 Rs)));
Jim Grosbache9119e42015-05-13 18:37:00 +0000784 MI.addOperand(MCOperand::createReg(getReg(Decoder, Mips::GPR32RegClassID,
Zoran Jovanovic28a0ca02014-06-12 11:47:44 +0000785 Rt)));
786
Jim Grosbache9119e42015-05-13 18:37:00 +0000787 MI.addOperand(MCOperand::createImm(Imm));
Zoran Jovanovic28a0ca02014-06-12 11:47:44 +0000788
789 return MCDisassembler::Success;
790}
791
Jozef Kolekea22c4c2014-11-24 13:29:59 +0000792/// Read two bytes from the ArrayRef and return 16 bit halfword sorted
793/// according to the given endianess.
794static DecodeStatus readInstruction16(ArrayRef<uint8_t> Bytes, uint64_t Address,
795 uint64_t &Size, uint32_t &Insn,
796 bool IsBigEndian) {
797 // We want to read exactly 2 Bytes of data.
798 if (Bytes.size() < 2) {
799 Size = 0;
800 return MCDisassembler::Fail;
801 }
802
803 if (IsBigEndian) {
804 Insn = (Bytes[0] << 8) | Bytes[1];
805 } else {
806 Insn = (Bytes[1] << 8) | Bytes[0];
807 }
808
809 return MCDisassembler::Success;
810}
811
Rafael Espindola7fc5b872014-11-12 02:04:27 +0000812/// Read four bytes from the ArrayRef and return 32 bit word sorted
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000813/// according to the given endianess
Rafael Espindola7fc5b872014-11-12 02:04:27 +0000814static DecodeStatus readInstruction32(ArrayRef<uint8_t> Bytes, uint64_t Address,
815 uint64_t &Size, uint32_t &Insn,
816 bool IsBigEndian, bool IsMicroMips) {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000817 // We want to read exactly 4 Bytes of data.
Rafael Espindola7fc5b872014-11-12 02:04:27 +0000818 if (Bytes.size() < 4) {
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000819 Size = 0;
Akira Hatanaka71928e62012-04-17 18:03:21 +0000820 return MCDisassembler::Fail;
821 }
822
Jozef Kolekea22c4c2014-11-24 13:29:59 +0000823 // High 16 bits of a 32-bit microMIPS instruction (where the opcode is)
824 // always precede the low 16 bits in the instruction stream (that is, they
825 // are placed at lower addresses in the instruction stream).
826 //
827 // microMIPS byte ordering:
828 // Big-endian: 0 | 1 | 2 | 3
829 // Little-endian: 1 | 0 | 3 | 2
830
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000831 if (IsBigEndian) {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000832 // Encoded as a big-endian 32-bit word in the stream.
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000833 Insn =
834 (Bytes[3] << 0) | (Bytes[2] << 8) | (Bytes[1] << 16) | (Bytes[0] << 24);
835 } else {
Vladimir Medicdde3d582013-09-06 12:30:36 +0000836 if (IsMicroMips) {
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000837 Insn = (Bytes[2] << 0) | (Bytes[3] << 8) | (Bytes[0] << 16) |
Vladimir Medicdde3d582013-09-06 12:30:36 +0000838 (Bytes[1] << 24);
839 } else {
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000840 Insn = (Bytes[0] << 0) | (Bytes[1] << 8) | (Bytes[2] << 16) |
Vladimir Medicdde3d582013-09-06 12:30:36 +0000841 (Bytes[3] << 24);
842 }
Akira Hatanaka71928e62012-04-17 18:03:21 +0000843 }
844
845 return MCDisassembler::Success;
846}
847
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000848DecodeStatus MipsDisassembler::getInstruction(MCInst &Instr, uint64_t &Size,
Rafael Espindola7fc5b872014-11-12 02:04:27 +0000849 ArrayRef<uint8_t> Bytes,
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000850 uint64_t Address,
851 raw_ostream &VStream,
852 raw_ostream &CStream) const {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000853 uint32_t Insn;
Jozef Kolekea22c4c2014-11-24 13:29:59 +0000854 DecodeStatus Result;
Akira Hatanaka71928e62012-04-17 18:03:21 +0000855
Vladimir Medicdde3d582013-09-06 12:30:36 +0000856 if (IsMicroMips) {
Jozef Kolekea22c4c2014-11-24 13:29:59 +0000857 Result = readInstruction16(Bytes, Address, Size, Insn, IsBigEndian);
858
Zoran Jovanovicada70912015-09-07 11:56:37 +0000859 if (hasMips32r6()) {
860 DEBUG(dbgs() << "Trying MicroMipsR616 table (16-bit instructions):\n");
861 // Calling the auto-generated decoder function for microMIPS32R6
862 // (and microMIPS64R6) 16-bit instructions.
863 Result = decodeInstruction(DecoderTableMicroMipsR616, Instr, Insn,
864 Address, this, STI);
865 if (Result != MCDisassembler::Fail) {
866 Size = 2;
867 return Result;
868 }
869 }
870
Jozef Kolekea22c4c2014-11-24 13:29:59 +0000871 DEBUG(dbgs() << "Trying MicroMips16 table (16-bit instructions):\n");
Zoran Jovanovicada70912015-09-07 11:56:37 +0000872 // Calling the auto-generated decoder function for microMIPS 16-bit
873 // instructions.
Jozef Kolekea22c4c2014-11-24 13:29:59 +0000874 Result = decodeInstruction(DecoderTableMicroMips16, Instr, Insn, Address,
875 this, STI);
876 if (Result != MCDisassembler::Fail) {
877 Size = 2;
878 return Result;
879 }
880
881 Result = readInstruction32(Bytes, Address, Size, Insn, IsBigEndian, true);
882 if (Result == MCDisassembler::Fail)
883 return MCDisassembler::Fail;
884
Jozef Kolek676d6012015-04-20 14:40:38 +0000885 if (hasMips32r6()) {
886 DEBUG(dbgs() << "Trying MicroMips32r632 table (32-bit instructions):\n");
887 // Calling the auto-generated decoder function.
Zoran Jovanovic366783e2015-08-12 12:45:16 +0000888 Result = decodeInstruction(DecoderTableMicroMipsR632, Instr, Insn, Address,
Jozef Kolek676d6012015-04-20 14:40:38 +0000889 this, STI);
Zoran Jovanovicada70912015-09-07 11:56:37 +0000890 if (Result != MCDisassembler::Fail) {
891 Size = 4;
892 return Result;
893 }
Jozef Kolek676d6012015-04-20 14:40:38 +0000894 }
Zoran Jovanovic366783e2015-08-12 12:45:16 +0000895
Zoran Jovanovicada70912015-09-07 11:56:37 +0000896 DEBUG(dbgs() << "Trying MicroMips32 table (32-bit instructions):\n");
897 // Calling the auto-generated decoder function.
898 Result = decodeInstruction(DecoderTableMicroMips32, Instr, Insn, Address,
899 this, STI);
Vladimir Medicdde3d582013-09-06 12:30:36 +0000900 if (Result != MCDisassembler::Fail) {
901 Size = 4;
902 return Result;
903 }
904 return MCDisassembler::Fail;
905 }
906
Jozef Kolekea22c4c2014-11-24 13:29:59 +0000907 Result = readInstruction32(Bytes, Address, Size, Insn, IsBigEndian, false);
908 if (Result == MCDisassembler::Fail)
909 return MCDisassembler::Fail;
910
Daniel Sandersc171f652014-06-13 13:15:59 +0000911 if (hasCOP3()) {
912 DEBUG(dbgs() << "Trying COP3_ table (32-bit opcodes):\n");
913 Result =
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000914 decodeInstruction(DecoderTableCOP3_32, Instr, Insn, Address, this, STI);
Daniel Sandersc171f652014-06-13 13:15:59 +0000915 if (Result != MCDisassembler::Fail) {
916 Size = 4;
917 return Result;
918 }
919 }
920
921 if (hasMips32r6() && isGP64()) {
Daniel Sanders0fa60412014-06-12 13:39:06 +0000922 DEBUG(dbgs() << "Trying Mips32r6_64r6 (GPR64) table (32-bit opcodes):\n");
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000923 Result = decodeInstruction(DecoderTableMips32r6_64r6_GP6432, Instr, Insn,
Daniel Sanders0fa60412014-06-12 13:39:06 +0000924 Address, this, STI);
925 if (Result != MCDisassembler::Fail) {
926 Size = 4;
927 return Result;
928 }
929 }
930
Daniel Sandersc171f652014-06-13 13:15:59 +0000931 if (hasMips32r6()) {
Daniel Sanders0fa60412014-06-12 13:39:06 +0000932 DEBUG(dbgs() << "Trying Mips32r6_64r6 table (32-bit opcodes):\n");
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000933 Result = decodeInstruction(DecoderTableMips32r6_64r632, Instr, Insn,
Daniel Sanders5c582b22014-05-22 11:23:21 +0000934 Address, this, STI);
935 if (Result != MCDisassembler::Fail) {
936 Size = 4;
937 return Result;
938 }
939 }
940
Kai Nacke3adf9b82015-05-28 16:23:16 +0000941 if (hasCnMips()) {
942 DEBUG(dbgs() << "Trying CnMips table (32-bit opcodes):\n");
943 Result = decodeInstruction(DecoderTableCnMips32, Instr, Insn,
944 Address, this, STI);
945 if (Result != MCDisassembler::Fail) {
946 Size = 4;
947 return Result;
948 }
949 }
950
Daniel Sandersa19216c2015-02-11 11:28:56 +0000951 if (isGP64()) {
952 DEBUG(dbgs() << "Trying Mips64 (GPR64) table (32-bit opcodes):\n");
953 Result = decodeInstruction(DecoderTableMips6432, Instr, Insn,
954 Address, this, STI);
955 if (Result != MCDisassembler::Fail) {
956 Size = 4;
957 return Result;
958 }
959 }
960
Daniel Sanders0fa60412014-06-12 13:39:06 +0000961 DEBUG(dbgs() << "Trying Mips table (32-bit opcodes):\n");
Akira Hatanaka71928e62012-04-17 18:03:21 +0000962 // Calling the auto-generated decoder function.
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000963 Result =
964 decodeInstruction(DecoderTableMips32, Instr, Insn, Address, this, STI);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000965 if (Result != MCDisassembler::Fail) {
966 Size = 4;
967 return Result;
968 }
969
970 return MCDisassembler::Fail;
971}
972
Reed Kotlerec8a5492013-02-14 03:05:25 +0000973static DecodeStatus DecodeCPU16RegsRegisterClass(MCInst &Inst,
974 unsigned RegNo,
975 uint64_t Address,
976 const void *Decoder) {
977
978 return MCDisassembler::Fail;
979
980}
981
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000982static DecodeStatus DecodeGPR64RegisterClass(MCInst &Inst,
983 unsigned RegNo,
984 uint64_t Address,
985 const void *Decoder) {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000986
987 if (RegNo > 31)
988 return MCDisassembler::Fail;
989
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000990 unsigned Reg = getReg(Decoder, Mips::GPR64RegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +0000991 Inst.addOperand(MCOperand::createReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +0000992 return MCDisassembler::Success;
993}
994
Zoran Jovanovicb0852e52014-10-21 08:23:11 +0000995static DecodeStatus DecodeGPRMM16RegisterClass(MCInst &Inst,
996 unsigned RegNo,
997 uint64_t Address,
998 const void *Decoder) {
Jozef Kolekea22c4c2014-11-24 13:29:59 +0000999 if (RegNo > 7)
1000 return MCDisassembler::Fail;
1001 unsigned Reg = getReg(Decoder, Mips::GPRMM16RegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +00001002 Inst.addOperand(MCOperand::createReg(Reg));
Jozef Kolekea22c4c2014-11-24 13:29:59 +00001003 return MCDisassembler::Success;
Zoran Jovanovicb0852e52014-10-21 08:23:11 +00001004}
1005
Jozef Kolek1904fa22014-11-24 14:25:53 +00001006static DecodeStatus DecodeGPRMM16ZeroRegisterClass(MCInst &Inst,
1007 unsigned RegNo,
1008 uint64_t Address,
1009 const void *Decoder) {
Jozef Kolek315e7ec2014-11-26 18:56:38 +00001010 if (RegNo > 7)
1011 return MCDisassembler::Fail;
1012 unsigned Reg = getReg(Decoder, Mips::GPRMM16ZeroRegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +00001013 Inst.addOperand(MCOperand::createReg(Reg));
Jozef Kolek315e7ec2014-11-26 18:56:38 +00001014 return MCDisassembler::Success;
Jozef Kolek1904fa22014-11-24 14:25:53 +00001015}
1016
Zoran Jovanovic41688672015-02-10 16:36:20 +00001017static DecodeStatus DecodeGPRMM16MovePRegisterClass(MCInst &Inst,
1018 unsigned RegNo,
1019 uint64_t Address,
1020 const void *Decoder) {
1021 if (RegNo > 7)
1022 return MCDisassembler::Fail;
1023 unsigned Reg = getReg(Decoder, Mips::GPRMM16MovePRegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +00001024 Inst.addOperand(MCOperand::createReg(Reg));
Zoran Jovanovic41688672015-02-10 16:36:20 +00001025 return MCDisassembler::Success;
1026}
1027
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00001028static DecodeStatus DecodeGPR32RegisterClass(MCInst &Inst,
1029 unsigned RegNo,
1030 uint64_t Address,
1031 const void *Decoder) {
Akira Hatanaka71928e62012-04-17 18:03:21 +00001032 if (RegNo > 31)
1033 return MCDisassembler::Fail;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00001034 unsigned Reg = getReg(Decoder, Mips::GPR32RegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +00001035 Inst.addOperand(MCOperand::createReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +00001036 return MCDisassembler::Success;
1037}
1038
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +00001039static DecodeStatus DecodePtrRegisterClass(MCInst &Inst,
1040 unsigned RegNo,
1041 uint64_t Address,
1042 const void *Decoder) {
Daniel Sandersa19216c2015-02-11 11:28:56 +00001043 if (static_cast<const MipsDisassembler *>(Decoder)->isGP64())
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +00001044 return DecodeGPR64RegisterClass(Inst, RegNo, Address, Decoder);
1045
1046 return DecodeGPR32RegisterClass(Inst, RegNo, Address, Decoder);
1047}
1048
Akira Hatanaka654655f2013-08-14 00:53:38 +00001049static DecodeStatus DecodeDSPRRegisterClass(MCInst &Inst,
1050 unsigned RegNo,
1051 uint64_t Address,
1052 const void *Decoder) {
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00001053 return DecodeGPR32RegisterClass(Inst, RegNo, Address, Decoder);
Akira Hatanakaecabd1a2012-09-27 02:01:10 +00001054}
1055
Akira Hatanaka71928e62012-04-17 18:03:21 +00001056static DecodeStatus DecodeFGR64RegisterClass(MCInst &Inst,
1057 unsigned RegNo,
1058 uint64_t Address,
1059 const void *Decoder) {
1060 if (RegNo > 31)
1061 return MCDisassembler::Fail;
1062
Akira Hatanaka9bf2b562012-07-09 18:46:47 +00001063 unsigned Reg = getReg(Decoder, Mips::FGR64RegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +00001064 Inst.addOperand(MCOperand::createReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +00001065 return MCDisassembler::Success;
1066}
1067
1068static DecodeStatus DecodeFGR32RegisterClass(MCInst &Inst,
1069 unsigned RegNo,
1070 uint64_t Address,
1071 const void *Decoder) {
1072 if (RegNo > 31)
1073 return MCDisassembler::Fail;
1074
Akira Hatanaka9bf2b562012-07-09 18:46:47 +00001075 unsigned Reg = getReg(Decoder, Mips::FGR32RegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +00001076 Inst.addOperand(MCOperand::createReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +00001077 return MCDisassembler::Success;
1078}
1079
1080static DecodeStatus DecodeCCRRegisterClass(MCInst &Inst,
1081 unsigned RegNo,
1082 uint64_t Address,
1083 const void *Decoder) {
Chad Rosier253777f2013-06-26 22:23:32 +00001084 if (RegNo > 31)
1085 return MCDisassembler::Fail;
1086 unsigned Reg = getReg(Decoder, Mips::CCRRegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +00001087 Inst.addOperand(MCOperand::createReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +00001088 return MCDisassembler::Success;
1089}
1090
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +00001091static DecodeStatus DecodeFCCRegisterClass(MCInst &Inst,
1092 unsigned RegNo,
1093 uint64_t Address,
1094 const void *Decoder) {
1095 if (RegNo > 7)
1096 return MCDisassembler::Fail;
1097 unsigned Reg = getReg(Decoder, Mips::FCCRegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +00001098 Inst.addOperand(MCOperand::createReg(Reg));
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +00001099 return MCDisassembler::Success;
1100}
1101
Daniel Sanders0fa60412014-06-12 13:39:06 +00001102static DecodeStatus DecodeFGRCCRegisterClass(MCInst &Inst, unsigned RegNo,
1103 uint64_t Address,
1104 const void *Decoder) {
1105 if (RegNo > 31)
1106 return MCDisassembler::Fail;
1107
1108 unsigned Reg = getReg(Decoder, Mips::FGRCCRegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +00001109 Inst.addOperand(MCOperand::createReg(Reg));
Daniel Sanders0fa60412014-06-12 13:39:06 +00001110 return MCDisassembler::Success;
1111}
1112
Akira Hatanaka71928e62012-04-17 18:03:21 +00001113static DecodeStatus DecodeMem(MCInst &Inst,
1114 unsigned Insn,
1115 uint64_t Address,
1116 const void *Decoder) {
1117 int Offset = SignExtend32<16>(Insn & 0xffff);
Jim Grosbachecaef492012-08-14 19:06:05 +00001118 unsigned Reg = fieldFromInstruction(Insn, 16, 5);
1119 unsigned Base = fieldFromInstruction(Insn, 21, 5);
Akira Hatanaka9bf2b562012-07-09 18:46:47 +00001120
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00001121 Reg = getReg(Decoder, Mips::GPR32RegClassID, Reg);
1122 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
Akira Hatanaka71928e62012-04-17 18:03:21 +00001123
Daniel Sanderse4e83a72015-09-15 10:02:16 +00001124 if (Inst.getOpcode() == Mips::SC ||
1125 Inst.getOpcode() == Mips::SCD)
Jim Grosbache9119e42015-05-13 18:37:00 +00001126 Inst.addOperand(MCOperand::createReg(Reg));
Daniel Sanderse4e83a72015-09-15 10:02:16 +00001127
1128 Inst.addOperand(MCOperand::createReg(Reg));
1129 Inst.addOperand(MCOperand::createReg(Base));
1130 Inst.addOperand(MCOperand::createImm(Offset));
1131
1132 return MCDisassembler::Success;
1133}
1134
1135static DecodeStatus DecodeMemEVA(MCInst &Inst,
1136 unsigned Insn,
1137 uint64_t Address,
1138 const void *Decoder) {
1139 int Offset = SignExtend32<9>(Insn >> 7);
1140 unsigned Reg = fieldFromInstruction(Insn, 16, 5);
1141 unsigned Base = fieldFromInstruction(Insn, 21, 5);
1142
1143 Reg = getReg(Decoder, Mips::GPR32RegClassID, Reg);
1144 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1145
1146 if (Inst.getOpcode() == Mips::SCE)
1147 Inst.addOperand(MCOperand::createReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +00001148
Jim Grosbache9119e42015-05-13 18:37:00 +00001149 Inst.addOperand(MCOperand::createReg(Reg));
1150 Inst.addOperand(MCOperand::createReg(Base));
1151 Inst.addOperand(MCOperand::createImm(Offset));
Akira Hatanaka71928e62012-04-17 18:03:21 +00001152
1153 return MCDisassembler::Success;
1154}
1155
Daniel Sanders92db6b72014-10-01 08:26:55 +00001156static DecodeStatus DecodeCacheOp(MCInst &Inst,
1157 unsigned Insn,
1158 uint64_t Address,
1159 const void *Decoder) {
1160 int Offset = SignExtend32<16>(Insn & 0xffff);
1161 unsigned Hint = fieldFromInstruction(Insn, 16, 5);
1162 unsigned Base = fieldFromInstruction(Insn, 21, 5);
1163
1164 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1165
Jim Grosbache9119e42015-05-13 18:37:00 +00001166 Inst.addOperand(MCOperand::createReg(Base));
1167 Inst.addOperand(MCOperand::createImm(Offset));
1168 Inst.addOperand(MCOperand::createImm(Hint));
Daniel Sanders92db6b72014-10-01 08:26:55 +00001169
1170 return MCDisassembler::Success;
1171}
1172
Jozef Kolekab6d1cc2014-12-23 19:55:34 +00001173static DecodeStatus DecodeCacheOpMM(MCInst &Inst,
1174 unsigned Insn,
1175 uint64_t Address,
1176 const void *Decoder) {
1177 int Offset = SignExtend32<12>(Insn & 0xfff);
1178 unsigned Base = fieldFromInstruction(Insn, 16, 5);
1179 unsigned Hint = fieldFromInstruction(Insn, 21, 5);
1180
1181 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1182
Jim Grosbache9119e42015-05-13 18:37:00 +00001183 Inst.addOperand(MCOperand::createReg(Base));
1184 Inst.addOperand(MCOperand::createImm(Offset));
1185 Inst.addOperand(MCOperand::createImm(Hint));
Jozef Kolekab6d1cc2014-12-23 19:55:34 +00001186
1187 return MCDisassembler::Success;
1188}
1189
Zoran Jovanovicd9790792015-09-09 09:10:46 +00001190static DecodeStatus DecodePrefeOpMM(MCInst &Inst,
1191 unsigned Insn,
1192 uint64_t Address,
1193 const void *Decoder) {
1194 int Offset = SignExtend32<9>(Insn & 0x1ff);
1195 unsigned Base = fieldFromInstruction(Insn, 16, 5);
1196 unsigned Hint = fieldFromInstruction(Insn, 21, 5);
1197
1198 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1199
1200 Inst.addOperand(MCOperand::createReg(Base));
1201 Inst.addOperand(MCOperand::createImm(Offset));
1202 Inst.addOperand(MCOperand::createImm(Hint));
1203
1204 return MCDisassembler::Success;
1205}
1206
Daniel Sanderse4e83a72015-09-15 10:02:16 +00001207static DecodeStatus DecodeCacheeOp_CacheOpR6(MCInst &Inst,
1208 unsigned Insn,
1209 uint64_t Address,
1210 const void *Decoder) {
1211 int Offset = SignExtend32<9>(Insn >> 7);
Vladimir Medicdf464ae2015-01-29 11:33:41 +00001212 unsigned Hint = fieldFromInstruction(Insn, 16, 5);
1213 unsigned Base = fieldFromInstruction(Insn, 21, 5);
1214
1215 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1216
Jim Grosbache9119e42015-05-13 18:37:00 +00001217 Inst.addOperand(MCOperand::createReg(Base));
1218 Inst.addOperand(MCOperand::createImm(Offset));
1219 Inst.addOperand(MCOperand::createImm(Hint));
Vladimir Medicdf464ae2015-01-29 11:33:41 +00001220
1221 return MCDisassembler::Success;
1222}
1223
Zoran Jovanovic9eaa30d2015-09-08 10:18:38 +00001224static DecodeStatus DecodeStoreEvaOpMM(MCInst &Inst,
1225 unsigned Insn,
1226 uint64_t Address,
1227 const void *Decoder) {
1228 int Offset = SignExtend32<9>(Insn & 0x1ff);
1229 unsigned Reg = fieldFromInstruction(Insn, 21, 5);
1230 unsigned Base = fieldFromInstruction(Insn, 16, 5);
1231
1232 Reg = getReg(Decoder, Mips::GPR32RegClassID, Reg);
1233 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1234
1235 Inst.addOperand(MCOperand::createReg(Reg));
1236 Inst.addOperand(MCOperand::createReg(Base));
1237 Inst.addOperand(MCOperand::createImm(Offset));
1238
1239 return MCDisassembler::Success;
1240}
1241
Daniel Sandersb4484d62014-11-27 17:28:10 +00001242static DecodeStatus DecodeSyncI(MCInst &Inst,
1243 unsigned Insn,
1244 uint64_t Address,
1245 const void *Decoder) {
1246 int Offset = SignExtend32<16>(Insn & 0xffff);
1247 unsigned Base = fieldFromInstruction(Insn, 21, 5);
1248
1249 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1250
Jim Grosbache9119e42015-05-13 18:37:00 +00001251 Inst.addOperand(MCOperand::createReg(Base));
1252 Inst.addOperand(MCOperand::createImm(Offset));
Daniel Sandersb4484d62014-11-27 17:28:10 +00001253
1254 return MCDisassembler::Success;
1255}
1256
Matheus Almeidafe0bf9f2013-10-21 13:07:13 +00001257static DecodeStatus DecodeMSA128Mem(MCInst &Inst, unsigned Insn,
1258 uint64_t Address, const void *Decoder) {
1259 int Offset = SignExtend32<10>(fieldFromInstruction(Insn, 16, 10));
1260 unsigned Reg = fieldFromInstruction(Insn, 6, 5);
1261 unsigned Base = fieldFromInstruction(Insn, 11, 5);
1262
1263 Reg = getReg(Decoder, Mips::MSA128BRegClassID, Reg);
1264 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1265
Jim Grosbache9119e42015-05-13 18:37:00 +00001266 Inst.addOperand(MCOperand::createReg(Reg));
1267 Inst.addOperand(MCOperand::createReg(Base));
Matheus Almeida6b59c442013-12-05 11:06:22 +00001268
1269 // The immediate field of an LD/ST instruction is scaled which means it must
1270 // be multiplied (when decoding) by the size (in bytes) of the instructions'
1271 // data format.
1272 // .b - 1 byte
1273 // .h - 2 bytes
1274 // .w - 4 bytes
1275 // .d - 8 bytes
1276 switch(Inst.getOpcode())
1277 {
1278 default:
1279 assert (0 && "Unexpected instruction");
1280 return MCDisassembler::Fail;
1281 break;
1282 case Mips::LD_B:
1283 case Mips::ST_B:
Jim Grosbache9119e42015-05-13 18:37:00 +00001284 Inst.addOperand(MCOperand::createImm(Offset));
Matheus Almeida6b59c442013-12-05 11:06:22 +00001285 break;
1286 case Mips::LD_H:
1287 case Mips::ST_H:
Jim Grosbache9119e42015-05-13 18:37:00 +00001288 Inst.addOperand(MCOperand::createImm(Offset * 2));
Matheus Almeida6b59c442013-12-05 11:06:22 +00001289 break;
1290 case Mips::LD_W:
1291 case Mips::ST_W:
Jim Grosbache9119e42015-05-13 18:37:00 +00001292 Inst.addOperand(MCOperand::createImm(Offset * 4));
Matheus Almeida6b59c442013-12-05 11:06:22 +00001293 break;
1294 case Mips::LD_D:
1295 case Mips::ST_D:
Jim Grosbache9119e42015-05-13 18:37:00 +00001296 Inst.addOperand(MCOperand::createImm(Offset * 8));
Matheus Almeida6b59c442013-12-05 11:06:22 +00001297 break;
1298 }
Matheus Almeidafe0bf9f2013-10-21 13:07:13 +00001299
1300 return MCDisassembler::Success;
1301}
1302
Jozef Kolek315e7ec2014-11-26 18:56:38 +00001303static DecodeStatus DecodeMemMMImm4(MCInst &Inst,
1304 unsigned Insn,
1305 uint64_t Address,
1306 const void *Decoder) {
1307 unsigned Offset = Insn & 0xf;
1308 unsigned Reg = fieldFromInstruction(Insn, 7, 3);
1309 unsigned Base = fieldFromInstruction(Insn, 4, 3);
1310
1311 switch (Inst.getOpcode()) {
1312 case Mips::LBU16_MM:
1313 case Mips::LHU16_MM:
1314 case Mips::LW16_MM:
1315 if (DecodeGPRMM16RegisterClass(Inst, Reg, Address, Decoder)
1316 == MCDisassembler::Fail)
1317 return MCDisassembler::Fail;
1318 break;
1319 case Mips::SB16_MM:
1320 case Mips::SH16_MM:
1321 case Mips::SW16_MM:
1322 if (DecodeGPRMM16ZeroRegisterClass(Inst, Reg, Address, Decoder)
1323 == MCDisassembler::Fail)
1324 return MCDisassembler::Fail;
1325 break;
1326 }
1327
1328 if (DecodeGPRMM16RegisterClass(Inst, Base, Address, Decoder)
1329 == MCDisassembler::Fail)
1330 return MCDisassembler::Fail;
1331
1332 switch (Inst.getOpcode()) {
1333 case Mips::LBU16_MM:
1334 if (Offset == 0xf)
Jim Grosbache9119e42015-05-13 18:37:00 +00001335 Inst.addOperand(MCOperand::createImm(-1));
Jozef Kolek315e7ec2014-11-26 18:56:38 +00001336 else
Jim Grosbache9119e42015-05-13 18:37:00 +00001337 Inst.addOperand(MCOperand::createImm(Offset));
Jozef Kolek315e7ec2014-11-26 18:56:38 +00001338 break;
1339 case Mips::SB16_MM:
Jim Grosbache9119e42015-05-13 18:37:00 +00001340 Inst.addOperand(MCOperand::createImm(Offset));
Jozef Kolek315e7ec2014-11-26 18:56:38 +00001341 break;
1342 case Mips::LHU16_MM:
1343 case Mips::SH16_MM:
Jim Grosbache9119e42015-05-13 18:37:00 +00001344 Inst.addOperand(MCOperand::createImm(Offset << 1));
Jozef Kolek315e7ec2014-11-26 18:56:38 +00001345 break;
1346 case Mips::LW16_MM:
1347 case Mips::SW16_MM:
Jim Grosbache9119e42015-05-13 18:37:00 +00001348 Inst.addOperand(MCOperand::createImm(Offset << 2));
Jozef Kolek315e7ec2014-11-26 18:56:38 +00001349 break;
1350 }
1351
1352 return MCDisassembler::Success;
1353}
1354
Jozef Kolek12c69822014-12-23 16:16:33 +00001355static DecodeStatus DecodeMemMMSPImm5Lsl2(MCInst &Inst,
1356 unsigned Insn,
1357 uint64_t Address,
1358 const void *Decoder) {
1359 unsigned Offset = Insn & 0x1F;
1360 unsigned Reg = fieldFromInstruction(Insn, 5, 5);
1361
1362 Reg = getReg(Decoder, Mips::GPR32RegClassID, Reg);
1363
Jim Grosbache9119e42015-05-13 18:37:00 +00001364 Inst.addOperand(MCOperand::createReg(Reg));
1365 Inst.addOperand(MCOperand::createReg(Mips::SP));
1366 Inst.addOperand(MCOperand::createImm(Offset << 2));
Jozef Kolek12c69822014-12-23 16:16:33 +00001367
1368 return MCDisassembler::Success;
1369}
1370
Jozef Koleke10a02e2015-01-28 17:27:26 +00001371static DecodeStatus DecodeMemMMGPImm7Lsl2(MCInst &Inst,
1372 unsigned Insn,
1373 uint64_t Address,
1374 const void *Decoder) {
1375 unsigned Offset = Insn & 0x7F;
1376 unsigned Reg = fieldFromInstruction(Insn, 7, 3);
1377
1378 Reg = getReg(Decoder, Mips::GPR32RegClassID, Reg);
1379
Jim Grosbache9119e42015-05-13 18:37:00 +00001380 Inst.addOperand(MCOperand::createReg(Reg));
1381 Inst.addOperand(MCOperand::createReg(Mips::GP));
1382 Inst.addOperand(MCOperand::createImm(Offset << 2));
Jozef Koleke10a02e2015-01-28 17:27:26 +00001383
1384 return MCDisassembler::Success;
1385}
1386
Jozef Kolekd68d424a2015-02-10 12:41:13 +00001387static DecodeStatus DecodeMemMMReglistImm4Lsl2(MCInst &Inst,
1388 unsigned Insn,
1389 uint64_t Address,
1390 const void *Decoder) {
1391 int Offset = SignExtend32<4>(Insn & 0xf);
1392
1393 if (DecodeRegListOperand16(Inst, Insn, Address, Decoder)
1394 == MCDisassembler::Fail)
1395 return MCDisassembler::Fail;
1396
Jim Grosbache9119e42015-05-13 18:37:00 +00001397 Inst.addOperand(MCOperand::createReg(Mips::SP));
1398 Inst.addOperand(MCOperand::createImm(Offset << 2));
Jozef Kolekd68d424a2015-02-10 12:41:13 +00001399
1400 return MCDisassembler::Success;
1401}
1402
Zoran Jovanovica6593ff2015-08-18 12:53:08 +00001403static DecodeStatus DecodeMemMMImm9(MCInst &Inst,
1404 unsigned Insn,
1405 uint64_t Address,
1406 const void *Decoder) {
1407 int Offset = SignExtend32<9>(Insn & 0x1ff);
1408 unsigned Reg = fieldFromInstruction(Insn, 21, 5);
1409 unsigned Base = fieldFromInstruction(Insn, 16, 5);
1410
1411 Reg = getReg(Decoder, Mips::GPR32RegClassID, Reg);
1412 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1413
Hrvoje Varga3ef4dd72015-10-15 08:11:50 +00001414 if (Inst.getOpcode() == Mips::SCE_MM)
1415 Inst.addOperand(MCOperand::createReg(Reg));
1416
Zoran Jovanovica6593ff2015-08-18 12:53:08 +00001417 Inst.addOperand(MCOperand::createReg(Reg));
1418 Inst.addOperand(MCOperand::createReg(Base));
1419 Inst.addOperand(MCOperand::createImm(Offset));
1420
1421 return MCDisassembler::Success;
1422}
1423
Vladimir Medicdde3d582013-09-06 12:30:36 +00001424static DecodeStatus DecodeMemMMImm12(MCInst &Inst,
1425 unsigned Insn,
1426 uint64_t Address,
1427 const void *Decoder) {
1428 int Offset = SignExtend32<12>(Insn & 0x0fff);
1429 unsigned Reg = fieldFromInstruction(Insn, 21, 5);
1430 unsigned Base = fieldFromInstruction(Insn, 16, 5);
1431
1432 Reg = getReg(Decoder, Mips::GPR32RegClassID, Reg);
1433 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1434
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +00001435 switch (Inst.getOpcode()) {
1436 case Mips::SWM32_MM:
1437 case Mips::LWM32_MM:
1438 if (DecodeRegListOperand(Inst, Insn, Address, Decoder)
1439 == MCDisassembler::Fail)
1440 return MCDisassembler::Fail;
Jim Grosbache9119e42015-05-13 18:37:00 +00001441 Inst.addOperand(MCOperand::createReg(Base));
1442 Inst.addOperand(MCOperand::createImm(Offset));
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +00001443 break;
1444 case Mips::SC_MM:
Jim Grosbache9119e42015-05-13 18:37:00 +00001445 Inst.addOperand(MCOperand::createReg(Reg));
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +00001446 // fallthrough
1447 default:
Jim Grosbache9119e42015-05-13 18:37:00 +00001448 Inst.addOperand(MCOperand::createReg(Reg));
Zoran Jovanovic2deca342014-12-16 14:59:10 +00001449 if (Inst.getOpcode() == Mips::LWP_MM || Inst.getOpcode() == Mips::SWP_MM)
Jim Grosbache9119e42015-05-13 18:37:00 +00001450 Inst.addOperand(MCOperand::createReg(Reg+1));
Zoran Jovanovic2deca342014-12-16 14:59:10 +00001451
Jim Grosbache9119e42015-05-13 18:37:00 +00001452 Inst.addOperand(MCOperand::createReg(Base));
1453 Inst.addOperand(MCOperand::createImm(Offset));
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +00001454 }
Vladimir Medicdde3d582013-09-06 12:30:36 +00001455
1456 return MCDisassembler::Success;
1457}
1458
1459static DecodeStatus DecodeMemMMImm16(MCInst &Inst,
1460 unsigned Insn,
1461 uint64_t Address,
1462 const void *Decoder) {
1463 int Offset = SignExtend32<16>(Insn & 0xffff);
1464 unsigned Reg = fieldFromInstruction(Insn, 21, 5);
1465 unsigned Base = fieldFromInstruction(Insn, 16, 5);
1466
1467 Reg = getReg(Decoder, Mips::GPR32RegClassID, Reg);
1468 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1469
Jim Grosbache9119e42015-05-13 18:37:00 +00001470 Inst.addOperand(MCOperand::createReg(Reg));
1471 Inst.addOperand(MCOperand::createReg(Base));
1472 Inst.addOperand(MCOperand::createImm(Offset));
Vladimir Medicdde3d582013-09-06 12:30:36 +00001473
1474 return MCDisassembler::Success;
1475}
1476
Akira Hatanaka71928e62012-04-17 18:03:21 +00001477static DecodeStatus DecodeFMem(MCInst &Inst,
1478 unsigned Insn,
1479 uint64_t Address,
1480 const void *Decoder) {
1481 int Offset = SignExtend32<16>(Insn & 0xffff);
Jim Grosbachecaef492012-08-14 19:06:05 +00001482 unsigned Reg = fieldFromInstruction(Insn, 16, 5);
1483 unsigned Base = fieldFromInstruction(Insn, 21, 5);
Akira Hatanaka71928e62012-04-17 18:03:21 +00001484
Akira Hatanaka9bf2b562012-07-09 18:46:47 +00001485 Reg = getReg(Decoder, Mips::FGR64RegClassID, Reg);
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00001486 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
Akira Hatanaka9bf2b562012-07-09 18:46:47 +00001487
Jim Grosbache9119e42015-05-13 18:37:00 +00001488 Inst.addOperand(MCOperand::createReg(Reg));
1489 Inst.addOperand(MCOperand::createReg(Base));
1490 Inst.addOperand(MCOperand::createImm(Offset));
Akira Hatanaka71928e62012-04-17 18:03:21 +00001491
1492 return MCDisassembler::Success;
1493}
1494
Daniel Sanders92db6b72014-10-01 08:26:55 +00001495static DecodeStatus DecodeFMem2(MCInst &Inst,
1496 unsigned Insn,
1497 uint64_t Address,
1498 const void *Decoder) {
1499 int Offset = SignExtend32<16>(Insn & 0xffff);
1500 unsigned Reg = fieldFromInstruction(Insn, 16, 5);
1501 unsigned Base = fieldFromInstruction(Insn, 21, 5);
1502
1503 Reg = getReg(Decoder, Mips::COP2RegClassID, Reg);
1504 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1505
Jim Grosbache9119e42015-05-13 18:37:00 +00001506 Inst.addOperand(MCOperand::createReg(Reg));
1507 Inst.addOperand(MCOperand::createReg(Base));
1508 Inst.addOperand(MCOperand::createImm(Offset));
Daniel Sanders92db6b72014-10-01 08:26:55 +00001509
1510 return MCDisassembler::Success;
1511}
1512
1513static DecodeStatus DecodeFMem3(MCInst &Inst,
1514 unsigned Insn,
1515 uint64_t Address,
1516 const void *Decoder) {
1517 int Offset = SignExtend32<16>(Insn & 0xffff);
1518 unsigned Reg = fieldFromInstruction(Insn, 16, 5);
1519 unsigned Base = fieldFromInstruction(Insn, 21, 5);
1520
1521 Reg = getReg(Decoder, Mips::COP3RegClassID, Reg);
1522 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1523
Jim Grosbache9119e42015-05-13 18:37:00 +00001524 Inst.addOperand(MCOperand::createReg(Reg));
1525 Inst.addOperand(MCOperand::createReg(Base));
1526 Inst.addOperand(MCOperand::createImm(Offset));
Daniel Sanders92db6b72014-10-01 08:26:55 +00001527
1528 return MCDisassembler::Success;
1529}
1530
Vladimir Medic435cf8a2015-01-21 10:47:36 +00001531static DecodeStatus DecodeFMemCop2R6(MCInst &Inst,
1532 unsigned Insn,
1533 uint64_t Address,
1534 const void *Decoder) {
1535 int Offset = SignExtend32<11>(Insn & 0x07ff);
1536 unsigned Reg = fieldFromInstruction(Insn, 16, 5);
1537 unsigned Base = fieldFromInstruction(Insn, 11, 5);
1538
1539 Reg = getReg(Decoder, Mips::COP2RegClassID, Reg);
1540 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1541
Jim Grosbache9119e42015-05-13 18:37:00 +00001542 Inst.addOperand(MCOperand::createReg(Reg));
1543 Inst.addOperand(MCOperand::createReg(Base));
1544 Inst.addOperand(MCOperand::createImm(Offset));
Vladimir Medic435cf8a2015-01-21 10:47:36 +00001545
1546 return MCDisassembler::Success;
1547}
Daniel Sanders6a803f62014-06-16 13:13:03 +00001548static DecodeStatus DecodeSpecial3LlSc(MCInst &Inst,
1549 unsigned Insn,
1550 uint64_t Address,
1551 const void *Decoder) {
1552 int64_t Offset = SignExtend64<9>((Insn >> 7) & 0x1ff);
1553 unsigned Rt = fieldFromInstruction(Insn, 16, 5);
1554 unsigned Base = fieldFromInstruction(Insn, 21, 5);
1555
1556 Rt = getReg(Decoder, Mips::GPR32RegClassID, Rt);
1557 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1558
1559 if(Inst.getOpcode() == Mips::SC_R6 || Inst.getOpcode() == Mips::SCD_R6){
Jim Grosbache9119e42015-05-13 18:37:00 +00001560 Inst.addOperand(MCOperand::createReg(Rt));
Daniel Sanders6a803f62014-06-16 13:13:03 +00001561 }
1562
Jim Grosbache9119e42015-05-13 18:37:00 +00001563 Inst.addOperand(MCOperand::createReg(Rt));
1564 Inst.addOperand(MCOperand::createReg(Base));
1565 Inst.addOperand(MCOperand::createImm(Offset));
Daniel Sanders6a803f62014-06-16 13:13:03 +00001566
1567 return MCDisassembler::Success;
1568}
Akira Hatanaka71928e62012-04-17 18:03:21 +00001569
1570static DecodeStatus DecodeHWRegsRegisterClass(MCInst &Inst,
1571 unsigned RegNo,
1572 uint64_t Address,
1573 const void *Decoder) {
1574 // Currently only hardware register 29 is supported.
1575 if (RegNo != 29)
1576 return MCDisassembler::Fail;
Jim Grosbache9119e42015-05-13 18:37:00 +00001577 Inst.addOperand(MCOperand::createReg(Mips::HWR29));
Akira Hatanaka71928e62012-04-17 18:03:21 +00001578 return MCDisassembler::Success;
1579}
1580
Akira Hatanaka71928e62012-04-17 18:03:21 +00001581static DecodeStatus DecodeAFGR64RegisterClass(MCInst &Inst,
1582 unsigned RegNo,
1583 uint64_t Address,
1584 const void *Decoder) {
Akira Hatanaka9bf2b562012-07-09 18:46:47 +00001585 if (RegNo > 30 || RegNo %2)
Akira Hatanaka71928e62012-04-17 18:03:21 +00001586 return MCDisassembler::Fail;
1587
Akira Hatanaka9bf2b562012-07-09 18:46:47 +00001588 ;
1589 unsigned Reg = getReg(Decoder, Mips::AFGR64RegClassID, RegNo /2);
Jim Grosbache9119e42015-05-13 18:37:00 +00001590 Inst.addOperand(MCOperand::createReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +00001591 return MCDisassembler::Success;
1592}
1593
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +00001594static DecodeStatus DecodeACC64DSPRegisterClass(MCInst &Inst,
1595 unsigned RegNo,
1596 uint64_t Address,
1597 const void *Decoder) {
Akira Hatanakaecabd1a2012-09-27 02:01:10 +00001598 if (RegNo >= 4)
1599 return MCDisassembler::Fail;
1600
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +00001601 unsigned Reg = getReg(Decoder, Mips::ACC64DSPRegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +00001602 Inst.addOperand(MCOperand::createReg(Reg));
Akira Hatanakaecabd1a2012-09-27 02:01:10 +00001603 return MCDisassembler::Success;
1604}
1605
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00001606static DecodeStatus DecodeHI32DSPRegisterClass(MCInst &Inst,
1607 unsigned RegNo,
1608 uint64_t Address,
1609 const void *Decoder) {
Akira Hatanaka59bfaf72013-04-18 00:52:44 +00001610 if (RegNo >= 4)
1611 return MCDisassembler::Fail;
1612
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00001613 unsigned Reg = getReg(Decoder, Mips::HI32DSPRegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +00001614 Inst.addOperand(MCOperand::createReg(Reg));
Akira Hatanaka59bfaf72013-04-18 00:52:44 +00001615 return MCDisassembler::Success;
1616}
1617
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00001618static DecodeStatus DecodeLO32DSPRegisterClass(MCInst &Inst,
1619 unsigned RegNo,
1620 uint64_t Address,
1621 const void *Decoder) {
Akira Hatanaka59bfaf72013-04-18 00:52:44 +00001622 if (RegNo >= 4)
1623 return MCDisassembler::Fail;
1624
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00001625 unsigned Reg = getReg(Decoder, Mips::LO32DSPRegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +00001626 Inst.addOperand(MCOperand::createReg(Reg));
Akira Hatanaka59bfaf72013-04-18 00:52:44 +00001627 return MCDisassembler::Success;
1628}
1629
Jack Carter3eb663b2013-09-26 00:09:46 +00001630static DecodeStatus DecodeMSA128BRegisterClass(MCInst &Inst,
1631 unsigned RegNo,
1632 uint64_t Address,
1633 const void *Decoder) {
1634 if (RegNo > 31)
1635 return MCDisassembler::Fail;
1636
1637 unsigned Reg = getReg(Decoder, Mips::MSA128BRegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +00001638 Inst.addOperand(MCOperand::createReg(Reg));
Jack Carter3eb663b2013-09-26 00:09:46 +00001639 return MCDisassembler::Success;
1640}
1641
Jack Carter5dc8ac92013-09-25 23:50:44 +00001642static DecodeStatus DecodeMSA128HRegisterClass(MCInst &Inst,
1643 unsigned RegNo,
1644 uint64_t Address,
1645 const void *Decoder) {
1646 if (RegNo > 31)
1647 return MCDisassembler::Fail;
1648
1649 unsigned Reg = getReg(Decoder, Mips::MSA128HRegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +00001650 Inst.addOperand(MCOperand::createReg(Reg));
Jack Carter5dc8ac92013-09-25 23:50:44 +00001651 return MCDisassembler::Success;
1652}
1653
1654static DecodeStatus DecodeMSA128WRegisterClass(MCInst &Inst,
1655 unsigned RegNo,
1656 uint64_t Address,
1657 const void *Decoder) {
1658 if (RegNo > 31)
1659 return MCDisassembler::Fail;
1660
1661 unsigned Reg = getReg(Decoder, Mips::MSA128WRegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +00001662 Inst.addOperand(MCOperand::createReg(Reg));
Jack Carter5dc8ac92013-09-25 23:50:44 +00001663 return MCDisassembler::Success;
1664}
1665
1666static DecodeStatus DecodeMSA128DRegisterClass(MCInst &Inst,
1667 unsigned RegNo,
1668 uint64_t Address,
1669 const void *Decoder) {
1670 if (RegNo > 31)
1671 return MCDisassembler::Fail;
1672
1673 unsigned Reg = getReg(Decoder, Mips::MSA128DRegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +00001674 Inst.addOperand(MCOperand::createReg(Reg));
Jack Carter5dc8ac92013-09-25 23:50:44 +00001675 return MCDisassembler::Success;
1676}
1677
Matheus Almeidaa591fdc2013-10-21 12:26:50 +00001678static DecodeStatus DecodeMSACtrlRegisterClass(MCInst &Inst,
1679 unsigned RegNo,
1680 uint64_t Address,
1681 const void *Decoder) {
1682 if (RegNo > 7)
1683 return MCDisassembler::Fail;
1684
1685 unsigned Reg = getReg(Decoder, Mips::MSACtrlRegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +00001686 Inst.addOperand(MCOperand::createReg(Reg));
Matheus Almeidaa591fdc2013-10-21 12:26:50 +00001687 return MCDisassembler::Success;
1688}
1689
Daniel Sandersa3134fa2015-06-27 15:39:19 +00001690static DecodeStatus DecodeCOP0RegisterClass(MCInst &Inst,
1691 unsigned RegNo,
1692 uint64_t Address,
1693 const void *Decoder) {
1694 if (RegNo > 31)
1695 return MCDisassembler::Fail;
1696
1697 unsigned Reg = getReg(Decoder, Mips::COP0RegClassID, RegNo);
1698 Inst.addOperand(MCOperand::createReg(Reg));
1699 return MCDisassembler::Success;
1700}
1701
Daniel Sanders2a83d682014-05-21 12:56:39 +00001702static DecodeStatus DecodeCOP2RegisterClass(MCInst &Inst,
1703 unsigned RegNo,
1704 uint64_t Address,
1705 const void *Decoder) {
1706 if (RegNo > 31)
1707 return MCDisassembler::Fail;
1708
1709 unsigned Reg = getReg(Decoder, Mips::COP2RegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +00001710 Inst.addOperand(MCOperand::createReg(Reg));
Daniel Sanders2a83d682014-05-21 12:56:39 +00001711 return MCDisassembler::Success;
1712}
1713
Akira Hatanaka71928e62012-04-17 18:03:21 +00001714static DecodeStatus DecodeBranchTarget(MCInst &Inst,
1715 unsigned Offset,
1716 uint64_t Address,
1717 const void *Decoder) {
Alexey Samsonovd37bab62014-09-02 17:49:16 +00001718 int32_t BranchOffset = (SignExtend32<16>(Offset) * 4) + 4;
Jim Grosbache9119e42015-05-13 18:37:00 +00001719 Inst.addOperand(MCOperand::createImm(BranchOffset));
Akira Hatanaka71928e62012-04-17 18:03:21 +00001720 return MCDisassembler::Success;
1721}
1722
Akira Hatanaka71928e62012-04-17 18:03:21 +00001723static DecodeStatus DecodeJumpTarget(MCInst &Inst,
1724 unsigned Insn,
1725 uint64_t Address,
1726 const void *Decoder) {
1727
Jim Grosbachecaef492012-08-14 19:06:05 +00001728 unsigned JumpOffset = fieldFromInstruction(Insn, 0, 26) << 2;
Jim Grosbache9119e42015-05-13 18:37:00 +00001729 Inst.addOperand(MCOperand::createImm(JumpOffset));
Akira Hatanaka71928e62012-04-17 18:03:21 +00001730 return MCDisassembler::Success;
1731}
1732
Zoran Jovanovic3c8869d2014-05-16 11:03:45 +00001733static DecodeStatus DecodeBranchTarget21(MCInst &Inst,
1734 unsigned Offset,
1735 uint64_t Address,
1736 const void *Decoder) {
Alexey Samsonovd37bab62014-09-02 17:49:16 +00001737 int32_t BranchOffset = SignExtend32<21>(Offset) * 4;
Zoran Jovanovic3c8869d2014-05-16 11:03:45 +00001738
Jim Grosbache9119e42015-05-13 18:37:00 +00001739 Inst.addOperand(MCOperand::createImm(BranchOffset));
Zoran Jovanovic3c8869d2014-05-16 11:03:45 +00001740 return MCDisassembler::Success;
1741}
1742
1743static DecodeStatus DecodeBranchTarget26(MCInst &Inst,
1744 unsigned Offset,
1745 uint64_t Address,
1746 const void *Decoder) {
Alexey Samsonovd37bab62014-09-02 17:49:16 +00001747 int32_t BranchOffset = SignExtend32<26>(Offset) * 4;
Zoran Jovanovic3c8869d2014-05-16 11:03:45 +00001748
Jim Grosbache9119e42015-05-13 18:37:00 +00001749 Inst.addOperand(MCOperand::createImm(BranchOffset));
Zoran Jovanovic3c8869d2014-05-16 11:03:45 +00001750 return MCDisassembler::Success;
1751}
1752
Jozef Kolek9761e962015-01-12 12:03:34 +00001753static DecodeStatus DecodeBranchTarget7MM(MCInst &Inst,
1754 unsigned Offset,
1755 uint64_t Address,
1756 const void *Decoder) {
1757 int32_t BranchOffset = SignExtend32<7>(Offset) << 1;
Jim Grosbache9119e42015-05-13 18:37:00 +00001758 Inst.addOperand(MCOperand::createImm(BranchOffset));
Jozef Kolek9761e962015-01-12 12:03:34 +00001759 return MCDisassembler::Success;
1760}
1761
Jozef Kolek5cfebdd2015-01-21 12:39:30 +00001762static DecodeStatus DecodeBranchTarget10MM(MCInst &Inst,
1763 unsigned Offset,
1764 uint64_t Address,
1765 const void *Decoder) {
1766 int32_t BranchOffset = SignExtend32<10>(Offset) << 1;
Jim Grosbache9119e42015-05-13 18:37:00 +00001767 Inst.addOperand(MCOperand::createImm(BranchOffset));
Jozef Kolek5cfebdd2015-01-21 12:39:30 +00001768 return MCDisassembler::Success;
1769}
1770
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +00001771static DecodeStatus DecodeBranchTargetMM(MCInst &Inst,
1772 unsigned Offset,
1773 uint64_t Address,
1774 const void *Decoder) {
Alexey Samsonovd37bab62014-09-02 17:49:16 +00001775 int32_t BranchOffset = SignExtend32<16>(Offset) * 2;
Jim Grosbache9119e42015-05-13 18:37:00 +00001776 Inst.addOperand(MCOperand::createImm(BranchOffset));
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +00001777 return MCDisassembler::Success;
1778}
1779
Zoran Jovanovic507e0842013-10-29 16:38:59 +00001780static DecodeStatus DecodeJumpTargetMM(MCInst &Inst,
1781 unsigned Insn,
1782 uint64_t Address,
1783 const void *Decoder) {
1784 unsigned JumpOffset = fieldFromInstruction(Insn, 0, 26) << 1;
Jim Grosbache9119e42015-05-13 18:37:00 +00001785 Inst.addOperand(MCOperand::createImm(JumpOffset));
Zoran Jovanovic507e0842013-10-29 16:38:59 +00001786 return MCDisassembler::Success;
1787}
Akira Hatanaka71928e62012-04-17 18:03:21 +00001788
Jozef Kolekaa2b9272014-11-27 14:41:44 +00001789static DecodeStatus DecodeAddiur2Simm7(MCInst &Inst,
1790 unsigned Value,
1791 uint64_t Address,
1792 const void *Decoder) {
1793 if (Value == 0)
Jim Grosbache9119e42015-05-13 18:37:00 +00001794 Inst.addOperand(MCOperand::createImm(1));
Jozef Kolekaa2b9272014-11-27 14:41:44 +00001795 else if (Value == 0x7)
Jim Grosbache9119e42015-05-13 18:37:00 +00001796 Inst.addOperand(MCOperand::createImm(-1));
Jozef Kolekaa2b9272014-11-27 14:41:44 +00001797 else
Jim Grosbache9119e42015-05-13 18:37:00 +00001798 Inst.addOperand(MCOperand::createImm(Value << 2));
Jozef Kolekaa2b9272014-11-27 14:41:44 +00001799 return MCDisassembler::Success;
1800}
1801
1802static DecodeStatus DecodeUImm6Lsl2(MCInst &Inst,
1803 unsigned Value,
1804 uint64_t Address,
1805 const void *Decoder) {
Jim Grosbache9119e42015-05-13 18:37:00 +00001806 Inst.addOperand(MCOperand::createImm(Value << 2));
Jozef Kolekaa2b9272014-11-27 14:41:44 +00001807 return MCDisassembler::Success;
1808}
1809
1810static DecodeStatus DecodeLiSimm7(MCInst &Inst,
1811 unsigned Value,
1812 uint64_t Address,
1813 const void *Decoder) {
1814 if (Value == 0x7F)
Jim Grosbache9119e42015-05-13 18:37:00 +00001815 Inst.addOperand(MCOperand::createImm(-1));
Jozef Kolekaa2b9272014-11-27 14:41:44 +00001816 else
Jim Grosbache9119e42015-05-13 18:37:00 +00001817 Inst.addOperand(MCOperand::createImm(Value));
Jozef Kolekaa2b9272014-11-27 14:41:44 +00001818 return MCDisassembler::Success;
1819}
1820
Zoran Jovanovic6b28f092015-09-09 13:55:45 +00001821static DecodeStatus DecodePOOL16BEncodedField(MCInst &Inst,
1822 unsigned Value,
1823 uint64_t Address,
1824 const void *Decoder) {
1825 Inst.addOperand(MCOperand::createImm(Value == 0x0 ? 8 : Value));
1826 return MCDisassembler::Success;
1827}
1828
Jozef Kolekaa2b9272014-11-27 14:41:44 +00001829static DecodeStatus DecodeSimm4(MCInst &Inst,
1830 unsigned Value,
1831 uint64_t Address,
1832 const void *Decoder) {
Jim Grosbache9119e42015-05-13 18:37:00 +00001833 Inst.addOperand(MCOperand::createImm(SignExtend32<4>(Value)));
Jozef Kolekaa2b9272014-11-27 14:41:44 +00001834 return MCDisassembler::Success;
1835}
1836
Akira Hatanaka71928e62012-04-17 18:03:21 +00001837static DecodeStatus DecodeSimm16(MCInst &Inst,
1838 unsigned Insn,
1839 uint64_t Address,
1840 const void *Decoder) {
Jim Grosbache9119e42015-05-13 18:37:00 +00001841 Inst.addOperand(MCOperand::createImm(SignExtend32<16>(Insn)));
Akira Hatanaka71928e62012-04-17 18:03:21 +00001842 return MCDisassembler::Success;
1843}
1844
Matheus Almeida779c5932013-11-18 12:32:49 +00001845static DecodeStatus DecodeLSAImm(MCInst &Inst,
1846 unsigned Insn,
1847 uint64_t Address,
1848 const void *Decoder) {
1849 // We add one to the immediate field as it was encoded as 'imm - 1'.
Jim Grosbache9119e42015-05-13 18:37:00 +00001850 Inst.addOperand(MCOperand::createImm(Insn + 1));
Matheus Almeida779c5932013-11-18 12:32:49 +00001851 return MCDisassembler::Success;
1852}
1853
Akira Hatanaka71928e62012-04-17 18:03:21 +00001854static DecodeStatus DecodeInsSize(MCInst &Inst,
1855 unsigned Insn,
1856 uint64_t Address,
1857 const void *Decoder) {
1858 // First we need to grab the pos(lsb) from MCInst.
1859 int Pos = Inst.getOperand(2).getImm();
1860 int Size = (int) Insn - Pos + 1;
Jim Grosbache9119e42015-05-13 18:37:00 +00001861 Inst.addOperand(MCOperand::createImm(SignExtend32<16>(Size)));
Akira Hatanaka71928e62012-04-17 18:03:21 +00001862 return MCDisassembler::Success;
1863}
1864
1865static DecodeStatus DecodeExtSize(MCInst &Inst,
1866 unsigned Insn,
1867 uint64_t Address,
1868 const void *Decoder) {
1869 int Size = (int) Insn + 1;
Jim Grosbache9119e42015-05-13 18:37:00 +00001870 Inst.addOperand(MCOperand::createImm(SignExtend32<16>(Size)));
Akira Hatanaka71928e62012-04-17 18:03:21 +00001871 return MCDisassembler::Success;
1872}
Daniel Sandersb59e1a42014-05-15 10:45:58 +00001873
1874static DecodeStatus DecodeSimm19Lsl2(MCInst &Inst, unsigned Insn,
1875 uint64_t Address, const void *Decoder) {
Jim Grosbache9119e42015-05-13 18:37:00 +00001876 Inst.addOperand(MCOperand::createImm(SignExtend32<19>(Insn) * 4));
Daniel Sandersb59e1a42014-05-15 10:45:58 +00001877 return MCDisassembler::Success;
1878}
Zoran Jovanovic28551422014-06-09 09:49:51 +00001879
1880static DecodeStatus DecodeSimm18Lsl3(MCInst &Inst, unsigned Insn,
1881 uint64_t Address, const void *Decoder) {
Jim Grosbache9119e42015-05-13 18:37:00 +00001882 Inst.addOperand(MCOperand::createImm(SignExtend32<18>(Insn) * 8));
Zoran Jovanovic28551422014-06-09 09:49:51 +00001883 return MCDisassembler::Success;
1884}
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +00001885
Vladimir Medicb682ddf2014-12-01 11:12:04 +00001886static DecodeStatus DecodeSimm9SP(MCInst &Inst, unsigned Insn,
1887 uint64_t Address, const void *Decoder) {
1888 int32_t DecodedValue;
1889 switch (Insn) {
1890 case 0: DecodedValue = 256; break;
1891 case 1: DecodedValue = 257; break;
1892 case 510: DecodedValue = -258; break;
1893 case 511: DecodedValue = -257; break;
1894 default: DecodedValue = SignExtend32<9>(Insn); break;
1895 }
Jim Grosbache9119e42015-05-13 18:37:00 +00001896 Inst.addOperand(MCOperand::createImm(DecodedValue * 4));
Vladimir Medicb682ddf2014-12-01 11:12:04 +00001897 return MCDisassembler::Success;
1898}
1899
1900static DecodeStatus DecodeANDI16Imm(MCInst &Inst, unsigned Insn,
1901 uint64_t Address, const void *Decoder) {
1902 // Insn must be >= 0, since it is unsigned that condition is always true.
1903 assert(Insn < 16);
1904 int32_t DecodedValues[] = {128, 1, 2, 3, 4, 7, 8, 15, 16, 31, 32, 63, 64,
1905 255, 32768, 65535};
Jim Grosbache9119e42015-05-13 18:37:00 +00001906 Inst.addOperand(MCOperand::createImm(DecodedValues[Insn]));
Vladimir Medicb682ddf2014-12-01 11:12:04 +00001907 return MCDisassembler::Success;
1908}
1909
1910static DecodeStatus DecodeUImm5lsl2(MCInst &Inst, unsigned Insn,
1911 uint64_t Address, const void *Decoder) {
Jim Grosbache9119e42015-05-13 18:37:00 +00001912 Inst.addOperand(MCOperand::createImm(Insn << 2));
Vladimir Medicb682ddf2014-12-01 11:12:04 +00001913 return MCDisassembler::Success;
1914}
1915
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +00001916static DecodeStatus DecodeRegListOperand(MCInst &Inst,
1917 unsigned Insn,
1918 uint64_t Address,
1919 const void *Decoder) {
1920 unsigned Regs[] = {Mips::S0, Mips::S1, Mips::S2, Mips::S3, Mips::S4, Mips::S5,
Zoran Jovanovicdc4b8c22015-09-15 15:21:27 +00001921 Mips::S6, Mips::S7, Mips::FP};
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +00001922 unsigned RegNum;
1923
1924 unsigned RegLst = fieldFromInstruction(Insn, 21, 5);
Daniel Sandersdf19a5e2015-09-18 14:20:54 +00001925
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +00001926 // Empty register lists are not allowed.
1927 if (RegLst == 0)
1928 return MCDisassembler::Fail;
1929
1930 RegNum = RegLst & 0xf;
Daniel Sandersdf19a5e2015-09-18 14:20:54 +00001931
1932 // RegLst values 10-15, and 26-31 are reserved.
1933 if (RegNum > 9)
1934 return MCDisassembler::Fail;
1935
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +00001936 for (unsigned i = 0; i < RegNum; i++)
Jim Grosbache9119e42015-05-13 18:37:00 +00001937 Inst.addOperand(MCOperand::createReg(Regs[i]));
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +00001938
1939 if (RegLst & 0x10)
Jim Grosbache9119e42015-05-13 18:37:00 +00001940 Inst.addOperand(MCOperand::createReg(Mips::RA));
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +00001941
1942 return MCDisassembler::Success;
1943}
Zoran Jovanovicf9a02502014-11-27 18:28:59 +00001944
1945static DecodeStatus DecodeRegListOperand16(MCInst &Inst, unsigned Insn,
1946 uint64_t Address,
1947 const void *Decoder) {
1948 unsigned Regs[] = {Mips::S0, Mips::S1, Mips::S2, Mips::S3};
Zoran Jovanovicf9a02502014-11-27 18:28:59 +00001949 unsigned RegLst = fieldFromInstruction(Insn, 4, 2);
Jozef Kolekd68d424a2015-02-10 12:41:13 +00001950 unsigned RegNum = RegLst & 0x3;
Zoran Jovanovicf9a02502014-11-27 18:28:59 +00001951
Jozef Kolekd68d424a2015-02-10 12:41:13 +00001952 for (unsigned i = 0; i <= RegNum; i++)
Jim Grosbache9119e42015-05-13 18:37:00 +00001953 Inst.addOperand(MCOperand::createReg(Regs[i]));
Zoran Jovanovicf9a02502014-11-27 18:28:59 +00001954
Jim Grosbache9119e42015-05-13 18:37:00 +00001955 Inst.addOperand(MCOperand::createReg(Mips::RA));
Zoran Jovanovicf9a02502014-11-27 18:28:59 +00001956
1957 return MCDisassembler::Success;
1958}
Jozef Kolek2c6d7322015-01-21 12:10:11 +00001959
Zoran Jovanovic41688672015-02-10 16:36:20 +00001960static DecodeStatus DecodeMovePRegPair(MCInst &Inst, unsigned Insn,
1961 uint64_t Address, const void *Decoder) {
1962
1963 unsigned RegPair = fieldFromInstruction(Insn, 7, 3);
1964
1965 switch (RegPair) {
1966 default:
1967 return MCDisassembler::Fail;
1968 case 0:
Jim Grosbache9119e42015-05-13 18:37:00 +00001969 Inst.addOperand(MCOperand::createReg(Mips::A1));
1970 Inst.addOperand(MCOperand::createReg(Mips::A2));
Zoran Jovanovic41688672015-02-10 16:36:20 +00001971 break;
1972 case 1:
Jim Grosbache9119e42015-05-13 18:37:00 +00001973 Inst.addOperand(MCOperand::createReg(Mips::A1));
1974 Inst.addOperand(MCOperand::createReg(Mips::A3));
Zoran Jovanovic41688672015-02-10 16:36:20 +00001975 break;
1976 case 2:
Jim Grosbache9119e42015-05-13 18:37:00 +00001977 Inst.addOperand(MCOperand::createReg(Mips::A2));
1978 Inst.addOperand(MCOperand::createReg(Mips::A3));
Zoran Jovanovic41688672015-02-10 16:36:20 +00001979 break;
1980 case 3:
Jim Grosbache9119e42015-05-13 18:37:00 +00001981 Inst.addOperand(MCOperand::createReg(Mips::A0));
1982 Inst.addOperand(MCOperand::createReg(Mips::S5));
Zoran Jovanovic41688672015-02-10 16:36:20 +00001983 break;
1984 case 4:
Jim Grosbache9119e42015-05-13 18:37:00 +00001985 Inst.addOperand(MCOperand::createReg(Mips::A0));
1986 Inst.addOperand(MCOperand::createReg(Mips::S6));
Zoran Jovanovic41688672015-02-10 16:36:20 +00001987 break;
1988 case 5:
Jim Grosbache9119e42015-05-13 18:37:00 +00001989 Inst.addOperand(MCOperand::createReg(Mips::A0));
1990 Inst.addOperand(MCOperand::createReg(Mips::A1));
Zoran Jovanovic41688672015-02-10 16:36:20 +00001991 break;
1992 case 6:
Jim Grosbache9119e42015-05-13 18:37:00 +00001993 Inst.addOperand(MCOperand::createReg(Mips::A0));
1994 Inst.addOperand(MCOperand::createReg(Mips::A2));
Zoran Jovanovic41688672015-02-10 16:36:20 +00001995 break;
1996 case 7:
Jim Grosbache9119e42015-05-13 18:37:00 +00001997 Inst.addOperand(MCOperand::createReg(Mips::A0));
1998 Inst.addOperand(MCOperand::createReg(Mips::A3));
Zoran Jovanovic41688672015-02-10 16:36:20 +00001999 break;
2000 }
2001
2002 return MCDisassembler::Success;
2003}
2004
Jozef Kolek2c6d7322015-01-21 12:10:11 +00002005static DecodeStatus DecodeSimm23Lsl2(MCInst &Inst, unsigned Insn,
2006 uint64_t Address, const void *Decoder) {
Justin Bogner6499b5f2015-06-23 07:28:57 +00002007 Inst.addOperand(MCOperand::createImm(SignExtend32<25>(Insn << 2)));
Jozef Kolek2c6d7322015-01-21 12:10:11 +00002008 return MCDisassembler::Success;
2009}