blob: 038c6f37a31ee7e76192e92fb390ad4d0bde7b1d [file] [log] [blame]
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +00001//===- AArch64InstructionSelector.cpp ----------------------------*- C++ -*-==//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +00006//
7//===----------------------------------------------------------------------===//
8/// \file
9/// This file implements the targeting of the InstructionSelector class for
10/// AArch64.
11/// \todo This should be generated by TableGen.
12//===----------------------------------------------------------------------===//
13
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +000014#include "AArch64InstrInfo.h"
Tim Northovere9600d82017-02-08 17:57:27 +000015#include "AArch64MachineFunctionInfo.h"
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +000016#include "AArch64RegisterBankInfo.h"
17#include "AArch64RegisterInfo.h"
18#include "AArch64Subtarget.h"
Tim Northoverbdf16242016-10-10 21:50:00 +000019#include "AArch64TargetMachine.h"
Tim Northover9ac0eba2016-11-08 00:45:29 +000020#include "MCTargetDesc/AArch64AddressingModes.h"
Amara Emerson2ff22982019-03-14 22:48:15 +000021#include "llvm/ADT/Optional.h"
Daniel Sanders0b5293f2017-04-06 09:49:34 +000022#include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
David Blaikie62651302017-10-26 23:39:54 +000023#include "llvm/CodeGen/GlobalISel/InstructionSelectorImpl.h"
Amara Emerson1e8c1642018-07-31 00:09:02 +000024#include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h"
Amara Emerson761ca2e2019-03-19 21:43:05 +000025#include "llvm/CodeGen/GlobalISel/MIPatternMatch.h"
Aditya Nandakumar75ad9cc2017-04-19 20:48:50 +000026#include "llvm/CodeGen/GlobalISel/Utils.h"
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +000027#include "llvm/CodeGen/MachineBasicBlock.h"
Amara Emerson1abe05c2019-02-21 20:20:16 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +000029#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstr.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Daniel Sanders0b5293f2017-04-06 09:49:34 +000032#include "llvm/CodeGen/MachineOperand.h"
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
34#include "llvm/IR/Type.h"
35#include "llvm/Support/Debug.h"
36#include "llvm/Support/raw_ostream.h"
37
38#define DEBUG_TYPE "aarch64-isel"
39
40using namespace llvm;
41
Daniel Sanders0b5293f2017-04-06 09:49:34 +000042namespace {
43
Daniel Sanderse7b0d662017-04-21 15:59:56 +000044#define GET_GLOBALISEL_PREDICATE_BITSET
45#include "AArch64GenGlobalISel.inc"
46#undef GET_GLOBALISEL_PREDICATE_BITSET
47
Daniel Sanders0b5293f2017-04-06 09:49:34 +000048class AArch64InstructionSelector : public InstructionSelector {
49public:
50 AArch64InstructionSelector(const AArch64TargetMachine &TM,
51 const AArch64Subtarget &STI,
52 const AArch64RegisterBankInfo &RBI);
53
Daniel Sandersf76f3152017-11-16 00:46:35 +000054 bool select(MachineInstr &I, CodeGenCoverage &CoverageInfo) const override;
David Blaikie62651302017-10-26 23:39:54 +000055 static const char *getName() { return DEBUG_TYPE; }
Daniel Sanders0b5293f2017-04-06 09:49:34 +000056
57private:
58 /// tblgen-erated 'select' implementation, used as the initial selector for
59 /// the patterns that don't require complex C++.
Daniel Sandersf76f3152017-11-16 00:46:35 +000060 bool selectImpl(MachineInstr &I, CodeGenCoverage &CoverageInfo) const;
Daniel Sanders0b5293f2017-04-06 09:49:34 +000061
Amara Emersoncac11512019-07-03 01:49:06 +000062 // A lowering phase that runs before any selection attempts.
63
64 void preISelLower(MachineInstr &I) const;
65
66 // An early selection function that runs before the selectImpl() call.
67 bool earlySelect(MachineInstr &I) const;
68
69 bool earlySelectSHL(MachineInstr &I, MachineRegisterInfo &MRI) const;
Jessica Paquette7a1dcc52019-07-18 21:50:11 +000070 bool earlySelectLoad(MachineInstr &I, MachineRegisterInfo &MRI) const;
Amara Emersoncac11512019-07-03 01:49:06 +000071
Jessica Paquette41affad2019-07-20 01:55:35 +000072 /// Eliminate same-sized cross-bank copies into stores before selectImpl().
73 void contractCrossBankCopyIntoStore(MachineInstr &I,
74 MachineRegisterInfo &MRI) const;
75
Daniel Sanders0b5293f2017-04-06 09:49:34 +000076 bool selectVaStartAAPCS(MachineInstr &I, MachineFunction &MF,
77 MachineRegisterInfo &MRI) const;
78 bool selectVaStartDarwin(MachineInstr &I, MachineFunction &MF,
79 MachineRegisterInfo &MRI) const;
80
81 bool selectCompareBranch(MachineInstr &I, MachineFunction &MF,
82 MachineRegisterInfo &MRI) const;
83
Amara Emerson9bf092d2019-04-09 21:22:43 +000084 bool selectVectorASHR(MachineInstr &I, MachineRegisterInfo &MRI) const;
85 bool selectVectorSHL(MachineInstr &I, MachineRegisterInfo &MRI) const;
86
Amara Emerson5ec14602018-12-10 18:44:58 +000087 // Helper to generate an equivalent of scalar_to_vector into a new register,
88 // returned via 'Dst'.
Amara Emerson8acb0d92019-03-04 19:16:00 +000089 MachineInstr *emitScalarToVector(unsigned EltSize,
Amara Emerson6bcfa1c2019-02-25 18:52:54 +000090 const TargetRegisterClass *DstRC,
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +000091 Register Scalar,
Amara Emerson6bcfa1c2019-02-25 18:52:54 +000092 MachineIRBuilder &MIRBuilder) const;
Jessica Paquette16d67a32019-03-13 23:22:23 +000093
94 /// Emit a lane insert into \p DstReg, or a new vector register if None is
95 /// provided.
96 ///
97 /// The lane inserted into is defined by \p LaneIdx. The vector source
98 /// register is given by \p SrcReg. The register containing the element is
99 /// given by \p EltReg.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000100 MachineInstr *emitLaneInsert(Optional<Register> DstReg, Register SrcReg,
101 Register EltReg, unsigned LaneIdx,
Jessica Paquette16d67a32019-03-13 23:22:23 +0000102 const RegisterBank &RB,
103 MachineIRBuilder &MIRBuilder) const;
Jessica Paquette5aff1f42019-03-14 18:01:30 +0000104 bool selectInsertElt(MachineInstr &I, MachineRegisterInfo &MRI) const;
Amara Emerson5ec14602018-12-10 18:44:58 +0000105 bool selectBuildVector(MachineInstr &I, MachineRegisterInfo &MRI) const;
Amara Emerson8cb186c2018-12-20 01:11:04 +0000106 bool selectMergeValues(MachineInstr &I, MachineRegisterInfo &MRI) const;
Jessica Paquette245047d2019-01-24 22:00:41 +0000107 bool selectUnmergeValues(MachineInstr &I, MachineRegisterInfo &MRI) const;
Amara Emerson5ec14602018-12-10 18:44:58 +0000108
Amara Emerson1abe05c2019-02-21 20:20:16 +0000109 void collectShuffleMaskIndices(MachineInstr &I, MachineRegisterInfo &MRI,
Amara Emerson2806fd02019-04-12 21:31:21 +0000110 SmallVectorImpl<Optional<int>> &Idxs) const;
Amara Emerson1abe05c2019-02-21 20:20:16 +0000111 bool selectShuffleVector(MachineInstr &I, MachineRegisterInfo &MRI) const;
Jessica Paquette607774c2019-03-11 22:18:01 +0000112 bool selectExtractElt(MachineInstr &I, MachineRegisterInfo &MRI) const;
Amara Emerson2ff22982019-03-14 22:48:15 +0000113 bool selectConcatVectors(MachineInstr &I, MachineRegisterInfo &MRI) const;
Amara Emersond61b89b2019-03-14 22:48:18 +0000114 bool selectSplitVectorUnmerge(MachineInstr &I,
115 MachineRegisterInfo &MRI) const;
Jessica Paquette22c62152019-04-02 19:57:26 +0000116 bool selectIntrinsicWithSideEffects(MachineInstr &I,
117 MachineRegisterInfo &MRI) const;
Jessica Paquette7f6fe7c2019-04-29 20:58:17 +0000118 bool selectIntrinsic(MachineInstr &I, MachineRegisterInfo &MRI) const;
Amara Emerson9bf092d2019-04-09 21:22:43 +0000119 bool selectVectorICmp(MachineInstr &I, MachineRegisterInfo &MRI) const;
Jessica Paquette991cb392019-04-23 20:46:19 +0000120 bool selectIntrinsicTrunc(MachineInstr &I, MachineRegisterInfo &MRI) const;
Jessica Paquette4fe75742019-04-23 23:03:03 +0000121 bool selectIntrinsicRound(MachineInstr &I, MachineRegisterInfo &MRI) const;
Amara Emerson6e71b342019-06-21 18:10:41 +0000122 bool selectJumpTable(MachineInstr &I, MachineRegisterInfo &MRI) const;
123 bool selectBrJT(MachineInstr &I, MachineRegisterInfo &MRI) const;
124
Amara Emerson1abe05c2019-02-21 20:20:16 +0000125 unsigned emitConstantPoolEntry(Constant *CPVal, MachineFunction &MF) const;
126 MachineInstr *emitLoadFromConstantPool(Constant *CPVal,
127 MachineIRBuilder &MIRBuilder) const;
Amara Emerson2ff22982019-03-14 22:48:15 +0000128
129 // Emit a vector concat operation.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000130 MachineInstr *emitVectorConcat(Optional<Register> Dst, Register Op1,
131 Register Op2,
Amara Emerson8acb0d92019-03-04 19:16:00 +0000132 MachineIRBuilder &MIRBuilder) const;
Jessica Paquette99316042019-07-02 19:44:16 +0000133 MachineInstr *emitIntegerCompare(MachineOperand &LHS, MachineOperand &RHS,
134 MachineOperand &Predicate,
135 MachineIRBuilder &MIRBuilder) const;
136 MachineInstr *emitCMN(MachineOperand &LHS, MachineOperand &RHS,
137 MachineIRBuilder &MIRBuilder) const;
Jessica Paquette55d19242019-07-08 22:58:36 +0000138 MachineInstr *emitTST(const Register &LHS, const Register &RHS,
139 MachineIRBuilder &MIRBuilder) const;
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000140 MachineInstr *emitExtractVectorElt(Optional<Register> DstReg,
Amara Emersond61b89b2019-03-14 22:48:18 +0000141 const RegisterBank &DstRB, LLT ScalarTy,
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000142 Register VecReg, unsigned LaneIdx,
Amara Emersond61b89b2019-03-14 22:48:18 +0000143 MachineIRBuilder &MIRBuilder) const;
Amara Emerson1abe05c2019-02-21 20:20:16 +0000144
Jessica Paquettea3843fe2019-05-01 22:39:43 +0000145 /// Helper function for selecting G_FCONSTANT. If the G_FCONSTANT can be
146 /// materialized using a FMOV instruction, then update MI and return it.
147 /// Otherwise, do nothing and return a nullptr.
148 MachineInstr *emitFMovForFConstant(MachineInstr &MI,
149 MachineRegisterInfo &MRI) const;
150
Jessica Paquette49537bb2019-06-17 18:40:06 +0000151 /// Emit a CSet for a compare.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000152 MachineInstr *emitCSetForICMP(Register DefReg, unsigned Pred,
Jessica Paquette49537bb2019-06-17 18:40:06 +0000153 MachineIRBuilder &MIRBuilder) const;
154
Amara Emersoncac11512019-07-03 01:49:06 +0000155 // Equivalent to the i32shift_a and friends from AArch64InstrInfo.td.
156 // We use these manually instead of using the importer since it doesn't
157 // support SDNodeXForm.
158 ComplexRendererFns selectShiftA_32(const MachineOperand &Root) const;
159 ComplexRendererFns selectShiftB_32(const MachineOperand &Root) const;
160 ComplexRendererFns selectShiftA_64(const MachineOperand &Root) const;
161 ComplexRendererFns selectShiftB_64(const MachineOperand &Root) const;
162
Daniel Sanders1e4569f2017-10-20 20:55:29 +0000163 ComplexRendererFns selectArithImmed(MachineOperand &Root) const;
Daniel Sanders0b5293f2017-04-06 09:49:34 +0000164
Daniel Sanders1e4569f2017-10-20 20:55:29 +0000165 ComplexRendererFns selectAddrModeUnscaled(MachineOperand &Root,
166 unsigned Size) const;
Daniel Sandersea8711b2017-10-16 03:36:29 +0000167
Daniel Sanders1e4569f2017-10-20 20:55:29 +0000168 ComplexRendererFns selectAddrModeUnscaled8(MachineOperand &Root) const {
Daniel Sandersea8711b2017-10-16 03:36:29 +0000169 return selectAddrModeUnscaled(Root, 1);
170 }
Daniel Sanders1e4569f2017-10-20 20:55:29 +0000171 ComplexRendererFns selectAddrModeUnscaled16(MachineOperand &Root) const {
Daniel Sandersea8711b2017-10-16 03:36:29 +0000172 return selectAddrModeUnscaled(Root, 2);
173 }
Daniel Sanders1e4569f2017-10-20 20:55:29 +0000174 ComplexRendererFns selectAddrModeUnscaled32(MachineOperand &Root) const {
Daniel Sandersea8711b2017-10-16 03:36:29 +0000175 return selectAddrModeUnscaled(Root, 4);
176 }
Daniel Sanders1e4569f2017-10-20 20:55:29 +0000177 ComplexRendererFns selectAddrModeUnscaled64(MachineOperand &Root) const {
Daniel Sandersea8711b2017-10-16 03:36:29 +0000178 return selectAddrModeUnscaled(Root, 8);
179 }
Daniel Sanders1e4569f2017-10-20 20:55:29 +0000180 ComplexRendererFns selectAddrModeUnscaled128(MachineOperand &Root) const {
Daniel Sandersea8711b2017-10-16 03:36:29 +0000181 return selectAddrModeUnscaled(Root, 16);
182 }
183
Daniel Sanders1e4569f2017-10-20 20:55:29 +0000184 ComplexRendererFns selectAddrModeIndexed(MachineOperand &Root,
185 unsigned Size) const;
Daniel Sandersea8711b2017-10-16 03:36:29 +0000186 template <int Width>
Daniel Sanders1e4569f2017-10-20 20:55:29 +0000187 ComplexRendererFns selectAddrModeIndexed(MachineOperand &Root) const {
Daniel Sandersea8711b2017-10-16 03:36:29 +0000188 return selectAddrModeIndexed(Root, Width / 8);
189 }
Jessica Paquette7a1dcc52019-07-18 21:50:11 +0000190 ComplexRendererFns selectAddrModeRegisterOffset(MachineOperand &Root) const;
Daniel Sandersea8711b2017-10-16 03:36:29 +0000191
Volkan Kelesf7f25682018-01-16 18:44:05 +0000192 void renderTruncImm(MachineInstrBuilder &MIB, const MachineInstr &MI) const;
193
Amara Emerson1e8c1642018-07-31 00:09:02 +0000194 // Materialize a GlobalValue or BlockAddress using a movz+movk sequence.
195 void materializeLargeCMVal(MachineInstr &I, const Value *V,
196 unsigned char OpFlags) const;
197
Amara Emerson761ca2e2019-03-19 21:43:05 +0000198 // Optimization methods.
Amara Emerson761ca2e2019-03-19 21:43:05 +0000199 bool tryOptVectorShuffle(MachineInstr &I) const;
200 bool tryOptVectorDup(MachineInstr &MI) const;
Amara Emersonc37ff0d2019-06-05 23:46:16 +0000201 bool tryOptSelect(MachineInstr &MI) const;
Jessica Paquette55d19242019-07-08 22:58:36 +0000202 MachineInstr *tryFoldIntegerCompare(MachineOperand &LHS, MachineOperand &RHS,
203 MachineOperand &Predicate,
204 MachineIRBuilder &MIRBuilder) const;
Amara Emerson761ca2e2019-03-19 21:43:05 +0000205
Daniel Sanders0b5293f2017-04-06 09:49:34 +0000206 const AArch64TargetMachine &TM;
207 const AArch64Subtarget &STI;
208 const AArch64InstrInfo &TII;
209 const AArch64RegisterInfo &TRI;
210 const AArch64RegisterBankInfo &RBI;
Daniel Sanderse7b0d662017-04-21 15:59:56 +0000211
Daniel Sanderse9fdba32017-04-29 17:30:09 +0000212#define GET_GLOBALISEL_PREDICATES_DECL
213#include "AArch64GenGlobalISel.inc"
214#undef GET_GLOBALISEL_PREDICATES_DECL
Daniel Sanders0b5293f2017-04-06 09:49:34 +0000215
216// We declare the temporaries used by selectImpl() in the class to minimize the
217// cost of constructing placeholder values.
218#define GET_GLOBALISEL_TEMPORARIES_DECL
219#include "AArch64GenGlobalISel.inc"
220#undef GET_GLOBALISEL_TEMPORARIES_DECL
221};
222
223} // end anonymous namespace
224
Daniel Sanders8a4bae92017-03-14 21:32:08 +0000225#define GET_GLOBALISEL_IMPL
Ahmed Bougacha36f70352016-12-21 23:26:20 +0000226#include "AArch64GenGlobalISel.inc"
Daniel Sanders8a4bae92017-03-14 21:32:08 +0000227#undef GET_GLOBALISEL_IMPL
Ahmed Bougacha36f70352016-12-21 23:26:20 +0000228
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000229AArch64InstructionSelector::AArch64InstructionSelector(
Tim Northoverbdf16242016-10-10 21:50:00 +0000230 const AArch64TargetMachine &TM, const AArch64Subtarget &STI,
231 const AArch64RegisterBankInfo &RBI)
Daniel Sanders8a4bae92017-03-14 21:32:08 +0000232 : InstructionSelector(), TM(TM), STI(STI), TII(*STI.getInstrInfo()),
Daniel Sanderse9fdba32017-04-29 17:30:09 +0000233 TRI(*STI.getRegisterInfo()), RBI(RBI),
234#define GET_GLOBALISEL_PREDICATES_INIT
235#include "AArch64GenGlobalISel.inc"
236#undef GET_GLOBALISEL_PREDICATES_INIT
Daniel Sanders8a4bae92017-03-14 21:32:08 +0000237#define GET_GLOBALISEL_TEMPORARIES_INIT
238#include "AArch64GenGlobalISel.inc"
239#undef GET_GLOBALISEL_TEMPORARIES_INIT
240{
241}
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000242
Tim Northoverfb8d9892016-10-12 22:49:15 +0000243// FIXME: This should be target-independent, inferred from the types declared
244// for each class in the bank.
245static const TargetRegisterClass *
246getRegClassForTypeOnBank(LLT Ty, const RegisterBank &RB,
Amara Emerson3838ed02018-02-02 18:03:30 +0000247 const RegisterBankInfo &RBI,
248 bool GetAllRegSet = false) {
Tim Northoverfb8d9892016-10-12 22:49:15 +0000249 if (RB.getID() == AArch64::GPRRegBankID) {
250 if (Ty.getSizeInBits() <= 32)
Amara Emerson3838ed02018-02-02 18:03:30 +0000251 return GetAllRegSet ? &AArch64::GPR32allRegClass
252 : &AArch64::GPR32RegClass;
Tim Northoverfb8d9892016-10-12 22:49:15 +0000253 if (Ty.getSizeInBits() == 64)
Amara Emerson3838ed02018-02-02 18:03:30 +0000254 return GetAllRegSet ? &AArch64::GPR64allRegClass
255 : &AArch64::GPR64RegClass;
Tim Northoverfb8d9892016-10-12 22:49:15 +0000256 return nullptr;
257 }
258
259 if (RB.getID() == AArch64::FPRRegBankID) {
Amara Emerson3838ed02018-02-02 18:03:30 +0000260 if (Ty.getSizeInBits() <= 16)
261 return &AArch64::FPR16RegClass;
Tim Northoverfb8d9892016-10-12 22:49:15 +0000262 if (Ty.getSizeInBits() == 32)
263 return &AArch64::FPR32RegClass;
264 if (Ty.getSizeInBits() == 64)
265 return &AArch64::FPR64RegClass;
266 if (Ty.getSizeInBits() == 128)
267 return &AArch64::FPR128RegClass;
268 return nullptr;
269 }
270
271 return nullptr;
272}
273
Jessica Paquette245047d2019-01-24 22:00:41 +0000274/// Given a register bank, and size in bits, return the smallest register class
275/// that can represent that combination.
Benjamin Kramer711950c2019-02-11 15:16:21 +0000276static const TargetRegisterClass *
277getMinClassForRegBank(const RegisterBank &RB, unsigned SizeInBits,
278 bool GetAllRegSet = false) {
Jessica Paquette245047d2019-01-24 22:00:41 +0000279 unsigned RegBankID = RB.getID();
280
281 if (RegBankID == AArch64::GPRRegBankID) {
282 if (SizeInBits <= 32)
283 return GetAllRegSet ? &AArch64::GPR32allRegClass
284 : &AArch64::GPR32RegClass;
285 if (SizeInBits == 64)
286 return GetAllRegSet ? &AArch64::GPR64allRegClass
287 : &AArch64::GPR64RegClass;
288 }
289
290 if (RegBankID == AArch64::FPRRegBankID) {
291 switch (SizeInBits) {
292 default:
293 return nullptr;
294 case 8:
295 return &AArch64::FPR8RegClass;
296 case 16:
297 return &AArch64::FPR16RegClass;
298 case 32:
299 return &AArch64::FPR32RegClass;
300 case 64:
301 return &AArch64::FPR64RegClass;
302 case 128:
303 return &AArch64::FPR128RegClass;
304 }
305 }
306
307 return nullptr;
308}
309
310/// Returns the correct subregister to use for a given register class.
311static bool getSubRegForClass(const TargetRegisterClass *RC,
312 const TargetRegisterInfo &TRI, unsigned &SubReg) {
313 switch (TRI.getRegSizeInBits(*RC)) {
314 case 8:
315 SubReg = AArch64::bsub;
316 break;
317 case 16:
318 SubReg = AArch64::hsub;
319 break;
320 case 32:
321 if (RC == &AArch64::GPR32RegClass)
322 SubReg = AArch64::sub_32;
323 else
324 SubReg = AArch64::ssub;
325 break;
326 case 64:
327 SubReg = AArch64::dsub;
328 break;
329 default:
330 LLVM_DEBUG(
331 dbgs() << "Couldn't find appropriate subregister for register class.");
332 return false;
333 }
334
335 return true;
336}
337
Ahmed Bougacha59e160a2016-08-16 14:37:40 +0000338/// Check whether \p I is a currently unsupported binary operation:
339/// - it has an unsized type
340/// - an operand is not a vreg
341/// - all operands are not in the same bank
342/// These are checks that should someday live in the verifier, but right now,
343/// these are mostly limitations of the aarch64 selector.
344static bool unsupportedBinOp(const MachineInstr &I,
345 const AArch64RegisterBankInfo &RBI,
346 const MachineRegisterInfo &MRI,
347 const AArch64RegisterInfo &TRI) {
Tim Northover0f140c72016-09-09 11:46:34 +0000348 LLT Ty = MRI.getType(I.getOperand(0).getReg());
Tim Northover32a078a2016-09-15 10:09:59 +0000349 if (!Ty.isValid()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000350 LLVM_DEBUG(dbgs() << "Generic binop register should be typed\n");
Ahmed Bougacha59e160a2016-08-16 14:37:40 +0000351 return true;
352 }
353
354 const RegisterBank *PrevOpBank = nullptr;
355 for (auto &MO : I.operands()) {
356 // FIXME: Support non-register operands.
357 if (!MO.isReg()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000358 LLVM_DEBUG(dbgs() << "Generic inst non-reg operands are unsupported\n");
Ahmed Bougacha59e160a2016-08-16 14:37:40 +0000359 return true;
360 }
361
362 // FIXME: Can generic operations have physical registers operands? If
363 // so, this will need to be taught about that, and we'll need to get the
364 // bank out of the minimal class for the register.
365 // Either way, this needs to be documented (and possibly verified).
366 if (!TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000367 LLVM_DEBUG(dbgs() << "Generic inst has physical register operand\n");
Ahmed Bougacha59e160a2016-08-16 14:37:40 +0000368 return true;
369 }
370
371 const RegisterBank *OpBank = RBI.getRegBank(MO.getReg(), MRI, TRI);
372 if (!OpBank) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000373 LLVM_DEBUG(dbgs() << "Generic register has no bank or class\n");
Ahmed Bougacha59e160a2016-08-16 14:37:40 +0000374 return true;
375 }
376
377 if (PrevOpBank && OpBank != PrevOpBank) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000378 LLVM_DEBUG(dbgs() << "Generic inst operands have different banks\n");
Ahmed Bougacha59e160a2016-08-16 14:37:40 +0000379 return true;
380 }
381 PrevOpBank = OpBank;
382 }
383 return false;
384}
385
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000386/// Select the AArch64 opcode for the basic binary operation \p GenericOpc
Ahmed Bougachacfb384d2017-01-23 21:10:05 +0000387/// (such as G_OR or G_SDIV), appropriate for the register bank \p RegBankID
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000388/// and of size \p OpSize.
389/// \returns \p GenericOpc if the combination is unsupported.
390static unsigned selectBinaryOp(unsigned GenericOpc, unsigned RegBankID,
391 unsigned OpSize) {
392 switch (RegBankID) {
393 case AArch64::GPRRegBankID:
Ahmed Bougacha05a5f7d2017-01-25 02:41:38 +0000394 if (OpSize == 32) {
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000395 switch (GenericOpc) {
Ahmed Bougacha2ac5bf92016-08-16 14:02:47 +0000396 case TargetOpcode::G_SHL:
397 return AArch64::LSLVWr;
398 case TargetOpcode::G_LSHR:
399 return AArch64::LSRVWr;
400 case TargetOpcode::G_ASHR:
401 return AArch64::ASRVWr;
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000402 default:
403 return GenericOpc;
404 }
Tim Northover55782222016-10-18 20:03:48 +0000405 } else if (OpSize == 64) {
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000406 switch (GenericOpc) {
Tim Northover2fda4b02016-10-10 21:49:49 +0000407 case TargetOpcode::G_GEP:
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000408 return AArch64::ADDXrr;
Ahmed Bougacha2ac5bf92016-08-16 14:02:47 +0000409 case TargetOpcode::G_SHL:
410 return AArch64::LSLVXr;
411 case TargetOpcode::G_LSHR:
412 return AArch64::LSRVXr;
413 case TargetOpcode::G_ASHR:
414 return AArch64::ASRVXr;
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000415 default:
416 return GenericOpc;
417 }
418 }
Simon Pilgrim9e901522017-07-08 19:28:24 +0000419 break;
Ahmed Bougacha33e19fe2016-08-18 16:05:11 +0000420 case AArch64::FPRRegBankID:
421 switch (OpSize) {
422 case 32:
423 switch (GenericOpc) {
424 case TargetOpcode::G_FADD:
425 return AArch64::FADDSrr;
426 case TargetOpcode::G_FSUB:
427 return AArch64::FSUBSrr;
428 case TargetOpcode::G_FMUL:
429 return AArch64::FMULSrr;
430 case TargetOpcode::G_FDIV:
431 return AArch64::FDIVSrr;
432 default:
433 return GenericOpc;
434 }
435 case 64:
436 switch (GenericOpc) {
437 case TargetOpcode::G_FADD:
438 return AArch64::FADDDrr;
439 case TargetOpcode::G_FSUB:
440 return AArch64::FSUBDrr;
441 case TargetOpcode::G_FMUL:
442 return AArch64::FMULDrr;
443 case TargetOpcode::G_FDIV:
444 return AArch64::FDIVDrr;
Quentin Colombet0e531272016-10-11 00:21:11 +0000445 case TargetOpcode::G_OR:
446 return AArch64::ORRv8i8;
Ahmed Bougacha33e19fe2016-08-18 16:05:11 +0000447 default:
448 return GenericOpc;
449 }
450 }
Simon Pilgrim9e901522017-07-08 19:28:24 +0000451 break;
452 }
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000453 return GenericOpc;
454}
455
Ahmed Bougacha7adfac52016-07-29 16:56:16 +0000456/// Select the AArch64 opcode for the G_LOAD or G_STORE operation \p GenericOpc,
457/// appropriate for the (value) register bank \p RegBankID and of memory access
458/// size \p OpSize. This returns the variant with the base+unsigned-immediate
459/// addressing mode (e.g., LDRXui).
460/// \returns \p GenericOpc if the combination is unsupported.
461static unsigned selectLoadStoreUIOp(unsigned GenericOpc, unsigned RegBankID,
462 unsigned OpSize) {
463 const bool isStore = GenericOpc == TargetOpcode::G_STORE;
464 switch (RegBankID) {
465 case AArch64::GPRRegBankID:
466 switch (OpSize) {
Tim Northover020d1042016-10-17 18:36:53 +0000467 case 8:
468 return isStore ? AArch64::STRBBui : AArch64::LDRBBui;
469 case 16:
470 return isStore ? AArch64::STRHHui : AArch64::LDRHHui;
Ahmed Bougacha7adfac52016-07-29 16:56:16 +0000471 case 32:
472 return isStore ? AArch64::STRWui : AArch64::LDRWui;
473 case 64:
474 return isStore ? AArch64::STRXui : AArch64::LDRXui;
475 }
Simon Pilgrim9e901522017-07-08 19:28:24 +0000476 break;
Quentin Colombetd2623f8e2016-10-11 00:21:14 +0000477 case AArch64::FPRRegBankID:
478 switch (OpSize) {
Tim Northover020d1042016-10-17 18:36:53 +0000479 case 8:
480 return isStore ? AArch64::STRBui : AArch64::LDRBui;
481 case 16:
482 return isStore ? AArch64::STRHui : AArch64::LDRHui;
Quentin Colombetd2623f8e2016-10-11 00:21:14 +0000483 case 32:
484 return isStore ? AArch64::STRSui : AArch64::LDRSui;
485 case 64:
486 return isStore ? AArch64::STRDui : AArch64::LDRDui;
487 }
Simon Pilgrim9e901522017-07-08 19:28:24 +0000488 break;
489 }
Ahmed Bougacha7adfac52016-07-29 16:56:16 +0000490 return GenericOpc;
491}
492
Benjamin Kramer1411ecf2019-01-24 23:39:47 +0000493#ifndef NDEBUG
Jessica Paquette245047d2019-01-24 22:00:41 +0000494/// Helper function that verifies that we have a valid copy at the end of
495/// selectCopy. Verifies that the source and dest have the expected sizes and
496/// then returns true.
497static bool isValidCopy(const MachineInstr &I, const RegisterBank &DstBank,
498 const MachineRegisterInfo &MRI,
499 const TargetRegisterInfo &TRI,
500 const RegisterBankInfo &RBI) {
501 const unsigned DstReg = I.getOperand(0).getReg();
502 const unsigned SrcReg = I.getOperand(1).getReg();
503 const unsigned DstSize = RBI.getSizeInBits(DstReg, MRI, TRI);
504 const unsigned SrcSize = RBI.getSizeInBits(SrcReg, MRI, TRI);
Amara Emersondb211892018-02-20 05:11:57 +0000505
Jessica Paquette245047d2019-01-24 22:00:41 +0000506 // Make sure the size of the source and dest line up.
507 assert(
508 (DstSize == SrcSize ||
509 // Copies are a mean to setup initial types, the number of
510 // bits may not exactly match.
511 (TargetRegisterInfo::isPhysicalRegister(SrcReg) && DstSize <= SrcSize) ||
512 // Copies are a mean to copy bits around, as long as we are
513 // on the same register class, that's fine. Otherwise, that
514 // means we need some SUBREG_TO_REG or AND & co.
515 (((DstSize + 31) / 32 == (SrcSize + 31) / 32) && DstSize > SrcSize)) &&
516 "Copy with different width?!");
517
518 // Check the size of the destination.
519 assert((DstSize <= 64 || DstBank.getID() == AArch64::FPRRegBankID) &&
520 "GPRs cannot get more than 64-bit width values");
521
522 return true;
523}
Benjamin Kramer1411ecf2019-01-24 23:39:47 +0000524#endif
Jessica Paquette245047d2019-01-24 22:00:41 +0000525
526/// Helper function for selectCopy. Inserts a subregister copy from
527/// \p *From to \p *To, linking it up to \p I.
528///
529/// e.g, given I = "Dst = COPY SrcReg", we'll transform that into
530///
531/// CopyReg (From class) = COPY SrcReg
532/// SubRegCopy (To class) = COPY CopyReg:SubReg
533/// Dst = COPY SubRegCopy
Amara Emerson3739a202019-03-15 21:59:50 +0000534static bool selectSubregisterCopy(MachineInstr &I, MachineRegisterInfo &MRI,
Jessica Paquette245047d2019-01-24 22:00:41 +0000535 const RegisterBankInfo &RBI, unsigned SrcReg,
536 const TargetRegisterClass *From,
537 const TargetRegisterClass *To,
538 unsigned SubReg) {
Amara Emerson3739a202019-03-15 21:59:50 +0000539 MachineIRBuilder MIB(I);
540 auto Copy = MIB.buildCopy({From}, {SrcReg});
Amara Emerson86271782019-03-18 19:20:10 +0000541 auto SubRegCopy = MIB.buildInstr(TargetOpcode::COPY, {To}, {})
542 .addReg(Copy.getReg(0), 0, SubReg);
Amara Emersondb211892018-02-20 05:11:57 +0000543 MachineOperand &RegOp = I.getOperand(1);
Amara Emerson3739a202019-03-15 21:59:50 +0000544 RegOp.setReg(SubRegCopy.getReg(0));
Jessica Paquette245047d2019-01-24 22:00:41 +0000545
546 // It's possible that the destination register won't be constrained. Make
547 // sure that happens.
548 if (!TargetRegisterInfo::isPhysicalRegister(I.getOperand(0).getReg()))
549 RBI.constrainGenericRegister(I.getOperand(0).getReg(), *To, MRI);
550
Amara Emersondb211892018-02-20 05:11:57 +0000551 return true;
552}
553
Jessica Paquette910630c2019-05-03 22:37:46 +0000554/// Helper function to get the source and destination register classes for a
555/// copy. Returns a std::pair containing the source register class for the
556/// copy, and the destination register class for the copy. If a register class
557/// cannot be determined, then it will be nullptr.
558static std::pair<const TargetRegisterClass *, const TargetRegisterClass *>
559getRegClassesForCopy(MachineInstr &I, const TargetInstrInfo &TII,
560 MachineRegisterInfo &MRI, const TargetRegisterInfo &TRI,
561 const RegisterBankInfo &RBI) {
562 unsigned DstReg = I.getOperand(0).getReg();
563 unsigned SrcReg = I.getOperand(1).getReg();
564 const RegisterBank &DstRegBank = *RBI.getRegBank(DstReg, MRI, TRI);
565 const RegisterBank &SrcRegBank = *RBI.getRegBank(SrcReg, MRI, TRI);
566 unsigned DstSize = RBI.getSizeInBits(DstReg, MRI, TRI);
567 unsigned SrcSize = RBI.getSizeInBits(SrcReg, MRI, TRI);
568
569 // Special casing for cross-bank copies of s1s. We can technically represent
570 // a 1-bit value with any size of register. The minimum size for a GPR is 32
571 // bits. So, we need to put the FPR on 32 bits as well.
572 //
573 // FIXME: I'm not sure if this case holds true outside of copies. If it does,
574 // then we can pull it into the helpers that get the appropriate class for a
575 // register bank. Or make a new helper that carries along some constraint
576 // information.
577 if (SrcRegBank != DstRegBank && (DstSize == 1 && SrcSize == 1))
578 SrcSize = DstSize = 32;
579
580 return {getMinClassForRegBank(SrcRegBank, SrcSize, true),
581 getMinClassForRegBank(DstRegBank, DstSize, true)};
582}
583
Quentin Colombetcb629a82016-10-12 03:57:49 +0000584static bool selectCopy(MachineInstr &I, const TargetInstrInfo &TII,
585 MachineRegisterInfo &MRI, const TargetRegisterInfo &TRI,
586 const RegisterBankInfo &RBI) {
587
588 unsigned DstReg = I.getOperand(0).getReg();
Amara Emersondb211892018-02-20 05:11:57 +0000589 unsigned SrcReg = I.getOperand(1).getReg();
Jessica Paquette245047d2019-01-24 22:00:41 +0000590 const RegisterBank &DstRegBank = *RBI.getRegBank(DstReg, MRI, TRI);
591 const RegisterBank &SrcRegBank = *RBI.getRegBank(SrcReg, MRI, TRI);
Jessica Paquette910630c2019-05-03 22:37:46 +0000592
593 // Find the correct register classes for the source and destination registers.
594 const TargetRegisterClass *SrcRC;
595 const TargetRegisterClass *DstRC;
596 std::tie(SrcRC, DstRC) = getRegClassesForCopy(I, TII, MRI, TRI, RBI);
597
Jessica Paquette245047d2019-01-24 22:00:41 +0000598 if (!DstRC) {
599 LLVM_DEBUG(dbgs() << "Unexpected dest size "
600 << RBI.getSizeInBits(DstReg, MRI, TRI) << '\n');
Amara Emerson3838ed02018-02-02 18:03:30 +0000601 return false;
Quentin Colombetcb629a82016-10-12 03:57:49 +0000602 }
603
Jessica Paquette245047d2019-01-24 22:00:41 +0000604 // A couple helpers below, for making sure that the copy we produce is valid.
605
606 // Set to true if we insert a SUBREG_TO_REG. If we do this, then we don't want
607 // to verify that the src and dst are the same size, since that's handled by
608 // the SUBREG_TO_REG.
609 bool KnownValid = false;
610
611 // Returns true, or asserts if something we don't expect happens. Instead of
612 // returning true, we return isValidCopy() to ensure that we verify the
613 // result.
Jessica Paquette76c40f82019-01-24 22:51:31 +0000614 auto CheckCopy = [&]() {
Jessica Paquette245047d2019-01-24 22:00:41 +0000615 // If we have a bitcast or something, we can't have physical registers.
616 assert(
Simon Pilgrimdea61742019-01-25 11:38:40 +0000617 (I.isCopy() ||
618 (!TargetRegisterInfo::isPhysicalRegister(I.getOperand(0).getReg()) &&
619 !TargetRegisterInfo::isPhysicalRegister(I.getOperand(1).getReg()))) &&
620 "No phys reg on generic operator!");
Jessica Paquette245047d2019-01-24 22:00:41 +0000621 assert(KnownValid || isValidCopy(I, DstRegBank, MRI, TRI, RBI));
Jonas Hahnfeld65a401f2019-03-04 08:51:32 +0000622 (void)KnownValid;
Jessica Paquette245047d2019-01-24 22:00:41 +0000623 return true;
624 };
625
626 // Is this a copy? If so, then we may need to insert a subregister copy, or
627 // a SUBREG_TO_REG.
628 if (I.isCopy()) {
629 // Yes. Check if there's anything to fix up.
Amara Emerson7e9f3482018-02-18 17:10:49 +0000630 if (!SrcRC) {
Jessica Paquette245047d2019-01-24 22:00:41 +0000631 LLVM_DEBUG(dbgs() << "Couldn't determine source register class\n");
632 return false;
Amara Emerson7e9f3482018-02-18 17:10:49 +0000633 }
Jessica Paquette245047d2019-01-24 22:00:41 +0000634
635 // Is this a cross-bank copy?
636 if (DstRegBank.getID() != SrcRegBank.getID()) {
637 // If we're doing a cross-bank copy on different-sized registers, we need
638 // to do a bit more work.
639 unsigned SrcSize = TRI.getRegSizeInBits(*SrcRC);
640 unsigned DstSize = TRI.getRegSizeInBits(*DstRC);
641
642 if (SrcSize > DstSize) {
643 // We're doing a cross-bank copy into a smaller register. We need a
644 // subregister copy. First, get a register class that's on the same bank
645 // as the destination, but the same size as the source.
646 const TargetRegisterClass *SubregRC =
647 getMinClassForRegBank(DstRegBank, SrcSize, true);
648 assert(SubregRC && "Didn't get a register class for subreg?");
649
650 // Get the appropriate subregister for the destination.
651 unsigned SubReg = 0;
652 if (!getSubRegForClass(DstRC, TRI, SubReg)) {
653 LLVM_DEBUG(dbgs() << "Couldn't determine subregister for copy.\n");
654 return false;
655 }
656
657 // Now, insert a subregister copy using the new register class.
Amara Emerson3739a202019-03-15 21:59:50 +0000658 selectSubregisterCopy(I, MRI, RBI, SrcReg, SubregRC, DstRC, SubReg);
Jessica Paquette245047d2019-01-24 22:00:41 +0000659 return CheckCopy();
660 }
661
662 else if (DstRegBank.getID() == AArch64::GPRRegBankID && DstSize == 32 &&
663 SrcSize == 16) {
664 // Special case for FPR16 to GPR32.
665 // FIXME: This can probably be generalized like the above case.
666 unsigned PromoteReg =
667 MRI.createVirtualRegister(&AArch64::FPR32RegClass);
668 BuildMI(*I.getParent(), I, I.getDebugLoc(),
669 TII.get(AArch64::SUBREG_TO_REG), PromoteReg)
670 .addImm(0)
671 .addUse(SrcReg)
672 .addImm(AArch64::hsub);
673 MachineOperand &RegOp = I.getOperand(1);
674 RegOp.setReg(PromoteReg);
675
676 // Promise that the copy is implicitly validated by the SUBREG_TO_REG.
677 KnownValid = true;
678 }
Amara Emerson7e9f3482018-02-18 17:10:49 +0000679 }
Jessica Paquette245047d2019-01-24 22:00:41 +0000680
681 // If the destination is a physical register, then there's nothing to
682 // change, so we're done.
683 if (TargetRegisterInfo::isPhysicalRegister(DstReg))
684 return CheckCopy();
Amara Emerson7e9f3482018-02-18 17:10:49 +0000685 }
686
Jessica Paquette245047d2019-01-24 22:00:41 +0000687 // No need to constrain SrcReg. It will get constrained when we hit another
688 // of its use or its defs. Copies do not have constraints.
689 if (!RBI.constrainGenericRegister(DstReg, *DstRC, MRI)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000690 LLVM_DEBUG(dbgs() << "Failed to constrain " << TII.getName(I.getOpcode())
691 << " operand\n");
Quentin Colombetcb629a82016-10-12 03:57:49 +0000692 return false;
693 }
694 I.setDesc(TII.get(AArch64::COPY));
Jessica Paquette245047d2019-01-24 22:00:41 +0000695 return CheckCopy();
Quentin Colombetcb629a82016-10-12 03:57:49 +0000696}
697
Tim Northover69271c62016-10-12 22:49:11 +0000698static unsigned selectFPConvOpc(unsigned GenericOpc, LLT DstTy, LLT SrcTy) {
699 if (!DstTy.isScalar() || !SrcTy.isScalar())
700 return GenericOpc;
701
702 const unsigned DstSize = DstTy.getSizeInBits();
703 const unsigned SrcSize = SrcTy.getSizeInBits();
704
705 switch (DstSize) {
706 case 32:
707 switch (SrcSize) {
708 case 32:
709 switch (GenericOpc) {
710 case TargetOpcode::G_SITOFP:
711 return AArch64::SCVTFUWSri;
712 case TargetOpcode::G_UITOFP:
713 return AArch64::UCVTFUWSri;
714 case TargetOpcode::G_FPTOSI:
715 return AArch64::FCVTZSUWSr;
716 case TargetOpcode::G_FPTOUI:
717 return AArch64::FCVTZUUWSr;
718 default:
719 return GenericOpc;
720 }
721 case 64:
722 switch (GenericOpc) {
723 case TargetOpcode::G_SITOFP:
724 return AArch64::SCVTFUXSri;
725 case TargetOpcode::G_UITOFP:
726 return AArch64::UCVTFUXSri;
727 case TargetOpcode::G_FPTOSI:
728 return AArch64::FCVTZSUWDr;
729 case TargetOpcode::G_FPTOUI:
730 return AArch64::FCVTZUUWDr;
731 default:
732 return GenericOpc;
733 }
734 default:
735 return GenericOpc;
736 }
737 case 64:
738 switch (SrcSize) {
739 case 32:
740 switch (GenericOpc) {
741 case TargetOpcode::G_SITOFP:
742 return AArch64::SCVTFUWDri;
743 case TargetOpcode::G_UITOFP:
744 return AArch64::UCVTFUWDri;
745 case TargetOpcode::G_FPTOSI:
746 return AArch64::FCVTZSUXSr;
747 case TargetOpcode::G_FPTOUI:
748 return AArch64::FCVTZUUXSr;
749 default:
750 return GenericOpc;
751 }
752 case 64:
753 switch (GenericOpc) {
754 case TargetOpcode::G_SITOFP:
755 return AArch64::SCVTFUXDri;
756 case TargetOpcode::G_UITOFP:
757 return AArch64::UCVTFUXDri;
758 case TargetOpcode::G_FPTOSI:
759 return AArch64::FCVTZSUXDr;
760 case TargetOpcode::G_FPTOUI:
761 return AArch64::FCVTZUUXDr;
762 default:
763 return GenericOpc;
764 }
765 default:
766 return GenericOpc;
767 }
768 default:
769 return GenericOpc;
770 };
771 return GenericOpc;
772}
773
Amara Emersonc37ff0d2019-06-05 23:46:16 +0000774static unsigned selectSelectOpc(MachineInstr &I, MachineRegisterInfo &MRI,
775 const RegisterBankInfo &RBI) {
776 const TargetRegisterInfo &TRI = *MRI.getTargetRegisterInfo();
777 bool IsFP = (RBI.getRegBank(I.getOperand(0).getReg(), MRI, TRI)->getID() !=
778 AArch64::GPRRegBankID);
779 LLT Ty = MRI.getType(I.getOperand(0).getReg());
780 if (Ty == LLT::scalar(32))
781 return IsFP ? AArch64::FCSELSrrr : AArch64::CSELWr;
782 else if (Ty == LLT::scalar(64) || Ty == LLT::pointer(0, 64))
783 return IsFP ? AArch64::FCSELDrrr : AArch64::CSELXr;
784 return 0;
785}
786
Jessica Paquetteb73ea75b2019-05-28 22:52:49 +0000787/// Helper function to select the opcode for a G_FCMP.
788static unsigned selectFCMPOpc(MachineInstr &I, MachineRegisterInfo &MRI) {
789 // If this is a compare against +0.0, then we don't have to explicitly
790 // materialize a constant.
791 const ConstantFP *FPImm = getConstantFPVRegVal(I.getOperand(3).getReg(), MRI);
792 bool ShouldUseImm = FPImm && (FPImm->isZero() && !FPImm->isNegative());
793 unsigned OpSize = MRI.getType(I.getOperand(2).getReg()).getSizeInBits();
794 if (OpSize != 32 && OpSize != 64)
795 return 0;
796 unsigned CmpOpcTbl[2][2] = {{AArch64::FCMPSrr, AArch64::FCMPDrr},
797 {AArch64::FCMPSri, AArch64::FCMPDri}};
798 return CmpOpcTbl[ShouldUseImm][OpSize == 64];
799}
800
Jessica Paquette55d19242019-07-08 22:58:36 +0000801/// Returns true if \p P is an unsigned integer comparison predicate.
802static bool isUnsignedICMPPred(const CmpInst::Predicate P) {
803 switch (P) {
804 default:
805 return false;
806 case CmpInst::ICMP_UGT:
807 case CmpInst::ICMP_UGE:
808 case CmpInst::ICMP_ULT:
809 case CmpInst::ICMP_ULE:
810 return true;
811 }
812}
813
Tim Northover6c02ad52016-10-12 22:49:04 +0000814static AArch64CC::CondCode changeICMPPredToAArch64CC(CmpInst::Predicate P) {
815 switch (P) {
816 default:
817 llvm_unreachable("Unknown condition code!");
818 case CmpInst::ICMP_NE:
819 return AArch64CC::NE;
820 case CmpInst::ICMP_EQ:
821 return AArch64CC::EQ;
822 case CmpInst::ICMP_SGT:
823 return AArch64CC::GT;
824 case CmpInst::ICMP_SGE:
825 return AArch64CC::GE;
826 case CmpInst::ICMP_SLT:
827 return AArch64CC::LT;
828 case CmpInst::ICMP_SLE:
829 return AArch64CC::LE;
830 case CmpInst::ICMP_UGT:
831 return AArch64CC::HI;
832 case CmpInst::ICMP_UGE:
833 return AArch64CC::HS;
834 case CmpInst::ICMP_ULT:
835 return AArch64CC::LO;
836 case CmpInst::ICMP_ULE:
837 return AArch64CC::LS;
838 }
839}
840
Tim Northover7dd378d2016-10-12 22:49:07 +0000841static void changeFCMPPredToAArch64CC(CmpInst::Predicate P,
842 AArch64CC::CondCode &CondCode,
843 AArch64CC::CondCode &CondCode2) {
844 CondCode2 = AArch64CC::AL;
845 switch (P) {
846 default:
847 llvm_unreachable("Unknown FP condition!");
848 case CmpInst::FCMP_OEQ:
849 CondCode = AArch64CC::EQ;
850 break;
851 case CmpInst::FCMP_OGT:
852 CondCode = AArch64CC::GT;
853 break;
854 case CmpInst::FCMP_OGE:
855 CondCode = AArch64CC::GE;
856 break;
857 case CmpInst::FCMP_OLT:
858 CondCode = AArch64CC::MI;
859 break;
860 case CmpInst::FCMP_OLE:
861 CondCode = AArch64CC::LS;
862 break;
863 case CmpInst::FCMP_ONE:
864 CondCode = AArch64CC::MI;
865 CondCode2 = AArch64CC::GT;
866 break;
867 case CmpInst::FCMP_ORD:
868 CondCode = AArch64CC::VC;
869 break;
870 case CmpInst::FCMP_UNO:
871 CondCode = AArch64CC::VS;
872 break;
873 case CmpInst::FCMP_UEQ:
874 CondCode = AArch64CC::EQ;
875 CondCode2 = AArch64CC::VS;
876 break;
877 case CmpInst::FCMP_UGT:
878 CondCode = AArch64CC::HI;
879 break;
880 case CmpInst::FCMP_UGE:
881 CondCode = AArch64CC::PL;
882 break;
883 case CmpInst::FCMP_ULT:
884 CondCode = AArch64CC::LT;
885 break;
886 case CmpInst::FCMP_ULE:
887 CondCode = AArch64CC::LE;
888 break;
889 case CmpInst::FCMP_UNE:
890 CondCode = AArch64CC::NE;
891 break;
892 }
893}
894
Ahmed Bougacha641cb202017-03-27 16:35:31 +0000895bool AArch64InstructionSelector::selectCompareBranch(
896 MachineInstr &I, MachineFunction &MF, MachineRegisterInfo &MRI) const {
897
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000898 const Register CondReg = I.getOperand(0).getReg();
Ahmed Bougacha641cb202017-03-27 16:35:31 +0000899 MachineBasicBlock *DestMBB = I.getOperand(1).getMBB();
900 MachineInstr *CCMI = MRI.getVRegDef(CondReg);
Aditya Nandakumar02c602e2017-07-31 17:00:16 +0000901 if (CCMI->getOpcode() == TargetOpcode::G_TRUNC)
902 CCMI = MRI.getVRegDef(CCMI->getOperand(1).getReg());
Ahmed Bougacha641cb202017-03-27 16:35:31 +0000903 if (CCMI->getOpcode() != TargetOpcode::G_ICMP)
904 return false;
905
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000906 Register LHS = CCMI->getOperand(2).getReg();
907 Register RHS = CCMI->getOperand(3).getReg();
Amara Emerson7a4d2df2019-07-10 19:21:43 +0000908 auto VRegAndVal = getConstantVRegValWithLookThrough(RHS, MRI);
909 if (!VRegAndVal)
Ahmed Bougacha641cb202017-03-27 16:35:31 +0000910 std::swap(RHS, LHS);
911
Amara Emerson7a4d2df2019-07-10 19:21:43 +0000912 VRegAndVal = getConstantVRegValWithLookThrough(RHS, MRI);
913 if (!VRegAndVal || VRegAndVal->Value != 0) {
914 MachineIRBuilder MIB(I);
915 // If we can't select a CBZ then emit a cmp + Bcc.
916 if (!emitIntegerCompare(CCMI->getOperand(2), CCMI->getOperand(3),
917 CCMI->getOperand(1), MIB))
918 return false;
919 const AArch64CC::CondCode CC = changeICMPPredToAArch64CC(
920 (CmpInst::Predicate)CCMI->getOperand(1).getPredicate());
921 MIB.buildInstr(AArch64::Bcc, {}, {}).addImm(CC).addMBB(DestMBB);
922 I.eraseFromParent();
923 return true;
924 }
Ahmed Bougacha641cb202017-03-27 16:35:31 +0000925
926 const RegisterBank &RB = *RBI.getRegBank(LHS, MRI, TRI);
927 if (RB.getID() != AArch64::GPRRegBankID)
928 return false;
929
930 const auto Pred = (CmpInst::Predicate)CCMI->getOperand(1).getPredicate();
931 if (Pred != CmpInst::ICMP_NE && Pred != CmpInst::ICMP_EQ)
932 return false;
933
934 const unsigned CmpWidth = MRI.getType(LHS).getSizeInBits();
935 unsigned CBOpc = 0;
936 if (CmpWidth <= 32)
937 CBOpc = (Pred == CmpInst::ICMP_EQ ? AArch64::CBZW : AArch64::CBNZW);
938 else if (CmpWidth == 64)
939 CBOpc = (Pred == CmpInst::ICMP_EQ ? AArch64::CBZX : AArch64::CBNZX);
940 else
941 return false;
942
Aditya Nandakumar18b3f9d2018-01-17 19:31:33 +0000943 BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(CBOpc))
944 .addUse(LHS)
945 .addMBB(DestMBB)
946 .constrainAllUses(TII, TRI, RBI);
Ahmed Bougacha641cb202017-03-27 16:35:31 +0000947
Ahmed Bougacha641cb202017-03-27 16:35:31 +0000948 I.eraseFromParent();
949 return true;
950}
951
Amara Emerson9bf092d2019-04-09 21:22:43 +0000952bool AArch64InstructionSelector::selectVectorSHL(
953 MachineInstr &I, MachineRegisterInfo &MRI) const {
954 assert(I.getOpcode() == TargetOpcode::G_SHL);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000955 Register DstReg = I.getOperand(0).getReg();
Amara Emerson9bf092d2019-04-09 21:22:43 +0000956 const LLT Ty = MRI.getType(DstReg);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000957 Register Src1Reg = I.getOperand(1).getReg();
958 Register Src2Reg = I.getOperand(2).getReg();
Amara Emerson9bf092d2019-04-09 21:22:43 +0000959
960 if (!Ty.isVector())
961 return false;
962
963 unsigned Opc = 0;
Amara Emerson9bf092d2019-04-09 21:22:43 +0000964 if (Ty == LLT::vector(4, 32)) {
965 Opc = AArch64::USHLv4i32;
Amara Emerson9bf092d2019-04-09 21:22:43 +0000966 } else if (Ty == LLT::vector(2, 32)) {
967 Opc = AArch64::USHLv2i32;
Amara Emerson9bf092d2019-04-09 21:22:43 +0000968 } else {
969 LLVM_DEBUG(dbgs() << "Unhandled G_SHL type");
970 return false;
971 }
972
973 MachineIRBuilder MIB(I);
974 auto UShl = MIB.buildInstr(Opc, {DstReg}, {Src1Reg, Src2Reg});
975 constrainSelectedInstRegOperands(*UShl, TII, TRI, RBI);
976 I.eraseFromParent();
977 return true;
978}
979
980bool AArch64InstructionSelector::selectVectorASHR(
981 MachineInstr &I, MachineRegisterInfo &MRI) const {
982 assert(I.getOpcode() == TargetOpcode::G_ASHR);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000983 Register DstReg = I.getOperand(0).getReg();
Amara Emerson9bf092d2019-04-09 21:22:43 +0000984 const LLT Ty = MRI.getType(DstReg);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000985 Register Src1Reg = I.getOperand(1).getReg();
986 Register Src2Reg = I.getOperand(2).getReg();
Amara Emerson9bf092d2019-04-09 21:22:43 +0000987
988 if (!Ty.isVector())
989 return false;
990
991 // There is not a shift right register instruction, but the shift left
992 // register instruction takes a signed value, where negative numbers specify a
993 // right shift.
994
995 unsigned Opc = 0;
996 unsigned NegOpc = 0;
997 const TargetRegisterClass *RC = nullptr;
998 if (Ty == LLT::vector(4, 32)) {
999 Opc = AArch64::SSHLv4i32;
1000 NegOpc = AArch64::NEGv4i32;
1001 RC = &AArch64::FPR128RegClass;
1002 } else if (Ty == LLT::vector(2, 32)) {
1003 Opc = AArch64::SSHLv2i32;
1004 NegOpc = AArch64::NEGv2i32;
1005 RC = &AArch64::FPR64RegClass;
1006 } else {
1007 LLVM_DEBUG(dbgs() << "Unhandled G_ASHR type");
1008 return false;
1009 }
1010
1011 MachineIRBuilder MIB(I);
1012 auto Neg = MIB.buildInstr(NegOpc, {RC}, {Src2Reg});
1013 constrainSelectedInstRegOperands(*Neg, TII, TRI, RBI);
1014 auto SShl = MIB.buildInstr(Opc, {DstReg}, {Src1Reg, Neg});
1015 constrainSelectedInstRegOperands(*SShl, TII, TRI, RBI);
1016 I.eraseFromParent();
1017 return true;
1018}
1019
Tim Northovere9600d82017-02-08 17:57:27 +00001020bool AArch64InstructionSelector::selectVaStartAAPCS(
1021 MachineInstr &I, MachineFunction &MF, MachineRegisterInfo &MRI) const {
1022 return false;
1023}
1024
1025bool AArch64InstructionSelector::selectVaStartDarwin(
1026 MachineInstr &I, MachineFunction &MF, MachineRegisterInfo &MRI) const {
1027 AArch64FunctionInfo *FuncInfo = MF.getInfo<AArch64FunctionInfo>();
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001028 Register ListReg = I.getOperand(0).getReg();
Tim Northovere9600d82017-02-08 17:57:27 +00001029
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001030 Register ArgsAddrReg = MRI.createVirtualRegister(&AArch64::GPR64RegClass);
Tim Northovere9600d82017-02-08 17:57:27 +00001031
1032 auto MIB =
1033 BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(AArch64::ADDXri))
1034 .addDef(ArgsAddrReg)
1035 .addFrameIndex(FuncInfo->getVarArgsStackIndex())
1036 .addImm(0)
1037 .addImm(0);
1038
1039 constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
1040
1041 MIB = BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(AArch64::STRXui))
1042 .addUse(ArgsAddrReg)
1043 .addUse(ListReg)
1044 .addImm(0)
1045 .addMemOperand(*I.memoperands_begin());
1046
1047 constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
1048 I.eraseFromParent();
1049 return true;
1050}
1051
Amara Emerson1e8c1642018-07-31 00:09:02 +00001052void AArch64InstructionSelector::materializeLargeCMVal(
1053 MachineInstr &I, const Value *V, unsigned char OpFlags) const {
1054 MachineBasicBlock &MBB = *I.getParent();
1055 MachineFunction &MF = *MBB.getParent();
1056 MachineRegisterInfo &MRI = MF.getRegInfo();
1057 MachineIRBuilder MIB(I);
1058
Aditya Nandakumarcef44a22018-12-11 00:48:50 +00001059 auto MovZ = MIB.buildInstr(AArch64::MOVZXi, {&AArch64::GPR64RegClass}, {});
Amara Emerson1e8c1642018-07-31 00:09:02 +00001060 MovZ->addOperand(MF, I.getOperand(1));
1061 MovZ->getOperand(1).setTargetFlags(OpFlags | AArch64II::MO_G0 |
1062 AArch64II::MO_NC);
1063 MovZ->addOperand(MF, MachineOperand::CreateImm(0));
1064 constrainSelectedInstRegOperands(*MovZ, TII, TRI, RBI);
1065
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00001066 auto BuildMovK = [&](Register SrcReg, unsigned char Flags, unsigned Offset,
1067 Register ForceDstReg) {
1068 Register DstReg = ForceDstReg
Amara Emerson1e8c1642018-07-31 00:09:02 +00001069 ? ForceDstReg
1070 : MRI.createVirtualRegister(&AArch64::GPR64RegClass);
1071 auto MovI = MIB.buildInstr(AArch64::MOVKXi).addDef(DstReg).addUse(SrcReg);
1072 if (auto *GV = dyn_cast<GlobalValue>(V)) {
1073 MovI->addOperand(MF, MachineOperand::CreateGA(
1074 GV, MovZ->getOperand(1).getOffset(), Flags));
1075 } else {
1076 MovI->addOperand(
1077 MF, MachineOperand::CreateBA(cast<BlockAddress>(V),
1078 MovZ->getOperand(1).getOffset(), Flags));
1079 }
1080 MovI->addOperand(MF, MachineOperand::CreateImm(Offset));
1081 constrainSelectedInstRegOperands(*MovI, TII, TRI, RBI);
1082 return DstReg;
1083 };
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001084 Register DstReg = BuildMovK(MovZ.getReg(0),
Amara Emerson1e8c1642018-07-31 00:09:02 +00001085 AArch64II::MO_G1 | AArch64II::MO_NC, 16, 0);
1086 DstReg = BuildMovK(DstReg, AArch64II::MO_G2 | AArch64II::MO_NC, 32, 0);
1087 BuildMovK(DstReg, AArch64II::MO_G3, 48, I.getOperand(0).getReg());
1088 return;
1089}
1090
Amara Emersoncac11512019-07-03 01:49:06 +00001091void AArch64InstructionSelector::preISelLower(MachineInstr &I) const {
1092 MachineBasicBlock &MBB = *I.getParent();
1093 MachineFunction &MF = *MBB.getParent();
1094 MachineRegisterInfo &MRI = MF.getRegInfo();
1095
1096 switch (I.getOpcode()) {
1097 case TargetOpcode::G_SHL:
1098 case TargetOpcode::G_ASHR:
1099 case TargetOpcode::G_LSHR: {
1100 // These shifts are legalized to have 64 bit shift amounts because we want
1101 // to take advantage of the existing imported selection patterns that assume
1102 // the immediates are s64s. However, if the shifted type is 32 bits and for
1103 // some reason we receive input GMIR that has an s64 shift amount that's not
1104 // a G_CONSTANT, insert a truncate so that we can still select the s32
1105 // register-register variant.
1106 unsigned SrcReg = I.getOperand(1).getReg();
1107 unsigned ShiftReg = I.getOperand(2).getReg();
1108 const LLT ShiftTy = MRI.getType(ShiftReg);
1109 const LLT SrcTy = MRI.getType(SrcReg);
1110 if (SrcTy.isVector())
1111 return;
1112 assert(!ShiftTy.isVector() && "unexpected vector shift ty");
1113 if (SrcTy.getSizeInBits() != 32 || ShiftTy.getSizeInBits() != 64)
1114 return;
1115 auto *AmtMI = MRI.getVRegDef(ShiftReg);
1116 assert(AmtMI && "could not find a vreg definition for shift amount");
1117 if (AmtMI->getOpcode() != TargetOpcode::G_CONSTANT) {
1118 // Insert a subregister copy to implement a 64->32 trunc
1119 MachineIRBuilder MIB(I);
1120 auto Trunc = MIB.buildInstr(TargetOpcode::COPY, {SrcTy}, {})
1121 .addReg(ShiftReg, 0, AArch64::sub_32);
1122 MRI.setRegBank(Trunc.getReg(0), RBI.getRegBank(AArch64::GPRRegBankID));
1123 I.getOperand(2).setReg(Trunc.getReg(0));
1124 }
1125 return;
1126 }
Jessica Paquette41affad2019-07-20 01:55:35 +00001127 case TargetOpcode::G_STORE:
1128 contractCrossBankCopyIntoStore(I, MRI);
1129 return;
Amara Emersoncac11512019-07-03 01:49:06 +00001130 default:
1131 return;
1132 }
1133}
1134
1135bool AArch64InstructionSelector::earlySelectSHL(
1136 MachineInstr &I, MachineRegisterInfo &MRI) const {
1137 // We try to match the immediate variant of LSL, which is actually an alias
1138 // for a special case of UBFM. Otherwise, we fall back to the imported
1139 // selector which will match the register variant.
1140 assert(I.getOpcode() == TargetOpcode::G_SHL && "unexpected op");
1141 const auto &MO = I.getOperand(2);
1142 auto VRegAndVal = getConstantVRegVal(MO.getReg(), MRI);
1143 if (!VRegAndVal)
1144 return false;
1145
1146 const LLT DstTy = MRI.getType(I.getOperand(0).getReg());
1147 if (DstTy.isVector())
1148 return false;
1149 bool Is64Bit = DstTy.getSizeInBits() == 64;
1150 auto Imm1Fn = Is64Bit ? selectShiftA_64(MO) : selectShiftA_32(MO);
1151 auto Imm2Fn = Is64Bit ? selectShiftB_64(MO) : selectShiftB_32(MO);
1152 MachineIRBuilder MIB(I);
1153
1154 if (!Imm1Fn || !Imm2Fn)
1155 return false;
1156
1157 auto NewI =
1158 MIB.buildInstr(Is64Bit ? AArch64::UBFMXri : AArch64::UBFMWri,
1159 {I.getOperand(0).getReg()}, {I.getOperand(1).getReg()});
1160
1161 for (auto &RenderFn : *Imm1Fn)
1162 RenderFn(NewI);
1163 for (auto &RenderFn : *Imm2Fn)
1164 RenderFn(NewI);
1165
1166 I.eraseFromParent();
1167 return constrainSelectedInstRegOperands(*NewI, TII, TRI, RBI);
1168}
1169
Jessica Paquette41affad2019-07-20 01:55:35 +00001170void AArch64InstructionSelector::contractCrossBankCopyIntoStore(
1171 MachineInstr &I, MachineRegisterInfo &MRI) const {
1172 assert(I.getOpcode() == TargetOpcode::G_STORE && "Expected G_STORE");
1173 // If we're storing a scalar, it doesn't matter what register bank that
1174 // scalar is on. All that matters is the size.
1175 //
1176 // So, if we see something like this (with a 32-bit scalar as an example):
1177 //
1178 // %x:gpr(s32) = ... something ...
1179 // %y:fpr(s32) = COPY %x:gpr(s32)
1180 // G_STORE %y:fpr(s32)
1181 //
1182 // We can fix this up into something like this:
1183 //
1184 // G_STORE %x:gpr(s32)
1185 //
1186 // And then continue the selection process normally.
1187 MachineInstr *Def = getDefIgnoringCopies(I.getOperand(0).getReg(), MRI);
1188 if (!Def)
1189 return;
1190 Register DefDstReg = Def->getOperand(0).getReg();
1191 LLT DefDstTy = MRI.getType(DefDstReg);
1192 Register StoreSrcReg = I.getOperand(0).getReg();
1193 LLT StoreSrcTy = MRI.getType(StoreSrcReg);
1194
1195 // If we get something strange like a physical register, then we shouldn't
1196 // go any further.
1197 if (!DefDstTy.isValid())
1198 return;
1199
1200 // Are the source and dst types the same size?
1201 if (DefDstTy.getSizeInBits() != StoreSrcTy.getSizeInBits())
1202 return;
1203
1204 if (RBI.getRegBank(StoreSrcReg, MRI, TRI) ==
1205 RBI.getRegBank(DefDstReg, MRI, TRI))
1206 return;
1207
1208 // We have a cross-bank copy, which is entering a store. Let's fold it.
1209 I.getOperand(0).setReg(DefDstReg);
1210}
1211
Jessica Paquette7a1dcc52019-07-18 21:50:11 +00001212bool AArch64InstructionSelector::earlySelectLoad(
1213 MachineInstr &I, MachineRegisterInfo &MRI) const {
1214 // Try to fold in shifts, etc into the addressing mode of a load.
1215 assert(I.getOpcode() == TargetOpcode::G_LOAD && "unexpected op");
1216
1217 // Don't handle atomic loads/stores yet.
1218 auto &MemOp = **I.memoperands_begin();
1219 if (MemOp.getOrdering() != AtomicOrdering::NotAtomic) {
1220 LLVM_DEBUG(dbgs() << "Atomic load/store not supported yet\n");
1221 return false;
1222 }
1223
1224 unsigned MemBytes = MemOp.getSize();
1225
1226 // Only support 64-bit loads for now.
1227 if (MemBytes != 8)
1228 return false;
1229
1230 Register DstReg = I.getOperand(0).getReg();
1231 const LLT DstTy = MRI.getType(DstReg);
1232 // Don't handle vectors.
1233 if (DstTy.isVector())
1234 return false;
1235
1236 unsigned DstSize = DstTy.getSizeInBits();
1237 // TODO: 32-bit destinations.
1238 if (DstSize != 64)
1239 return false;
1240
1241 // Check if we can do any folding from GEPs etc. into the load.
1242 auto ImmFn = selectAddrModeRegisterOffset(I.getOperand(1));
1243 if (!ImmFn)
1244 return false;
1245
1246 // We can fold something. Emit the load here.
1247 MachineIRBuilder MIB(I);
1248
1249 // Choose the instruction based off the size of the element being loaded, and
1250 // whether or not we're loading into a FPR.
1251 const RegisterBank &RB = *RBI.getRegBank(DstReg, MRI, TRI);
1252 unsigned Opc =
1253 RB.getID() == AArch64::GPRRegBankID ? AArch64::LDRXroX : AArch64::LDRDroX;
1254 // Construct the load.
1255 auto LoadMI = MIB.buildInstr(Opc, {DstReg}, {});
1256 for (auto &RenderFn : *ImmFn)
1257 RenderFn(LoadMI);
1258 LoadMI.addMemOperand(*I.memoperands_begin());
1259 I.eraseFromParent();
1260 return constrainSelectedInstRegOperands(*LoadMI, TII, TRI, RBI);
1261}
1262
Amara Emersoncac11512019-07-03 01:49:06 +00001263bool AArch64InstructionSelector::earlySelect(MachineInstr &I) const {
1264 assert(I.getParent() && "Instruction should be in a basic block!");
1265 assert(I.getParent()->getParent() && "Instruction should be in a function!");
1266
1267 MachineBasicBlock &MBB = *I.getParent();
1268 MachineFunction &MF = *MBB.getParent();
1269 MachineRegisterInfo &MRI = MF.getRegInfo();
1270
1271 switch (I.getOpcode()) {
1272 case TargetOpcode::G_SHL:
1273 return earlySelectSHL(I, MRI);
Jessica Paquette7a1dcc52019-07-18 21:50:11 +00001274 case TargetOpcode::G_LOAD:
1275 return earlySelectLoad(I, MRI);
Amara Emersoncac11512019-07-03 01:49:06 +00001276 default:
1277 return false;
1278 }
1279}
1280
Daniel Sandersf76f3152017-11-16 00:46:35 +00001281bool AArch64InstructionSelector::select(MachineInstr &I,
1282 CodeGenCoverage &CoverageInfo) const {
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +00001283 assert(I.getParent() && "Instruction should be in a basic block!");
1284 assert(I.getParent()->getParent() && "Instruction should be in a function!");
1285
1286 MachineBasicBlock &MBB = *I.getParent();
1287 MachineFunction &MF = *MBB.getParent();
1288 MachineRegisterInfo &MRI = MF.getRegInfo();
1289
Tim Northovercdf23f12016-10-31 18:30:59 +00001290 unsigned Opcode = I.getOpcode();
Aditya Nandakumarefd8a842017-08-23 20:45:48 +00001291 // G_PHI requires same handling as PHI
1292 if (!isPreISelGenericOpcode(Opcode) || Opcode == TargetOpcode::G_PHI) {
Tim Northovercdf23f12016-10-31 18:30:59 +00001293 // Certain non-generic instructions also need some special handling.
1294
1295 if (Opcode == TargetOpcode::LOAD_STACK_GUARD)
1296 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
Tim Northover7d88da62016-11-08 00:34:06 +00001297
Aditya Nandakumarefd8a842017-08-23 20:45:48 +00001298 if (Opcode == TargetOpcode::PHI || Opcode == TargetOpcode::G_PHI) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001299 const Register DefReg = I.getOperand(0).getReg();
Tim Northover7d88da62016-11-08 00:34:06 +00001300 const LLT DefTy = MRI.getType(DefReg);
1301
Matt Arsenault732149b2019-07-01 17:02:24 +00001302 const RegClassOrRegBank &RegClassOrBank =
1303 MRI.getRegClassOrRegBank(DefReg);
Tim Northover7d88da62016-11-08 00:34:06 +00001304
Matt Arsenault732149b2019-07-01 17:02:24 +00001305 const TargetRegisterClass *DefRC
1306 = RegClassOrBank.dyn_cast<const TargetRegisterClass *>();
1307 if (!DefRC) {
1308 if (!DefTy.isValid()) {
1309 LLVM_DEBUG(dbgs() << "PHI operand has no type, not a gvreg?\n");
1310 return false;
1311 }
1312 const RegisterBank &RB = *RegClassOrBank.get<const RegisterBank *>();
1313 DefRC = getRegClassForTypeOnBank(DefTy, RB, RBI);
Tim Northover7d88da62016-11-08 00:34:06 +00001314 if (!DefRC) {
Matt Arsenault732149b2019-07-01 17:02:24 +00001315 LLVM_DEBUG(dbgs() << "PHI operand has unexpected size/bank\n");
1316 return false;
Tim Northover7d88da62016-11-08 00:34:06 +00001317 }
1318 }
Matt Arsenault732149b2019-07-01 17:02:24 +00001319
Aditya Nandakumarefd8a842017-08-23 20:45:48 +00001320 I.setDesc(TII.get(TargetOpcode::PHI));
Tim Northover7d88da62016-11-08 00:34:06 +00001321
1322 return RBI.constrainGenericRegister(DefReg, *DefRC, MRI);
1323 }
1324
1325 if (I.isCopy())
Tim Northovercdf23f12016-10-31 18:30:59 +00001326 return selectCopy(I, TII, MRI, TRI, RBI);
Tim Northover7d88da62016-11-08 00:34:06 +00001327
1328 return true;
Tim Northovercdf23f12016-10-31 18:30:59 +00001329 }
1330
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +00001331
1332 if (I.getNumOperands() != I.getNumExplicitOperands()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001333 LLVM_DEBUG(
1334 dbgs() << "Generic instruction has unexpected implicit operands\n");
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +00001335 return false;
1336 }
1337
Amara Emersoncac11512019-07-03 01:49:06 +00001338 // Try to do some lowering before we start instruction selecting. These
1339 // lowerings are purely transformations on the input G_MIR and so selection
1340 // must continue after any modification of the instruction.
1341 preISelLower(I);
1342
1343 // There may be patterns where the importer can't deal with them optimally,
1344 // but does select it to a suboptimal sequence so our custom C++ selection
1345 // code later never has a chance to work on it. Therefore, we have an early
1346 // selection attempt here to give priority to certain selection routines
1347 // over the imported ones.
1348 if (earlySelect(I))
1349 return true;
1350
Daniel Sandersf76f3152017-11-16 00:46:35 +00001351 if (selectImpl(I, CoverageInfo))
Ahmed Bougacha36f70352016-12-21 23:26:20 +00001352 return true;
1353
Tim Northover32a078a2016-09-15 10:09:59 +00001354 LLT Ty =
1355 I.getOperand(0).isReg() ? MRI.getType(I.getOperand(0).getReg()) : LLT{};
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +00001356
Amara Emerson3739a202019-03-15 21:59:50 +00001357 MachineIRBuilder MIB(I);
1358
Tim Northover69271c62016-10-12 22:49:11 +00001359 switch (Opcode) {
Tim Northover5e3dbf32016-10-12 22:49:01 +00001360 case TargetOpcode::G_BRCOND: {
1361 if (Ty.getSizeInBits() > 32) {
1362 // We shouldn't need this on AArch64, but it would be implemented as an
1363 // EXTRACT_SUBREG followed by a TBNZW because TBNZX has no encoding if the
1364 // bit being tested is < 32.
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001365 LLVM_DEBUG(dbgs() << "G_BRCOND has type: " << Ty
1366 << ", expected at most 32-bits");
Tim Northover5e3dbf32016-10-12 22:49:01 +00001367 return false;
1368 }
1369
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001370 const Register CondReg = I.getOperand(0).getReg();
Tim Northover5e3dbf32016-10-12 22:49:01 +00001371 MachineBasicBlock *DestMBB = I.getOperand(1).getMBB();
1372
Kristof Beylse66bc1f2018-12-18 08:50:02 +00001373 // Speculation tracking/SLH assumes that optimized TB(N)Z/CB(N)Z
1374 // instructions will not be produced, as they are conditional branch
1375 // instructions that do not set flags.
1376 bool ProduceNonFlagSettingCondBr =
1377 !MF.getFunction().hasFnAttribute(Attribute::SpeculativeLoadHardening);
1378 if (ProduceNonFlagSettingCondBr && selectCompareBranch(I, MF, MRI))
Ahmed Bougacha641cb202017-03-27 16:35:31 +00001379 return true;
1380
Kristof Beylse66bc1f2018-12-18 08:50:02 +00001381 if (ProduceNonFlagSettingCondBr) {
1382 auto MIB = BuildMI(MBB, I, I.getDebugLoc(), TII.get(AArch64::TBNZW))
1383 .addUse(CondReg)
1384 .addImm(/*bit offset=*/0)
1385 .addMBB(DestMBB);
Tim Northover5e3dbf32016-10-12 22:49:01 +00001386
Kristof Beylse66bc1f2018-12-18 08:50:02 +00001387 I.eraseFromParent();
1388 return constrainSelectedInstRegOperands(*MIB.getInstr(), TII, TRI, RBI);
1389 } else {
1390 auto CMP = BuildMI(MBB, I, I.getDebugLoc(), TII.get(AArch64::ANDSWri))
1391 .addDef(AArch64::WZR)
1392 .addUse(CondReg)
1393 .addImm(1);
1394 constrainSelectedInstRegOperands(*CMP.getInstr(), TII, TRI, RBI);
1395 auto Bcc =
1396 BuildMI(MBB, I, I.getDebugLoc(), TII.get(AArch64::Bcc))
1397 .addImm(AArch64CC::EQ)
1398 .addMBB(DestMBB);
1399
1400 I.eraseFromParent();
1401 return constrainSelectedInstRegOperands(*Bcc.getInstr(), TII, TRI, RBI);
1402 }
Tim Northover5e3dbf32016-10-12 22:49:01 +00001403 }
1404
Kristof Beyls65a12c02017-01-30 09:13:18 +00001405 case TargetOpcode::G_BRINDIRECT: {
1406 I.setDesc(TII.get(AArch64::BR));
1407 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1408 }
1409
Amara Emerson6e71b342019-06-21 18:10:41 +00001410 case TargetOpcode::G_BRJT:
1411 return selectBrJT(I, MRI);
1412
Jessica Paquette67ab9eb2019-04-26 18:00:01 +00001413 case TargetOpcode::G_BSWAP: {
1414 // Handle vector types for G_BSWAP directly.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001415 Register DstReg = I.getOperand(0).getReg();
Jessica Paquette67ab9eb2019-04-26 18:00:01 +00001416 LLT DstTy = MRI.getType(DstReg);
1417
1418 // We should only get vector types here; everything else is handled by the
1419 // importer right now.
1420 if (!DstTy.isVector() || DstTy.getSizeInBits() > 128) {
1421 LLVM_DEBUG(dbgs() << "Dst type for G_BSWAP currently unsupported.\n");
1422 return false;
1423 }
1424
1425 // Only handle 4 and 2 element vectors for now.
1426 // TODO: 16-bit elements.
1427 unsigned NumElts = DstTy.getNumElements();
1428 if (NumElts != 4 && NumElts != 2) {
1429 LLVM_DEBUG(dbgs() << "Unsupported number of elements for G_BSWAP.\n");
1430 return false;
1431 }
1432
1433 // Choose the correct opcode for the supported types. Right now, that's
1434 // v2s32, v4s32, and v2s64.
1435 unsigned Opc = 0;
1436 unsigned EltSize = DstTy.getElementType().getSizeInBits();
1437 if (EltSize == 32)
1438 Opc = (DstTy.getNumElements() == 2) ? AArch64::REV32v8i8
1439 : AArch64::REV32v16i8;
1440 else if (EltSize == 64)
1441 Opc = AArch64::REV64v16i8;
1442
1443 // We should always get something by the time we get here...
1444 assert(Opc != 0 && "Didn't get an opcode for G_BSWAP?");
1445
1446 I.setDesc(TII.get(Opc));
1447 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1448 }
1449
Tim Northover4494d692016-10-18 19:47:57 +00001450 case TargetOpcode::G_FCONSTANT:
Tim Northover4edc60d2016-10-10 21:49:42 +00001451 case TargetOpcode::G_CONSTANT: {
Tim Northover4494d692016-10-18 19:47:57 +00001452 const bool isFP = Opcode == TargetOpcode::G_FCONSTANT;
1453
Amara Emerson8f25a022019-06-21 16:43:50 +00001454 const LLT s8 = LLT::scalar(8);
1455 const LLT s16 = LLT::scalar(16);
Tim Northover4494d692016-10-18 19:47:57 +00001456 const LLT s32 = LLT::scalar(32);
1457 const LLT s64 = LLT::scalar(64);
1458 const LLT p0 = LLT::pointer(0, 64);
1459
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001460 const Register DefReg = I.getOperand(0).getReg();
Tim Northover4494d692016-10-18 19:47:57 +00001461 const LLT DefTy = MRI.getType(DefReg);
1462 const unsigned DefSize = DefTy.getSizeInBits();
1463 const RegisterBank &RB = *RBI.getRegBank(DefReg, MRI, TRI);
1464
1465 // FIXME: Redundant check, but even less readable when factored out.
1466 if (isFP) {
1467 if (Ty != s32 && Ty != s64) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001468 LLVM_DEBUG(dbgs() << "Unable to materialize FP " << Ty
1469 << " constant, expected: " << s32 << " or " << s64
1470 << '\n');
Tim Northover4494d692016-10-18 19:47:57 +00001471 return false;
1472 }
1473
1474 if (RB.getID() != AArch64::FPRRegBankID) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001475 LLVM_DEBUG(dbgs() << "Unable to materialize FP " << Ty
1476 << " constant on bank: " << RB
1477 << ", expected: FPR\n");
Tim Northover4494d692016-10-18 19:47:57 +00001478 return false;
1479 }
Daniel Sanders11300ce2017-10-13 21:28:03 +00001480
1481 // The case when we have 0.0 is covered by tablegen. Reject it here so we
1482 // can be sure tablegen works correctly and isn't rescued by this code.
1483 if (I.getOperand(1).getFPImm()->getValueAPF().isExactlyValue(0.0))
1484 return false;
Tim Northover4494d692016-10-18 19:47:57 +00001485 } else {
Daniel Sanders05540042017-08-08 10:44:31 +00001486 // s32 and s64 are covered by tablegen.
Amara Emerson8f25a022019-06-21 16:43:50 +00001487 if (Ty != p0 && Ty != s8 && Ty != s16) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001488 LLVM_DEBUG(dbgs() << "Unable to materialize integer " << Ty
1489 << " constant, expected: " << s32 << ", " << s64
1490 << ", or " << p0 << '\n');
Tim Northover4494d692016-10-18 19:47:57 +00001491 return false;
1492 }
1493
1494 if (RB.getID() != AArch64::GPRRegBankID) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001495 LLVM_DEBUG(dbgs() << "Unable to materialize integer " << Ty
1496 << " constant on bank: " << RB
1497 << ", expected: GPR\n");
Tim Northover4494d692016-10-18 19:47:57 +00001498 return false;
1499 }
1500 }
1501
Amara Emerson8f25a022019-06-21 16:43:50 +00001502 // We allow G_CONSTANT of types < 32b.
Tim Northover4494d692016-10-18 19:47:57 +00001503 const unsigned MovOpc =
Amara Emerson8f25a022019-06-21 16:43:50 +00001504 DefSize == 64 ? AArch64::MOVi64imm : AArch64::MOVi32imm;
Tim Northover4494d692016-10-18 19:47:57 +00001505
Tim Northover4494d692016-10-18 19:47:57 +00001506 if (isFP) {
Jessica Paquettea3843fe2019-05-01 22:39:43 +00001507 // Either emit a FMOV, or emit a copy to emit a normal mov.
Tim Northover4494d692016-10-18 19:47:57 +00001508 const TargetRegisterClass &GPRRC =
1509 DefSize == 32 ? AArch64::GPR32RegClass : AArch64::GPR64RegClass;
1510 const TargetRegisterClass &FPRRC =
1511 DefSize == 32 ? AArch64::FPR32RegClass : AArch64::FPR64RegClass;
1512
Jessica Paquettea3843fe2019-05-01 22:39:43 +00001513 // Can we use a FMOV instruction to represent the immediate?
1514 if (emitFMovForFConstant(I, MRI))
1515 return true;
1516
1517 // Nope. Emit a copy and use a normal mov instead.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001518 const Register DefGPRReg = MRI.createVirtualRegister(&GPRRC);
Tim Northover4494d692016-10-18 19:47:57 +00001519 MachineOperand &RegOp = I.getOperand(0);
1520 RegOp.setReg(DefGPRReg);
Amara Emerson3739a202019-03-15 21:59:50 +00001521 MIB.setInsertPt(MIB.getMBB(), std::next(I.getIterator()));
1522 MIB.buildCopy({DefReg}, {DefGPRReg});
Tim Northover4494d692016-10-18 19:47:57 +00001523
1524 if (!RBI.constrainGenericRegister(DefReg, FPRRC, MRI)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001525 LLVM_DEBUG(dbgs() << "Failed to constrain G_FCONSTANT def operand\n");
Tim Northover4494d692016-10-18 19:47:57 +00001526 return false;
1527 }
1528
1529 MachineOperand &ImmOp = I.getOperand(1);
1530 // FIXME: Is going through int64_t always correct?
1531 ImmOp.ChangeToImmediate(
1532 ImmOp.getFPImm()->getValueAPF().bitcastToAPInt().getZExtValue());
Daniel Sanders066ebbf2017-02-24 15:43:30 +00001533 } else if (I.getOperand(1).isCImm()) {
Tim Northover9267ac52016-12-05 21:47:07 +00001534 uint64_t Val = I.getOperand(1).getCImm()->getZExtValue();
1535 I.getOperand(1).ChangeToImmediate(Val);
Daniel Sanders066ebbf2017-02-24 15:43:30 +00001536 } else if (I.getOperand(1).isImm()) {
1537 uint64_t Val = I.getOperand(1).getImm();
1538 I.getOperand(1).ChangeToImmediate(Val);
Tim Northover4494d692016-10-18 19:47:57 +00001539 }
1540
Jessica Paquettea3843fe2019-05-01 22:39:43 +00001541 I.setDesc(TII.get(MovOpc));
Tim Northover4494d692016-10-18 19:47:57 +00001542 constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1543 return true;
Tim Northover4edc60d2016-10-10 21:49:42 +00001544 }
Tim Northover7b6d66c2017-07-20 22:58:38 +00001545 case TargetOpcode::G_EXTRACT: {
1546 LLT SrcTy = MRI.getType(I.getOperand(1).getReg());
Amara Emersonbc03bae2018-02-18 17:03:02 +00001547 LLT DstTy = MRI.getType(I.getOperand(0).getReg());
Amara Emerson242efdb2018-02-18 17:28:34 +00001548 (void)DstTy;
Amara Emersonbc03bae2018-02-18 17:03:02 +00001549 unsigned SrcSize = SrcTy.getSizeInBits();
Tim Northover7b6d66c2017-07-20 22:58:38 +00001550 // Larger extracts are vectors, same-size extracts should be something else
1551 // by now (either split up or simplified to a COPY).
1552 if (SrcTy.getSizeInBits() > 64 || Ty.getSizeInBits() > 32)
1553 return false;
1554
Amara Emersonbc03bae2018-02-18 17:03:02 +00001555 I.setDesc(TII.get(SrcSize == 64 ? AArch64::UBFMXri : AArch64::UBFMWri));
Tim Northover7b6d66c2017-07-20 22:58:38 +00001556 MachineInstrBuilder(MF, I).addImm(I.getOperand(2).getImm() +
1557 Ty.getSizeInBits() - 1);
1558
Amara Emersonbc03bae2018-02-18 17:03:02 +00001559 if (SrcSize < 64) {
1560 assert(SrcSize == 32 && DstTy.getSizeInBits() == 16 &&
1561 "unexpected G_EXTRACT types");
1562 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1563 }
1564
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001565 Register DstReg = MRI.createGenericVirtualRegister(LLT::scalar(64));
Amara Emerson3739a202019-03-15 21:59:50 +00001566 MIB.setInsertPt(MIB.getMBB(), std::next(I.getIterator()));
Amara Emerson86271782019-03-18 19:20:10 +00001567 MIB.buildInstr(TargetOpcode::COPY, {I.getOperand(0).getReg()}, {})
1568 .addReg(DstReg, 0, AArch64::sub_32);
Tim Northover7b6d66c2017-07-20 22:58:38 +00001569 RBI.constrainGenericRegister(I.getOperand(0).getReg(),
1570 AArch64::GPR32RegClass, MRI);
1571 I.getOperand(0).setReg(DstReg);
1572
1573 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1574 }
1575
1576 case TargetOpcode::G_INSERT: {
1577 LLT SrcTy = MRI.getType(I.getOperand(2).getReg());
Amara Emersonbc03bae2018-02-18 17:03:02 +00001578 LLT DstTy = MRI.getType(I.getOperand(0).getReg());
1579 unsigned DstSize = DstTy.getSizeInBits();
Tim Northover7b6d66c2017-07-20 22:58:38 +00001580 // Larger inserts are vectors, same-size ones should be something else by
1581 // now (split up or turned into COPYs).
1582 if (Ty.getSizeInBits() > 64 || SrcTy.getSizeInBits() > 32)
1583 return false;
1584
Amara Emersonbc03bae2018-02-18 17:03:02 +00001585 I.setDesc(TII.get(DstSize == 64 ? AArch64::BFMXri : AArch64::BFMWri));
Tim Northover7b6d66c2017-07-20 22:58:38 +00001586 unsigned LSB = I.getOperand(3).getImm();
1587 unsigned Width = MRI.getType(I.getOperand(2).getReg()).getSizeInBits();
Amara Emersonbc03bae2018-02-18 17:03:02 +00001588 I.getOperand(3).setImm((DstSize - LSB) % DstSize);
Tim Northover7b6d66c2017-07-20 22:58:38 +00001589 MachineInstrBuilder(MF, I).addImm(Width - 1);
1590
Amara Emersonbc03bae2018-02-18 17:03:02 +00001591 if (DstSize < 64) {
1592 assert(DstSize == 32 && SrcTy.getSizeInBits() == 16 &&
1593 "unexpected G_INSERT types");
1594 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1595 }
1596
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001597 Register SrcReg = MRI.createGenericVirtualRegister(LLT::scalar(64));
Tim Northover7b6d66c2017-07-20 22:58:38 +00001598 BuildMI(MBB, I.getIterator(), I.getDebugLoc(),
1599 TII.get(AArch64::SUBREG_TO_REG))
1600 .addDef(SrcReg)
1601 .addImm(0)
1602 .addUse(I.getOperand(2).getReg())
1603 .addImm(AArch64::sub_32);
1604 RBI.constrainGenericRegister(I.getOperand(2).getReg(),
1605 AArch64::GPR32RegClass, MRI);
1606 I.getOperand(2).setReg(SrcReg);
1607
1608 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1609 }
Ahmed Bougacha0306b5e2016-08-16 14:02:42 +00001610 case TargetOpcode::G_FRAME_INDEX: {
1611 // allocas and G_FRAME_INDEX are only supported in addrspace(0).
Tim Northover5ae83502016-09-15 09:20:34 +00001612 if (Ty != LLT::pointer(0, 64)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001613 LLVM_DEBUG(dbgs() << "G_FRAME_INDEX pointer has type: " << Ty
1614 << ", expected: " << LLT::pointer(0, 64) << '\n');
Ahmed Bougacha0306b5e2016-08-16 14:02:42 +00001615 return false;
1616 }
Ahmed Bougacha0306b5e2016-08-16 14:02:42 +00001617 I.setDesc(TII.get(AArch64::ADDXri));
Ahmed Bougacha0306b5e2016-08-16 14:02:42 +00001618
1619 // MOs for a #0 shifted immediate.
1620 I.addOperand(MachineOperand::CreateImm(0));
1621 I.addOperand(MachineOperand::CreateImm(0));
1622
1623 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1624 }
Tim Northoverbdf16242016-10-10 21:50:00 +00001625
1626 case TargetOpcode::G_GLOBAL_VALUE: {
1627 auto GV = I.getOperand(1).getGlobal();
1628 if (GV->isThreadLocal()) {
1629 // FIXME: we don't support TLS yet.
1630 return false;
1631 }
1632 unsigned char OpFlags = STI.ClassifyGlobalReference(GV, TM);
Tim Northoverfe7c59a2016-12-13 18:25:38 +00001633 if (OpFlags & AArch64II::MO_GOT) {
Tim Northoverbdf16242016-10-10 21:50:00 +00001634 I.setDesc(TII.get(AArch64::LOADgot));
Tim Northoverfe7c59a2016-12-13 18:25:38 +00001635 I.getOperand(1).setTargetFlags(OpFlags);
Amara Emersond5785772018-01-18 19:21:27 +00001636 } else if (TM.getCodeModel() == CodeModel::Large) {
1637 // Materialize the global using movz/movk instructions.
Amara Emerson1e8c1642018-07-31 00:09:02 +00001638 materializeLargeCMVal(I, GV, OpFlags);
Amara Emersond5785772018-01-18 19:21:27 +00001639 I.eraseFromParent();
1640 return true;
David Green9dd1d452018-08-22 11:31:39 +00001641 } else if (TM.getCodeModel() == CodeModel::Tiny) {
1642 I.setDesc(TII.get(AArch64::ADR));
1643 I.getOperand(1).setTargetFlags(OpFlags);
Tim Northoverfe7c59a2016-12-13 18:25:38 +00001644 } else {
Tim Northoverbdf16242016-10-10 21:50:00 +00001645 I.setDesc(TII.get(AArch64::MOVaddr));
1646 I.getOperand(1).setTargetFlags(OpFlags | AArch64II::MO_PAGE);
1647 MachineInstrBuilder MIB(MF, I);
1648 MIB.addGlobalAddress(GV, I.getOperand(1).getOffset(),
1649 OpFlags | AArch64II::MO_PAGEOFF | AArch64II::MO_NC);
1650 }
1651 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1652 }
1653
Amara Emersond3144a42019-06-06 07:58:37 +00001654 case TargetOpcode::G_ZEXTLOAD:
Ahmed Bougacha7adfac52016-07-29 16:56:16 +00001655 case TargetOpcode::G_LOAD:
1656 case TargetOpcode::G_STORE: {
Amara Emersond3144a42019-06-06 07:58:37 +00001657 bool IsZExtLoad = I.getOpcode() == TargetOpcode::G_ZEXTLOAD;
1658 MachineIRBuilder MIB(I);
1659
Tim Northover0f140c72016-09-09 11:46:34 +00001660 LLT PtrTy = MRI.getType(I.getOperand(1).getReg());
Ahmed Bougacha7adfac52016-07-29 16:56:16 +00001661
Tim Northover5ae83502016-09-15 09:20:34 +00001662 if (PtrTy != LLT::pointer(0, 64)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001663 LLVM_DEBUG(dbgs() << "Load/Store pointer has type: " << PtrTy
1664 << ", expected: " << LLT::pointer(0, 64) << '\n');
Ahmed Bougacha7adfac52016-07-29 16:56:16 +00001665 return false;
1666 }
1667
Daniel Sanders3c1c4c02017-12-05 05:52:07 +00001668 auto &MemOp = **I.memoperands_begin();
1669 if (MemOp.getOrdering() != AtomicOrdering::NotAtomic) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001670 LLVM_DEBUG(dbgs() << "Atomic load/store not supported yet\n");
Daniel Sanders3c1c4c02017-12-05 05:52:07 +00001671 return false;
1672 }
Daniel Sandersf84bc372018-05-05 20:53:24 +00001673 unsigned MemSizeInBits = MemOp.getSize() * 8;
Daniel Sanders3c1c4c02017-12-05 05:52:07 +00001674
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001675 const Register PtrReg = I.getOperand(1).getReg();
Ahmed Bougachaf0b22c42017-03-27 18:14:20 +00001676#ifndef NDEBUG
Ahmed Bougacha7adfac52016-07-29 16:56:16 +00001677 const RegisterBank &PtrRB = *RBI.getRegBank(PtrReg, MRI, TRI);
Ahmed Bougachaf0b22c42017-03-27 18:14:20 +00001678 // Sanity-check the pointer register.
Ahmed Bougacha7adfac52016-07-29 16:56:16 +00001679 assert(PtrRB.getID() == AArch64::GPRRegBankID &&
1680 "Load/Store pointer operand isn't a GPR");
Tim Northover0f140c72016-09-09 11:46:34 +00001681 assert(MRI.getType(PtrReg).isPointer() &&
1682 "Load/Store pointer operand isn't a pointer");
Ahmed Bougacha7adfac52016-07-29 16:56:16 +00001683#endif
1684
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001685 const Register ValReg = I.getOperand(0).getReg();
Ahmed Bougacha7adfac52016-07-29 16:56:16 +00001686 const RegisterBank &RB = *RBI.getRegBank(ValReg, MRI, TRI);
1687
1688 const unsigned NewOpc =
Daniel Sandersf84bc372018-05-05 20:53:24 +00001689 selectLoadStoreUIOp(I.getOpcode(), RB.getID(), MemSizeInBits);
Ahmed Bougacha7adfac52016-07-29 16:56:16 +00001690 if (NewOpc == I.getOpcode())
1691 return false;
1692
1693 I.setDesc(TII.get(NewOpc));
Ahmed Bougacha7adfac52016-07-29 16:56:16 +00001694
Ahmed Bougacha8a654082017-03-27 17:31:52 +00001695 uint64_t Offset = 0;
1696 auto *PtrMI = MRI.getVRegDef(PtrReg);
1697
1698 // Try to fold a GEP into our unsigned immediate addressing mode.
1699 if (PtrMI->getOpcode() == TargetOpcode::G_GEP) {
1700 if (auto COff = getConstantVRegVal(PtrMI->getOperand(2).getReg(), MRI)) {
1701 int64_t Imm = *COff;
Daniel Sandersf84bc372018-05-05 20:53:24 +00001702 const unsigned Size = MemSizeInBits / 8;
Ahmed Bougacha8a654082017-03-27 17:31:52 +00001703 const unsigned Scale = Log2_32(Size);
1704 if ((Imm & (Size - 1)) == 0 && Imm >= 0 && Imm < (0x1000 << Scale)) {
1705 unsigned Ptr2Reg = PtrMI->getOperand(1).getReg();
1706 I.getOperand(1).setReg(Ptr2Reg);
1707 PtrMI = MRI.getVRegDef(Ptr2Reg);
1708 Offset = Imm / Size;
1709 }
1710 }
1711 }
1712
Ahmed Bougachaf75782f2017-03-27 17:31:56 +00001713 // If we haven't folded anything into our addressing mode yet, try to fold
1714 // a frame index into the base+offset.
1715 if (!Offset && PtrMI->getOpcode() == TargetOpcode::G_FRAME_INDEX)
1716 I.getOperand(1).ChangeToFrameIndex(PtrMI->getOperand(1).getIndex());
1717
Ahmed Bougacha8a654082017-03-27 17:31:52 +00001718 I.addOperand(MachineOperand::CreateImm(Offset));
Ahmed Bougacha85a66a62017-03-27 17:31:48 +00001719
1720 // If we're storing a 0, use WZR/XZR.
1721 if (auto CVal = getConstantVRegVal(ValReg, MRI)) {
1722 if (*CVal == 0 && Opcode == TargetOpcode::G_STORE) {
1723 if (I.getOpcode() == AArch64::STRWui)
1724 I.getOperand(0).setReg(AArch64::WZR);
1725 else if (I.getOpcode() == AArch64::STRXui)
1726 I.getOperand(0).setReg(AArch64::XZR);
1727 }
1728 }
1729
Amara Emersond3144a42019-06-06 07:58:37 +00001730 if (IsZExtLoad) {
1731 // The zextload from a smaller type to i32 should be handled by the importer.
1732 if (MRI.getType(ValReg).getSizeInBits() != 64)
1733 return false;
1734 // If we have a ZEXTLOAD then change the load's type to be a narrower reg
1735 //and zero_extend with SUBREG_TO_REG.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001736 Register LdReg = MRI.createVirtualRegister(&AArch64::GPR32RegClass);
1737 Register DstReg = I.getOperand(0).getReg();
Amara Emersond3144a42019-06-06 07:58:37 +00001738 I.getOperand(0).setReg(LdReg);
1739
1740 MIB.setInsertPt(MIB.getMBB(), std::next(I.getIterator()));
1741 MIB.buildInstr(AArch64::SUBREG_TO_REG, {DstReg}, {})
1742 .addImm(0)
1743 .addUse(LdReg)
1744 .addImm(AArch64::sub_32);
1745 constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1746 return RBI.constrainGenericRegister(DstReg, AArch64::GPR64allRegClass,
1747 MRI);
1748 }
Ahmed Bougacha7adfac52016-07-29 16:56:16 +00001749 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1750 }
1751
Tim Northover9dd78f82017-02-08 21:22:25 +00001752 case TargetOpcode::G_SMULH:
1753 case TargetOpcode::G_UMULH: {
1754 // Reject the various things we don't support yet.
1755 if (unsupportedBinOp(I, RBI, MRI, TRI))
1756 return false;
1757
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001758 const Register DefReg = I.getOperand(0).getReg();
Tim Northover9dd78f82017-02-08 21:22:25 +00001759 const RegisterBank &RB = *RBI.getRegBank(DefReg, MRI, TRI);
1760
1761 if (RB.getID() != AArch64::GPRRegBankID) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001762 LLVM_DEBUG(dbgs() << "G_[SU]MULH on bank: " << RB << ", expected: GPR\n");
Tim Northover9dd78f82017-02-08 21:22:25 +00001763 return false;
1764 }
1765
1766 if (Ty != LLT::scalar(64)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001767 LLVM_DEBUG(dbgs() << "G_[SU]MULH has type: " << Ty
1768 << ", expected: " << LLT::scalar(64) << '\n');
Tim Northover9dd78f82017-02-08 21:22:25 +00001769 return false;
1770 }
1771
1772 unsigned NewOpc = I.getOpcode() == TargetOpcode::G_SMULH ? AArch64::SMULHrr
1773 : AArch64::UMULHrr;
1774 I.setDesc(TII.get(NewOpc));
1775
1776 // Now that we selected an opcode, we need to constrain the register
1777 // operands to use appropriate classes.
1778 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1779 }
Ahmed Bougacha33e19fe2016-08-18 16:05:11 +00001780 case TargetOpcode::G_FADD:
1781 case TargetOpcode::G_FSUB:
1782 case TargetOpcode::G_FMUL:
1783 case TargetOpcode::G_FDIV:
1784
Ahmed Bougacha2ac5bf92016-08-16 14:02:47 +00001785 case TargetOpcode::G_ASHR:
Amara Emerson9bf092d2019-04-09 21:22:43 +00001786 if (MRI.getType(I.getOperand(0).getReg()).isVector())
1787 return selectVectorASHR(I, MRI);
1788 LLVM_FALLTHROUGH;
1789 case TargetOpcode::G_SHL:
1790 if (Opcode == TargetOpcode::G_SHL &&
1791 MRI.getType(I.getOperand(0).getReg()).isVector())
1792 return selectVectorSHL(I, MRI);
1793 LLVM_FALLTHROUGH;
1794 case TargetOpcode::G_OR:
1795 case TargetOpcode::G_LSHR:
Tim Northover2fda4b02016-10-10 21:49:49 +00001796 case TargetOpcode::G_GEP: {
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +00001797 // Reject the various things we don't support yet.
Ahmed Bougacha59e160a2016-08-16 14:37:40 +00001798 if (unsupportedBinOp(I, RBI, MRI, TRI))
1799 return false;
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +00001800
Ahmed Bougacha59e160a2016-08-16 14:37:40 +00001801 const unsigned OpSize = Ty.getSizeInBits();
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +00001802
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001803 const Register DefReg = I.getOperand(0).getReg();
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +00001804 const RegisterBank &RB = *RBI.getRegBank(DefReg, MRI, TRI);
1805
1806 const unsigned NewOpc = selectBinaryOp(I.getOpcode(), RB.getID(), OpSize);
1807 if (NewOpc == I.getOpcode())
1808 return false;
1809
1810 I.setDesc(TII.get(NewOpc));
1811 // FIXME: Should the type be always reset in setDesc?
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +00001812
1813 // Now that we selected an opcode, we need to constrain the register
1814 // operands to use appropriate classes.
1815 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1816 }
Tim Northover3d38b3a2016-10-11 20:50:21 +00001817
Jessica Paquette7d6784f2019-03-14 22:54:29 +00001818 case TargetOpcode::G_UADDO: {
1819 // TODO: Support other types.
1820 unsigned OpSize = Ty.getSizeInBits();
1821 if (OpSize != 32 && OpSize != 64) {
1822 LLVM_DEBUG(
1823 dbgs()
1824 << "G_UADDO currently only supported for 32 and 64 b types.\n");
1825 return false;
1826 }
1827
1828 // TODO: Support vectors.
1829 if (Ty.isVector()) {
1830 LLVM_DEBUG(dbgs() << "G_UADDO currently only supported for scalars.\n");
1831 return false;
1832 }
1833
1834 // Add and set the set condition flag.
1835 unsigned AddsOpc = OpSize == 32 ? AArch64::ADDSWrr : AArch64::ADDSXrr;
1836 MachineIRBuilder MIRBuilder(I);
1837 auto AddsMI = MIRBuilder.buildInstr(
1838 AddsOpc, {I.getOperand(0).getReg()},
1839 {I.getOperand(2).getReg(), I.getOperand(3).getReg()});
1840 constrainSelectedInstRegOperands(*AddsMI, TII, TRI, RBI);
1841
1842 // Now, put the overflow result in the register given by the first operand
1843 // to the G_UADDO. CSINC increments the result when the predicate is false,
1844 // so to get the increment when it's true, we need to use the inverse. In
1845 // this case, we want to increment when carry is set.
1846 auto CsetMI = MIRBuilder
1847 .buildInstr(AArch64::CSINCWr, {I.getOperand(1).getReg()},
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001848 {Register(AArch64::WZR), Register(AArch64::WZR)})
Jessica Paquette7d6784f2019-03-14 22:54:29 +00001849 .addImm(getInvertedCondCode(AArch64CC::HS));
1850 constrainSelectedInstRegOperands(*CsetMI, TII, TRI, RBI);
1851 I.eraseFromParent();
1852 return true;
1853 }
1854
Tim Northover398c5f52017-02-14 20:56:29 +00001855 case TargetOpcode::G_PTR_MASK: {
1856 uint64_t Align = I.getOperand(2).getImm();
1857 if (Align >= 64 || Align == 0)
1858 return false;
1859
1860 uint64_t Mask = ~((1ULL << Align) - 1);
1861 I.setDesc(TII.get(AArch64::ANDXri));
1862 I.getOperand(2).setImm(AArch64_AM::encodeLogicalImmediate(Mask, 64));
1863
1864 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1865 }
Tim Northover037af52c2016-10-31 18:31:09 +00001866 case TargetOpcode::G_PTRTOINT:
Tim Northoverfb8d9892016-10-12 22:49:15 +00001867 case TargetOpcode::G_TRUNC: {
1868 const LLT DstTy = MRI.getType(I.getOperand(0).getReg());
1869 const LLT SrcTy = MRI.getType(I.getOperand(1).getReg());
1870
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001871 const Register DstReg = I.getOperand(0).getReg();
1872 const Register SrcReg = I.getOperand(1).getReg();
Tim Northoverfb8d9892016-10-12 22:49:15 +00001873
1874 const RegisterBank &DstRB = *RBI.getRegBank(DstReg, MRI, TRI);
1875 const RegisterBank &SrcRB = *RBI.getRegBank(SrcReg, MRI, TRI);
1876
1877 if (DstRB.getID() != SrcRB.getID()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001878 LLVM_DEBUG(
1879 dbgs() << "G_TRUNC/G_PTRTOINT input/output on different banks\n");
Tim Northoverfb8d9892016-10-12 22:49:15 +00001880 return false;
1881 }
1882
1883 if (DstRB.getID() == AArch64::GPRRegBankID) {
1884 const TargetRegisterClass *DstRC =
1885 getRegClassForTypeOnBank(DstTy, DstRB, RBI);
1886 if (!DstRC)
1887 return false;
1888
1889 const TargetRegisterClass *SrcRC =
1890 getRegClassForTypeOnBank(SrcTy, SrcRB, RBI);
1891 if (!SrcRC)
1892 return false;
1893
1894 if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, MRI) ||
1895 !RBI.constrainGenericRegister(DstReg, *DstRC, MRI)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001896 LLVM_DEBUG(dbgs() << "Failed to constrain G_TRUNC/G_PTRTOINT\n");
Tim Northoverfb8d9892016-10-12 22:49:15 +00001897 return false;
1898 }
1899
1900 if (DstRC == SrcRC) {
1901 // Nothing to be done
Daniel Sanderscc36dbf2017-06-27 10:11:39 +00001902 } else if (Opcode == TargetOpcode::G_TRUNC && DstTy == LLT::scalar(32) &&
1903 SrcTy == LLT::scalar(64)) {
1904 llvm_unreachable("TableGen can import this case");
1905 return false;
Tim Northoverfb8d9892016-10-12 22:49:15 +00001906 } else if (DstRC == &AArch64::GPR32RegClass &&
1907 SrcRC == &AArch64::GPR64RegClass) {
1908 I.getOperand(1).setSubReg(AArch64::sub_32);
1909 } else {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001910 LLVM_DEBUG(
1911 dbgs() << "Unhandled mismatched classes in G_TRUNC/G_PTRTOINT\n");
Tim Northoverfb8d9892016-10-12 22:49:15 +00001912 return false;
1913 }
1914
1915 I.setDesc(TII.get(TargetOpcode::COPY));
1916 return true;
1917 } else if (DstRB.getID() == AArch64::FPRRegBankID) {
1918 if (DstTy == LLT::vector(4, 16) && SrcTy == LLT::vector(4, 32)) {
1919 I.setDesc(TII.get(AArch64::XTNv4i16));
1920 constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1921 return true;
1922 }
1923 }
1924
1925 return false;
1926 }
1927
Tim Northover3d38b3a2016-10-11 20:50:21 +00001928 case TargetOpcode::G_ANYEXT: {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001929 const Register DstReg = I.getOperand(0).getReg();
1930 const Register SrcReg = I.getOperand(1).getReg();
Tim Northover3d38b3a2016-10-11 20:50:21 +00001931
Quentin Colombetcb629a82016-10-12 03:57:49 +00001932 const RegisterBank &RBDst = *RBI.getRegBank(DstReg, MRI, TRI);
1933 if (RBDst.getID() != AArch64::GPRRegBankID) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001934 LLVM_DEBUG(dbgs() << "G_ANYEXT on bank: " << RBDst
1935 << ", expected: GPR\n");
Quentin Colombetcb629a82016-10-12 03:57:49 +00001936 return false;
1937 }
Tim Northover3d38b3a2016-10-11 20:50:21 +00001938
Quentin Colombetcb629a82016-10-12 03:57:49 +00001939 const RegisterBank &RBSrc = *RBI.getRegBank(SrcReg, MRI, TRI);
1940 if (RBSrc.getID() != AArch64::GPRRegBankID) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001941 LLVM_DEBUG(dbgs() << "G_ANYEXT on bank: " << RBSrc
1942 << ", expected: GPR\n");
Tim Northover3d38b3a2016-10-11 20:50:21 +00001943 return false;
1944 }
1945
1946 const unsigned DstSize = MRI.getType(DstReg).getSizeInBits();
1947
1948 if (DstSize == 0) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001949 LLVM_DEBUG(dbgs() << "G_ANYEXT operand has no size, not a gvreg?\n");
Tim Northover3d38b3a2016-10-11 20:50:21 +00001950 return false;
1951 }
1952
Quentin Colombetcb629a82016-10-12 03:57:49 +00001953 if (DstSize != 64 && DstSize > 32) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001954 LLVM_DEBUG(dbgs() << "G_ANYEXT to size: " << DstSize
1955 << ", expected: 32 or 64\n");
Tim Northover3d38b3a2016-10-11 20:50:21 +00001956 return false;
1957 }
Quentin Colombetcb629a82016-10-12 03:57:49 +00001958 // At this point G_ANYEXT is just like a plain COPY, but we need
1959 // to explicitly form the 64-bit value if any.
1960 if (DstSize > 32) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001961 Register ExtSrc = MRI.createVirtualRegister(&AArch64::GPR64allRegClass);
Quentin Colombetcb629a82016-10-12 03:57:49 +00001962 BuildMI(MBB, I, I.getDebugLoc(), TII.get(AArch64::SUBREG_TO_REG))
1963 .addDef(ExtSrc)
1964 .addImm(0)
1965 .addUse(SrcReg)
1966 .addImm(AArch64::sub_32);
1967 I.getOperand(1).setReg(ExtSrc);
Tim Northover3d38b3a2016-10-11 20:50:21 +00001968 }
Quentin Colombetcb629a82016-10-12 03:57:49 +00001969 return selectCopy(I, TII, MRI, TRI, RBI);
Tim Northover3d38b3a2016-10-11 20:50:21 +00001970 }
1971
1972 case TargetOpcode::G_ZEXT:
1973 case TargetOpcode::G_SEXT: {
1974 unsigned Opcode = I.getOpcode();
1975 const LLT DstTy = MRI.getType(I.getOperand(0).getReg()),
1976 SrcTy = MRI.getType(I.getOperand(1).getReg());
1977 const bool isSigned = Opcode == TargetOpcode::G_SEXT;
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001978 const Register DefReg = I.getOperand(0).getReg();
1979 const Register SrcReg = I.getOperand(1).getReg();
Tim Northover3d38b3a2016-10-11 20:50:21 +00001980 const RegisterBank &RB = *RBI.getRegBank(DefReg, MRI, TRI);
1981
1982 if (RB.getID() != AArch64::GPRRegBankID) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001983 LLVM_DEBUG(dbgs() << TII.getName(I.getOpcode()) << " on bank: " << RB
1984 << ", expected: GPR\n");
Tim Northover3d38b3a2016-10-11 20:50:21 +00001985 return false;
1986 }
1987
1988 MachineInstr *ExtI;
1989 if (DstTy == LLT::scalar(64)) {
1990 // FIXME: Can we avoid manually doing this?
1991 if (!RBI.constrainGenericRegister(SrcReg, AArch64::GPR32RegClass, MRI)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001992 LLVM_DEBUG(dbgs() << "Failed to constrain " << TII.getName(Opcode)
1993 << " operand\n");
Tim Northover3d38b3a2016-10-11 20:50:21 +00001994 return false;
1995 }
1996
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001997 const Register SrcXReg =
Tim Northover3d38b3a2016-10-11 20:50:21 +00001998 MRI.createVirtualRegister(&AArch64::GPR64RegClass);
1999 BuildMI(MBB, I, I.getDebugLoc(), TII.get(AArch64::SUBREG_TO_REG))
2000 .addDef(SrcXReg)
2001 .addImm(0)
2002 .addUse(SrcReg)
2003 .addImm(AArch64::sub_32);
2004
2005 const unsigned NewOpc = isSigned ? AArch64::SBFMXri : AArch64::UBFMXri;
2006 ExtI = BuildMI(MBB, I, I.getDebugLoc(), TII.get(NewOpc))
2007 .addDef(DefReg)
2008 .addUse(SrcXReg)
2009 .addImm(0)
2010 .addImm(SrcTy.getSizeInBits() - 1);
Tim Northovera9105be2016-11-09 22:39:54 +00002011 } else if (DstTy.isScalar() && DstTy.getSizeInBits() <= 32) {
Tim Northover3d38b3a2016-10-11 20:50:21 +00002012 const unsigned NewOpc = isSigned ? AArch64::SBFMWri : AArch64::UBFMWri;
2013 ExtI = BuildMI(MBB, I, I.getDebugLoc(), TII.get(NewOpc))
2014 .addDef(DefReg)
2015 .addUse(SrcReg)
2016 .addImm(0)
2017 .addImm(SrcTy.getSizeInBits() - 1);
2018 } else {
2019 return false;
2020 }
2021
2022 constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI);
2023
2024 I.eraseFromParent();
2025 return true;
2026 }
Tim Northoverc1d8c2b2016-10-11 22:29:23 +00002027
Tim Northover69271c62016-10-12 22:49:11 +00002028 case TargetOpcode::G_SITOFP:
2029 case TargetOpcode::G_UITOFP:
2030 case TargetOpcode::G_FPTOSI:
2031 case TargetOpcode::G_FPTOUI: {
2032 const LLT DstTy = MRI.getType(I.getOperand(0).getReg()),
2033 SrcTy = MRI.getType(I.getOperand(1).getReg());
2034 const unsigned NewOpc = selectFPConvOpc(Opcode, DstTy, SrcTy);
2035 if (NewOpc == Opcode)
2036 return false;
2037
2038 I.setDesc(TII.get(NewOpc));
2039 constrainSelectedInstRegOperands(I, TII, TRI, RBI);
2040
2041 return true;
2042 }
2043
2044
Tim Northoverc1d8c2b2016-10-11 22:29:23 +00002045 case TargetOpcode::G_INTTOPTR:
Daniel Sandersedd07842017-08-17 09:26:14 +00002046 // The importer is currently unable to import pointer types since they
2047 // didn't exist in SelectionDAG.
Daniel Sanderseb2f5f32017-08-15 15:10:31 +00002048 return selectCopy(I, TII, MRI, TRI, RBI);
Daniel Sanders16e6dd32017-08-15 13:50:09 +00002049
Daniel Sandersedd07842017-08-17 09:26:14 +00002050 case TargetOpcode::G_BITCAST:
2051 // Imported SelectionDAG rules can handle every bitcast except those that
2052 // bitcast from a type to the same type. Ideally, these shouldn't occur
Amara Emersonb9560512019-04-11 20:32:24 +00002053 // but we might not run an optimizer that deletes them. The other exception
2054 // is bitcasts involving pointer types, as SelectionDAG has no knowledge
2055 // of them.
2056 return selectCopy(I, TII, MRI, TRI, RBI);
Daniel Sandersedd07842017-08-17 09:26:14 +00002057
Tim Northover9ac0eba2016-11-08 00:45:29 +00002058 case TargetOpcode::G_SELECT: {
2059 if (MRI.getType(I.getOperand(1).getReg()) != LLT::scalar(1)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00002060 LLVM_DEBUG(dbgs() << "G_SELECT cond has type: " << Ty
2061 << ", expected: " << LLT::scalar(1) << '\n');
Tim Northover9ac0eba2016-11-08 00:45:29 +00002062 return false;
2063 }
2064
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002065 const Register CondReg = I.getOperand(1).getReg();
2066 const Register TReg = I.getOperand(2).getReg();
2067 const Register FReg = I.getOperand(3).getReg();
Tim Northover9ac0eba2016-11-08 00:45:29 +00002068
Jessica Paquette99316042019-07-02 19:44:16 +00002069 if (tryOptSelect(I))
Amara Emersonc37ff0d2019-06-05 23:46:16 +00002070 return true;
Tim Northover9ac0eba2016-11-08 00:45:29 +00002071
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002072 Register CSelOpc = selectSelectOpc(I, MRI, RBI);
Tim Northover9ac0eba2016-11-08 00:45:29 +00002073 MachineInstr &TstMI =
2074 *BuildMI(MBB, I, I.getDebugLoc(), TII.get(AArch64::ANDSWri))
2075 .addDef(AArch64::WZR)
2076 .addUse(CondReg)
2077 .addImm(AArch64_AM::encodeLogicalImmediate(1, 32));
2078
2079 MachineInstr &CSelMI = *BuildMI(MBB, I, I.getDebugLoc(), TII.get(CSelOpc))
2080 .addDef(I.getOperand(0).getReg())
2081 .addUse(TReg)
2082 .addUse(FReg)
2083 .addImm(AArch64CC::NE);
2084
2085 constrainSelectedInstRegOperands(TstMI, TII, TRI, RBI);
2086 constrainSelectedInstRegOperands(CSelMI, TII, TRI, RBI);
2087
2088 I.eraseFromParent();
2089 return true;
2090 }
Tim Northover6c02ad52016-10-12 22:49:04 +00002091 case TargetOpcode::G_ICMP: {
Amara Emerson9bf092d2019-04-09 21:22:43 +00002092 if (Ty.isVector())
2093 return selectVectorICmp(I, MRI);
2094
Aditya Nandakumar02c602e2017-07-31 17:00:16 +00002095 if (Ty != LLT::scalar(32)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00002096 LLVM_DEBUG(dbgs() << "G_ICMP result has type: " << Ty
2097 << ", expected: " << LLT::scalar(32) << '\n');
Tim Northover6c02ad52016-10-12 22:49:04 +00002098 return false;
2099 }
2100
Jessica Paquette49537bb2019-06-17 18:40:06 +00002101 MachineIRBuilder MIRBuilder(I);
Jessica Paquette99316042019-07-02 19:44:16 +00002102 if (!emitIntegerCompare(I.getOperand(2), I.getOperand(3), I.getOperand(1),
2103 MIRBuilder))
2104 return false;
Jessica Paquette49537bb2019-06-17 18:40:06 +00002105 emitCSetForICMP(I.getOperand(0).getReg(), I.getOperand(1).getPredicate(),
Jessica Paquette99316042019-07-02 19:44:16 +00002106 MIRBuilder);
Tim Northover6c02ad52016-10-12 22:49:04 +00002107 I.eraseFromParent();
2108 return true;
2109 }
2110
Tim Northover7dd378d2016-10-12 22:49:07 +00002111 case TargetOpcode::G_FCMP: {
Aditya Nandakumar02c602e2017-07-31 17:00:16 +00002112 if (Ty != LLT::scalar(32)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00002113 LLVM_DEBUG(dbgs() << "G_FCMP result has type: " << Ty
2114 << ", expected: " << LLT::scalar(32) << '\n');
Tim Northover7dd378d2016-10-12 22:49:07 +00002115 return false;
2116 }
2117
Jessica Paquetteb73ea75b2019-05-28 22:52:49 +00002118 unsigned CmpOpc = selectFCMPOpc(I, MRI);
2119 if (!CmpOpc)
Tim Northover7dd378d2016-10-12 22:49:07 +00002120 return false;
Tim Northover7dd378d2016-10-12 22:49:07 +00002121
2122 // FIXME: regbank
2123
2124 AArch64CC::CondCode CC1, CC2;
2125 changeFCMPPredToAArch64CC(
2126 (CmpInst::Predicate)I.getOperand(1).getPredicate(), CC1, CC2);
2127
Jessica Paquetteb73ea75b2019-05-28 22:52:49 +00002128 // Partially build the compare. Decide if we need to add a use for the
2129 // third operand based off whether or not we're comparing against 0.0.
2130 auto CmpMI = BuildMI(MBB, I, I.getDebugLoc(), TII.get(CmpOpc))
2131 .addUse(I.getOperand(2).getReg());
2132
2133 // If we don't have an immediate compare, then we need to add a use of the
2134 // register which wasn't used for the immediate.
2135 // Note that the immediate will always be the last operand.
2136 if (CmpOpc != AArch64::FCMPSri && CmpOpc != AArch64::FCMPDri)
2137 CmpMI = CmpMI.addUse(I.getOperand(3).getReg());
Tim Northover7dd378d2016-10-12 22:49:07 +00002138
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002139 const Register DefReg = I.getOperand(0).getReg();
2140 Register Def1Reg = DefReg;
Tim Northover7dd378d2016-10-12 22:49:07 +00002141 if (CC2 != AArch64CC::AL)
2142 Def1Reg = MRI.createVirtualRegister(&AArch64::GPR32RegClass);
2143
2144 MachineInstr &CSetMI =
2145 *BuildMI(MBB, I, I.getDebugLoc(), TII.get(AArch64::CSINCWr))
2146 .addDef(Def1Reg)
2147 .addUse(AArch64::WZR)
2148 .addUse(AArch64::WZR)
Tim Northover33a1a0b2017-01-17 23:04:01 +00002149 .addImm(getInvertedCondCode(CC1));
Tim Northover7dd378d2016-10-12 22:49:07 +00002150
2151 if (CC2 != AArch64CC::AL) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002152 Register Def2Reg = MRI.createVirtualRegister(&AArch64::GPR32RegClass);
Tim Northover7dd378d2016-10-12 22:49:07 +00002153 MachineInstr &CSet2MI =
2154 *BuildMI(MBB, I, I.getDebugLoc(), TII.get(AArch64::CSINCWr))
2155 .addDef(Def2Reg)
2156 .addUse(AArch64::WZR)
2157 .addUse(AArch64::WZR)
Tim Northover33a1a0b2017-01-17 23:04:01 +00002158 .addImm(getInvertedCondCode(CC2));
Tim Northover7dd378d2016-10-12 22:49:07 +00002159 MachineInstr &OrMI =
2160 *BuildMI(MBB, I, I.getDebugLoc(), TII.get(AArch64::ORRWrr))
2161 .addDef(DefReg)
2162 .addUse(Def1Reg)
2163 .addUse(Def2Reg);
2164 constrainSelectedInstRegOperands(OrMI, TII, TRI, RBI);
2165 constrainSelectedInstRegOperands(CSet2MI, TII, TRI, RBI);
2166 }
Jessica Paquetteb73ea75b2019-05-28 22:52:49 +00002167 constrainSelectedInstRegOperands(*CmpMI, TII, TRI, RBI);
Tim Northover7dd378d2016-10-12 22:49:07 +00002168 constrainSelectedInstRegOperands(CSetMI, TII, TRI, RBI);
2169
2170 I.eraseFromParent();
2171 return true;
2172 }
Tim Northovere9600d82017-02-08 17:57:27 +00002173 case TargetOpcode::G_VASTART:
2174 return STI.isTargetDarwin() ? selectVaStartDarwin(I, MF, MRI)
2175 : selectVaStartAAPCS(I, MF, MRI);
Jessica Paquette7f6fe7c2019-04-29 20:58:17 +00002176 case TargetOpcode::G_INTRINSIC:
2177 return selectIntrinsic(I, MRI);
Amara Emerson1f5d9942018-04-25 14:43:59 +00002178 case TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS:
Jessica Paquette22c62152019-04-02 19:57:26 +00002179 return selectIntrinsicWithSideEffects(I, MRI);
Amara Emerson1e8c1642018-07-31 00:09:02 +00002180 case TargetOpcode::G_IMPLICIT_DEF: {
Justin Bogner4fc69662017-07-12 17:32:32 +00002181 I.setDesc(TII.get(TargetOpcode::IMPLICIT_DEF));
Amara Emerson58aea522018-02-02 01:44:43 +00002182 const LLT DstTy = MRI.getType(I.getOperand(0).getReg());
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002183 const Register DstReg = I.getOperand(0).getReg();
Amara Emerson58aea522018-02-02 01:44:43 +00002184 const RegisterBank &DstRB = *RBI.getRegBank(DstReg, MRI, TRI);
2185 const TargetRegisterClass *DstRC =
2186 getRegClassForTypeOnBank(DstTy, DstRB, RBI);
2187 RBI.constrainGenericRegister(DstReg, *DstRC, MRI);
Justin Bogner4fc69662017-07-12 17:32:32 +00002188 return true;
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +00002189 }
Amara Emerson1e8c1642018-07-31 00:09:02 +00002190 case TargetOpcode::G_BLOCK_ADDR: {
2191 if (TM.getCodeModel() == CodeModel::Large) {
2192 materializeLargeCMVal(I, I.getOperand(1).getBlockAddress(), 0);
2193 I.eraseFromParent();
2194 return true;
2195 } else {
2196 I.setDesc(TII.get(AArch64::MOVaddrBA));
2197 auto MovMI = BuildMI(MBB, I, I.getDebugLoc(), TII.get(AArch64::MOVaddrBA),
2198 I.getOperand(0).getReg())
2199 .addBlockAddress(I.getOperand(1).getBlockAddress(),
2200 /* Offset */ 0, AArch64II::MO_PAGE)
2201 .addBlockAddress(
2202 I.getOperand(1).getBlockAddress(), /* Offset */ 0,
2203 AArch64II::MO_NC | AArch64II::MO_PAGEOFF);
2204 I.eraseFromParent();
2205 return constrainSelectedInstRegOperands(*MovMI, TII, TRI, RBI);
2206 }
2207 }
Jessica Paquette991cb392019-04-23 20:46:19 +00002208 case TargetOpcode::G_INTRINSIC_TRUNC:
2209 return selectIntrinsicTrunc(I, MRI);
Jessica Paquette4fe75742019-04-23 23:03:03 +00002210 case TargetOpcode::G_INTRINSIC_ROUND:
2211 return selectIntrinsicRound(I, MRI);
Amara Emerson5ec14602018-12-10 18:44:58 +00002212 case TargetOpcode::G_BUILD_VECTOR:
2213 return selectBuildVector(I, MRI);
Amara Emerson8cb186c2018-12-20 01:11:04 +00002214 case TargetOpcode::G_MERGE_VALUES:
2215 return selectMergeValues(I, MRI);
Jessica Paquette245047d2019-01-24 22:00:41 +00002216 case TargetOpcode::G_UNMERGE_VALUES:
2217 return selectUnmergeValues(I, MRI);
Amara Emerson1abe05c2019-02-21 20:20:16 +00002218 case TargetOpcode::G_SHUFFLE_VECTOR:
2219 return selectShuffleVector(I, MRI);
Jessica Paquette607774c2019-03-11 22:18:01 +00002220 case TargetOpcode::G_EXTRACT_VECTOR_ELT:
2221 return selectExtractElt(I, MRI);
Jessica Paquette5aff1f42019-03-14 18:01:30 +00002222 case TargetOpcode::G_INSERT_VECTOR_ELT:
2223 return selectInsertElt(I, MRI);
Amara Emerson2ff22982019-03-14 22:48:15 +00002224 case TargetOpcode::G_CONCAT_VECTORS:
2225 return selectConcatVectors(I, MRI);
Amara Emerson6e71b342019-06-21 18:10:41 +00002226 case TargetOpcode::G_JUMP_TABLE:
2227 return selectJumpTable(I, MRI);
Amara Emerson1e8c1642018-07-31 00:09:02 +00002228 }
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +00002229
2230 return false;
2231}
Daniel Sanders8a4bae92017-03-14 21:32:08 +00002232
Amara Emerson6e71b342019-06-21 18:10:41 +00002233bool AArch64InstructionSelector::selectBrJT(MachineInstr &I,
2234 MachineRegisterInfo &MRI) const {
2235 assert(I.getOpcode() == TargetOpcode::G_BRJT && "Expected G_BRJT");
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002236 Register JTAddr = I.getOperand(0).getReg();
Amara Emerson6e71b342019-06-21 18:10:41 +00002237 unsigned JTI = I.getOperand(1).getIndex();
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002238 Register Index = I.getOperand(2).getReg();
Amara Emerson6e71b342019-06-21 18:10:41 +00002239 MachineIRBuilder MIB(I);
2240
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002241 Register TargetReg = MRI.createVirtualRegister(&AArch64::GPR64RegClass);
2242 Register ScratchReg = MRI.createVirtualRegister(&AArch64::GPR64spRegClass);
Amara Emerson6e71b342019-06-21 18:10:41 +00002243 MIB.buildInstr(AArch64::JumpTableDest32, {TargetReg, ScratchReg},
2244 {JTAddr, Index})
2245 .addJumpTableIndex(JTI);
2246
2247 // Build the indirect branch.
2248 MIB.buildInstr(AArch64::BR, {}, {TargetReg});
2249 I.eraseFromParent();
2250 return true;
2251}
2252
2253bool AArch64InstructionSelector::selectJumpTable(
2254 MachineInstr &I, MachineRegisterInfo &MRI) const {
2255 assert(I.getOpcode() == TargetOpcode::G_JUMP_TABLE && "Expected jump table");
2256 assert(I.getOperand(1).isJTI() && "Jump table op should have a JTI!");
2257
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002258 Register DstReg = I.getOperand(0).getReg();
Amara Emerson6e71b342019-06-21 18:10:41 +00002259 unsigned JTI = I.getOperand(1).getIndex();
2260 // We generate a MOVaddrJT which will get expanded to an ADRP + ADD later.
2261 MachineIRBuilder MIB(I);
2262 auto MovMI =
2263 MIB.buildInstr(AArch64::MOVaddrJT, {DstReg}, {})
2264 .addJumpTableIndex(JTI, AArch64II::MO_PAGE)
2265 .addJumpTableIndex(JTI, AArch64II::MO_NC | AArch64II::MO_PAGEOFF);
2266 I.eraseFromParent();
2267 return constrainSelectedInstRegOperands(*MovMI, TII, TRI, RBI);
2268}
2269
Jessica Paquette991cb392019-04-23 20:46:19 +00002270bool AArch64InstructionSelector::selectIntrinsicTrunc(
2271 MachineInstr &I, MachineRegisterInfo &MRI) const {
2272 const LLT SrcTy = MRI.getType(I.getOperand(0).getReg());
2273
2274 // Select the correct opcode.
2275 unsigned Opc = 0;
2276 if (!SrcTy.isVector()) {
2277 switch (SrcTy.getSizeInBits()) {
2278 default:
2279 case 16:
2280 Opc = AArch64::FRINTZHr;
2281 break;
2282 case 32:
2283 Opc = AArch64::FRINTZSr;
2284 break;
2285 case 64:
2286 Opc = AArch64::FRINTZDr;
2287 break;
2288 }
2289 } else {
2290 unsigned NumElts = SrcTy.getNumElements();
2291 switch (SrcTy.getElementType().getSizeInBits()) {
2292 default:
2293 break;
2294 case 16:
2295 if (NumElts == 4)
2296 Opc = AArch64::FRINTZv4f16;
2297 else if (NumElts == 8)
2298 Opc = AArch64::FRINTZv8f16;
2299 break;
2300 case 32:
2301 if (NumElts == 2)
2302 Opc = AArch64::FRINTZv2f32;
2303 else if (NumElts == 4)
2304 Opc = AArch64::FRINTZv4f32;
2305 break;
2306 case 64:
2307 if (NumElts == 2)
2308 Opc = AArch64::FRINTZv2f64;
2309 break;
2310 }
2311 }
2312
2313 if (!Opc) {
2314 // Didn't get an opcode above, bail.
2315 LLVM_DEBUG(dbgs() << "Unsupported type for G_INTRINSIC_TRUNC!\n");
2316 return false;
2317 }
2318
2319 // Legalization would have set us up perfectly for this; we just need to
2320 // set the opcode and move on.
2321 I.setDesc(TII.get(Opc));
2322 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
2323}
2324
Jessica Paquette4fe75742019-04-23 23:03:03 +00002325bool AArch64InstructionSelector::selectIntrinsicRound(
2326 MachineInstr &I, MachineRegisterInfo &MRI) const {
2327 const LLT SrcTy = MRI.getType(I.getOperand(0).getReg());
2328
2329 // Select the correct opcode.
2330 unsigned Opc = 0;
2331 if (!SrcTy.isVector()) {
2332 switch (SrcTy.getSizeInBits()) {
2333 default:
2334 case 16:
2335 Opc = AArch64::FRINTAHr;
2336 break;
2337 case 32:
2338 Opc = AArch64::FRINTASr;
2339 break;
2340 case 64:
2341 Opc = AArch64::FRINTADr;
2342 break;
2343 }
2344 } else {
2345 unsigned NumElts = SrcTy.getNumElements();
2346 switch (SrcTy.getElementType().getSizeInBits()) {
2347 default:
2348 break;
2349 case 16:
2350 if (NumElts == 4)
2351 Opc = AArch64::FRINTAv4f16;
2352 else if (NumElts == 8)
2353 Opc = AArch64::FRINTAv8f16;
2354 break;
2355 case 32:
2356 if (NumElts == 2)
2357 Opc = AArch64::FRINTAv2f32;
2358 else if (NumElts == 4)
2359 Opc = AArch64::FRINTAv4f32;
2360 break;
2361 case 64:
2362 if (NumElts == 2)
2363 Opc = AArch64::FRINTAv2f64;
2364 break;
2365 }
2366 }
2367
2368 if (!Opc) {
2369 // Didn't get an opcode above, bail.
2370 LLVM_DEBUG(dbgs() << "Unsupported type for G_INTRINSIC_ROUND!\n");
2371 return false;
2372 }
2373
2374 // Legalization would have set us up perfectly for this; we just need to
2375 // set the opcode and move on.
2376 I.setDesc(TII.get(Opc));
2377 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
2378}
2379
Amara Emerson9bf092d2019-04-09 21:22:43 +00002380bool AArch64InstructionSelector::selectVectorICmp(
2381 MachineInstr &I, MachineRegisterInfo &MRI) const {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002382 Register DstReg = I.getOperand(0).getReg();
Amara Emerson9bf092d2019-04-09 21:22:43 +00002383 LLT DstTy = MRI.getType(DstReg);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002384 Register SrcReg = I.getOperand(2).getReg();
2385 Register Src2Reg = I.getOperand(3).getReg();
Amara Emerson9bf092d2019-04-09 21:22:43 +00002386 LLT SrcTy = MRI.getType(SrcReg);
2387
2388 unsigned SrcEltSize = SrcTy.getElementType().getSizeInBits();
2389 unsigned NumElts = DstTy.getNumElements();
2390
2391 // First index is element size, 0 == 8b, 1 == 16b, 2 == 32b, 3 == 64b
2392 // Second index is num elts, 0 == v2, 1 == v4, 2 == v8, 3 == v16
2393 // Third index is cc opcode:
2394 // 0 == eq
2395 // 1 == ugt
2396 // 2 == uge
2397 // 3 == ult
2398 // 4 == ule
2399 // 5 == sgt
2400 // 6 == sge
2401 // 7 == slt
2402 // 8 == sle
2403 // ne is done by negating 'eq' result.
2404
2405 // This table below assumes that for some comparisons the operands will be
2406 // commuted.
2407 // ult op == commute + ugt op
2408 // ule op == commute + uge op
2409 // slt op == commute + sgt op
2410 // sle op == commute + sge op
2411 unsigned PredIdx = 0;
2412 bool SwapOperands = false;
2413 CmpInst::Predicate Pred = (CmpInst::Predicate)I.getOperand(1).getPredicate();
2414 switch (Pred) {
2415 case CmpInst::ICMP_NE:
2416 case CmpInst::ICMP_EQ:
2417 PredIdx = 0;
2418 break;
2419 case CmpInst::ICMP_UGT:
2420 PredIdx = 1;
2421 break;
2422 case CmpInst::ICMP_UGE:
2423 PredIdx = 2;
2424 break;
2425 case CmpInst::ICMP_ULT:
2426 PredIdx = 3;
2427 SwapOperands = true;
2428 break;
2429 case CmpInst::ICMP_ULE:
2430 PredIdx = 4;
2431 SwapOperands = true;
2432 break;
2433 case CmpInst::ICMP_SGT:
2434 PredIdx = 5;
2435 break;
2436 case CmpInst::ICMP_SGE:
2437 PredIdx = 6;
2438 break;
2439 case CmpInst::ICMP_SLT:
2440 PredIdx = 7;
2441 SwapOperands = true;
2442 break;
2443 case CmpInst::ICMP_SLE:
2444 PredIdx = 8;
2445 SwapOperands = true;
2446 break;
2447 default:
2448 llvm_unreachable("Unhandled icmp predicate");
2449 return false;
2450 }
2451
2452 // This table obviously should be tablegen'd when we have our GISel native
2453 // tablegen selector.
2454
2455 static const unsigned OpcTable[4][4][9] = {
2456 {
2457 {0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2458 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2459 0 /* invalid */},
2460 {0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2461 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2462 0 /* invalid */},
2463 {AArch64::CMEQv8i8, AArch64::CMHIv8i8, AArch64::CMHSv8i8,
2464 AArch64::CMHIv8i8, AArch64::CMHSv8i8, AArch64::CMGTv8i8,
2465 AArch64::CMGEv8i8, AArch64::CMGTv8i8, AArch64::CMGEv8i8},
2466 {AArch64::CMEQv16i8, AArch64::CMHIv16i8, AArch64::CMHSv16i8,
2467 AArch64::CMHIv16i8, AArch64::CMHSv16i8, AArch64::CMGTv16i8,
2468 AArch64::CMGEv16i8, AArch64::CMGTv16i8, AArch64::CMGEv16i8}
2469 },
2470 {
2471 {0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2472 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2473 0 /* invalid */},
2474 {AArch64::CMEQv4i16, AArch64::CMHIv4i16, AArch64::CMHSv4i16,
2475 AArch64::CMHIv4i16, AArch64::CMHSv4i16, AArch64::CMGTv4i16,
2476 AArch64::CMGEv4i16, AArch64::CMGTv4i16, AArch64::CMGEv4i16},
2477 {AArch64::CMEQv8i16, AArch64::CMHIv8i16, AArch64::CMHSv8i16,
2478 AArch64::CMHIv8i16, AArch64::CMHSv8i16, AArch64::CMGTv8i16,
2479 AArch64::CMGEv8i16, AArch64::CMGTv8i16, AArch64::CMGEv8i16},
2480 {0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2481 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2482 0 /* invalid */}
2483 },
2484 {
2485 {AArch64::CMEQv2i32, AArch64::CMHIv2i32, AArch64::CMHSv2i32,
2486 AArch64::CMHIv2i32, AArch64::CMHSv2i32, AArch64::CMGTv2i32,
2487 AArch64::CMGEv2i32, AArch64::CMGTv2i32, AArch64::CMGEv2i32},
2488 {AArch64::CMEQv4i32, AArch64::CMHIv4i32, AArch64::CMHSv4i32,
2489 AArch64::CMHIv4i32, AArch64::CMHSv4i32, AArch64::CMGTv4i32,
2490 AArch64::CMGEv4i32, AArch64::CMGTv4i32, AArch64::CMGEv4i32},
2491 {0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2492 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2493 0 /* invalid */},
2494 {0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2495 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2496 0 /* invalid */}
2497 },
2498 {
2499 {AArch64::CMEQv2i64, AArch64::CMHIv2i64, AArch64::CMHSv2i64,
2500 AArch64::CMHIv2i64, AArch64::CMHSv2i64, AArch64::CMGTv2i64,
2501 AArch64::CMGEv2i64, AArch64::CMGTv2i64, AArch64::CMGEv2i64},
2502 {0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2503 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2504 0 /* invalid */},
2505 {0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2506 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2507 0 /* invalid */},
2508 {0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2509 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2510 0 /* invalid */}
2511 },
2512 };
2513 unsigned EltIdx = Log2_32(SrcEltSize / 8);
2514 unsigned NumEltsIdx = Log2_32(NumElts / 2);
2515 unsigned Opc = OpcTable[EltIdx][NumEltsIdx][PredIdx];
2516 if (!Opc) {
2517 LLVM_DEBUG(dbgs() << "Could not map G_ICMP to cmp opcode");
2518 return false;
2519 }
2520
2521 const RegisterBank &VecRB = *RBI.getRegBank(SrcReg, MRI, TRI);
2522 const TargetRegisterClass *SrcRC =
2523 getRegClassForTypeOnBank(SrcTy, VecRB, RBI, true);
2524 if (!SrcRC) {
2525 LLVM_DEBUG(dbgs() << "Could not determine source register class.\n");
2526 return false;
2527 }
2528
2529 unsigned NotOpc = Pred == ICmpInst::ICMP_NE ? AArch64::NOTv8i8 : 0;
2530 if (SrcTy.getSizeInBits() == 128)
2531 NotOpc = NotOpc ? AArch64::NOTv16i8 : 0;
2532
2533 if (SwapOperands)
2534 std::swap(SrcReg, Src2Reg);
2535
2536 MachineIRBuilder MIB(I);
2537 auto Cmp = MIB.buildInstr(Opc, {SrcRC}, {SrcReg, Src2Reg});
2538 constrainSelectedInstRegOperands(*Cmp, TII, TRI, RBI);
2539
2540 // Invert if we had a 'ne' cc.
2541 if (NotOpc) {
2542 Cmp = MIB.buildInstr(NotOpc, {DstReg}, {Cmp});
2543 constrainSelectedInstRegOperands(*Cmp, TII, TRI, RBI);
2544 } else {
2545 MIB.buildCopy(DstReg, Cmp.getReg(0));
2546 }
2547 RBI.constrainGenericRegister(DstReg, *SrcRC, MRI);
2548 I.eraseFromParent();
2549 return true;
2550}
2551
Amara Emerson6bcfa1c2019-02-25 18:52:54 +00002552MachineInstr *AArch64InstructionSelector::emitScalarToVector(
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002553 unsigned EltSize, const TargetRegisterClass *DstRC, Register Scalar,
Amara Emerson6bcfa1c2019-02-25 18:52:54 +00002554 MachineIRBuilder &MIRBuilder) const {
2555 auto Undef = MIRBuilder.buildInstr(TargetOpcode::IMPLICIT_DEF, {DstRC}, {});
Amara Emerson5ec14602018-12-10 18:44:58 +00002556
2557 auto BuildFn = [&](unsigned SubregIndex) {
Amara Emerson6bcfa1c2019-02-25 18:52:54 +00002558 auto Ins =
2559 MIRBuilder
2560 .buildInstr(TargetOpcode::INSERT_SUBREG, {DstRC}, {Undef, Scalar})
2561 .addImm(SubregIndex);
2562 constrainSelectedInstRegOperands(*Undef, TII, TRI, RBI);
2563 constrainSelectedInstRegOperands(*Ins, TII, TRI, RBI);
2564 return &*Ins;
Amara Emerson5ec14602018-12-10 18:44:58 +00002565 };
2566
Amara Emerson8acb0d92019-03-04 19:16:00 +00002567 switch (EltSize) {
Jessica Paquette245047d2019-01-24 22:00:41 +00002568 case 16:
2569 return BuildFn(AArch64::hsub);
Amara Emerson5ec14602018-12-10 18:44:58 +00002570 case 32:
2571 return BuildFn(AArch64::ssub);
2572 case 64:
2573 return BuildFn(AArch64::dsub);
2574 default:
Amara Emerson6bcfa1c2019-02-25 18:52:54 +00002575 return nullptr;
Amara Emerson5ec14602018-12-10 18:44:58 +00002576 }
2577}
2578
Amara Emerson8cb186c2018-12-20 01:11:04 +00002579bool AArch64InstructionSelector::selectMergeValues(
2580 MachineInstr &I, MachineRegisterInfo &MRI) const {
2581 assert(I.getOpcode() == TargetOpcode::G_MERGE_VALUES && "unexpected opcode");
2582 const LLT DstTy = MRI.getType(I.getOperand(0).getReg());
2583 const LLT SrcTy = MRI.getType(I.getOperand(1).getReg());
2584 assert(!DstTy.isVector() && !SrcTy.isVector() && "invalid merge operation");
2585
2586 // At the moment we only support merging two s32s into an s64.
2587 if (I.getNumOperands() != 3)
2588 return false;
2589 if (DstTy.getSizeInBits() != 64 || SrcTy.getSizeInBits() != 32)
2590 return false;
2591 const RegisterBank &RB = *RBI.getRegBank(I.getOperand(1).getReg(), MRI, TRI);
2592 if (RB.getID() != AArch64::GPRRegBankID)
2593 return false;
2594
2595 auto *DstRC = &AArch64::GPR64RegClass;
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002596 Register SubToRegDef = MRI.createVirtualRegister(DstRC);
Amara Emerson8cb186c2018-12-20 01:11:04 +00002597 MachineInstr &SubRegMI = *BuildMI(*I.getParent(), I, I.getDebugLoc(),
2598 TII.get(TargetOpcode::SUBREG_TO_REG))
2599 .addDef(SubToRegDef)
2600 .addImm(0)
2601 .addUse(I.getOperand(1).getReg())
2602 .addImm(AArch64::sub_32);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002603 Register SubToRegDef2 = MRI.createVirtualRegister(DstRC);
Amara Emerson8cb186c2018-12-20 01:11:04 +00002604 // Need to anyext the second scalar before we can use bfm
2605 MachineInstr &SubRegMI2 = *BuildMI(*I.getParent(), I, I.getDebugLoc(),
2606 TII.get(TargetOpcode::SUBREG_TO_REG))
2607 .addDef(SubToRegDef2)
2608 .addImm(0)
2609 .addUse(I.getOperand(2).getReg())
2610 .addImm(AArch64::sub_32);
Amara Emerson8cb186c2018-12-20 01:11:04 +00002611 MachineInstr &BFM =
2612 *BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(AArch64::BFMXri))
Amara Emerson321bfb22018-12-20 03:27:42 +00002613 .addDef(I.getOperand(0).getReg())
Amara Emerson8cb186c2018-12-20 01:11:04 +00002614 .addUse(SubToRegDef)
2615 .addUse(SubToRegDef2)
2616 .addImm(32)
2617 .addImm(31);
2618 constrainSelectedInstRegOperands(SubRegMI, TII, TRI, RBI);
2619 constrainSelectedInstRegOperands(SubRegMI2, TII, TRI, RBI);
2620 constrainSelectedInstRegOperands(BFM, TII, TRI, RBI);
2621 I.eraseFromParent();
2622 return true;
2623}
2624
Jessica Paquette607774c2019-03-11 22:18:01 +00002625static bool getLaneCopyOpcode(unsigned &CopyOpc, unsigned &ExtractSubReg,
2626 const unsigned EltSize) {
2627 // Choose a lane copy opcode and subregister based off of the size of the
2628 // vector's elements.
2629 switch (EltSize) {
2630 case 16:
2631 CopyOpc = AArch64::CPYi16;
2632 ExtractSubReg = AArch64::hsub;
2633 break;
2634 case 32:
2635 CopyOpc = AArch64::CPYi32;
2636 ExtractSubReg = AArch64::ssub;
2637 break;
2638 case 64:
2639 CopyOpc = AArch64::CPYi64;
2640 ExtractSubReg = AArch64::dsub;
2641 break;
2642 default:
2643 // Unknown size, bail out.
2644 LLVM_DEBUG(dbgs() << "Elt size '" << EltSize << "' unsupported.\n");
2645 return false;
2646 }
2647 return true;
2648}
2649
Amara Emersond61b89b2019-03-14 22:48:18 +00002650MachineInstr *AArch64InstructionSelector::emitExtractVectorElt(
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002651 Optional<Register> DstReg, const RegisterBank &DstRB, LLT ScalarTy,
2652 Register VecReg, unsigned LaneIdx, MachineIRBuilder &MIRBuilder) const {
Amara Emersond61b89b2019-03-14 22:48:18 +00002653 MachineRegisterInfo &MRI = *MIRBuilder.getMRI();
2654 unsigned CopyOpc = 0;
2655 unsigned ExtractSubReg = 0;
2656 if (!getLaneCopyOpcode(CopyOpc, ExtractSubReg, ScalarTy.getSizeInBits())) {
2657 LLVM_DEBUG(
2658 dbgs() << "Couldn't determine lane copy opcode for instruction.\n");
2659 return nullptr;
2660 }
2661
2662 const TargetRegisterClass *DstRC =
2663 getRegClassForTypeOnBank(ScalarTy, DstRB, RBI, true);
2664 if (!DstRC) {
2665 LLVM_DEBUG(dbgs() << "Could not determine destination register class.\n");
2666 return nullptr;
2667 }
2668
2669 const RegisterBank &VecRB = *RBI.getRegBank(VecReg, MRI, TRI);
2670 const LLT &VecTy = MRI.getType(VecReg);
2671 const TargetRegisterClass *VecRC =
2672 getRegClassForTypeOnBank(VecTy, VecRB, RBI, true);
2673 if (!VecRC) {
2674 LLVM_DEBUG(dbgs() << "Could not determine source register class.\n");
2675 return nullptr;
2676 }
2677
2678 // The register that we're going to copy into.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002679 Register InsertReg = VecReg;
Amara Emersond61b89b2019-03-14 22:48:18 +00002680 if (!DstReg)
2681 DstReg = MRI.createVirtualRegister(DstRC);
2682 // If the lane index is 0, we just use a subregister COPY.
2683 if (LaneIdx == 0) {
Amara Emerson86271782019-03-18 19:20:10 +00002684 auto Copy = MIRBuilder.buildInstr(TargetOpcode::COPY, {*DstReg}, {})
2685 .addReg(VecReg, 0, ExtractSubReg);
Amara Emersond61b89b2019-03-14 22:48:18 +00002686 RBI.constrainGenericRegister(*DstReg, *DstRC, MRI);
Amara Emerson3739a202019-03-15 21:59:50 +00002687 return &*Copy;
Amara Emersond61b89b2019-03-14 22:48:18 +00002688 }
2689
2690 // Lane copies require 128-bit wide registers. If we're dealing with an
2691 // unpacked vector, then we need to move up to that width. Insert an implicit
2692 // def and a subregister insert to get us there.
2693 if (VecTy.getSizeInBits() != 128) {
2694 MachineInstr *ScalarToVector = emitScalarToVector(
2695 VecTy.getSizeInBits(), &AArch64::FPR128RegClass, VecReg, MIRBuilder);
2696 if (!ScalarToVector)
2697 return nullptr;
2698 InsertReg = ScalarToVector->getOperand(0).getReg();
2699 }
2700
2701 MachineInstr *LaneCopyMI =
2702 MIRBuilder.buildInstr(CopyOpc, {*DstReg}, {InsertReg}).addImm(LaneIdx);
2703 constrainSelectedInstRegOperands(*LaneCopyMI, TII, TRI, RBI);
2704
2705 // Make sure that we actually constrain the initial copy.
2706 RBI.constrainGenericRegister(*DstReg, *DstRC, MRI);
2707 return LaneCopyMI;
2708}
2709
Jessica Paquette607774c2019-03-11 22:18:01 +00002710bool AArch64InstructionSelector::selectExtractElt(
2711 MachineInstr &I, MachineRegisterInfo &MRI) const {
2712 assert(I.getOpcode() == TargetOpcode::G_EXTRACT_VECTOR_ELT &&
2713 "unexpected opcode!");
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002714 Register DstReg = I.getOperand(0).getReg();
Jessica Paquette607774c2019-03-11 22:18:01 +00002715 const LLT NarrowTy = MRI.getType(DstReg);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002716 const Register SrcReg = I.getOperand(1).getReg();
Jessica Paquette607774c2019-03-11 22:18:01 +00002717 const LLT WideTy = MRI.getType(SrcReg);
Amara Emersond61b89b2019-03-14 22:48:18 +00002718 (void)WideTy;
Jessica Paquette607774c2019-03-11 22:18:01 +00002719 assert(WideTy.getSizeInBits() >= NarrowTy.getSizeInBits() &&
2720 "source register size too small!");
2721 assert(NarrowTy.isScalar() && "cannot extract vector into vector!");
2722
2723 // Need the lane index to determine the correct copy opcode.
2724 MachineOperand &LaneIdxOp = I.getOperand(2);
2725 assert(LaneIdxOp.isReg() && "Lane index operand was not a register?");
2726
2727 if (RBI.getRegBank(DstReg, MRI, TRI)->getID() != AArch64::FPRRegBankID) {
2728 LLVM_DEBUG(dbgs() << "Cannot extract into GPR.\n");
2729 return false;
2730 }
2731
Jessica Paquettebb1aced2019-03-13 21:19:29 +00002732 // Find the index to extract from.
Jessica Paquette76f64b62019-04-26 21:53:13 +00002733 auto VRegAndVal = getConstantVRegValWithLookThrough(LaneIdxOp.getReg(), MRI);
2734 if (!VRegAndVal)
Jessica Paquette607774c2019-03-11 22:18:01 +00002735 return false;
Jessica Paquette76f64b62019-04-26 21:53:13 +00002736 unsigned LaneIdx = VRegAndVal->Value;
Jessica Paquette607774c2019-03-11 22:18:01 +00002737
Jessica Paquette607774c2019-03-11 22:18:01 +00002738 MachineIRBuilder MIRBuilder(I);
2739
Amara Emersond61b89b2019-03-14 22:48:18 +00002740 const RegisterBank &DstRB = *RBI.getRegBank(DstReg, MRI, TRI);
2741 MachineInstr *Extract = emitExtractVectorElt(DstReg, DstRB, NarrowTy, SrcReg,
2742 LaneIdx, MIRBuilder);
2743 if (!Extract)
2744 return false;
2745
2746 I.eraseFromParent();
2747 return true;
2748}
2749
2750bool AArch64InstructionSelector::selectSplitVectorUnmerge(
2751 MachineInstr &I, MachineRegisterInfo &MRI) const {
2752 unsigned NumElts = I.getNumOperands() - 1;
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002753 Register SrcReg = I.getOperand(NumElts).getReg();
Amara Emersond61b89b2019-03-14 22:48:18 +00002754 const LLT NarrowTy = MRI.getType(I.getOperand(0).getReg());
2755 const LLT SrcTy = MRI.getType(SrcReg);
2756
2757 assert(NarrowTy.isVector() && "Expected an unmerge into vectors");
2758 if (SrcTy.getSizeInBits() > 128) {
2759 LLVM_DEBUG(dbgs() << "Unexpected vector type for vec split unmerge");
2760 return false;
Jessica Paquette607774c2019-03-11 22:18:01 +00002761 }
2762
Amara Emersond61b89b2019-03-14 22:48:18 +00002763 MachineIRBuilder MIB(I);
2764
2765 // We implement a split vector operation by treating the sub-vectors as
2766 // scalars and extracting them.
2767 const RegisterBank &DstRB =
2768 *RBI.getRegBank(I.getOperand(0).getReg(), MRI, TRI);
2769 for (unsigned OpIdx = 0; OpIdx < NumElts; ++OpIdx) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002770 Register Dst = I.getOperand(OpIdx).getReg();
Amara Emersond61b89b2019-03-14 22:48:18 +00002771 MachineInstr *Extract =
2772 emitExtractVectorElt(Dst, DstRB, NarrowTy, SrcReg, OpIdx, MIB);
2773 if (!Extract)
Jessica Paquette607774c2019-03-11 22:18:01 +00002774 return false;
Jessica Paquette607774c2019-03-11 22:18:01 +00002775 }
Jessica Paquette607774c2019-03-11 22:18:01 +00002776 I.eraseFromParent();
2777 return true;
2778}
2779
Jessica Paquette245047d2019-01-24 22:00:41 +00002780bool AArch64InstructionSelector::selectUnmergeValues(
2781 MachineInstr &I, MachineRegisterInfo &MRI) const {
2782 assert(I.getOpcode() == TargetOpcode::G_UNMERGE_VALUES &&
2783 "unexpected opcode");
2784
2785 // TODO: Handle unmerging into GPRs and from scalars to scalars.
2786 if (RBI.getRegBank(I.getOperand(0).getReg(), MRI, TRI)->getID() !=
2787 AArch64::FPRRegBankID ||
2788 RBI.getRegBank(I.getOperand(1).getReg(), MRI, TRI)->getID() !=
2789 AArch64::FPRRegBankID) {
2790 LLVM_DEBUG(dbgs() << "Unmerging vector-to-gpr and scalar-to-scalar "
2791 "currently unsupported.\n");
2792 return false;
2793 }
2794
2795 // The last operand is the vector source register, and every other operand is
2796 // a register to unpack into.
2797 unsigned NumElts = I.getNumOperands() - 1;
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002798 Register SrcReg = I.getOperand(NumElts).getReg();
Jessica Paquette245047d2019-01-24 22:00:41 +00002799 const LLT NarrowTy = MRI.getType(I.getOperand(0).getReg());
2800 const LLT WideTy = MRI.getType(SrcReg);
Benjamin Kramer653020d2019-01-24 23:45:07 +00002801 (void)WideTy;
Jessica Paquette245047d2019-01-24 22:00:41 +00002802 assert(WideTy.isVector() && "can only unmerge from vector types!");
2803 assert(WideTy.getSizeInBits() > NarrowTy.getSizeInBits() &&
2804 "source register size too small!");
2805
Amara Emersond61b89b2019-03-14 22:48:18 +00002806 if (!NarrowTy.isScalar())
2807 return selectSplitVectorUnmerge(I, MRI);
Jessica Paquette245047d2019-01-24 22:00:41 +00002808
Amara Emerson3739a202019-03-15 21:59:50 +00002809 MachineIRBuilder MIB(I);
2810
Jessica Paquette245047d2019-01-24 22:00:41 +00002811 // Choose a lane copy opcode and subregister based off of the size of the
2812 // vector's elements.
2813 unsigned CopyOpc = 0;
2814 unsigned ExtractSubReg = 0;
Jessica Paquette607774c2019-03-11 22:18:01 +00002815 if (!getLaneCopyOpcode(CopyOpc, ExtractSubReg, NarrowTy.getSizeInBits()))
Jessica Paquette245047d2019-01-24 22:00:41 +00002816 return false;
Jessica Paquette245047d2019-01-24 22:00:41 +00002817
2818 // Set up for the lane copies.
2819 MachineBasicBlock &MBB = *I.getParent();
2820
2821 // Stores the registers we'll be copying from.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002822 SmallVector<Register, 4> InsertRegs;
Jessica Paquette245047d2019-01-24 22:00:41 +00002823
2824 // We'll use the first register twice, so we only need NumElts-1 registers.
2825 unsigned NumInsertRegs = NumElts - 1;
2826
2827 // If our elements fit into exactly 128 bits, then we can copy from the source
2828 // directly. Otherwise, we need to do a bit of setup with some subregister
2829 // inserts.
2830 if (NarrowTy.getSizeInBits() * NumElts == 128) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002831 InsertRegs = SmallVector<Register, 4>(NumInsertRegs, SrcReg);
Jessica Paquette245047d2019-01-24 22:00:41 +00002832 } else {
2833 // No. We have to perform subregister inserts. For each insert, create an
2834 // implicit def and a subregister insert, and save the register we create.
2835 for (unsigned Idx = 0; Idx < NumInsertRegs; ++Idx) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002836 Register ImpDefReg = MRI.createVirtualRegister(&AArch64::FPR128RegClass);
Jessica Paquette245047d2019-01-24 22:00:41 +00002837 MachineInstr &ImpDefMI =
2838 *BuildMI(MBB, I, I.getDebugLoc(), TII.get(TargetOpcode::IMPLICIT_DEF),
2839 ImpDefReg);
2840
2841 // Now, create the subregister insert from SrcReg.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002842 Register InsertReg = MRI.createVirtualRegister(&AArch64::FPR128RegClass);
Jessica Paquette245047d2019-01-24 22:00:41 +00002843 MachineInstr &InsMI =
2844 *BuildMI(MBB, I, I.getDebugLoc(),
2845 TII.get(TargetOpcode::INSERT_SUBREG), InsertReg)
2846 .addUse(ImpDefReg)
2847 .addUse(SrcReg)
2848 .addImm(AArch64::dsub);
2849
2850 constrainSelectedInstRegOperands(ImpDefMI, TII, TRI, RBI);
2851 constrainSelectedInstRegOperands(InsMI, TII, TRI, RBI);
2852
2853 // Save the register so that we can copy from it after.
2854 InsertRegs.push_back(InsertReg);
2855 }
2856 }
2857
2858 // Now that we've created any necessary subregister inserts, we can
2859 // create the copies.
2860 //
2861 // Perform the first copy separately as a subregister copy.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002862 Register CopyTo = I.getOperand(0).getReg();
Amara Emerson86271782019-03-18 19:20:10 +00002863 auto FirstCopy = MIB.buildInstr(TargetOpcode::COPY, {CopyTo}, {})
2864 .addReg(InsertRegs[0], 0, ExtractSubReg);
Amara Emerson3739a202019-03-15 21:59:50 +00002865 constrainSelectedInstRegOperands(*FirstCopy, TII, TRI, RBI);
Jessica Paquette245047d2019-01-24 22:00:41 +00002866
2867 // Now, perform the remaining copies as vector lane copies.
2868 unsigned LaneIdx = 1;
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002869 for (Register InsReg : InsertRegs) {
2870 Register CopyTo = I.getOperand(LaneIdx).getReg();
Jessica Paquette245047d2019-01-24 22:00:41 +00002871 MachineInstr &CopyInst =
2872 *BuildMI(MBB, I, I.getDebugLoc(), TII.get(CopyOpc), CopyTo)
2873 .addUse(InsReg)
2874 .addImm(LaneIdx);
2875 constrainSelectedInstRegOperands(CopyInst, TII, TRI, RBI);
2876 ++LaneIdx;
2877 }
2878
2879 // Separately constrain the first copy's destination. Because of the
2880 // limitation in constrainOperandRegClass, we can't guarantee that this will
2881 // actually be constrained. So, do it ourselves using the second operand.
2882 const TargetRegisterClass *RC =
2883 MRI.getRegClassOrNull(I.getOperand(1).getReg());
2884 if (!RC) {
2885 LLVM_DEBUG(dbgs() << "Couldn't constrain copy destination.\n");
2886 return false;
2887 }
2888
2889 RBI.constrainGenericRegister(CopyTo, *RC, MRI);
2890 I.eraseFromParent();
2891 return true;
2892}
2893
Amara Emerson2ff22982019-03-14 22:48:15 +00002894bool AArch64InstructionSelector::selectConcatVectors(
2895 MachineInstr &I, MachineRegisterInfo &MRI) const {
2896 assert(I.getOpcode() == TargetOpcode::G_CONCAT_VECTORS &&
2897 "Unexpected opcode");
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002898 Register Dst = I.getOperand(0).getReg();
2899 Register Op1 = I.getOperand(1).getReg();
2900 Register Op2 = I.getOperand(2).getReg();
Amara Emerson2ff22982019-03-14 22:48:15 +00002901 MachineIRBuilder MIRBuilder(I);
2902 MachineInstr *ConcatMI = emitVectorConcat(Dst, Op1, Op2, MIRBuilder);
2903 if (!ConcatMI)
2904 return false;
2905 I.eraseFromParent();
2906 return true;
2907}
2908
Amara Emerson1abe05c2019-02-21 20:20:16 +00002909void AArch64InstructionSelector::collectShuffleMaskIndices(
2910 MachineInstr &I, MachineRegisterInfo &MRI,
Amara Emerson2806fd02019-04-12 21:31:21 +00002911 SmallVectorImpl<Optional<int>> &Idxs) const {
Amara Emerson1abe05c2019-02-21 20:20:16 +00002912 MachineInstr *MaskDef = MRI.getVRegDef(I.getOperand(3).getReg());
2913 assert(
2914 MaskDef->getOpcode() == TargetOpcode::G_BUILD_VECTOR &&
2915 "G_SHUFFLE_VECTOR should have a constant mask operand as G_BUILD_VECTOR");
2916 // Find the constant indices.
2917 for (unsigned i = 1, e = MaskDef->getNumOperands(); i < e; ++i) {
Amara Emerson1abe05c2019-02-21 20:20:16 +00002918 // Look through copies.
Jessica Paquette31329682019-07-10 18:44:57 +00002919 MachineInstr *ScalarDef =
2920 getDefIgnoringCopies(MaskDef->getOperand(i).getReg(), MRI);
2921 assert(ScalarDef && "Could not find vreg def of shufflevec index op");
Amara Emerson2806fd02019-04-12 21:31:21 +00002922 if (ScalarDef->getOpcode() != TargetOpcode::G_CONSTANT) {
2923 // This be an undef if not a constant.
2924 assert(ScalarDef->getOpcode() == TargetOpcode::G_IMPLICIT_DEF);
2925 Idxs.push_back(None);
2926 } else {
2927 Idxs.push_back(ScalarDef->getOperand(1).getCImm()->getSExtValue());
2928 }
Amara Emerson1abe05c2019-02-21 20:20:16 +00002929 }
2930}
2931
2932unsigned
2933AArch64InstructionSelector::emitConstantPoolEntry(Constant *CPVal,
2934 MachineFunction &MF) const {
Hans Wennborg5d5ee4a2019-04-26 08:31:00 +00002935 Type *CPTy = CPVal->getType();
Amara Emerson1abe05c2019-02-21 20:20:16 +00002936 unsigned Align = MF.getDataLayout().getPrefTypeAlignment(CPTy);
2937 if (Align == 0)
2938 Align = MF.getDataLayout().getTypeAllocSize(CPTy);
2939
2940 MachineConstantPool *MCP = MF.getConstantPool();
2941 return MCP->getConstantPoolIndex(CPVal, Align);
2942}
2943
2944MachineInstr *AArch64InstructionSelector::emitLoadFromConstantPool(
2945 Constant *CPVal, MachineIRBuilder &MIRBuilder) const {
2946 unsigned CPIdx = emitConstantPoolEntry(CPVal, MIRBuilder.getMF());
2947
2948 auto Adrp =
2949 MIRBuilder.buildInstr(AArch64::ADRP, {&AArch64::GPR64RegClass}, {})
2950 .addConstantPoolIndex(CPIdx, 0, AArch64II::MO_PAGE);
Amara Emerson8acb0d92019-03-04 19:16:00 +00002951
2952 MachineInstr *LoadMI = nullptr;
2953 switch (MIRBuilder.getDataLayout().getTypeStoreSize(CPVal->getType())) {
2954 case 16:
2955 LoadMI =
2956 &*MIRBuilder
2957 .buildInstr(AArch64::LDRQui, {&AArch64::FPR128RegClass}, {Adrp})
2958 .addConstantPoolIndex(CPIdx, 0,
2959 AArch64II::MO_PAGEOFF | AArch64II::MO_NC);
2960 break;
2961 case 8:
2962 LoadMI = &*MIRBuilder
2963 .buildInstr(AArch64::LDRDui, {&AArch64::FPR64RegClass}, {Adrp})
2964 .addConstantPoolIndex(
2965 CPIdx, 0, AArch64II::MO_PAGEOFF | AArch64II::MO_NC);
2966 break;
2967 default:
2968 LLVM_DEBUG(dbgs() << "Could not load from constant pool of type "
2969 << *CPVal->getType());
2970 return nullptr;
2971 }
Amara Emerson1abe05c2019-02-21 20:20:16 +00002972 constrainSelectedInstRegOperands(*Adrp, TII, TRI, RBI);
Amara Emerson8acb0d92019-03-04 19:16:00 +00002973 constrainSelectedInstRegOperands(*LoadMI, TII, TRI, RBI);
2974 return LoadMI;
2975}
2976
2977/// Return an <Opcode, SubregIndex> pair to do an vector elt insert of a given
2978/// size and RB.
2979static std::pair<unsigned, unsigned>
2980getInsertVecEltOpInfo(const RegisterBank &RB, unsigned EltSize) {
2981 unsigned Opc, SubregIdx;
2982 if (RB.getID() == AArch64::GPRRegBankID) {
2983 if (EltSize == 32) {
2984 Opc = AArch64::INSvi32gpr;
2985 SubregIdx = AArch64::ssub;
2986 } else if (EltSize == 64) {
2987 Opc = AArch64::INSvi64gpr;
2988 SubregIdx = AArch64::dsub;
2989 } else {
2990 llvm_unreachable("invalid elt size!");
2991 }
2992 } else {
2993 if (EltSize == 8) {
2994 Opc = AArch64::INSvi8lane;
2995 SubregIdx = AArch64::bsub;
2996 } else if (EltSize == 16) {
2997 Opc = AArch64::INSvi16lane;
2998 SubregIdx = AArch64::hsub;
2999 } else if (EltSize == 32) {
3000 Opc = AArch64::INSvi32lane;
3001 SubregIdx = AArch64::ssub;
3002 } else if (EltSize == 64) {
3003 Opc = AArch64::INSvi64lane;
3004 SubregIdx = AArch64::dsub;
3005 } else {
3006 llvm_unreachable("invalid elt size!");
3007 }
3008 }
3009 return std::make_pair(Opc, SubregIdx);
3010}
3011
Jessica Paquette99316042019-07-02 19:44:16 +00003012MachineInstr *
3013AArch64InstructionSelector::emitCMN(MachineOperand &LHS, MachineOperand &RHS,
3014 MachineIRBuilder &MIRBuilder) const {
3015 assert(LHS.isReg() && RHS.isReg() && "Expected LHS and RHS to be registers!");
3016 MachineRegisterInfo &MRI = MIRBuilder.getMF().getRegInfo();
3017 static const unsigned OpcTable[2][2]{{AArch64::ADDSXrr, AArch64::ADDSXri},
3018 {AArch64::ADDSWrr, AArch64::ADDSWri}};
3019 bool Is32Bit = (MRI.getType(LHS.getReg()).getSizeInBits() == 32);
3020 auto ImmFns = selectArithImmed(RHS);
3021 unsigned Opc = OpcTable[Is32Bit][ImmFns.hasValue()];
3022 Register ZReg = Is32Bit ? AArch64::WZR : AArch64::XZR;
3023
3024 auto CmpMI = MIRBuilder.buildInstr(Opc, {ZReg}, {LHS.getReg()});
3025
3026 // If we matched a valid constant immediate, add those operands.
3027 if (ImmFns) {
3028 for (auto &RenderFn : *ImmFns)
3029 RenderFn(CmpMI);
3030 } else {
3031 CmpMI.addUse(RHS.getReg());
3032 }
3033
3034 constrainSelectedInstRegOperands(*CmpMI, TII, TRI, RBI);
3035 return &*CmpMI;
3036}
3037
Jessica Paquette55d19242019-07-08 22:58:36 +00003038MachineInstr *
3039AArch64InstructionSelector::emitTST(const Register &LHS, const Register &RHS,
3040 MachineIRBuilder &MIRBuilder) const {
3041 MachineRegisterInfo &MRI = MIRBuilder.getMF().getRegInfo();
3042 unsigned RegSize = MRI.getType(LHS).getSizeInBits();
3043 bool Is32Bit = (RegSize == 32);
3044 static const unsigned OpcTable[2][2]{{AArch64::ANDSXrr, AArch64::ANDSXri},
3045 {AArch64::ANDSWrr, AArch64::ANDSWri}};
3046 Register ZReg = Is32Bit ? AArch64::WZR : AArch64::XZR;
3047
3048 // We might be able to fold in an immediate into the TST. We need to make sure
3049 // it's a logical immediate though, since ANDS requires that.
3050 auto ValAndVReg = getConstantVRegValWithLookThrough(RHS, MRI);
3051 bool IsImmForm = ValAndVReg.hasValue() &&
3052 AArch64_AM::isLogicalImmediate(ValAndVReg->Value, RegSize);
3053 unsigned Opc = OpcTable[Is32Bit][IsImmForm];
3054 auto TstMI = MIRBuilder.buildInstr(Opc, {ZReg}, {LHS});
3055
3056 if (IsImmForm)
3057 TstMI.addImm(
3058 AArch64_AM::encodeLogicalImmediate(ValAndVReg->Value, RegSize));
3059 else
3060 TstMI.addUse(RHS);
3061
3062 constrainSelectedInstRegOperands(*TstMI, TII, TRI, RBI);
3063 return &*TstMI;
3064}
3065
Jessica Paquette99316042019-07-02 19:44:16 +00003066MachineInstr *AArch64InstructionSelector::emitIntegerCompare(
3067 MachineOperand &LHS, MachineOperand &RHS, MachineOperand &Predicate,
3068 MachineIRBuilder &MIRBuilder) const {
3069 assert(LHS.isReg() && RHS.isReg() && "Expected LHS and RHS to be registers!");
3070 MachineRegisterInfo &MRI = MIRBuilder.getMF().getRegInfo();
3071
Jessica Paquette55d19242019-07-08 22:58:36 +00003072 // Fold the compare if possible.
3073 MachineInstr *FoldCmp =
3074 tryFoldIntegerCompare(LHS, RHS, Predicate, MIRBuilder);
3075 if (FoldCmp)
3076 return FoldCmp;
Jessica Paquette99316042019-07-02 19:44:16 +00003077
3078 // Can't fold into a CMN. Just emit a normal compare.
3079 unsigned CmpOpc = 0;
3080 Register ZReg;
3081
3082 LLT CmpTy = MRI.getType(LHS.getReg());
Jessica Paquette65841092019-07-03 18:30:01 +00003083 assert((CmpTy.isScalar() || CmpTy.isPointer()) &&
3084 "Expected scalar or pointer");
Jessica Paquette99316042019-07-02 19:44:16 +00003085 if (CmpTy == LLT::scalar(32)) {
3086 CmpOpc = AArch64::SUBSWrr;
3087 ZReg = AArch64::WZR;
3088 } else if (CmpTy == LLT::scalar(64) || CmpTy.isPointer()) {
3089 CmpOpc = AArch64::SUBSXrr;
3090 ZReg = AArch64::XZR;
3091 } else {
3092 return nullptr;
3093 }
3094
3095 // Try to match immediate forms.
3096 auto ImmFns = selectArithImmed(RHS);
3097 if (ImmFns)
3098 CmpOpc = CmpOpc == AArch64::SUBSWrr ? AArch64::SUBSWri : AArch64::SUBSXri;
3099
3100 auto CmpMI = MIRBuilder.buildInstr(CmpOpc).addDef(ZReg).addUse(LHS.getReg());
3101 // If we matched a valid constant immediate, add those operands.
3102 if (ImmFns) {
3103 for (auto &RenderFn : *ImmFns)
3104 RenderFn(CmpMI);
3105 } else {
3106 CmpMI.addUse(RHS.getReg());
3107 }
3108
3109 // Make sure that we can constrain the compare that we emitted.
3110 constrainSelectedInstRegOperands(*CmpMI, TII, TRI, RBI);
3111 return &*CmpMI;
3112}
3113
Amara Emerson8acb0d92019-03-04 19:16:00 +00003114MachineInstr *AArch64InstructionSelector::emitVectorConcat(
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003115 Optional<Register> Dst, Register Op1, Register Op2,
Amara Emerson2ff22982019-03-14 22:48:15 +00003116 MachineIRBuilder &MIRBuilder) const {
Amara Emerson8acb0d92019-03-04 19:16:00 +00003117 // We implement a vector concat by:
3118 // 1. Use scalar_to_vector to insert the lower vector into the larger dest
3119 // 2. Insert the upper vector into the destination's upper element
3120 // TODO: some of this code is common with G_BUILD_VECTOR handling.
3121 MachineRegisterInfo &MRI = MIRBuilder.getMF().getRegInfo();
3122
3123 const LLT Op1Ty = MRI.getType(Op1);
3124 const LLT Op2Ty = MRI.getType(Op2);
3125
3126 if (Op1Ty != Op2Ty) {
3127 LLVM_DEBUG(dbgs() << "Could not do vector concat of differing vector tys");
3128 return nullptr;
3129 }
3130 assert(Op1Ty.isVector() && "Expected a vector for vector concat");
3131
3132 if (Op1Ty.getSizeInBits() >= 128) {
3133 LLVM_DEBUG(dbgs() << "Vector concat not supported for full size vectors");
3134 return nullptr;
3135 }
3136
3137 // At the moment we just support 64 bit vector concats.
3138 if (Op1Ty.getSizeInBits() != 64) {
3139 LLVM_DEBUG(dbgs() << "Vector concat supported for 64b vectors");
3140 return nullptr;
3141 }
3142
3143 const LLT ScalarTy = LLT::scalar(Op1Ty.getSizeInBits());
3144 const RegisterBank &FPRBank = *RBI.getRegBank(Op1, MRI, TRI);
3145 const TargetRegisterClass *DstRC =
3146 getMinClassForRegBank(FPRBank, Op1Ty.getSizeInBits() * 2);
3147
3148 MachineInstr *WidenedOp1 =
3149 emitScalarToVector(ScalarTy.getSizeInBits(), DstRC, Op1, MIRBuilder);
3150 MachineInstr *WidenedOp2 =
3151 emitScalarToVector(ScalarTy.getSizeInBits(), DstRC, Op2, MIRBuilder);
3152 if (!WidenedOp1 || !WidenedOp2) {
3153 LLVM_DEBUG(dbgs() << "Could not emit a vector from scalar value");
3154 return nullptr;
3155 }
3156
3157 // Now do the insert of the upper element.
3158 unsigned InsertOpc, InsSubRegIdx;
3159 std::tie(InsertOpc, InsSubRegIdx) =
3160 getInsertVecEltOpInfo(FPRBank, ScalarTy.getSizeInBits());
3161
Amara Emerson2ff22982019-03-14 22:48:15 +00003162 if (!Dst)
3163 Dst = MRI.createVirtualRegister(DstRC);
Amara Emerson8acb0d92019-03-04 19:16:00 +00003164 auto InsElt =
3165 MIRBuilder
Amara Emerson2ff22982019-03-14 22:48:15 +00003166 .buildInstr(InsertOpc, {*Dst}, {WidenedOp1->getOperand(0).getReg()})
Amara Emerson8acb0d92019-03-04 19:16:00 +00003167 .addImm(1) /* Lane index */
3168 .addUse(WidenedOp2->getOperand(0).getReg())
3169 .addImm(0);
Amara Emerson8acb0d92019-03-04 19:16:00 +00003170 constrainSelectedInstRegOperands(*InsElt, TII, TRI, RBI);
3171 return &*InsElt;
Amara Emerson1abe05c2019-02-21 20:20:16 +00003172}
3173
Jessica Paquettea3843fe2019-05-01 22:39:43 +00003174MachineInstr *AArch64InstructionSelector::emitFMovForFConstant(
3175 MachineInstr &I, MachineRegisterInfo &MRI) const {
3176 assert(I.getOpcode() == TargetOpcode::G_FCONSTANT &&
3177 "Expected a G_FCONSTANT!");
3178 MachineOperand &ImmOp = I.getOperand(1);
3179 unsigned DefSize = MRI.getType(I.getOperand(0).getReg()).getSizeInBits();
3180
3181 // Only handle 32 and 64 bit defs for now.
3182 if (DefSize != 32 && DefSize != 64)
3183 return nullptr;
3184
3185 // Don't handle null values using FMOV.
3186 if (ImmOp.getFPImm()->isNullValue())
3187 return nullptr;
3188
3189 // Get the immediate representation for the FMOV.
3190 const APFloat &ImmValAPF = ImmOp.getFPImm()->getValueAPF();
3191 int Imm = DefSize == 32 ? AArch64_AM::getFP32Imm(ImmValAPF)
3192 : AArch64_AM::getFP64Imm(ImmValAPF);
3193
3194 // If this is -1, it means the immediate can't be represented as the requested
3195 // floating point value. Bail.
3196 if (Imm == -1)
3197 return nullptr;
3198
3199 // Update MI to represent the new FMOV instruction, constrain it, and return.
3200 ImmOp.ChangeToImmediate(Imm);
3201 unsigned MovOpc = DefSize == 32 ? AArch64::FMOVSi : AArch64::FMOVDi;
3202 I.setDesc(TII.get(MovOpc));
3203 constrainSelectedInstRegOperands(I, TII, TRI, RBI);
3204 return &I;
3205}
3206
Jessica Paquette49537bb2019-06-17 18:40:06 +00003207MachineInstr *
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003208AArch64InstructionSelector::emitCSetForICMP(Register DefReg, unsigned Pred,
Jessica Paquette49537bb2019-06-17 18:40:06 +00003209 MachineIRBuilder &MIRBuilder) const {
3210 // CSINC increments the result when the predicate is false. Invert it.
3211 const AArch64CC::CondCode InvCC = changeICMPPredToAArch64CC(
3212 CmpInst::getInversePredicate((CmpInst::Predicate)Pred));
3213 auto I =
3214 MIRBuilder
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003215 .buildInstr(AArch64::CSINCWr, {DefReg}, {Register(AArch64::WZR), Register(AArch64::WZR)})
Jessica Paquette49537bb2019-06-17 18:40:06 +00003216 .addImm(InvCC);
3217 constrainSelectedInstRegOperands(*I, TII, TRI, RBI);
3218 return &*I;
3219}
3220
Amara Emersonc37ff0d2019-06-05 23:46:16 +00003221bool AArch64InstructionSelector::tryOptSelect(MachineInstr &I) const {
3222 MachineIRBuilder MIB(I);
3223 MachineRegisterInfo &MRI = *MIB.getMRI();
3224 const TargetRegisterInfo &TRI = *MRI.getTargetRegisterInfo();
3225
3226 // We want to recognize this pattern:
3227 //
3228 // $z = G_FCMP pred, $x, $y
3229 // ...
3230 // $w = G_SELECT $z, $a, $b
3231 //
3232 // Where the value of $z is *only* ever used by the G_SELECT (possibly with
3233 // some copies/truncs in between.)
3234 //
3235 // If we see this, then we can emit something like this:
3236 //
3237 // fcmp $x, $y
3238 // fcsel $w, $a, $b, pred
3239 //
3240 // Rather than emitting both of the rather long sequences in the standard
3241 // G_FCMP/G_SELECT select methods.
3242
3243 // First, check if the condition is defined by a compare.
3244 MachineInstr *CondDef = MRI.getVRegDef(I.getOperand(1).getReg());
3245 while (CondDef) {
3246 // We can only fold if all of the defs have one use.
3247 if (!MRI.hasOneUse(CondDef->getOperand(0).getReg()))
3248 return false;
3249
3250 // We can skip over G_TRUNC since the condition is 1-bit.
3251 // Truncating/extending can have no impact on the value.
3252 unsigned Opc = CondDef->getOpcode();
3253 if (Opc != TargetOpcode::COPY && Opc != TargetOpcode::G_TRUNC)
3254 break;
3255
Amara Emersond940e202019-06-06 07:33:47 +00003256 // Can't see past copies from physregs.
3257 if (Opc == TargetOpcode::COPY &&
3258 TargetRegisterInfo::isPhysicalRegister(CondDef->getOperand(1).getReg()))
3259 return false;
3260
Amara Emersonc37ff0d2019-06-05 23:46:16 +00003261 CondDef = MRI.getVRegDef(CondDef->getOperand(1).getReg());
3262 }
3263
3264 // Is the condition defined by a compare?
Jessica Paquette99316042019-07-02 19:44:16 +00003265 if (!CondDef)
Amara Emersonc37ff0d2019-06-05 23:46:16 +00003266 return false;
3267
Jessica Paquette99316042019-07-02 19:44:16 +00003268 unsigned CondOpc = CondDef->getOpcode();
3269 if (CondOpc != TargetOpcode::G_ICMP && CondOpc != TargetOpcode::G_FCMP)
3270 return false;
3271
Amara Emersonc37ff0d2019-06-05 23:46:16 +00003272 AArch64CC::CondCode CondCode;
Jessica Paquette99316042019-07-02 19:44:16 +00003273 if (CondOpc == TargetOpcode::G_ICMP) {
3274 CondCode = changeICMPPredToAArch64CC(
3275 (CmpInst::Predicate)CondDef->getOperand(1).getPredicate());
3276 if (!emitIntegerCompare(CondDef->getOperand(2), CondDef->getOperand(3),
3277 CondDef->getOperand(1), MIB)) {
3278 LLVM_DEBUG(dbgs() << "Couldn't emit compare for select!\n");
3279 return false;
3280 }
3281 } else {
3282 // Get the condition code for the select.
3283 AArch64CC::CondCode CondCode2;
3284 changeFCMPPredToAArch64CC(
3285 (CmpInst::Predicate)CondDef->getOperand(1).getPredicate(), CondCode,
3286 CondCode2);
Amara Emersonc37ff0d2019-06-05 23:46:16 +00003287
Jessica Paquette99316042019-07-02 19:44:16 +00003288 // changeFCMPPredToAArch64CC sets CondCode2 to AL when we require two
3289 // instructions to emit the comparison.
3290 // TODO: Handle FCMP_UEQ and FCMP_ONE. After that, this check will be
3291 // unnecessary.
3292 if (CondCode2 != AArch64CC::AL)
3293 return false;
Amara Emersonc37ff0d2019-06-05 23:46:16 +00003294
Jessica Paquette99316042019-07-02 19:44:16 +00003295 // Make sure we'll be able to select the compare.
3296 unsigned CmpOpc = selectFCMPOpc(*CondDef, MRI);
3297 if (!CmpOpc)
3298 return false;
Amara Emersonc37ff0d2019-06-05 23:46:16 +00003299
Jessica Paquette99316042019-07-02 19:44:16 +00003300 // Emit a new compare.
3301 auto Cmp = MIB.buildInstr(CmpOpc, {}, {CondDef->getOperand(2).getReg()});
3302 if (CmpOpc != AArch64::FCMPSri && CmpOpc != AArch64::FCMPDri)
3303 Cmp.addUse(CondDef->getOperand(3).getReg());
3304 constrainSelectedInstRegOperands(*Cmp, TII, TRI, RBI);
3305 }
Amara Emersonc37ff0d2019-06-05 23:46:16 +00003306
3307 // Emit the select.
3308 unsigned CSelOpc = selectSelectOpc(I, MRI, RBI);
3309 auto CSel =
3310 MIB.buildInstr(CSelOpc, {I.getOperand(0).getReg()},
3311 {I.getOperand(2).getReg(), I.getOperand(3).getReg()})
3312 .addImm(CondCode);
Amara Emersonc37ff0d2019-06-05 23:46:16 +00003313 constrainSelectedInstRegOperands(*CSel, TII, TRI, RBI);
3314 I.eraseFromParent();
3315 return true;
3316}
3317
Jessica Paquette55d19242019-07-08 22:58:36 +00003318MachineInstr *AArch64InstructionSelector::tryFoldIntegerCompare(
3319 MachineOperand &LHS, MachineOperand &RHS, MachineOperand &Predicate,
3320 MachineIRBuilder &MIRBuilder) const {
Jessica Paquette99316042019-07-02 19:44:16 +00003321 assert(LHS.isReg() && RHS.isReg() && Predicate.isPredicate() &&
3322 "Unexpected MachineOperand");
Jessica Paquette49537bb2019-06-17 18:40:06 +00003323 MachineRegisterInfo &MRI = *MIRBuilder.getMRI();
3324 // We want to find this sort of thing:
3325 // x = G_SUB 0, y
3326 // G_ICMP z, x
3327 //
3328 // In this case, we can fold the G_SUB into the G_ICMP using a CMN instead.
3329 // e.g:
3330 //
3331 // cmn z, y
3332
Jessica Paquette49537bb2019-06-17 18:40:06 +00003333 // Helper lambda to detect the subtract followed by the compare.
3334 // Takes in the def of the LHS or RHS, and checks if it's a subtract from 0.
3335 auto IsCMN = [&](MachineInstr *DefMI, const AArch64CC::CondCode &CC) {
3336 if (!DefMI || DefMI->getOpcode() != TargetOpcode::G_SUB)
3337 return false;
3338
3339 // Need to make sure NZCV is the same at the end of the transformation.
3340 if (CC != AArch64CC::EQ && CC != AArch64CC::NE)
3341 return false;
3342
3343 // We want to match against SUBs.
3344 if (DefMI->getOpcode() != TargetOpcode::G_SUB)
3345 return false;
3346
3347 // Make sure that we're getting
3348 // x = G_SUB 0, y
3349 auto ValAndVReg =
3350 getConstantVRegValWithLookThrough(DefMI->getOperand(1).getReg(), MRI);
3351 if (!ValAndVReg || ValAndVReg->Value != 0)
3352 return false;
3353
3354 // This can safely be represented as a CMN.
3355 return true;
3356 };
3357
3358 // Check if the RHS or LHS of the G_ICMP is defined by a SUB
Jessica Paquette31329682019-07-10 18:44:57 +00003359 MachineInstr *LHSDef = getDefIgnoringCopies(LHS.getReg(), MRI);
3360 MachineInstr *RHSDef = getDefIgnoringCopies(RHS.getReg(), MRI);
Jessica Paquette55d19242019-07-08 22:58:36 +00003361 CmpInst::Predicate P = (CmpInst::Predicate)Predicate.getPredicate();
3362 const AArch64CC::CondCode CC = changeICMPPredToAArch64CC(P);
Jessica Paquette99316042019-07-02 19:44:16 +00003363
Jessica Paquette55d19242019-07-08 22:58:36 +00003364 // Given this:
3365 //
3366 // x = G_SUB 0, y
3367 // G_ICMP x, z
3368 //
3369 // Produce this:
3370 //
3371 // cmn y, z
3372 if (IsCMN(LHSDef, CC))
3373 return emitCMN(LHSDef->getOperand(2), RHS, MIRBuilder);
3374
3375 // Same idea here, but with the RHS of the compare instead:
3376 //
3377 // Given this:
3378 //
3379 // x = G_SUB 0, y
3380 // G_ICMP z, x
3381 //
3382 // Produce this:
3383 //
3384 // cmn z, y
3385 if (IsCMN(RHSDef, CC))
3386 return emitCMN(LHS, RHSDef->getOperand(2), MIRBuilder);
3387
3388 // Given this:
3389 //
3390 // z = G_AND x, y
3391 // G_ICMP z, 0
3392 //
3393 // Produce this if the compare is signed:
3394 //
3395 // tst x, y
3396 if (!isUnsignedICMPPred(P) && LHSDef &&
3397 LHSDef->getOpcode() == TargetOpcode::G_AND) {
3398 // Make sure that the RHS is 0.
3399 auto ValAndVReg = getConstantVRegValWithLookThrough(RHS.getReg(), MRI);
3400 if (!ValAndVReg || ValAndVReg->Value != 0)
3401 return nullptr;
3402
3403 return emitTST(LHSDef->getOperand(1).getReg(),
3404 LHSDef->getOperand(2).getReg(), MIRBuilder);
Jessica Paquette49537bb2019-06-17 18:40:06 +00003405 }
3406
Jessica Paquette99316042019-07-02 19:44:16 +00003407 return nullptr;
Jessica Paquette49537bb2019-06-17 18:40:06 +00003408}
3409
Amara Emerson761ca2e2019-03-19 21:43:05 +00003410bool AArch64InstructionSelector::tryOptVectorDup(MachineInstr &I) const {
3411 // Try to match a vector splat operation into a dup instruction.
3412 // We're looking for this pattern:
3413 // %scalar:gpr(s64) = COPY $x0
3414 // %undef:fpr(<2 x s64>) = G_IMPLICIT_DEF
3415 // %cst0:gpr(s32) = G_CONSTANT i32 0
3416 // %zerovec:fpr(<2 x s32>) = G_BUILD_VECTOR %cst0(s32), %cst0(s32)
3417 // %ins:fpr(<2 x s64>) = G_INSERT_VECTOR_ELT %undef, %scalar(s64), %cst0(s32)
3418 // %splat:fpr(<2 x s64>) = G_SHUFFLE_VECTOR %ins(<2 x s64>), %undef,
3419 // %zerovec(<2 x s32>)
3420 //
3421 // ...into:
3422 // %splat = DUP %scalar
3423 // We use the regbank of the scalar to determine which kind of dup to use.
3424 MachineIRBuilder MIB(I);
3425 MachineRegisterInfo &MRI = *MIB.getMRI();
3426 const TargetRegisterInfo &TRI = *MRI.getTargetRegisterInfo();
3427 using namespace TargetOpcode;
3428 using namespace MIPatternMatch;
3429
3430 // Begin matching the insert.
3431 auto *InsMI =
Jessica Paquette7c959252019-07-10 18:46:56 +00003432 getOpcodeDef(G_INSERT_VECTOR_ELT, I.getOperand(1).getReg(), MRI);
Amara Emerson761ca2e2019-03-19 21:43:05 +00003433 if (!InsMI)
3434 return false;
3435 // Match the undef vector operand.
3436 auto *UndefMI =
Jessica Paquette7c959252019-07-10 18:46:56 +00003437 getOpcodeDef(G_IMPLICIT_DEF, InsMI->getOperand(1).getReg(), MRI);
Amara Emerson761ca2e2019-03-19 21:43:05 +00003438 if (!UndefMI)
3439 return false;
3440 // Match the scalar being splatted.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003441 Register ScalarReg = InsMI->getOperand(2).getReg();
Amara Emerson761ca2e2019-03-19 21:43:05 +00003442 const RegisterBank *ScalarRB = RBI.getRegBank(ScalarReg, MRI, TRI);
3443 // Match the index constant 0.
3444 int64_t Index = 0;
3445 if (!mi_match(InsMI->getOperand(3).getReg(), MRI, m_ICst(Index)) || Index)
3446 return false;
3447
3448 // The shuffle's second operand doesn't matter if the mask is all zero.
Jessica Paquette7c959252019-07-10 18:46:56 +00003449 auto *ZeroVec = getOpcodeDef(G_BUILD_VECTOR, I.getOperand(3).getReg(), MRI);
Amara Emerson761ca2e2019-03-19 21:43:05 +00003450 if (!ZeroVec)
3451 return false;
3452 int64_t Zero = 0;
3453 if (!mi_match(ZeroVec->getOperand(1).getReg(), MRI, m_ICst(Zero)) || Zero)
3454 return false;
3455 for (unsigned i = 1, e = ZeroVec->getNumOperands() - 1; i < e; ++i) {
3456 if (ZeroVec->getOperand(i).getReg() != ZeroVec->getOperand(1).getReg())
3457 return false; // This wasn't an all zeros vector.
3458 }
3459
3460 // We're done, now find out what kind of splat we need.
3461 LLT VecTy = MRI.getType(I.getOperand(0).getReg());
3462 LLT EltTy = VecTy.getElementType();
3463 if (VecTy.getSizeInBits() != 128 || EltTy.getSizeInBits() < 32) {
3464 LLVM_DEBUG(dbgs() << "Could not optimize splat pattern < 128b yet");
3465 return false;
3466 }
3467 bool IsFP = ScalarRB->getID() == AArch64::FPRRegBankID;
3468 static const unsigned OpcTable[2][2] = {
3469 {AArch64::DUPv4i32gpr, AArch64::DUPv2i64gpr},
3470 {AArch64::DUPv4i32lane, AArch64::DUPv2i64lane}};
3471 unsigned Opc = OpcTable[IsFP][EltTy.getSizeInBits() == 64];
3472
3473 // For FP splats, we need to widen the scalar reg via undef too.
3474 if (IsFP) {
3475 MachineInstr *Widen = emitScalarToVector(
3476 EltTy.getSizeInBits(), &AArch64::FPR128RegClass, ScalarReg, MIB);
3477 if (!Widen)
3478 return false;
3479 ScalarReg = Widen->getOperand(0).getReg();
3480 }
3481 auto Dup = MIB.buildInstr(Opc, {I.getOperand(0).getReg()}, {ScalarReg});
3482 if (IsFP)
3483 Dup.addImm(0);
3484 constrainSelectedInstRegOperands(*Dup, TII, TRI, RBI);
3485 I.eraseFromParent();
3486 return true;
3487}
3488
3489bool AArch64InstructionSelector::tryOptVectorShuffle(MachineInstr &I) const {
3490 if (TM.getOptLevel() == CodeGenOpt::None)
3491 return false;
3492 if (tryOptVectorDup(I))
3493 return true;
3494 return false;
3495}
3496
Amara Emerson1abe05c2019-02-21 20:20:16 +00003497bool AArch64InstructionSelector::selectShuffleVector(
3498 MachineInstr &I, MachineRegisterInfo &MRI) const {
Amara Emerson761ca2e2019-03-19 21:43:05 +00003499 if (tryOptVectorShuffle(I))
3500 return true;
Amara Emerson1abe05c2019-02-21 20:20:16 +00003501 const LLT DstTy = MRI.getType(I.getOperand(0).getReg());
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003502 Register Src1Reg = I.getOperand(1).getReg();
Amara Emerson1abe05c2019-02-21 20:20:16 +00003503 const LLT Src1Ty = MRI.getType(Src1Reg);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003504 Register Src2Reg = I.getOperand(2).getReg();
Amara Emerson1abe05c2019-02-21 20:20:16 +00003505 const LLT Src2Ty = MRI.getType(Src2Reg);
3506
3507 MachineBasicBlock &MBB = *I.getParent();
3508 MachineFunction &MF = *MBB.getParent();
3509 LLVMContext &Ctx = MF.getFunction().getContext();
3510
3511 // G_SHUFFLE_VECTOR doesn't really have a strictly enforced constant mask
3512 // operand, it comes in as a normal vector value which we have to analyze to
Amara Emerson2806fd02019-04-12 21:31:21 +00003513 // find the mask indices. If the mask element is undef, then
3514 // collectShuffleMaskIndices() will add a None entry for that index into
3515 // the list.
3516 SmallVector<Optional<int>, 8> Mask;
Amara Emerson1abe05c2019-02-21 20:20:16 +00003517 collectShuffleMaskIndices(I, MRI, Mask);
3518 assert(!Mask.empty() && "Expected to find mask indices");
3519
3520 // G_SHUFFLE_VECTOR is weird in that the source operands can be scalars, if
3521 // it's originated from a <1 x T> type. Those should have been lowered into
3522 // G_BUILD_VECTOR earlier.
3523 if (!Src1Ty.isVector() || !Src2Ty.isVector()) {
3524 LLVM_DEBUG(dbgs() << "Could not select a \"scalar\" G_SHUFFLE_VECTOR\n");
3525 return false;
3526 }
3527
3528 unsigned BytesPerElt = DstTy.getElementType().getSizeInBits() / 8;
3529
3530 SmallVector<Constant *, 64> CstIdxs;
Amara Emerson2806fd02019-04-12 21:31:21 +00003531 for (auto &MaybeVal : Mask) {
3532 // For now, any undef indexes we'll just assume to be 0. This should be
3533 // optimized in future, e.g. to select DUP etc.
3534 int Val = MaybeVal.hasValue() ? *MaybeVal : 0;
Amara Emerson1abe05c2019-02-21 20:20:16 +00003535 for (unsigned Byte = 0; Byte < BytesPerElt; ++Byte) {
3536 unsigned Offset = Byte + Val * BytesPerElt;
3537 CstIdxs.emplace_back(ConstantInt::get(Type::getInt8Ty(Ctx), Offset));
3538 }
3539 }
3540
Amara Emerson8acb0d92019-03-04 19:16:00 +00003541 MachineIRBuilder MIRBuilder(I);
Amara Emerson1abe05c2019-02-21 20:20:16 +00003542
3543 // Use a constant pool to load the index vector for TBL.
3544 Constant *CPVal = ConstantVector::get(CstIdxs);
Amara Emerson1abe05c2019-02-21 20:20:16 +00003545 MachineInstr *IndexLoad = emitLoadFromConstantPool(CPVal, MIRBuilder);
3546 if (!IndexLoad) {
3547 LLVM_DEBUG(dbgs() << "Could not load from a constant pool");
3548 return false;
3549 }
3550
Amara Emerson8acb0d92019-03-04 19:16:00 +00003551 if (DstTy.getSizeInBits() != 128) {
3552 assert(DstTy.getSizeInBits() == 64 && "Unexpected shuffle result ty");
3553 // This case can be done with TBL1.
Amara Emerson2ff22982019-03-14 22:48:15 +00003554 MachineInstr *Concat = emitVectorConcat(None, Src1Reg, Src2Reg, MIRBuilder);
Amara Emerson8acb0d92019-03-04 19:16:00 +00003555 if (!Concat) {
3556 LLVM_DEBUG(dbgs() << "Could not do vector concat for tbl1");
3557 return false;
3558 }
3559
3560 // The constant pool load will be 64 bits, so need to convert to FPR128 reg.
3561 IndexLoad =
3562 emitScalarToVector(64, &AArch64::FPR128RegClass,
3563 IndexLoad->getOperand(0).getReg(), MIRBuilder);
3564
3565 auto TBL1 = MIRBuilder.buildInstr(
3566 AArch64::TBLv16i8One, {&AArch64::FPR128RegClass},
3567 {Concat->getOperand(0).getReg(), IndexLoad->getOperand(0).getReg()});
3568 constrainSelectedInstRegOperands(*TBL1, TII, TRI, RBI);
3569
Amara Emerson3739a202019-03-15 21:59:50 +00003570 auto Copy =
Amara Emerson86271782019-03-18 19:20:10 +00003571 MIRBuilder
3572 .buildInstr(TargetOpcode::COPY, {I.getOperand(0).getReg()}, {})
3573 .addReg(TBL1.getReg(0), 0, AArch64::dsub);
Amara Emerson8acb0d92019-03-04 19:16:00 +00003574 RBI.constrainGenericRegister(Copy.getReg(0), AArch64::FPR64RegClass, MRI);
3575 I.eraseFromParent();
3576 return true;
3577 }
3578
Amara Emerson1abe05c2019-02-21 20:20:16 +00003579 // For TBL2 we need to emit a REG_SEQUENCE to tie together two consecutive
3580 // Q registers for regalloc.
3581 auto RegSeq = MIRBuilder
3582 .buildInstr(TargetOpcode::REG_SEQUENCE,
3583 {&AArch64::QQRegClass}, {Src1Reg})
3584 .addImm(AArch64::qsub0)
3585 .addUse(Src2Reg)
3586 .addImm(AArch64::qsub1);
3587
3588 auto TBL2 =
3589 MIRBuilder.buildInstr(AArch64::TBLv16i8Two, {I.getOperand(0).getReg()},
3590 {RegSeq, IndexLoad->getOperand(0).getReg()});
3591 constrainSelectedInstRegOperands(*RegSeq, TII, TRI, RBI);
3592 constrainSelectedInstRegOperands(*TBL2, TII, TRI, RBI);
3593 I.eraseFromParent();
3594 return true;
3595}
3596
Jessica Paquette16d67a32019-03-13 23:22:23 +00003597MachineInstr *AArch64InstructionSelector::emitLaneInsert(
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003598 Optional<Register> DstReg, Register SrcReg, Register EltReg,
Jessica Paquette16d67a32019-03-13 23:22:23 +00003599 unsigned LaneIdx, const RegisterBank &RB,
3600 MachineIRBuilder &MIRBuilder) const {
3601 MachineInstr *InsElt = nullptr;
3602 const TargetRegisterClass *DstRC = &AArch64::FPR128RegClass;
3603 MachineRegisterInfo &MRI = *MIRBuilder.getMRI();
3604
3605 // Create a register to define with the insert if one wasn't passed in.
3606 if (!DstReg)
3607 DstReg = MRI.createVirtualRegister(DstRC);
3608
3609 unsigned EltSize = MRI.getType(EltReg).getSizeInBits();
3610 unsigned Opc = getInsertVecEltOpInfo(RB, EltSize).first;
3611
3612 if (RB.getID() == AArch64::FPRRegBankID) {
3613 auto InsSub = emitScalarToVector(EltSize, DstRC, EltReg, MIRBuilder);
3614 InsElt = MIRBuilder.buildInstr(Opc, {*DstReg}, {SrcReg})
3615 .addImm(LaneIdx)
3616 .addUse(InsSub->getOperand(0).getReg())
3617 .addImm(0);
3618 } else {
3619 InsElt = MIRBuilder.buildInstr(Opc, {*DstReg}, {SrcReg})
3620 .addImm(LaneIdx)
3621 .addUse(EltReg);
3622 }
3623
3624 constrainSelectedInstRegOperands(*InsElt, TII, TRI, RBI);
3625 return InsElt;
3626}
3627
Jessica Paquette5aff1f42019-03-14 18:01:30 +00003628bool AArch64InstructionSelector::selectInsertElt(
3629 MachineInstr &I, MachineRegisterInfo &MRI) const {
3630 assert(I.getOpcode() == TargetOpcode::G_INSERT_VECTOR_ELT);
3631
3632 // Get information on the destination.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003633 Register DstReg = I.getOperand(0).getReg();
Jessica Paquette5aff1f42019-03-14 18:01:30 +00003634 const LLT DstTy = MRI.getType(DstReg);
Jessica Paquetted3ffd472019-03-29 21:39:36 +00003635 unsigned VecSize = DstTy.getSizeInBits();
Jessica Paquette5aff1f42019-03-14 18:01:30 +00003636
3637 // Get information on the element we want to insert into the destination.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003638 Register EltReg = I.getOperand(2).getReg();
Jessica Paquette5aff1f42019-03-14 18:01:30 +00003639 const LLT EltTy = MRI.getType(EltReg);
3640 unsigned EltSize = EltTy.getSizeInBits();
3641 if (EltSize < 16 || EltSize > 64)
3642 return false; // Don't support all element types yet.
3643
3644 // Find the definition of the index. Bail out if it's not defined by a
3645 // G_CONSTANT.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003646 Register IdxReg = I.getOperand(3).getReg();
Jessica Paquette76f64b62019-04-26 21:53:13 +00003647 auto VRegAndVal = getConstantVRegValWithLookThrough(IdxReg, MRI);
3648 if (!VRegAndVal)
Jessica Paquette5aff1f42019-03-14 18:01:30 +00003649 return false;
Jessica Paquette76f64b62019-04-26 21:53:13 +00003650 unsigned LaneIdx = VRegAndVal->Value;
Jessica Paquette5aff1f42019-03-14 18:01:30 +00003651
3652 // Perform the lane insert.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003653 Register SrcReg = I.getOperand(1).getReg();
Jessica Paquette5aff1f42019-03-14 18:01:30 +00003654 const RegisterBank &EltRB = *RBI.getRegBank(EltReg, MRI, TRI);
3655 MachineIRBuilder MIRBuilder(I);
Jessica Paquetted3ffd472019-03-29 21:39:36 +00003656
3657 if (VecSize < 128) {
3658 // If the vector we're inserting into is smaller than 128 bits, widen it
3659 // to 128 to do the insert.
3660 MachineInstr *ScalarToVec = emitScalarToVector(
3661 VecSize, &AArch64::FPR128RegClass, SrcReg, MIRBuilder);
3662 if (!ScalarToVec)
3663 return false;
3664 SrcReg = ScalarToVec->getOperand(0).getReg();
3665 }
3666
3667 // Create an insert into a new FPR128 register.
3668 // Note that if our vector is already 128 bits, we end up emitting an extra
3669 // register.
3670 MachineInstr *InsMI =
3671 emitLaneInsert(None, SrcReg, EltReg, LaneIdx, EltRB, MIRBuilder);
3672
3673 if (VecSize < 128) {
3674 // If we had to widen to perform the insert, then we have to demote back to
3675 // the original size to get the result we want.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003676 Register DemoteVec = InsMI->getOperand(0).getReg();
Jessica Paquetted3ffd472019-03-29 21:39:36 +00003677 const TargetRegisterClass *RC =
3678 getMinClassForRegBank(*RBI.getRegBank(DemoteVec, MRI, TRI), VecSize);
3679 if (RC != &AArch64::FPR32RegClass && RC != &AArch64::FPR64RegClass) {
3680 LLVM_DEBUG(dbgs() << "Unsupported register class!\n");
3681 return false;
3682 }
3683 unsigned SubReg = 0;
3684 if (!getSubRegForClass(RC, TRI, SubReg))
3685 return false;
3686 if (SubReg != AArch64::ssub && SubReg != AArch64::dsub) {
3687 LLVM_DEBUG(dbgs() << "Unsupported destination size! (" << VecSize
3688 << "\n");
3689 return false;
3690 }
3691 MIRBuilder.buildInstr(TargetOpcode::COPY, {DstReg}, {})
3692 .addReg(DemoteVec, 0, SubReg);
3693 RBI.constrainGenericRegister(DstReg, *RC, MRI);
3694 } else {
3695 // No widening needed.
3696 InsMI->getOperand(0).setReg(DstReg);
3697 constrainSelectedInstRegOperands(*InsMI, TII, TRI, RBI);
3698 }
3699
Jessica Paquette5aff1f42019-03-14 18:01:30 +00003700 I.eraseFromParent();
3701 return true;
3702}
3703
Amara Emerson5ec14602018-12-10 18:44:58 +00003704bool AArch64InstructionSelector::selectBuildVector(
3705 MachineInstr &I, MachineRegisterInfo &MRI) const {
3706 assert(I.getOpcode() == TargetOpcode::G_BUILD_VECTOR);
3707 // Until we port more of the optimized selections, for now just use a vector
3708 // insert sequence.
3709 const LLT DstTy = MRI.getType(I.getOperand(0).getReg());
3710 const LLT EltTy = MRI.getType(I.getOperand(1).getReg());
3711 unsigned EltSize = EltTy.getSizeInBits();
Jessica Paquette245047d2019-01-24 22:00:41 +00003712 if (EltSize < 16 || EltSize > 64)
Amara Emerson5ec14602018-12-10 18:44:58 +00003713 return false; // Don't support all element types yet.
3714 const RegisterBank &RB = *RBI.getRegBank(I.getOperand(1).getReg(), MRI, TRI);
Amara Emerson6bcfa1c2019-02-25 18:52:54 +00003715 MachineIRBuilder MIRBuilder(I);
Jessica Paquette245047d2019-01-24 22:00:41 +00003716
3717 const TargetRegisterClass *DstRC = &AArch64::FPR128RegClass;
Amara Emerson6bcfa1c2019-02-25 18:52:54 +00003718 MachineInstr *ScalarToVec =
Amara Emerson8acb0d92019-03-04 19:16:00 +00003719 emitScalarToVector(DstTy.getElementType().getSizeInBits(), DstRC,
3720 I.getOperand(1).getReg(), MIRBuilder);
Amara Emerson6bcfa1c2019-02-25 18:52:54 +00003721 if (!ScalarToVec)
Jessica Paquette245047d2019-01-24 22:00:41 +00003722 return false;
3723
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003724 Register DstVec = ScalarToVec->getOperand(0).getReg();
Jessica Paquette245047d2019-01-24 22:00:41 +00003725 unsigned DstSize = DstTy.getSizeInBits();
3726
3727 // Keep track of the last MI we inserted. Later on, we might be able to save
3728 // a copy using it.
3729 MachineInstr *PrevMI = nullptr;
3730 for (unsigned i = 2, e = DstSize / EltSize + 1; i < e; ++i) {
Jessica Paquette16d67a32019-03-13 23:22:23 +00003731 // Note that if we don't do a subregister copy, we can end up making an
3732 // extra register.
3733 PrevMI = &*emitLaneInsert(None, DstVec, I.getOperand(i).getReg(), i - 1, RB,
3734 MIRBuilder);
3735 DstVec = PrevMI->getOperand(0).getReg();
Amara Emerson5ec14602018-12-10 18:44:58 +00003736 }
Jessica Paquette245047d2019-01-24 22:00:41 +00003737
3738 // If DstTy's size in bits is less than 128, then emit a subregister copy
3739 // from DstVec to the last register we've defined.
3740 if (DstSize < 128) {
Jessica Paquette85ace622019-03-13 23:29:54 +00003741 // Force this to be FPR using the destination vector.
3742 const TargetRegisterClass *RC =
3743 getMinClassForRegBank(*RBI.getRegBank(DstVec, MRI, TRI), DstSize);
Jessica Paquette245047d2019-01-24 22:00:41 +00003744 if (!RC)
3745 return false;
Jessica Paquette85ace622019-03-13 23:29:54 +00003746 if (RC != &AArch64::FPR32RegClass && RC != &AArch64::FPR64RegClass) {
3747 LLVM_DEBUG(dbgs() << "Unsupported register class!\n");
3748 return false;
3749 }
3750
3751 unsigned SubReg = 0;
3752 if (!getSubRegForClass(RC, TRI, SubReg))
3753 return false;
3754 if (SubReg != AArch64::ssub && SubReg != AArch64::dsub) {
3755 LLVM_DEBUG(dbgs() << "Unsupported destination size! (" << DstSize
3756 << "\n");
3757 return false;
3758 }
Jessica Paquette245047d2019-01-24 22:00:41 +00003759
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003760 Register Reg = MRI.createVirtualRegister(RC);
3761 Register DstReg = I.getOperand(0).getReg();
Jessica Paquette245047d2019-01-24 22:00:41 +00003762
Amara Emerson86271782019-03-18 19:20:10 +00003763 MIRBuilder.buildInstr(TargetOpcode::COPY, {DstReg}, {})
3764 .addReg(DstVec, 0, SubReg);
Jessica Paquette245047d2019-01-24 22:00:41 +00003765 MachineOperand &RegOp = I.getOperand(1);
3766 RegOp.setReg(Reg);
3767 RBI.constrainGenericRegister(DstReg, *RC, MRI);
3768 } else {
3769 // We don't need a subregister copy. Save a copy by re-using the
3770 // destination register on the final insert.
3771 assert(PrevMI && "PrevMI was null?");
3772 PrevMI->getOperand(0).setReg(I.getOperand(0).getReg());
3773 constrainSelectedInstRegOperands(*PrevMI, TII, TRI, RBI);
3774 }
3775
Amara Emerson5ec14602018-12-10 18:44:58 +00003776 I.eraseFromParent();
3777 return true;
3778}
3779
Jessica Paquette7f6fe7c2019-04-29 20:58:17 +00003780/// Helper function to find an intrinsic ID on an a MachineInstr. Returns the
3781/// ID if it exists, and 0 otherwise.
3782static unsigned findIntrinsicID(MachineInstr &I) {
3783 auto IntrinOp = find_if(I.operands(), [&](const MachineOperand &Op) {
3784 return Op.isIntrinsicID();
3785 });
3786 if (IntrinOp == I.operands_end())
3787 return 0;
3788 return IntrinOp->getIntrinsicID();
3789}
3790
Jessica Paquette22c62152019-04-02 19:57:26 +00003791/// Helper function to emit the correct opcode for a llvm.aarch64.stlxr
3792/// intrinsic.
3793static unsigned getStlxrOpcode(unsigned NumBytesToStore) {
3794 switch (NumBytesToStore) {
3795 // TODO: 1, 2, and 4 byte stores.
3796 case 8:
3797 return AArch64::STLXRX;
3798 default:
3799 LLVM_DEBUG(dbgs() << "Unexpected number of bytes to store! ("
3800 << NumBytesToStore << ")\n");
3801 break;
3802 }
3803 return 0;
3804}
3805
3806bool AArch64InstructionSelector::selectIntrinsicWithSideEffects(
3807 MachineInstr &I, MachineRegisterInfo &MRI) const {
3808 // Find the intrinsic ID.
Jessica Paquette7f6fe7c2019-04-29 20:58:17 +00003809 unsigned IntrinID = findIntrinsicID(I);
3810 if (!IntrinID)
Jessica Paquette22c62152019-04-02 19:57:26 +00003811 return false;
Jessica Paquette22c62152019-04-02 19:57:26 +00003812 MachineIRBuilder MIRBuilder(I);
3813
3814 // Select the instruction.
3815 switch (IntrinID) {
3816 default:
3817 return false;
3818 case Intrinsic::trap:
3819 MIRBuilder.buildInstr(AArch64::BRK, {}, {}).addImm(1);
3820 break;
Tom Tan7ecb5142019-06-21 23:38:05 +00003821 case Intrinsic::debugtrap:
3822 if (!STI.isTargetWindows())
3823 return false;
3824 MIRBuilder.buildInstr(AArch64::BRK, {}, {}).addImm(0xF000);
3825 break;
Jessica Paquette22c62152019-04-02 19:57:26 +00003826 case Intrinsic::aarch64_stlxr:
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003827 Register StatReg = I.getOperand(0).getReg();
Jessica Paquette22c62152019-04-02 19:57:26 +00003828 assert(RBI.getSizeInBits(StatReg, MRI, TRI) == 32 &&
3829 "Status register must be 32 bits!");
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003830 Register SrcReg = I.getOperand(2).getReg();
Jessica Paquette22c62152019-04-02 19:57:26 +00003831
3832 if (RBI.getSizeInBits(SrcReg, MRI, TRI) != 64) {
3833 LLVM_DEBUG(dbgs() << "Only support 64-bit sources right now.\n");
3834 return false;
3835 }
3836
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003837 Register PtrReg = I.getOperand(3).getReg();
Jessica Paquette22c62152019-04-02 19:57:26 +00003838 assert(MRI.getType(PtrReg).isPointer() && "Expected pointer operand");
3839
3840 // Expect only one memory operand.
3841 if (!I.hasOneMemOperand())
3842 return false;
3843
3844 const MachineMemOperand *MemOp = *I.memoperands_begin();
3845 unsigned NumBytesToStore = MemOp->getSize();
3846 unsigned Opc = getStlxrOpcode(NumBytesToStore);
3847 if (!Opc)
3848 return false;
3849
3850 auto StoreMI = MIRBuilder.buildInstr(Opc, {StatReg}, {SrcReg, PtrReg});
3851 constrainSelectedInstRegOperands(*StoreMI, TII, TRI, RBI);
3852 }
3853
3854 I.eraseFromParent();
3855 return true;
3856}
3857
Jessica Paquette7f6fe7c2019-04-29 20:58:17 +00003858bool AArch64InstructionSelector::selectIntrinsic(
3859 MachineInstr &I, MachineRegisterInfo &MRI) const {
3860 unsigned IntrinID = findIntrinsicID(I);
3861 if (!IntrinID)
3862 return false;
3863 MachineIRBuilder MIRBuilder(I);
3864
3865 switch (IntrinID) {
3866 default:
3867 break;
3868 case Intrinsic::aarch64_crypto_sha1h:
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003869 Register DstReg = I.getOperand(0).getReg();
3870 Register SrcReg = I.getOperand(2).getReg();
Jessica Paquette7f6fe7c2019-04-29 20:58:17 +00003871
3872 // FIXME: Should this be an assert?
3873 if (MRI.getType(DstReg).getSizeInBits() != 32 ||
3874 MRI.getType(SrcReg).getSizeInBits() != 32)
3875 return false;
3876
3877 // The operation has to happen on FPRs. Set up some new FPR registers for
3878 // the source and destination if they are on GPRs.
3879 if (RBI.getRegBank(SrcReg, MRI, TRI)->getID() != AArch64::FPRRegBankID) {
3880 SrcReg = MRI.createVirtualRegister(&AArch64::FPR32RegClass);
3881 MIRBuilder.buildCopy({SrcReg}, {I.getOperand(2)});
3882
3883 // Make sure the copy ends up getting constrained properly.
3884 RBI.constrainGenericRegister(I.getOperand(2).getReg(),
3885 AArch64::GPR32RegClass, MRI);
3886 }
3887
3888 if (RBI.getRegBank(DstReg, MRI, TRI)->getID() != AArch64::FPRRegBankID)
3889 DstReg = MRI.createVirtualRegister(&AArch64::FPR32RegClass);
3890
3891 // Actually insert the instruction.
3892 auto SHA1Inst = MIRBuilder.buildInstr(AArch64::SHA1Hrr, {DstReg}, {SrcReg});
3893 constrainSelectedInstRegOperands(*SHA1Inst, TII, TRI, RBI);
3894
3895 // Did we create a new register for the destination?
3896 if (DstReg != I.getOperand(0).getReg()) {
3897 // Yep. Copy the result of the instruction back into the original
3898 // destination.
3899 MIRBuilder.buildCopy({I.getOperand(0)}, {DstReg});
3900 RBI.constrainGenericRegister(I.getOperand(0).getReg(),
3901 AArch64::GPR32RegClass, MRI);
3902 }
3903
3904 I.eraseFromParent();
3905 return true;
3906 }
3907 return false;
3908}
3909
Amara Emersoncac11512019-07-03 01:49:06 +00003910static Optional<uint64_t> getImmedFromMO(const MachineOperand &Root) {
3911 auto &MI = *Root.getParent();
3912 auto &MBB = *MI.getParent();
3913 auto &MF = *MBB.getParent();
3914 auto &MRI = MF.getRegInfo();
Daniel Sanders8a4bae92017-03-14 21:32:08 +00003915 uint64_t Immed;
3916 if (Root.isImm())
3917 Immed = Root.getImm();
3918 else if (Root.isCImm())
3919 Immed = Root.getCImm()->getZExtValue();
3920 else if (Root.isReg()) {
Jessica Paquettea99cfee2019-07-03 17:46:23 +00003921 auto ValAndVReg =
3922 getConstantVRegValWithLookThrough(Root.getReg(), MRI, true);
3923 if (!ValAndVReg)
Daniel Sandersdf39cba2017-10-15 18:22:54 +00003924 return None;
Jessica Paquettea99cfee2019-07-03 17:46:23 +00003925 Immed = ValAndVReg->Value;
Daniel Sanders8a4bae92017-03-14 21:32:08 +00003926 } else
Daniel Sandersdf39cba2017-10-15 18:22:54 +00003927 return None;
Amara Emersoncac11512019-07-03 01:49:06 +00003928 return Immed;
3929}
Daniel Sanders8a4bae92017-03-14 21:32:08 +00003930
Amara Emersoncac11512019-07-03 01:49:06 +00003931InstructionSelector::ComplexRendererFns
3932AArch64InstructionSelector::selectShiftA_32(const MachineOperand &Root) const {
3933 auto MaybeImmed = getImmedFromMO(Root);
3934 if (MaybeImmed == None || *MaybeImmed > 31)
3935 return None;
3936 uint64_t Enc = (32 - *MaybeImmed) & 0x1f;
3937 return {{[=](MachineInstrBuilder &MIB) { MIB.addImm(Enc); }}};
3938}
3939
3940InstructionSelector::ComplexRendererFns
3941AArch64InstructionSelector::selectShiftB_32(const MachineOperand &Root) const {
3942 auto MaybeImmed = getImmedFromMO(Root);
3943 if (MaybeImmed == None || *MaybeImmed > 31)
3944 return None;
3945 uint64_t Enc = 31 - *MaybeImmed;
3946 return {{[=](MachineInstrBuilder &MIB) { MIB.addImm(Enc); }}};
3947}
3948
3949InstructionSelector::ComplexRendererFns
3950AArch64InstructionSelector::selectShiftA_64(const MachineOperand &Root) const {
3951 auto MaybeImmed = getImmedFromMO(Root);
3952 if (MaybeImmed == None || *MaybeImmed > 63)
3953 return None;
3954 uint64_t Enc = (64 - *MaybeImmed) & 0x3f;
3955 return {{[=](MachineInstrBuilder &MIB) { MIB.addImm(Enc); }}};
3956}
3957
3958InstructionSelector::ComplexRendererFns
3959AArch64InstructionSelector::selectShiftB_64(const MachineOperand &Root) const {
3960 auto MaybeImmed = getImmedFromMO(Root);
3961 if (MaybeImmed == None || *MaybeImmed > 63)
3962 return None;
3963 uint64_t Enc = 63 - *MaybeImmed;
3964 return {{[=](MachineInstrBuilder &MIB) { MIB.addImm(Enc); }}};
3965}
3966
3967/// SelectArithImmed - Select an immediate value that can be represented as
3968/// a 12-bit value shifted left by either 0 or 12. If so, return true with
3969/// Val set to the 12-bit value and Shift set to the shifter operand.
3970InstructionSelector::ComplexRendererFns
3971AArch64InstructionSelector::selectArithImmed(MachineOperand &Root) const {
3972 // This function is called from the addsub_shifted_imm ComplexPattern,
3973 // which lists [imm] as the list of opcode it's interested in, however
3974 // we still need to check whether the operand is actually an immediate
3975 // here because the ComplexPattern opcode list is only used in
3976 // root-level opcode matching.
3977 auto MaybeImmed = getImmedFromMO(Root);
3978 if (MaybeImmed == None)
3979 return None;
3980 uint64_t Immed = *MaybeImmed;
Daniel Sanders8a4bae92017-03-14 21:32:08 +00003981 unsigned ShiftAmt;
3982
3983 if (Immed >> 12 == 0) {
3984 ShiftAmt = 0;
3985 } else if ((Immed & 0xfff) == 0 && Immed >> 24 == 0) {
3986 ShiftAmt = 12;
3987 Immed = Immed >> 12;
3988 } else
Daniel Sandersdf39cba2017-10-15 18:22:54 +00003989 return None;
Daniel Sanders8a4bae92017-03-14 21:32:08 +00003990
3991 unsigned ShVal = AArch64_AM::getShifterImm(AArch64_AM::LSL, ShiftAmt);
Daniel Sandersdf39cba2017-10-15 18:22:54 +00003992 return {{
3993 [=](MachineInstrBuilder &MIB) { MIB.addImm(Immed); },
3994 [=](MachineInstrBuilder &MIB) { MIB.addImm(ShVal); },
3995 }};
Daniel Sanders8a4bae92017-03-14 21:32:08 +00003996}
Daniel Sanders0b5293f2017-04-06 09:49:34 +00003997
Jessica Paquette7a1dcc52019-07-18 21:50:11 +00003998/// This is used for computing addresses like this:
3999///
4000/// ldr x1, [x2, x3]
4001///
4002/// Where x2 is the base register, and x3 is an offset register.
4003///
4004/// When possible (or profitable) to fold a G_GEP into the address calculation,
4005/// this will do so. Otherwise, it will return None.
4006InstructionSelector::ComplexRendererFns
4007AArch64InstructionSelector::selectAddrModeRegisterOffset(
4008 MachineOperand &Root) const {
4009 MachineRegisterInfo &MRI = Root.getParent()->getMF()->getRegInfo();
4010
4011 // If we have a constant offset, then we probably don't want to match a
4012 // register offset.
4013 if (isBaseWithConstantOffset(Root, MRI))
4014 return None;
4015
4016 // We need a GEP.
4017 MachineInstr *Gep = MRI.getVRegDef(Root.getReg());
4018 if (!Gep || Gep->getOpcode() != TargetOpcode::G_GEP)
4019 return None;
4020
4021 // If this is used more than once, let's not bother folding.
4022 // TODO: Check if they are memory ops. If they are, then we can still fold
4023 // without having to recompute anything.
4024 if (!MRI.hasOneUse(Gep->getOperand(0).getReg()))
4025 return None;
4026
4027 // Base is the GEP's LHS, offset is its RHS.
4028 return {{
4029 [=](MachineInstrBuilder &MIB) { MIB.add(Gep->getOperand(1)); },
4030 [=](MachineInstrBuilder &MIB) { MIB.add(Gep->getOperand(2)); },
4031 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); },
4032 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); },
4033 }};
4034}
4035
Daniel Sandersea8711b2017-10-16 03:36:29 +00004036/// Select a "register plus unscaled signed 9-bit immediate" address. This
4037/// should only match when there is an offset that is not valid for a scaled
4038/// immediate addressing mode. The "Size" argument is the size in bytes of the
4039/// memory reference, which is needed here to know what is valid for a scaled
4040/// immediate.
Daniel Sanders1e4569f2017-10-20 20:55:29 +00004041InstructionSelector::ComplexRendererFns
Daniel Sandersea8711b2017-10-16 03:36:29 +00004042AArch64InstructionSelector::selectAddrModeUnscaled(MachineOperand &Root,
4043 unsigned Size) const {
4044 MachineRegisterInfo &MRI =
4045 Root.getParent()->getParent()->getParent()->getRegInfo();
4046
4047 if (!Root.isReg())
4048 return None;
4049
4050 if (!isBaseWithConstantOffset(Root, MRI))
4051 return None;
4052
4053 MachineInstr *RootDef = MRI.getVRegDef(Root.getReg());
4054 if (!RootDef)
4055 return None;
4056
4057 MachineOperand &OffImm = RootDef->getOperand(2);
4058 if (!OffImm.isReg())
4059 return None;
4060 MachineInstr *RHS = MRI.getVRegDef(OffImm.getReg());
4061 if (!RHS || RHS->getOpcode() != TargetOpcode::G_CONSTANT)
4062 return None;
4063 int64_t RHSC;
4064 MachineOperand &RHSOp1 = RHS->getOperand(1);
4065 if (!RHSOp1.isCImm() || RHSOp1.getCImm()->getBitWidth() > 64)
4066 return None;
4067 RHSC = RHSOp1.getCImm()->getSExtValue();
4068
4069 // If the offset is valid as a scaled immediate, don't match here.
4070 if ((RHSC & (Size - 1)) == 0 && RHSC >= 0 && RHSC < (0x1000 << Log2_32(Size)))
4071 return None;
4072 if (RHSC >= -256 && RHSC < 256) {
4073 MachineOperand &Base = RootDef->getOperand(1);
4074 return {{
4075 [=](MachineInstrBuilder &MIB) { MIB.add(Base); },
4076 [=](MachineInstrBuilder &MIB) { MIB.addImm(RHSC); },
4077 }};
4078 }
4079 return None;
4080}
4081
4082/// Select a "register plus scaled unsigned 12-bit immediate" address. The
4083/// "Size" argument is the size in bytes of the memory reference, which
4084/// determines the scale.
Daniel Sanders1e4569f2017-10-20 20:55:29 +00004085InstructionSelector::ComplexRendererFns
Daniel Sandersea8711b2017-10-16 03:36:29 +00004086AArch64InstructionSelector::selectAddrModeIndexed(MachineOperand &Root,
4087 unsigned Size) const {
4088 MachineRegisterInfo &MRI =
4089 Root.getParent()->getParent()->getParent()->getRegInfo();
4090
4091 if (!Root.isReg())
4092 return None;
4093
4094 MachineInstr *RootDef = MRI.getVRegDef(Root.getReg());
4095 if (!RootDef)
4096 return None;
4097
4098 if (RootDef->getOpcode() == TargetOpcode::G_FRAME_INDEX) {
4099 return {{
4100 [=](MachineInstrBuilder &MIB) { MIB.add(RootDef->getOperand(1)); },
4101 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); },
4102 }};
4103 }
4104
4105 if (isBaseWithConstantOffset(Root, MRI)) {
4106 MachineOperand &LHS = RootDef->getOperand(1);
4107 MachineOperand &RHS = RootDef->getOperand(2);
4108 MachineInstr *LHSDef = MRI.getVRegDef(LHS.getReg());
4109 MachineInstr *RHSDef = MRI.getVRegDef(RHS.getReg());
4110 if (LHSDef && RHSDef) {
4111 int64_t RHSC = (int64_t)RHSDef->getOperand(1).getCImm()->getZExtValue();
4112 unsigned Scale = Log2_32(Size);
4113 if ((RHSC & (Size - 1)) == 0 && RHSC >= 0 && RHSC < (0x1000 << Scale)) {
4114 if (LHSDef->getOpcode() == TargetOpcode::G_FRAME_INDEX)
Daniel Sanders01805b62017-10-16 05:39:30 +00004115 return {{
4116 [=](MachineInstrBuilder &MIB) { MIB.add(LHSDef->getOperand(1)); },
4117 [=](MachineInstrBuilder &MIB) { MIB.addImm(RHSC >> Scale); },
4118 }};
4119
Daniel Sandersea8711b2017-10-16 03:36:29 +00004120 return {{
4121 [=](MachineInstrBuilder &MIB) { MIB.add(LHS); },
4122 [=](MachineInstrBuilder &MIB) { MIB.addImm(RHSC >> Scale); },
4123 }};
4124 }
4125 }
4126 }
4127
4128 // Before falling back to our general case, check if the unscaled
4129 // instructions can handle this. If so, that's preferable.
4130 if (selectAddrModeUnscaled(Root, Size).hasValue())
4131 return None;
4132
4133 return {{
4134 [=](MachineInstrBuilder &MIB) { MIB.add(Root); },
4135 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); },
4136 }};
4137}
4138
Volkan Kelesf7f25682018-01-16 18:44:05 +00004139void AArch64InstructionSelector::renderTruncImm(MachineInstrBuilder &MIB,
4140 const MachineInstr &MI) const {
4141 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
4142 assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && "Expected G_CONSTANT");
4143 Optional<int64_t> CstVal = getConstantVRegVal(MI.getOperand(0).getReg(), MRI);
4144 assert(CstVal && "Expected constant value");
4145 MIB.addImm(CstVal.getValue());
4146}
4147
Daniel Sanders0b5293f2017-04-06 09:49:34 +00004148namespace llvm {
4149InstructionSelector *
4150createAArch64InstructionSelector(const AArch64TargetMachine &TM,
4151 AArch64Subtarget &Subtarget,
4152 AArch64RegisterBankInfo &RBI) {
4153 return new AArch64InstructionSelector(TM, Subtarget, RBI);
4154}
4155}