blob: 2897eee251bc2244e93030328e540d4c51d336dc [file] [log] [blame]
Chris Lattnera58f5592006-05-23 23:20:42 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng911c68d2006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
Evan Chengdc614c12006-06-06 23:30:24 +000018#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
Evan Cheng72d5c252006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng88decde2006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000023#include "llvm/Function.h"
Evan Cheng78038292006-04-05 23:38:46 +000024#include "llvm/Intrinsics.h"
Evan Chengaf598d22006-03-13 23:18:16 +000025#include "llvm/ADT/VectorExtras.h"
26#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng339edad2006-01-11 00:33:36 +000028#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000030#include "llvm/CodeGen/SelectionDAG.h"
31#include "llvm/CodeGen/SSARegMap.h"
Evan Cheng2dd217b2006-01-31 03:14:29 +000032#include "llvm/Support/MathExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000033#include "llvm/Target/TargetOptions.h"
34using namespace llvm;
35
36// FIXME: temporary.
37#include "llvm/Support/CommandLine.h"
38static cl::opt<bool> EnableFastCC("enable-x86-fastcc", cl::Hidden,
39 cl::desc("Enable fastcc on X86"));
40
41X86TargetLowering::X86TargetLowering(TargetMachine &TM)
42 : TargetLowering(TM) {
Evan Chengcde9e302006-01-27 08:10:46 +000043 Subtarget = &TM.getSubtarget<X86Subtarget>();
44 X86ScalarSSE = Subtarget->hasSSE2();
Evan Cheng11b0a5d2006-09-08 06:48:29 +000045 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Evan Chengcde9e302006-01-27 08:10:46 +000046
Chris Lattner76ac0682005-11-15 00:40:23 +000047 // Set up the TargetLowering object.
48
49 // X86 is weird, it always uses i8 for shift amounts and setcc results.
50 setShiftAmountType(MVT::i8);
51 setSetCCResultType(MVT::i8);
52 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng83eeefb2006-01-25 09:15:17 +000053 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattner76ac0682005-11-15 00:40:23 +000054 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng11b0a5d2006-09-08 06:48:29 +000055 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng20931a72006-03-16 21:47:42 +000056
Evan Chengbc047222006-03-22 19:22:18 +000057 if (!Subtarget->isTargetDarwin())
Evan Chengb09a56f2006-03-17 20:31:41 +000058 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
59 setUseUnderscoreSetJmpLongJmp(true);
60
Evan Cheng20931a72006-03-16 21:47:42 +000061 // Add legal addressing mode scale values.
62 addLegalAddressScale(8);
63 addLegalAddressScale(4);
64 addLegalAddressScale(2);
65 // Enter the ones which require both scale + index last. These are more
66 // expensive.
67 addLegalAddressScale(9);
68 addLegalAddressScale(5);
69 addLegalAddressScale(3);
Chris Lattner61c9a8e2006-01-29 06:26:08 +000070
Chris Lattner76ac0682005-11-15 00:40:23 +000071 // Set up the register classes.
Evan Cheng9fee4422006-05-16 07:21:53 +000072 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
73 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
74 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000075 if (Subtarget->is64Bit())
76 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +000077
78 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
79 // operation.
80 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
81 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
82 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000083
Evan Cheng11b0a5d2006-09-08 06:48:29 +000084 if (Subtarget->is64Bit()) {
85 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000086 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000087 } else {
88 if (X86ScalarSSE)
89 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
90 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
91 else
92 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
93 }
Chris Lattner76ac0682005-11-15 00:40:23 +000094
95 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
96 // this operation.
97 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
98 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +000099 // SSE has no i16 to fp conversion, only i32
Evan Cheng08390f62006-01-30 22:13:22 +0000100 if (X86ScalarSSE)
Evan Cheng08390f62006-01-30 22:13:22 +0000101 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Evan Cheng593bea72006-02-17 07:01:52 +0000102 else {
103 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
104 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
105 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000106
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000107 if (!Subtarget->is64Bit()) {
108 // Custom lower SINT_TO_FP and FP_TO_SINT from/to i64 in 32-bit mode.
109 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
110 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
111 }
Evan Cheng5b97fcf2006-01-30 08:02:57 +0000112
Evan Cheng08390f62006-01-30 22:13:22 +0000113 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
114 // this operation.
115 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
116 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
117
118 if (X86ScalarSSE) {
119 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
120 } else {
Chris Lattner76ac0682005-11-15 00:40:23 +0000121 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng08390f62006-01-30 22:13:22 +0000122 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000123 }
124
125 // Handle FP_TO_UINT by promoting the destination to a larger signed
126 // conversion.
127 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
128 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
129 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
130
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000131 if (Subtarget->is64Bit()) {
132 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000133 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000134 } else {
135 if (X86ScalarSSE && !Subtarget->hasSSE3())
136 // Expand FP_TO_UINT into a select.
137 // FIXME: We would like to use a Custom expander here eventually to do
138 // the optimal thing for SSE vs. the default expansion in the legalizer.
139 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
140 else
141 // With SSE3 we can use fisttpll to convert to a signed i64.
142 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
143 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000144
Evan Cheng08390f62006-01-30 22:13:22 +0000145 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
146 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattner30107e62005-12-23 05:15:23 +0000147
Evan Cheng593bea72006-02-17 07:01:52 +0000148 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman7e7f4392006-02-01 07:19:44 +0000149 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
150 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000151 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000152 if (Subtarget->is64Bit())
153 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000154 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Expand);
Chris Lattner32257332005-12-07 17:59:14 +0000155 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000156 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
157 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
158 setOperationAction(ISD::SEXTLOAD , MVT::i1 , Expand);
159 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000160
Chris Lattner76ac0682005-11-15 00:40:23 +0000161 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
162 setOperationAction(ISD::CTTZ , MVT::i8 , Expand);
163 setOperationAction(ISD::CTLZ , MVT::i8 , Expand);
164 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
165 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
166 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
167 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
168 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
169 setOperationAction(ISD::CTLZ , MVT::i32 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000170 if (Subtarget->is64Bit()) {
171 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
172 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
173 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
174 }
175
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000176 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begeman2fba8a32006-01-14 03:14:10 +0000177 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman1b8121b2006-01-11 21:21:00 +0000178
Chris Lattner76ac0682005-11-15 00:40:23 +0000179 // These should be promoted to a larger select which is supported.
180 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
181 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000182 // X86 wants to expand cmov itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000183 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
184 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
185 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
186 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
187 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
188 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
189 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
190 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
191 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000192 if (Subtarget->is64Bit()) {
193 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
194 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
195 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000196 // X86 ret instruction may pop stack.
Evan Cheng593bea72006-02-17 07:01:52 +0000197 setOperationAction(ISD::RET , MVT::Other, Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000198 // Darwin ABI issue.
Evan Cheng5588de92006-02-18 00:15:05 +0000199 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000200 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng593bea72006-02-17 07:01:52 +0000201 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000202 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000203 if (Subtarget->is64Bit()) {
204 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
205 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
206 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
207 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
208 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000209 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng593bea72006-02-17 07:01:52 +0000210 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
211 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
212 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000213 // X86 wants to expand memset / memcpy itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000214 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
215 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000216
Chris Lattner9c415362005-11-29 06:16:21 +0000217 // We don't have line number support yet.
218 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeydeeafa02006-01-05 01:47:43 +0000219 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Cheng30d7b702006-03-07 02:02:57 +0000220 // FIXME - use subtarget debug flags
Evan Chengbc047222006-03-22 19:22:18 +0000221 if (!Subtarget->isTargetDarwin())
Evan Cheng30d7b702006-03-07 02:02:57 +0000222 setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand);
Chris Lattner9c415362005-11-29 06:16:21 +0000223
Nate Begemane74795c2006-01-25 18:21:52 +0000224 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
225 setOperationAction(ISD::VASTART , MVT::Other, Custom);
226
227 // Use the default implementation.
228 setOperationAction(ISD::VAARG , MVT::Other, Expand);
229 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
230 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000231 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
232 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000233 if (Subtarget->is64Bit())
234 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000235 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner8e2f52e2006-01-13 02:42:53 +0000236
Chris Lattner9c7f5032006-03-05 05:08:37 +0000237 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
238 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
239
Chris Lattner76ac0682005-11-15 00:40:23 +0000240 if (X86ScalarSSE) {
241 // Set up the FP register classes.
Evan Cheng84dc9b52006-01-12 08:27:59 +0000242 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
243 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +0000244
Evan Cheng72d5c252006-01-31 22:28:30 +0000245 // Use ANDPD to simulate FABS.
246 setOperationAction(ISD::FABS , MVT::f64, Custom);
247 setOperationAction(ISD::FABS , MVT::f32, Custom);
248
249 // Use XORP to simulate FNEG.
250 setOperationAction(ISD::FNEG , MVT::f64, Custom);
251 setOperationAction(ISD::FNEG , MVT::f32, Custom);
252
Evan Chengd8fba3a2006-02-02 00:28:23 +0000253 // We don't support sin/cos/fmod
Chris Lattner76ac0682005-11-15 00:40:23 +0000254 setOperationAction(ISD::FSIN , MVT::f64, Expand);
255 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000256 setOperationAction(ISD::FREM , MVT::f64, Expand);
257 setOperationAction(ISD::FSIN , MVT::f32, Expand);
258 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000259 setOperationAction(ISD::FREM , MVT::f32, Expand);
260
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000261 // Expand FP immediates into loads from the stack, except for the special
262 // cases we handle.
263 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
264 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000265 addLegalFPImmediate(+0.0); // xorps / xorpd
266 } else {
267 // Set up the FP register classes.
268 addRegisterClass(MVT::f64, X86::RFPRegisterClass);
Chris Lattner132177e2006-01-29 06:44:22 +0000269
270 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
271
Chris Lattner76ac0682005-11-15 00:40:23 +0000272 if (!UnsafeFPMath) {
273 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
274 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
275 }
276
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000277 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000278 addLegalFPImmediate(+0.0); // FLD0
279 addLegalFPImmediate(+1.0); // FLD1
280 addLegalFPImmediate(-0.0); // FLD0/FCHS
281 addLegalFPImmediate(-1.0); // FLD1/FCHS
282 }
Evan Cheng9e252e32006-02-22 02:26:30 +0000283
Evan Cheng19264272006-03-01 01:11:20 +0000284 // First set operation action for all vector types to expand. Then we
285 // will selectively turn on ones that can be effectively codegen'd.
286 for (unsigned VT = (unsigned)MVT::Vector + 1;
287 VT != (unsigned)MVT::LAST_VALUETYPE; VT++) {
288 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
289 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
290 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
291 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000292 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner00f46832006-03-21 20:51:05 +0000293 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000294 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000295 }
296
Evan Chengbc047222006-03-22 19:22:18 +0000297 if (Subtarget->hasMMX()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000298 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
299 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
300 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
301
Evan Cheng19264272006-03-01 01:11:20 +0000302 // FIXME: add MMX packed arithmetics
Evan Chengd5e905d2006-03-21 23:01:21 +0000303 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Expand);
304 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Expand);
305 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Expand);
Evan Cheng9e252e32006-02-22 02:26:30 +0000306 }
307
Evan Chengbc047222006-03-22 19:22:18 +0000308 if (Subtarget->hasSSE1()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000309 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
310
Evan Cheng92232302006-04-12 21:21:57 +0000311 setOperationAction(ISD::AND, MVT::v4f32, Legal);
312 setOperationAction(ISD::OR, MVT::v4f32, Legal);
313 setOperationAction(ISD::XOR, MVT::v4f32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000314 setOperationAction(ISD::ADD, MVT::v4f32, Legal);
315 setOperationAction(ISD::SUB, MVT::v4f32, Legal);
316 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
317 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
318 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
319 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Chengebf10062006-04-03 20:53:28 +0000320 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000321 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000322 }
323
Evan Chengbc047222006-03-22 19:22:18 +0000324 if (Subtarget->hasSSE2()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000325 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
326 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
327 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
328 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
329 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
330
Evan Cheng617a6a82006-04-10 07:23:14 +0000331 setOperationAction(ISD::ADD, MVT::v2f64, Legal);
332 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
333 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
334 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
335 setOperationAction(ISD::SUB, MVT::v2f64, Legal);
336 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
337 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
338 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Chenge4f97cc2006-04-13 05:10:25 +0000339 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000340 setOperationAction(ISD::MUL, MVT::v2f64, Legal);
Evan Cheng92232302006-04-12 21:21:57 +0000341
Evan Cheng617a6a82006-04-10 07:23:14 +0000342 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
343 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengcbffa462006-03-31 19:22:53 +0000344 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng6e5e2052006-04-17 22:04:06 +0000345 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
346 // Implement v4f32 insert_vector_elt in terms of SSE2 v8i16 ones.
347 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000348
Evan Cheng92232302006-04-12 21:21:57 +0000349 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
350 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
351 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Custom);
352 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Custom);
353 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Custom);
354 }
355 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
356 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
357 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
358 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
359 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
360 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
361
362 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
363 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
364 setOperationAction(ISD::AND, (MVT::ValueType)VT, Promote);
365 AddPromotedToType (ISD::AND, (MVT::ValueType)VT, MVT::v2i64);
366 setOperationAction(ISD::OR, (MVT::ValueType)VT, Promote);
367 AddPromotedToType (ISD::OR, (MVT::ValueType)VT, MVT::v2i64);
368 setOperationAction(ISD::XOR, (MVT::ValueType)VT, Promote);
369 AddPromotedToType (ISD::XOR, (MVT::ValueType)VT, MVT::v2i64);
Evan Chenge2157c62006-04-12 17:12:36 +0000370 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Promote);
371 AddPromotedToType (ISD::LOAD, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng92232302006-04-12 21:21:57 +0000372 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
373 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng617a6a82006-04-10 07:23:14 +0000374 }
Evan Cheng92232302006-04-12 21:21:57 +0000375
376 // Custom lower v2i64 and v2f64 selects.
377 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Chenge2157c62006-04-12 17:12:36 +0000378 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000379 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng92232302006-04-12 21:21:57 +0000380 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000381 }
382
Evan Cheng78038292006-04-05 23:38:46 +0000383 // We want to custom lower some of our intrinsics.
384 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
385
Evan Cheng5987cfb2006-07-07 08:33:52 +0000386 // We have target-specific dag combine patterns for the following nodes:
387 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
388
Chris Lattner76ac0682005-11-15 00:40:23 +0000389 computeRegisterProperties();
390
Evan Cheng6a374562006-02-14 08:25:08 +0000391 // FIXME: These should be based on subtarget info. Plus, the values should
392 // be smaller when we are in optimizing for size mode.
Evan Cheng4b40a422006-02-14 08:38:30 +0000393 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
394 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
395 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattner76ac0682005-11-15 00:40:23 +0000396 allowUnalignedMemoryAccesses = true; // x86 supports it!
397}
398
Chris Lattner76ac0682005-11-15 00:40:23 +0000399//===----------------------------------------------------------------------===//
400// C Calling Convention implementation
401//===----------------------------------------------------------------------===//
402
Evan Cheng24eb3f42006-04-27 05:35:28 +0000403/// AddLiveIn - This helper function adds the specified physical register to the
404/// MachineFunction as a live in value. It also creates a corresponding virtual
405/// register for it.
406static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
407 TargetRegisterClass *RC) {
408 assert(RC->contains(PReg) && "Not the correct regclass!");
409 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
410 MF.addLiveIn(PReg, VReg);
411 return VReg;
412}
413
Evan Cheng89001ad2006-04-27 08:31:10 +0000414/// HowToPassCCCArgument - Returns how an formal argument of the specified type
415/// should be passed. If it is through stack, returns the size of the stack
Evan Cheng763f9b02006-05-26 18:25:43 +0000416/// slot; if it is through XMM register, returns the number of XMM registers
Evan Cheng89001ad2006-04-27 08:31:10 +0000417/// are needed.
418static void
419HowToPassCCCArgument(MVT::ValueType ObjectVT, unsigned NumXMMRegs,
420 unsigned &ObjSize, unsigned &ObjXMMRegs) {
Evan Cheng2b2c1be2006-06-01 05:53:27 +0000421 ObjXMMRegs = 0;
Evan Cheng8aca43e2006-05-25 23:31:23 +0000422
Evan Cheng48940d12006-04-27 01:32:22 +0000423 switch (ObjectVT) {
424 default: assert(0 && "Unhandled argument type!");
Evan Cheng48940d12006-04-27 01:32:22 +0000425 case MVT::i8: ObjSize = 1; break;
426 case MVT::i16: ObjSize = 2; break;
427 case MVT::i32: ObjSize = 4; break;
428 case MVT::i64: ObjSize = 8; break;
429 case MVT::f32: ObjSize = 4; break;
430 case MVT::f64: ObjSize = 8; break;
Evan Cheng89001ad2006-04-27 08:31:10 +0000431 case MVT::v16i8:
432 case MVT::v8i16:
433 case MVT::v4i32:
434 case MVT::v2i64:
435 case MVT::v4f32:
436 case MVT::v2f64:
Evan Chengbfb5ea62006-05-26 19:22:06 +0000437 if (NumXMMRegs < 4)
Evan Cheng89001ad2006-04-27 08:31:10 +0000438 ObjXMMRegs = 1;
439 else
440 ObjSize = 16;
441 break;
Evan Cheng48940d12006-04-27 01:32:22 +0000442 }
Evan Cheng48940d12006-04-27 01:32:22 +0000443}
444
Evan Cheng17e734f2006-05-23 21:06:34 +0000445SDOperand X86TargetLowering::LowerCCCArguments(SDOperand Op, SelectionDAG &DAG) {
446 unsigned NumArgs = Op.Val->getNumValues() - 1;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000447 MachineFunction &MF = DAG.getMachineFunction();
448 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +0000449 SDOperand Root = Op.getOperand(0);
450 std::vector<SDOperand> ArgValues;
Chris Lattner76ac0682005-11-15 00:40:23 +0000451
Evan Cheng48940d12006-04-27 01:32:22 +0000452 // Add DAG nodes to load the arguments... On entry to a function on the X86,
453 // the stack frame looks like this:
454 //
455 // [ESP] -- return address
456 // [ESP + 4] -- first argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +0000457 // [ESP + 8] -- second argument, if first argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +0000458 // ...
459 //
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000460 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
Evan Cheng89001ad2006-04-27 08:31:10 +0000461 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Evan Chengbfb5ea62006-05-26 19:22:06 +0000462 static const unsigned XMMArgRegs[] = {
463 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
464 };
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000465 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000466 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
467 unsigned ArgIncrement = 4;
468 unsigned ObjSize = 0;
469 unsigned ObjXMMRegs = 0;
470 HowToPassCCCArgument(ObjectVT, NumXMMRegs, ObjSize, ObjXMMRegs);
Evan Chenga01e7992006-05-26 18:39:59 +0000471 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +0000472 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +0000473
Evan Cheng17e734f2006-05-23 21:06:34 +0000474 SDOperand ArgValue;
475 if (ObjXMMRegs) {
476 // Passed in a XMM register.
477 unsigned Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000478 X86::VR128RegisterClass);
Evan Cheng17e734f2006-05-23 21:06:34 +0000479 ArgValue= DAG.getCopyFromReg(Root, Reg, ObjectVT);
480 ArgValues.push_back(ArgValue);
481 NumXMMRegs += ObjXMMRegs;
482 } else {
Evan Chengb92f4182006-05-26 20:37:47 +0000483 // XMM arguments have to be aligned on 16-byte boundary.
484 if (ObjSize == 16)
485 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Evan Cheng17e734f2006-05-23 21:06:34 +0000486 // Create the frame index object for this incoming parameter...
487 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
488 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
489 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN,
490 DAG.getSrcValue(NULL));
491 ArgValues.push_back(ArgValue);
492 ArgOffset += ArgIncrement; // Move on to the next argument...
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000493 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000494 }
495
Evan Cheng17e734f2006-05-23 21:06:34 +0000496 ArgValues.push_back(Root);
497
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000498 // If the function takes variable number of arguments, make a frame index for
499 // the start of the first vararg value... for expansion of llvm.va_start.
Evan Cheng7068a932006-05-23 21:08:24 +0000500 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
501 if (isVarArg)
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000502 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000503 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
504 ReturnAddrIndex = 0; // No return address slot generated yet.
505 BytesToPopOnReturn = 0; // Callee pops nothing.
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000506 BytesCallerReserves = ArgOffset;
Evan Cheng17e734f2006-05-23 21:06:34 +0000507
Chris Lattner8be5be82006-05-23 18:50:38 +0000508 // If this is a struct return on Darwin/X86, the callee pops the hidden struct
509 // pointer.
Evan Cheng17e734f2006-05-23 21:06:34 +0000510 if (MF.getFunction()->getCallingConv() == CallingConv::CSRet &&
Chris Lattner8be5be82006-05-23 18:50:38 +0000511 Subtarget->isTargetDarwin())
512 BytesToPopOnReturn = 4;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000513
Evan Cheng17e734f2006-05-23 21:06:34 +0000514 // Return the new list of results.
515 std::vector<MVT::ValueType> RetVTs(Op.Val->value_begin(),
516 Op.Val->value_end());
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000517 return DAG.getNode(ISD::MERGE_VALUES, RetVTs, &ArgValues[0],ArgValues.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000518}
519
Evan Cheng2a330942006-05-25 00:59:30 +0000520
521SDOperand X86TargetLowering::LowerCCCCallTo(SDOperand Op, SelectionDAG &DAG) {
522 SDOperand Chain = Op.getOperand(0);
523 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
524 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
525 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
526 SDOperand Callee = Op.getOperand(4);
527 MVT::ValueType RetVT= Op.Val->getValueType(0);
528 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Chris Lattner76ac0682005-11-15 00:40:23 +0000529
Evan Cheng88decde2006-04-28 21:29:37 +0000530 // Keep track of the number of XMM regs passed so far.
531 unsigned NumXMMRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000532 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +0000533 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +0000534 };
Evan Cheng88decde2006-04-28 21:29:37 +0000535
Evan Cheng2a330942006-05-25 00:59:30 +0000536 // Count how many bytes are to be pushed on the stack.
537 unsigned NumBytes = 0;
538 for (unsigned i = 0; i != NumOps; ++i) {
539 SDOperand Arg = Op.getOperand(5+2*i);
Chris Lattner76ac0682005-11-15 00:40:23 +0000540
Evan Cheng2a330942006-05-25 00:59:30 +0000541 switch (Arg.getValueType()) {
542 default: assert(0 && "Unexpected ValueType for argument!");
543 case MVT::i8:
544 case MVT::i16:
545 case MVT::i32:
546 case MVT::f32:
547 NumBytes += 4;
548 break;
549 case MVT::i64:
550 case MVT::f64:
551 NumBytes += 8;
552 break;
553 case MVT::v16i8:
554 case MVT::v8i16:
555 case MVT::v4i32:
556 case MVT::v2i64:
557 case MVT::v4f32:
Evan Cheng0421aca2006-05-25 22:38:31 +0000558 case MVT::v2f64:
Evan Chengbfb5ea62006-05-26 19:22:06 +0000559 if (NumXMMRegs < 4)
Evan Cheng2a330942006-05-25 00:59:30 +0000560 ++NumXMMRegs;
Evan Chengb92f4182006-05-26 20:37:47 +0000561 else {
562 // XMM arguments have to be aligned on 16-byte boundary.
563 NumBytes = ((NumBytes + 15) / 16) * 16;
Evan Cheng2a330942006-05-25 00:59:30 +0000564 NumBytes += 16;
Evan Chengb92f4182006-05-26 20:37:47 +0000565 }
Evan Cheng2a330942006-05-25 00:59:30 +0000566 break;
567 }
Evan Cheng2a330942006-05-25 00:59:30 +0000568 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000569
Evan Cheng2a330942006-05-25 00:59:30 +0000570 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000571
Evan Cheng2a330942006-05-25 00:59:30 +0000572 // Arguments go on the stack in reverse order, as specified by the ABI.
573 unsigned ArgOffset = 0;
574 NumXMMRegs = 0;
575 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
576 std::vector<SDOperand> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000577 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +0000578 for (unsigned i = 0; i != NumOps; ++i) {
579 SDOperand Arg = Op.getOperand(5+2*i);
580
581 switch (Arg.getValueType()) {
582 default: assert(0 && "Unexpected ValueType for argument!");
583 case MVT::i8:
Evan Cheng5ee96892006-05-25 18:56:34 +0000584 case MVT::i16: {
Evan Cheng2a330942006-05-25 00:59:30 +0000585 // Promote the integer to 32 bits. If the input type is signed use a
586 // sign extend, otherwise use a zero extend.
587 unsigned ExtOp =
588 dyn_cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue() ?
589 ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
590 Arg = DAG.getNode(ExtOp, MVT::i32, Arg);
Evan Cheng5ee96892006-05-25 18:56:34 +0000591 }
592 // Fallthrough
Evan Cheng2a330942006-05-25 00:59:30 +0000593
594 case MVT::i32:
595 case MVT::f32: {
596 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
597 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
598 MemOpChains.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
599 Arg, PtrOff, DAG.getSrcValue(NULL)));
600 ArgOffset += 4;
601 break;
602 }
603 case MVT::i64:
604 case MVT::f64: {
605 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
606 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
607 MemOpChains.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
608 Arg, PtrOff, DAG.getSrcValue(NULL)));
609 ArgOffset += 8;
610 break;
611 }
612 case MVT::v16i8:
613 case MVT::v8i16:
614 case MVT::v4i32:
615 case MVT::v2i64:
616 case MVT::v4f32:
Evan Cheng0421aca2006-05-25 22:38:31 +0000617 case MVT::v2f64:
Evan Chengbfb5ea62006-05-26 19:22:06 +0000618 if (NumXMMRegs < 4) {
Evan Cheng2a330942006-05-25 00:59:30 +0000619 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
620 NumXMMRegs++;
621 } else {
Evan Chengb92f4182006-05-26 20:37:47 +0000622 // XMM arguments have to be aligned on 16-byte boundary.
623 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Evan Cheng88decde2006-04-28 21:29:37 +0000624 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +0000625 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
626 MemOpChains.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
627 Arg, PtrOff, DAG.getSrcValue(NULL)));
628 ArgOffset += 16;
Evan Cheng88decde2006-04-28 21:29:37 +0000629 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000630 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000631 }
632
Evan Cheng2a330942006-05-25 00:59:30 +0000633 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000634 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
635 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000636
Evan Cheng88decde2006-04-28 21:29:37 +0000637 // Build a sequence of copy-to-reg nodes chained together with token chain
638 // and flag operands which copy the outgoing args into registers.
639 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +0000640 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
641 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
642 InFlag);
Evan Cheng88decde2006-04-28 21:29:37 +0000643 InFlag = Chain.getValue(1);
644 }
645
Evan Cheng2a330942006-05-25 00:59:30 +0000646 // If the callee is a GlobalAddress node (quite common, every direct call is)
647 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
648 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
649 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
650 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
651 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
652
Nate Begeman7e5496d2006-02-17 00:03:04 +0000653 std::vector<MVT::ValueType> NodeTys;
654 NodeTys.push_back(MVT::Other); // Returns a chain
655 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
656 std::vector<SDOperand> Ops;
657 Ops.push_back(Chain);
658 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +0000659
660 // Add argument registers to the end of the list so that they are known live
661 // into the call.
662 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
663 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
664 RegsToPass[i].second.getValueType()));
665
Evan Cheng88decde2006-04-28 21:29:37 +0000666 if (InFlag.Val)
667 Ops.push_back(InFlag);
Evan Cheng45e190982006-01-05 00:27:02 +0000668
Evan Cheng2a330942006-05-25 00:59:30 +0000669 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000670 NodeTys, &Ops[0], Ops.size());
Evan Cheng88decde2006-04-28 21:29:37 +0000671 InFlag = Chain.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +0000672
Chris Lattner8be5be82006-05-23 18:50:38 +0000673 // Create the CALLSEQ_END node.
674 unsigned NumBytesForCalleeToPush = 0;
675
676 // If this is is a call to a struct-return function on Darwin/X86, the callee
677 // pops the hidden struct pointer, so we have to push it back.
678 if (CallingConv == CallingConv::CSRet && Subtarget->isTargetDarwin())
679 NumBytesForCalleeToPush = 4;
680
Nate Begeman7e5496d2006-02-17 00:03:04 +0000681 NodeTys.clear();
682 NodeTys.push_back(MVT::Other); // Returns a chain
Evan Cheng2a330942006-05-25 00:59:30 +0000683 if (RetVT != MVT::Other)
684 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Nate Begeman7e5496d2006-02-17 00:03:04 +0000685 Ops.clear();
686 Ops.push_back(Chain);
687 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner8be5be82006-05-23 18:50:38 +0000688 Ops.push_back(DAG.getConstant(NumBytesForCalleeToPush, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +0000689 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000690 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +0000691 if (RetVT != MVT::Other)
692 InFlag = Chain.getValue(1);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000693
Evan Cheng2a330942006-05-25 00:59:30 +0000694 std::vector<SDOperand> ResultVals;
695 NodeTys.clear();
696 switch (RetVT) {
697 default: assert(0 && "Unknown value type to return!");
698 case MVT::Other: break;
699 case MVT::i8:
700 Chain = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag).getValue(1);
701 ResultVals.push_back(Chain.getValue(0));
702 NodeTys.push_back(MVT::i8);
703 break;
704 case MVT::i16:
705 Chain = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag).getValue(1);
706 ResultVals.push_back(Chain.getValue(0));
707 NodeTys.push_back(MVT::i16);
708 break;
709 case MVT::i32:
710 if (Op.Val->getValueType(1) == MVT::i32) {
711 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
712 ResultVals.push_back(Chain.getValue(0));
713 Chain = DAG.getCopyFromReg(Chain, X86::EDX, MVT::i32,
714 Chain.getValue(2)).getValue(1);
715 ResultVals.push_back(Chain.getValue(0));
716 NodeTys.push_back(MVT::i32);
717 } else {
718 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
719 ResultVals.push_back(Chain.getValue(0));
Evan Cheng45e190982006-01-05 00:27:02 +0000720 }
Evan Cheng2a330942006-05-25 00:59:30 +0000721 NodeTys.push_back(MVT::i32);
722 break;
723 case MVT::v16i8:
724 case MVT::v8i16:
725 case MVT::v4i32:
726 case MVT::v2i64:
727 case MVT::v4f32:
728 case MVT::v2f64:
Evan Cheng2a330942006-05-25 00:59:30 +0000729 Chain = DAG.getCopyFromReg(Chain, X86::XMM0, RetVT, InFlag).getValue(1);
730 ResultVals.push_back(Chain.getValue(0));
731 NodeTys.push_back(RetVT);
732 break;
733 case MVT::f32:
734 case MVT::f64: {
735 std::vector<MVT::ValueType> Tys;
736 Tys.push_back(MVT::f64);
737 Tys.push_back(MVT::Other);
738 Tys.push_back(MVT::Flag);
739 std::vector<SDOperand> Ops;
740 Ops.push_back(Chain);
741 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000742 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys,
743 &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +0000744 Chain = RetVal.getValue(1);
745 InFlag = RetVal.getValue(2);
746 if (X86ScalarSSE) {
747 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
748 // shouldn't be necessary except that RFP cannot be live across
749 // multiple blocks. When stackifier is fixed, they can be uncoupled.
750 MachineFunction &MF = DAG.getMachineFunction();
751 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
752 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
753 Tys.clear();
Nate Begeman7e5496d2006-02-17 00:03:04 +0000754 Tys.push_back(MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +0000755 Ops.clear();
Nate Begeman7e5496d2006-02-17 00:03:04 +0000756 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +0000757 Ops.push_back(RetVal);
758 Ops.push_back(StackSlot);
759 Ops.push_back(DAG.getValueType(RetVT));
Nate Begeman7e5496d2006-02-17 00:03:04 +0000760 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000761 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +0000762 RetVal = DAG.getLoad(RetVT, Chain, StackSlot,
763 DAG.getSrcValue(NULL));
Evan Cheng88decde2006-04-28 21:29:37 +0000764 Chain = RetVal.getValue(1);
Evan Cheng88decde2006-04-28 21:29:37 +0000765 }
Evan Cheng2a330942006-05-25 00:59:30 +0000766
767 if (RetVT == MVT::f32 && !X86ScalarSSE)
768 // FIXME: we would really like to remember that this FP_ROUND
769 // operation is okay to eliminate if we allow excess FP precision.
770 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
771 ResultVals.push_back(RetVal);
772 NodeTys.push_back(RetVT);
773 break;
774 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000775 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000776
Evan Cheng2a330942006-05-25 00:59:30 +0000777 // If the function returns void, just return the chain.
778 if (ResultVals.empty())
779 return Chain;
780
781 // Otherwise, merge everything together with a MERGE_VALUES node.
782 NodeTys.push_back(MVT::Other);
783 ResultVals.push_back(Chain);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000784 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
785 &ResultVals[0], ResultVals.size());
Evan Cheng2a330942006-05-25 00:59:30 +0000786 return Res.getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +0000787}
788
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000789
790//===----------------------------------------------------------------------===//
791// X86-64 C Calling Convention implementation
792//===----------------------------------------------------------------------===//
793
794/// HowToPassX86_64CCCArgument - Returns how an formal argument of the specified
795/// type should be passed. If it is through stack, returns the size of the stack
796/// slot; if it is through integer or XMM register, returns the number of
797/// integer or XMM registers are needed.
798static void
799HowToPassX86_64CCCArgument(MVT::ValueType ObjectVT,
800 unsigned NumIntRegs, unsigned NumXMMRegs,
801 unsigned &ObjSize, unsigned &ObjIntRegs,
802 unsigned &ObjXMMRegs) {
803 ObjSize = 0;
804 ObjIntRegs = 0;
805 ObjXMMRegs = 0;
806
807 switch (ObjectVT) {
808 default: assert(0 && "Unhandled argument type!");
809 case MVT::i8:
810 case MVT::i16:
811 case MVT::i32:
812 case MVT::i64:
813 if (NumIntRegs < 6)
814 ObjIntRegs = 1;
815 else {
816 switch (ObjectVT) {
817 default: break;
818 case MVT::i8: ObjSize = 1; break;
819 case MVT::i16: ObjSize = 2; break;
820 case MVT::i32: ObjSize = 4; break;
821 case MVT::i64: ObjSize = 8; break;
822 }
823 }
824 break;
825 case MVT::f32:
826 case MVT::f64:
827 case MVT::v16i8:
828 case MVT::v8i16:
829 case MVT::v4i32:
830 case MVT::v2i64:
831 case MVT::v4f32:
832 case MVT::v2f64:
833 if (NumXMMRegs < 8)
834 ObjXMMRegs = 1;
835 else {
836 switch (ObjectVT) {
837 default: break;
838 case MVT::f32: ObjSize = 4; break;
839 case MVT::f64: ObjSize = 8; break;
840 case MVT::v16i8:
841 case MVT::v8i16:
842 case MVT::v4i32:
843 case MVT::v2i64:
844 case MVT::v4f32:
845 case MVT::v2f64: ObjSize = 16; break;
846 }
847 break;
848 }
849 }
850}
851
852SDOperand
853X86TargetLowering::LowerX86_64CCCArguments(SDOperand Op, SelectionDAG &DAG) {
854 unsigned NumArgs = Op.Val->getNumValues() - 1;
855 MachineFunction &MF = DAG.getMachineFunction();
856 MachineFrameInfo *MFI = MF.getFrameInfo();
857 SDOperand Root = Op.getOperand(0);
858 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
859 std::vector<SDOperand> ArgValues;
860
861 // Add DAG nodes to load the arguments... On entry to a function on the X86,
862 // the stack frame looks like this:
863 //
864 // [RSP] -- return address
865 // [RSP + 8] -- first nonreg argument (leftmost lexically)
866 // [RSP +16] -- second nonreg argument, if 1st argument is <= 8 bytes in size
867 // ...
868 //
869 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
870 unsigned NumIntRegs = 0; // Int regs used for parameter passing.
871 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
872
873 static const unsigned GPR8ArgRegs[] = {
874 X86::DIL, X86::SIL, X86::DL, X86::CL, X86::R8B, X86::R9B
875 };
876 static const unsigned GPR16ArgRegs[] = {
877 X86::DI, X86::SI, X86::DX, X86::CX, X86::R8W, X86::R9W
878 };
879 static const unsigned GPR32ArgRegs[] = {
880 X86::EDI, X86::ESI, X86::EDX, X86::ECX, X86::R8D, X86::R9D
881 };
882 static const unsigned GPR64ArgRegs[] = {
883 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
884 };
885 static const unsigned XMMArgRegs[] = {
886 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
887 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
888 };
889
890 for (unsigned i = 0; i < NumArgs; ++i) {
891 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
892 unsigned ArgIncrement = 8;
893 unsigned ObjSize = 0;
894 unsigned ObjIntRegs = 0;
895 unsigned ObjXMMRegs = 0;
896
897 // FIXME: __int128 and long double support?
898 HowToPassX86_64CCCArgument(ObjectVT, NumIntRegs, NumXMMRegs,
899 ObjSize, ObjIntRegs, ObjXMMRegs);
900 if (ObjSize > 8)
901 ArgIncrement = ObjSize;
902
903 unsigned Reg = 0;
904 SDOperand ArgValue;
905 if (ObjIntRegs || ObjXMMRegs) {
906 switch (ObjectVT) {
907 default: assert(0 && "Unhandled argument type!");
908 case MVT::i8:
909 case MVT::i16:
910 case MVT::i32:
911 case MVT::i64: {
912 TargetRegisterClass *RC = NULL;
913 switch (ObjectVT) {
914 default: break;
915 case MVT::i8:
916 RC = X86::GR8RegisterClass;
917 Reg = GPR8ArgRegs[NumIntRegs];
918 break;
919 case MVT::i16:
920 RC = X86::GR16RegisterClass;
921 Reg = GPR16ArgRegs[NumIntRegs];
922 break;
923 case MVT::i32:
924 RC = X86::GR32RegisterClass;
925 Reg = GPR32ArgRegs[NumIntRegs];
926 break;
927 case MVT::i64:
928 RC = X86::GR64RegisterClass;
929 Reg = GPR64ArgRegs[NumIntRegs];
930 break;
931 }
932 Reg = AddLiveIn(MF, Reg, RC);
933 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
934 break;
935 }
936 case MVT::f32:
937 case MVT::f64:
938 case MVT::v16i8:
939 case MVT::v8i16:
940 case MVT::v4i32:
941 case MVT::v2i64:
942 case MVT::v4f32:
943 case MVT::v2f64: {
944 TargetRegisterClass *RC= (ObjectVT == MVT::f32) ?
945 X86::FR32RegisterClass : ((ObjectVT == MVT::f64) ?
946 X86::FR64RegisterClass : X86::VR128RegisterClass);
947 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], RC);
948 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
949 break;
950 }
951 }
952 NumIntRegs += ObjIntRegs;
953 NumXMMRegs += ObjXMMRegs;
954 } else if (ObjSize) {
955 // XMM arguments have to be aligned on 16-byte boundary.
956 if (ObjSize == 16)
957 ArgOffset = ((ArgOffset + 15) / 16) * 16;
958 // Create the SelectionDAG nodes corresponding to a load from this
959 // parameter.
960 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
961 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
962 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN,
963 DAG.getSrcValue(NULL));
964 ArgOffset += ArgIncrement; // Move on to the next argument.
965 }
966
967 ArgValues.push_back(ArgValue);
968 }
969
970 // If the function takes variable number of arguments, make a frame index for
971 // the start of the first vararg value... for expansion of llvm.va_start.
972 if (isVarArg) {
973 // For X86-64, if there are vararg parameters that are passed via
974 // registers, then we must store them to their spots on the stack so they
975 // may be loaded by deferencing the result of va_next.
976 VarArgsGPOffset = NumIntRegs * 8;
977 VarArgsFPOffset = 6 * 8 + NumXMMRegs * 16;
978 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
979 RegSaveFrameIndex = MFI->CreateStackObject(6 * 8 + 8 * 16, 16);
980
981 // Store the integer parameter registers.
982 std::vector<SDOperand> MemOps;
983 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
984 SDOperand FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
985 DAG.getConstant(VarArgsGPOffset, getPointerTy()));
986 for (; NumIntRegs != 6; ++NumIntRegs) {
987 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
988 X86::GR64RegisterClass);
989 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
990 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, Val.getValue(1),
991 Val, FIN, DAG.getSrcValue(NULL));
992 MemOps.push_back(Store);
993 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
994 DAG.getConstant(8, getPointerTy()));
995 }
996
997 // Now store the XMM (fp + vector) parameter registers.
998 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
999 DAG.getConstant(VarArgsFPOffset, getPointerTy()));
1000 for (; NumXMMRegs != 8; ++NumXMMRegs) {
1001 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1002 X86::VR128RegisterClass);
1003 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
1004 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, Val.getValue(1),
1005 Val, FIN, DAG.getSrcValue(NULL));
1006 MemOps.push_back(Store);
1007 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1008 DAG.getConstant(16, getPointerTy()));
1009 }
1010 if (!MemOps.empty())
1011 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1012 &MemOps[0], MemOps.size());
1013 }
1014
1015 ArgValues.push_back(Root);
1016
1017 ReturnAddrIndex = 0; // No return address slot generated yet.
1018 BytesToPopOnReturn = 0; // Callee pops nothing.
1019 BytesCallerReserves = ArgOffset;
1020
1021 // Return the new list of results.
1022 std::vector<MVT::ValueType> RetVTs(Op.Val->value_begin(),
1023 Op.Val->value_end());
1024 return DAG.getNode(ISD::MERGE_VALUES, RetVTs, &ArgValues[0],ArgValues.size());
1025}
1026
1027SDOperand
1028X86TargetLowering::LowerX86_64CCCCallTo(SDOperand Op, SelectionDAG &DAG) {
1029 SDOperand Chain = Op.getOperand(0);
1030 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
1031 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1032 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1033 SDOperand Callee = Op.getOperand(4);
1034 MVT::ValueType RetVT= Op.Val->getValueType(0);
1035 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1036
1037 // Count how many bytes are to be pushed on the stack.
1038 unsigned NumBytes = 0;
1039 unsigned NumIntRegs = 0; // Int regs used for parameter passing.
1040 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
1041
1042 static const unsigned GPR8ArgRegs[] = {
1043 X86::DIL, X86::SIL, X86::DL, X86::CL, X86::R8B, X86::R9B
1044 };
1045 static const unsigned GPR16ArgRegs[] = {
1046 X86::DI, X86::SI, X86::DX, X86::CX, X86::R8W, X86::R9W
1047 };
1048 static const unsigned GPR32ArgRegs[] = {
1049 X86::EDI, X86::ESI, X86::EDX, X86::ECX, X86::R8D, X86::R9D
1050 };
1051 static const unsigned GPR64ArgRegs[] = {
1052 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1053 };
1054 static const unsigned XMMArgRegs[] = {
1055 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1056 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1057 };
1058
1059 for (unsigned i = 0; i != NumOps; ++i) {
1060 SDOperand Arg = Op.getOperand(5+2*i);
1061 MVT::ValueType ArgVT = Arg.getValueType();
1062
1063 switch (ArgVT) {
1064 default: assert(0 && "Unknown value type!");
1065 case MVT::i8:
1066 case MVT::i16:
1067 case MVT::i32:
1068 case MVT::i64:
1069 if (NumIntRegs < 6)
1070 ++NumIntRegs;
1071 else
1072 NumBytes += 8;
1073 break;
1074 case MVT::f32:
1075 case MVT::f64:
1076 case MVT::v16i8:
1077 case MVT::v8i16:
1078 case MVT::v4i32:
1079 case MVT::v2i64:
1080 case MVT::v4f32:
1081 case MVT::v2f64:
1082 if (NumXMMRegs < 8)
1083 NumXMMRegs++;
1084 else if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
1085 NumBytes += 8;
1086 else {
1087 // XMM arguments have to be aligned on 16-byte boundary.
1088 NumBytes = ((NumBytes + 15) / 16) * 16;
1089 NumBytes += 16;
1090 }
1091 break;
1092 }
1093 }
1094
1095 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
1096
1097 // Arguments go on the stack in reverse order, as specified by the ABI.
1098 unsigned ArgOffset = 0;
1099 NumIntRegs = 0;
1100 NumXMMRegs = 0;
1101 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
1102 std::vector<SDOperand> MemOpChains;
1103 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
1104 for (unsigned i = 0; i != NumOps; ++i) {
1105 SDOperand Arg = Op.getOperand(5+2*i);
1106 MVT::ValueType ArgVT = Arg.getValueType();
1107
1108 switch (ArgVT) {
1109 default: assert(0 && "Unexpected ValueType for argument!");
1110 case MVT::i8:
1111 case MVT::i16:
1112 case MVT::i32:
1113 case MVT::i64:
1114 if (NumIntRegs < 6) {
1115 unsigned Reg = 0;
1116 switch (ArgVT) {
1117 default: break;
1118 case MVT::i8: Reg = GPR8ArgRegs[NumIntRegs]; break;
1119 case MVT::i16: Reg = GPR16ArgRegs[NumIntRegs]; break;
1120 case MVT::i32: Reg = GPR32ArgRegs[NumIntRegs]; break;
1121 case MVT::i64: Reg = GPR64ArgRegs[NumIntRegs]; break;
1122 }
1123 RegsToPass.push_back(std::make_pair(Reg, Arg));
1124 ++NumIntRegs;
1125 } else {
1126 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1127 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1128 MemOpChains.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
1129 Arg, PtrOff, DAG.getSrcValue(NULL)));
1130 ArgOffset += 8;
1131 }
1132 break;
1133 case MVT::f32:
1134 case MVT::f64:
1135 case MVT::v16i8:
1136 case MVT::v8i16:
1137 case MVT::v4i32:
1138 case MVT::v2i64:
1139 case MVT::v4f32:
1140 case MVT::v2f64:
1141 if (NumXMMRegs < 8) {
1142 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
1143 NumXMMRegs++;
1144 } else {
1145 if (ArgVT != MVT::f32 && ArgVT != MVT::f64) {
1146 // XMM arguments have to be aligned on 16-byte boundary.
1147 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1148 }
1149 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1150 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1151 MemOpChains.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
1152 Arg, PtrOff, DAG.getSrcValue(NULL)));
1153 if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
1154 ArgOffset += 8;
1155 else
1156 ArgOffset += 16;
1157 }
1158 }
1159 }
1160
1161 if (!MemOpChains.empty())
1162 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1163 &MemOpChains[0], MemOpChains.size());
1164
1165 // Build a sequence of copy-to-reg nodes chained together with token chain
1166 // and flag operands which copy the outgoing args into registers.
1167 SDOperand InFlag;
1168 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1169 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1170 InFlag);
1171 InFlag = Chain.getValue(1);
1172 }
1173
1174 if (isVarArg) {
1175 // From AMD64 ABI document:
1176 // For calls that may call functions that use varargs or stdargs
1177 // (prototype-less calls or calls to functions containing ellipsis (...) in
1178 // the declaration) %al is used as hidden argument to specify the number
1179 // of SSE registers used. The contents of %al do not need to match exactly
1180 // the number of registers, but must be an ubound on the number of SSE
1181 // registers used and is in the range 0 - 8 inclusive.
1182 Chain = DAG.getCopyToReg(Chain, X86::AL,
1183 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1184 InFlag = Chain.getValue(1);
1185 }
1186
1187 // If the callee is a GlobalAddress node (quite common, every direct call is)
1188 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1189 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1190 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1191 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
1192 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1193
1194 std::vector<MVT::ValueType> NodeTys;
1195 NodeTys.push_back(MVT::Other); // Returns a chain
1196 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1197 std::vector<SDOperand> Ops;
1198 Ops.push_back(Chain);
1199 Ops.push_back(Callee);
1200
1201 // Add argument registers to the end of the list so that they are known live
1202 // into the call.
1203 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1204 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1205 RegsToPass[i].second.getValueType()));
1206
1207 if (InFlag.Val)
1208 Ops.push_back(InFlag);
1209
1210 // FIXME: Do not generate X86ISD::TAILCALL for now.
1211 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
1212 NodeTys, &Ops[0], Ops.size());
1213 InFlag = Chain.getValue(1);
1214
1215 NodeTys.clear();
1216 NodeTys.push_back(MVT::Other); // Returns a chain
1217 if (RetVT != MVT::Other)
1218 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1219 Ops.clear();
1220 Ops.push_back(Chain);
1221 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1222 Ops.push_back(DAG.getConstant(0, getPointerTy()));
1223 Ops.push_back(InFlag);
1224 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1225 if (RetVT != MVT::Other)
1226 InFlag = Chain.getValue(1);
1227
1228 std::vector<SDOperand> ResultVals;
1229 NodeTys.clear();
1230 switch (RetVT) {
1231 default: assert(0 && "Unknown value type to return!");
1232 case MVT::Other: break;
1233 case MVT::i8:
1234 Chain = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag).getValue(1);
1235 ResultVals.push_back(Chain.getValue(0));
1236 NodeTys.push_back(MVT::i8);
1237 break;
1238 case MVT::i16:
1239 Chain = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag).getValue(1);
1240 ResultVals.push_back(Chain.getValue(0));
1241 NodeTys.push_back(MVT::i16);
1242 break;
1243 case MVT::i32:
1244 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
1245 ResultVals.push_back(Chain.getValue(0));
1246 NodeTys.push_back(MVT::i32);
1247 break;
1248 case MVT::i64:
1249 if (Op.Val->getValueType(1) == MVT::i64) {
1250 // FIXME: __int128 support?
1251 Chain = DAG.getCopyFromReg(Chain, X86::RAX, MVT::i64, InFlag).getValue(1);
1252 ResultVals.push_back(Chain.getValue(0));
1253 Chain = DAG.getCopyFromReg(Chain, X86::RDX, MVT::i64,
1254 Chain.getValue(2)).getValue(1);
1255 ResultVals.push_back(Chain.getValue(0));
1256 NodeTys.push_back(MVT::i64);
1257 } else {
1258 Chain = DAG.getCopyFromReg(Chain, X86::RAX, MVT::i64, InFlag).getValue(1);
1259 ResultVals.push_back(Chain.getValue(0));
1260 }
1261 NodeTys.push_back(MVT::i64);
1262 break;
1263 case MVT::f32:
1264 case MVT::f64:
1265 case MVT::v16i8:
1266 case MVT::v8i16:
1267 case MVT::v4i32:
1268 case MVT::v2i64:
1269 case MVT::v4f32:
1270 case MVT::v2f64:
1271 // FIXME: long double support?
1272 Chain = DAG.getCopyFromReg(Chain, X86::XMM0, RetVT, InFlag).getValue(1);
1273 ResultVals.push_back(Chain.getValue(0));
1274 NodeTys.push_back(RetVT);
1275 break;
1276 }
1277
1278 // If the function returns void, just return the chain.
1279 if (ResultVals.empty())
1280 return Chain;
1281
1282 // Otherwise, merge everything together with a MERGE_VALUES node.
1283 NodeTys.push_back(MVT::Other);
1284 ResultVals.push_back(Chain);
1285 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1286 &ResultVals[0], ResultVals.size());
1287 return Res.getValue(Op.ResNo);
1288}
1289
Chris Lattner76ac0682005-11-15 00:40:23 +00001290//===----------------------------------------------------------------------===//
1291// Fast Calling Convention implementation
1292//===----------------------------------------------------------------------===//
1293//
1294// The X86 'fast' calling convention passes up to two integer arguments in
1295// registers (an appropriate portion of EAX/EDX), passes arguments in C order,
1296// and requires that the callee pop its arguments off the stack (allowing proper
1297// tail calls), and has the same return value conventions as C calling convs.
1298//
1299// This calling convention always arranges for the callee pop value to be 8n+4
1300// bytes, which is needed for tail recursion elimination and stack alignment
1301// reasons.
1302//
1303// Note that this can be enhanced in the future to pass fp vals in registers
1304// (when we have a global fp allocator) and do other tricks.
1305//
1306
Evan Cheng89001ad2006-04-27 08:31:10 +00001307/// HowToPassFastCCArgument - Returns how an formal argument of the specified
1308/// type should be passed. If it is through stack, returns the size of the stack
Evan Cheng763f9b02006-05-26 18:25:43 +00001309/// slot; if it is through integer or XMM register, returns the number of
Evan Cheng89001ad2006-04-27 08:31:10 +00001310/// integer or XMM registers are needed.
Evan Cheng48940d12006-04-27 01:32:22 +00001311static void
Evan Cheng89001ad2006-04-27 08:31:10 +00001312HowToPassFastCCArgument(MVT::ValueType ObjectVT,
1313 unsigned NumIntRegs, unsigned NumXMMRegs,
1314 unsigned &ObjSize, unsigned &ObjIntRegs,
1315 unsigned &ObjXMMRegs) {
Evan Cheng48940d12006-04-27 01:32:22 +00001316 ObjSize = 0;
Evan Cheng2b2c1be2006-06-01 05:53:27 +00001317 ObjIntRegs = 0;
1318 ObjXMMRegs = 0;
Evan Cheng48940d12006-04-27 01:32:22 +00001319
1320 switch (ObjectVT) {
1321 default: assert(0 && "Unhandled argument type!");
Evan Cheng48940d12006-04-27 01:32:22 +00001322 case MVT::i8:
Evan Cheng38c5aee2006-06-24 08:36:10 +00001323#if FASTCC_NUM_INT_ARGS_INREGS > 0
Evan Cheng48940d12006-04-27 01:32:22 +00001324 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS)
Evan Cheng24eb3f42006-04-27 05:35:28 +00001325 ObjIntRegs = 1;
Evan Cheng48940d12006-04-27 01:32:22 +00001326 else
Evan Cheng38c5aee2006-06-24 08:36:10 +00001327#endif
Evan Cheng48940d12006-04-27 01:32:22 +00001328 ObjSize = 1;
1329 break;
1330 case MVT::i16:
Evan Cheng38c5aee2006-06-24 08:36:10 +00001331#if FASTCC_NUM_INT_ARGS_INREGS > 0
Evan Cheng48940d12006-04-27 01:32:22 +00001332 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS)
Evan Cheng24eb3f42006-04-27 05:35:28 +00001333 ObjIntRegs = 1;
Evan Cheng48940d12006-04-27 01:32:22 +00001334 else
Evan Cheng38c5aee2006-06-24 08:36:10 +00001335#endif
Evan Cheng48940d12006-04-27 01:32:22 +00001336 ObjSize = 2;
1337 break;
1338 case MVT::i32:
Evan Cheng38c5aee2006-06-24 08:36:10 +00001339#if FASTCC_NUM_INT_ARGS_INREGS > 0
Evan Cheng48940d12006-04-27 01:32:22 +00001340 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS)
Evan Cheng24eb3f42006-04-27 05:35:28 +00001341 ObjIntRegs = 1;
Evan Cheng48940d12006-04-27 01:32:22 +00001342 else
Evan Cheng38c5aee2006-06-24 08:36:10 +00001343#endif
Evan Cheng48940d12006-04-27 01:32:22 +00001344 ObjSize = 4;
1345 break;
1346 case MVT::i64:
Evan Cheng38c5aee2006-06-24 08:36:10 +00001347#if FASTCC_NUM_INT_ARGS_INREGS > 0
Evan Cheng48940d12006-04-27 01:32:22 +00001348 if (NumIntRegs+2 <= FASTCC_NUM_INT_ARGS_INREGS) {
Evan Cheng24eb3f42006-04-27 05:35:28 +00001349 ObjIntRegs = 2;
Evan Cheng48940d12006-04-27 01:32:22 +00001350 } else if (NumIntRegs+1 <= FASTCC_NUM_INT_ARGS_INREGS) {
Evan Cheng24eb3f42006-04-27 05:35:28 +00001351 ObjIntRegs = 1;
Evan Cheng48940d12006-04-27 01:32:22 +00001352 ObjSize = 4;
1353 } else
Evan Cheng38c5aee2006-06-24 08:36:10 +00001354#endif
Evan Cheng48940d12006-04-27 01:32:22 +00001355 ObjSize = 8;
1356 case MVT::f32:
1357 ObjSize = 4;
1358 break;
1359 case MVT::f64:
1360 ObjSize = 8;
1361 break;
Evan Cheng89001ad2006-04-27 08:31:10 +00001362 case MVT::v16i8:
1363 case MVT::v8i16:
1364 case MVT::v4i32:
1365 case MVT::v2i64:
1366 case MVT::v4f32:
1367 case MVT::v2f64:
Evan Chengbfb5ea62006-05-26 19:22:06 +00001368 if (NumXMMRegs < 4)
Evan Cheng89001ad2006-04-27 08:31:10 +00001369 ObjXMMRegs = 1;
1370 else
1371 ObjSize = 16;
1372 break;
Evan Cheng48940d12006-04-27 01:32:22 +00001373 }
1374}
1375
Evan Cheng17e734f2006-05-23 21:06:34 +00001376SDOperand
1377X86TargetLowering::LowerFastCCArguments(SDOperand Op, SelectionDAG &DAG) {
1378 unsigned NumArgs = Op.Val->getNumValues()-1;
Chris Lattner76ac0682005-11-15 00:40:23 +00001379 MachineFunction &MF = DAG.getMachineFunction();
1380 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +00001381 SDOperand Root = Op.getOperand(0);
1382 std::vector<SDOperand> ArgValues;
Chris Lattner76ac0682005-11-15 00:40:23 +00001383
Evan Cheng48940d12006-04-27 01:32:22 +00001384 // Add DAG nodes to load the arguments... On entry to a function the stack
1385 // frame looks like this:
1386 //
1387 // [ESP] -- return address
1388 // [ESP + 4] -- first nonreg argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +00001389 // [ESP + 8] -- second nonreg argument, if 1st argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +00001390 // ...
Chris Lattner76ac0682005-11-15 00:40:23 +00001391 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
1392
1393 // Keep track of the number of integer regs passed so far. This can be either
1394 // 0 (neither EAX or EDX used), 1 (EAX is used) or 2 (EAX and EDX are both
1395 // used).
1396 unsigned NumIntRegs = 0;
Evan Cheng89001ad2006-04-27 08:31:10 +00001397 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Evan Cheng2a330942006-05-25 00:59:30 +00001398
1399 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001400 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001401 };
Chris Lattner43798852006-03-17 05:10:20 +00001402
Evan Chenge0bcfbe2006-04-26 01:20:17 +00001403 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +00001404 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
1405 unsigned ArgIncrement = 4;
1406 unsigned ObjSize = 0;
1407 unsigned ObjIntRegs = 0;
1408 unsigned ObjXMMRegs = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +00001409
Evan Cheng17e734f2006-05-23 21:06:34 +00001410 HowToPassFastCCArgument(ObjectVT, NumIntRegs, NumXMMRegs,
1411 ObjSize, ObjIntRegs, ObjXMMRegs);
Evan Chenga01e7992006-05-26 18:39:59 +00001412 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +00001413 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +00001414
Evan Cheng2489ccd2006-06-01 00:30:39 +00001415 unsigned Reg = 0;
Evan Cheng17e734f2006-05-23 21:06:34 +00001416 SDOperand ArgValue;
1417 if (ObjIntRegs || ObjXMMRegs) {
1418 switch (ObjectVT) {
1419 default: assert(0 && "Unhandled argument type!");
Evan Cheng17e734f2006-05-23 21:06:34 +00001420 case MVT::i8:
1421 Reg = AddLiveIn(MF, NumIntRegs ? X86::DL : X86::AL,
1422 X86::GR8RegisterClass);
1423 ArgValue = DAG.getCopyFromReg(Root, Reg, MVT::i8);
1424 break;
1425 case MVT::i16:
1426 Reg = AddLiveIn(MF, NumIntRegs ? X86::DX : X86::AX,
1427 X86::GR16RegisterClass);
1428 ArgValue = DAG.getCopyFromReg(Root, Reg, MVT::i16);
1429 break;
1430 case MVT::i32:
1431 Reg = AddLiveIn(MF, NumIntRegs ? X86::EDX : X86::EAX,
1432 X86::GR32RegisterClass);
1433 ArgValue = DAG.getCopyFromReg(Root, Reg, MVT::i32);
1434 break;
1435 case MVT::i64:
1436 Reg = AddLiveIn(MF, NumIntRegs ? X86::EDX : X86::EAX,
1437 X86::GR32RegisterClass);
1438 ArgValue = DAG.getCopyFromReg(Root, Reg, MVT::i32);
1439 if (ObjIntRegs == 2) {
1440 Reg = AddLiveIn(MF, X86::EDX, X86::GR32RegisterClass);
1441 SDOperand ArgValue2 = DAG.getCopyFromReg(Root, Reg, MVT::i32);
1442 ArgValue= DAG.getNode(ISD::BUILD_PAIR, MVT::i64, ArgValue, ArgValue2);
Evan Cheng24eb3f42006-04-27 05:35:28 +00001443 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001444 break;
1445 case MVT::v16i8:
1446 case MVT::v8i16:
1447 case MVT::v4i32:
1448 case MVT::v2i64:
1449 case MVT::v4f32:
1450 case MVT::v2f64:
1451 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], X86::VR128RegisterClass);
1452 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1453 break;
Evan Cheng48940d12006-04-27 01:32:22 +00001454 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001455 NumIntRegs += ObjIntRegs;
1456 NumXMMRegs += ObjXMMRegs;
Chris Lattner76ac0682005-11-15 00:40:23 +00001457 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001458
1459 if (ObjSize) {
Evan Chengb92f4182006-05-26 20:37:47 +00001460 // XMM arguments have to be aligned on 16-byte boundary.
1461 if (ObjSize == 16)
1462 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Evan Cheng17e734f2006-05-23 21:06:34 +00001463 // Create the SelectionDAG nodes corresponding to a load from this
1464 // parameter.
1465 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
1466 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
1467 if (ObjectVT == MVT::i64 && ObjIntRegs) {
1468 SDOperand ArgValue2 = DAG.getLoad(Op.Val->getValueType(i), Root, FIN,
1469 DAG.getSrcValue(NULL));
1470 ArgValue = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, ArgValue, ArgValue2);
1471 } else
1472 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN,
1473 DAG.getSrcValue(NULL));
1474 ArgOffset += ArgIncrement; // Move on to the next argument.
1475 }
1476
1477 ArgValues.push_back(ArgValue);
Chris Lattner76ac0682005-11-15 00:40:23 +00001478 }
1479
Evan Cheng17e734f2006-05-23 21:06:34 +00001480 ArgValues.push_back(Root);
1481
Chris Lattner76ac0682005-11-15 00:40:23 +00001482 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1483 // arguments and the arguments after the retaddr has been pushed are aligned.
1484 if ((ArgOffset & 7) == 0)
1485 ArgOffset += 4;
1486
1487 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001488 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
Chris Lattner76ac0682005-11-15 00:40:23 +00001489 ReturnAddrIndex = 0; // No return address slot generated yet.
1490 BytesToPopOnReturn = ArgOffset; // Callee pops all stack arguments.
1491 BytesCallerReserves = 0;
1492
1493 // Finally, inform the code generator which regs we return values in.
Evan Cheng17e734f2006-05-23 21:06:34 +00001494 switch (getValueType(MF.getFunction()->getReturnType())) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001495 default: assert(0 && "Unknown type!");
1496 case MVT::isVoid: break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001497 case MVT::i8:
1498 case MVT::i16:
1499 case MVT::i32:
1500 MF.addLiveOut(X86::EAX);
1501 break;
1502 case MVT::i64:
1503 MF.addLiveOut(X86::EAX);
1504 MF.addLiveOut(X86::EDX);
1505 break;
1506 case MVT::f32:
1507 case MVT::f64:
1508 MF.addLiveOut(X86::ST0);
1509 break;
Evan Cheng5ee96892006-05-25 18:56:34 +00001510 case MVT::v16i8:
1511 case MVT::v8i16:
1512 case MVT::v4i32:
1513 case MVT::v2i64:
1514 case MVT::v4f32:
1515 case MVT::v2f64:
Evan Cheng88decde2006-04-28 21:29:37 +00001516 MF.addLiveOut(X86::XMM0);
1517 break;
1518 }
Evan Cheng88decde2006-04-28 21:29:37 +00001519
Evan Cheng17e734f2006-05-23 21:06:34 +00001520 // Return the new list of results.
1521 std::vector<MVT::ValueType> RetVTs(Op.Val->value_begin(),
1522 Op.Val->value_end());
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001523 return DAG.getNode(ISD::MERGE_VALUES, RetVTs, &ArgValues[0],ArgValues.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001524}
1525
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001526SDOperand X86TargetLowering::LowerFastCCCallTo(SDOperand Op, SelectionDAG &DAG){
Evan Cheng2a330942006-05-25 00:59:30 +00001527 SDOperand Chain = Op.getOperand(0);
1528 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
1529 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1530 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1531 SDOperand Callee = Op.getOperand(4);
1532 MVT::ValueType RetVT= Op.Val->getValueType(0);
1533 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1534
Chris Lattner76ac0682005-11-15 00:40:23 +00001535 // Count how many bytes are to be pushed on the stack.
1536 unsigned NumBytes = 0;
1537
1538 // Keep track of the number of integer regs passed so far. This can be either
1539 // 0 (neither EAX or EDX used), 1 (EAX is used) or 2 (EAX and EDX are both
1540 // used).
1541 unsigned NumIntRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001542 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Chris Lattner76ac0682005-11-15 00:40:23 +00001543
Evan Cheng2a330942006-05-25 00:59:30 +00001544 static const unsigned GPRArgRegs[][2] = {
1545 { X86::AL, X86::DL },
1546 { X86::AX, X86::DX },
1547 { X86::EAX, X86::EDX }
1548 };
1549 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001550 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001551 };
1552
1553 for (unsigned i = 0; i != NumOps; ++i) {
1554 SDOperand Arg = Op.getOperand(5+2*i);
1555
1556 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001557 default: assert(0 && "Unknown value type!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001558 case MVT::i8:
1559 case MVT::i16:
1560 case MVT::i32:
Evan Cheng38c5aee2006-06-24 08:36:10 +00001561#if FASTCC_NUM_INT_ARGS_INREGS > 0
Chris Lattner43798852006-03-17 05:10:20 +00001562 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001563 ++NumIntRegs;
1564 break;
1565 }
Evan Cheng38c5aee2006-06-24 08:36:10 +00001566#endif
Evan Cheng0421aca2006-05-25 22:38:31 +00001567 // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001568 case MVT::f32:
1569 NumBytes += 4;
1570 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001571 case MVT::f64:
1572 NumBytes += 8;
1573 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001574 case MVT::v16i8:
1575 case MVT::v8i16:
1576 case MVT::v4i32:
1577 case MVT::v2i64:
1578 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001579 case MVT::v2f64:
Evan Chengbfb5ea62006-05-26 19:22:06 +00001580 if (NumXMMRegs < 4)
Evan Cheng2a330942006-05-25 00:59:30 +00001581 NumXMMRegs++;
Evan Chengb92f4182006-05-26 20:37:47 +00001582 else {
1583 // XMM arguments have to be aligned on 16-byte boundary.
1584 NumBytes = ((NumBytes + 15) / 16) * 16;
Evan Cheng2a330942006-05-25 00:59:30 +00001585 NumBytes += 16;
Evan Chengb92f4182006-05-26 20:37:47 +00001586 }
Evan Cheng2a330942006-05-25 00:59:30 +00001587 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001588 }
Evan Cheng2a330942006-05-25 00:59:30 +00001589 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001590
1591 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1592 // arguments and the arguments after the retaddr has been pushed are aligned.
1593 if ((NumBytes & 7) == 0)
1594 NumBytes += 4;
1595
Chris Lattner62c34842006-02-13 09:00:43 +00001596 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +00001597
1598 // Arguments go on the stack in reverse order, as specified by the ABI.
1599 unsigned ArgOffset = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +00001600 NumIntRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001601 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
1602 std::vector<SDOperand> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001603 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001604 for (unsigned i = 0; i != NumOps; ++i) {
1605 SDOperand Arg = Op.getOperand(5+2*i);
1606
1607 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001608 default: assert(0 && "Unexpected ValueType for argument!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001609 case MVT::i8:
1610 case MVT::i16:
1611 case MVT::i32:
Evan Cheng38c5aee2006-06-24 08:36:10 +00001612#if FASTCC_NUM_INT_ARGS_INREGS > 0
Chris Lattner43798852006-03-17 05:10:20 +00001613 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS) {
Evan Cheng2a330942006-05-25 00:59:30 +00001614 RegsToPass.push_back(
1615 std::make_pair(GPRArgRegs[Arg.getValueType()-MVT::i8][NumIntRegs],
1616 Arg));
Chris Lattner76ac0682005-11-15 00:40:23 +00001617 ++NumIntRegs;
1618 break;
1619 }
Evan Cheng38c5aee2006-06-24 08:36:10 +00001620#endif
Chris Lattner76ac0682005-11-15 00:40:23 +00001621 // Fall through
1622 case MVT::f32: {
1623 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001624 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1625 MemOpChains.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
1626 Arg, PtrOff, DAG.getSrcValue(NULL)));
Chris Lattner76ac0682005-11-15 00:40:23 +00001627 ArgOffset += 4;
1628 break;
1629 }
Evan Cheng2a330942006-05-25 00:59:30 +00001630 case MVT::f64: {
Chris Lattner76ac0682005-11-15 00:40:23 +00001631 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001632 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1633 MemOpChains.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
1634 Arg, PtrOff, DAG.getSrcValue(NULL)));
Chris Lattner76ac0682005-11-15 00:40:23 +00001635 ArgOffset += 8;
1636 break;
1637 }
Evan Cheng2a330942006-05-25 00:59:30 +00001638 case MVT::v16i8:
1639 case MVT::v8i16:
1640 case MVT::v4i32:
1641 case MVT::v2i64:
1642 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001643 case MVT::v2f64:
Evan Chengbfb5ea62006-05-26 19:22:06 +00001644 if (NumXMMRegs < 4) {
Evan Cheng2a330942006-05-25 00:59:30 +00001645 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
1646 NumXMMRegs++;
1647 } else {
Evan Chengb92f4182006-05-26 20:37:47 +00001648 // XMM arguments have to be aligned on 16-byte boundary.
1649 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Evan Cheng2a330942006-05-25 00:59:30 +00001650 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1651 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1652 MemOpChains.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
1653 Arg, PtrOff, DAG.getSrcValue(NULL)));
1654 ArgOffset += 16;
1655 }
1656 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001657 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001658
Evan Cheng2a330942006-05-25 00:59:30 +00001659 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001660 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1661 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001662
Nate Begeman7e5496d2006-02-17 00:03:04 +00001663 // Build a sequence of copy-to-reg nodes chained together with token chain
1664 // and flag operands which copy the outgoing args into registers.
1665 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +00001666 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1667 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1668 InFlag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001669 InFlag = Chain.getValue(1);
1670 }
1671
Evan Cheng2a330942006-05-25 00:59:30 +00001672 // If the callee is a GlobalAddress node (quite common, every direct call is)
1673 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1674 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1675 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1676 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
1677 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1678
Nate Begeman7e5496d2006-02-17 00:03:04 +00001679 std::vector<MVT::ValueType> NodeTys;
1680 NodeTys.push_back(MVT::Other); // Returns a chain
1681 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1682 std::vector<SDOperand> Ops;
1683 Ops.push_back(Chain);
1684 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001685
1686 // Add argument registers to the end of the list so that they are known live
1687 // into the call.
1688 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1689 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1690 RegsToPass[i].second.getValueType()));
1691
Nate Begeman7e5496d2006-02-17 00:03:04 +00001692 if (InFlag.Val)
1693 Ops.push_back(InFlag);
1694
1695 // FIXME: Do not generate X86ISD::TAILCALL for now.
Chris Lattner3d826992006-05-16 06:45:34 +00001696 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001697 NodeTys, &Ops[0], Ops.size());
Nate Begeman7e5496d2006-02-17 00:03:04 +00001698 InFlag = Chain.getValue(1);
1699
1700 NodeTys.clear();
1701 NodeTys.push_back(MVT::Other); // Returns a chain
Evan Cheng2a330942006-05-25 00:59:30 +00001702 if (RetVT != MVT::Other)
1703 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Nate Begeman7e5496d2006-02-17 00:03:04 +00001704 Ops.clear();
1705 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001706 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1707 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001708 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001709 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +00001710 if (RetVT != MVT::Other)
1711 InFlag = Chain.getValue(1);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001712
Evan Cheng2a330942006-05-25 00:59:30 +00001713 std::vector<SDOperand> ResultVals;
1714 NodeTys.clear();
1715 switch (RetVT) {
1716 default: assert(0 && "Unknown value type to return!");
1717 case MVT::Other: break;
1718 case MVT::i8:
1719 Chain = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag).getValue(1);
1720 ResultVals.push_back(Chain.getValue(0));
1721 NodeTys.push_back(MVT::i8);
1722 break;
1723 case MVT::i16:
1724 Chain = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag).getValue(1);
1725 ResultVals.push_back(Chain.getValue(0));
1726 NodeTys.push_back(MVT::i16);
1727 break;
1728 case MVT::i32:
1729 if (Op.Val->getValueType(1) == MVT::i32) {
1730 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
1731 ResultVals.push_back(Chain.getValue(0));
1732 Chain = DAG.getCopyFromReg(Chain, X86::EDX, MVT::i32,
1733 Chain.getValue(2)).getValue(1);
1734 ResultVals.push_back(Chain.getValue(0));
1735 NodeTys.push_back(MVT::i32);
1736 } else {
1737 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
1738 ResultVals.push_back(Chain.getValue(0));
Evan Cheng172fce72006-01-06 00:43:03 +00001739 }
Evan Cheng2a330942006-05-25 00:59:30 +00001740 NodeTys.push_back(MVT::i32);
1741 break;
1742 case MVT::v16i8:
1743 case MVT::v8i16:
1744 case MVT::v4i32:
1745 case MVT::v2i64:
1746 case MVT::v4f32:
1747 case MVT::v2f64:
Evan Cheng2a330942006-05-25 00:59:30 +00001748 Chain = DAG.getCopyFromReg(Chain, X86::XMM0, RetVT, InFlag).getValue(1);
1749 ResultVals.push_back(Chain.getValue(0));
1750 NodeTys.push_back(RetVT);
1751 break;
1752 case MVT::f32:
1753 case MVT::f64: {
1754 std::vector<MVT::ValueType> Tys;
1755 Tys.push_back(MVT::f64);
1756 Tys.push_back(MVT::Other);
1757 Tys.push_back(MVT::Flag);
1758 std::vector<SDOperand> Ops;
1759 Ops.push_back(Chain);
1760 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001761 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys,
1762 &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +00001763 Chain = RetVal.getValue(1);
1764 InFlag = RetVal.getValue(2);
1765 if (X86ScalarSSE) {
1766 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
1767 // shouldn't be necessary except that RFP cannot be live across
1768 // multiple blocks. When stackifier is fixed, they can be uncoupled.
1769 MachineFunction &MF = DAG.getMachineFunction();
1770 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
1771 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
1772 Tys.clear();
Nate Begeman7e5496d2006-02-17 00:03:04 +00001773 Tys.push_back(MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +00001774 Ops.clear();
Nate Begeman7e5496d2006-02-17 00:03:04 +00001775 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001776 Ops.push_back(RetVal);
1777 Ops.push_back(StackSlot);
1778 Ops.push_back(DAG.getValueType(RetVT));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001779 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001780 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +00001781 RetVal = DAG.getLoad(RetVT, Chain, StackSlot,
1782 DAG.getSrcValue(NULL));
1783 Chain = RetVal.getValue(1);
1784 }
Evan Cheng172fce72006-01-06 00:43:03 +00001785
Evan Cheng2a330942006-05-25 00:59:30 +00001786 if (RetVT == MVT::f32 && !X86ScalarSSE)
1787 // FIXME: we would really like to remember that this FP_ROUND
1788 // operation is okay to eliminate if we allow excess FP precision.
1789 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
1790 ResultVals.push_back(RetVal);
1791 NodeTys.push_back(RetVT);
1792 break;
1793 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001794 }
Nate Begeman7e5496d2006-02-17 00:03:04 +00001795
Evan Cheng2a330942006-05-25 00:59:30 +00001796
1797 // If the function returns void, just return the chain.
1798 if (ResultVals.empty())
1799 return Chain;
1800
1801 // Otherwise, merge everything together with a MERGE_VALUES node.
1802 NodeTys.push_back(MVT::Other);
1803 ResultVals.push_back(Chain);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001804 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1805 &ResultVals[0], ResultVals.size());
Evan Cheng2a330942006-05-25 00:59:30 +00001806 return Res.getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001807}
1808
1809SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
1810 if (ReturnAddrIndex == 0) {
1811 // Set up a frame object for the return address.
1812 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001813 if (Subtarget->is64Bit())
1814 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
1815 else
1816 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Chris Lattner76ac0682005-11-15 00:40:23 +00001817 }
1818
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001819 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattner76ac0682005-11-15 00:40:23 +00001820}
1821
1822
1823
1824std::pair<SDOperand, SDOperand> X86TargetLowering::
1825LowerFrameReturnAddress(bool isFrameAddress, SDOperand Chain, unsigned Depth,
1826 SelectionDAG &DAG) {
1827 SDOperand Result;
1828 if (Depth) // Depths > 0 not supported yet!
1829 Result = DAG.getConstant(0, getPointerTy());
1830 else {
1831 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
1832 if (!isFrameAddress)
1833 // Just load the return address
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001834 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI,
Chris Lattner76ac0682005-11-15 00:40:23 +00001835 DAG.getSrcValue(NULL));
1836 else
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001837 Result = DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
1838 DAG.getConstant(4, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +00001839 }
1840 return std::make_pair(Result, Chain);
1841}
1842
Evan Cheng339edad2006-01-11 00:33:36 +00001843/// getCondBrOpcodeForX86CC - Returns the X86 conditional branch opcode
1844/// which corresponds to the condition code.
1845static unsigned getCondBrOpcodeForX86CC(unsigned X86CC) {
1846 switch (X86CC) {
1847 default: assert(0 && "Unknown X86 conditional code!");
1848 case X86ISD::COND_A: return X86::JA;
1849 case X86ISD::COND_AE: return X86::JAE;
1850 case X86ISD::COND_B: return X86::JB;
1851 case X86ISD::COND_BE: return X86::JBE;
1852 case X86ISD::COND_E: return X86::JE;
1853 case X86ISD::COND_G: return X86::JG;
1854 case X86ISD::COND_GE: return X86::JGE;
1855 case X86ISD::COND_L: return X86::JL;
1856 case X86ISD::COND_LE: return X86::JLE;
1857 case X86ISD::COND_NE: return X86::JNE;
1858 case X86ISD::COND_NO: return X86::JNO;
1859 case X86ISD::COND_NP: return X86::JNP;
1860 case X86ISD::COND_NS: return X86::JNS;
1861 case X86ISD::COND_O: return X86::JO;
1862 case X86ISD::COND_P: return X86::JP;
1863 case X86ISD::COND_S: return X86::JS;
1864 }
1865}
Chris Lattner76ac0682005-11-15 00:40:23 +00001866
Evan Cheng45df7f82006-01-30 23:41:35 +00001867/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1868/// specific condition code. It returns a false if it cannot do a direct
1869/// translation. X86CC is the translated CondCode. Flip is set to true if the
1870/// the order of comparison operands should be flipped.
Evan Cheng78038292006-04-05 23:38:46 +00001871static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
1872 unsigned &X86CC, bool &Flip) {
Evan Cheng45df7f82006-01-30 23:41:35 +00001873 Flip = false;
1874 X86CC = X86ISD::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001875 if (!isFP) {
1876 switch (SetCCOpcode) {
1877 default: break;
1878 case ISD::SETEQ: X86CC = X86ISD::COND_E; break;
1879 case ISD::SETGT: X86CC = X86ISD::COND_G; break;
1880 case ISD::SETGE: X86CC = X86ISD::COND_GE; break;
1881 case ISD::SETLT: X86CC = X86ISD::COND_L; break;
1882 case ISD::SETLE: X86CC = X86ISD::COND_LE; break;
1883 case ISD::SETNE: X86CC = X86ISD::COND_NE; break;
1884 case ISD::SETULT: X86CC = X86ISD::COND_B; break;
1885 case ISD::SETUGT: X86CC = X86ISD::COND_A; break;
1886 case ISD::SETULE: X86CC = X86ISD::COND_BE; break;
1887 case ISD::SETUGE: X86CC = X86ISD::COND_AE; break;
1888 }
1889 } else {
1890 // On a floating point condition, the flags are set as follows:
1891 // ZF PF CF op
1892 // 0 | 0 | 0 | X > Y
1893 // 0 | 0 | 1 | X < Y
1894 // 1 | 0 | 0 | X == Y
1895 // 1 | 1 | 1 | unordered
1896 switch (SetCCOpcode) {
1897 default: break;
1898 case ISD::SETUEQ:
1899 case ISD::SETEQ: X86CC = X86ISD::COND_E; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001900 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001901 case ISD::SETOGT:
1902 case ISD::SETGT: X86CC = X86ISD::COND_A; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001903 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001904 case ISD::SETOGE:
1905 case ISD::SETGE: X86CC = X86ISD::COND_AE; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001906 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001907 case ISD::SETULT:
1908 case ISD::SETLT: X86CC = X86ISD::COND_B; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001909 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001910 case ISD::SETULE:
1911 case ISD::SETLE: X86CC = X86ISD::COND_BE; break;
1912 case ISD::SETONE:
1913 case ISD::SETNE: X86CC = X86ISD::COND_NE; break;
1914 case ISD::SETUO: X86CC = X86ISD::COND_P; break;
1915 case ISD::SETO: X86CC = X86ISD::COND_NP; break;
1916 }
1917 }
Evan Cheng45df7f82006-01-30 23:41:35 +00001918
1919 return X86CC != X86ISD::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001920}
1921
Evan Cheng78038292006-04-05 23:38:46 +00001922static bool translateX86CC(SDOperand CC, bool isFP, unsigned &X86CC,
1923 bool &Flip) {
1924 return translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC, Flip);
1925}
1926
Evan Cheng339edad2006-01-11 00:33:36 +00001927/// hasFPCMov - is there a floating point cmov for the specific X86 condition
1928/// code. Current x86 isa includes the following FP cmov instructions:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001929/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng339edad2006-01-11 00:33:36 +00001930static bool hasFPCMov(unsigned X86CC) {
Evan Cheng73a1ad92006-01-10 20:26:56 +00001931 switch (X86CC) {
1932 default:
1933 return false;
1934 case X86ISD::COND_B:
1935 case X86ISD::COND_BE:
1936 case X86ISD::COND_E:
1937 case X86ISD::COND_P:
1938 case X86ISD::COND_A:
1939 case X86ISD::COND_AE:
1940 case X86ISD::COND_NE:
1941 case X86ISD::COND_NP:
1942 return true;
1943 }
1944}
1945
Evan Chengaf598d22006-03-13 23:18:16 +00001946/// DarwinGVRequiresExtraLoad - true if accessing the GV requires an extra
1947/// load. For Darwin, external and weak symbols are indirect, loading the value
1948/// at address GV rather then the value of GV itself. This means that the
1949/// GlobalAddress must be in the base or index register of the address, not the
1950/// GV offset field.
1951static bool DarwinGVRequiresExtraLoad(GlobalValue *GV) {
1952 return (GV->hasWeakLinkage() || GV->hasLinkOnceLinkage() ||
1953 (GV->isExternal() && !GV->hasNotBeenReadFromBytecode()));
1954}
1955
Evan Chengc995b452006-04-06 23:23:56 +00001956/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengac847262006-04-07 21:53:05 +00001957/// true if Op is undef or if its value falls within the specified range (L, H].
Evan Chengc995b452006-04-06 23:23:56 +00001958static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
1959 if (Op.getOpcode() == ISD::UNDEF)
1960 return true;
1961
1962 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
Evan Chengac847262006-04-07 21:53:05 +00001963 return (Val >= Low && Val < Hi);
1964}
1965
1966/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
1967/// true if Op is undef or if its value equal to the specified value.
1968static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
1969 if (Op.getOpcode() == ISD::UNDEF)
1970 return true;
1971 return cast<ConstantSDNode>(Op)->getValue() == Val;
Evan Chengc995b452006-04-06 23:23:56 +00001972}
1973
Evan Cheng68ad48b2006-03-22 18:59:22 +00001974/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
1975/// specifies a shuffle of elements that is suitable for input to PSHUFD.
1976bool X86::isPSHUFDMask(SDNode *N) {
1977 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1978
1979 if (N->getNumOperands() != 4)
1980 return false;
1981
1982 // Check if the value doesn't reference the second vector.
Evan Chengb7fedff2006-03-29 23:07:14 +00001983 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001984 SDOperand Arg = N->getOperand(i);
1985 if (Arg.getOpcode() == ISD::UNDEF) continue;
1986 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1987 if (cast<ConstantSDNode>(Arg)->getValue() >= 4)
Evan Chengb7fedff2006-03-29 23:07:14 +00001988 return false;
1989 }
1990
1991 return true;
1992}
1993
1994/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00001995/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Chengb7fedff2006-03-29 23:07:14 +00001996bool X86::isPSHUFHWMask(SDNode *N) {
1997 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1998
1999 if (N->getNumOperands() != 8)
2000 return false;
2001
2002 // Lower quadword copied in order.
2003 for (unsigned i = 0; i != 4; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002004 SDOperand Arg = N->getOperand(i);
2005 if (Arg.getOpcode() == ISD::UNDEF) continue;
2006 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2007 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Chengb7fedff2006-03-29 23:07:14 +00002008 return false;
2009 }
2010
2011 // Upper quadword shuffled.
2012 for (unsigned i = 4; i != 8; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002013 SDOperand Arg = N->getOperand(i);
2014 if (Arg.getOpcode() == ISD::UNDEF) continue;
2015 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2016 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002017 if (Val < 4 || Val > 7)
2018 return false;
2019 }
2020
2021 return true;
2022}
2023
2024/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00002025/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Chengb7fedff2006-03-29 23:07:14 +00002026bool X86::isPSHUFLWMask(SDNode *N) {
2027 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2028
2029 if (N->getNumOperands() != 8)
2030 return false;
2031
2032 // Upper quadword copied in order.
Evan Chengac847262006-04-07 21:53:05 +00002033 for (unsigned i = 4; i != 8; ++i)
2034 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Chengb7fedff2006-03-29 23:07:14 +00002035 return false;
Evan Chengb7fedff2006-03-29 23:07:14 +00002036
2037 // Lower quadword shuffled.
Evan Chengac847262006-04-07 21:53:05 +00002038 for (unsigned i = 0; i != 4; ++i)
2039 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Chengb7fedff2006-03-29 23:07:14 +00002040 return false;
Evan Cheng68ad48b2006-03-22 18:59:22 +00002041
2042 return true;
2043}
2044
Evan Chengd27fb3e2006-03-24 01:18:28 +00002045/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2046/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Evan Cheng60f0b892006-04-20 08:58:49 +00002047static bool isSHUFPMask(std::vector<SDOperand> &N) {
2048 unsigned NumElems = N.size();
2049 if (NumElems != 2 && NumElems != 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00002050
Evan Cheng60f0b892006-04-20 08:58:49 +00002051 unsigned Half = NumElems / 2;
2052 for (unsigned i = 0; i < Half; ++i)
2053 if (!isUndefOrInRange(N[i], 0, NumElems))
2054 return false;
2055 for (unsigned i = Half; i < NumElems; ++i)
2056 if (!isUndefOrInRange(N[i], NumElems, NumElems*2))
2057 return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00002058
2059 return true;
2060}
2061
Evan Cheng60f0b892006-04-20 08:58:49 +00002062bool X86::isSHUFPMask(SDNode *N) {
2063 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2064 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
2065 return ::isSHUFPMask(Ops);
2066}
2067
2068/// isCommutedSHUFP - Returns true if the shuffle mask is except
2069/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2070/// half elements to come from vector 1 (which would equal the dest.) and
2071/// the upper half to come from vector 2.
2072static bool isCommutedSHUFP(std::vector<SDOperand> &Ops) {
2073 unsigned NumElems = Ops.size();
2074 if (NumElems != 2 && NumElems != 4) return false;
2075
2076 unsigned Half = NumElems / 2;
2077 for (unsigned i = 0; i < Half; ++i)
2078 if (!isUndefOrInRange(Ops[i], NumElems, NumElems*2))
2079 return false;
2080 for (unsigned i = Half; i < NumElems; ++i)
2081 if (!isUndefOrInRange(Ops[i], 0, NumElems))
2082 return false;
2083 return true;
2084}
2085
2086static bool isCommutedSHUFP(SDNode *N) {
2087 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2088 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
2089 return isCommutedSHUFP(Ops);
2090}
2091
Evan Cheng2595a682006-03-24 02:58:06 +00002092/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2093/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2094bool X86::isMOVHLPSMask(SDNode *N) {
2095 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2096
Evan Cheng1a194a52006-03-28 06:50:32 +00002097 if (N->getNumOperands() != 4)
Evan Cheng2595a682006-03-24 02:58:06 +00002098 return false;
2099
Evan Cheng1a194a52006-03-28 06:50:32 +00002100 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengac847262006-04-07 21:53:05 +00002101 return isUndefOrEqual(N->getOperand(0), 6) &&
2102 isUndefOrEqual(N->getOperand(1), 7) &&
2103 isUndefOrEqual(N->getOperand(2), 2) &&
2104 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng1a194a52006-03-28 06:50:32 +00002105}
2106
Evan Chengc995b452006-04-06 23:23:56 +00002107/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2108/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2109bool X86::isMOVLPMask(SDNode *N) {
2110 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2111
2112 unsigned NumElems = N->getNumOperands();
2113 if (NumElems != 2 && NumElems != 4)
2114 return false;
2115
Evan Chengac847262006-04-07 21:53:05 +00002116 for (unsigned i = 0; i < NumElems/2; ++i)
2117 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2118 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002119
Evan Chengac847262006-04-07 21:53:05 +00002120 for (unsigned i = NumElems/2; i < NumElems; ++i)
2121 if (!isUndefOrEqual(N->getOperand(i), i))
2122 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002123
2124 return true;
2125}
2126
2127/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng7855e4d2006-04-19 20:35:22 +00002128/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2129/// and MOVLHPS.
Evan Chengc995b452006-04-06 23:23:56 +00002130bool X86::isMOVHPMask(SDNode *N) {
2131 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2132
2133 unsigned NumElems = N->getNumOperands();
2134 if (NumElems != 2 && NumElems != 4)
2135 return false;
2136
Evan Chengac847262006-04-07 21:53:05 +00002137 for (unsigned i = 0; i < NumElems/2; ++i)
2138 if (!isUndefOrEqual(N->getOperand(i), i))
2139 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002140
2141 for (unsigned i = 0; i < NumElems/2; ++i) {
2142 SDOperand Arg = N->getOperand(i + NumElems/2);
Evan Chengac847262006-04-07 21:53:05 +00002143 if (!isUndefOrEqual(Arg, i + NumElems))
2144 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002145 }
2146
2147 return true;
2148}
2149
Evan Cheng5df75882006-03-28 00:39:58 +00002150/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2151/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Evan Cheng60f0b892006-04-20 08:58:49 +00002152bool static isUNPCKLMask(std::vector<SDOperand> &N, bool V2IsSplat = false) {
2153 unsigned NumElems = N.size();
Evan Cheng5df75882006-03-28 00:39:58 +00002154 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2155 return false;
2156
2157 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002158 SDOperand BitI = N[i];
2159 SDOperand BitI1 = N[i+1];
Evan Chengac847262006-04-07 21:53:05 +00002160 if (!isUndefOrEqual(BitI, j))
2161 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002162 if (V2IsSplat) {
2163 if (isUndefOrEqual(BitI1, NumElems))
2164 return false;
2165 } else {
2166 if (!isUndefOrEqual(BitI1, j + NumElems))
2167 return false;
2168 }
Evan Cheng5df75882006-03-28 00:39:58 +00002169 }
2170
2171 return true;
2172}
2173
Evan Cheng60f0b892006-04-20 08:58:49 +00002174bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2175 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2176 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
2177 return ::isUNPCKLMask(Ops, V2IsSplat);
2178}
2179
Evan Cheng2bc32802006-03-28 02:43:26 +00002180/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2181/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Evan Cheng60f0b892006-04-20 08:58:49 +00002182bool static isUNPCKHMask(std::vector<SDOperand> &N, bool V2IsSplat = false) {
2183 unsigned NumElems = N.size();
Evan Cheng2bc32802006-03-28 02:43:26 +00002184 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2185 return false;
2186
2187 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002188 SDOperand BitI = N[i];
2189 SDOperand BitI1 = N[i+1];
Evan Chengac847262006-04-07 21:53:05 +00002190 if (!isUndefOrEqual(BitI, j + NumElems/2))
2191 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002192 if (V2IsSplat) {
2193 if (isUndefOrEqual(BitI1, NumElems))
2194 return false;
2195 } else {
2196 if (!isUndefOrEqual(BitI1, j + NumElems/2 + NumElems))
2197 return false;
2198 }
Evan Cheng2bc32802006-03-28 02:43:26 +00002199 }
2200
2201 return true;
2202}
2203
Evan Cheng60f0b892006-04-20 08:58:49 +00002204bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2205 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2206 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
2207 return ::isUNPCKHMask(Ops, V2IsSplat);
2208}
2209
Evan Chengf3b52c82006-04-05 07:20:06 +00002210/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2211/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2212/// <0, 0, 1, 1>
2213bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2214 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2215
2216 unsigned NumElems = N->getNumOperands();
2217 if (NumElems != 4 && NumElems != 8 && NumElems != 16)
2218 return false;
2219
2220 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
2221 SDOperand BitI = N->getOperand(i);
2222 SDOperand BitI1 = N->getOperand(i+1);
2223
Evan Chengac847262006-04-07 21:53:05 +00002224 if (!isUndefOrEqual(BitI, j))
2225 return false;
2226 if (!isUndefOrEqual(BitI1, j))
2227 return false;
Evan Chengf3b52c82006-04-05 07:20:06 +00002228 }
2229
2230 return true;
2231}
2232
Evan Chenge8b51802006-04-21 01:05:10 +00002233/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2234/// specifies a shuffle of elements that is suitable for input to MOVSS,
2235/// MOVSD, and MOVD, i.e. setting the lowest element.
2236static bool isMOVLMask(std::vector<SDOperand> &N) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002237 unsigned NumElems = N.size();
Evan Chenge8b51802006-04-21 01:05:10 +00002238 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng12ba3e22006-04-11 00:19:04 +00002239 return false;
2240
Evan Cheng60f0b892006-04-20 08:58:49 +00002241 if (!isUndefOrEqual(N[0], NumElems))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002242 return false;
2243
2244 for (unsigned i = 1; i < NumElems; ++i) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002245 SDOperand Arg = N[i];
Evan Cheng12ba3e22006-04-11 00:19:04 +00002246 if (!isUndefOrEqual(Arg, i))
2247 return false;
2248 }
2249
2250 return true;
2251}
Evan Chengf3b52c82006-04-05 07:20:06 +00002252
Evan Chenge8b51802006-04-21 01:05:10 +00002253bool X86::isMOVLMask(SDNode *N) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002254 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2255 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
Evan Chenge8b51802006-04-21 01:05:10 +00002256 return ::isMOVLMask(Ops);
Evan Cheng60f0b892006-04-20 08:58:49 +00002257}
2258
Evan Chenge8b51802006-04-21 01:05:10 +00002259/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2260/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng60f0b892006-04-20 08:58:49 +00002261/// element of vector 2 and the other elements to come from vector 1 in order.
Evan Cheng89c5d042006-09-08 01:50:06 +00002262static bool isCommutedMOVL(std::vector<SDOperand> &Ops, bool V2IsSplat = false,
2263 bool V2IsUndef = false) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002264 unsigned NumElems = Ops.size();
Evan Chenge8b51802006-04-21 01:05:10 +00002265 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng60f0b892006-04-20 08:58:49 +00002266 return false;
2267
2268 if (!isUndefOrEqual(Ops[0], 0))
2269 return false;
2270
2271 for (unsigned i = 1; i < NumElems; ++i) {
2272 SDOperand Arg = Ops[i];
Evan Cheng89c5d042006-09-08 01:50:06 +00002273 if (!(isUndefOrEqual(Arg, i+NumElems) ||
2274 (V2IsUndef && isUndefOrInRange(Arg, NumElems, NumElems*2)) ||
2275 (V2IsSplat && isUndefOrEqual(Arg, NumElems))))
2276 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002277 }
2278
2279 return true;
2280}
2281
Evan Cheng89c5d042006-09-08 01:50:06 +00002282static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2283 bool V2IsUndef = false) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002284 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2285 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
Evan Cheng89c5d042006-09-08 01:50:06 +00002286 return isCommutedMOVL(Ops, V2IsSplat, V2IsUndef);
Evan Cheng60f0b892006-04-20 08:58:49 +00002287}
2288
Evan Cheng5d247f82006-04-14 21:59:03 +00002289/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2290/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2291bool X86::isMOVSHDUPMask(SDNode *N) {
2292 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2293
2294 if (N->getNumOperands() != 4)
2295 return false;
2296
2297 // Expect 1, 1, 3, 3
2298 for (unsigned i = 0; i < 2; ++i) {
2299 SDOperand Arg = N->getOperand(i);
2300 if (Arg.getOpcode() == ISD::UNDEF) continue;
2301 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2302 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2303 if (Val != 1) return false;
2304 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002305
2306 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002307 for (unsigned i = 2; i < 4; ++i) {
2308 SDOperand Arg = N->getOperand(i);
2309 if (Arg.getOpcode() == ISD::UNDEF) continue;
2310 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2311 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2312 if (Val != 3) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002313 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002314 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002315
Evan Cheng6222cf22006-04-15 05:37:34 +00002316 // Don't use movshdup if it can be done with a shufps.
2317 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002318}
2319
2320/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2321/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2322bool X86::isMOVSLDUPMask(SDNode *N) {
2323 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2324
2325 if (N->getNumOperands() != 4)
2326 return false;
2327
2328 // Expect 0, 0, 2, 2
2329 for (unsigned i = 0; i < 2; ++i) {
2330 SDOperand Arg = N->getOperand(i);
2331 if (Arg.getOpcode() == ISD::UNDEF) continue;
2332 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2333 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2334 if (Val != 0) return false;
2335 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002336
2337 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002338 for (unsigned i = 2; i < 4; ++i) {
2339 SDOperand Arg = N->getOperand(i);
2340 if (Arg.getOpcode() == ISD::UNDEF) continue;
2341 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2342 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2343 if (Val != 2) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002344 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002345 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002346
Evan Cheng6222cf22006-04-15 05:37:34 +00002347 // Don't use movshdup if it can be done with a shufps.
2348 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002349}
2350
Evan Chengd097e672006-03-22 02:53:00 +00002351/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2352/// a splat of a single element.
Evan Cheng5022b342006-04-17 20:43:08 +00002353static bool isSplatMask(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002354 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2355
Evan Chengd097e672006-03-22 02:53:00 +00002356 // This is a splat operation if each element of the permute is the same, and
2357 // if the value doesn't reference the second vector.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002358 unsigned NumElems = N->getNumOperands();
2359 SDOperand ElementBase;
2360 unsigned i = 0;
2361 for (; i != NumElems; ++i) {
2362 SDOperand Elt = N->getOperand(i);
2363 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt)) {
2364 ElementBase = Elt;
2365 break;
2366 }
2367 }
2368
2369 if (!ElementBase.Val)
2370 return false;
2371
2372 for (; i != NumElems; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002373 SDOperand Arg = N->getOperand(i);
2374 if (Arg.getOpcode() == ISD::UNDEF) continue;
2375 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002376 if (Arg != ElementBase) return false;
Evan Chengd097e672006-03-22 02:53:00 +00002377 }
2378
2379 // Make sure it is a splat of the first vector operand.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002380 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
Evan Chengd097e672006-03-22 02:53:00 +00002381}
2382
Evan Cheng5022b342006-04-17 20:43:08 +00002383/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2384/// a splat of a single element and it's a 2 or 4 element mask.
2385bool X86::isSplatMask(SDNode *N) {
2386 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2387
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002388 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
Evan Cheng5022b342006-04-17 20:43:08 +00002389 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2390 return false;
2391 return ::isSplatMask(N);
2392}
2393
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002394/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2395/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2396/// instructions.
2397unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002398 unsigned NumOperands = N->getNumOperands();
2399 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2400 unsigned Mask = 0;
Evan Cheng8160fd32006-03-28 23:41:33 +00002401 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002402 unsigned Val = 0;
2403 SDOperand Arg = N->getOperand(NumOperands-i-1);
2404 if (Arg.getOpcode() != ISD::UNDEF)
2405 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengd27fb3e2006-03-24 01:18:28 +00002406 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002407 Mask |= Val;
Evan Cheng8160fd32006-03-28 23:41:33 +00002408 if (i != NumOperands - 1)
2409 Mask <<= Shift;
2410 }
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002411
2412 return Mask;
2413}
2414
Evan Chengb7fedff2006-03-29 23:07:14 +00002415/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2416/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2417/// instructions.
2418unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2419 unsigned Mask = 0;
2420 // 8 nodes, but we only care about the last 4.
2421 for (unsigned i = 7; i >= 4; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002422 unsigned Val = 0;
2423 SDOperand Arg = N->getOperand(i);
2424 if (Arg.getOpcode() != ISD::UNDEF)
2425 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002426 Mask |= (Val - 4);
2427 if (i != 4)
2428 Mask <<= 2;
2429 }
2430
2431 return Mask;
2432}
2433
2434/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2435/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2436/// instructions.
2437unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2438 unsigned Mask = 0;
2439 // 8 nodes, but we only care about the first 4.
2440 for (int i = 3; i >= 0; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002441 unsigned Val = 0;
2442 SDOperand Arg = N->getOperand(i);
2443 if (Arg.getOpcode() != ISD::UNDEF)
2444 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002445 Mask |= Val;
2446 if (i != 0)
2447 Mask <<= 2;
2448 }
2449
2450 return Mask;
2451}
2452
Evan Cheng59a63552006-04-05 01:47:37 +00002453/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2454/// specifies a 8 element shuffle that can be broken into a pair of
2455/// PSHUFHW and PSHUFLW.
2456static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2457 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2458
2459 if (N->getNumOperands() != 8)
2460 return false;
2461
2462 // Lower quadword shuffled.
2463 for (unsigned i = 0; i != 4; ++i) {
2464 SDOperand Arg = N->getOperand(i);
2465 if (Arg.getOpcode() == ISD::UNDEF) continue;
2466 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2467 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2468 if (Val > 4)
2469 return false;
2470 }
2471
2472 // Upper quadword shuffled.
2473 for (unsigned i = 4; i != 8; ++i) {
2474 SDOperand Arg = N->getOperand(i);
2475 if (Arg.getOpcode() == ISD::UNDEF) continue;
2476 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2477 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2478 if (Val < 4 || Val > 7)
2479 return false;
2480 }
2481
2482 return true;
2483}
2484
Evan Chengc995b452006-04-06 23:23:56 +00002485/// CommuteVectorShuffle - Swap vector_shuffle operandsas well as
2486/// values in ther permute mask.
2487static SDOperand CommuteVectorShuffle(SDOperand Op, SelectionDAG &DAG) {
2488 SDOperand V1 = Op.getOperand(0);
2489 SDOperand V2 = Op.getOperand(1);
2490 SDOperand Mask = Op.getOperand(2);
2491 MVT::ValueType VT = Op.getValueType();
2492 MVT::ValueType MaskVT = Mask.getValueType();
2493 MVT::ValueType EltVT = MVT::getVectorBaseType(MaskVT);
2494 unsigned NumElems = Mask.getNumOperands();
2495 std::vector<SDOperand> MaskVec;
2496
2497 for (unsigned i = 0; i != NumElems; ++i) {
2498 SDOperand Arg = Mask.getOperand(i);
Evan Chenga3caaee2006-04-19 22:48:17 +00002499 if (Arg.getOpcode() == ISD::UNDEF) {
2500 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2501 continue;
2502 }
Evan Chengc995b452006-04-06 23:23:56 +00002503 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2504 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2505 if (Val < NumElems)
2506 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2507 else
2508 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2509 }
2510
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002511 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Chengc995b452006-04-06 23:23:56 +00002512 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V2, V1, Mask);
2513}
2514
Evan Cheng7855e4d2006-04-19 20:35:22 +00002515/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2516/// match movhlps. The lower half elements should come from upper half of
2517/// V1 (and in order), and the upper half elements should come from the upper
2518/// half of V2 (and in order).
2519static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2520 unsigned NumElems = Mask->getNumOperands();
2521 if (NumElems != 4)
2522 return false;
2523 for (unsigned i = 0, e = 2; i != e; ++i)
2524 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2525 return false;
2526 for (unsigned i = 2; i != 4; ++i)
2527 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2528 return false;
2529 return true;
2530}
2531
Evan Chengc995b452006-04-06 23:23:56 +00002532/// isScalarLoadToVector - Returns true if the node is a scalar load that
2533/// is promoted to a vector.
Evan Cheng7855e4d2006-04-19 20:35:22 +00002534static inline bool isScalarLoadToVector(SDNode *N) {
2535 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
2536 N = N->getOperand(0).Val;
2537 return (N->getOpcode() == ISD::LOAD);
Evan Chengc995b452006-04-06 23:23:56 +00002538 }
2539 return false;
2540}
2541
Evan Cheng7855e4d2006-04-19 20:35:22 +00002542/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2543/// match movlp{s|d}. The lower half elements should come from lower half of
2544/// V1 (and in order), and the upper half elements should come from the upper
2545/// half of V2 (and in order). And since V1 will become the source of the
2546/// MOVLP, it must be either a vector load or a scalar load to vector.
2547static bool ShouldXformToMOVLP(SDNode *V1, SDNode *Mask) {
2548 if (V1->getOpcode() != ISD::LOAD && !isScalarLoadToVector(V1))
2549 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002550
Evan Cheng7855e4d2006-04-19 20:35:22 +00002551 unsigned NumElems = Mask->getNumOperands();
2552 if (NumElems != 2 && NumElems != 4)
2553 return false;
2554 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2555 if (!isUndefOrEqual(Mask->getOperand(i), i))
2556 return false;
2557 for (unsigned i = NumElems/2; i != NumElems; ++i)
2558 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2559 return false;
2560 return true;
Evan Chengc995b452006-04-06 23:23:56 +00002561}
2562
Evan Cheng60f0b892006-04-20 08:58:49 +00002563/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2564/// all the same.
2565static bool isSplatVector(SDNode *N) {
2566 if (N->getOpcode() != ISD::BUILD_VECTOR)
2567 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002568
Evan Cheng60f0b892006-04-20 08:58:49 +00002569 SDOperand SplatValue = N->getOperand(0);
2570 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2571 if (N->getOperand(i) != SplatValue)
Evan Chengc995b452006-04-06 23:23:56 +00002572 return false;
2573 return true;
2574}
2575
Evan Cheng89c5d042006-09-08 01:50:06 +00002576/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2577/// to an undef.
2578static bool isUndefShuffle(SDNode *N) {
2579 if (N->getOpcode() != ISD::BUILD_VECTOR)
2580 return false;
2581
2582 SDOperand V1 = N->getOperand(0);
2583 SDOperand V2 = N->getOperand(1);
2584 SDOperand Mask = N->getOperand(2);
2585 unsigned NumElems = Mask.getNumOperands();
2586 for (unsigned i = 0; i != NumElems; ++i) {
2587 SDOperand Arg = Mask.getOperand(i);
2588 if (Arg.getOpcode() != ISD::UNDEF) {
2589 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2590 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2591 return false;
2592 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2593 return false;
2594 }
2595 }
2596 return true;
2597}
2598
Evan Cheng60f0b892006-04-20 08:58:49 +00002599/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2600/// that point to V2 points to its first element.
2601static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
2602 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2603
2604 bool Changed = false;
2605 std::vector<SDOperand> MaskVec;
2606 unsigned NumElems = Mask.getNumOperands();
2607 for (unsigned i = 0; i != NumElems; ++i) {
2608 SDOperand Arg = Mask.getOperand(i);
2609 if (Arg.getOpcode() != ISD::UNDEF) {
2610 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2611 if (Val > NumElems) {
2612 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2613 Changed = true;
2614 }
2615 }
2616 MaskVec.push_back(Arg);
2617 }
2618
2619 if (Changed)
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002620 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2621 &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002622 return Mask;
2623}
2624
Evan Chenge8b51802006-04-21 01:05:10 +00002625/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2626/// operation of specified width.
2627static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002628 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2629 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2630
2631 std::vector<SDOperand> MaskVec;
2632 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2633 for (unsigned i = 1; i != NumElems; ++i)
2634 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002635 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002636}
2637
Evan Cheng5022b342006-04-17 20:43:08 +00002638/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2639/// of specified width.
2640static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
2641 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2642 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2643 std::vector<SDOperand> MaskVec;
2644 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2645 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2646 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2647 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002648 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng5022b342006-04-17 20:43:08 +00002649}
2650
Evan Cheng60f0b892006-04-20 08:58:49 +00002651/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2652/// of specified width.
2653static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
2654 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2655 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2656 unsigned Half = NumElems/2;
2657 std::vector<SDOperand> MaskVec;
2658 for (unsigned i = 0; i != Half; ++i) {
2659 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2660 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2661 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002662 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002663}
2664
Evan Chenge8b51802006-04-21 01:05:10 +00002665/// getZeroVector - Returns a vector of specified type with all zero elements.
2666///
2667static SDOperand getZeroVector(MVT::ValueType VT, SelectionDAG &DAG) {
2668 assert(MVT::isVector(VT) && "Expected a vector type");
2669 unsigned NumElems = getVectorNumElements(VT);
2670 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2671 bool isFP = MVT::isFloatingPoint(EVT);
2672 SDOperand Zero = isFP ? DAG.getConstantFP(0.0, EVT) : DAG.getConstant(0, EVT);
2673 std::vector<SDOperand> ZeroVec(NumElems, Zero);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002674 return DAG.getNode(ISD::BUILD_VECTOR, VT, &ZeroVec[0], ZeroVec.size());
Evan Chenge8b51802006-04-21 01:05:10 +00002675}
2676
Evan Cheng5022b342006-04-17 20:43:08 +00002677/// PromoteSplat - Promote a splat of v8i16 or v16i8 to v4i32.
2678///
2679static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG) {
2680 SDOperand V1 = Op.getOperand(0);
Evan Chenge8b51802006-04-21 01:05:10 +00002681 SDOperand Mask = Op.getOperand(2);
Evan Cheng5022b342006-04-17 20:43:08 +00002682 MVT::ValueType VT = Op.getValueType();
Evan Chenge8b51802006-04-21 01:05:10 +00002683 unsigned NumElems = Mask.getNumOperands();
2684 Mask = getUnpacklMask(NumElems, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002685 while (NumElems != 4) {
Evan Chenge8b51802006-04-21 01:05:10 +00002686 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002687 NumElems >>= 1;
2688 }
2689 V1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, V1);
2690
2691 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Evan Chenge8b51802006-04-21 01:05:10 +00002692 Mask = getZeroVector(MaskVT, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002693 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, V1,
Evan Chenge8b51802006-04-21 01:05:10 +00002694 DAG.getNode(ISD::UNDEF, MVT::v4i32), Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002695 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2696}
2697
Evan Chenge8b51802006-04-21 01:05:10 +00002698/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2699/// constant +0.0.
2700static inline bool isZeroNode(SDOperand Elt) {
2701 return ((isa<ConstantSDNode>(Elt) &&
2702 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2703 (isa<ConstantFPSDNode>(Elt) &&
2704 cast<ConstantFPSDNode>(Elt)->isExactlyValue(0.0)));
2705}
2706
Evan Cheng14215c32006-04-21 23:03:30 +00002707/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
2708/// vector and zero or undef vector.
2709static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, MVT::ValueType VT,
Evan Chenge8b51802006-04-21 01:05:10 +00002710 unsigned NumElems, unsigned Idx,
Evan Cheng14215c32006-04-21 23:03:30 +00002711 bool isZero, SelectionDAG &DAG) {
2712 SDOperand V1 = isZero ? getZeroVector(VT, DAG) : DAG.getNode(ISD::UNDEF, VT);
Evan Chenge8b51802006-04-21 01:05:10 +00002713 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2714 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
2715 SDOperand Zero = DAG.getConstant(0, EVT);
2716 std::vector<SDOperand> MaskVec(NumElems, Zero);
2717 MaskVec[Idx] = DAG.getConstant(NumElems, EVT);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002718 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2719 &MaskVec[0], MaskVec.size());
Evan Cheng14215c32006-04-21 23:03:30 +00002720 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chenge8b51802006-04-21 01:05:10 +00002721}
2722
Evan Chengb0461082006-04-24 18:01:45 +00002723/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
2724///
2725static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
2726 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002727 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002728 if (NumNonZero > 8)
2729 return SDOperand();
2730
2731 SDOperand V(0, 0);
2732 bool First = true;
2733 for (unsigned i = 0; i < 16; ++i) {
2734 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
2735 if (ThisIsNonZero && First) {
2736 if (NumZero)
2737 V = getZeroVector(MVT::v8i16, DAG);
2738 else
2739 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2740 First = false;
2741 }
2742
2743 if ((i & 1) != 0) {
2744 SDOperand ThisElt(0, 0), LastElt(0, 0);
2745 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
2746 if (LastIsNonZero) {
2747 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
2748 }
2749 if (ThisIsNonZero) {
2750 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
2751 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
2752 ThisElt, DAG.getConstant(8, MVT::i8));
2753 if (LastIsNonZero)
2754 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
2755 } else
2756 ThisElt = LastElt;
2757
2758 if (ThisElt.Val)
2759 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002760 DAG.getConstant(i/2, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002761 }
2762 }
2763
2764 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
2765}
2766
2767/// LowerBuildVectorv16i8 - Custom lower build_vector of v8i16.
2768///
2769static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
2770 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002771 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002772 if (NumNonZero > 4)
2773 return SDOperand();
2774
2775 SDOperand V(0, 0);
2776 bool First = true;
2777 for (unsigned i = 0; i < 8; ++i) {
2778 bool isNonZero = (NonZeros & (1 << i)) != 0;
2779 if (isNonZero) {
2780 if (First) {
2781 if (NumZero)
2782 V = getZeroVector(MVT::v8i16, DAG);
2783 else
2784 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2785 First = false;
2786 }
2787 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002788 DAG.getConstant(i, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002789 }
2790 }
2791
2792 return V;
2793}
2794
Evan Chenga9467aa2006-04-25 20:13:52 +00002795SDOperand
2796X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2797 // All zero's are handled with pxor.
2798 if (ISD::isBuildVectorAllZeros(Op.Val))
2799 return Op;
2800
2801 // All one's are handled with pcmpeqd.
2802 if (ISD::isBuildVectorAllOnes(Op.Val))
2803 return Op;
2804
2805 MVT::ValueType VT = Op.getValueType();
2806 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2807 unsigned EVTBits = MVT::getSizeInBits(EVT);
2808
2809 unsigned NumElems = Op.getNumOperands();
2810 unsigned NumZero = 0;
2811 unsigned NumNonZero = 0;
2812 unsigned NonZeros = 0;
2813 std::set<SDOperand> Values;
2814 for (unsigned i = 0; i < NumElems; ++i) {
2815 SDOperand Elt = Op.getOperand(i);
2816 if (Elt.getOpcode() != ISD::UNDEF) {
2817 Values.insert(Elt);
2818 if (isZeroNode(Elt))
2819 NumZero++;
2820 else {
2821 NonZeros |= (1 << i);
2822 NumNonZero++;
2823 }
2824 }
2825 }
2826
2827 if (NumNonZero == 0)
2828 // Must be a mix of zero and undef. Return a zero vector.
2829 return getZeroVector(VT, DAG);
2830
2831 // Splat is obviously ok. Let legalizer expand it to a shuffle.
2832 if (Values.size() == 1)
2833 return SDOperand();
2834
2835 // Special case for single non-zero element.
2836 if (NumNonZero == 1) {
2837 unsigned Idx = CountTrailingZeros_32(NonZeros);
2838 SDOperand Item = Op.getOperand(Idx);
2839 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
2840 if (Idx == 0)
2841 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
2842 return getShuffleVectorZeroOrUndef(Item, VT, NumElems, Idx,
2843 NumZero > 0, DAG);
2844
2845 if (EVTBits == 32) {
2846 // Turn it into a shuffle of zero and zero-extended scalar to vector.
2847 Item = getShuffleVectorZeroOrUndef(Item, VT, NumElems, 0, NumZero > 0,
2848 DAG);
2849 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2850 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
2851 std::vector<SDOperand> MaskVec;
2852 for (unsigned i = 0; i < NumElems; i++)
2853 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002854 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2855 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002856 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
2857 DAG.getNode(ISD::UNDEF, VT), Mask);
2858 }
2859 }
2860
2861 // Let legalizer expand 2-widde build_vector's.
2862 if (EVTBits == 64)
2863 return SDOperand();
2864
2865 // If element VT is < 32 bits, convert it to inserts into a zero vector.
2866 if (EVTBits == 8) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002867 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
2868 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002869 if (V.Val) return V;
2870 }
2871
2872 if (EVTBits == 16) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002873 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
2874 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002875 if (V.Val) return V;
2876 }
2877
2878 // If element VT is == 32 bits, turn it into a number of shuffles.
2879 std::vector<SDOperand> V(NumElems);
2880 if (NumElems == 4 && NumZero > 0) {
2881 for (unsigned i = 0; i < 4; ++i) {
2882 bool isZero = !(NonZeros & (1 << i));
2883 if (isZero)
2884 V[i] = getZeroVector(VT, DAG);
2885 else
2886 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2887 }
2888
2889 for (unsigned i = 0; i < 2; ++i) {
2890 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
2891 default: break;
2892 case 0:
2893 V[i] = V[i*2]; // Must be a zero vector.
2894 break;
2895 case 1:
2896 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
2897 getMOVLMask(NumElems, DAG));
2898 break;
2899 case 2:
2900 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2901 getMOVLMask(NumElems, DAG));
2902 break;
2903 case 3:
2904 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2905 getUnpacklMask(NumElems, DAG));
2906 break;
2907 }
2908 }
2909
Evan Cheng9fee4422006-05-16 07:21:53 +00002910 // Take advantage of the fact GR32 to VR128 scalar_to_vector (i.e. movd)
Evan Chenga9467aa2006-04-25 20:13:52 +00002911 // clears the upper bits.
2912 // FIXME: we can do the same for v4f32 case when we know both parts of
2913 // the lower half come from scalar_to_vector (loadf32). We should do
2914 // that in post legalizer dag combiner with target specific hooks.
2915 if (MVT::isInteger(EVT) && (NonZeros & (0x3 << 2)) == 0)
2916 return V[0];
2917 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2918 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
2919 std::vector<SDOperand> MaskVec;
2920 bool Reverse = (NonZeros & 0x3) == 2;
2921 for (unsigned i = 0; i < 2; ++i)
2922 if (Reverse)
2923 MaskVec.push_back(DAG.getConstant(1-i, EVT));
2924 else
2925 MaskVec.push_back(DAG.getConstant(i, EVT));
2926 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
2927 for (unsigned i = 0; i < 2; ++i)
2928 if (Reverse)
2929 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
2930 else
2931 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Chris Lattnered728e82006-08-11 17:38:39 +00002932 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2933 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002934 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
2935 }
2936
2937 if (Values.size() > 2) {
2938 // Expand into a number of unpckl*.
2939 // e.g. for v4f32
2940 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
2941 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
2942 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
2943 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
2944 for (unsigned i = 0; i < NumElems; ++i)
2945 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2946 NumElems >>= 1;
2947 while (NumElems != 0) {
2948 for (unsigned i = 0; i < NumElems; ++i)
2949 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
2950 UnpckMask);
2951 NumElems >>= 1;
2952 }
2953 return V[0];
2954 }
2955
2956 return SDOperand();
2957}
2958
2959SDOperand
2960X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
2961 SDOperand V1 = Op.getOperand(0);
2962 SDOperand V2 = Op.getOperand(1);
2963 SDOperand PermMask = Op.getOperand(2);
2964 MVT::ValueType VT = Op.getValueType();
2965 unsigned NumElems = PermMask.getNumOperands();
2966 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
2967 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
2968
Evan Cheng89c5d042006-09-08 01:50:06 +00002969 if (isUndefShuffle(Op.Val))
2970 return DAG.getNode(ISD::UNDEF, VT);
2971
Evan Chenga9467aa2006-04-25 20:13:52 +00002972 if (isSplatMask(PermMask.Val)) {
2973 if (NumElems <= 4) return Op;
2974 // Promote it to a v4i32 splat.
2975 return PromoteSplat(Op, DAG);
2976 }
2977
2978 if (X86::isMOVLMask(PermMask.Val))
2979 return (V1IsUndef) ? V2 : Op;
2980
2981 if (X86::isMOVSHDUPMask(PermMask.Val) ||
2982 X86::isMOVSLDUPMask(PermMask.Val) ||
2983 X86::isMOVHLPSMask(PermMask.Val) ||
2984 X86::isMOVHPMask(PermMask.Val) ||
2985 X86::isMOVLPMask(PermMask.Val))
2986 return Op;
2987
2988 if (ShouldXformToMOVHLPS(PermMask.Val) ||
2989 ShouldXformToMOVLP(V1.Val, PermMask.Val))
2990 return CommuteVectorShuffle(Op, DAG);
2991
Evan Cheng89c5d042006-09-08 01:50:06 +00002992 bool V1IsSplat = isSplatVector(V1.Val);
2993 bool V2IsSplat = isSplatVector(V2.Val);
2994 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Evan Chenga9467aa2006-04-25 20:13:52 +00002995 Op = CommuteVectorShuffle(Op, DAG);
2996 V1 = Op.getOperand(0);
2997 V2 = Op.getOperand(1);
2998 PermMask = Op.getOperand(2);
Evan Cheng89c5d042006-09-08 01:50:06 +00002999 std::swap(V1IsSplat, V2IsSplat);
3000 std::swap(V1IsUndef, V2IsUndef);
Evan Chenga9467aa2006-04-25 20:13:52 +00003001 }
3002
Evan Cheng89c5d042006-09-08 01:50:06 +00003003 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003004 if (V2IsUndef) return V1;
3005 Op = CommuteVectorShuffle(Op, DAG);
3006 V1 = Op.getOperand(0);
3007 V2 = Op.getOperand(1);
3008 PermMask = Op.getOperand(2);
3009 if (V2IsSplat) {
3010 // V2 is a splat, so the mask may be malformed. That is, it may point
3011 // to any V2 element. The instruction selectior won't like this. Get
3012 // a corrected mask and commute to form a proper MOVS{S|D}.
3013 SDOperand NewMask = getMOVLMask(NumElems, DAG);
3014 if (NewMask.Val != PermMask.Val)
3015 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3016 }
3017 return Op;
3018 }
3019
3020 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3021 X86::isUNPCKLMask(PermMask.Val) ||
3022 X86::isUNPCKHMask(PermMask.Val))
3023 return Op;
3024
3025 if (V2IsSplat) {
3026 // Normalize mask so all entries that point to V2 points to its first
3027 // element then try to match unpck{h|l} again. If match, return a
3028 // new vector_shuffle with the corrected mask.
3029 SDOperand NewMask = NormalizeMask(PermMask, DAG);
3030 if (NewMask.Val != PermMask.Val) {
3031 if (X86::isUNPCKLMask(PermMask.Val, true)) {
3032 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
3033 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3034 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
3035 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
3036 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3037 }
3038 }
3039 }
3040
3041 // Normalize the node to match x86 shuffle ops if needed
3042 if (V2.getOpcode() != ISD::UNDEF)
3043 if (isCommutedSHUFP(PermMask.Val)) {
3044 Op = CommuteVectorShuffle(Op, DAG);
3045 V1 = Op.getOperand(0);
3046 V2 = Op.getOperand(1);
3047 PermMask = Op.getOperand(2);
3048 }
3049
3050 // If VT is integer, try PSHUF* first, then SHUFP*.
3051 if (MVT::isInteger(VT)) {
3052 if (X86::isPSHUFDMask(PermMask.Val) ||
3053 X86::isPSHUFHWMask(PermMask.Val) ||
3054 X86::isPSHUFLWMask(PermMask.Val)) {
3055 if (V2.getOpcode() != ISD::UNDEF)
3056 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3057 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3058 return Op;
3059 }
3060
3061 if (X86::isSHUFPMask(PermMask.Val))
3062 return Op;
3063
3064 // Handle v8i16 shuffle high / low shuffle node pair.
3065 if (VT == MVT::v8i16 && isPSHUFHW_PSHUFLWMask(PermMask.Val)) {
3066 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3067 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
3068 std::vector<SDOperand> MaskVec;
3069 for (unsigned i = 0; i != 4; ++i)
3070 MaskVec.push_back(PermMask.getOperand(i));
3071 for (unsigned i = 4; i != 8; ++i)
3072 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnered728e82006-08-11 17:38:39 +00003073 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3074 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003075 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3076 MaskVec.clear();
3077 for (unsigned i = 0; i != 4; ++i)
3078 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3079 for (unsigned i = 4; i != 8; ++i)
3080 MaskVec.push_back(PermMask.getOperand(i));
Chris Lattnered728e82006-08-11 17:38:39 +00003081 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0],MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003082 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3083 }
3084 } else {
3085 // Floating point cases in the other order.
3086 if (X86::isSHUFPMask(PermMask.Val))
3087 return Op;
3088 if (X86::isPSHUFDMask(PermMask.Val) ||
3089 X86::isPSHUFHWMask(PermMask.Val) ||
3090 X86::isPSHUFLWMask(PermMask.Val)) {
3091 if (V2.getOpcode() != ISD::UNDEF)
3092 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3093 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3094 return Op;
3095 }
3096 }
3097
3098 if (NumElems == 4) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003099 MVT::ValueType MaskVT = PermMask.getValueType();
3100 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Evan Cheng3cd43622006-04-28 07:03:38 +00003101 std::vector<std::pair<int, int> > Locs;
3102 Locs.reserve(NumElems);
3103 std::vector<SDOperand> Mask1(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3104 std::vector<SDOperand> Mask2(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3105 unsigned NumHi = 0;
3106 unsigned NumLo = 0;
3107 // If no more than two elements come from either vector. This can be
3108 // implemented with two shuffles. First shuffle gather the elements.
3109 // The second shuffle, which takes the first shuffle as both of its
3110 // vector operands, put the elements into the right order.
3111 for (unsigned i = 0; i != NumElems; ++i) {
3112 SDOperand Elt = PermMask.getOperand(i);
3113 if (Elt.getOpcode() == ISD::UNDEF) {
3114 Locs[i] = std::make_pair(-1, -1);
3115 } else {
3116 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
3117 if (Val < NumElems) {
3118 Locs[i] = std::make_pair(0, NumLo);
3119 Mask1[NumLo] = Elt;
3120 NumLo++;
3121 } else {
3122 Locs[i] = std::make_pair(1, NumHi);
3123 if (2+NumHi < NumElems)
3124 Mask1[2+NumHi] = Elt;
3125 NumHi++;
3126 }
3127 }
3128 }
3129 if (NumLo <= 2 && NumHi <= 2) {
3130 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003131 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3132 &Mask1[0], Mask1.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003133 for (unsigned i = 0; i != NumElems; ++i) {
3134 if (Locs[i].first == -1)
3135 continue;
3136 else {
3137 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
3138 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
3139 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3140 }
3141 }
3142
3143 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
Chris Lattnered728e82006-08-11 17:38:39 +00003144 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3145 &Mask2[0], Mask2.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003146 }
3147
3148 // Break it into (shuffle shuffle_hi, shuffle_lo).
3149 Locs.clear();
Evan Chenga9467aa2006-04-25 20:13:52 +00003150 std::vector<SDOperand> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3151 std::vector<SDOperand> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3152 std::vector<SDOperand> *MaskPtr = &LoMask;
3153 unsigned MaskIdx = 0;
3154 unsigned LoIdx = 0;
3155 unsigned HiIdx = NumElems/2;
3156 for (unsigned i = 0; i != NumElems; ++i) {
3157 if (i == NumElems/2) {
3158 MaskPtr = &HiMask;
3159 MaskIdx = 1;
3160 LoIdx = 0;
3161 HiIdx = NumElems/2;
3162 }
3163 SDOperand Elt = PermMask.getOperand(i);
3164 if (Elt.getOpcode() == ISD::UNDEF) {
3165 Locs[i] = std::make_pair(-1, -1);
3166 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
3167 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3168 (*MaskPtr)[LoIdx] = Elt;
3169 LoIdx++;
3170 } else {
3171 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3172 (*MaskPtr)[HiIdx] = Elt;
3173 HiIdx++;
3174 }
3175 }
3176
Chris Lattner3d826992006-05-16 06:45:34 +00003177 SDOperand LoShuffle =
3178 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003179 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3180 &LoMask[0], LoMask.size()));
Chris Lattner3d826992006-05-16 06:45:34 +00003181 SDOperand HiShuffle =
3182 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003183 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3184 &HiMask[0], HiMask.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003185 std::vector<SDOperand> MaskOps;
3186 for (unsigned i = 0; i != NumElems; ++i) {
3187 if (Locs[i].first == -1) {
3188 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3189 } else {
3190 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
3191 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3192 }
3193 }
3194 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
Chris Lattnered728e82006-08-11 17:38:39 +00003195 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3196 &MaskOps[0], MaskOps.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003197 }
3198
3199 return SDOperand();
3200}
3201
3202SDOperand
3203X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
3204 if (!isa<ConstantSDNode>(Op.getOperand(1)))
3205 return SDOperand();
3206
3207 MVT::ValueType VT = Op.getValueType();
3208 // TODO: handle v16i8.
3209 if (MVT::getSizeInBits(VT) == 16) {
3210 // Transform it so it match pextrw which produces a 32-bit result.
3211 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
3212 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
3213 Op.getOperand(0), Op.getOperand(1));
3214 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
3215 DAG.getValueType(VT));
3216 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
3217 } else if (MVT::getSizeInBits(VT) == 32) {
3218 SDOperand Vec = Op.getOperand(0);
3219 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3220 if (Idx == 0)
3221 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003222 // SHUFPS the element to the lowest double word, then movss.
3223 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Evan Chenga9467aa2006-04-25 20:13:52 +00003224 std::vector<SDOperand> IdxVec;
3225 IdxVec.push_back(DAG.getConstant(Idx, MVT::getVectorBaseType(MaskVT)));
3226 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3227 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3228 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003229 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3230 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003231 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
3232 Vec, Vec, Mask);
3233 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003234 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003235 } else if (MVT::getSizeInBits(VT) == 64) {
3236 SDOperand Vec = Op.getOperand(0);
3237 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3238 if (Idx == 0)
3239 return Op;
3240
3241 // UNPCKHPD the element to the lowest double word, then movsd.
3242 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
3243 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
3244 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
3245 std::vector<SDOperand> IdxVec;
3246 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorBaseType(MaskVT)));
3247 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003248 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3249 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003250 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
3251 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
3252 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003253 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003254 }
3255
3256 return SDOperand();
3257}
3258
3259SDOperand
3260X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003261 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
Evan Chenga9467aa2006-04-25 20:13:52 +00003262 // as its second argument.
3263 MVT::ValueType VT = Op.getValueType();
3264 MVT::ValueType BaseVT = MVT::getVectorBaseType(VT);
3265 SDOperand N0 = Op.getOperand(0);
3266 SDOperand N1 = Op.getOperand(1);
3267 SDOperand N2 = Op.getOperand(2);
3268 if (MVT::getSizeInBits(BaseVT) == 16) {
3269 if (N1.getValueType() != MVT::i32)
3270 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
3271 if (N2.getValueType() != MVT::i32)
3272 N2 = DAG.getConstant(cast<ConstantSDNode>(N2)->getValue(), MVT::i32);
3273 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
3274 } else if (MVT::getSizeInBits(BaseVT) == 32) {
3275 unsigned Idx = cast<ConstantSDNode>(N2)->getValue();
3276 if (Idx == 0) {
3277 // Use a movss.
3278 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, N1);
3279 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
3280 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
3281 std::vector<SDOperand> MaskVec;
3282 MaskVec.push_back(DAG.getConstant(4, BaseVT));
3283 for (unsigned i = 1; i <= 3; ++i)
3284 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3285 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, N0, N1,
Chris Lattnered728e82006-08-11 17:38:39 +00003286 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3287 &MaskVec[0], MaskVec.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003288 } else {
3289 // Use two pinsrw instructions to insert a 32 bit value.
3290 Idx <<= 1;
3291 if (MVT::isFloatingPoint(N1.getValueType())) {
3292 if (N1.getOpcode() == ISD::LOAD) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003293 // Just load directly from f32mem to GR32.
Evan Chenga9467aa2006-04-25 20:13:52 +00003294 N1 = DAG.getLoad(MVT::i32, N1.getOperand(0), N1.getOperand(1),
3295 N1.getOperand(2));
3296 } else {
3297 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4f32, N1);
3298 N1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, N1);
3299 N1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003300 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003301 }
3302 }
3303 N0 = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, N0);
3304 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003305 DAG.getConstant(Idx, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003306 N1 = DAG.getNode(ISD::SRL, MVT::i32, N1, DAG.getConstant(16, MVT::i8));
3307 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003308 DAG.getConstant(Idx+1, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003309 return DAG.getNode(ISD::BIT_CONVERT, VT, N0);
3310 }
3311 }
3312
3313 return SDOperand();
3314}
3315
3316SDOperand
3317X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
3318 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
3319 return DAG.getNode(X86ISD::S2VEC, Op.getValueType(), AnyExt);
3320}
3321
3322// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
3323// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
3324// one of the above mentioned nodes. It has to be wrapped because otherwise
3325// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
3326// be used to form addressing mode. These wrapped nodes will be selected
3327// into MOV32ri.
3328SDOperand
3329X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
3330 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
3331 SDOperand Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(),
3332 DAG.getTargetConstantPool(CP->get(), getPointerTy(),
3333 CP->getAlignment()));
3334 if (Subtarget->isTargetDarwin()) {
3335 // With PIC, the address is actually $g + Offset.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003336 if (!Subtarget->is64Bit() &&
3337 getTargetMachine().getRelocationModel() == Reloc::PIC_)
Evan Chenga9467aa2006-04-25 20:13:52 +00003338 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3339 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()), Result);
3340 }
3341
3342 return Result;
3343}
3344
3345SDOperand
3346X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
3347 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
3348 SDOperand Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(),
Chris Lattner3d826992006-05-16 06:45:34 +00003349 DAG.getTargetGlobalAddress(GV,
3350 getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003351 if (Subtarget->isTargetDarwin()) {
3352 // With PIC, the address is actually $g + Offset.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003353 if (!Subtarget->is64Bit() &&
3354 getTargetMachine().getRelocationModel() == Reloc::PIC_)
Evan Chenga9467aa2006-04-25 20:13:52 +00003355 Result = DAG.getNode(ISD::ADD, getPointerTy(),
Chris Lattner3d826992006-05-16 06:45:34 +00003356 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3357 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003358
3359 // For Darwin, external and weak symbols are indirect, so we want to load
3360 // the value at address GV, not the value of GV itself. This means that
3361 // the GlobalAddress must be in the base or index register of the address,
3362 // not the GV offset field.
3363 if (getTargetMachine().getRelocationModel() != Reloc::Static &&
3364 DarwinGVRequiresExtraLoad(GV))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003365 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(),
Evan Chenga9467aa2006-04-25 20:13:52 +00003366 Result, DAG.getSrcValue(NULL));
3367 }
3368
3369 return Result;
3370}
3371
3372SDOperand
3373X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
3374 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
3375 SDOperand Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(),
Chris Lattner3d826992006-05-16 06:45:34 +00003376 DAG.getTargetExternalSymbol(Sym,
3377 getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003378 if (Subtarget->isTargetDarwin()) {
3379 // With PIC, the address is actually $g + Offset.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003380 if (!Subtarget->is64Bit() &&
3381 getTargetMachine().getRelocationModel() == Reloc::PIC_)
Evan Chenga9467aa2006-04-25 20:13:52 +00003382 Result = DAG.getNode(ISD::ADD, getPointerTy(),
Chris Lattner3d826992006-05-16 06:45:34 +00003383 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3384 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003385 }
3386
3387 return Result;
3388}
3389
3390SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9c249c32006-01-09 18:33:28 +00003391 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
3392 "Not an i64 shift!");
3393 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
3394 SDOperand ShOpLo = Op.getOperand(0);
3395 SDOperand ShOpHi = Op.getOperand(1);
3396 SDOperand ShAmt = Op.getOperand(2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003397 SDOperand Tmp1 = isSRA ?
3398 DAG.getNode(ISD::SRA, MVT::i32, ShOpHi, DAG.getConstant(31, MVT::i8)) :
3399 DAG.getConstant(0, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003400
3401 SDOperand Tmp2, Tmp3;
3402 if (Op.getOpcode() == ISD::SHL_PARTS) {
3403 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
3404 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
3405 } else {
3406 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
Evan Cheng267ba592006-01-19 01:46:14 +00003407 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, MVT::i32, ShOpHi, ShAmt);
Evan Cheng9c249c32006-01-09 18:33:28 +00003408 }
3409
Evan Cheng4259a0f2006-09-11 02:19:56 +00003410 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3411 SDOperand AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
3412 DAG.getConstant(32, MVT::i8));
3413 SDOperand COps[]={DAG.getEntryNode(), AndNode, DAG.getConstant(0, MVT::i8)};
3414 SDOperand InFlag = DAG.getNode(X86ISD::CMP, VTs, 2, COps, 3).getValue(1);
Evan Cheng9c249c32006-01-09 18:33:28 +00003415
3416 SDOperand Hi, Lo;
Evan Cheng77fa9192006-01-09 20:49:21 +00003417 SDOperand CC = DAG.getConstant(X86ISD::COND_NE, MVT::i8);
Evan Cheng9c249c32006-01-09 18:33:28 +00003418
Evan Cheng4259a0f2006-09-11 02:19:56 +00003419 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::Flag);
3420 SmallVector<SDOperand, 4> Ops;
Evan Cheng9c249c32006-01-09 18:33:28 +00003421 if (Op.getOpcode() == ISD::SHL_PARTS) {
3422 Ops.push_back(Tmp2);
3423 Ops.push_back(Tmp3);
3424 Ops.push_back(CC);
3425 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003426 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003427 InFlag = Hi.getValue(1);
3428
3429 Ops.clear();
3430 Ops.push_back(Tmp3);
3431 Ops.push_back(Tmp1);
3432 Ops.push_back(CC);
3433 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003434 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003435 } else {
3436 Ops.push_back(Tmp2);
3437 Ops.push_back(Tmp3);
3438 Ops.push_back(CC);
Evan Cheng12181af2006-01-09 22:29:54 +00003439 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003440 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003441 InFlag = Lo.getValue(1);
3442
3443 Ops.clear();
3444 Ops.push_back(Tmp3);
3445 Ops.push_back(Tmp1);
3446 Ops.push_back(CC);
3447 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003448 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003449 }
3450
Evan Cheng4259a0f2006-09-11 02:19:56 +00003451 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003452 Ops.clear();
3453 Ops.push_back(Lo);
3454 Ops.push_back(Hi);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003455 return DAG.getNode(ISD::MERGE_VALUES, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003456}
Evan Cheng6305e502006-01-12 22:54:21 +00003457
Evan Chenga9467aa2006-04-25 20:13:52 +00003458SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
3459 assert(Op.getOperand(0).getValueType() <= MVT::i64 &&
3460 Op.getOperand(0).getValueType() >= MVT::i16 &&
3461 "Unknown SINT_TO_FP to lower!");
3462
3463 SDOperand Result;
3464 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
3465 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
3466 MachineFunction &MF = DAG.getMachineFunction();
3467 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
3468 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3469 SDOperand Chain = DAG.getNode(ISD::STORE, MVT::Other,
3470 DAG.getEntryNode(), Op.getOperand(0),
3471 StackSlot, DAG.getSrcValue(NULL));
3472
3473 // Build the FILD
3474 std::vector<MVT::ValueType> Tys;
3475 Tys.push_back(MVT::f64);
3476 Tys.push_back(MVT::Other);
3477 if (X86ScalarSSE) Tys.push_back(MVT::Flag);
3478 std::vector<SDOperand> Ops;
3479 Ops.push_back(Chain);
3480 Ops.push_back(StackSlot);
3481 Ops.push_back(DAG.getValueType(SrcVT));
3482 Result = DAG.getNode(X86ScalarSSE ? X86ISD::FILD_FLAG :X86ISD::FILD,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003483 Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003484
3485 if (X86ScalarSSE) {
3486 Chain = Result.getValue(1);
3487 SDOperand InFlag = Result.getValue(2);
3488
3489 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
3490 // shouldn't be necessary except that RFP cannot be live across
3491 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattner76ac0682005-11-15 00:40:23 +00003492 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenga9467aa2006-04-25 20:13:52 +00003493 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Chris Lattner76ac0682005-11-15 00:40:23 +00003494 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Cheng6305e502006-01-12 22:54:21 +00003495 std::vector<MVT::ValueType> Tys;
Evan Cheng5b97fcf2006-01-30 08:02:57 +00003496 Tys.push_back(MVT::Other);
Chris Lattner76ac0682005-11-15 00:40:23 +00003497 std::vector<SDOperand> Ops;
Evan Cheng6305e502006-01-12 22:54:21 +00003498 Ops.push_back(Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003499 Ops.push_back(Result);
Chris Lattner76ac0682005-11-15 00:40:23 +00003500 Ops.push_back(StackSlot);
Evan Chenga9467aa2006-04-25 20:13:52 +00003501 Ops.push_back(DAG.getValueType(Op.getValueType()));
3502 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003503 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003504 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot,
3505 DAG.getSrcValue(NULL));
Chris Lattner76ac0682005-11-15 00:40:23 +00003506 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003507
Evan Chenga9467aa2006-04-25 20:13:52 +00003508 return Result;
3509}
3510
3511SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
3512 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
3513 "Unknown FP_TO_SINT to lower!");
3514 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
3515 // stack slot.
3516 MachineFunction &MF = DAG.getMachineFunction();
3517 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
3518 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3519 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3520
3521 unsigned Opc;
3522 switch (Op.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00003523 default: assert(0 && "Invalid FP_TO_SINT to lower!");
3524 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
3525 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
3526 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Chenga9467aa2006-04-25 20:13:52 +00003527 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003528
Evan Chenga9467aa2006-04-25 20:13:52 +00003529 SDOperand Chain = DAG.getEntryNode();
3530 SDOperand Value = Op.getOperand(0);
3531 if (X86ScalarSSE) {
3532 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
3533 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Value, StackSlot,
3534 DAG.getSrcValue(0));
3535 std::vector<MVT::ValueType> Tys;
3536 Tys.push_back(MVT::f64);
3537 Tys.push_back(MVT::Other);
Chris Lattner76ac0682005-11-15 00:40:23 +00003538 std::vector<SDOperand> Ops;
Evan Cheng5b97fcf2006-01-30 08:02:57 +00003539 Ops.push_back(Chain);
Chris Lattner76ac0682005-11-15 00:40:23 +00003540 Ops.push_back(StackSlot);
Evan Chenga9467aa2006-04-25 20:13:52 +00003541 Ops.push_back(DAG.getValueType(Op.getOperand(0).getValueType()));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003542 Value = DAG.getNode(X86ISD::FLD, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003543 Chain = Value.getValue(1);
3544 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3545 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3546 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003547
Evan Chenga9467aa2006-04-25 20:13:52 +00003548 // Build the FP_TO_INT*_IN_MEM
3549 std::vector<SDOperand> Ops;
3550 Ops.push_back(Chain);
3551 Ops.push_back(Value);
3552 Ops.push_back(StackSlot);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003553 SDOperand FIST = DAG.getNode(Opc, MVT::Other, &Ops[0], Ops.size());
Evan Cheng172fce72006-01-06 00:43:03 +00003554
Evan Chenga9467aa2006-04-25 20:13:52 +00003555 // Load the result.
3556 return DAG.getLoad(Op.getValueType(), FIST, StackSlot,
3557 DAG.getSrcValue(NULL));
3558}
3559
3560SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
3561 MVT::ValueType VT = Op.getValueType();
3562 const Type *OpNTy = MVT::getTypeForValueType(VT);
3563 std::vector<Constant*> CV;
3564 if (VT == MVT::f64) {
3565 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(~(1ULL << 63))));
3566 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3567 } else {
3568 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(~(1U << 31))));
3569 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3570 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3571 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3572 }
3573 Constant *CS = ConstantStruct::get(CV);
3574 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003575 std::vector<MVT::ValueType> Tys;
3576 Tys.push_back(VT);
3577 Tys.push_back(MVT::Other);
3578 SmallVector<SDOperand, 3> Ops;
3579 Ops.push_back(DAG.getEntryNode());
3580 Ops.push_back(CPIdx);
3581 Ops.push_back(DAG.getSrcValue(NULL));
3582 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003583 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
3584}
3585
3586SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
3587 MVT::ValueType VT = Op.getValueType();
3588 const Type *OpNTy = MVT::getTypeForValueType(VT);
3589 std::vector<Constant*> CV;
3590 if (VT == MVT::f64) {
3591 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(1ULL << 63)));
3592 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3593 } else {
3594 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(1U << 31)));
3595 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3596 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3597 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3598 }
3599 Constant *CS = ConstantStruct::get(CV);
3600 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003601 std::vector<MVT::ValueType> Tys;
3602 Tys.push_back(VT);
3603 Tys.push_back(MVT::Other);
3604 SmallVector<SDOperand, 3> Ops;
3605 Ops.push_back(DAG.getEntryNode());
3606 Ops.push_back(CPIdx);
3607 Ops.push_back(DAG.getSrcValue(NULL));
3608 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003609 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
3610}
3611
Evan Cheng4259a0f2006-09-11 02:19:56 +00003612SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG,
3613 SDOperand Chain) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003614 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
3615 SDOperand Cond;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003616 SDOperand Op0 = Op.getOperand(0);
3617 SDOperand Op1 = Op.getOperand(1);
Evan Chenga9467aa2006-04-25 20:13:52 +00003618 SDOperand CC = Op.getOperand(2);
3619 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Evan Cheng4259a0f2006-09-11 02:19:56 +00003620 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003621 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
3622 bool Flip;
3623 unsigned X86CC;
Evan Chenga9467aa2006-04-25 20:13:52 +00003624
Evan Cheng4259a0f2006-09-11 02:19:56 +00003625 VTs = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
3626 if (translateX86CC(CC, isFP, X86CC, Flip)) {
3627 if (Flip) std::swap(Op0, Op1);
3628 SDOperand Ops1[] = { Chain, Op0, Op1 };
3629 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops1, 3).getValue(1);
3630 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
3631 return DAG.getNode(X86ISD::SETCC, VTs, 2, Ops2, 2);
3632 }
3633
3634 assert(isFP && "Illegal integer SetCC!");
3635
3636 SDOperand COps[] = { Chain, Op0, Op1 };
3637 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, COps, 3).getValue(1);
3638
3639 switch (SetCCOpcode) {
3640 default: assert(false && "Illegal floating point SetCC!");
3641 case ISD::SETOEQ: { // !PF & ZF
3642 SDOperand Ops1[] = { DAG.getConstant(X86ISD::COND_NP, MVT::i8), Cond };
3643 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs, 2, Ops1, 2);
3644 SDOperand Ops2[] = { DAG.getConstant(X86ISD::COND_E, MVT::i8),
3645 Tmp1.getValue(1) };
3646 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs, 2, Ops2, 2);
3647 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
3648 }
3649 case ISD::SETUNE: { // PF | !ZF
3650 SDOperand Ops1[] = { DAG.getConstant(X86ISD::COND_P, MVT::i8), Cond };
3651 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs, 2, Ops1, 2);
3652 SDOperand Ops2[] = { DAG.getConstant(X86ISD::COND_NE, MVT::i8),
3653 Tmp1.getValue(1) };
3654 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs, 2, Ops2, 2);
3655 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
3656 }
Evan Chengc1583db2005-12-21 20:21:51 +00003657 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003658}
Evan Cheng45df7f82006-01-30 23:41:35 +00003659
Evan Chenga9467aa2006-04-25 20:13:52 +00003660SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003661 bool addTest = true;
3662 SDOperand Chain = DAG.getEntryNode();
3663 SDOperand Cond = Op.getOperand(0);
3664 SDOperand CC;
3665 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Evan Cheng944d1e92006-01-26 02:13:10 +00003666
Evan Cheng4259a0f2006-09-11 02:19:56 +00003667 if (Cond.getOpcode() == ISD::SETCC)
3668 Cond = LowerSETCC(Cond, DAG, Chain);
3669
3670 if (Cond.getOpcode() == X86ISD::SETCC) {
3671 CC = Cond.getOperand(0);
3672
Evan Chenga9467aa2006-04-25 20:13:52 +00003673 // If condition flag is set by a X86ISD::CMP, then make a copy of it
Evan Cheng4259a0f2006-09-11 02:19:56 +00003674 // (since flag operand cannot be shared). Use it as the condition setting
3675 // operand in place of the X86ISD::SETCC.
3676 // If the X86ISD::SETCC has more than one use, then perhaps it's better
Evan Chenga9467aa2006-04-25 20:13:52 +00003677 // to use a test instead of duplicating the X86ISD::CMP (for register
Evan Cheng4259a0f2006-09-11 02:19:56 +00003678 // pressure reason)?
3679 SDOperand Cmp = Cond.getOperand(1);
3680 unsigned Opc = Cmp.getOpcode();
3681 bool IllegalFPCMov = !X86ScalarSSE &&
3682 MVT::isFloatingPoint(Op.getValueType()) &&
3683 !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
3684 if ((Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) &&
3685 !IllegalFPCMov) {
3686 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3687 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3688 addTest = false;
3689 }
3690 }
Evan Cheng73a1ad92006-01-10 20:26:56 +00003691
Evan Chenga9467aa2006-04-25 20:13:52 +00003692 if (addTest) {
3693 CC = DAG.getConstant(X86ISD::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003694 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3695 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng225a4d02005-12-17 01:21:05 +00003696 }
Evan Cheng45df7f82006-01-30 23:41:35 +00003697
Evan Cheng4259a0f2006-09-11 02:19:56 +00003698 VTs = DAG.getNodeValueTypes(Op.getValueType(), MVT::Flag);
3699 SmallVector<SDOperand, 4> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003700 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
3701 // condition is true.
3702 Ops.push_back(Op.getOperand(2));
3703 Ops.push_back(Op.getOperand(1));
3704 Ops.push_back(CC);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003705 Ops.push_back(Cond.getValue(1));
3706 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003707}
Evan Cheng944d1e92006-01-26 02:13:10 +00003708
Evan Chenga9467aa2006-04-25 20:13:52 +00003709SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003710 bool addTest = true;
3711 SDOperand Chain = Op.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003712 SDOperand Cond = Op.getOperand(1);
3713 SDOperand Dest = Op.getOperand(2);
3714 SDOperand CC;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003715 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3716
Evan Chenga9467aa2006-04-25 20:13:52 +00003717 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng4259a0f2006-09-11 02:19:56 +00003718 Cond = LowerSETCC(Cond, DAG, Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003719
3720 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003721 CC = Cond.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003722
Evan Cheng4259a0f2006-09-11 02:19:56 +00003723 // If condition flag is set by a X86ISD::CMP, then make a copy of it
3724 // (since flag operand cannot be shared). Use it as the condition setting
3725 // operand in place of the X86ISD::SETCC.
3726 // If the X86ISD::SETCC has more than one use, then perhaps it's better
3727 // to use a test instead of duplicating the X86ISD::CMP (for register
3728 // pressure reason)?
3729 SDOperand Cmp = Cond.getOperand(1);
3730 unsigned Opc = Cmp.getOpcode();
3731 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) {
3732 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3733 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3734 addTest = false;
3735 }
3736 }
Evan Chengfb22e862006-01-13 01:03:02 +00003737
Evan Chenga9467aa2006-04-25 20:13:52 +00003738 if (addTest) {
3739 CC = DAG.getConstant(X86ISD::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003740 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3741 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng6fc31042005-12-19 23:12:38 +00003742 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003743 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003744 Cond, Op.getOperand(2), CC, Cond.getValue(1));
Evan Chenga9467aa2006-04-25 20:13:52 +00003745}
Evan Chengae986f12006-01-11 22:15:48 +00003746
Evan Chenga9467aa2006-04-25 20:13:52 +00003747SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
3748 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
3749 SDOperand Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(),
3750 DAG.getTargetJumpTable(JT->getIndex(),
3751 getPointerTy()));
3752 if (Subtarget->isTargetDarwin()) {
3753 // With PIC, the address is actually $g + Offset.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003754 if (!Subtarget->is64Bit() &&
3755 getTargetMachine().getRelocationModel() == Reloc::PIC_)
Evan Chenga9467aa2006-04-25 20:13:52 +00003756 Result = DAG.getNode(ISD::ADD, getPointerTy(),
Chris Lattner3d826992006-05-16 06:45:34 +00003757 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3758 Result);
Evan Chengae986f12006-01-11 22:15:48 +00003759 }
Evan Cheng99470012006-02-25 09:55:19 +00003760
Evan Chenga9467aa2006-04-25 20:13:52 +00003761 return Result;
3762}
Evan Cheng5588de92006-02-18 00:15:05 +00003763
Evan Cheng2a330942006-05-25 00:59:30 +00003764SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
3765 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003766 if (Subtarget->is64Bit())
3767 return LowerX86_64CCCCallTo(Op, DAG);
3768 else if (CallingConv == CallingConv::Fast && EnableFastCC)
Evan Cheng2a330942006-05-25 00:59:30 +00003769 return LowerFastCCCallTo(Op, DAG);
3770 else
3771 return LowerCCCCallTo(Op, DAG);
3772}
3773
Evan Chenga9467aa2006-04-25 20:13:52 +00003774SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
3775 SDOperand Copy;
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003776
Evan Chenga9467aa2006-04-25 20:13:52 +00003777 switch(Op.getNumOperands()) {
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003778 default:
3779 assert(0 && "Do not know how to return this many arguments!");
3780 abort();
Chris Lattnerc070c622006-04-17 20:32:50 +00003781 case 1: // ret void.
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003782 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Op.getOperand(0),
Evan Chenga9467aa2006-04-25 20:13:52 +00003783 DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Evan Chenga3add0f2006-05-26 23:10:12 +00003784 case 3: {
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003785 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
Chris Lattnerc070c622006-04-17 20:32:50 +00003786
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003787 if (MVT::isVector(ArgVT) ||
3788 (Subtarget->is64Bit() && MVT::isFloatingPoint(ArgVT))) {
Chris Lattnerc070c622006-04-17 20:32:50 +00003789 // Integer or FP vector result -> XMM0.
3790 if (DAG.getMachineFunction().liveout_empty())
3791 DAG.getMachineFunction().addLiveOut(X86::XMM0);
3792 Copy = DAG.getCopyToReg(Op.getOperand(0), X86::XMM0, Op.getOperand(1),
3793 SDOperand());
3794 } else if (MVT::isInteger(ArgVT)) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003795 // Integer result -> EAX / RAX.
3796 // The C calling convention guarantees the return value has been
3797 // promoted to at least MVT::i32. The X86-64 ABI doesn't require the
3798 // value to be promoted MVT::i64. So we don't have to extend it to
3799 // 64-bit. Return the value in EAX, but mark RAX as liveout.
3800 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Chris Lattnerc070c622006-04-17 20:32:50 +00003801 if (DAG.getMachineFunction().liveout_empty())
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003802 DAG.getMachineFunction().addLiveOut(Reg);
Chris Lattnerc070c622006-04-17 20:32:50 +00003803
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003804 Reg = (ArgVT == MVT::i64) ? X86::RAX : X86::EAX;
3805 Copy = DAG.getCopyToReg(Op.getOperand(0), Reg, Op.getOperand(1),
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003806 SDOperand());
Chris Lattnerc070c622006-04-17 20:32:50 +00003807 } else if (!X86ScalarSSE) {
3808 // FP return with fp-stack value.
3809 if (DAG.getMachineFunction().liveout_empty())
3810 DAG.getMachineFunction().addLiveOut(X86::ST0);
3811
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003812 std::vector<MVT::ValueType> Tys;
3813 Tys.push_back(MVT::Other);
3814 Tys.push_back(MVT::Flag);
3815 std::vector<SDOperand> Ops;
3816 Ops.push_back(Op.getOperand(0));
3817 Ops.push_back(Op.getOperand(1));
Evan Cheng5c68bba2006-08-11 07:35:45 +00003818 Copy = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, &Ops[0], Ops.size());
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003819 } else {
Chris Lattnerc070c622006-04-17 20:32:50 +00003820 // FP return with ScalarSSE (return on fp-stack).
3821 if (DAG.getMachineFunction().liveout_empty())
3822 DAG.getMachineFunction().addLiveOut(X86::ST0);
3823
Evan Chenge1ce4d72006-02-01 00:20:21 +00003824 SDOperand MemLoc;
3825 SDOperand Chain = Op.getOperand(0);
Evan Cheng5659ca82006-01-31 23:19:54 +00003826 SDOperand Value = Op.getOperand(1);
3827
Evan Chenga24617f2006-02-01 01:19:32 +00003828 if (Value.getOpcode() == ISD::LOAD &&
3829 (Chain == Value.getValue(1) || Chain == Value.getOperand(0))) {
Evan Cheng5659ca82006-01-31 23:19:54 +00003830 Chain = Value.getOperand(0);
3831 MemLoc = Value.getOperand(1);
3832 } else {
3833 // Spill the value to memory and reload it into top of stack.
3834 unsigned Size = MVT::getSizeInBits(ArgVT)/8;
3835 MachineFunction &MF = DAG.getMachineFunction();
3836 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
3837 MemLoc = DAG.getFrameIndex(SSFI, getPointerTy());
3838 Chain = DAG.getNode(ISD::STORE, MVT::Other, Op.getOperand(0),
3839 Value, MemLoc, DAG.getSrcValue(0));
3840 }
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003841 std::vector<MVT::ValueType> Tys;
3842 Tys.push_back(MVT::f64);
3843 Tys.push_back(MVT::Other);
3844 std::vector<SDOperand> Ops;
3845 Ops.push_back(Chain);
Evan Cheng5659ca82006-01-31 23:19:54 +00003846 Ops.push_back(MemLoc);
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003847 Ops.push_back(DAG.getValueType(ArgVT));
Evan Cheng5c68bba2006-08-11 07:35:45 +00003848 Copy = DAG.getNode(X86ISD::FLD, Tys, &Ops[0], Ops.size());
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003849 Tys.clear();
3850 Tys.push_back(MVT::Other);
3851 Tys.push_back(MVT::Flag);
3852 Ops.clear();
3853 Ops.push_back(Copy.getValue(1));
3854 Ops.push_back(Copy);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003855 Copy = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, &Ops[0], Ops.size());
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003856 }
3857 break;
3858 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003859 case 5: {
3860 unsigned Reg1 = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
3861 unsigned Reg2 = Subtarget->is64Bit() ? X86::RDX : X86::EDX;
Chris Lattnerc070c622006-04-17 20:32:50 +00003862 if (DAG.getMachineFunction().liveout_empty()) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003863 DAG.getMachineFunction().addLiveOut(Reg1);
3864 DAG.getMachineFunction().addLiveOut(Reg2);
Chris Lattnerc070c622006-04-17 20:32:50 +00003865 }
3866
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003867 Copy = DAG.getCopyToReg(Op.getOperand(0), Reg2, Op.getOperand(3),
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003868 SDOperand());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003869 Copy = DAG.getCopyToReg(Copy, Reg1, Op.getOperand(1), Copy.getValue(1));
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003870 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003871 }
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003872 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003873 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003874 Copy, DAG.getConstant(getBytesToPopOnReturn(), MVT::i16),
Evan Chenga9467aa2006-04-25 20:13:52 +00003875 Copy.getValue(1));
3876}
3877
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003878SDOperand
3879X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Evan Chengdc614c12006-06-06 23:30:24 +00003880 MachineFunction &MF = DAG.getMachineFunction();
3881 const Function* Fn = MF.getFunction();
3882 if (Fn->hasExternalLinkage() &&
Evan Cheng0e14a562006-06-09 06:24:42 +00003883 Subtarget->TargetType == X86Subtarget::isCygwin &&
3884 Fn->getName() == "main")
Evan Chengdc614c12006-06-06 23:30:24 +00003885 MF.getInfo<X86FunctionInfo>()->setForceFramePointer(true);
3886
Evan Cheng17e734f2006-05-23 21:06:34 +00003887 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003888 if (Subtarget->is64Bit())
3889 return LowerX86_64CCCArguments(Op, DAG);
3890 else if (CC == CallingConv::Fast && EnableFastCC)
Evan Cheng17e734f2006-05-23 21:06:34 +00003891 return LowerFastCCArguments(Op, DAG);
3892 else
3893 return LowerCCCArguments(Op, DAG);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003894}
3895
Evan Chenga9467aa2006-04-25 20:13:52 +00003896SDOperand X86TargetLowering::LowerMEMSET(SDOperand Op, SelectionDAG &DAG) {
3897 SDOperand InFlag(0, 0);
3898 SDOperand Chain = Op.getOperand(0);
3899 unsigned Align =
3900 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
3901 if (Align == 0) Align = 1;
3902
3903 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
3904 // If not DWORD aligned, call memset if size is less than the threshold.
3905 // It knows how to align to the right boundary first.
3906 if ((Align & 3) != 0 ||
3907 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
3908 MVT::ValueType IntPtr = getPointerTy();
Owen Anderson20a631f2006-05-03 01:29:57 +00003909 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Evan Chenga9467aa2006-04-25 20:13:52 +00003910 std::vector<std::pair<SDOperand, const Type*> > Args;
3911 Args.push_back(std::make_pair(Op.getOperand(1), IntPtrTy));
3912 // Extend the ubyte argument to be an int value for the call.
3913 SDOperand Val = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
3914 Args.push_back(std::make_pair(Val, IntPtrTy));
3915 Args.push_back(std::make_pair(Op.getOperand(3), IntPtrTy));
3916 std::pair<SDOperand,SDOperand> CallResult =
3917 LowerCallTo(Chain, Type::VoidTy, false, CallingConv::C, false,
3918 DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
3919 return CallResult.second;
Evan Chengd5e905d2006-03-21 23:01:21 +00003920 }
Evan Chengd097e672006-03-22 02:53:00 +00003921
Evan Chenga9467aa2006-04-25 20:13:52 +00003922 MVT::ValueType AVT;
3923 SDOperand Count;
3924 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
3925 unsigned BytesLeft = 0;
3926 bool TwoRepStos = false;
3927 if (ValC) {
3928 unsigned ValReg;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003929 uint64_t Val = ValC->getValue() & 255;
Evan Chengc995b452006-04-06 23:23:56 +00003930
Evan Chenga9467aa2006-04-25 20:13:52 +00003931 // If the value is a constant, then we can potentially use larger sets.
3932 switch (Align & 3) {
3933 case 2: // WORD aligned
3934 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00003935 ValReg = X86::AX;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003936 Val = (Val << 8) | Val;
Evan Chenga9467aa2006-04-25 20:13:52 +00003937 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003938 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00003939 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003940 ValReg = X86::EAX;
Evan Chenga9467aa2006-04-25 20:13:52 +00003941 Val = (Val << 8) | Val;
3942 Val = (Val << 16) | Val;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003943 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) { // QWORD aligned
3944 AVT = MVT::i64;
3945 ValReg = X86::RAX;
3946 Val = (Val << 32) | Val;
3947 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003948 break;
3949 default: // Byte aligned
3950 AVT = MVT::i8;
Evan Chenga9467aa2006-04-25 20:13:52 +00003951 ValReg = X86::AL;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003952 Count = Op.getOperand(3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003953 break;
Evan Chenga3caaee2006-04-19 22:48:17 +00003954 }
3955
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003956 if (AVT > MVT::i8) {
3957 if (I) {
3958 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
3959 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
3960 BytesLeft = I->getValue() % UBytes;
3961 } else {
3962 assert(AVT >= MVT::i32 &&
3963 "Do not use rep;stos if not at least DWORD aligned");
3964 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
3965 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
3966 TwoRepStos = true;
3967 }
3968 }
3969
Evan Chenga9467aa2006-04-25 20:13:52 +00003970 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
3971 InFlag);
3972 InFlag = Chain.getValue(1);
3973 } else {
3974 AVT = MVT::i8;
3975 Count = Op.getOperand(3);
3976 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
3977 InFlag = Chain.getValue(1);
Evan Chengd097e672006-03-22 02:53:00 +00003978 }
Evan Chengb0461082006-04-24 18:01:45 +00003979
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003980 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
3981 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003982 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003983 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
3984 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003985 InFlag = Chain.getValue(1);
Evan Cheng9b9cc4f2006-03-27 07:00:16 +00003986
Evan Chenga9467aa2006-04-25 20:13:52 +00003987 std::vector<MVT::ValueType> Tys;
3988 Tys.push_back(MVT::Other);
3989 Tys.push_back(MVT::Flag);
3990 std::vector<SDOperand> Ops;
3991 Ops.push_back(Chain);
3992 Ops.push_back(DAG.getValueType(AVT));
3993 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003994 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chengb0461082006-04-24 18:01:45 +00003995
Evan Chenga9467aa2006-04-25 20:13:52 +00003996 if (TwoRepStos) {
3997 InFlag = Chain.getValue(1);
3998 Count = Op.getOperand(3);
3999 MVT::ValueType CVT = Count.getValueType();
4000 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004001 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4002 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4003 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004004 InFlag = Chain.getValue(1);
4005 Tys.clear();
4006 Tys.push_back(MVT::Other);
4007 Tys.push_back(MVT::Flag);
4008 Ops.clear();
4009 Ops.push_back(Chain);
4010 Ops.push_back(DAG.getValueType(MVT::i8));
4011 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004012 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004013 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004014 // Issue stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00004015 SDOperand Value;
4016 unsigned Val = ValC->getValue() & 255;
4017 unsigned Offset = I->getValue() - BytesLeft;
4018 SDOperand DstAddr = Op.getOperand(1);
4019 MVT::ValueType AddrVT = DstAddr.getValueType();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004020 if (BytesLeft >= 4) {
4021 Val = (Val << 8) | Val;
4022 Val = (Val << 16) | Val;
4023 Value = DAG.getConstant(Val, MVT::i32);
4024 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Value,
4025 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4026 DAG.getConstant(Offset, AddrVT)),
4027 DAG.getSrcValue(NULL));
4028 BytesLeft -= 4;
4029 Offset += 4;
4030 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004031 if (BytesLeft >= 2) {
4032 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
4033 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Value,
4034 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4035 DAG.getConstant(Offset, AddrVT)),
4036 DAG.getSrcValue(NULL));
4037 BytesLeft -= 2;
4038 Offset += 2;
Evan Cheng082c8782006-03-24 07:29:27 +00004039 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004040 if (BytesLeft == 1) {
4041 Value = DAG.getConstant(Val, MVT::i8);
4042 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Value,
4043 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4044 DAG.getConstant(Offset, AddrVT)),
4045 DAG.getSrcValue(NULL));
Evan Cheng14215c32006-04-21 23:03:30 +00004046 }
Evan Cheng082c8782006-03-24 07:29:27 +00004047 }
Evan Chengebf10062006-04-03 20:53:28 +00004048
Evan Chenga9467aa2006-04-25 20:13:52 +00004049 return Chain;
4050}
Evan Chengebf10062006-04-03 20:53:28 +00004051
Evan Chenga9467aa2006-04-25 20:13:52 +00004052SDOperand X86TargetLowering::LowerMEMCPY(SDOperand Op, SelectionDAG &DAG) {
4053 SDOperand Chain = Op.getOperand(0);
4054 unsigned Align =
4055 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
4056 if (Align == 0) Align = 1;
Evan Chengebf10062006-04-03 20:53:28 +00004057
Evan Chenga9467aa2006-04-25 20:13:52 +00004058 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
4059 // If not DWORD aligned, call memcpy if size is less than the threshold.
4060 // It knows how to align to the right boundary first.
4061 if ((Align & 3) != 0 ||
4062 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
4063 MVT::ValueType IntPtr = getPointerTy();
Owen Anderson20a631f2006-05-03 01:29:57 +00004064 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Evan Chenga9467aa2006-04-25 20:13:52 +00004065 std::vector<std::pair<SDOperand, const Type*> > Args;
4066 Args.push_back(std::make_pair(Op.getOperand(1), IntPtrTy));
4067 Args.push_back(std::make_pair(Op.getOperand(2), IntPtrTy));
4068 Args.push_back(std::make_pair(Op.getOperand(3), IntPtrTy));
4069 std::pair<SDOperand,SDOperand> CallResult =
4070 LowerCallTo(Chain, Type::VoidTy, false, CallingConv::C, false,
4071 DAG.getExternalSymbol("memcpy", IntPtr), Args, DAG);
4072 return CallResult.second;
Evan Chengcbffa462006-03-31 19:22:53 +00004073 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004074
4075 MVT::ValueType AVT;
4076 SDOperand Count;
4077 unsigned BytesLeft = 0;
4078 bool TwoRepMovs = false;
4079 switch (Align & 3) {
4080 case 2: // WORD aligned
4081 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00004082 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004083 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00004084 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004085 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) // QWORD aligned
4086 AVT = MVT::i64;
Evan Chenga9467aa2006-04-25 20:13:52 +00004087 break;
4088 default: // Byte aligned
4089 AVT = MVT::i8;
4090 Count = Op.getOperand(3);
4091 break;
4092 }
4093
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004094 if (AVT > MVT::i8) {
4095 if (I) {
4096 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
4097 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
4098 BytesLeft = I->getValue() % UBytes;
4099 } else {
4100 assert(AVT >= MVT::i32 &&
4101 "Do not use rep;movs if not at least DWORD aligned");
4102 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
4103 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
4104 TwoRepMovs = true;
4105 }
4106 }
4107
Evan Chenga9467aa2006-04-25 20:13:52 +00004108 SDOperand InFlag(0, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004109 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4110 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004111 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004112 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4113 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004114 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004115 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
4116 Op.getOperand(2), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004117 InFlag = Chain.getValue(1);
4118
4119 std::vector<MVT::ValueType> Tys;
4120 Tys.push_back(MVT::Other);
4121 Tys.push_back(MVT::Flag);
4122 std::vector<SDOperand> Ops;
4123 Ops.push_back(Chain);
4124 Ops.push_back(DAG.getValueType(AVT));
4125 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004126 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004127
4128 if (TwoRepMovs) {
4129 InFlag = Chain.getValue(1);
4130 Count = Op.getOperand(3);
4131 MVT::ValueType CVT = Count.getValueType();
4132 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004133 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4134 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4135 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004136 InFlag = Chain.getValue(1);
4137 Tys.clear();
4138 Tys.push_back(MVT::Other);
4139 Tys.push_back(MVT::Flag);
4140 Ops.clear();
4141 Ops.push_back(Chain);
4142 Ops.push_back(DAG.getValueType(MVT::i8));
4143 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004144 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004145 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004146 // Issue loads and stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00004147 unsigned Offset = I->getValue() - BytesLeft;
4148 SDOperand DstAddr = Op.getOperand(1);
4149 MVT::ValueType DstVT = DstAddr.getValueType();
4150 SDOperand SrcAddr = Op.getOperand(2);
4151 MVT::ValueType SrcVT = SrcAddr.getValueType();
4152 SDOperand Value;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004153 if (BytesLeft >= 4) {
4154 Value = DAG.getLoad(MVT::i32, Chain,
4155 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4156 DAG.getConstant(Offset, SrcVT)),
4157 DAG.getSrcValue(NULL));
4158 Chain = Value.getValue(1);
4159 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Value,
4160 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4161 DAG.getConstant(Offset, DstVT)),
4162 DAG.getSrcValue(NULL));
4163 BytesLeft -= 4;
4164 Offset += 4;
4165 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004166 if (BytesLeft >= 2) {
4167 Value = DAG.getLoad(MVT::i16, Chain,
4168 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4169 DAG.getConstant(Offset, SrcVT)),
4170 DAG.getSrcValue(NULL));
4171 Chain = Value.getValue(1);
4172 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Value,
4173 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4174 DAG.getConstant(Offset, DstVT)),
4175 DAG.getSrcValue(NULL));
4176 BytesLeft -= 2;
4177 Offset += 2;
Evan Chengcbffa462006-03-31 19:22:53 +00004178 }
4179
Evan Chenga9467aa2006-04-25 20:13:52 +00004180 if (BytesLeft == 1) {
4181 Value = DAG.getLoad(MVT::i8, Chain,
4182 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4183 DAG.getConstant(Offset, SrcVT)),
4184 DAG.getSrcValue(NULL));
4185 Chain = Value.getValue(1);
4186 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Value,
4187 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4188 DAG.getConstant(Offset, DstVT)),
4189 DAG.getSrcValue(NULL));
4190 }
Evan Chengcbffa462006-03-31 19:22:53 +00004191 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004192
4193 return Chain;
4194}
4195
4196SDOperand
4197X86TargetLowering::LowerREADCYCLCECOUNTER(SDOperand Op, SelectionDAG &DAG) {
4198 std::vector<MVT::ValueType> Tys;
4199 Tys.push_back(MVT::Other);
4200 Tys.push_back(MVT::Flag);
4201 std::vector<SDOperand> Ops;
4202 Ops.push_back(Op.getOperand(0));
Evan Cheng5c68bba2006-08-11 07:35:45 +00004203 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004204 Ops.clear();
4205 Ops.push_back(DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1)));
4206 Ops.push_back(DAG.getCopyFromReg(Ops[0].getValue(1), X86::EDX,
4207 MVT::i32, Ops[0].getValue(2)));
4208 Ops.push_back(Ops[1].getValue(1));
4209 Tys[0] = Tys[1] = MVT::i32;
4210 Tys.push_back(MVT::Other);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004211 return DAG.getNode(ISD::MERGE_VALUES, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004212}
4213
4214SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004215 if (!Subtarget->is64Bit()) {
4216 // vastart just stores the address of the VarArgsFrameIndex slot into the
4217 // memory location argument.
4218 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
4219 return DAG.getNode(ISD::STORE, MVT::Other, Op.getOperand(0), FR,
4220 Op.getOperand(1), Op.getOperand(2));
4221 }
4222
4223 // __va_list_tag:
4224 // gp_offset (0 - 6 * 8)
4225 // fp_offset (48 - 48 + 8 * 16)
4226 // overflow_arg_area (point to parameters coming in memory).
4227 // reg_save_area
4228 std::vector<SDOperand> MemOps;
4229 SDOperand FIN = Op.getOperand(1);
4230 // Store gp_offset
4231 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, Op.getOperand(0),
4232 DAG.getConstant(VarArgsGPOffset, MVT::i32),
4233 FIN, Op.getOperand(2));
4234 MemOps.push_back(Store);
4235
4236 // Store fp_offset
4237 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4238 DAG.getConstant(4, getPointerTy()));
4239 Store = DAG.getNode(ISD::STORE, MVT::Other, Op.getOperand(0),
4240 DAG.getConstant(VarArgsFPOffset, MVT::i32),
4241 FIN, Op.getOperand(2));
4242 MemOps.push_back(Store);
4243
4244 // Store ptr to overflow_arg_area
4245 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4246 DAG.getConstant(4, getPointerTy()));
4247 SDOperand OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
4248 Store = DAG.getNode(ISD::STORE, MVT::Other, Op.getOperand(0),
4249 OVFIN, FIN, Op.getOperand(2));
4250 MemOps.push_back(Store);
4251
4252 // Store ptr to reg_save_area.
4253 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4254 DAG.getConstant(8, getPointerTy()));
4255 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
4256 Store = DAG.getNode(ISD::STORE, MVT::Other, Op.getOperand(0),
4257 RSFIN, FIN, Op.getOperand(2));
4258 MemOps.push_back(Store);
4259 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004260}
4261
4262SDOperand
4263X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
4264 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
4265 switch (IntNo) {
4266 default: return SDOperand(); // Don't custom lower most intrinsics.
Evan Cheng78038292006-04-05 23:38:46 +00004267 // Comparison intrinsics.
Evan Chenga9467aa2006-04-25 20:13:52 +00004268 case Intrinsic::x86_sse_comieq_ss:
4269 case Intrinsic::x86_sse_comilt_ss:
4270 case Intrinsic::x86_sse_comile_ss:
4271 case Intrinsic::x86_sse_comigt_ss:
4272 case Intrinsic::x86_sse_comige_ss:
4273 case Intrinsic::x86_sse_comineq_ss:
4274 case Intrinsic::x86_sse_ucomieq_ss:
4275 case Intrinsic::x86_sse_ucomilt_ss:
4276 case Intrinsic::x86_sse_ucomile_ss:
4277 case Intrinsic::x86_sse_ucomigt_ss:
4278 case Intrinsic::x86_sse_ucomige_ss:
4279 case Intrinsic::x86_sse_ucomineq_ss:
4280 case Intrinsic::x86_sse2_comieq_sd:
4281 case Intrinsic::x86_sse2_comilt_sd:
4282 case Intrinsic::x86_sse2_comile_sd:
4283 case Intrinsic::x86_sse2_comigt_sd:
4284 case Intrinsic::x86_sse2_comige_sd:
4285 case Intrinsic::x86_sse2_comineq_sd:
4286 case Intrinsic::x86_sse2_ucomieq_sd:
4287 case Intrinsic::x86_sse2_ucomilt_sd:
4288 case Intrinsic::x86_sse2_ucomile_sd:
4289 case Intrinsic::x86_sse2_ucomigt_sd:
4290 case Intrinsic::x86_sse2_ucomige_sd:
4291 case Intrinsic::x86_sse2_ucomineq_sd: {
4292 unsigned Opc = 0;
4293 ISD::CondCode CC = ISD::SETCC_INVALID;
4294 switch (IntNo) {
4295 default: break;
4296 case Intrinsic::x86_sse_comieq_ss:
4297 case Intrinsic::x86_sse2_comieq_sd:
4298 Opc = X86ISD::COMI;
4299 CC = ISD::SETEQ;
4300 break;
Evan Cheng78038292006-04-05 23:38:46 +00004301 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004302 case Intrinsic::x86_sse2_comilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004303 Opc = X86ISD::COMI;
4304 CC = ISD::SETLT;
4305 break;
4306 case Intrinsic::x86_sse_comile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004307 case Intrinsic::x86_sse2_comile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004308 Opc = X86ISD::COMI;
4309 CC = ISD::SETLE;
4310 break;
4311 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004312 case Intrinsic::x86_sse2_comigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004313 Opc = X86ISD::COMI;
4314 CC = ISD::SETGT;
4315 break;
4316 case Intrinsic::x86_sse_comige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004317 case Intrinsic::x86_sse2_comige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004318 Opc = X86ISD::COMI;
4319 CC = ISD::SETGE;
4320 break;
4321 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004322 case Intrinsic::x86_sse2_comineq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004323 Opc = X86ISD::COMI;
4324 CC = ISD::SETNE;
4325 break;
4326 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004327 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004328 Opc = X86ISD::UCOMI;
4329 CC = ISD::SETEQ;
4330 break;
4331 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004332 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004333 Opc = X86ISD::UCOMI;
4334 CC = ISD::SETLT;
4335 break;
4336 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004337 case Intrinsic::x86_sse2_ucomile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004338 Opc = X86ISD::UCOMI;
4339 CC = ISD::SETLE;
4340 break;
4341 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004342 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004343 Opc = X86ISD::UCOMI;
4344 CC = ISD::SETGT;
4345 break;
4346 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004347 case Intrinsic::x86_sse2_ucomige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004348 Opc = X86ISD::UCOMI;
4349 CC = ISD::SETGE;
4350 break;
4351 case Intrinsic::x86_sse_ucomineq_ss:
4352 case Intrinsic::x86_sse2_ucomineq_sd:
4353 Opc = X86ISD::UCOMI;
4354 CC = ISD::SETNE;
4355 break;
Evan Cheng78038292006-04-05 23:38:46 +00004356 }
Evan Cheng4259a0f2006-09-11 02:19:56 +00004357
Evan Chenga9467aa2006-04-25 20:13:52 +00004358 bool Flip;
4359 unsigned X86CC;
4360 translateX86CC(CC, true, X86CC, Flip);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004361
4362 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
4363 SDOperand Ops1[] = { DAG.getEntryNode(), Op.getOperand(Flip?2:1),
4364 Op.getOperand(Flip?1:2) };
4365 SDOperand Cond = DAG.getNode(Opc, VTs, 2, Ops1, 3);
4366 VTs = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
4367 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
4368 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, VTs, 2, Ops2, 2);
Evan Chenga9467aa2006-04-25 20:13:52 +00004369 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Evan Cheng78038292006-04-05 23:38:46 +00004370 }
Evan Cheng5c59d492005-12-23 07:31:11 +00004371 }
Chris Lattner76ac0682005-11-15 00:40:23 +00004372}
Evan Cheng6af02632005-12-20 06:22:03 +00004373
Evan Chenga9467aa2006-04-25 20:13:52 +00004374/// LowerOperation - Provide custom lowering hooks for some operations.
4375///
4376SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
4377 switch (Op.getOpcode()) {
4378 default: assert(0 && "Should not custom lower this!");
4379 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4380 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4381 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
4382 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
4383 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
4384 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
4385 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
4386 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
4387 case ISD::SHL_PARTS:
4388 case ISD::SRA_PARTS:
4389 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
4390 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
4391 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
4392 case ISD::FABS: return LowerFABS(Op, DAG);
4393 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004394 case ISD::SETCC: return LowerSETCC(Op, DAG, DAG.getEntryNode());
Evan Chenga9467aa2006-04-25 20:13:52 +00004395 case ISD::SELECT: return LowerSELECT(Op, DAG);
4396 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
4397 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng2a330942006-05-25 00:59:30 +00004398 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004399 case ISD::RET: return LowerRET(Op, DAG);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004400 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004401 case ISD::MEMSET: return LowerMEMSET(Op, DAG);
4402 case ISD::MEMCPY: return LowerMEMCPY(Op, DAG);
4403 case ISD::READCYCLECOUNTER: return LowerREADCYCLCECOUNTER(Op, DAG);
4404 case ISD::VASTART: return LowerVASTART(Op, DAG);
4405 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4406 }
4407}
4408
Evan Cheng6af02632005-12-20 06:22:03 +00004409const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
4410 switch (Opcode) {
4411 default: return NULL;
Evan Cheng9c249c32006-01-09 18:33:28 +00004412 case X86ISD::SHLD: return "X86ISD::SHLD";
4413 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Cheng2dd217b2006-01-31 03:14:29 +00004414 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng72d5c252006-01-31 22:28:30 +00004415 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng6305e502006-01-12 22:54:21 +00004416 case X86ISD::FILD: return "X86ISD::FILD";
Evan Cheng11613a52006-02-04 02:20:30 +00004417 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng6af02632005-12-20 06:22:03 +00004418 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
4419 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
4420 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chenga74ce622005-12-21 02:39:21 +00004421 case X86ISD::FLD: return "X86ISD::FLD";
Evan Cheng45e190982006-01-05 00:27:02 +00004422 case X86ISD::FST: return "X86ISD::FST";
4423 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Chenga74ce622005-12-21 02:39:21 +00004424 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng6af02632005-12-20 06:22:03 +00004425 case X86ISD::CALL: return "X86ISD::CALL";
4426 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
4427 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
4428 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng78038292006-04-05 23:38:46 +00004429 case X86ISD::COMI: return "X86ISD::COMI";
4430 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengc1583db2005-12-21 20:21:51 +00004431 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng6af02632005-12-20 06:22:03 +00004432 case X86ISD::CMOV: return "X86ISD::CMOV";
4433 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chenga74ce622005-12-21 02:39:21 +00004434 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng084a1022006-03-04 01:12:00 +00004435 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
4436 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng72d5c252006-01-31 22:28:30 +00004437 case X86ISD::LOAD_PACK: return "X86ISD::LOAD_PACK";
Evan Cheng5987cfb2006-07-07 08:33:52 +00004438 case X86ISD::LOAD_UA: return "X86ISD::LOAD_UA";
Evan Cheng5588de92006-02-18 00:15:05 +00004439 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Chenge0ed6ec2006-02-23 20:41:18 +00004440 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Evan Chenge7ee6a52006-03-24 23:15:12 +00004441 case X86ISD::S2VEC: return "X86ISD::S2VEC";
Evan Chengcbffa462006-03-31 19:22:53 +00004442 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Evan Cheng5fd7c692006-03-31 21:55:24 +00004443 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Evan Cheng6af02632005-12-20 06:22:03 +00004444 }
4445}
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004446
Evan Cheng02612422006-07-05 22:17:51 +00004447/// isLegalAddressImmediate - Return true if the integer value or
4448/// GlobalValue can be used as the offset of the target addressing mode.
4449bool X86TargetLowering::isLegalAddressImmediate(int64_t V) const {
4450 // X86 allows a sign-extended 32-bit immediate field.
4451 return (V > -(1LL << 32) && V < (1LL << 32)-1);
4452}
4453
4454bool X86TargetLowering::isLegalAddressImmediate(GlobalValue *GV) const {
4455 // GV is 64-bit but displacement field is 32-bit unless we are in small code
4456 // model. Mac OS X happens to support only small PIC code model.
4457 // FIXME: better support for other OS's.
4458 if (Subtarget->is64Bit() && !Subtarget->isTargetDarwin())
4459 return false;
4460 if (Subtarget->isTargetDarwin()) {
4461 Reloc::Model RModel = getTargetMachine().getRelocationModel();
4462 if (RModel == Reloc::Static)
4463 return true;
4464 else if (RModel == Reloc::DynamicNoPIC)
4465 return !DarwinGVRequiresExtraLoad(GV);
4466 else
4467 return false;
4468 } else
4469 return true;
4470}
4471
4472/// isShuffleMaskLegal - Targets can use this to indicate that they only
4473/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4474/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4475/// are assumed to be legal.
4476bool
4477X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
4478 // Only do shuffles on 128-bit vector types for now.
4479 if (MVT::getSizeInBits(VT) == 64) return false;
4480 return (Mask.Val->getNumOperands() <= 4 ||
4481 isSplatMask(Mask.Val) ||
4482 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
4483 X86::isUNPCKLMask(Mask.Val) ||
4484 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
4485 X86::isUNPCKHMask(Mask.Val));
4486}
4487
4488bool X86TargetLowering::isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
4489 MVT::ValueType EVT,
4490 SelectionDAG &DAG) const {
4491 unsigned NumElts = BVOps.size();
4492 // Only do shuffles on 128-bit vector types for now.
4493 if (MVT::getSizeInBits(EVT) * NumElts == 64) return false;
4494 if (NumElts == 2) return true;
4495 if (NumElts == 4) {
4496 return (isMOVLMask(BVOps) || isCommutedMOVL(BVOps, true) ||
4497 isSHUFPMask(BVOps) || isCommutedSHUFP(BVOps));
4498 }
4499 return false;
4500}
4501
4502//===----------------------------------------------------------------------===//
4503// X86 Scheduler Hooks
4504//===----------------------------------------------------------------------===//
4505
4506MachineBasicBlock *
4507X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
4508 MachineBasicBlock *BB) {
4509 switch (MI->getOpcode()) {
4510 default: assert(false && "Unexpected instr type to insert");
4511 case X86::CMOV_FR32:
4512 case X86::CMOV_FR64:
4513 case X86::CMOV_V4F32:
4514 case X86::CMOV_V2F64:
4515 case X86::CMOV_V2I64: {
4516 // To "insert" a SELECT_CC instruction, we actually have to insert the
4517 // diamond control-flow pattern. The incoming instruction knows the
4518 // destination vreg to set, the condition code register to branch on, the
4519 // true/false values to select between, and a branch opcode to use.
4520 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4521 ilist<MachineBasicBlock>::iterator It = BB;
4522 ++It;
4523
4524 // thisMBB:
4525 // ...
4526 // TrueVal = ...
4527 // cmpTY ccX, r1, r2
4528 // bCC copy1MBB
4529 // fallthrough --> copy0MBB
4530 MachineBasicBlock *thisMBB = BB;
4531 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
4532 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
4533 unsigned Opc = getCondBrOpcodeForX86CC(MI->getOperand(3).getImmedValue());
4534 BuildMI(BB, Opc, 1).addMBB(sinkMBB);
4535 MachineFunction *F = BB->getParent();
4536 F->getBasicBlockList().insert(It, copy0MBB);
4537 F->getBasicBlockList().insert(It, sinkMBB);
4538 // Update machine-CFG edges by first adding all successors of the current
4539 // block to the new block which will contain the Phi node for the select.
4540 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
4541 e = BB->succ_end(); i != e; ++i)
4542 sinkMBB->addSuccessor(*i);
4543 // Next, remove all successors of the current block, and add the true
4544 // and fallthrough blocks as its successors.
4545 while(!BB->succ_empty())
4546 BB->removeSuccessor(BB->succ_begin());
4547 BB->addSuccessor(copy0MBB);
4548 BB->addSuccessor(sinkMBB);
4549
4550 // copy0MBB:
4551 // %FalseValue = ...
4552 // # fallthrough to sinkMBB
4553 BB = copy0MBB;
4554
4555 // Update machine-CFG edges
4556 BB->addSuccessor(sinkMBB);
4557
4558 // sinkMBB:
4559 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4560 // ...
4561 BB = sinkMBB;
4562 BuildMI(BB, X86::PHI, 4, MI->getOperand(0).getReg())
4563 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4564 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4565
4566 delete MI; // The pseudo instruction is gone now.
4567 return BB;
4568 }
4569
4570 case X86::FP_TO_INT16_IN_MEM:
4571 case X86::FP_TO_INT32_IN_MEM:
4572 case X86::FP_TO_INT64_IN_MEM: {
4573 // Change the floating point control register to use "round towards zero"
4574 // mode when truncating to an integer value.
4575 MachineFunction *F = BB->getParent();
4576 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
4577 addFrameReference(BuildMI(BB, X86::FNSTCW16m, 4), CWFrameIdx);
4578
4579 // Load the old value of the high byte of the control word...
4580 unsigned OldCW =
4581 F->getSSARegMap()->createVirtualRegister(X86::GR16RegisterClass);
4582 addFrameReference(BuildMI(BB, X86::MOV16rm, 4, OldCW), CWFrameIdx);
4583
4584 // Set the high part to be round to zero...
4585 addFrameReference(BuildMI(BB, X86::MOV16mi, 5), CWFrameIdx).addImm(0xC7F);
4586
4587 // Reload the modified control word now...
4588 addFrameReference(BuildMI(BB, X86::FLDCW16m, 4), CWFrameIdx);
4589
4590 // Restore the memory image of control word to original value
4591 addFrameReference(BuildMI(BB, X86::MOV16mr, 5), CWFrameIdx).addReg(OldCW);
4592
4593 // Get the X86 opcode to use.
4594 unsigned Opc;
4595 switch (MI->getOpcode()) {
4596 default: assert(0 && "illegal opcode!");
4597 case X86::FP_TO_INT16_IN_MEM: Opc = X86::FpIST16m; break;
4598 case X86::FP_TO_INT32_IN_MEM: Opc = X86::FpIST32m; break;
4599 case X86::FP_TO_INT64_IN_MEM: Opc = X86::FpIST64m; break;
4600 }
4601
4602 X86AddressMode AM;
4603 MachineOperand &Op = MI->getOperand(0);
4604 if (Op.isRegister()) {
4605 AM.BaseType = X86AddressMode::RegBase;
4606 AM.Base.Reg = Op.getReg();
4607 } else {
4608 AM.BaseType = X86AddressMode::FrameIndexBase;
4609 AM.Base.FrameIndex = Op.getFrameIndex();
4610 }
4611 Op = MI->getOperand(1);
4612 if (Op.isImmediate())
4613 AM.Scale = Op.getImmedValue();
4614 Op = MI->getOperand(2);
4615 if (Op.isImmediate())
4616 AM.IndexReg = Op.getImmedValue();
4617 Op = MI->getOperand(3);
4618 if (Op.isGlobalAddress()) {
4619 AM.GV = Op.getGlobal();
4620 } else {
4621 AM.Disp = Op.getImmedValue();
4622 }
4623 addFullAddress(BuildMI(BB, Opc, 5), AM).addReg(MI->getOperand(4).getReg());
4624
4625 // Reload the original control word now.
4626 addFrameReference(BuildMI(BB, X86::FLDCW16m, 4), CWFrameIdx);
4627
4628 delete MI; // The pseudo instruction is gone now.
4629 return BB;
4630 }
4631 }
4632}
4633
4634//===----------------------------------------------------------------------===//
4635// X86 Optimization Hooks
4636//===----------------------------------------------------------------------===//
4637
Nate Begeman8a77efe2006-02-16 21:11:51 +00004638void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
4639 uint64_t Mask,
4640 uint64_t &KnownZero,
4641 uint64_t &KnownOne,
4642 unsigned Depth) const {
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004643 unsigned Opc = Op.getOpcode();
Evan Cheng6d196db2006-04-05 06:11:20 +00004644 assert((Opc >= ISD::BUILTIN_OP_END ||
4645 Opc == ISD::INTRINSIC_WO_CHAIN ||
4646 Opc == ISD::INTRINSIC_W_CHAIN ||
4647 Opc == ISD::INTRINSIC_VOID) &&
4648 "Should use MaskedValueIsZero if you don't know whether Op"
4649 " is a target node!");
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004650
Evan Cheng6d196db2006-04-05 06:11:20 +00004651 KnownZero = KnownOne = 0; // Don't know anything.
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004652 switch (Opc) {
Evan Cheng6d196db2006-04-05 06:11:20 +00004653 default: break;
Nate Begeman8a77efe2006-02-16 21:11:51 +00004654 case X86ISD::SETCC:
4655 KnownZero |= (MVT::getIntVTBitMask(Op.getValueType()) ^ 1ULL);
4656 break;
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004657 }
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004658}
Chris Lattnerc642aa52006-01-31 19:43:35 +00004659
Evan Cheng5987cfb2006-07-07 08:33:52 +00004660/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4661/// element of the result of the vector shuffle.
4662static SDOperand getShuffleScalarElt(SDNode *N, unsigned i, SelectionDAG &DAG) {
4663 MVT::ValueType VT = N->getValueType(0);
4664 SDOperand PermMask = N->getOperand(2);
4665 unsigned NumElems = PermMask.getNumOperands();
4666 SDOperand V = (i < NumElems) ? N->getOperand(0) : N->getOperand(1);
4667 i %= NumElems;
4668 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4669 return (i == 0)
4670 ? V.getOperand(0) : DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4671 } else if (V.getOpcode() == ISD::VECTOR_SHUFFLE) {
4672 SDOperand Idx = PermMask.getOperand(i);
4673 if (Idx.getOpcode() == ISD::UNDEF)
4674 return DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4675 return getShuffleScalarElt(V.Val,cast<ConstantSDNode>(Idx)->getValue(),DAG);
4676 }
4677 return SDOperand();
4678}
4679
4680/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
4681/// node is a GlobalAddress + an offset.
4682static bool isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) {
4683 if (N->getOpcode() == X86ISD::Wrapper) {
4684 if (dyn_cast<GlobalAddressSDNode>(N->getOperand(0))) {
4685 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
4686 return true;
4687 }
4688 } else if (N->getOpcode() == ISD::ADD) {
4689 SDOperand N1 = N->getOperand(0);
4690 SDOperand N2 = N->getOperand(1);
4691 if (isGAPlusOffset(N1.Val, GA, Offset)) {
4692 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
4693 if (V) {
4694 Offset += V->getSignExtended();
4695 return true;
4696 }
4697 } else if (isGAPlusOffset(N2.Val, GA, Offset)) {
4698 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
4699 if (V) {
4700 Offset += V->getSignExtended();
4701 return true;
4702 }
4703 }
4704 }
4705 return false;
4706}
4707
4708/// isConsecutiveLoad - Returns true if N is loading from an address of Base
4709/// + Dist * Size.
4710static bool isConsecutiveLoad(SDNode *N, SDNode *Base, int Dist, int Size,
4711 MachineFrameInfo *MFI) {
4712 if (N->getOperand(0).Val != Base->getOperand(0).Val)
4713 return false;
4714
4715 SDOperand Loc = N->getOperand(1);
4716 SDOperand BaseLoc = Base->getOperand(1);
4717 if (Loc.getOpcode() == ISD::FrameIndex) {
4718 if (BaseLoc.getOpcode() != ISD::FrameIndex)
4719 return false;
4720 int FI = dyn_cast<FrameIndexSDNode>(Loc)->getIndex();
4721 int BFI = dyn_cast<FrameIndexSDNode>(BaseLoc)->getIndex();
4722 int FS = MFI->getObjectSize(FI);
4723 int BFS = MFI->getObjectSize(BFI);
4724 if (FS != BFS || FS != Size) return false;
4725 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Size);
4726 } else {
4727 GlobalValue *GV1 = NULL;
4728 GlobalValue *GV2 = NULL;
4729 int64_t Offset1 = 0;
4730 int64_t Offset2 = 0;
4731 bool isGA1 = isGAPlusOffset(Loc.Val, GV1, Offset1);
4732 bool isGA2 = isGAPlusOffset(BaseLoc.Val, GV2, Offset2);
4733 if (isGA1 && isGA2 && GV1 == GV2)
4734 return Offset1 == (Offset2 + Dist*Size);
4735 }
4736
4737 return false;
4738}
4739
Evan Cheng79cf9a52006-07-10 21:37:44 +00004740static bool isBaseAlignment16(SDNode *Base, MachineFrameInfo *MFI,
4741 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004742 GlobalValue *GV;
4743 int64_t Offset;
4744 if (isGAPlusOffset(Base, GV, Offset))
4745 return (GV->getAlignment() >= 16 && (Offset % 16) == 0);
4746 else {
4747 assert(Base->getOpcode() == ISD::FrameIndex && "Unexpected base node!");
4748 int BFI = dyn_cast<FrameIndexSDNode>(Base)->getIndex();
Evan Cheng79cf9a52006-07-10 21:37:44 +00004749 if (BFI < 0)
4750 // Fixed objects do not specify alignment, however the offsets are known.
4751 return ((Subtarget->getStackAlignment() % 16) == 0 &&
4752 (MFI->getObjectOffset(BFI) % 16) == 0);
4753 else
4754 return MFI->getObjectAlignment(BFI) >= 16;
Evan Cheng5987cfb2006-07-07 08:33:52 +00004755 }
4756 return false;
4757}
4758
4759
4760/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
4761/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
4762/// if the load addresses are consecutive, non-overlapping, and in the right
4763/// order.
Evan Cheng79cf9a52006-07-10 21:37:44 +00004764static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
4765 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004766 MachineFunction &MF = DAG.getMachineFunction();
4767 MachineFrameInfo *MFI = MF.getFrameInfo();
4768 MVT::ValueType VT = N->getValueType(0);
4769 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
4770 SDOperand PermMask = N->getOperand(2);
4771 int NumElems = (int)PermMask.getNumOperands();
4772 SDNode *Base = NULL;
4773 for (int i = 0; i < NumElems; ++i) {
4774 SDOperand Idx = PermMask.getOperand(i);
4775 if (Idx.getOpcode() == ISD::UNDEF) {
4776 if (!Base) return SDOperand();
4777 } else {
4778 SDOperand Arg =
4779 getShuffleScalarElt(N, cast<ConstantSDNode>(Idx)->getValue(), DAG);
4780 if (!Arg.Val || Arg.getOpcode() != ISD::LOAD)
4781 return SDOperand();
4782 if (!Base)
4783 Base = Arg.Val;
4784 else if (!isConsecutiveLoad(Arg.Val, Base,
4785 i, MVT::getSizeInBits(EVT)/8,MFI))
4786 return SDOperand();
4787 }
4788 }
4789
Evan Cheng79cf9a52006-07-10 21:37:44 +00004790 bool isAlign16 = isBaseAlignment16(Base->getOperand(1).Val, MFI, Subtarget);
Evan Cheng5987cfb2006-07-07 08:33:52 +00004791 if (isAlign16)
4792 return DAG.getLoad(VT, Base->getOperand(0), Base->getOperand(1),
4793 Base->getOperand(2));
Evan Cheng5c68bba2006-08-11 07:35:45 +00004794 else {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004795 // Just use movups, it's shorter.
Evan Chengbd1c5a82006-08-11 09:08:15 +00004796 std::vector<MVT::ValueType> Tys;
4797 Tys.push_back(MVT::v4f32);
4798 Tys.push_back(MVT::Other);
4799 SmallVector<SDOperand, 3> Ops;
4800 Ops.push_back(Base->getOperand(0));
4801 Ops.push_back(Base->getOperand(1));
4802 Ops.push_back(Base->getOperand(2));
Evan Cheng5987cfb2006-07-07 08:33:52 +00004803 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chengbd1c5a82006-08-11 09:08:15 +00004804 DAG.getNode(X86ISD::LOAD_UA, Tys, &Ops[0], Ops.size()));
Evan Cheng5c68bba2006-08-11 07:35:45 +00004805 }
Evan Cheng5987cfb2006-07-07 08:33:52 +00004806}
4807
4808SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
4809 DAGCombinerInfo &DCI) const {
4810 TargetMachine &TM = getTargetMachine();
4811 SelectionDAG &DAG = DCI.DAG;
4812 switch (N->getOpcode()) {
4813 default: break;
4814 case ISD::VECTOR_SHUFFLE:
Evan Cheng79cf9a52006-07-10 21:37:44 +00004815 return PerformShuffleCombine(N, DAG, Subtarget);
Evan Cheng5987cfb2006-07-07 08:33:52 +00004816 }
4817
4818 return SDOperand();
4819}
4820
Evan Cheng02612422006-07-05 22:17:51 +00004821//===----------------------------------------------------------------------===//
4822// X86 Inline Assembly Support
4823//===----------------------------------------------------------------------===//
4824
Chris Lattner298ef372006-07-11 02:54:03 +00004825/// getConstraintType - Given a constraint letter, return the type of
4826/// constraint it is for this target.
4827X86TargetLowering::ConstraintType
4828X86TargetLowering::getConstraintType(char ConstraintLetter) const {
4829 switch (ConstraintLetter) {
Chris Lattnerc8db1072006-07-12 16:59:49 +00004830 case 'A':
4831 case 'r':
4832 case 'R':
4833 case 'l':
4834 case 'q':
4835 case 'Q':
4836 case 'x':
4837 case 'Y':
4838 return C_RegisterClass;
Chris Lattner298ef372006-07-11 02:54:03 +00004839 default: return TargetLowering::getConstraintType(ConstraintLetter);
4840 }
4841}
4842
Chris Lattnerc642aa52006-01-31 19:43:35 +00004843std::vector<unsigned> X86TargetLowering::
Chris Lattner7ad77df2006-02-22 00:56:39 +00004844getRegClassForInlineAsmConstraint(const std::string &Constraint,
4845 MVT::ValueType VT) const {
Chris Lattnerc642aa52006-01-31 19:43:35 +00004846 if (Constraint.size() == 1) {
4847 // FIXME: not handling fp-stack yet!
4848 // FIXME: not handling MMX registers yet ('y' constraint).
4849 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattner298ef372006-07-11 02:54:03 +00004850 default: break; // Unknown constraint letter
4851 case 'A': // EAX/EDX
4852 if (VT == MVT::i32 || VT == MVT::i64)
4853 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
4854 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004855 case 'r': // GENERAL_REGS
4856 case 'R': // LEGACY_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004857 if (VT == MVT::i32)
4858 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
4859 X86::ESI, X86::EDI, X86::EBP, X86::ESP, 0);
4860 else if (VT == MVT::i16)
4861 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
4862 X86::SI, X86::DI, X86::BP, X86::SP, 0);
4863 else if (VT == MVT::i8)
4864 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
4865 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004866 case 'l': // INDEX_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004867 if (VT == MVT::i32)
4868 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
4869 X86::ESI, X86::EDI, X86::EBP, 0);
4870 else if (VT == MVT::i16)
4871 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
4872 X86::SI, X86::DI, X86::BP, 0);
4873 else if (VT == MVT::i8)
4874 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
4875 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004876 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
4877 case 'Q': // Q_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004878 if (VT == MVT::i32)
4879 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
4880 else if (VT == MVT::i16)
4881 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
4882 else if (VT == MVT::i8)
4883 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
4884 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004885 case 'x': // SSE_REGS if SSE1 allowed
4886 if (Subtarget->hasSSE1())
4887 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
4888 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
4889 0);
4890 return std::vector<unsigned>();
4891 case 'Y': // SSE_REGS if SSE2 allowed
4892 if (Subtarget->hasSSE2())
4893 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
4894 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
4895 0);
4896 return std::vector<unsigned>();
4897 }
4898 }
4899
Chris Lattner7ad77df2006-02-22 00:56:39 +00004900 return std::vector<unsigned>();
Chris Lattnerc642aa52006-01-31 19:43:35 +00004901}
Chris Lattner524129d2006-07-31 23:26:50 +00004902
4903std::pair<unsigned, const TargetRegisterClass*>
4904X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
4905 MVT::ValueType VT) const {
4906 // Use the default implementation in TargetLowering to convert the register
4907 // constraint into a member of a register class.
4908 std::pair<unsigned, const TargetRegisterClass*> Res;
4909 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
4910
4911 // Not found? Bail out.
4912 if (Res.second == 0) return Res;
4913
4914 // Otherwise, check to see if this is a register class of the wrong value
4915 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
4916 // turn into {ax},{dx}.
4917 if (Res.second->hasType(VT))
4918 return Res; // Correct type already, nothing to do.
4919
4920 // All of the single-register GCC register classes map their values onto
4921 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
4922 // really want an 8-bit or 32-bit register, map to the appropriate register
4923 // class and return the appropriate register.
4924 if (Res.second != X86::GR16RegisterClass)
4925 return Res;
4926
4927 if (VT == MVT::i8) {
4928 unsigned DestReg = 0;
4929 switch (Res.first) {
4930 default: break;
4931 case X86::AX: DestReg = X86::AL; break;
4932 case X86::DX: DestReg = X86::DL; break;
4933 case X86::CX: DestReg = X86::CL; break;
4934 case X86::BX: DestReg = X86::BL; break;
4935 }
4936 if (DestReg) {
4937 Res.first = DestReg;
4938 Res.second = Res.second = X86::GR8RegisterClass;
4939 }
4940 } else if (VT == MVT::i32) {
4941 unsigned DestReg = 0;
4942 switch (Res.first) {
4943 default: break;
4944 case X86::AX: DestReg = X86::EAX; break;
4945 case X86::DX: DestReg = X86::EDX; break;
4946 case X86::CX: DestReg = X86::ECX; break;
4947 case X86::BX: DestReg = X86::EBX; break;
4948 case X86::SI: DestReg = X86::ESI; break;
4949 case X86::DI: DestReg = X86::EDI; break;
4950 case X86::BP: DestReg = X86::EBP; break;
4951 case X86::SP: DestReg = X86::ESP; break;
4952 }
4953 if (DestReg) {
4954 Res.first = DestReg;
4955 Res.second = Res.second = X86::GR32RegisterClass;
4956 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004957 } else if (VT == MVT::i64) {
4958 unsigned DestReg = 0;
4959 switch (Res.first) {
4960 default: break;
4961 case X86::AX: DestReg = X86::RAX; break;
4962 case X86::DX: DestReg = X86::RDX; break;
4963 case X86::CX: DestReg = X86::RCX; break;
4964 case X86::BX: DestReg = X86::RBX; break;
4965 case X86::SI: DestReg = X86::RSI; break;
4966 case X86::DI: DestReg = X86::RDI; break;
4967 case X86::BP: DestReg = X86::RBP; break;
4968 case X86::SP: DestReg = X86::RSP; break;
4969 }
4970 if (DestReg) {
4971 Res.first = DestReg;
4972 Res.second = Res.second = X86::GR64RegisterClass;
4973 }
Chris Lattner524129d2006-07-31 23:26:50 +00004974 }
4975
4976 return Res;
4977}
4978