blob: edb419861c8e9d51822cfeb7bbdf73faa821003c [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86InstrArithmetic.td - Integer Arithmetic Instrs --*- tablegen -*-===//
2//
Chris Lattner39c70f42010-10-05 16:39:12 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Chris Lattner39c70f42010-10-05 16:39:12 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the integer arithmetic instructions in the X86
11// architecture.
12//
13//===----------------------------------------------------------------------===//
14
15//===----------------------------------------------------------------------===//
16// LEA - Load Effective Address
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000017let SchedRW = [WriteLEA] in {
Craig Topperc50d64b2014-11-26 00:46:26 +000018let hasSideEffects = 0 in
Chris Lattner39c70f42010-10-05 16:39:12 +000019def LEA16r : I<0x8D, MRMSrcMem,
Craig Topper7c102522015-01-08 07:41:30 +000020 (outs GR16:$dst), (ins anymem:$src),
Craig Topperfa6298a2014-02-02 09:25:09 +000021 "lea{w}\t{$src|$dst}, {$dst|$src}", [], IIC_LEA_16>, OpSize16;
Chris Lattner39c70f42010-10-05 16:39:12 +000022let isReMaterializable = 1 in
23def LEA32r : I<0x8D, MRMSrcMem,
Craig Topper7c102522015-01-08 07:41:30 +000024 (outs GR32:$dst), (ins anymem:$src),
Chris Lattner39c70f42010-10-05 16:39:12 +000025 "lea{l}\t{$src|$dst}, {$dst|$src}",
Andrew Trick8523b162012-02-01 23:20:51 +000026 [(set GR32:$dst, lea32addr:$src)], IIC_LEA>,
Craig Topperfa6298a2014-02-02 09:25:09 +000027 OpSize32, Requires<[Not64BitMode]>;
Chris Lattner39c70f42010-10-05 16:39:12 +000028
29def LEA64_32r : I<0x8D, MRMSrcMem,
30 (outs GR32:$dst), (ins lea64_32mem:$src),
31 "lea{l}\t{$src|$dst}, {$dst|$src}",
David Sehr8114a7a2013-02-01 19:28:09 +000032 [(set GR32:$dst, lea64_32addr:$src)], IIC_LEA>,
Craig Topperfa6298a2014-02-02 09:25:09 +000033 OpSize32, Requires<[In64BitMode]>;
Chris Lattner39c70f42010-10-05 16:39:12 +000034
35let isReMaterializable = 1 in
David Sehr8114a7a2013-02-01 19:28:09 +000036def LEA64r : RI<0x8D, MRMSrcMem, (outs GR64:$dst), (ins lea64mem:$src),
Chris Lattner39c70f42010-10-05 16:39:12 +000037 "lea{q}\t{$src|$dst}, {$dst|$src}",
Andrew Trick8523b162012-02-01 23:20:51 +000038 [(set GR64:$dst, lea64addr:$src)], IIC_LEA>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000039} // SchedRW
Chris Lattner39c70f42010-10-05 16:39:12 +000040
41//===----------------------------------------------------------------------===//
42// Fixed-Register Multiplication and Division Instructions.
43//
44
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000045// SchedModel info for instruction that loads one value and gets the second
46// (and possibly third) value from a register.
47// This is used for instructions that put the memory operands before other
48// uses.
49class SchedLoadReg<SchedWrite SW> : Sched<[SW,
50 // Memory operand.
51 ReadDefault, ReadDefault, ReadDefault, ReadDefault, ReadDefault,
52 // Register reads (implicit or explicit).
53 ReadAfterLd, ReadAfterLd]>;
54
Chris Lattner39c70f42010-10-05 16:39:12 +000055// Extra precision multiplication
56
57// AL is really implied by AX, but the registers in Defs must match the
58// SDNode results (i8, i32).
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000059// AL,AH = AL*GR8
Chris Lattner39c70f42010-10-05 16:39:12 +000060let Defs = [AL,EFLAGS,AX], Uses = [AL] in
61def MUL8r : I<0xF6, MRM4r, (outs), (ins GR8:$src), "mul{b}\t$src",
62 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
63 // This probably ought to be moved to a def : Pat<> if the
64 // syntax can be accepted.
65 [(set AL, (mul AL, GR8:$src)),
Craig Topper5ccd8722018-03-19 16:38:33 +000066 (implicit EFLAGS)], IIC_MUL8_REG>, Sched<[WriteIMul]>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000067// AX,DX = AX*GR16
Craig Topperc50d64b2014-11-26 00:46:26 +000068let Defs = [AX,DX,EFLAGS], Uses = [AX], hasSideEffects = 0 in
Chris Lattner39c70f42010-10-05 16:39:12 +000069def MUL16r : I<0xF7, MRM4r, (outs), (ins GR16:$src),
Craig Topperaf237202012-12-26 22:19:23 +000070 "mul{w}\t$src",
Craig Topperfa6298a2014-02-02 09:25:09 +000071 [], IIC_MUL16_REG>, OpSize16, Sched<[WriteIMul]>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000072// EAX,EDX = EAX*GR32
Craig Topperc50d64b2014-11-26 00:46:26 +000073let Defs = [EAX,EDX,EFLAGS], Uses = [EAX], hasSideEffects = 0 in
Chris Lattner39c70f42010-10-05 16:39:12 +000074def MUL32r : I<0xF7, MRM4r, (outs), (ins GR32:$src),
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000075 "mul{l}\t$src",
Andrew Trick8523b162012-02-01 23:20:51 +000076 [/*(set EAX, EDX, EFLAGS, (X86umul_flag EAX, GR32:$src))*/],
Craig Topperfa6298a2014-02-02 09:25:09 +000077 IIC_MUL32_REG>, OpSize32, Sched<[WriteIMul]>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000078// RAX,RDX = RAX*GR64
Craig Topperc50d64b2014-11-26 00:46:26 +000079let Defs = [RAX,RDX,EFLAGS], Uses = [RAX], hasSideEffects = 0 in
Chris Lattnerc2f5e572010-10-05 20:23:31 +000080def MUL64r : RI<0xF7, MRM4r, (outs), (ins GR64:$src),
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000081 "mul{q}\t$src",
Andrew Trick8523b162012-02-01 23:20:51 +000082 [/*(set RAX, RDX, EFLAGS, (X86umul_flag RAX, GR64:$src))*/],
Craig Topper5ccd8722018-03-19 16:38:33 +000083 IIC_MUL64_REG>, Sched<[WriteIMul]>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000084// AL,AH = AL*[mem8]
Chris Lattner39c70f42010-10-05 16:39:12 +000085let Defs = [AL,EFLAGS,AX], Uses = [AL] in
86def MUL8m : I<0xF6, MRM4m, (outs), (ins i8mem :$src),
87 "mul{b}\t$src",
88 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
89 // This probably ought to be moved to a def : Pat<> if the
90 // syntax can be accepted.
91 [(set AL, (mul AL, (loadi8 addr:$src))),
Craig Topper5ccd8722018-03-19 16:38:33 +000092 (implicit EFLAGS)], IIC_MUL8_MEM>, SchedLoadReg<WriteIMulLd>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000093// AX,DX = AX*[mem16]
Craig Topperc50d64b2014-11-26 00:46:26 +000094let mayLoad = 1, hasSideEffects = 0 in {
Chris Lattner39c70f42010-10-05 16:39:12 +000095let Defs = [AX,DX,EFLAGS], Uses = [AX] in
96def MUL16m : I<0xF7, MRM4m, (outs), (ins i16mem:$src),
97 "mul{w}\t$src",
Craig Topperfa6298a2014-02-02 09:25:09 +000098 [], IIC_MUL16_MEM>, OpSize16, SchedLoadReg<WriteIMulLd>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000099// EAX,EDX = EAX*[mem32]
Chris Lattner39c70f42010-10-05 16:39:12 +0000100let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
101def MUL32m : I<0xF7, MRM4m, (outs), (ins i32mem:$src),
102 "mul{l}\t$src",
Craig Topperfa6298a2014-02-02 09:25:09 +0000103 [], IIC_MUL32_MEM>, OpSize32, SchedLoadReg<WriteIMulLd>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000104// RAX,RDX = RAX*[mem64]
Craig Topper7412aa92011-10-22 23:13:53 +0000105let Defs = [RAX,RDX,EFLAGS], Uses = [RAX] in
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000106def MUL64m : RI<0xF7, MRM4m, (outs), (ins i64mem:$src),
Craig Topper5ccd8722018-03-19 16:38:33 +0000107 "mul{q}\t$src", [], IIC_MUL64_MEM>, SchedLoadReg<WriteIMulLd>,
Craig Topper23c34882017-12-15 19:01:51 +0000108 Requires<[In64BitMode]>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000109}
110
Craig Topperc50d64b2014-11-26 00:46:26 +0000111let hasSideEffects = 0 in {
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000112// AL,AH = AL*GR8
Chris Lattner39c70f42010-10-05 16:39:12 +0000113let Defs = [AL,EFLAGS,AX], Uses = [AL] in
Preston Gurd2eec3672012-04-09 15:32:22 +0000114def IMUL8r : I<0xF6, MRM5r, (outs), (ins GR8:$src), "imul{b}\t$src", [],
Craig Topper5ccd8722018-03-19 16:38:33 +0000115 IIC_IMUL8_REG>, Sched<[WriteIMul]>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000116// AX,DX = AX*GR16
Chris Lattner39c70f42010-10-05 16:39:12 +0000117let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Preston Gurd2eec3672012-04-09 15:32:22 +0000118def IMUL16r : I<0xF7, MRM5r, (outs), (ins GR16:$src), "imul{w}\t$src", [],
Craig Topper5ccd8722018-03-19 16:38:33 +0000119 IIC_IMUL16_REG>, OpSize16, Sched<[WriteIMul]>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000120// EAX,EDX = EAX*GR32
Chris Lattner39c70f42010-10-05 16:39:12 +0000121let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Preston Gurd2eec3672012-04-09 15:32:22 +0000122def IMUL32r : I<0xF7, MRM5r, (outs), (ins GR32:$src), "imul{l}\t$src", [],
Craig Topper5ccd8722018-03-19 16:38:33 +0000123 IIC_IMUL32_REG>, OpSize32, Sched<[WriteIMul]>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000124// RAX,RDX = RAX*GR64
Craig Topper7412aa92011-10-22 23:13:53 +0000125let Defs = [RAX,RDX,EFLAGS], Uses = [RAX] in
Preston Gurd2eec3672012-04-09 15:32:22 +0000126def IMUL64r : RI<0xF7, MRM5r, (outs), (ins GR64:$src), "imul{q}\t$src", [],
Craig Topper5ccd8722018-03-19 16:38:33 +0000127 IIC_IMUL64_REG>, Sched<[WriteIMul]>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000128
Chris Lattner39c70f42010-10-05 16:39:12 +0000129let mayLoad = 1 in {
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000130// AL,AH = AL*[mem8]
Chris Lattner39c70f42010-10-05 16:39:12 +0000131let Defs = [AL,EFLAGS,AX], Uses = [AL] in
132def IMUL8m : I<0xF6, MRM5m, (outs), (ins i8mem :$src),
Craig Topper5ccd8722018-03-19 16:38:33 +0000133 "imul{b}\t$src", [], IIC_IMUL8_MEM>, SchedLoadReg<WriteIMulLd>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000134// AX,DX = AX*[mem16]
Chris Lattner39c70f42010-10-05 16:39:12 +0000135let Defs = [AX,DX,EFLAGS], Uses = [AX] in
136def IMUL16m : I<0xF7, MRM5m, (outs), (ins i16mem:$src),
Craig Topperfa6298a2014-02-02 09:25:09 +0000137 "imul{w}\t$src", [], IIC_IMUL16_MEM>, OpSize16,
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000138 SchedLoadReg<WriteIMulLd>;
139// EAX,EDX = EAX*[mem32]
Chris Lattner39c70f42010-10-05 16:39:12 +0000140let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
141def IMUL32m : I<0xF7, MRM5m, (outs), (ins i32mem:$src),
Craig Topperfa6298a2014-02-02 09:25:09 +0000142 "imul{l}\t$src", [], IIC_IMUL32_MEM>, OpSize32,
David Woodhouse956965c2014-01-08 12:57:40 +0000143 SchedLoadReg<WriteIMulLd>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000144// RAX,RDX = RAX*[mem64]
Craig Topper7412aa92011-10-22 23:13:53 +0000145let Defs = [RAX,RDX,EFLAGS], Uses = [RAX] in
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000146def IMUL64m : RI<0xF7, MRM5m, (outs), (ins i64mem:$src),
Craig Topper5ccd8722018-03-19 16:38:33 +0000147 "imul{q}\t$src", [], IIC_IMUL64_MEM>, SchedLoadReg<WriteIMulLd>,
Craig Topper23c34882017-12-15 19:01:51 +0000148 Requires<[In64BitMode]>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000149}
Craig Topperc50d64b2014-11-26 00:46:26 +0000150} // hasSideEffects
Chris Lattner39c70f42010-10-05 16:39:12 +0000151
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000152
153let Defs = [EFLAGS] in {
154let Constraints = "$src1 = $dst" in {
155
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000156let isCommutable = 1, SchedRW = [WriteIMul] in {
157// X = IMUL Y, Z --> X = IMUL Z, Y
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000158// Register-Register Signed Integer Multiply
159def IMUL16rr : I<0xAF, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
160 "imul{w}\t{$src2, $dst|$dst, $src2}",
161 [(set GR16:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000162 (X86smul_flag GR16:$src1, GR16:$src2))], IIC_IMUL16_RR>,
Craig Topperfa6298a2014-02-02 09:25:09 +0000163 TB, OpSize16;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000164def IMUL32rr : I<0xAF, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
165 "imul{l}\t{$src2, $dst|$dst, $src2}",
166 [(set GR32:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000167 (X86smul_flag GR32:$src1, GR32:$src2))], IIC_IMUL32_RR>,
Craig Topperfa6298a2014-02-02 09:25:09 +0000168 TB, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000169def IMUL64rr : RI<0xAF, MRMSrcReg, (outs GR64:$dst),
170 (ins GR64:$src1, GR64:$src2),
171 "imul{q}\t{$src2, $dst|$dst, $src2}",
172 [(set GR64:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000173 (X86smul_flag GR64:$src1, GR64:$src2))], IIC_IMUL64_RR>,
174 TB;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000175} // isCommutable, SchedRW
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000176
177// Register-Memory Signed Integer Multiply
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000178let SchedRW = [WriteIMulLd, ReadAfterLd] in {
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000179def IMUL16rm : I<0xAF, MRMSrcMem, (outs GR16:$dst),
180 (ins GR16:$src1, i16mem:$src2),
181 "imul{w}\t{$src2, $dst|$dst, $src2}",
182 [(set GR16:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000183 (X86smul_flag GR16:$src1, (load addr:$src2)))],
184 IIC_IMUL16_RM>,
Craig Topperfa6298a2014-02-02 09:25:09 +0000185 TB, OpSize16;
Craig Topperaf237202012-12-26 22:19:23 +0000186def IMUL32rm : I<0xAF, MRMSrcMem, (outs GR32:$dst),
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000187 (ins GR32:$src1, i32mem:$src2),
188 "imul{l}\t{$src2, $dst|$dst, $src2}",
189 [(set GR32:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000190 (X86smul_flag GR32:$src1, (load addr:$src2)))],
191 IIC_IMUL32_RM>,
Craig Topperfa6298a2014-02-02 09:25:09 +0000192 TB, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000193def IMUL64rm : RI<0xAF, MRMSrcMem, (outs GR64:$dst),
194 (ins GR64:$src1, i64mem:$src2),
195 "imul{q}\t{$src2, $dst|$dst, $src2}",
196 [(set GR64:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000197 (X86smul_flag GR64:$src1, (load addr:$src2)))],
198 IIC_IMUL64_RM>,
199 TB;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000200} // SchedRW
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000201} // Constraints = "$src1 = $dst"
202
203} // Defs = [EFLAGS]
204
Chris Lattner0ab5e2c2011-04-15 05:18:47 +0000205// Surprisingly enough, these are not two address instructions!
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000206let Defs = [EFLAGS] in {
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000207let SchedRW = [WriteIMul] in {
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000208// Register-Integer Signed Integer Multiply
209def IMUL16rri : Ii16<0x69, MRMSrcReg, // GR16 = GR16*I16
210 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
211 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperaf237202012-12-26 22:19:23 +0000212 [(set GR16:$dst, EFLAGS,
213 (X86smul_flag GR16:$src1, imm:$src2))],
Craig Topperfa6298a2014-02-02 09:25:09 +0000214 IIC_IMUL16_RRI>, OpSize16;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000215def IMUL16rri8 : Ii8<0x6B, MRMSrcReg, // GR16 = GR16*I8
216 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
217 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
218 [(set GR16:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000219 (X86smul_flag GR16:$src1, i16immSExt8:$src2))],
Craig Topperfa6298a2014-02-02 09:25:09 +0000220 IIC_IMUL16_RRI>, OpSize16;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000221def IMUL32rri : Ii32<0x69, MRMSrcReg, // GR32 = GR32*I32
222 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
223 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
224 [(set GR32:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000225 (X86smul_flag GR32:$src1, imm:$src2))],
Craig Topperfa6298a2014-02-02 09:25:09 +0000226 IIC_IMUL32_RRI>, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000227def IMUL32rri8 : Ii8<0x6B, MRMSrcReg, // GR32 = GR32*I8
228 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
229 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
230 [(set GR32:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000231 (X86smul_flag GR32:$src1, i32immSExt8:$src2))],
Craig Topperfa6298a2014-02-02 09:25:09 +0000232 IIC_IMUL32_RRI>, OpSize32;
David Woodhouse0b6c9492014-01-30 22:20:41 +0000233def IMUL64rri32 : RIi32S<0x69, MRMSrcReg, // GR64 = GR64*I32
234 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
235 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
236 [(set GR64:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000237 (X86smul_flag GR64:$src1, i64immSExt32:$src2))],
238 IIC_IMUL64_RRI>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000239def IMUL64rri8 : RIi8<0x6B, MRMSrcReg, // GR64 = GR64*I8
240 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
241 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
242 [(set GR64:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000243 (X86smul_flag GR64:$src1, i64immSExt8:$src2))],
244 IIC_IMUL64_RRI>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000245} // SchedRW
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000246
247// Memory-Integer Signed Integer Multiply
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000248let SchedRW = [WriteIMulLd] in {
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000249def IMUL16rmi : Ii16<0x69, MRMSrcMem, // GR16 = [mem16]*I16
250 (outs GR16:$dst), (ins i16mem:$src1, i16imm:$src2),
251 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
252 [(set GR16:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000253 (X86smul_flag (load addr:$src1), imm:$src2))],
254 IIC_IMUL16_RMI>,
Craig Topperfa6298a2014-02-02 09:25:09 +0000255 OpSize16;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000256def IMUL16rmi8 : Ii8<0x6B, MRMSrcMem, // GR16 = [mem16]*I8
257 (outs GR16:$dst), (ins i16mem:$src1, i16i8imm :$src2),
258 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
259 [(set GR16:$dst, EFLAGS,
260 (X86smul_flag (load addr:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +0000261 i16immSExt8:$src2))], IIC_IMUL16_RMI>,
Craig Topperfa6298a2014-02-02 09:25:09 +0000262 OpSize16;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000263def IMUL32rmi : Ii32<0x69, MRMSrcMem, // GR32 = [mem32]*I32
264 (outs GR32:$dst), (ins i32mem:$src1, i32imm:$src2),
265 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
266 [(set GR32:$dst, EFLAGS,
Andrew Trick8523b162012-02-01 23:20:51 +0000267 (X86smul_flag (load addr:$src1), imm:$src2))],
Craig Topperfa6298a2014-02-02 09:25:09 +0000268 IIC_IMUL32_RMI>, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000269def IMUL32rmi8 : Ii8<0x6B, MRMSrcMem, // GR32 = [mem32]*I8
270 (outs GR32:$dst), (ins i32mem:$src1, i32i8imm: $src2),
271 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
272 [(set GR32:$dst, EFLAGS,
273 (X86smul_flag (load addr:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +0000274 i32immSExt8:$src2))],
Craig Topperfa6298a2014-02-02 09:25:09 +0000275 IIC_IMUL32_RMI>, OpSize32;
David Woodhouse0b6c9492014-01-30 22:20:41 +0000276def IMUL64rmi32 : RIi32S<0x69, MRMSrcMem, // GR64 = [mem64]*I32
277 (outs GR64:$dst), (ins i64mem:$src1, i64i32imm:$src2),
278 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
279 [(set GR64:$dst, EFLAGS,
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000280 (X86smul_flag (load addr:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +0000281 i64immSExt32:$src2))],
282 IIC_IMUL64_RMI>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000283def IMUL64rmi8 : RIi8<0x6B, MRMSrcMem, // GR64 = [mem64]*I8
284 (outs GR64:$dst), (ins i64mem:$src1, i64i8imm: $src2),
285 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
286 [(set GR64:$dst, EFLAGS,
287 (X86smul_flag (load addr:$src1),
Andrew Trick8523b162012-02-01 23:20:51 +0000288 i64immSExt8:$src2))],
289 IIC_IMUL64_RMI>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000290} // SchedRW
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000291} // Defs = [EFLAGS]
292
293
294
295
Chris Lattner39c70f42010-10-05 16:39:12 +0000296// unsigned division/remainder
Craig Topper92a70b12013-01-05 07:39:25 +0000297let hasSideEffects = 1 in { // so that we don't speculatively execute
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000298let SchedRW = [WriteIDiv] in {
Eric Christopher5331f0e2013-06-11 23:41:44 +0000299let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Chris Lattner39c70f42010-10-05 16:39:12 +0000300def DIV8r : I<0xF6, MRM6r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Andrew Trick8523b162012-02-01 23:20:51 +0000301 "div{b}\t$src", [], IIC_DIV8_REG>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000302let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
303def DIV16r : I<0xF7, MRM6r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Craig Topper5ccd8722018-03-19 16:38:33 +0000304 "div{w}\t$src", [], IIC_DIV16_REG>, OpSize16;
Chris Lattner39c70f42010-10-05 16:39:12 +0000305let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
306def DIV32r : I<0xF7, MRM6r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Craig Topper5ccd8722018-03-19 16:38:33 +0000307 "div{l}\t$src", [], IIC_DIV32_REG>, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000308// RDX:RAX/r64 = RAX,RDX
309let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in
310def DIV64r : RI<0xF7, MRM6r, (outs), (ins GR64:$src),
Craig Topper5ccd8722018-03-19 16:38:33 +0000311 "div{q}\t$src", [], IIC_DIV64_REG>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000312} // SchedRW
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000313
Chris Lattner39c70f42010-10-05 16:39:12 +0000314let mayLoad = 1 in {
Eric Christopher5331f0e2013-06-11 23:41:44 +0000315let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Chris Lattner39c70f42010-10-05 16:39:12 +0000316def DIV8m : I<0xF6, MRM6m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000317 "div{b}\t$src", [], IIC_DIV8_MEM>,
318 SchedLoadReg<WriteIDivLd>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000319let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
320def DIV16m : I<0xF7, MRM6m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Craig Topper5ccd8722018-03-19 16:38:33 +0000321 "div{w}\t$src", [], IIC_DIV16_MEM>, OpSize16,
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000322 SchedLoadReg<WriteIDivLd>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000323let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in // EDX:EAX/[mem32] = EAX,EDX
Chris Lattner39c70f42010-10-05 16:39:12 +0000324def DIV32m : I<0xF7, MRM6m, (outs), (ins i32mem:$src),
Craig Topper5ccd8722018-03-19 16:38:33 +0000325 "div{l}\t$src", [], IIC_DIV32_MEM>,
Craig Topperfa6298a2014-02-02 09:25:09 +0000326 SchedLoadReg<WriteIDivLd>, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000327// RDX:RAX/[mem64] = RAX,RDX
328let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in
329def DIV64m : RI<0xF7, MRM6m, (outs), (ins i64mem:$src),
Craig Topper5ccd8722018-03-19 16:38:33 +0000330 "div{q}\t$src", [], IIC_DIV64_MEM>,
Craig Topper23c34882017-12-15 19:01:51 +0000331 SchedLoadReg<WriteIDivLd>, Requires<[In64BitMode]>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000332}
333
334// Signed division/remainder.
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000335let SchedRW = [WriteIDiv] in {
Eric Christopher5331f0e2013-06-11 23:41:44 +0000336let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Chris Lattner39c70f42010-10-05 16:39:12 +0000337def IDIV8r : I<0xF6, MRM7r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Craig Topper5ccd8722018-03-19 16:38:33 +0000338 "idiv{b}\t$src", [], IIC_IDIV8_REG>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000339let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
340def IDIV16r: I<0xF7, MRM7r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Craig Topper5ccd8722018-03-19 16:38:33 +0000341 "idiv{w}\t$src", [], IIC_IDIV16_REG>, OpSize16;
Chris Lattner39c70f42010-10-05 16:39:12 +0000342let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
343def IDIV32r: I<0xF7, MRM7r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Craig Topper5ccd8722018-03-19 16:38:33 +0000344 "idiv{l}\t$src", [], IIC_IDIV32_REG>, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000345// RDX:RAX/r64 = RAX,RDX
346let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in
347def IDIV64r: RI<0xF7, MRM7r, (outs), (ins GR64:$src),
Craig Topper5ccd8722018-03-19 16:38:33 +0000348 "idiv{q}\t$src", [], IIC_IDIV64_REG>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000349} // SchedRW
Craig Topper7412aa92011-10-22 23:13:53 +0000350
351let mayLoad = 1 in {
Eric Christopher5331f0e2013-06-11 23:41:44 +0000352let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Chris Lattner39c70f42010-10-05 16:39:12 +0000353def IDIV8m : I<0xF6, MRM7m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Craig Topper5ccd8722018-03-19 16:38:33 +0000354 "idiv{b}\t$src", [], IIC_IDIV8_MEM>,
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000355 SchedLoadReg<WriteIDivLd>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000356let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
357def IDIV16m: I<0xF7, MRM7m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Craig Topper5ccd8722018-03-19 16:38:33 +0000358 "idiv{w}\t$src", [], IIC_IDIV16_MEM>, OpSize16,
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000359 SchedLoadReg<WriteIDivLd>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000360let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in // EDX:EAX/[mem32] = EAX,EDX
Craig Topperaf237202012-12-26 22:19:23 +0000361def IDIV32m: I<0xF7, MRM7m, (outs), (ins i32mem:$src),
Craig Topper5ccd8722018-03-19 16:38:33 +0000362 "idiv{l}\t$src", [], IIC_IDIV32_MEM>, OpSize32,
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000363 SchedLoadReg<WriteIDivLd>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000364let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in // RDX:RAX/[mem64] = RAX,RDX
365def IDIV64m: RI<0xF7, MRM7m, (outs), (ins i64mem:$src),
Craig Topper5ccd8722018-03-19 16:38:33 +0000366 "idiv{q}\t$src", [], IIC_IDIV64_MEM>,
Craig Topper23c34882017-12-15 19:01:51 +0000367 SchedLoadReg<WriteIDivLd>, Requires<[In64BitMode]>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000368}
Craig Topperc7910822012-12-27 03:01:18 +0000369} // hasSideEffects = 0
Chris Lattner39c70f42010-10-05 16:39:12 +0000370
371//===----------------------------------------------------------------------===//
372// Two address Instructions.
373//
Chris Lattner39c70f42010-10-05 16:39:12 +0000374
375// unary instructions
376let CodeSize = 2 in {
377let Defs = [EFLAGS] in {
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000378let Constraints = "$src1 = $dst", SchedRW = [WriteALU] in {
Chris Lattner39c70f42010-10-05 16:39:12 +0000379def NEG8r : I<0xF6, MRM3r, (outs GR8 :$dst), (ins GR8 :$src1),
380 "neg{b}\t$dst",
381 [(set GR8:$dst, (ineg GR8:$src1)),
Andrew Trick8523b162012-02-01 23:20:51 +0000382 (implicit EFLAGS)], IIC_UNARY_REG>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000383def NEG16r : I<0xF7, MRM3r, (outs GR16:$dst), (ins GR16:$src1),
384 "neg{w}\t$dst",
385 [(set GR16:$dst, (ineg GR16:$src1)),
Craig Topperfa6298a2014-02-02 09:25:09 +0000386 (implicit EFLAGS)], IIC_UNARY_REG>, OpSize16;
Chris Lattner39c70f42010-10-05 16:39:12 +0000387def NEG32r : I<0xF7, MRM3r, (outs GR32:$dst), (ins GR32:$src1),
388 "neg{l}\t$dst",
389 [(set GR32:$dst, (ineg GR32:$src1)),
Craig Topperfa6298a2014-02-02 09:25:09 +0000390 (implicit EFLAGS)], IIC_UNARY_REG>, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000391def NEG64r : RI<0xF7, MRM3r, (outs GR64:$dst), (ins GR64:$src1), "neg{q}\t$dst",
392 [(set GR64:$dst, (ineg GR64:$src1)),
Andrew Trick8523b162012-02-01 23:20:51 +0000393 (implicit EFLAGS)], IIC_UNARY_REG>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000394} // Constraints = "$src1 = $dst", SchedRW
Chris Lattner182e87c2010-10-05 16:52:25 +0000395
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000396// Read-modify-write negate.
397let SchedRW = [WriteALULd, WriteRMW] in {
Chris Lattner182e87c2010-10-05 16:52:25 +0000398def NEG8m : I<0xF6, MRM3m, (outs), (ins i8mem :$dst),
399 "neg{b}\t$dst",
400 [(store (ineg (loadi8 addr:$dst)), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000401 (implicit EFLAGS)], IIC_UNARY_MEM>;
Chris Lattner182e87c2010-10-05 16:52:25 +0000402def NEG16m : I<0xF7, MRM3m, (outs), (ins i16mem:$dst),
403 "neg{w}\t$dst",
404 [(store (ineg (loadi16 addr:$dst)), addr:$dst),
Craig Topperfa6298a2014-02-02 09:25:09 +0000405 (implicit EFLAGS)], IIC_UNARY_MEM>, OpSize16;
Chris Lattner182e87c2010-10-05 16:52:25 +0000406def NEG32m : I<0xF7, MRM3m, (outs), (ins i32mem:$dst),
407 "neg{l}\t$dst",
408 [(store (ineg (loadi32 addr:$dst)), addr:$dst),
Craig Topperfa6298a2014-02-02 09:25:09 +0000409 (implicit EFLAGS)], IIC_UNARY_MEM>, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000410def NEG64m : RI<0xF7, MRM3m, (outs), (ins i64mem:$dst), "neg{q}\t$dst",
411 [(store (ineg (loadi64 addr:$dst)), addr:$dst),
Craig Topper23c34882017-12-15 19:01:51 +0000412 (implicit EFLAGS)], IIC_UNARY_MEM>,
413 Requires<[In64BitMode]>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000414} // SchedRW
Chris Lattner39c70f42010-10-05 16:39:12 +0000415} // Defs = [EFLAGS]
416
Chris Lattner182e87c2010-10-05 16:52:25 +0000417
Chris Lattner13111b02010-10-05 21:09:45 +0000418// Note: NOT does not set EFLAGS!
Chris Lattner182e87c2010-10-05 16:52:25 +0000419
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000420let Constraints = "$src1 = $dst", SchedRW = [WriteALU] in {
Chris Lattner39c70f42010-10-05 16:39:12 +0000421// Match xor -1 to not. Favors these over a move imm + xor to save code size.
422let AddedComplexity = 15 in {
423def NOT8r : I<0xF6, MRM2r, (outs GR8 :$dst), (ins GR8 :$src1),
424 "not{b}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000425 [(set GR8:$dst, (not GR8:$src1))], IIC_UNARY_REG>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000426def NOT16r : I<0xF7, MRM2r, (outs GR16:$dst), (ins GR16:$src1),
427 "not{w}\t$dst",
Craig Topperfa6298a2014-02-02 09:25:09 +0000428 [(set GR16:$dst, (not GR16:$src1))], IIC_UNARY_REG>, OpSize16;
Chris Lattner39c70f42010-10-05 16:39:12 +0000429def NOT32r : I<0xF7, MRM2r, (outs GR32:$dst), (ins GR32:$src1),
430 "not{l}\t$dst",
Craig Topperfa6298a2014-02-02 09:25:09 +0000431 [(set GR32:$dst, (not GR32:$src1))], IIC_UNARY_REG>, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000432def NOT64r : RI<0xF7, MRM2r, (outs GR64:$dst), (ins GR64:$src1), "not{q}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000433 [(set GR64:$dst, (not GR64:$src1))], IIC_UNARY_REG>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000434}
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000435} // Constraints = "$src1 = $dst", SchedRW
Chris Lattner182e87c2010-10-05 16:52:25 +0000436
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000437let SchedRW = [WriteALULd, WriteRMW] in {
Chris Lattner182e87c2010-10-05 16:52:25 +0000438def NOT8m : I<0xF6, MRM2m, (outs), (ins i8mem :$dst),
439 "not{b}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000440 [(store (not (loadi8 addr:$dst)), addr:$dst)], IIC_UNARY_MEM>;
Chris Lattner182e87c2010-10-05 16:52:25 +0000441def NOT16m : I<0xF7, MRM2m, (outs), (ins i16mem:$dst),
442 "not{w}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000443 [(store (not (loadi16 addr:$dst)), addr:$dst)], IIC_UNARY_MEM>,
Craig Topperfa6298a2014-02-02 09:25:09 +0000444 OpSize16;
Chris Lattner182e87c2010-10-05 16:52:25 +0000445def NOT32m : I<0xF7, MRM2m, (outs), (ins i32mem:$dst),
446 "not{l}\t$dst",
David Woodhouse956965c2014-01-08 12:57:40 +0000447 [(store (not (loadi32 addr:$dst)), addr:$dst)], IIC_UNARY_MEM>,
Craig Topperfa6298a2014-02-02 09:25:09 +0000448 OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000449def NOT64m : RI<0xF7, MRM2m, (outs), (ins i64mem:$dst), "not{q}\t$dst",
Craig Topper23c34882017-12-15 19:01:51 +0000450 [(store (not (loadi64 addr:$dst)), addr:$dst)], IIC_UNARY_MEM>,
451 Requires<[In64BitMode]>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000452} // SchedRW
Chris Lattner39c70f42010-10-05 16:39:12 +0000453} // CodeSize
454
455// TODO: inc/dec is slow for P4, but fast for Pentium-M.
456let Defs = [EFLAGS] in {
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000457let Constraints = "$src1 = $dst", SchedRW = [WriteALU] in {
Chris Lattner39c70f42010-10-05 16:39:12 +0000458let CodeSize = 2 in
459def INC8r : I<0xFE, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1),
460 "inc{b}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000461 [(set GR8:$dst, EFLAGS, (X86inc_flag GR8:$src1))],
462 IIC_UNARY_REG>;
Craig Topperddbf51f2015-01-06 07:35:50 +0000463let isConvertibleToThreeAddress = 1, CodeSize = 2 in { // Can xform into LEA.
464def INC16r : I<0xFF, MRM0r, (outs GR16:$dst), (ins GR16:$src1),
465 "inc{w}\t$dst",
466 [(set GR16:$dst, EFLAGS, (X86inc_flag GR16:$src1))],
467 IIC_UNARY_REG>, OpSize16;
468def INC32r : I<0xFF, MRM0r, (outs GR32:$dst), (ins GR32:$src1),
469 "inc{l}\t$dst",
470 [(set GR32:$dst, EFLAGS, (X86inc_flag GR32:$src1))],
471 IIC_UNARY_REG>, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000472def INC64r : RI<0xFF, MRM0r, (outs GR64:$dst), (ins GR64:$src1), "inc{q}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000473 [(set GR64:$dst, EFLAGS, (X86inc_flag GR64:$src1))],
474 IIC_UNARY_REG>;
Chris Lattner27c763d2010-10-05 20:35:37 +0000475} // isConvertibleToThreeAddress = 1, CodeSize = 2
476
Craig Topperddbf51f2015-01-06 07:35:50 +0000477// Short forms only valid in 32-bit mode. Selected during MCInst lowering.
478let CodeSize = 1, hasSideEffects = 0 in {
479def INC16r_alt : I<0x40, AddRegFrm, (outs GR16:$dst), (ins GR16:$src1),
480 "inc{w}\t$dst", [], IIC_UNARY_REG>,
481 OpSize16, Requires<[Not64BitMode]>;
482def INC32r_alt : I<0x40, AddRegFrm, (outs GR32:$dst), (ins GR32:$src1),
483 "inc{l}\t$dst", [], IIC_UNARY_REG>,
484 OpSize32, Requires<[Not64BitMode]>;
485} // CodeSize = 1, hasSideEffects = 0
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000486} // Constraints = "$src1 = $dst", SchedRW
Chris Lattner182e87c2010-10-05 16:52:25 +0000487
Craig Topper23c34882017-12-15 19:01:51 +0000488let CodeSize = 2, SchedRW = [WriteALULd, WriteRMW] in {
489let Predicates = [UseIncDec] in {
Chris Lattner39c70f42010-10-05 16:39:12 +0000490 def INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst), "inc{b}\t$dst",
491 [(store (add (loadi8 addr:$dst), 1), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000492 (implicit EFLAGS)], IIC_UNARY_MEM>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000493 def INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
494 [(store (add (loadi16 addr:$dst), 1), addr:$dst),
Craig Topperddbf51f2015-01-06 07:35:50 +0000495 (implicit EFLAGS)], IIC_UNARY_MEM>, OpSize16;
Chris Lattner39c70f42010-10-05 16:39:12 +0000496 def INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
497 [(store (add (loadi32 addr:$dst), 1), addr:$dst),
Craig Topperddbf51f2015-01-06 07:35:50 +0000498 (implicit EFLAGS)], IIC_UNARY_MEM>, OpSize32;
Craig Topper23c34882017-12-15 19:01:51 +0000499} // Predicates
500let Predicates = [UseIncDec, In64BitMode] in {
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000501 def INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst), "inc{q}\t$dst",
502 [(store (add (loadi64 addr:$dst), 1), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000503 (implicit EFLAGS)], IIC_UNARY_MEM>;
Craig Topper23c34882017-12-15 19:01:51 +0000504} // Predicates
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000505} // CodeSize = 2, SchedRW
Chris Lattner39c70f42010-10-05 16:39:12 +0000506
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000507let Constraints = "$src1 = $dst", SchedRW = [WriteALU] in {
Chris Lattner39c70f42010-10-05 16:39:12 +0000508let CodeSize = 2 in
509def DEC8r : I<0xFE, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1),
510 "dec{b}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000511 [(set GR8:$dst, EFLAGS, (X86dec_flag GR8:$src1))],
512 IIC_UNARY_REG>;
Craig Topperddbf51f2015-01-06 07:35:50 +0000513let isConvertibleToThreeAddress = 1, CodeSize = 2 in { // Can xform into LEA.
514def DEC16r : I<0xFF, MRM1r, (outs GR16:$dst), (ins GR16:$src1),
515 "dec{w}\t$dst",
516 [(set GR16:$dst, EFLAGS, (X86dec_flag GR16:$src1))],
517 IIC_UNARY_REG>, OpSize16;
518def DEC32r : I<0xFF, MRM1r, (outs GR32:$dst), (ins GR32:$src1),
519 "dec{l}\t$dst",
520 [(set GR32:$dst, EFLAGS, (X86dec_flag GR32:$src1))],
521 IIC_UNARY_REG>, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000522def DEC64r : RI<0xFF, MRM1r, (outs GR64:$dst), (ins GR64:$src1), "dec{q}\t$dst",
Andrew Trick8523b162012-02-01 23:20:51 +0000523 [(set GR64:$dst, EFLAGS, (X86dec_flag GR64:$src1))],
524 IIC_UNARY_REG>;
Craig Topperddbf51f2015-01-06 07:35:50 +0000525} // isConvertibleToThreeAddress = 1, CodeSize = 2
526
527// Short forms only valid in 32-bit mode. Selected during MCInst lowering.
528let CodeSize = 1, hasSideEffects = 0 in {
529def DEC16r_alt : I<0x48, AddRegFrm, (outs GR16:$dst), (ins GR16:$src1),
530 "dec{w}\t$dst", [], IIC_UNARY_REG>,
531 OpSize16, Requires<[Not64BitMode]>;
532def DEC32r_alt : I<0x48, AddRegFrm, (outs GR32:$dst), (ins GR32:$src1),
533 "dec{l}\t$dst", [], IIC_UNARY_REG>,
534 OpSize32, Requires<[Not64BitMode]>;
535} // CodeSize = 1, hasSideEffects = 0
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000536} // Constraints = "$src1 = $dst", SchedRW
Chris Lattner39c70f42010-10-05 16:39:12 +0000537
Chris Lattner182e87c2010-10-05 16:52:25 +0000538
Craig Topper23c34882017-12-15 19:01:51 +0000539let CodeSize = 2, SchedRW = [WriteALULd, WriteRMW] in {
540let Predicates = [UseIncDec] in {
Chris Lattner39c70f42010-10-05 16:39:12 +0000541 def DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst), "dec{b}\t$dst",
542 [(store (add (loadi8 addr:$dst), -1), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000543 (implicit EFLAGS)], IIC_UNARY_MEM>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000544 def DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
545 [(store (add (loadi16 addr:$dst), -1), addr:$dst),
Craig Topperddbf51f2015-01-06 07:35:50 +0000546 (implicit EFLAGS)], IIC_UNARY_MEM>, OpSize16;
Chris Lattner39c70f42010-10-05 16:39:12 +0000547 def DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
548 [(store (add (loadi32 addr:$dst), -1), addr:$dst),
Craig Topperddbf51f2015-01-06 07:35:50 +0000549 (implicit EFLAGS)], IIC_UNARY_MEM>, OpSize32;
Craig Topper23c34882017-12-15 19:01:51 +0000550} // Predicates
551let Predicates = [UseIncDec, In64BitMode] in {
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000552 def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
553 [(store (add (loadi64 addr:$dst), -1), addr:$dst),
Andrew Trick8523b162012-02-01 23:20:51 +0000554 (implicit EFLAGS)], IIC_UNARY_MEM>;
Craig Topper23c34882017-12-15 19:01:51 +0000555} // Predicates
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000556} // CodeSize = 2, SchedRW
Chris Lattner39c70f42010-10-05 16:39:12 +0000557} // Defs = [EFLAGS]
558
Chris Lattner1fc81e92010-10-06 00:45:24 +0000559/// X86TypeInfo - This is a bunch of information that describes relevant X86
560/// information about value types. For example, it can tell you what the
561/// register class and preferred load to use.
562class X86TypeInfo<ValueType vt, string instrsuffix, RegisterClass regclass,
Chris Lattnere17d7212010-10-07 00:12:45 +0000563 PatFrag loadnode, X86MemOperand memoperand, ImmType immkind,
564 Operand immoperand, SDPatternOperator immoperator,
565 Operand imm8operand, SDPatternOperator imm8operator,
Craig Topperfa6298a2014-02-02 09:25:09 +0000566 bit hasOddOpcode, OperandSize opSize,
David Woodhouse956965c2014-01-08 12:57:40 +0000567 bit hasREX_WPrefix> {
Chris Lattner1fc81e92010-10-06 00:45:24 +0000568 /// VT - This is the value type itself.
569 ValueType VT = vt;
Craig Topperaf237202012-12-26 22:19:23 +0000570
Chris Lattner1fc81e92010-10-06 00:45:24 +0000571 /// InstrSuffix - This is the suffix used on instructions with this type. For
572 /// example, i8 -> "b", i16 -> "w", i32 -> "l", i64 -> "q".
573 string InstrSuffix = instrsuffix;
Craig Topperaf237202012-12-26 22:19:23 +0000574
Chris Lattner1fc81e92010-10-06 00:45:24 +0000575 /// RegClass - This is the register class associated with this type. For
576 /// example, i8 -> GR8, i16 -> GR16, i32 -> GR32, i64 -> GR64.
577 RegisterClass RegClass = regclass;
Craig Topperaf237202012-12-26 22:19:23 +0000578
Chris Lattner1fc81e92010-10-06 00:45:24 +0000579 /// LoadNode - This is the load node associated with this type. For
580 /// example, i8 -> loadi8, i16 -> loadi16, i32 -> loadi32, i64 -> loadi64.
581 PatFrag LoadNode = loadnode;
Craig Topperaf237202012-12-26 22:19:23 +0000582
Chris Lattner1fc81e92010-10-06 00:45:24 +0000583 /// MemOperand - This is the memory operand associated with this type. For
584 /// example, i8 -> i8mem, i16 -> i16mem, i32 -> i32mem, i64 -> i64mem.
585 X86MemOperand MemOperand = memoperand;
Craig Topperaf237202012-12-26 22:19:23 +0000586
Chris Lattner6e85be22010-10-06 05:55:42 +0000587 /// ImmEncoding - This is the encoding of an immediate of this type. For
588 /// example, i8 -> Imm8, i16 -> Imm16, i32 -> Imm32. Note that i64 -> Imm32
589 /// since the immediate fields of i64 instructions is a 32-bit sign extended
590 /// value.
591 ImmType ImmEncoding = immkind;
Craig Topperaf237202012-12-26 22:19:23 +0000592
Chris Lattner6e85be22010-10-06 05:55:42 +0000593 /// ImmOperand - This is the operand kind of an immediate of this type. For
594 /// example, i8 -> i8imm, i16 -> i16imm, i32 -> i32imm. Note that i64 ->
595 /// i64i32imm since the immediate fields of i64 instructions is a 32-bit sign
596 /// extended value.
597 Operand ImmOperand = immoperand;
Craig Topperaf237202012-12-26 22:19:23 +0000598
Chris Lattner356f16c2010-10-07 00:01:39 +0000599 /// ImmOperator - This is the operator that should be used to match an
600 /// immediate of this kind in a pattern (e.g. imm, or i64immSExt32).
601 SDPatternOperator ImmOperator = immoperator;
Craig Topperaf237202012-12-26 22:19:23 +0000602
Chris Lattnere17d7212010-10-07 00:12:45 +0000603 /// Imm8Operand - This is the operand kind to use for an imm8 of this type.
604 /// For example, i8 -> <invalid>, i16 -> i16i8imm, i32 -> i32i8imm. This is
605 /// only used for instructions that have a sign-extended imm8 field form.
606 Operand Imm8Operand = imm8operand;
Craig Topperaf237202012-12-26 22:19:23 +0000607
Chris Lattnere17d7212010-10-07 00:12:45 +0000608 /// Imm8Operator - This is the operator that should be used to match an 8-bit
609 /// sign extended immediate of this kind in a pattern (e.g. imm16immSExt8).
610 SDPatternOperator Imm8Operator = imm8operator;
Craig Topperaf237202012-12-26 22:19:23 +0000611
Chris Lattnera46073b2010-10-06 05:28:38 +0000612 /// HasOddOpcode - This bit is true if the instruction should have an odd (as
613 /// opposed to even) opcode. Operations on i8 are usually even, operations on
614 /// other datatypes are odd.
615 bit HasOddOpcode = hasOddOpcode;
Craig Topperaf237202012-12-26 22:19:23 +0000616
Craig Topperfa6298a2014-02-02 09:25:09 +0000617 /// OpSize - Selects whether the instruction needs a 0x66 prefix based on
618 /// 16-bit vs 32-bit mode. i8/i64 set this to OpSizeFixed. i16 sets this
619 /// to Opsize16. i32 sets this to OpSize32.
620 OperandSize OpSize = opSize;
David Woodhouse956965c2014-01-08 12:57:40 +0000621
Chris Lattnerb6da2be2010-10-06 05:20:57 +0000622 /// HasREX_WPrefix - This bit is set to true if the instruction should have
623 /// the 0x40 REX prefix. This is set for i64 types.
624 bit HasREX_WPrefix = hasREX_WPrefix;
Chris Lattner1fc81e92010-10-06 00:45:24 +0000625}
Chris Lattner73591942010-10-05 23:32:05 +0000626
Chris Lattnere17d7212010-10-07 00:12:45 +0000627def invalid_node : SDNode<"<<invalid_node>>", SDTIntLeaf,[],"<<invalid_node>>">;
628
629
Michael Kuperstein243c0732015-08-11 14:10:58 +0000630def Xi8 : X86TypeInfo<i8, "b", GR8, loadi8, i8mem,
631 Imm8, i8imm, imm8_su, i8imm, invalid_node,
Craig Topperfa6298a2014-02-02 09:25:09 +0000632 0, OpSizeFixed, 0>;
Chris Lattnere17d7212010-10-07 00:12:45 +0000633def Xi16 : X86TypeInfo<i16, "w", GR16, loadi16, i16mem,
Michael Kuperstein243c0732015-08-11 14:10:58 +0000634 Imm16, i16imm, imm16_su, i16i8imm, i16immSExt8_su,
Craig Topperfa6298a2014-02-02 09:25:09 +0000635 1, OpSize16, 0>;
Chris Lattnere17d7212010-10-07 00:12:45 +0000636def Xi32 : X86TypeInfo<i32, "l", GR32, loadi32, i32mem,
Michael Kuperstein243c0732015-08-11 14:10:58 +0000637 Imm32, i32imm, imm32_su, i32i8imm, i32immSExt8_su,
Craig Topperfa6298a2014-02-02 09:25:09 +0000638 1, OpSize32, 0>;
Chris Lattnere17d7212010-10-07 00:12:45 +0000639def Xi64 : X86TypeInfo<i64, "q", GR64, loadi64, i64mem,
Sanjay Patel904cd392016-08-16 21:35:16 +0000640 Imm32S, i64i32imm, i64immSExt32_su, i64i8imm, i64immSExt8_su,
Craig Topperfa6298a2014-02-02 09:25:09 +0000641 1, OpSizeFixed, 1>;
Chris Lattnerb6da2be2010-10-06 05:20:57 +0000642
643/// ITy - This instruction base class takes the type info for the instruction.
644/// Using this, it:
645/// 1. Concatenates together the instruction mnemonic with the appropriate
646/// suffix letter, a tab, and the arguments.
647/// 2. Infers whether the instruction should have a 0x66 prefix byte.
648/// 3. Infers whether the instruction should have a 0x40 REX_W prefix.
Chris Lattnera46073b2010-10-06 05:28:38 +0000649/// 4. Infers whether the low bit of the opcode should be 0 (for i8 operations)
650/// or 1 (for i16,i32,i64 operations).
Craig Topperaf237202012-12-26 22:19:23 +0000651class ITy<bits<8> opcode, Format f, X86TypeInfo typeinfo, dag outs, dag ins,
Andrew Trick8523b162012-02-01 23:20:51 +0000652 string mnemonic, string args, list<dag> pattern,
653 InstrItinClass itin = IIC_BIN_NONMEM>
Chris Lattnera46073b2010-10-06 05:28:38 +0000654 : I<{opcode{7}, opcode{6}, opcode{5}, opcode{4},
655 opcode{3}, opcode{2}, opcode{1}, typeinfo.HasOddOpcode },
Craig Topperaf237202012-12-26 22:19:23 +0000656 f, outs, ins,
Andrew Trick8523b162012-02-01 23:20:51 +0000657 !strconcat(mnemonic, "{", typeinfo.InstrSuffix, "}\t", args), pattern,
658 itin> {
Chris Lattnerb6da2be2010-10-06 05:20:57 +0000659
660 // Infer instruction prefixes from type info.
Craig Topperfa6298a2014-02-02 09:25:09 +0000661 let OpSize = typeinfo.OpSize;
Chris Lattnerb6da2be2010-10-06 05:20:57 +0000662 let hasREX_WPrefix = typeinfo.HasREX_WPrefix;
663}
Chris Lattner1fc81e92010-10-06 00:45:24 +0000664
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000665// BinOpRR - Instructions like "add reg, reg, reg".
666class BinOpRR<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Craig Topperc20b46d2017-10-01 23:53:53 +0000667 dag outlist, list<dag> pattern, InstrItinClass itin>
668 : ITy<opcode, MRMDestReg, typeinfo, outlist,
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000669 (ins typeinfo.RegClass:$src1, typeinfo.RegClass:$src2),
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000670 mnemonic, "{$src2, $src1|$src1, $src2}", pattern, itin>,
671 Sched<[WriteALU]>;
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000672
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000673// BinOpRR_F - Instructions like "cmp reg, Reg", where the pattern has
674// just a EFLAGS as a result.
675class BinOpRR_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Craig Topperc20b46d2017-10-01 23:53:53 +0000676 SDPatternOperator opnode>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000677 : BinOpRR<opcode, mnemonic, typeinfo, (outs),
678 [(set EFLAGS,
Chris Lattnerf5c60d82010-10-07 21:31:03 +0000679 (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2))],
Craig Topperc20b46d2017-10-01 23:53:53 +0000680 IIC_BIN_NONMEM>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000681
Chris Lattner752b60b2010-10-07 20:01:55 +0000682// BinOpRR_RF - Instructions like "add reg, reg, reg", where the pattern has
683// both a regclass and EFLAGS as a result.
684class BinOpRR_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
685 SDNode opnode>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000686 : BinOpRR<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst),
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000687 [(set typeinfo.RegClass:$dst, EFLAGS,
Preston Gurd2eec3672012-04-09 15:32:22 +0000688 (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2))],
689 IIC_BIN_NONMEM>;
Chris Lattner73591942010-10-05 23:32:05 +0000690
Chris Lattner846c20d2010-12-20 00:59:46 +0000691// BinOpRR_RFF - Instructions like "adc reg, reg, reg", where the pattern has
692// both a regclass and EFLAGS as a result, and has EFLAGS as input.
693class BinOpRR_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
694 SDNode opnode>
695 : BinOpRR<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst),
696 [(set typeinfo.RegClass:$dst, EFLAGS,
697 (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2,
Preston Gurd3fe264d2013-09-13 19:23:28 +0000698 EFLAGS))], IIC_BIN_CARRY_NONMEM>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000699
Chris Lattner894d2e62010-10-07 00:35:28 +0000700// BinOpRR_Rev - Instructions like "add reg, reg, reg" (reversed encoding).
Preston Gurd3fe264d2013-09-13 19:23:28 +0000701class BinOpRR_Rev<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
702 InstrItinClass itin = IIC_BIN_NONMEM>
Chris Lattner94eff912010-10-06 05:35:22 +0000703 : ITy<opcode, MRMSrcReg, typeinfo,
704 (outs typeinfo.RegClass:$dst),
705 (ins typeinfo.RegClass:$src1, typeinfo.RegClass:$src2),
Preston Gurd3fe264d2013-09-13 19:23:28 +0000706 mnemonic, "{$src2, $dst|$dst, $src2}", [], itin>,
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000707 Sched<[WriteALU]> {
Chris Lattner94eff912010-10-06 05:35:22 +0000708 // The disassembler should know about this, but not the asmparser.
709 let isCodeGenOnly = 1;
Craig Topper3484fc22014-01-05 04:17:28 +0000710 let ForceDisassemble = 1;
Craig Topper1b8c0752012-12-26 21:30:22 +0000711 let hasSideEffects = 0;
Chris Lattner94eff912010-10-06 05:35:22 +0000712}
Chris Lattnereadaeaa2010-10-06 00:30:49 +0000713
Preston Gurd3fe264d2013-09-13 19:23:28 +0000714// BinOpRR_RDD_Rev - Instructions like "adc reg, reg, reg" (reversed encoding).
715class BinOpRR_RFF_Rev<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo>
716 : BinOpRR_Rev<opcode, mnemonic, typeinfo, IIC_BIN_CARRY_NONMEM>;
717
Craig Toppera88e3562011-09-11 21:41:45 +0000718// BinOpRR_F_Rev - Instructions like "cmp reg, reg" (reversed encoding).
719class BinOpRR_F_Rev<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo>
720 : ITy<opcode, MRMSrcReg, typeinfo, (outs),
721 (ins typeinfo.RegClass:$src1, typeinfo.RegClass:$src2),
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000722 mnemonic, "{$src2, $src1|$src1, $src2}", [], IIC_BIN_NONMEM>,
723 Sched<[WriteALU]> {
Craig Toppera88e3562011-09-11 21:41:45 +0000724 // The disassembler should know about this, but not the asmparser.
725 let isCodeGenOnly = 1;
Craig Topper3484fc22014-01-05 04:17:28 +0000726 let ForceDisassemble = 1;
Craig Topper5b807aa2012-12-27 02:08:46 +0000727 let hasSideEffects = 0;
Craig Toppera88e3562011-09-11 21:41:45 +0000728}
729
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000730// BinOpRM - Instructions like "add reg, reg, [mem]".
731class BinOpRM<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Preston Gurd3fe264d2013-09-13 19:23:28 +0000732 dag outlist, list<dag> pattern,
733 InstrItinClass itin = IIC_BIN_MEM>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000734 : ITy<opcode, MRMSrcMem, typeinfo, outlist,
Chris Lattner752b60b2010-10-07 20:01:55 +0000735 (ins typeinfo.RegClass:$src1, typeinfo.MemOperand:$src2),
Preston Gurd3fe264d2013-09-13 19:23:28 +0000736 mnemonic, "{$src2, $src1|$src1, $src2}", pattern, itin>,
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000737 Sched<[WriteALULd, ReadAfterLd]>;
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000738
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000739// BinOpRM_F - Instructions like "cmp reg, [mem]".
740class BinOpRM_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Craig Topperc20b46d2017-10-01 23:53:53 +0000741 SDNode opnode>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000742 : BinOpRM<opcode, mnemonic, typeinfo, (outs),
743 [(set EFLAGS,
744 (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2)))]>;
745
Chris Lattner752b60b2010-10-07 20:01:55 +0000746// BinOpRM_RF - Instructions like "add reg, reg, [mem]".
747class BinOpRM_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattner9fece2b2010-10-07 20:06:24 +0000748 SDNode opnode>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000749 : BinOpRM<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst),
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000750 [(set typeinfo.RegClass:$dst, EFLAGS,
Chris Lattner7bbd8092010-10-06 04:58:43 +0000751 (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2)))]>;
Chris Lattnereadaeaa2010-10-06 00:30:49 +0000752
Chris Lattner846c20d2010-12-20 00:59:46 +0000753// BinOpRM_RFF - Instructions like "adc reg, reg, [mem]".
754class BinOpRM_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
755 SDNode opnode>
756 : BinOpRM<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst),
757 [(set typeinfo.RegClass:$dst, EFLAGS,
758 (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2),
Preston Gurd3fe264d2013-09-13 19:23:28 +0000759 EFLAGS))], IIC_BIN_CARRY_MEM>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000760
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000761// BinOpRI - Instructions like "add reg, reg, imm".
762class BinOpRI<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Preston Gurd3fe264d2013-09-13 19:23:28 +0000763 Format f, dag outlist, list<dag> pattern,
764 InstrItinClass itin = IIC_BIN_NONMEM>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000765 : ITy<opcode, f, typeinfo, outlist,
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000766 (ins typeinfo.RegClass:$src1, typeinfo.ImmOperand:$src2),
Preston Gurd3fe264d2013-09-13 19:23:28 +0000767 mnemonic, "{$src2, $src1|$src1, $src2}", pattern, itin>,
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000768 Sched<[WriteALU]> {
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000769 let ImmT = typeinfo.ImmEncoding;
770}
771
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000772// BinOpRI_F - Instructions like "cmp reg, imm".
773class BinOpRI_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattnerf5c60d82010-10-07 21:31:03 +0000774 SDPatternOperator opnode, Format f>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000775 : BinOpRI<opcode, mnemonic, typeinfo, f, (outs),
776 [(set EFLAGS,
777 (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2))]>;
778
Chris Lattner752b60b2010-10-07 20:01:55 +0000779// BinOpRI_RF - Instructions like "add reg, reg, imm".
780class BinOpRI_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
781 SDNode opnode, Format f>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000782 : BinOpRI<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst),
Craig Topperaf237202012-12-26 22:19:23 +0000783 [(set typeinfo.RegClass:$dst, EFLAGS,
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000784 (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2))]>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000785// BinOpRI_RFF - Instructions like "adc reg, reg, imm".
786class BinOpRI_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
787 SDNode opnode, Format f>
788 : BinOpRI<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst),
Craig Topperaf237202012-12-26 22:19:23 +0000789 [(set typeinfo.RegClass:$dst, EFLAGS,
Chris Lattner846c20d2010-12-20 00:59:46 +0000790 (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2,
Preston Gurd3fe264d2013-09-13 19:23:28 +0000791 EFLAGS))], IIC_BIN_CARRY_NONMEM>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000792
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000793// BinOpRI8 - Instructions like "add reg, reg, imm8".
794class BinOpRI8<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Preston Gurd3fe264d2013-09-13 19:23:28 +0000795 Format f, dag outlist, list<dag> pattern,
796 InstrItinClass itin = IIC_BIN_NONMEM>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000797 : ITy<opcode, f, typeinfo, outlist,
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000798 (ins typeinfo.RegClass:$src1, typeinfo.Imm8Operand:$src2),
Preston Gurd3fe264d2013-09-13 19:23:28 +0000799 mnemonic, "{$src2, $src1|$src1, $src2}", pattern, itin>,
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000800 Sched<[WriteALU]> {
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000801 let ImmT = Imm8; // Always 8-bit immediate.
Chris Lattner6e85be22010-10-06 05:55:42 +0000802}
Chris Lattnereadaeaa2010-10-06 00:30:49 +0000803
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000804// BinOpRI8_F - Instructions like "cmp reg, imm8".
805class BinOpRI8_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Craig Topper874a1962014-12-29 16:25:23 +0000806 SDPatternOperator opnode, Format f>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000807 : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs),
808 [(set EFLAGS,
809 (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2))]>;
Chris Lattner94eff912010-10-06 05:35:22 +0000810
Chris Lattner752b60b2010-10-07 20:01:55 +0000811// BinOpRI8_RF - Instructions like "add reg, reg, imm8".
812class BinOpRI8_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Craig Topper874a1962014-12-29 16:25:23 +0000813 SDPatternOperator opnode, Format f>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000814 : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst),
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000815 [(set typeinfo.RegClass:$dst, EFLAGS,
816 (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2))]>;
Chris Lattnere17d7212010-10-07 00:12:45 +0000817
Chris Lattner846c20d2010-12-20 00:59:46 +0000818// BinOpRI8_RFF - Instructions like "adc reg, reg, imm8".
819class BinOpRI8_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Craig Topper874a1962014-12-29 16:25:23 +0000820 SDPatternOperator opnode, Format f>
Chris Lattner846c20d2010-12-20 00:59:46 +0000821 : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst),
822 [(set typeinfo.RegClass:$dst, EFLAGS,
823 (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2,
Preston Gurd3fe264d2013-09-13 19:23:28 +0000824 EFLAGS))], IIC_BIN_CARRY_NONMEM>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000825
Chris Lattner894d2e62010-10-07 00:35:28 +0000826// BinOpMR - Instructions like "add [mem], reg".
827class BinOpMR<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Preston Gurd3fe264d2013-09-13 19:23:28 +0000828 list<dag> pattern, InstrItinClass itin = IIC_BIN_MEM>
Chris Lattner894d2e62010-10-07 00:35:28 +0000829 : ITy<opcode, MRMDestMem, typeinfo,
830 (outs), (ins typeinfo.MemOperand:$dst, typeinfo.RegClass:$src),
Craig Topper4778fa72018-03-20 03:55:17 +0000831 mnemonic, "{$src, $dst|$dst, $src}", pattern, itin>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000832
833// BinOpMR_RMW - Instructions like "add [mem], reg".
834class BinOpMR_RMW<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
835 SDNode opnode>
836 : BinOpMR<opcode, mnemonic, typeinfo,
837 [(store (opnode (load addr:$dst), typeinfo.RegClass:$src), addr:$dst),
Craig Topper4778fa72018-03-20 03:55:17 +0000838 (implicit EFLAGS)]>, Sched<[WriteALULd, WriteRMW]>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000839
Chris Lattner846c20d2010-12-20 00:59:46 +0000840// BinOpMR_RMW_FF - Instructions like "adc [mem], reg".
841class BinOpMR_RMW_FF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
842 SDNode opnode>
843 : BinOpMR<opcode, mnemonic, typeinfo,
Craig Topper4778fa72018-03-20 03:55:17 +0000844 [(store (opnode (load addr:$dst), typeinfo.RegClass:$src, EFLAGS),
845 addr:$dst),
846 (implicit EFLAGS)], IIC_BIN_CARRY_MEM>,
847 Sched<[WriteALULd, WriteRMW]>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000848
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000849// BinOpMR_F - Instructions like "cmp [mem], reg".
850class BinOpMR_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Craig Topperc20b46d2017-10-01 23:53:53 +0000851 SDPatternOperator opnode>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000852 : BinOpMR<opcode, mnemonic, typeinfo,
Craig Topper98ae8f82018-02-12 02:48:42 +0000853 [(set EFLAGS, (opnode (typeinfo.LoadNode addr:$dst),
Craig Topper4778fa72018-03-20 03:55:17 +0000854 typeinfo.RegClass:$src))]>,
855 Sched<[WriteALULd, ReadAfterLd]>;
Chris Lattner894d2e62010-10-07 00:35:28 +0000856
857// BinOpMI - Instructions like "add [mem], imm".
Craig Topperc51b7992014-12-29 16:25:22 +0000858class BinOpMI<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
859 Format f, list<dag> pattern,
Preston Gurd3fe264d2013-09-13 19:23:28 +0000860 InstrItinClass itin = IIC_BIN_MEM>
Chris Lattnerf5c60d82010-10-07 21:31:03 +0000861 : ITy<opcode, f, typeinfo,
Chris Lattner894d2e62010-10-07 00:35:28 +0000862 (outs), (ins typeinfo.MemOperand:$dst, typeinfo.ImmOperand:$src),
Craig Topper4778fa72018-03-20 03:55:17 +0000863 mnemonic, "{$src, $dst|$dst, $src}", pattern, itin> {
Chris Lattner894d2e62010-10-07 00:35:28 +0000864 let ImmT = typeinfo.ImmEncoding;
865}
866
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000867// BinOpMI_RMW - Instructions like "add [mem], imm".
Craig Topperc51b7992014-12-29 16:25:22 +0000868class BinOpMI_RMW<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000869 SDNode opnode, Format f>
Craig Topperc51b7992014-12-29 16:25:22 +0000870 : BinOpMI<opcode, mnemonic, typeinfo, f,
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000871 [(store (opnode (typeinfo.VT (load addr:$dst)),
872 typeinfo.ImmOperator:$src), addr:$dst),
Craig Topper4778fa72018-03-20 03:55:17 +0000873 (implicit EFLAGS)]>, Sched<[WriteALULd, WriteRMW]>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000874// BinOpMI_RMW_FF - Instructions like "adc [mem], imm".
Craig Topperc51b7992014-12-29 16:25:22 +0000875class BinOpMI_RMW_FF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
876 SDNode opnode, Format f>
877 : BinOpMI<opcode, mnemonic, typeinfo, f,
Chris Lattner846c20d2010-12-20 00:59:46 +0000878 [(store (opnode (typeinfo.VT (load addr:$dst)),
Craig Topper4778fa72018-03-20 03:55:17 +0000879 typeinfo.ImmOperator:$src, EFLAGS), addr:$dst),
880 (implicit EFLAGS)], IIC_BIN_CARRY_MEM>,
881 Sched<[WriteALULd, WriteRMW]>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000882
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000883// BinOpMI_F - Instructions like "cmp [mem], imm".
Craig Topperc51b7992014-12-29 16:25:22 +0000884class BinOpMI_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
885 SDPatternOperator opnode, Format f>
886 : BinOpMI<opcode, mnemonic, typeinfo, f,
Craig Topper98ae8f82018-02-12 02:48:42 +0000887 [(set EFLAGS, (opnode (typeinfo.LoadNode addr:$dst),
Craig Topper4778fa72018-03-20 03:55:17 +0000888 typeinfo.ImmOperator:$src))]>,
889 Sched<[WriteALULd, ReadAfterLd]>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000890
Chris Lattner894d2e62010-10-07 00:35:28 +0000891// BinOpMI8 - Instructions like "add [mem], imm8".
Chris Lattner9fece2b2010-10-07 20:06:24 +0000892class BinOpMI8<string mnemonic, X86TypeInfo typeinfo,
Preston Gurd3fe264d2013-09-13 19:23:28 +0000893 Format f, list<dag> pattern,
894 InstrItinClass itin = IIC_BIN_MEM>
Chris Lattner9fece2b2010-10-07 20:06:24 +0000895 : ITy<0x82, f, typeinfo,
Chris Lattner894d2e62010-10-07 00:35:28 +0000896 (outs), (ins typeinfo.MemOperand:$dst, typeinfo.Imm8Operand:$src),
Craig Topper4778fa72018-03-20 03:55:17 +0000897 mnemonic, "{$src, $dst|$dst, $src}", pattern, itin> {
Chris Lattner894d2e62010-10-07 00:35:28 +0000898 let ImmT = Imm8; // Always 8-bit immediate.
899}
900
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000901// BinOpMI8_RMW - Instructions like "add [mem], imm8".
902class BinOpMI8_RMW<string mnemonic, X86TypeInfo typeinfo,
Craig Topper874a1962014-12-29 16:25:23 +0000903 SDPatternOperator opnode, Format f>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000904 : BinOpMI8<mnemonic, typeinfo, f,
905 [(store (opnode (load addr:$dst),
906 typeinfo.Imm8Operator:$src), addr:$dst),
Craig Topper4778fa72018-03-20 03:55:17 +0000907 (implicit EFLAGS)]>, Sched<[WriteALULd, WriteRMW]>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000908
Chris Lattner846c20d2010-12-20 00:59:46 +0000909// BinOpMI8_RMW_FF - Instructions like "adc [mem], imm8".
910class BinOpMI8_RMW_FF<string mnemonic, X86TypeInfo typeinfo,
Craig Topper874a1962014-12-29 16:25:23 +0000911 SDPatternOperator opnode, Format f>
Chris Lattner846c20d2010-12-20 00:59:46 +0000912 : BinOpMI8<mnemonic, typeinfo, f,
913 [(store (opnode (load addr:$dst),
914 typeinfo.Imm8Operator:$src, EFLAGS), addr:$dst),
Craig Topper4778fa72018-03-20 03:55:17 +0000915 (implicit EFLAGS)], IIC_BIN_CARRY_MEM>,
916 Sched<[WriteALULd, WriteRMW]>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000917
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000918// BinOpMI8_F - Instructions like "cmp [mem], imm8".
919class BinOpMI8_F<string mnemonic, X86TypeInfo typeinfo,
Craig Topper874a1962014-12-29 16:25:23 +0000920 SDPatternOperator opnode, Format f>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000921 : BinOpMI8<mnemonic, typeinfo, f,
Craig Topper98ae8f82018-02-12 02:48:42 +0000922 [(set EFLAGS, (opnode (typeinfo.LoadNode addr:$dst),
Craig Topper4778fa72018-03-20 03:55:17 +0000923 typeinfo.Imm8Operator:$src))]>,
924 Sched<[WriteALULd, ReadAfterLd]>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000925
Ahmed Bougacha00e08db2013-05-29 21:13:57 +0000926// BinOpAI - Instructions like "add %eax, %eax, imm", that imp-def EFLAGS.
Chris Lattnerb71a77d2010-10-07 00:43:39 +0000927class BinOpAI<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Preston Gurd3fe264d2013-09-13 19:23:28 +0000928 Register areg, string operands,
929 InstrItinClass itin = IIC_BIN_NONMEM>
Chris Lattnerb71a77d2010-10-07 00:43:39 +0000930 : ITy<opcode, RawFrm, typeinfo,
931 (outs), (ins typeinfo.ImmOperand:$src),
Preston Gurd3fe264d2013-09-13 19:23:28 +0000932 mnemonic, operands, [], itin>, Sched<[WriteALU]> {
Chris Lattnerb71a77d2010-10-07 00:43:39 +0000933 let ImmT = typeinfo.ImmEncoding;
934 let Uses = [areg];
Ahmed Bougacha00e08db2013-05-29 21:13:57 +0000935 let Defs = [areg, EFLAGS];
Craig Topperaf237202012-12-26 22:19:23 +0000936 let hasSideEffects = 0;
Chris Lattnerb71a77d2010-10-07 00:43:39 +0000937}
Chris Lattner94eff912010-10-06 05:35:22 +0000938
Craig Topperfcc34bd2015-10-11 19:54:02 +0000939// BinOpAI_RFF - Instructions like "adc %eax, %eax, imm", that implicitly define
Ahmed Bougacha00e08db2013-05-29 21:13:57 +0000940// and use EFLAGS.
Craig Topperfcc34bd2015-10-11 19:54:02 +0000941class BinOpAI_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
942 Register areg, string operands>
Preston Gurd3fe264d2013-09-13 19:23:28 +0000943 : BinOpAI<opcode, mnemonic, typeinfo, areg, operands,
944 IIC_BIN_CARRY_NONMEM> {
Ahmed Bougacha00e08db2013-05-29 21:13:57 +0000945 let Uses = [areg, EFLAGS];
946}
947
Craig Topperfcc34bd2015-10-11 19:54:02 +0000948// BinOpAI_F - Instructions like "cmp %eax, %eax, imm", that imp-def EFLAGS.
949class BinOpAI_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
950 Register areg, string operands>
951 : BinOpAI<opcode, mnemonic, typeinfo, areg, operands> {
952 let Defs = [EFLAGS];
953}
954
Chris Lattner752b60b2010-10-07 20:01:55 +0000955/// ArithBinOp_RF - This is an arithmetic binary operator where the pattern is
956/// defined with "(set GPR:$dst, EFLAGS, (...".
957///
958/// It would be nice to get rid of the second and third argument here, but
959/// tblgen can't handle dependent type references aggressively enough: PR8330
960multiclass ArithBinOp_RF<bits<8> BaseOpc, bits<8> BaseOpc2, bits<8> BaseOpc4,
961 string mnemonic, Format RegMRM, Format MemMRM,
962 SDNode opnodeflag, SDNode opnode,
963 bit CommutableRR, bit ConvertibleToThreeAddress> {
Chris Lattner26d6a042010-10-07 01:10:20 +0000964 let Defs = [EFLAGS] in {
965 let Constraints = "$src1 = $dst" in {
Craig Topper31d6d9a2014-12-29 16:25:26 +0000966 let isCommutable = CommutableRR in {
Craig Topper25cdf922013-01-07 05:26:58 +0000967 def NAME#8rr : BinOpRR_RF<BaseOpc, mnemonic, Xi8 , opnodeflag>;
Craig Topper31d6d9a2014-12-29 16:25:26 +0000968 let isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
969 def NAME#16rr : BinOpRR_RF<BaseOpc, mnemonic, Xi16, opnodeflag>;
970 def NAME#32rr : BinOpRR_RF<BaseOpc, mnemonic, Xi32, opnodeflag>;
971 def NAME#64rr : BinOpRR_RF<BaseOpc, mnemonic, Xi64, opnodeflag>;
972 } // isConvertibleToThreeAddress
Chris Lattner26d6a042010-10-07 01:10:20 +0000973 } // isCommutable
974
Ayman Musa0b4f97d2017-05-28 12:39:37 +0000975 def NAME#8rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi8>, FoldGenData<NAME#8rr>;
976 def NAME#16rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi16>, FoldGenData<NAME#16rr>;
977 def NAME#32rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi32>, FoldGenData<NAME#32rr>;
978 def NAME#64rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi64>, FoldGenData<NAME#64rr>;
Chris Lattner26d6a042010-10-07 01:10:20 +0000979
Craig Topper25cdf922013-01-07 05:26:58 +0000980 def NAME#8rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi8 , opnodeflag>;
981 def NAME#16rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi16, opnodeflag>;
982 def NAME#32rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi32, opnodeflag>;
983 def NAME#64rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi64, opnodeflag>;
Chris Lattner26d6a042010-10-07 01:10:20 +0000984
Craig Topper31d6d9a2014-12-29 16:25:26 +0000985 def NAME#8ri : BinOpRI_RF<0x80, mnemonic, Xi8 , opnodeflag, RegMRM>;
986
Chris Lattner67677512010-10-07 01:37:01 +0000987 let isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
Chris Lattner35e6ce472010-10-08 05:12:14 +0000988 // NOTE: These are order specific, we want the ri8 forms to be listed
989 // first so that they are slightly preferred to the ri forms.
Craig Topper25cdf922013-01-07 05:26:58 +0000990 def NAME#16ri8 : BinOpRI8_RF<0x82, mnemonic, Xi16, opnodeflag, RegMRM>;
991 def NAME#32ri8 : BinOpRI8_RF<0x82, mnemonic, Xi32, opnodeflag, RegMRM>;
992 def NAME#64ri8 : BinOpRI8_RF<0x82, mnemonic, Xi64, opnodeflag, RegMRM>;
Chris Lattner35e6ce472010-10-08 05:12:14 +0000993
Craig Topper25cdf922013-01-07 05:26:58 +0000994 def NAME#16ri : BinOpRI_RF<0x80, mnemonic, Xi16, opnodeflag, RegMRM>;
995 def NAME#32ri : BinOpRI_RF<0x80, mnemonic, Xi32, opnodeflag, RegMRM>;
996 def NAME#64ri32: BinOpRI_RF<0x80, mnemonic, Xi64, opnodeflag, RegMRM>;
Chris Lattner67677512010-10-07 01:37:01 +0000997 }
Chris Lattner26d6a042010-10-07 01:10:20 +0000998 } // Constraints = "$src1 = $dst"
999
Ayman Musa11966ab2017-04-26 11:34:09 +00001000 let mayLoad = 1, mayStore = 1 in {
1001 def NAME#8mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi8 , opnode>;
1002 def NAME#16mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi16, opnode>;
1003 def NAME#32mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi32, opnode>;
1004 def NAME#64mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi64, opnode>;
1005 }
Chris Lattner26d6a042010-10-07 01:10:20 +00001006
Chris Lattner35e6ce472010-10-08 05:12:14 +00001007 // NOTE: These are order specific, we want the mi8 forms to be listed
1008 // first so that they are slightly preferred to the mi forms.
Craig Topper25cdf922013-01-07 05:26:58 +00001009 def NAME#16mi8 : BinOpMI8_RMW<mnemonic, Xi16, opnode, MemMRM>;
1010 def NAME#32mi8 : BinOpMI8_RMW<mnemonic, Xi32, opnode, MemMRM>;
Craig Topper23c34882017-12-15 19:01:51 +00001011 let Predicates = [In64BitMode] in
Craig Topper25cdf922013-01-07 05:26:58 +00001012 def NAME#64mi8 : BinOpMI8_RMW<mnemonic, Xi64, opnode, MemMRM>;
Craig Topperaf237202012-12-26 22:19:23 +00001013
Craig Topperc51b7992014-12-29 16:25:22 +00001014 def NAME#8mi : BinOpMI_RMW<0x80, mnemonic, Xi8 , opnode, MemMRM>;
1015 def NAME#16mi : BinOpMI_RMW<0x80, mnemonic, Xi16, opnode, MemMRM>;
1016 def NAME#32mi : BinOpMI_RMW<0x80, mnemonic, Xi32, opnode, MemMRM>;
Craig Topper23c34882017-12-15 19:01:51 +00001017 let Predicates = [In64BitMode] in
Craig Topperc51b7992014-12-29 16:25:22 +00001018 def NAME#64mi32 : BinOpMI_RMW<0x80, mnemonic, Xi64, opnode, MemMRM>;
Craig Topper874a1962014-12-29 16:25:23 +00001019
1020 // These are for the disassembler since 0x82 opcode behaves like 0x80, but
1021 // not in 64-bit mode.
1022 let Predicates = [Not64BitMode], isCodeGenOnly = 1, ForceDisassemble = 1,
1023 hasSideEffects = 0 in {
1024 let Constraints = "$src1 = $dst" in
1025 def NAME#8ri8 : BinOpRI8_RF<0x82, mnemonic, Xi8, null_frag, RegMRM>;
1026 let mayLoad = 1, mayStore = 1 in
1027 def NAME#8mi8 : BinOpMI8_RMW<mnemonic, Xi8, null_frag, MemMRM>;
1028 }
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001029 } // Defs = [EFLAGS]
Chris Lattner26d6a042010-10-07 01:10:20 +00001030
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001031 def NAME#8i8 : BinOpAI<BaseOpc4, mnemonic, Xi8 , AL,
Craig Topperefd67d42013-07-31 02:47:52 +00001032 "{$src, %al|al, $src}">;
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001033 def NAME#16i16 : BinOpAI<BaseOpc4, mnemonic, Xi16, AX,
Craig Topperefd67d42013-07-31 02:47:52 +00001034 "{$src, %ax|ax, $src}">;
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001035 def NAME#32i32 : BinOpAI<BaseOpc4, mnemonic, Xi32, EAX,
Craig Topperefd67d42013-07-31 02:47:52 +00001036 "{$src, %eax|eax, $src}">;
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001037 def NAME#64i32 : BinOpAI<BaseOpc4, mnemonic, Xi64, RAX,
Craig Topperefd67d42013-07-31 02:47:52 +00001038 "{$src, %rax|rax, $src}">;
Chris Lattner26d6a042010-10-07 01:10:20 +00001039}
1040
Chris Lattner846c20d2010-12-20 00:59:46 +00001041/// ArithBinOp_RFF - This is an arithmetic binary operator where the pattern is
1042/// defined with "(set GPR:$dst, EFLAGS, (node LHS, RHS, EFLAGS))" like ADC and
1043/// SBB.
Chris Lattner752b60b2010-10-07 20:01:55 +00001044///
Chris Lattner846c20d2010-12-20 00:59:46 +00001045/// It would be nice to get rid of the second and third argument here, but
1046/// tblgen can't handle dependent type references aggressively enough: PR8330
1047multiclass ArithBinOp_RFF<bits<8> BaseOpc, bits<8> BaseOpc2, bits<8> BaseOpc4,
1048 string mnemonic, Format RegMRM, Format MemMRM,
1049 SDNode opnode, bit CommutableRR,
1050 bit ConvertibleToThreeAddress> {
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001051 let Uses = [EFLAGS], Defs = [EFLAGS] in {
Chris Lattner752b60b2010-10-07 20:01:55 +00001052 let Constraints = "$src1 = $dst" in {
Craig Topper31d6d9a2014-12-29 16:25:26 +00001053 let isCommutable = CommutableRR in {
Craig Topper25cdf922013-01-07 05:26:58 +00001054 def NAME#8rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi8 , opnode>;
Craig Topper31d6d9a2014-12-29 16:25:26 +00001055 let isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
1056 def NAME#16rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi16, opnode>;
1057 def NAME#32rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi32, opnode>;
1058 def NAME#64rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi64, opnode>;
1059 } // isConvertibleToThreeAddress
Chris Lattner752b60b2010-10-07 20:01:55 +00001060 } // isCommutable
Chris Lattner39c70f42010-10-05 16:39:12 +00001061
Ayman Musa0b4f97d2017-05-28 12:39:37 +00001062 def NAME#8rr_REV : BinOpRR_RFF_Rev<BaseOpc2, mnemonic, Xi8>, FoldGenData<NAME#8rr>;
1063 def NAME#16rr_REV : BinOpRR_RFF_Rev<BaseOpc2, mnemonic, Xi16>, FoldGenData<NAME#16rr>;
1064 def NAME#32rr_REV : BinOpRR_RFF_Rev<BaseOpc2, mnemonic, Xi32>, FoldGenData<NAME#32rr>;
1065 def NAME#64rr_REV : BinOpRR_RFF_Rev<BaseOpc2, mnemonic, Xi64>, FoldGenData<NAME#64rr>;
Chris Lattner752b60b2010-10-07 20:01:55 +00001066
Craig Topper25cdf922013-01-07 05:26:58 +00001067 def NAME#8rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi8 , opnode>;
1068 def NAME#16rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi16, opnode>;
1069 def NAME#32rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi32, opnode>;
1070 def NAME#64rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi64, opnode>;
Chris Lattner752b60b2010-10-07 20:01:55 +00001071
Craig Topper31d6d9a2014-12-29 16:25:26 +00001072 def NAME#8ri : BinOpRI_RFF<0x80, mnemonic, Xi8 , opnode, RegMRM>;
1073
Chris Lattner752b60b2010-10-07 20:01:55 +00001074 let isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
Chris Lattner35e6ce472010-10-08 05:12:14 +00001075 // NOTE: These are order specific, we want the ri8 forms to be listed
1076 // first so that they are slightly preferred to the ri forms.
Craig Topper25cdf922013-01-07 05:26:58 +00001077 def NAME#16ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi16, opnode, RegMRM>;
1078 def NAME#32ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi32, opnode, RegMRM>;
1079 def NAME#64ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi64, opnode, RegMRM>;
Chris Lattner35e6ce472010-10-08 05:12:14 +00001080
Craig Topper25cdf922013-01-07 05:26:58 +00001081 def NAME#16ri : BinOpRI_RFF<0x80, mnemonic, Xi16, opnode, RegMRM>;
1082 def NAME#32ri : BinOpRI_RFF<0x80, mnemonic, Xi32, opnode, RegMRM>;
1083 def NAME#64ri32: BinOpRI_RFF<0x80, mnemonic, Xi64, opnode, RegMRM>;
Chris Lattner752b60b2010-10-07 20:01:55 +00001084 }
1085 } // Constraints = "$src1 = $dst"
1086
Craig Topper25cdf922013-01-07 05:26:58 +00001087 def NAME#8mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi8 , opnode>;
1088 def NAME#16mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi16, opnode>;
1089 def NAME#32mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi32, opnode>;
1090 def NAME#64mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi64, opnode>;
Chris Lattner752b60b2010-10-07 20:01:55 +00001091
Chris Lattner35e6ce472010-10-08 05:12:14 +00001092 // NOTE: These are order specific, we want the mi8 forms to be listed
1093 // first so that they are slightly preferred to the mi forms.
Craig Topper25cdf922013-01-07 05:26:58 +00001094 def NAME#16mi8 : BinOpMI8_RMW_FF<mnemonic, Xi16, opnode, MemMRM>;
1095 def NAME#32mi8 : BinOpMI8_RMW_FF<mnemonic, Xi32, opnode, MemMRM>;
Craig Topper23c34882017-12-15 19:01:51 +00001096 let Predicates = [In64BitMode] in
Craig Topper25cdf922013-01-07 05:26:58 +00001097 def NAME#64mi8 : BinOpMI8_RMW_FF<mnemonic, Xi64, opnode, MemMRM>;
Craig Topperaf237202012-12-26 22:19:23 +00001098
Craig Topperc51b7992014-12-29 16:25:22 +00001099 def NAME#8mi : BinOpMI_RMW_FF<0x80, mnemonic, Xi8 , opnode, MemMRM>;
1100 def NAME#16mi : BinOpMI_RMW_FF<0x80, mnemonic, Xi16, opnode, MemMRM>;
1101 def NAME#32mi : BinOpMI_RMW_FF<0x80, mnemonic, Xi32, opnode, MemMRM>;
Craig Topper23c34882017-12-15 19:01:51 +00001102 let Predicates = [In64BitMode] in
Craig Topperc51b7992014-12-29 16:25:22 +00001103 def NAME#64mi32 : BinOpMI_RMW_FF<0x80, mnemonic, Xi64, opnode, MemMRM>;
Craig Topper874a1962014-12-29 16:25:23 +00001104
1105 // These are for the disassembler since 0x82 opcode behaves like 0x80, but
1106 // not in 64-bit mode.
1107 let Predicates = [Not64BitMode], isCodeGenOnly = 1, ForceDisassemble = 1,
1108 hasSideEffects = 0 in {
1109 let Constraints = "$src1 = $dst" in
1110 def NAME#8ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi8, null_frag, RegMRM>;
1111 let mayLoad = 1, mayStore = 1 in
1112 def NAME#8mi8 : BinOpMI8_RMW_FF<mnemonic, Xi8, null_frag, MemMRM>;
1113 }
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001114 } // Uses = [EFLAGS], Defs = [EFLAGS]
Chris Lattner752b60b2010-10-07 20:01:55 +00001115
Craig Topperfcc34bd2015-10-11 19:54:02 +00001116 def NAME#8i8 : BinOpAI_RFF<BaseOpc4, mnemonic, Xi8 , AL,
1117 "{$src, %al|al, $src}">;
1118 def NAME#16i16 : BinOpAI_RFF<BaseOpc4, mnemonic, Xi16, AX,
1119 "{$src, %ax|ax, $src}">;
1120 def NAME#32i32 : BinOpAI_RFF<BaseOpc4, mnemonic, Xi32, EAX,
1121 "{$src, %eax|eax, $src}">;
1122 def NAME#64i32 : BinOpAI_RFF<BaseOpc4, mnemonic, Xi64, RAX,
1123 "{$src, %rax|rax, $src}">;
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001124}
1125
1126/// ArithBinOp_F - This is an arithmetic binary operator where the pattern is
1127/// defined with "(set EFLAGS, (...". It would be really nice to find a way
1128/// to factor this with the other ArithBinOp_*.
1129///
1130multiclass ArithBinOp_F<bits<8> BaseOpc, bits<8> BaseOpc2, bits<8> BaseOpc4,
1131 string mnemonic, Format RegMRM, Format MemMRM,
1132 SDNode opnode,
1133 bit CommutableRR, bit ConvertibleToThreeAddress> {
1134 let Defs = [EFLAGS] in {
Craig Topper31d6d9a2014-12-29 16:25:26 +00001135 let isCommutable = CommutableRR in {
Craig Topper25cdf922013-01-07 05:26:58 +00001136 def NAME#8rr : BinOpRR_F<BaseOpc, mnemonic, Xi8 , opnode>;
Craig Topper31d6d9a2014-12-29 16:25:26 +00001137 let isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
1138 def NAME#16rr : BinOpRR_F<BaseOpc, mnemonic, Xi16, opnode>;
1139 def NAME#32rr : BinOpRR_F<BaseOpc, mnemonic, Xi32, opnode>;
1140 def NAME#64rr : BinOpRR_F<BaseOpc, mnemonic, Xi64, opnode>;
1141 }
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001142 } // isCommutable
1143
Ayman Musa0b4f97d2017-05-28 12:39:37 +00001144 def NAME#8rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi8>, FoldGenData<NAME#8rr>;
1145 def NAME#16rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi16>, FoldGenData<NAME#16rr>;
1146 def NAME#32rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi32>, FoldGenData<NAME#32rr>;
1147 def NAME#64rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi64>, FoldGenData<NAME#64rr>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001148
Craig Topper25cdf922013-01-07 05:26:58 +00001149 def NAME#8rm : BinOpRM_F<BaseOpc2, mnemonic, Xi8 , opnode>;
1150 def NAME#16rm : BinOpRM_F<BaseOpc2, mnemonic, Xi16, opnode>;
1151 def NAME#32rm : BinOpRM_F<BaseOpc2, mnemonic, Xi32, opnode>;
1152 def NAME#64rm : BinOpRM_F<BaseOpc2, mnemonic, Xi64, opnode>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001153
Craig Topper31d6d9a2014-12-29 16:25:26 +00001154 def NAME#8ri : BinOpRI_F<0x80, mnemonic, Xi8 , opnode, RegMRM>;
1155
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001156 let isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
Chris Lattner35e6ce472010-10-08 05:12:14 +00001157 // NOTE: These are order specific, we want the ri8 forms to be listed
1158 // first so that they are slightly preferred to the ri forms.
Craig Topper25cdf922013-01-07 05:26:58 +00001159 def NAME#16ri8 : BinOpRI8_F<0x82, mnemonic, Xi16, opnode, RegMRM>;
1160 def NAME#32ri8 : BinOpRI8_F<0x82, mnemonic, Xi32, opnode, RegMRM>;
1161 def NAME#64ri8 : BinOpRI8_F<0x82, mnemonic, Xi64, opnode, RegMRM>;
Craig Topperaf237202012-12-26 22:19:23 +00001162
Craig Topper25cdf922013-01-07 05:26:58 +00001163 def NAME#16ri : BinOpRI_F<0x80, mnemonic, Xi16, opnode, RegMRM>;
1164 def NAME#32ri : BinOpRI_F<0x80, mnemonic, Xi32, opnode, RegMRM>;
1165 def NAME#64ri32: BinOpRI_F<0x80, mnemonic, Xi64, opnode, RegMRM>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001166 }
1167
Craig Topper25cdf922013-01-07 05:26:58 +00001168 def NAME#8mr : BinOpMR_F<BaseOpc, mnemonic, Xi8 , opnode>;
1169 def NAME#16mr : BinOpMR_F<BaseOpc, mnemonic, Xi16, opnode>;
1170 def NAME#32mr : BinOpMR_F<BaseOpc, mnemonic, Xi32, opnode>;
1171 def NAME#64mr : BinOpMR_F<BaseOpc, mnemonic, Xi64, opnode>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001172
Chris Lattner35e6ce472010-10-08 05:12:14 +00001173 // NOTE: These are order specific, we want the mi8 forms to be listed
1174 // first so that they are slightly preferred to the mi forms.
Craig Topper25cdf922013-01-07 05:26:58 +00001175 def NAME#16mi8 : BinOpMI8_F<mnemonic, Xi16, opnode, MemMRM>;
1176 def NAME#32mi8 : BinOpMI8_F<mnemonic, Xi32, opnode, MemMRM>;
Craig Topper23c34882017-12-15 19:01:51 +00001177 let Predicates = [In64BitMode] in
Craig Topper25cdf922013-01-07 05:26:58 +00001178 def NAME#64mi8 : BinOpMI8_F<mnemonic, Xi64, opnode, MemMRM>;
Craig Topperaf237202012-12-26 22:19:23 +00001179
Craig Topperc51b7992014-12-29 16:25:22 +00001180 def NAME#8mi : BinOpMI_F<0x80, mnemonic, Xi8 , opnode, MemMRM>;
1181 def NAME#16mi : BinOpMI_F<0x80, mnemonic, Xi16, opnode, MemMRM>;
1182 def NAME#32mi : BinOpMI_F<0x80, mnemonic, Xi32, opnode, MemMRM>;
Craig Topper23c34882017-12-15 19:01:51 +00001183 let Predicates = [In64BitMode] in
Craig Topperc51b7992014-12-29 16:25:22 +00001184 def NAME#64mi32 : BinOpMI_F<0x80, mnemonic, Xi64, opnode, MemMRM>;
Craig Topper874a1962014-12-29 16:25:23 +00001185
1186 // These are for the disassembler since 0x82 opcode behaves like 0x80, but
1187 // not in 64-bit mode.
1188 let Predicates = [Not64BitMode], isCodeGenOnly = 1, ForceDisassemble = 1,
1189 hasSideEffects = 0 in {
1190 def NAME#8ri8 : BinOpRI8_F<0x82, mnemonic, Xi8, null_frag, RegMRM>;
1191 let mayLoad = 1 in
1192 def NAME#8mi8 : BinOpMI8_F<mnemonic, Xi8, null_frag, MemMRM>;
1193 }
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001194 } // Defs = [EFLAGS]
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001195
Craig Topperfcc34bd2015-10-11 19:54:02 +00001196 def NAME#8i8 : BinOpAI_F<BaseOpc4, mnemonic, Xi8 , AL,
1197 "{$src, %al|al, $src}">;
1198 def NAME#16i16 : BinOpAI_F<BaseOpc4, mnemonic, Xi16, AX,
1199 "{$src, %ax|ax, $src}">;
1200 def NAME#32i32 : BinOpAI_F<BaseOpc4, mnemonic, Xi32, EAX,
1201 "{$src, %eax|eax, $src}">;
1202 def NAME#64i32 : BinOpAI_F<BaseOpc4, mnemonic, Xi64, RAX,
1203 "{$src, %rax|rax, $src}">;
Chris Lattner752b60b2010-10-07 20:01:55 +00001204}
1205
1206
1207defm AND : ArithBinOp_RF<0x20, 0x22, 0x24, "and", MRM4r, MRM4m,
1208 X86and_flag, and, 1, 0>;
1209defm OR : ArithBinOp_RF<0x08, 0x0A, 0x0C, "or", MRM1r, MRM1m,
1210 X86or_flag, or, 1, 0>;
1211defm XOR : ArithBinOp_RF<0x30, 0x32, 0x34, "xor", MRM6r, MRM6m,
1212 X86xor_flag, xor, 1, 0>;
1213defm ADD : ArithBinOp_RF<0x00, 0x02, 0x04, "add", MRM0r, MRM0m,
1214 X86add_flag, add, 1, 1>;
Manman Ren1be131b2012-08-08 00:51:41 +00001215let isCompare = 1 in {
Chris Lattner752b60b2010-10-07 20:01:55 +00001216defm SUB : ArithBinOp_RF<0x28, 0x2A, 0x2C, "sub", MRM5r, MRM5m,
1217 X86sub_flag, sub, 0, 0>;
Manman Ren1be131b2012-08-08 00:51:41 +00001218}
Chris Lattner39c70f42010-10-05 16:39:12 +00001219
1220// Arithmetic.
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001221defm ADC : ArithBinOp_RFF<0x10, 0x12, 0x14, "adc", MRM2r, MRM2m, X86adc_flag,
1222 1, 0>;
1223defm SBB : ArithBinOp_RFF<0x18, 0x1A, 0x1C, "sbb", MRM3r, MRM3m, X86sbb_flag,
1224 0, 0>;
Chris Lattner39c70f42010-10-05 16:39:12 +00001225
Manman Renc9656732012-07-06 17:36:20 +00001226let isCompare = 1 in {
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001227defm CMP : ArithBinOp_F<0x38, 0x3A, 0x3C, "cmp", MRM7r, MRM7m, X86cmp, 0, 0>;
Manman Renc9656732012-07-06 17:36:20 +00001228}
Chris Lattnerf5c60d82010-10-07 21:31:03 +00001229
1230
1231//===----------------------------------------------------------------------===//
1232// Semantically, test instructions are similar like AND, except they don't
1233// generate a result. From an encoding perspective, they are very different:
1234// they don't have all the usual imm8 and REV forms, and are encoded into a
1235// different space.
1236def X86testpat : PatFrag<(ops node:$lhs, node:$rhs),
1237 (X86cmp (and_su node:$lhs, node:$rhs), 0)>;
1238
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001239let isCompare = 1 in {
1240 let Defs = [EFLAGS] in {
1241 let isCommutable = 1 in {
Rafael Espindoladd3add62015-03-31 12:31:55 +00001242 def TEST8rr : BinOpRR_F<0x84, "test", Xi8 , X86testpat>;
1243 def TEST16rr : BinOpRR_F<0x84, "test", Xi16, X86testpat>;
1244 def TEST32rr : BinOpRR_F<0x84, "test", Xi32, X86testpat>;
1245 def TEST64rr : BinOpRR_F<0x84, "test", Xi64, X86testpat>;
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001246 } // isCommutable
Chris Lattnerf5c60d82010-10-07 21:31:03 +00001247
Craig Topperc20b46d2017-10-01 23:53:53 +00001248 def TEST8mr : BinOpMR_F<0x84, "test", Xi8 , X86testpat>;
1249 def TEST16mr : BinOpMR_F<0x84, "test", Xi16, X86testpat>;
1250 def TEST32mr : BinOpMR_F<0x84, "test", Xi32, X86testpat>;
1251 def TEST64mr : BinOpMR_F<0x84, "test", Xi64, X86testpat>;
Chris Lattnerf5c60d82010-10-07 21:31:03 +00001252
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001253 def TEST8ri : BinOpRI_F<0xF6, "test", Xi8 , X86testpat, MRM0r>;
1254 def TEST16ri : BinOpRI_F<0xF6, "test", Xi16, X86testpat, MRM0r>;
1255 def TEST32ri : BinOpRI_F<0xF6, "test", Xi32, X86testpat, MRM0r>;
Craig Topper23c34882017-12-15 19:01:51 +00001256 let Predicates = [In64BitMode] in
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001257 def TEST64ri32 : BinOpRI_F<0xF6, "test", Xi64, X86testpat, MRM0r>;
Chris Lattnerf5c60d82010-10-07 21:31:03 +00001258
Craig Topperc51b7992014-12-29 16:25:22 +00001259 def TEST8mi : BinOpMI_F<0xF6, "test", Xi8 , X86testpat, MRM0m>;
1260 def TEST16mi : BinOpMI_F<0xF6, "test", Xi16, X86testpat, MRM0m>;
1261 def TEST32mi : BinOpMI_F<0xF6, "test", Xi32, X86testpat, MRM0m>;
Craig Topper23c34882017-12-15 19:01:51 +00001262 let Predicates = [In64BitMode] in
Craig Topperc51b7992014-12-29 16:25:22 +00001263 def TEST64mi32 : BinOpMI_F<0xF6, "test", Xi64, X86testpat, MRM0m>;
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001264 } // Defs = [EFLAGS]
Craig Topperaf237202012-12-26 22:19:23 +00001265
Craig Topperfcc34bd2015-10-11 19:54:02 +00001266 def TEST8i8 : BinOpAI_F<0xA8, "test", Xi8 , AL,
1267 "{$src, %al|al, $src}">;
1268 def TEST16i16 : BinOpAI_F<0xA8, "test", Xi16, AX,
1269 "{$src, %ax|ax, $src}">;
1270 def TEST32i32 : BinOpAI_F<0xA8, "test", Xi32, EAX,
1271 "{$src, %eax|eax, $src}">;
1272 def TEST64i32 : BinOpAI_F<0xA8, "test", Xi64, RAX,
1273 "{$src, %rax|rax, $src}">;
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001274} // isCompare
Chris Lattnerf5c60d82010-10-07 21:31:03 +00001275
Craig Topper965de2c2011-10-14 07:06:56 +00001276//===----------------------------------------------------------------------===//
1277// ANDN Instruction
1278//
1279multiclass bmi_andn<string mnemonic, RegisterClass RC, X86MemOperand x86memop,
1280 PatFrag ld_frag> {
1281 def rr : I<0xF2, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
1282 !strconcat(mnemonic, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topperf3ff6ae2012-12-17 05:12:30 +00001283 [(set RC:$dst, EFLAGS, (X86and_flag (not RC:$src1), RC:$src2))],
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +00001284 IIC_BIN_NONMEM>, Sched<[WriteALU]>;
Craig Topper965de2c2011-10-14 07:06:56 +00001285 def rm : I<0xF2, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
1286 !strconcat(mnemonic, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1287 [(set RC:$dst, EFLAGS,
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +00001288 (X86and_flag (not RC:$src1), (ld_frag addr:$src2)))], IIC_BIN_MEM>,
1289 Sched<[WriteALULd, ReadAfterLd]>;
Craig Topper965de2c2011-10-14 07:06:56 +00001290}
1291
Craig Topper9a06f242018-02-05 18:31:04 +00001292// Complexity is reduced to give and with immediate a chance to match first.
1293let Predicates = [HasBMI], Defs = [EFLAGS], AddedComplexity = -6 in {
Craig Topper5ccb6172014-02-18 00:21:49 +00001294 defm ANDN32 : bmi_andn<"andn{l}", GR32, i32mem, loadi32>, T8PS, VEX_4V;
1295 defm ANDN64 : bmi_andn<"andn{q}", GR64, i64mem, loadi64>, T8PS, VEX_4V, VEX_W;
Craig Topper965de2c2011-10-14 07:06:56 +00001296}
Craig Toppere94d2772011-10-23 00:33:32 +00001297
Craig Topper9a06f242018-02-05 18:31:04 +00001298let Predicates = [HasBMI], AddedComplexity = -6 in {
Craig Topperf3ff6ae2012-12-17 05:12:30 +00001299 def : Pat<(and (not GR32:$src1), GR32:$src2),
1300 (ANDN32rr GR32:$src1, GR32:$src2)>;
1301 def : Pat<(and (not GR64:$src1), GR64:$src2),
1302 (ANDN64rr GR64:$src1, GR64:$src2)>;
1303 def : Pat<(and (not GR32:$src1), (loadi32 addr:$src2)),
1304 (ANDN32rm GR32:$src1, addr:$src2)>;
1305 def : Pat<(and (not GR64:$src1), (loadi64 addr:$src2)),
1306 (ANDN64rm GR64:$src1, addr:$src2)>;
1307}
1308
Craig Toppere94d2772011-10-23 00:33:32 +00001309//===----------------------------------------------------------------------===//
1310// MULX Instruction
1311//
Craig Topper5ccd8722018-03-19 16:38:33 +00001312multiclass bmi_mulx<string mnemonic, RegisterClass RC, X86MemOperand x86memop,
1313 InstrItinClass itin_reg, InstrItinClass itin_mem> {
Craig Topperc50d64b2014-11-26 00:46:26 +00001314let hasSideEffects = 0 in {
Craig Toppere94d2772011-10-23 00:33:32 +00001315 let isCommutable = 1 in
1316 def rr : I<0xF6, MRMSrcReg, (outs RC:$dst1, RC:$dst2), (ins RC:$src),
1317 !strconcat(mnemonic, "\t{$src, $dst2, $dst1|$dst1, $dst2, $src}"),
Craig Topper5ccd8722018-03-19 16:38:33 +00001318 [], itin_reg>, T8XD, VEX_4V, Sched<[WriteIMul, WriteIMulH]>;
Craig Toppere94d2772011-10-23 00:33:32 +00001319
1320 let mayLoad = 1 in
1321 def rm : I<0xF6, MRMSrcMem, (outs RC:$dst1, RC:$dst2), (ins x86memop:$src),
1322 !strconcat(mnemonic, "\t{$src, $dst2, $dst1|$dst1, $dst2, $src}"),
Craig Topper5ccd8722018-03-19 16:38:33 +00001323 [], itin_mem>, T8XD, VEX_4V, Sched<[WriteIMulLd, WriteIMulH]>;
Craig Toppere94d2772011-10-23 00:33:32 +00001324}
1325}
1326
1327let Predicates = [HasBMI2] in {
1328 let Uses = [EDX] in
Craig Topper5ccd8722018-03-19 16:38:33 +00001329 defm MULX32 : bmi_mulx<"mulx{l}", GR32, i32mem, IIC_MUL32_REG,
1330 IIC_MUL32_MEM>;
Craig Toppere94d2772011-10-23 00:33:32 +00001331 let Uses = [RDX] in
Craig Topper5ccd8722018-03-19 16:38:33 +00001332 defm MULX64 : bmi_mulx<"mulx{q}", GR64, i64mem, IIC_MUL64_REG,
1333 IIC_MUL64_MEM>, VEX_W;
Craig Toppere94d2772011-10-23 00:33:32 +00001334}
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001335
1336//===----------------------------------------------------------------------===//
1337// ADCX Instruction
1338//
Craig Topper2e2aee02014-12-18 05:02:08 +00001339let Predicates = [HasADX], Defs = [EFLAGS], Uses = [EFLAGS],
Robert Khasanov7c5a8432014-08-21 09:27:00 +00001340 Constraints = "$src0 = $dst", AddedComplexity = 10 in {
Jakob Stoklund Olesen50bd7132013-03-20 16:56:36 +00001341 let SchedRW = [WriteALU] in {
Robert Khasanov7c5a8432014-08-21 09:27:00 +00001342 def ADCX32rr : I<0xF6, MRMSrcReg, (outs GR32:$dst),
1343 (ins GR32:$src0, GR32:$src), "adcx{l}\t{$src, $dst|$dst, $src}",
1344 [(set GR32:$dst, EFLAGS,
1345 (X86adc_flag GR32:$src0, GR32:$src, EFLAGS))],
Craig Topper2e2aee02014-12-18 05:02:08 +00001346 IIC_BIN_CARRY_NONMEM>, T8PD;
Robert Khasanov7c5a8432014-08-21 09:27:00 +00001347 def ADCX64rr : RI<0xF6, MRMSrcReg, (outs GR64:$dst),
1348 (ins GR64:$src0, GR64:$src), "adcx{q}\t{$src, $dst|$dst, $src}",
1349 [(set GR64:$dst, EFLAGS,
1350 (X86adc_flag GR64:$src0, GR64:$src, EFLAGS))],
Craig Topper2e2aee02014-12-18 05:02:08 +00001351 IIC_BIN_CARRY_NONMEM>, T8PD;
Jakob Stoklund Olesen50bd7132013-03-20 16:56:36 +00001352 } // SchedRW
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001353
Jakob Stoklund Olesen50bd7132013-03-20 16:56:36 +00001354 let mayLoad = 1, SchedRW = [WriteALULd] in {
Robert Khasanov7c5a8432014-08-21 09:27:00 +00001355 def ADCX32rm : I<0xF6, MRMSrcMem, (outs GR32:$dst),
1356 (ins GR32:$src0, i32mem:$src), "adcx{l}\t{$src, $dst|$dst, $src}",
1357 [(set GR32:$dst, EFLAGS,
1358 (X86adc_flag GR32:$src0, (loadi32 addr:$src), EFLAGS))],
Craig Topper2e2aee02014-12-18 05:02:08 +00001359 IIC_BIN_CARRY_MEM>, T8PD;
Andrew Trick7201f4f2013-06-21 18:33:04 +00001360
Robert Khasanov7c5a8432014-08-21 09:27:00 +00001361 def ADCX64rm : RI<0xF6, MRMSrcMem, (outs GR64:$dst),
1362 (ins GR64:$src0, i64mem:$src), "adcx{q}\t{$src, $dst|$dst, $src}",
1363 [(set GR64:$dst, EFLAGS,
1364 (X86adc_flag GR64:$src0, (loadi64 addr:$src), EFLAGS))],
Craig Topper2e2aee02014-12-18 05:02:08 +00001365 IIC_BIN_CARRY_MEM>, T8PD;
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001366 }
1367}
1368
1369//===----------------------------------------------------------------------===//
1370// ADOX Instruction
1371//
Craig Topper2e2aee02014-12-18 05:02:08 +00001372let Predicates = [HasADX], hasSideEffects = 0, Defs = [EFLAGS],
1373 Uses = [EFLAGS] in {
Jakob Stoklund Olesen50bd7132013-03-20 16:56:36 +00001374 let SchedRW = [WriteALU] in {
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001375 def ADOX32rr : I<0xF6, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
Craig Topper2e2aee02014-12-18 05:02:08 +00001376 "adox{l}\t{$src, $dst|$dst, $src}", [], IIC_BIN_NONMEM>, T8XS;
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001377
Craig Topper80ab2682014-01-17 08:16:57 +00001378 def ADOX64rr : RI<0xF6, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
Craig Topper2e2aee02014-12-18 05:02:08 +00001379 "adox{q}\t{$src, $dst|$dst, $src}", [], IIC_BIN_NONMEM>, T8XS;
Jakob Stoklund Olesen50bd7132013-03-20 16:56:36 +00001380 } // SchedRW
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001381
Jakob Stoklund Olesen50bd7132013-03-20 16:56:36 +00001382 let mayLoad = 1, SchedRW = [WriteALULd] in {
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001383 def ADOX32rm : I<0xF6, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Craig Topper2e2aee02014-12-18 05:02:08 +00001384 "adox{l}\t{$src, $dst|$dst, $src}", [], IIC_BIN_MEM>, T8XS;
Andrew Trick7201f4f2013-06-21 18:33:04 +00001385
Craig Topper80ab2682014-01-17 08:16:57 +00001386 def ADOX64rm : RI<0xF6, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Craig Topper2e2aee02014-12-18 05:02:08 +00001387 "adox{q}\t{$src, $dst|$dst, $src}", [], IIC_BIN_MEM>, T8XS;
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001388 }
1389}