blob: a0c2bf31be75de4971664e4278434b5d085f9d6a [file] [log] [blame]
Justin Holewinskiae556d32012-05-04 20:18:50 +00001//
2// The LLVM Compiler Infrastructure
3//
4// This file is distributed under the University of Illinois Open Source
5// License. See LICENSE.TXT for details.
6//
7//===----------------------------------------------------------------------===//
8//
9// This file defines the interfaces that NVPTX uses to lower LLVM code into a
10// selection DAG.
11//
12//===----------------------------------------------------------------------===//
13
Justin Holewinskiae556d32012-05-04 20:18:50 +000014#include "NVPTXISelLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "NVPTX.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000016#include "NVPTXTargetMachine.h"
17#include "NVPTXTargetObjectFile.h"
18#include "NVPTXUtilities.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000019#include "llvm/CodeGen/Analysis.h"
20#include "llvm/CodeGen/MachineFrameInfo.h"
21#include "llvm/CodeGen/MachineFunction.h"
22#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/MachineRegisterInfo.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000024#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth219b89b2014-03-04 11:01:28 +000025#include "llvm/IR/CallSite.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000026#include "llvm/IR/DerivedTypes.h"
27#include "llvm/IR/Function.h"
28#include "llvm/IR/GlobalValue.h"
29#include "llvm/IR/IntrinsicInst.h"
30#include "llvm/IR/Intrinsics.h"
31#include "llvm/IR/Module.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000032#include "llvm/MC/MCSectionELF.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000033#include "llvm/Support/CommandLine.h"
34#include "llvm/Support/Debug.h"
35#include "llvm/Support/ErrorHandling.h"
Justin Holewinski9982f062014-06-27 19:36:25 +000036#include "llvm/Support/MathExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000037#include "llvm/Support/raw_ostream.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000038#include <sstream>
39
40#undef DEBUG_TYPE
41#define DEBUG_TYPE "nvptx-lower"
42
43using namespace llvm;
44
45static unsigned int uniqueCallSite = 0;
46
Justin Holewinski0497ab12013-03-30 14:29:21 +000047static cl::opt<bool> sched4reg(
48 "nvptx-sched4reg",
49 cl::desc("NVPTX Specific: schedule for register pressue"), cl::init(false));
Justin Holewinskiae556d32012-05-04 20:18:50 +000050
Justin Holewinski428cf0e2014-07-17 18:10:09 +000051static cl::opt<unsigned>
52FMAContractLevelOpt("nvptx-fma-level", cl::ZeroOrMore, cl::Hidden,
53 cl::desc("NVPTX Specific: FMA contraction (0: don't do it"
54 " 1: do it 2: do it aggressively"),
55 cl::init(2));
56
Justin Holewinskibe8dc642013-02-12 14:18:49 +000057static bool IsPTXVectorType(MVT VT) {
58 switch (VT.SimpleTy) {
Justin Holewinski0497ab12013-03-30 14:29:21 +000059 default:
60 return false;
Justin Holewinskif8f70912013-06-28 17:57:59 +000061 case MVT::v2i1:
62 case MVT::v4i1:
Justin Holewinskibe8dc642013-02-12 14:18:49 +000063 case MVT::v2i8:
64 case MVT::v4i8:
65 case MVT::v2i16:
66 case MVT::v4i16:
67 case MVT::v2i32:
68 case MVT::v4i32:
69 case MVT::v2i64:
70 case MVT::v2f32:
71 case MVT::v4f32:
72 case MVT::v2f64:
Justin Holewinski0497ab12013-03-30 14:29:21 +000073 return true;
Justin Holewinskibe8dc642013-02-12 14:18:49 +000074 }
75}
76
Justin Holewinskif8f70912013-06-28 17:57:59 +000077/// ComputePTXValueVTs - For the given Type \p Ty, returns the set of primitive
78/// EVTs that compose it. Unlike ComputeValueVTs, this will break apart vectors
79/// into their primitive components.
80/// NOTE: This is a band-aid for code that expects ComputeValueVTs to return the
81/// same number of types as the Ins/Outs arrays in LowerFormalArguments,
82/// LowerCall, and LowerReturn.
Mehdi Amini56228da2015-07-09 01:57:34 +000083static void ComputePTXValueVTs(const TargetLowering &TLI, const DataLayout &DL,
84 Type *Ty, SmallVectorImpl<EVT> &ValueVTs,
Craig Topper062a2ba2014-04-25 05:30:21 +000085 SmallVectorImpl<uint64_t> *Offsets = nullptr,
Justin Holewinskif8f70912013-06-28 17:57:59 +000086 uint64_t StartingOffset = 0) {
87 SmallVector<EVT, 16> TempVTs;
88 SmallVector<uint64_t, 16> TempOffsets;
89
Mehdi Amini56228da2015-07-09 01:57:34 +000090 ComputeValueVTs(TLI, DL, Ty, TempVTs, &TempOffsets, StartingOffset);
Justin Holewinskif8f70912013-06-28 17:57:59 +000091 for (unsigned i = 0, e = TempVTs.size(); i != e; ++i) {
92 EVT VT = TempVTs[i];
93 uint64_t Off = TempOffsets[i];
94 if (VT.isVector())
95 for (unsigned j = 0, je = VT.getVectorNumElements(); j != je; ++j) {
96 ValueVTs.push_back(VT.getVectorElementType());
97 if (Offsets)
98 Offsets->push_back(Off+j*VT.getVectorElementType().getStoreSize());
99 }
100 else {
101 ValueVTs.push_back(VT);
102 if (Offsets)
103 Offsets->push_back(Off);
104 }
105 }
106}
107
Justin Holewinskiae556d32012-05-04 20:18:50 +0000108// NVPTXTargetLowering Constructor.
Eric Christopherbef0a372015-01-30 01:50:07 +0000109NVPTXTargetLowering::NVPTXTargetLowering(const NVPTXTargetMachine &TM,
110 const NVPTXSubtarget &STI)
111 : TargetLowering(TM), nvTM(&TM), STI(STI) {
Justin Holewinskiae556d32012-05-04 20:18:50 +0000112
113 // always lower memset, memcpy, and memmove intrinsics to load/store
114 // instructions, rather
115 // then generating calls to memset, mempcy or memmove.
Justin Holewinski0497ab12013-03-30 14:29:21 +0000116 MaxStoresPerMemset = (unsigned) 0xFFFFFFFF;
117 MaxStoresPerMemcpy = (unsigned) 0xFFFFFFFF;
118 MaxStoresPerMemmove = (unsigned) 0xFFFFFFFF;
Justin Holewinskiae556d32012-05-04 20:18:50 +0000119
120 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Justin Holewinskid7d8fe02014-06-27 18:35:42 +0000121 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000122
123 // Jump is Expensive. Don't create extra control flow for 'and', 'or'
124 // condition branches.
125 setJumpIsExpensive(true);
126
127 // By default, use the Source scheduling
128 if (sched4reg)
129 setSchedulingPreference(Sched::RegPressure);
130 else
131 setSchedulingPreference(Sched::Source);
132
133 addRegisterClass(MVT::i1, &NVPTX::Int1RegsRegClass);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000134 addRegisterClass(MVT::i16, &NVPTX::Int16RegsRegClass);
135 addRegisterClass(MVT::i32, &NVPTX::Int32RegsRegClass);
136 addRegisterClass(MVT::i64, &NVPTX::Int64RegsRegClass);
137 addRegisterClass(MVT::f32, &NVPTX::Float32RegsRegClass);
138 addRegisterClass(MVT::f64, &NVPTX::Float64RegsRegClass);
139
Justin Holewinskiae556d32012-05-04 20:18:50 +0000140 // Operations not directly supported by NVPTX.
Tom Stellard3787b122014-06-10 16:01:29 +0000141 setOperationAction(ISD::SELECT_CC, MVT::f32, Expand);
142 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
143 setOperationAction(ISD::SELECT_CC, MVT::i1, Expand);
144 setOperationAction(ISD::SELECT_CC, MVT::i8, Expand);
145 setOperationAction(ISD::SELECT_CC, MVT::i16, Expand);
146 setOperationAction(ISD::SELECT_CC, MVT::i32, Expand);
147 setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
Justin Holewinski0497ab12013-03-30 14:29:21 +0000148 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
149 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
150 setOperationAction(ISD::BR_CC, MVT::i1, Expand);
151 setOperationAction(ISD::BR_CC, MVT::i8, Expand);
152 setOperationAction(ISD::BR_CC, MVT::i16, Expand);
153 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
154 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Justin Holewinski318c6252013-07-01 12:58:56 +0000155 // Some SIGN_EXTEND_INREG can be done using cvt instruction.
156 // For others we will expand to a SHL/SRA pair.
157 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i64, Legal);
158 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
159 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Legal);
160 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Justin Holewinski0497ab12013-03-30 14:29:21 +0000161 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000162
Justin Holewinski360a5cf2014-06-27 18:35:40 +0000163 setOperationAction(ISD::SHL_PARTS, MVT::i32 , Custom);
164 setOperationAction(ISD::SRA_PARTS, MVT::i32 , Custom);
165 setOperationAction(ISD::SRL_PARTS, MVT::i32 , Custom);
166 setOperationAction(ISD::SHL_PARTS, MVT::i64 , Custom);
167 setOperationAction(ISD::SRA_PARTS, MVT::i64 , Custom);
168 setOperationAction(ISD::SRL_PARTS, MVT::i64 , Custom);
169
Eric Christopherbef0a372015-01-30 01:50:07 +0000170 if (STI.hasROT64()) {
Justin Holewinski0497ab12013-03-30 14:29:21 +0000171 setOperationAction(ISD::ROTL, MVT::i64, Legal);
172 setOperationAction(ISD::ROTR, MVT::i64, Legal);
173 } else {
174 setOperationAction(ISD::ROTL, MVT::i64, Expand);
175 setOperationAction(ISD::ROTR, MVT::i64, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000176 }
Eric Christopherbef0a372015-01-30 01:50:07 +0000177 if (STI.hasROT32()) {
Justin Holewinski0497ab12013-03-30 14:29:21 +0000178 setOperationAction(ISD::ROTL, MVT::i32, Legal);
179 setOperationAction(ISD::ROTR, MVT::i32, Legal);
180 } else {
181 setOperationAction(ISD::ROTL, MVT::i32, Expand);
182 setOperationAction(ISD::ROTR, MVT::i32, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000183 }
184
Justin Holewinski0497ab12013-03-30 14:29:21 +0000185 setOperationAction(ISD::ROTL, MVT::i16, Expand);
186 setOperationAction(ISD::ROTR, MVT::i16, Expand);
187 setOperationAction(ISD::ROTL, MVT::i8, Expand);
188 setOperationAction(ISD::ROTR, MVT::i8, Expand);
189 setOperationAction(ISD::BSWAP, MVT::i16, Expand);
190 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
191 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000192
193 // Indirect branch is not supported.
194 // This also disables Jump Table creation.
Justin Holewinski0497ab12013-03-30 14:29:21 +0000195 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
196 setOperationAction(ISD::BRIND, MVT::Other, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000197
Justin Holewinski0497ab12013-03-30 14:29:21 +0000198 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
199 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000200
201 // We want to legalize constant related memmove and memcopy
202 // intrinsics.
203 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
204
205 // Turn FP extload into load/fextend
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000206 setLoadExtAction(ISD::EXTLOAD, MVT::f32, MVT::f16, Expand);
207 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f16, Expand);
208 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
Jingyue Wua0a56602015-07-01 21:32:42 +0000209 setLoadExtAction(ISD::EXTLOAD, MVT::v2f32, MVT::v2f16, Expand);
210 setLoadExtAction(ISD::EXTLOAD, MVT::v2f64, MVT::v2f16, Expand);
211 setLoadExtAction(ISD::EXTLOAD, MVT::v2f64, MVT::v2f32, Expand);
212 setLoadExtAction(ISD::EXTLOAD, MVT::v4f32, MVT::v4f16, Expand);
213 setLoadExtAction(ISD::EXTLOAD, MVT::v4f64, MVT::v4f16, Expand);
214 setLoadExtAction(ISD::EXTLOAD, MVT::v4f64, MVT::v4f32, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000215 // Turn FP truncstore into trunc + store.
Jingyue Wua0a56602015-07-01 21:32:42 +0000216 // FIXME: vector types should also be expanded
Tim Northover9e108a02014-07-18 13:01:43 +0000217 setTruncStoreAction(MVT::f32, MVT::f16, Expand);
218 setTruncStoreAction(MVT::f64, MVT::f16, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000219 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
220
221 // PTX does not support load / store predicate registers
Justin Holewinskic6462aa2012-11-14 19:19:16 +0000222 setOperationAction(ISD::LOAD, MVT::i1, Custom);
223 setOperationAction(ISD::STORE, MVT::i1, Custom);
224
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000225 for (MVT VT : MVT::integer_valuetypes()) {
226 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
227 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i1, Promote);
228 setTruncStoreAction(VT, MVT::i1, Expand);
229 }
Justin Holewinskiae556d32012-05-04 20:18:50 +0000230
231 // This is legal in NVPTX
Justin Holewinski0497ab12013-03-30 14:29:21 +0000232 setOperationAction(ISD::ConstantFP, MVT::f64, Legal);
233 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000234
235 // TRAP can be lowered to PTX trap
Justin Holewinski0497ab12013-03-30 14:29:21 +0000236 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000237
Justin Holewinski51cb1342013-07-01 12:59:04 +0000238 setOperationAction(ISD::ADDC, MVT::i64, Expand);
239 setOperationAction(ISD::ADDE, MVT::i64, Expand);
240
Justin Holewinskibe8dc642013-02-12 14:18:49 +0000241 // Register custom handling for vector loads/stores
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +0000242 for (MVT VT : MVT::vector_valuetypes()) {
Justin Holewinskibe8dc642013-02-12 14:18:49 +0000243 if (IsPTXVectorType(VT)) {
244 setOperationAction(ISD::LOAD, VT, Custom);
245 setOperationAction(ISD::STORE, VT, Custom);
246 setOperationAction(ISD::INTRINSIC_W_CHAIN, VT, Custom);
247 }
248 }
Justin Holewinskiae556d32012-05-04 20:18:50 +0000249
Justin Holewinskif8f70912013-06-28 17:57:59 +0000250 // Custom handling for i8 intrinsics
251 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i8, Custom);
252
Justin Holewinskidc372df2013-06-28 17:58:07 +0000253 setOperationAction(ISD::CTLZ, MVT::i16, Legal);
254 setOperationAction(ISD::CTLZ, MVT::i32, Legal);
255 setOperationAction(ISD::CTLZ, MVT::i64, Legal);
256 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16, Legal);
257 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Legal);
258 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Legal);
259 setOperationAction(ISD::CTTZ, MVT::i16, Expand);
260 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
261 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
262 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16, Expand);
263 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
264 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
265 setOperationAction(ISD::CTPOP, MVT::i16, Legal);
266 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
267 setOperationAction(ISD::CTPOP, MVT::i64, Legal);
268
Justin Holewinskid4d2e9b2015-01-26 19:52:20 +0000269 // PTX does not directly support SELP of i1, so promote to i32 first
270 setOperationAction(ISD::SELECT, MVT::i1, Custom);
271
Justin Holewinskieafe26d2014-06-27 18:35:37 +0000272 // We have some custom DAG combine patterns for these nodes
273 setTargetDAGCombine(ISD::ADD);
274 setTargetDAGCombine(ISD::AND);
275 setTargetDAGCombine(ISD::FADD);
276 setTargetDAGCombine(ISD::MUL);
277 setTargetDAGCombine(ISD::SHL);
278
Justin Holewinskiae556d32012-05-04 20:18:50 +0000279 // Now deduce the information based on the above mentioned
280 // actions
Eric Christopher23a3a7c2015-02-26 00:00:24 +0000281 computeRegisterProperties(STI.getRegisterInfo());
Justin Holewinskiae556d32012-05-04 20:18:50 +0000282}
283
Justin Holewinskiae556d32012-05-04 20:18:50 +0000284const char *NVPTXTargetLowering::getTargetNodeName(unsigned Opcode) const {
Matthias Braund04893f2015-05-07 21:33:59 +0000285 switch ((NVPTXISD::NodeType)Opcode) {
286 case NVPTXISD::FIRST_NUMBER:
287 break;
Justin Holewinski0497ab12013-03-30 14:29:21 +0000288 case NVPTXISD::CALL:
289 return "NVPTXISD::CALL";
290 case NVPTXISD::RET_FLAG:
291 return "NVPTXISD::RET_FLAG";
Matthias Braund04893f2015-05-07 21:33:59 +0000292 case NVPTXISD::LOAD_PARAM:
293 return "NVPTXISD::LOAD_PARAM";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000294 case NVPTXISD::Wrapper:
295 return "NVPTXISD::Wrapper";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000296 case NVPTXISD::DeclareParam:
297 return "NVPTXISD::DeclareParam";
Justin Holewinskiae556d32012-05-04 20:18:50 +0000298 case NVPTXISD::DeclareScalarParam:
299 return "NVPTXISD::DeclareScalarParam";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000300 case NVPTXISD::DeclareRet:
301 return "NVPTXISD::DeclareRet";
Matthias Braund04893f2015-05-07 21:33:59 +0000302 case NVPTXISD::DeclareScalarRet:
303 return "NVPTXISD::DeclareScalarRet";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000304 case NVPTXISD::DeclareRetParam:
305 return "NVPTXISD::DeclareRetParam";
306 case NVPTXISD::PrintCall:
307 return "NVPTXISD::PrintCall";
Matthias Braund04893f2015-05-07 21:33:59 +0000308 case NVPTXISD::PrintCallUni:
309 return "NVPTXISD::PrintCallUni";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000310 case NVPTXISD::LoadParam:
311 return "NVPTXISD::LoadParam";
Justin Holewinskife44314f2013-06-28 17:57:51 +0000312 case NVPTXISD::LoadParamV2:
313 return "NVPTXISD::LoadParamV2";
314 case NVPTXISD::LoadParamV4:
315 return "NVPTXISD::LoadParamV4";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000316 case NVPTXISD::StoreParam:
317 return "NVPTXISD::StoreParam";
Justin Holewinskife44314f2013-06-28 17:57:51 +0000318 case NVPTXISD::StoreParamV2:
319 return "NVPTXISD::StoreParamV2";
320 case NVPTXISD::StoreParamV4:
321 return "NVPTXISD::StoreParamV4";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000322 case NVPTXISD::StoreParamS32:
323 return "NVPTXISD::StoreParamS32";
324 case NVPTXISD::StoreParamU32:
325 return "NVPTXISD::StoreParamU32";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000326 case NVPTXISD::CallArgBegin:
327 return "NVPTXISD::CallArgBegin";
328 case NVPTXISD::CallArg:
329 return "NVPTXISD::CallArg";
330 case NVPTXISD::LastCallArg:
331 return "NVPTXISD::LastCallArg";
332 case NVPTXISD::CallArgEnd:
333 return "NVPTXISD::CallArgEnd";
334 case NVPTXISD::CallVoid:
335 return "NVPTXISD::CallVoid";
336 case NVPTXISD::CallVal:
337 return "NVPTXISD::CallVal";
338 case NVPTXISD::CallSymbol:
339 return "NVPTXISD::CallSymbol";
340 case NVPTXISD::Prototype:
341 return "NVPTXISD::Prototype";
342 case NVPTXISD::MoveParam:
343 return "NVPTXISD::MoveParam";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000344 case NVPTXISD::StoreRetval:
345 return "NVPTXISD::StoreRetval";
Justin Holewinskife44314f2013-06-28 17:57:51 +0000346 case NVPTXISD::StoreRetvalV2:
347 return "NVPTXISD::StoreRetvalV2";
348 case NVPTXISD::StoreRetvalV4:
349 return "NVPTXISD::StoreRetvalV4";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000350 case NVPTXISD::PseudoUseParam:
351 return "NVPTXISD::PseudoUseParam";
352 case NVPTXISD::RETURN:
353 return "NVPTXISD::RETURN";
354 case NVPTXISD::CallSeqBegin:
355 return "NVPTXISD::CallSeqBegin";
356 case NVPTXISD::CallSeqEnd:
357 return "NVPTXISD::CallSeqEnd";
Justin Holewinski3d49e5c2013-11-15 12:30:04 +0000358 case NVPTXISD::CallPrototype:
359 return "NVPTXISD::CallPrototype";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000360 case NVPTXISD::LoadV2:
361 return "NVPTXISD::LoadV2";
362 case NVPTXISD::LoadV4:
363 return "NVPTXISD::LoadV4";
364 case NVPTXISD::LDGV2:
365 return "NVPTXISD::LDGV2";
366 case NVPTXISD::LDGV4:
367 return "NVPTXISD::LDGV4";
368 case NVPTXISD::LDUV2:
369 return "NVPTXISD::LDUV2";
370 case NVPTXISD::LDUV4:
371 return "NVPTXISD::LDUV4";
372 case NVPTXISD::StoreV2:
373 return "NVPTXISD::StoreV2";
374 case NVPTXISD::StoreV4:
375 return "NVPTXISD::StoreV4";
Justin Holewinskieafe26d2014-06-27 18:35:37 +0000376 case NVPTXISD::FUN_SHFL_CLAMP:
377 return "NVPTXISD::FUN_SHFL_CLAMP";
378 case NVPTXISD::FUN_SHFR_CLAMP:
379 return "NVPTXISD::FUN_SHFR_CLAMP";
Justin Holewinski360a5cf2014-06-27 18:35:40 +0000380 case NVPTXISD::IMAD:
381 return "NVPTXISD::IMAD";
Matthias Braund04893f2015-05-07 21:33:59 +0000382 case NVPTXISD::Dummy:
383 return "NVPTXISD::Dummy";
Justin Holewinski360a5cf2014-06-27 18:35:40 +0000384 case NVPTXISD::MUL_WIDE_SIGNED:
385 return "NVPTXISD::MUL_WIDE_SIGNED";
386 case NVPTXISD::MUL_WIDE_UNSIGNED:
387 return "NVPTXISD::MUL_WIDE_UNSIGNED";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000388 case NVPTXISD::Tex1DFloatS32: return "NVPTXISD::Tex1DFloatS32";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000389 case NVPTXISD::Tex1DFloatFloat: return "NVPTXISD::Tex1DFloatFloat";
390 case NVPTXISD::Tex1DFloatFloatLevel:
391 return "NVPTXISD::Tex1DFloatFloatLevel";
392 case NVPTXISD::Tex1DFloatFloatGrad:
393 return "NVPTXISD::Tex1DFloatFloatGrad";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000394 case NVPTXISD::Tex1DS32S32: return "NVPTXISD::Tex1DS32S32";
395 case NVPTXISD::Tex1DS32Float: return "NVPTXISD::Tex1DS32Float";
396 case NVPTXISD::Tex1DS32FloatLevel:
397 return "NVPTXISD::Tex1DS32FloatLevel";
398 case NVPTXISD::Tex1DS32FloatGrad:
399 return "NVPTXISD::Tex1DS32FloatGrad";
400 case NVPTXISD::Tex1DU32S32: return "NVPTXISD::Tex1DU32S32";
401 case NVPTXISD::Tex1DU32Float: return "NVPTXISD::Tex1DU32Float";
402 case NVPTXISD::Tex1DU32FloatLevel:
403 return "NVPTXISD::Tex1DU32FloatLevel";
404 case NVPTXISD::Tex1DU32FloatGrad:
405 return "NVPTXISD::Tex1DU32FloatGrad";
406 case NVPTXISD::Tex1DArrayFloatS32: return "NVPTXISD::Tex1DArrayFloatS32";
407 case NVPTXISD::Tex1DArrayFloatFloat: return "NVPTXISD::Tex1DArrayFloatFloat";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000408 case NVPTXISD::Tex1DArrayFloatFloatLevel:
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000409 return "NVPTXISD::Tex1DArrayFloatFloatLevel";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000410 case NVPTXISD::Tex1DArrayFloatFloatGrad:
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000411 return "NVPTXISD::Tex1DArrayFloatFloatGrad";
412 case NVPTXISD::Tex1DArrayS32S32: return "NVPTXISD::Tex1DArrayS32S32";
413 case NVPTXISD::Tex1DArrayS32Float: return "NVPTXISD::Tex1DArrayS32Float";
414 case NVPTXISD::Tex1DArrayS32FloatLevel:
415 return "NVPTXISD::Tex1DArrayS32FloatLevel";
416 case NVPTXISD::Tex1DArrayS32FloatGrad:
417 return "NVPTXISD::Tex1DArrayS32FloatGrad";
418 case NVPTXISD::Tex1DArrayU32S32: return "NVPTXISD::Tex1DArrayU32S32";
419 case NVPTXISD::Tex1DArrayU32Float: return "NVPTXISD::Tex1DArrayU32Float";
420 case NVPTXISD::Tex1DArrayU32FloatLevel:
421 return "NVPTXISD::Tex1DArrayU32FloatLevel";
422 case NVPTXISD::Tex1DArrayU32FloatGrad:
423 return "NVPTXISD::Tex1DArrayU32FloatGrad";
424 case NVPTXISD::Tex2DFloatS32: return "NVPTXISD::Tex2DFloatS32";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000425 case NVPTXISD::Tex2DFloatFloat: return "NVPTXISD::Tex2DFloatFloat";
426 case NVPTXISD::Tex2DFloatFloatLevel:
427 return "NVPTXISD::Tex2DFloatFloatLevel";
428 case NVPTXISD::Tex2DFloatFloatGrad:
429 return "NVPTXISD::Tex2DFloatFloatGrad";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000430 case NVPTXISD::Tex2DS32S32: return "NVPTXISD::Tex2DS32S32";
431 case NVPTXISD::Tex2DS32Float: return "NVPTXISD::Tex2DS32Float";
432 case NVPTXISD::Tex2DS32FloatLevel:
433 return "NVPTXISD::Tex2DS32FloatLevel";
434 case NVPTXISD::Tex2DS32FloatGrad:
435 return "NVPTXISD::Tex2DS32FloatGrad";
436 case NVPTXISD::Tex2DU32S32: return "NVPTXISD::Tex2DU32S32";
437 case NVPTXISD::Tex2DU32Float: return "NVPTXISD::Tex2DU32Float";
438 case NVPTXISD::Tex2DU32FloatLevel:
439 return "NVPTXISD::Tex2DU32FloatLevel";
440 case NVPTXISD::Tex2DU32FloatGrad:
441 return "NVPTXISD::Tex2DU32FloatGrad";
442 case NVPTXISD::Tex2DArrayFloatS32: return "NVPTXISD::Tex2DArrayFloatS32";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000443 case NVPTXISD::Tex2DArrayFloatFloat: return "NVPTXISD::Tex2DArrayFloatFloat";
444 case NVPTXISD::Tex2DArrayFloatFloatLevel:
445 return "NVPTXISD::Tex2DArrayFloatFloatLevel";
446 case NVPTXISD::Tex2DArrayFloatFloatGrad:
447 return "NVPTXISD::Tex2DArrayFloatFloatGrad";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000448 case NVPTXISD::Tex2DArrayS32S32: return "NVPTXISD::Tex2DArrayS32S32";
449 case NVPTXISD::Tex2DArrayS32Float: return "NVPTXISD::Tex2DArrayS32Float";
450 case NVPTXISD::Tex2DArrayS32FloatLevel:
451 return "NVPTXISD::Tex2DArrayS32FloatLevel";
452 case NVPTXISD::Tex2DArrayS32FloatGrad:
453 return "NVPTXISD::Tex2DArrayS32FloatGrad";
454 case NVPTXISD::Tex2DArrayU32S32: return "NVPTXISD::Tex2DArrayU32S32";
455 case NVPTXISD::Tex2DArrayU32Float: return "NVPTXISD::Tex2DArrayU32Float";
456 case NVPTXISD::Tex2DArrayU32FloatLevel:
457 return "NVPTXISD::Tex2DArrayU32FloatLevel";
458 case NVPTXISD::Tex2DArrayU32FloatGrad:
459 return "NVPTXISD::Tex2DArrayU32FloatGrad";
460 case NVPTXISD::Tex3DFloatS32: return "NVPTXISD::Tex3DFloatS32";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000461 case NVPTXISD::Tex3DFloatFloat: return "NVPTXISD::Tex3DFloatFloat";
462 case NVPTXISD::Tex3DFloatFloatLevel:
463 return "NVPTXISD::Tex3DFloatFloatLevel";
464 case NVPTXISD::Tex3DFloatFloatGrad:
465 return "NVPTXISD::Tex3DFloatFloatGrad";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000466 case NVPTXISD::Tex3DS32S32: return "NVPTXISD::Tex3DS32S32";
467 case NVPTXISD::Tex3DS32Float: return "NVPTXISD::Tex3DS32Float";
468 case NVPTXISD::Tex3DS32FloatLevel:
469 return "NVPTXISD::Tex3DS32FloatLevel";
470 case NVPTXISD::Tex3DS32FloatGrad:
471 return "NVPTXISD::Tex3DS32FloatGrad";
472 case NVPTXISD::Tex3DU32S32: return "NVPTXISD::Tex3DU32S32";
473 case NVPTXISD::Tex3DU32Float: return "NVPTXISD::Tex3DU32Float";
474 case NVPTXISD::Tex3DU32FloatLevel:
475 return "NVPTXISD::Tex3DU32FloatLevel";
476 case NVPTXISD::Tex3DU32FloatGrad:
477 return "NVPTXISD::Tex3DU32FloatGrad";
478 case NVPTXISD::TexCubeFloatFloat: return "NVPTXISD::TexCubeFloatFloat";
479 case NVPTXISD::TexCubeFloatFloatLevel:
480 return "NVPTXISD::TexCubeFloatFloatLevel";
481 case NVPTXISD::TexCubeS32Float: return "NVPTXISD::TexCubeS32Float";
482 case NVPTXISD::TexCubeS32FloatLevel:
483 return "NVPTXISD::TexCubeS32FloatLevel";
484 case NVPTXISD::TexCubeU32Float: return "NVPTXISD::TexCubeU32Float";
485 case NVPTXISD::TexCubeU32FloatLevel:
486 return "NVPTXISD::TexCubeU32FloatLevel";
487 case NVPTXISD::TexCubeArrayFloatFloat:
488 return "NVPTXISD::TexCubeArrayFloatFloat";
489 case NVPTXISD::TexCubeArrayFloatFloatLevel:
490 return "NVPTXISD::TexCubeArrayFloatFloatLevel";
491 case NVPTXISD::TexCubeArrayS32Float:
492 return "NVPTXISD::TexCubeArrayS32Float";
493 case NVPTXISD::TexCubeArrayS32FloatLevel:
494 return "NVPTXISD::TexCubeArrayS32FloatLevel";
495 case NVPTXISD::TexCubeArrayU32Float:
496 return "NVPTXISD::TexCubeArrayU32Float";
497 case NVPTXISD::TexCubeArrayU32FloatLevel:
498 return "NVPTXISD::TexCubeArrayU32FloatLevel";
499 case NVPTXISD::Tld4R2DFloatFloat:
500 return "NVPTXISD::Tld4R2DFloatFloat";
501 case NVPTXISD::Tld4G2DFloatFloat:
502 return "NVPTXISD::Tld4G2DFloatFloat";
503 case NVPTXISD::Tld4B2DFloatFloat:
504 return "NVPTXISD::Tld4B2DFloatFloat";
505 case NVPTXISD::Tld4A2DFloatFloat:
506 return "NVPTXISD::Tld4A2DFloatFloat";
507 case NVPTXISD::Tld4R2DS64Float:
508 return "NVPTXISD::Tld4R2DS64Float";
509 case NVPTXISD::Tld4G2DS64Float:
510 return "NVPTXISD::Tld4G2DS64Float";
511 case NVPTXISD::Tld4B2DS64Float:
512 return "NVPTXISD::Tld4B2DS64Float";
513 case NVPTXISD::Tld4A2DS64Float:
514 return "NVPTXISD::Tld4A2DS64Float";
515 case NVPTXISD::Tld4R2DU64Float:
516 return "NVPTXISD::Tld4R2DU64Float";
517 case NVPTXISD::Tld4G2DU64Float:
518 return "NVPTXISD::Tld4G2DU64Float";
519 case NVPTXISD::Tld4B2DU64Float:
520 return "NVPTXISD::Tld4B2DU64Float";
521 case NVPTXISD::Tld4A2DU64Float:
522 return "NVPTXISD::Tld4A2DU64Float";
523
524 case NVPTXISD::TexUnified1DFloatS32:
525 return "NVPTXISD::TexUnified1DFloatS32";
526 case NVPTXISD::TexUnified1DFloatFloat:
527 return "NVPTXISD::TexUnified1DFloatFloat";
528 case NVPTXISD::TexUnified1DFloatFloatLevel:
529 return "NVPTXISD::TexUnified1DFloatFloatLevel";
530 case NVPTXISD::TexUnified1DFloatFloatGrad:
531 return "NVPTXISD::TexUnified1DFloatFloatGrad";
532 case NVPTXISD::TexUnified1DS32S32:
533 return "NVPTXISD::TexUnified1DS32S32";
534 case NVPTXISD::TexUnified1DS32Float:
535 return "NVPTXISD::TexUnified1DS32Float";
536 case NVPTXISD::TexUnified1DS32FloatLevel:
537 return "NVPTXISD::TexUnified1DS32FloatLevel";
538 case NVPTXISD::TexUnified1DS32FloatGrad:
539 return "NVPTXISD::TexUnified1DS32FloatGrad";
540 case NVPTXISD::TexUnified1DU32S32:
541 return "NVPTXISD::TexUnified1DU32S32";
542 case NVPTXISD::TexUnified1DU32Float:
543 return "NVPTXISD::TexUnified1DU32Float";
544 case NVPTXISD::TexUnified1DU32FloatLevel:
545 return "NVPTXISD::TexUnified1DU32FloatLevel";
546 case NVPTXISD::TexUnified1DU32FloatGrad:
547 return "NVPTXISD::TexUnified1DU32FloatGrad";
548 case NVPTXISD::TexUnified1DArrayFloatS32:
549 return "NVPTXISD::TexUnified1DArrayFloatS32";
550 case NVPTXISD::TexUnified1DArrayFloatFloat:
551 return "NVPTXISD::TexUnified1DArrayFloatFloat";
552 case NVPTXISD::TexUnified1DArrayFloatFloatLevel:
553 return "NVPTXISD::TexUnified1DArrayFloatFloatLevel";
554 case NVPTXISD::TexUnified1DArrayFloatFloatGrad:
555 return "NVPTXISD::TexUnified1DArrayFloatFloatGrad";
556 case NVPTXISD::TexUnified1DArrayS32S32:
557 return "NVPTXISD::TexUnified1DArrayS32S32";
558 case NVPTXISD::TexUnified1DArrayS32Float:
559 return "NVPTXISD::TexUnified1DArrayS32Float";
560 case NVPTXISD::TexUnified1DArrayS32FloatLevel:
561 return "NVPTXISD::TexUnified1DArrayS32FloatLevel";
562 case NVPTXISD::TexUnified1DArrayS32FloatGrad:
563 return "NVPTXISD::TexUnified1DArrayS32FloatGrad";
564 case NVPTXISD::TexUnified1DArrayU32S32:
565 return "NVPTXISD::TexUnified1DArrayU32S32";
566 case NVPTXISD::TexUnified1DArrayU32Float:
567 return "NVPTXISD::TexUnified1DArrayU32Float";
568 case NVPTXISD::TexUnified1DArrayU32FloatLevel:
569 return "NVPTXISD::TexUnified1DArrayU32FloatLevel";
570 case NVPTXISD::TexUnified1DArrayU32FloatGrad:
571 return "NVPTXISD::TexUnified1DArrayU32FloatGrad";
572 case NVPTXISD::TexUnified2DFloatS32:
573 return "NVPTXISD::TexUnified2DFloatS32";
574 case NVPTXISD::TexUnified2DFloatFloat:
575 return "NVPTXISD::TexUnified2DFloatFloat";
576 case NVPTXISD::TexUnified2DFloatFloatLevel:
577 return "NVPTXISD::TexUnified2DFloatFloatLevel";
578 case NVPTXISD::TexUnified2DFloatFloatGrad:
579 return "NVPTXISD::TexUnified2DFloatFloatGrad";
580 case NVPTXISD::TexUnified2DS32S32:
581 return "NVPTXISD::TexUnified2DS32S32";
582 case NVPTXISD::TexUnified2DS32Float:
583 return "NVPTXISD::TexUnified2DS32Float";
584 case NVPTXISD::TexUnified2DS32FloatLevel:
585 return "NVPTXISD::TexUnified2DS32FloatLevel";
586 case NVPTXISD::TexUnified2DS32FloatGrad:
587 return "NVPTXISD::TexUnified2DS32FloatGrad";
588 case NVPTXISD::TexUnified2DU32S32:
589 return "NVPTXISD::TexUnified2DU32S32";
590 case NVPTXISD::TexUnified2DU32Float:
591 return "NVPTXISD::TexUnified2DU32Float";
592 case NVPTXISD::TexUnified2DU32FloatLevel:
593 return "NVPTXISD::TexUnified2DU32FloatLevel";
594 case NVPTXISD::TexUnified2DU32FloatGrad:
595 return "NVPTXISD::TexUnified2DU32FloatGrad";
596 case NVPTXISD::TexUnified2DArrayFloatS32:
597 return "NVPTXISD::TexUnified2DArrayFloatS32";
598 case NVPTXISD::TexUnified2DArrayFloatFloat:
599 return "NVPTXISD::TexUnified2DArrayFloatFloat";
600 case NVPTXISD::TexUnified2DArrayFloatFloatLevel:
601 return "NVPTXISD::TexUnified2DArrayFloatFloatLevel";
602 case NVPTXISD::TexUnified2DArrayFloatFloatGrad:
603 return "NVPTXISD::TexUnified2DArrayFloatFloatGrad";
604 case NVPTXISD::TexUnified2DArrayS32S32:
605 return "NVPTXISD::TexUnified2DArrayS32S32";
606 case NVPTXISD::TexUnified2DArrayS32Float:
607 return "NVPTXISD::TexUnified2DArrayS32Float";
608 case NVPTXISD::TexUnified2DArrayS32FloatLevel:
609 return "NVPTXISD::TexUnified2DArrayS32FloatLevel";
610 case NVPTXISD::TexUnified2DArrayS32FloatGrad:
611 return "NVPTXISD::TexUnified2DArrayS32FloatGrad";
612 case NVPTXISD::TexUnified2DArrayU32S32:
613 return "NVPTXISD::TexUnified2DArrayU32S32";
614 case NVPTXISD::TexUnified2DArrayU32Float:
615 return "NVPTXISD::TexUnified2DArrayU32Float";
616 case NVPTXISD::TexUnified2DArrayU32FloatLevel:
617 return "NVPTXISD::TexUnified2DArrayU32FloatLevel";
618 case NVPTXISD::TexUnified2DArrayU32FloatGrad:
619 return "NVPTXISD::TexUnified2DArrayU32FloatGrad";
620 case NVPTXISD::TexUnified3DFloatS32:
621 return "NVPTXISD::TexUnified3DFloatS32";
622 case NVPTXISD::TexUnified3DFloatFloat:
623 return "NVPTXISD::TexUnified3DFloatFloat";
624 case NVPTXISD::TexUnified3DFloatFloatLevel:
625 return "NVPTXISD::TexUnified3DFloatFloatLevel";
626 case NVPTXISD::TexUnified3DFloatFloatGrad:
627 return "NVPTXISD::TexUnified3DFloatFloatGrad";
628 case NVPTXISD::TexUnified3DS32S32:
629 return "NVPTXISD::TexUnified3DS32S32";
630 case NVPTXISD::TexUnified3DS32Float:
631 return "NVPTXISD::TexUnified3DS32Float";
632 case NVPTXISD::TexUnified3DS32FloatLevel:
633 return "NVPTXISD::TexUnified3DS32FloatLevel";
634 case NVPTXISD::TexUnified3DS32FloatGrad:
635 return "NVPTXISD::TexUnified3DS32FloatGrad";
636 case NVPTXISD::TexUnified3DU32S32:
637 return "NVPTXISD::TexUnified3DU32S32";
638 case NVPTXISD::TexUnified3DU32Float:
639 return "NVPTXISD::TexUnified3DU32Float";
640 case NVPTXISD::TexUnified3DU32FloatLevel:
641 return "NVPTXISD::TexUnified3DU32FloatLevel";
642 case NVPTXISD::TexUnified3DU32FloatGrad:
643 return "NVPTXISD::TexUnified3DU32FloatGrad";
644 case NVPTXISD::TexUnifiedCubeFloatFloat:
645 return "NVPTXISD::TexUnifiedCubeFloatFloat";
646 case NVPTXISD::TexUnifiedCubeFloatFloatLevel:
647 return "NVPTXISD::TexUnifiedCubeFloatFloatLevel";
648 case NVPTXISD::TexUnifiedCubeS32Float:
649 return "NVPTXISD::TexUnifiedCubeS32Float";
650 case NVPTXISD::TexUnifiedCubeS32FloatLevel:
651 return "NVPTXISD::TexUnifiedCubeS32FloatLevel";
652 case NVPTXISD::TexUnifiedCubeU32Float:
653 return "NVPTXISD::TexUnifiedCubeU32Float";
654 case NVPTXISD::TexUnifiedCubeU32FloatLevel:
655 return "NVPTXISD::TexUnifiedCubeU32FloatLevel";
656 case NVPTXISD::TexUnifiedCubeArrayFloatFloat:
657 return "NVPTXISD::TexUnifiedCubeArrayFloatFloat";
658 case NVPTXISD::TexUnifiedCubeArrayFloatFloatLevel:
659 return "NVPTXISD::TexUnifiedCubeArrayFloatFloatLevel";
660 case NVPTXISD::TexUnifiedCubeArrayS32Float:
661 return "NVPTXISD::TexUnifiedCubeArrayS32Float";
662 case NVPTXISD::TexUnifiedCubeArrayS32FloatLevel:
663 return "NVPTXISD::TexUnifiedCubeArrayS32FloatLevel";
664 case NVPTXISD::TexUnifiedCubeArrayU32Float:
665 return "NVPTXISD::TexUnifiedCubeArrayU32Float";
666 case NVPTXISD::TexUnifiedCubeArrayU32FloatLevel:
667 return "NVPTXISD::TexUnifiedCubeArrayU32FloatLevel";
668 case NVPTXISD::Tld4UnifiedR2DFloatFloat:
669 return "NVPTXISD::Tld4UnifiedR2DFloatFloat";
670 case NVPTXISD::Tld4UnifiedG2DFloatFloat:
671 return "NVPTXISD::Tld4UnifiedG2DFloatFloat";
672 case NVPTXISD::Tld4UnifiedB2DFloatFloat:
673 return "NVPTXISD::Tld4UnifiedB2DFloatFloat";
674 case NVPTXISD::Tld4UnifiedA2DFloatFloat:
675 return "NVPTXISD::Tld4UnifiedA2DFloatFloat";
676 case NVPTXISD::Tld4UnifiedR2DS64Float:
677 return "NVPTXISD::Tld4UnifiedR2DS64Float";
678 case NVPTXISD::Tld4UnifiedG2DS64Float:
679 return "NVPTXISD::Tld4UnifiedG2DS64Float";
680 case NVPTXISD::Tld4UnifiedB2DS64Float:
681 return "NVPTXISD::Tld4UnifiedB2DS64Float";
682 case NVPTXISD::Tld4UnifiedA2DS64Float:
683 return "NVPTXISD::Tld4UnifiedA2DS64Float";
684 case NVPTXISD::Tld4UnifiedR2DU64Float:
685 return "NVPTXISD::Tld4UnifiedR2DU64Float";
686 case NVPTXISD::Tld4UnifiedG2DU64Float:
687 return "NVPTXISD::Tld4UnifiedG2DU64Float";
688 case NVPTXISD::Tld4UnifiedB2DU64Float:
689 return "NVPTXISD::Tld4UnifiedB2DU64Float";
690 case NVPTXISD::Tld4UnifiedA2DU64Float:
691 return "NVPTXISD::Tld4UnifiedA2DU64Float";
692
693 case NVPTXISD::Suld1DI8Clamp: return "NVPTXISD::Suld1DI8Clamp";
694 case NVPTXISD::Suld1DI16Clamp: return "NVPTXISD::Suld1DI16Clamp";
695 case NVPTXISD::Suld1DI32Clamp: return "NVPTXISD::Suld1DI32Clamp";
696 case NVPTXISD::Suld1DI64Clamp: return "NVPTXISD::Suld1DI64Clamp";
697 case NVPTXISD::Suld1DV2I8Clamp: return "NVPTXISD::Suld1DV2I8Clamp";
698 case NVPTXISD::Suld1DV2I16Clamp: return "NVPTXISD::Suld1DV2I16Clamp";
699 case NVPTXISD::Suld1DV2I32Clamp: return "NVPTXISD::Suld1DV2I32Clamp";
700 case NVPTXISD::Suld1DV2I64Clamp: return "NVPTXISD::Suld1DV2I64Clamp";
701 case NVPTXISD::Suld1DV4I8Clamp: return "NVPTXISD::Suld1DV4I8Clamp";
702 case NVPTXISD::Suld1DV4I16Clamp: return "NVPTXISD::Suld1DV4I16Clamp";
703 case NVPTXISD::Suld1DV4I32Clamp: return "NVPTXISD::Suld1DV4I32Clamp";
704
705 case NVPTXISD::Suld1DArrayI8Clamp: return "NVPTXISD::Suld1DArrayI8Clamp";
706 case NVPTXISD::Suld1DArrayI16Clamp: return "NVPTXISD::Suld1DArrayI16Clamp";
707 case NVPTXISD::Suld1DArrayI32Clamp: return "NVPTXISD::Suld1DArrayI32Clamp";
708 case NVPTXISD::Suld1DArrayI64Clamp: return "NVPTXISD::Suld1DArrayI64Clamp";
709 case NVPTXISD::Suld1DArrayV2I8Clamp: return "NVPTXISD::Suld1DArrayV2I8Clamp";
710 case NVPTXISD::Suld1DArrayV2I16Clamp:return "NVPTXISD::Suld1DArrayV2I16Clamp";
711 case NVPTXISD::Suld1DArrayV2I32Clamp:return "NVPTXISD::Suld1DArrayV2I32Clamp";
712 case NVPTXISD::Suld1DArrayV2I64Clamp:return "NVPTXISD::Suld1DArrayV2I64Clamp";
713 case NVPTXISD::Suld1DArrayV4I8Clamp: return "NVPTXISD::Suld1DArrayV4I8Clamp";
714 case NVPTXISD::Suld1DArrayV4I16Clamp:return "NVPTXISD::Suld1DArrayV4I16Clamp";
715 case NVPTXISD::Suld1DArrayV4I32Clamp:return "NVPTXISD::Suld1DArrayV4I32Clamp";
716
717 case NVPTXISD::Suld2DI8Clamp: return "NVPTXISD::Suld2DI8Clamp";
718 case NVPTXISD::Suld2DI16Clamp: return "NVPTXISD::Suld2DI16Clamp";
719 case NVPTXISD::Suld2DI32Clamp: return "NVPTXISD::Suld2DI32Clamp";
720 case NVPTXISD::Suld2DI64Clamp: return "NVPTXISD::Suld2DI64Clamp";
721 case NVPTXISD::Suld2DV2I8Clamp: return "NVPTXISD::Suld2DV2I8Clamp";
722 case NVPTXISD::Suld2DV2I16Clamp: return "NVPTXISD::Suld2DV2I16Clamp";
723 case NVPTXISD::Suld2DV2I32Clamp: return "NVPTXISD::Suld2DV2I32Clamp";
724 case NVPTXISD::Suld2DV2I64Clamp: return "NVPTXISD::Suld2DV2I64Clamp";
725 case NVPTXISD::Suld2DV4I8Clamp: return "NVPTXISD::Suld2DV4I8Clamp";
726 case NVPTXISD::Suld2DV4I16Clamp: return "NVPTXISD::Suld2DV4I16Clamp";
727 case NVPTXISD::Suld2DV4I32Clamp: return "NVPTXISD::Suld2DV4I32Clamp";
728
729 case NVPTXISD::Suld2DArrayI8Clamp: return "NVPTXISD::Suld2DArrayI8Clamp";
730 case NVPTXISD::Suld2DArrayI16Clamp: return "NVPTXISD::Suld2DArrayI16Clamp";
731 case NVPTXISD::Suld2DArrayI32Clamp: return "NVPTXISD::Suld2DArrayI32Clamp";
732 case NVPTXISD::Suld2DArrayI64Clamp: return "NVPTXISD::Suld2DArrayI64Clamp";
733 case NVPTXISD::Suld2DArrayV2I8Clamp: return "NVPTXISD::Suld2DArrayV2I8Clamp";
734 case NVPTXISD::Suld2DArrayV2I16Clamp:return "NVPTXISD::Suld2DArrayV2I16Clamp";
735 case NVPTXISD::Suld2DArrayV2I32Clamp:return "NVPTXISD::Suld2DArrayV2I32Clamp";
736 case NVPTXISD::Suld2DArrayV2I64Clamp:return "NVPTXISD::Suld2DArrayV2I64Clamp";
737 case NVPTXISD::Suld2DArrayV4I8Clamp: return "NVPTXISD::Suld2DArrayV4I8Clamp";
738 case NVPTXISD::Suld2DArrayV4I16Clamp:return "NVPTXISD::Suld2DArrayV4I16Clamp";
739 case NVPTXISD::Suld2DArrayV4I32Clamp:return "NVPTXISD::Suld2DArrayV4I32Clamp";
740
741 case NVPTXISD::Suld3DI8Clamp: return "NVPTXISD::Suld3DI8Clamp";
742 case NVPTXISD::Suld3DI16Clamp: return "NVPTXISD::Suld3DI16Clamp";
743 case NVPTXISD::Suld3DI32Clamp: return "NVPTXISD::Suld3DI32Clamp";
744 case NVPTXISD::Suld3DI64Clamp: return "NVPTXISD::Suld3DI64Clamp";
745 case NVPTXISD::Suld3DV2I8Clamp: return "NVPTXISD::Suld3DV2I8Clamp";
746 case NVPTXISD::Suld3DV2I16Clamp: return "NVPTXISD::Suld3DV2I16Clamp";
747 case NVPTXISD::Suld3DV2I32Clamp: return "NVPTXISD::Suld3DV2I32Clamp";
748 case NVPTXISD::Suld3DV2I64Clamp: return "NVPTXISD::Suld3DV2I64Clamp";
749 case NVPTXISD::Suld3DV4I8Clamp: return "NVPTXISD::Suld3DV4I8Clamp";
750 case NVPTXISD::Suld3DV4I16Clamp: return "NVPTXISD::Suld3DV4I16Clamp";
751 case NVPTXISD::Suld3DV4I32Clamp: return "NVPTXISD::Suld3DV4I32Clamp";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000752
753 case NVPTXISD::Suld1DI8Trap: return "NVPTXISD::Suld1DI8Trap";
754 case NVPTXISD::Suld1DI16Trap: return "NVPTXISD::Suld1DI16Trap";
755 case NVPTXISD::Suld1DI32Trap: return "NVPTXISD::Suld1DI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000756 case NVPTXISD::Suld1DI64Trap: return "NVPTXISD::Suld1DI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000757 case NVPTXISD::Suld1DV2I8Trap: return "NVPTXISD::Suld1DV2I8Trap";
758 case NVPTXISD::Suld1DV2I16Trap: return "NVPTXISD::Suld1DV2I16Trap";
759 case NVPTXISD::Suld1DV2I32Trap: return "NVPTXISD::Suld1DV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000760 case NVPTXISD::Suld1DV2I64Trap: return "NVPTXISD::Suld1DV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000761 case NVPTXISD::Suld1DV4I8Trap: return "NVPTXISD::Suld1DV4I8Trap";
762 case NVPTXISD::Suld1DV4I16Trap: return "NVPTXISD::Suld1DV4I16Trap";
763 case NVPTXISD::Suld1DV4I32Trap: return "NVPTXISD::Suld1DV4I32Trap";
764
765 case NVPTXISD::Suld1DArrayI8Trap: return "NVPTXISD::Suld1DArrayI8Trap";
766 case NVPTXISD::Suld1DArrayI16Trap: return "NVPTXISD::Suld1DArrayI16Trap";
767 case NVPTXISD::Suld1DArrayI32Trap: return "NVPTXISD::Suld1DArrayI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000768 case NVPTXISD::Suld1DArrayI64Trap: return "NVPTXISD::Suld1DArrayI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000769 case NVPTXISD::Suld1DArrayV2I8Trap: return "NVPTXISD::Suld1DArrayV2I8Trap";
770 case NVPTXISD::Suld1DArrayV2I16Trap: return "NVPTXISD::Suld1DArrayV2I16Trap";
771 case NVPTXISD::Suld1DArrayV2I32Trap: return "NVPTXISD::Suld1DArrayV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000772 case NVPTXISD::Suld1DArrayV2I64Trap: return "NVPTXISD::Suld1DArrayV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000773 case NVPTXISD::Suld1DArrayV4I8Trap: return "NVPTXISD::Suld1DArrayV4I8Trap";
774 case NVPTXISD::Suld1DArrayV4I16Trap: return "NVPTXISD::Suld1DArrayV4I16Trap";
775 case NVPTXISD::Suld1DArrayV4I32Trap: return "NVPTXISD::Suld1DArrayV4I32Trap";
776
777 case NVPTXISD::Suld2DI8Trap: return "NVPTXISD::Suld2DI8Trap";
778 case NVPTXISD::Suld2DI16Trap: return "NVPTXISD::Suld2DI16Trap";
779 case NVPTXISD::Suld2DI32Trap: return "NVPTXISD::Suld2DI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000780 case NVPTXISD::Suld2DI64Trap: return "NVPTXISD::Suld2DI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000781 case NVPTXISD::Suld2DV2I8Trap: return "NVPTXISD::Suld2DV2I8Trap";
782 case NVPTXISD::Suld2DV2I16Trap: return "NVPTXISD::Suld2DV2I16Trap";
783 case NVPTXISD::Suld2DV2I32Trap: return "NVPTXISD::Suld2DV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000784 case NVPTXISD::Suld2DV2I64Trap: return "NVPTXISD::Suld2DV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000785 case NVPTXISD::Suld2DV4I8Trap: return "NVPTXISD::Suld2DV4I8Trap";
786 case NVPTXISD::Suld2DV4I16Trap: return "NVPTXISD::Suld2DV4I16Trap";
787 case NVPTXISD::Suld2DV4I32Trap: return "NVPTXISD::Suld2DV4I32Trap";
788
789 case NVPTXISD::Suld2DArrayI8Trap: return "NVPTXISD::Suld2DArrayI8Trap";
790 case NVPTXISD::Suld2DArrayI16Trap: return "NVPTXISD::Suld2DArrayI16Trap";
791 case NVPTXISD::Suld2DArrayI32Trap: return "NVPTXISD::Suld2DArrayI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000792 case NVPTXISD::Suld2DArrayI64Trap: return "NVPTXISD::Suld2DArrayI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000793 case NVPTXISD::Suld2DArrayV2I8Trap: return "NVPTXISD::Suld2DArrayV2I8Trap";
794 case NVPTXISD::Suld2DArrayV2I16Trap: return "NVPTXISD::Suld2DArrayV2I16Trap";
795 case NVPTXISD::Suld2DArrayV2I32Trap: return "NVPTXISD::Suld2DArrayV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000796 case NVPTXISD::Suld2DArrayV2I64Trap: return "NVPTXISD::Suld2DArrayV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000797 case NVPTXISD::Suld2DArrayV4I8Trap: return "NVPTXISD::Suld2DArrayV4I8Trap";
798 case NVPTXISD::Suld2DArrayV4I16Trap: return "NVPTXISD::Suld2DArrayV4I16Trap";
799 case NVPTXISD::Suld2DArrayV4I32Trap: return "NVPTXISD::Suld2DArrayV4I32Trap";
800
801 case NVPTXISD::Suld3DI8Trap: return "NVPTXISD::Suld3DI8Trap";
802 case NVPTXISD::Suld3DI16Trap: return "NVPTXISD::Suld3DI16Trap";
803 case NVPTXISD::Suld3DI32Trap: return "NVPTXISD::Suld3DI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000804 case NVPTXISD::Suld3DI64Trap: return "NVPTXISD::Suld3DI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000805 case NVPTXISD::Suld3DV2I8Trap: return "NVPTXISD::Suld3DV2I8Trap";
806 case NVPTXISD::Suld3DV2I16Trap: return "NVPTXISD::Suld3DV2I16Trap";
807 case NVPTXISD::Suld3DV2I32Trap: return "NVPTXISD::Suld3DV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000808 case NVPTXISD::Suld3DV2I64Trap: return "NVPTXISD::Suld3DV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000809 case NVPTXISD::Suld3DV4I8Trap: return "NVPTXISD::Suld3DV4I8Trap";
810 case NVPTXISD::Suld3DV4I16Trap: return "NVPTXISD::Suld3DV4I16Trap";
811 case NVPTXISD::Suld3DV4I32Trap: return "NVPTXISD::Suld3DV4I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000812
813 case NVPTXISD::Suld1DI8Zero: return "NVPTXISD::Suld1DI8Zero";
814 case NVPTXISD::Suld1DI16Zero: return "NVPTXISD::Suld1DI16Zero";
815 case NVPTXISD::Suld1DI32Zero: return "NVPTXISD::Suld1DI32Zero";
816 case NVPTXISD::Suld1DI64Zero: return "NVPTXISD::Suld1DI64Zero";
817 case NVPTXISD::Suld1DV2I8Zero: return "NVPTXISD::Suld1DV2I8Zero";
818 case NVPTXISD::Suld1DV2I16Zero: return "NVPTXISD::Suld1DV2I16Zero";
819 case NVPTXISD::Suld1DV2I32Zero: return "NVPTXISD::Suld1DV2I32Zero";
820 case NVPTXISD::Suld1DV2I64Zero: return "NVPTXISD::Suld1DV2I64Zero";
821 case NVPTXISD::Suld1DV4I8Zero: return "NVPTXISD::Suld1DV4I8Zero";
822 case NVPTXISD::Suld1DV4I16Zero: return "NVPTXISD::Suld1DV4I16Zero";
823 case NVPTXISD::Suld1DV4I32Zero: return "NVPTXISD::Suld1DV4I32Zero";
824
825 case NVPTXISD::Suld1DArrayI8Zero: return "NVPTXISD::Suld1DArrayI8Zero";
826 case NVPTXISD::Suld1DArrayI16Zero: return "NVPTXISD::Suld1DArrayI16Zero";
827 case NVPTXISD::Suld1DArrayI32Zero: return "NVPTXISD::Suld1DArrayI32Zero";
828 case NVPTXISD::Suld1DArrayI64Zero: return "NVPTXISD::Suld1DArrayI64Zero";
829 case NVPTXISD::Suld1DArrayV2I8Zero: return "NVPTXISD::Suld1DArrayV2I8Zero";
830 case NVPTXISD::Suld1DArrayV2I16Zero: return "NVPTXISD::Suld1DArrayV2I16Zero";
831 case NVPTXISD::Suld1DArrayV2I32Zero: return "NVPTXISD::Suld1DArrayV2I32Zero";
832 case NVPTXISD::Suld1DArrayV2I64Zero: return "NVPTXISD::Suld1DArrayV2I64Zero";
833 case NVPTXISD::Suld1DArrayV4I8Zero: return "NVPTXISD::Suld1DArrayV4I8Zero";
834 case NVPTXISD::Suld1DArrayV4I16Zero: return "NVPTXISD::Suld1DArrayV4I16Zero";
835 case NVPTXISD::Suld1DArrayV4I32Zero: return "NVPTXISD::Suld1DArrayV4I32Zero";
836
837 case NVPTXISD::Suld2DI8Zero: return "NVPTXISD::Suld2DI8Zero";
838 case NVPTXISD::Suld2DI16Zero: return "NVPTXISD::Suld2DI16Zero";
839 case NVPTXISD::Suld2DI32Zero: return "NVPTXISD::Suld2DI32Zero";
840 case NVPTXISD::Suld2DI64Zero: return "NVPTXISD::Suld2DI64Zero";
841 case NVPTXISD::Suld2DV2I8Zero: return "NVPTXISD::Suld2DV2I8Zero";
842 case NVPTXISD::Suld2DV2I16Zero: return "NVPTXISD::Suld2DV2I16Zero";
843 case NVPTXISD::Suld2DV2I32Zero: return "NVPTXISD::Suld2DV2I32Zero";
844 case NVPTXISD::Suld2DV2I64Zero: return "NVPTXISD::Suld2DV2I64Zero";
845 case NVPTXISD::Suld2DV4I8Zero: return "NVPTXISD::Suld2DV4I8Zero";
846 case NVPTXISD::Suld2DV4I16Zero: return "NVPTXISD::Suld2DV4I16Zero";
847 case NVPTXISD::Suld2DV4I32Zero: return "NVPTXISD::Suld2DV4I32Zero";
848
849 case NVPTXISD::Suld2DArrayI8Zero: return "NVPTXISD::Suld2DArrayI8Zero";
850 case NVPTXISD::Suld2DArrayI16Zero: return "NVPTXISD::Suld2DArrayI16Zero";
851 case NVPTXISD::Suld2DArrayI32Zero: return "NVPTXISD::Suld2DArrayI32Zero";
852 case NVPTXISD::Suld2DArrayI64Zero: return "NVPTXISD::Suld2DArrayI64Zero";
853 case NVPTXISD::Suld2DArrayV2I8Zero: return "NVPTXISD::Suld2DArrayV2I8Zero";
854 case NVPTXISD::Suld2DArrayV2I16Zero: return "NVPTXISD::Suld2DArrayV2I16Zero";
855 case NVPTXISD::Suld2DArrayV2I32Zero: return "NVPTXISD::Suld2DArrayV2I32Zero";
856 case NVPTXISD::Suld2DArrayV2I64Zero: return "NVPTXISD::Suld2DArrayV2I64Zero";
857 case NVPTXISD::Suld2DArrayV4I8Zero: return "NVPTXISD::Suld2DArrayV4I8Zero";
858 case NVPTXISD::Suld2DArrayV4I16Zero: return "NVPTXISD::Suld2DArrayV4I16Zero";
859 case NVPTXISD::Suld2DArrayV4I32Zero: return "NVPTXISD::Suld2DArrayV4I32Zero";
860
861 case NVPTXISD::Suld3DI8Zero: return "NVPTXISD::Suld3DI8Zero";
862 case NVPTXISD::Suld3DI16Zero: return "NVPTXISD::Suld3DI16Zero";
863 case NVPTXISD::Suld3DI32Zero: return "NVPTXISD::Suld3DI32Zero";
864 case NVPTXISD::Suld3DI64Zero: return "NVPTXISD::Suld3DI64Zero";
865 case NVPTXISD::Suld3DV2I8Zero: return "NVPTXISD::Suld3DV2I8Zero";
866 case NVPTXISD::Suld3DV2I16Zero: return "NVPTXISD::Suld3DV2I16Zero";
867 case NVPTXISD::Suld3DV2I32Zero: return "NVPTXISD::Suld3DV2I32Zero";
868 case NVPTXISD::Suld3DV2I64Zero: return "NVPTXISD::Suld3DV2I64Zero";
869 case NVPTXISD::Suld3DV4I8Zero: return "NVPTXISD::Suld3DV4I8Zero";
870 case NVPTXISD::Suld3DV4I16Zero: return "NVPTXISD::Suld3DV4I16Zero";
871 case NVPTXISD::Suld3DV4I32Zero: return "NVPTXISD::Suld3DV4I32Zero";
Justin Holewinskiae556d32012-05-04 20:18:50 +0000872 }
Matthias Braund04893f2015-05-07 21:33:59 +0000873 return nullptr;
Justin Holewinskiae556d32012-05-04 20:18:50 +0000874}
875
Chandler Carruth9d010ff2014-07-03 00:23:43 +0000876TargetLoweringBase::LegalizeTypeAction
877NVPTXTargetLowering::getPreferredVectorAction(EVT VT) const {
878 if (VT.getVectorNumElements() != 1 && VT.getScalarType() == MVT::i1)
879 return TypeSplitVector;
880
881 return TargetLoweringBase::getPreferredVectorAction(VT);
Justin Holewinskibc451192012-11-29 14:26:24 +0000882}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000883
884SDValue
885NVPTXTargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +0000886 SDLoc dl(Op);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000887 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Mehdi Amini44ede332015-07-09 02:09:04 +0000888 auto PtrVT = getPointerTy(DAG.getDataLayout());
889 Op = DAG.getTargetGlobalAddress(GV, dl, PtrVT);
890 return DAG.getNode(NVPTXISD::Wrapper, dl, PtrVT, Op);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000891}
892
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000893std::string NVPTXTargetLowering::getPrototype(
894 const DataLayout &DL, Type *retTy, const ArgListTy &Args,
895 const SmallVectorImpl<ISD::OutputArg> &Outs, unsigned retAlignment,
896 const ImmutableCallSite *CS) const {
897 auto PtrVT = getPointerTy(DL);
898
Eric Christopherbef0a372015-01-30 01:50:07 +0000899 bool isABI = (STI.getSmVersion() >= 20);
Justin Holewinskif8f70912013-06-28 17:57:59 +0000900 assert(isABI && "Non-ABI compilation is not supported");
901 if (!isABI)
902 return "";
903
904 std::stringstream O;
905 O << "prototype_" << uniqueCallSite << " : .callprototype ";
906
907 if (retTy->getTypeID() == Type::VoidTyID) {
908 O << "()";
909 } else {
910 O << "(";
Rafael Espindola08013342013-12-07 19:34:20 +0000911 if (retTy->isFloatingPointTy() || retTy->isIntegerTy()) {
Justin Holewinskif8f70912013-06-28 17:57:59 +0000912 unsigned size = 0;
913 if (const IntegerType *ITy = dyn_cast<IntegerType>(retTy)) {
914 size = ITy->getBitWidth();
915 if (size < 32)
916 size = 32;
917 } else {
918 assert(retTy->isFloatingPointTy() &&
919 "Floating point type expected here");
920 size = retTy->getPrimitiveSizeInBits();
921 }
922
923 O << ".param .b" << size << " _";
924 } else if (isa<PointerType>(retTy)) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000925 O << ".param .b" << PtrVT.getSizeInBits() << " _";
Craig Topperd3c02f12015-01-05 10:15:49 +0000926 } else if ((retTy->getTypeID() == Type::StructTyID) ||
927 isa<VectorType>(retTy)) {
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000928 auto &DL = CS->getCalledFunction()->getParent()->getDataLayout();
929 O << ".param .align " << retAlignment << " .b8 _["
930 << DL.getTypeAllocSize(retTy) << "]";
Justin Holewinskif8f70912013-06-28 17:57:59 +0000931 } else {
Craig Topperd3c02f12015-01-05 10:15:49 +0000932 llvm_unreachable("Unknown return type");
Justin Holewinskif8f70912013-06-28 17:57:59 +0000933 }
934 O << ") ";
935 }
936 O << "_ (";
937
938 bool first = true;
Justin Holewinskif8f70912013-06-28 17:57:59 +0000939
940 unsigned OIdx = 0;
941 for (unsigned i = 0, e = Args.size(); i != e; ++i, ++OIdx) {
942 Type *Ty = Args[i].Ty;
943 if (!first) {
944 O << ", ";
945 }
946 first = false;
947
Eli Bendersky3e840192015-03-23 16:26:23 +0000948 if (!Outs[OIdx].Flags.isByVal()) {
Justin Holewinskif8f70912013-06-28 17:57:59 +0000949 if (Ty->isAggregateType() || Ty->isVectorTy()) {
950 unsigned align = 0;
951 const CallInst *CallI = cast<CallInst>(CS->getInstruction());
Justin Holewinskif8f70912013-06-28 17:57:59 +0000952 // +1 because index 0 is reserved for return type alignment
953 if (!llvm::getAlign(*CallI, i + 1, align))
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000954 align = DL.getABITypeAlignment(Ty);
955 unsigned sz = DL.getTypeAllocSize(Ty);
Justin Holewinskif8f70912013-06-28 17:57:59 +0000956 O << ".param .align " << align << " .b8 ";
957 O << "_";
958 O << "[" << sz << "]";
959 // update the index for Outs
960 SmallVector<EVT, 16> vtparts;
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000961 ComputeValueVTs(*this, DL, Ty, vtparts);
Justin Holewinskif8f70912013-06-28 17:57:59 +0000962 if (unsigned len = vtparts.size())
963 OIdx += len - 1;
964 continue;
965 }
Justin Holewinskidff28d22013-07-01 12:59:01 +0000966 // i8 types in IR will be i16 types in SDAG
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000967 assert((getValueType(DL, Ty) == Outs[OIdx].VT ||
968 (getValueType(DL, Ty) == MVT::i8 && Outs[OIdx].VT == MVT::i16)) &&
969 "type mismatch between callee prototype and arguments");
Justin Holewinskif8f70912013-06-28 17:57:59 +0000970 // scalar type
971 unsigned sz = 0;
972 if (isa<IntegerType>(Ty)) {
973 sz = cast<IntegerType>(Ty)->getBitWidth();
974 if (sz < 32)
975 sz = 32;
976 } else if (isa<PointerType>(Ty))
Mehdi Amini44ede332015-07-09 02:09:04 +0000977 sz = PtrVT.getSizeInBits();
Justin Holewinskif8f70912013-06-28 17:57:59 +0000978 else
979 sz = Ty->getPrimitiveSizeInBits();
980 O << ".param .b" << sz << " ";
981 O << "_";
982 continue;
983 }
984 const PointerType *PTy = dyn_cast<PointerType>(Ty);
985 assert(PTy && "Param with byval attribute should be a pointer type");
986 Type *ETy = PTy->getElementType();
987
988 unsigned align = Outs[OIdx].Flags.getByValAlign();
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000989 unsigned sz = DL.getTypeAllocSize(ETy);
Justin Holewinskif8f70912013-06-28 17:57:59 +0000990 O << ".param .align " << align << " .b8 ";
991 O << "_";
992 O << "[" << sz << "]";
993 }
994 O << ");";
995 return O.str();
996}
997
998unsigned
999NVPTXTargetLowering::getArgumentAlignment(SDValue Callee,
1000 const ImmutableCallSite *CS,
1001 Type *Ty,
1002 unsigned Idx) const {
Justin Holewinski124e93d2013-11-11 19:28:19 +00001003 unsigned Align = 0;
1004 const Value *DirectCallee = CS->getCalledFunction();
Justin Holewinskif8f70912013-06-28 17:57:59 +00001005
Justin Holewinski124e93d2013-11-11 19:28:19 +00001006 if (!DirectCallee) {
1007 // We don't have a direct function symbol, but that may be because of
1008 // constant cast instructions in the call.
1009 const Instruction *CalleeI = CS->getInstruction();
1010 assert(CalleeI && "Call target is not a function or derived value?");
1011
1012 // With bitcast'd call targets, the instruction will be the call
1013 if (isa<CallInst>(CalleeI)) {
1014 // Check if we have call alignment metadata
1015 if (llvm::getAlign(*cast<CallInst>(CalleeI), Idx, Align))
1016 return Align;
1017
1018 const Value *CalleeV = cast<CallInst>(CalleeI)->getCalledValue();
1019 // Ignore any bitcast instructions
1020 while(isa<ConstantExpr>(CalleeV)) {
1021 const ConstantExpr *CE = cast<ConstantExpr>(CalleeV);
1022 if (!CE->isCast())
1023 break;
1024 // Look through the bitcast
1025 CalleeV = cast<ConstantExpr>(CalleeV)->getOperand(0);
1026 }
1027
1028 // We have now looked past all of the bitcasts. Do we finally have a
1029 // Function?
1030 if (isa<Function>(CalleeV))
1031 DirectCallee = CalleeV;
1032 }
Justin Holewinskif8f70912013-06-28 17:57:59 +00001033 }
1034
Justin Holewinski124e93d2013-11-11 19:28:19 +00001035 // Check for function alignment information if we found that the
1036 // ultimate target is a Function
1037 if (DirectCallee)
1038 if (llvm::getAlign(*cast<Function>(DirectCallee), Idx, Align))
1039 return Align;
1040
1041 // Call is indirect or alignment information is not available, fall back to
1042 // the ABI type alignment
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001043 auto &DL = CS->getCaller()->getParent()->getDataLayout();
1044 return DL.getABITypeAlignment(Ty);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001045}
1046
Justin Holewinski0497ab12013-03-30 14:29:21 +00001047SDValue NVPTXTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
1048 SmallVectorImpl<SDValue> &InVals) const {
1049 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001050 SDLoc dl = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +00001051 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
1052 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
1053 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinski0497ab12013-03-30 14:29:21 +00001054 SDValue Chain = CLI.Chain;
1055 SDValue Callee = CLI.Callee;
1056 bool &isTailCall = CLI.IsTailCall;
Saleem Abdulrasool9f664c12014-05-17 21:50:01 +00001057 ArgListTy &Args = CLI.getArgs();
Justin Holewinski0497ab12013-03-30 14:29:21 +00001058 Type *retTy = CLI.RetTy;
1059 ImmutableCallSite *CS = CLI.CS;
Justin Holewinskiaa583972012-05-25 16:35:28 +00001060
Eric Christopherbef0a372015-01-30 01:50:07 +00001061 bool isABI = (STI.getSmVersion() >= 20);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001062 assert(isABI && "Non-ABI compilation is not supported");
1063 if (!isABI)
1064 return Chain;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001065 MachineFunction &MF = DAG.getMachineFunction();
1066 const Function *F = MF.getFunction();
Mehdi Amini56228da2015-07-09 01:57:34 +00001067 auto &DL = MF.getDataLayout();
Justin Holewinskiae556d32012-05-04 20:18:50 +00001068
1069 SDValue tempChain = Chain;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001070 Chain = DAG.getCALLSEQ_START(Chain,
1071 DAG.getIntPtrConstant(uniqueCallSite, dl, true),
1072 dl);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001073 SDValue InFlag = Chain.getValue(1);
1074
Justin Holewinskiae556d32012-05-04 20:18:50 +00001075 unsigned paramCount = 0;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001076 // Args.size() and Outs.size() need not match.
1077 // Outs.size() will be larger
1078 // * if there is an aggregate argument with multiple fields (each field
1079 // showing up separately in Outs)
1080 // * if there is a vector argument with more than typical vector-length
1081 // elements (generally if more than 4) where each vector element is
1082 // individually present in Outs.
1083 // So a different index should be used for indexing into Outs/OutVals.
1084 // See similar issue in LowerFormalArguments.
1085 unsigned OIdx = 0;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001086 // Declare the .params or .reg need to pass values
1087 // to the function
Justin Holewinskif8f70912013-06-28 17:57:59 +00001088 for (unsigned i = 0, e = Args.size(); i != e; ++i, ++OIdx) {
1089 EVT VT = Outs[OIdx].VT;
1090 Type *Ty = Args[i].Ty;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001091
Eli Bendersky3e840192015-03-23 16:26:23 +00001092 if (!Outs[OIdx].Flags.isByVal()) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001093 if (Ty->isAggregateType()) {
1094 // aggregate
1095 SmallVector<EVT, 16> vtparts;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001096 SmallVector<uint64_t, 16> Offsets;
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001097 ComputePTXValueVTs(*this, DAG.getDataLayout(), Ty, vtparts, &Offsets,
1098 0);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001099
1100 unsigned align = getArgumentAlignment(Callee, CS, Ty, paramCount + 1);
1101 // declare .param .align <align> .b8 .param<n>[<size>];
Mehdi Amini56228da2015-07-09 01:57:34 +00001102 unsigned sz = DL.getTypeAllocSize(Ty);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001103 SDVTList DeclareParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001104 SDValue DeclareParamOps[] = { Chain, DAG.getConstant(align, dl,
1105 MVT::i32),
1106 DAG.getConstant(paramCount, dl, MVT::i32),
1107 DAG.getConstant(sz, dl, MVT::i32),
1108 InFlag };
Justin Holewinskif8f70912013-06-28 17:57:59 +00001109 Chain = DAG.getNode(NVPTXISD::DeclareParam, dl, DeclareParamVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001110 DeclareParamOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001111 InFlag = Chain.getValue(1);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001112 for (unsigned j = 0, je = vtparts.size(); j != je; ++j) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001113 EVT elemtype = vtparts[j];
Justin Holewinski9982f062014-06-27 19:36:25 +00001114 unsigned ArgAlign = GreatestCommonDivisor64(align, Offsets[j]);
Justin Holewinski6e40f632014-06-27 18:35:44 +00001115 if (elemtype.isInteger() && (sz < 8))
1116 sz = 8;
1117 SDValue StVal = OutVals[OIdx];
1118 if (elemtype.getSizeInBits() < 16) {
1119 StVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i16, StVal);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001120 }
Justin Holewinski6e40f632014-06-27 18:35:44 +00001121 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1122 SDValue CopyParamOps[] = { Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001123 DAG.getConstant(paramCount, dl, MVT::i32),
1124 DAG.getConstant(Offsets[j], dl, MVT::i32),
Justin Holewinski6e40f632014-06-27 18:35:44 +00001125 StVal, InFlag };
1126 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreParam, dl,
1127 CopyParamVTs, CopyParamOps,
1128 elemtype, MachinePointerInfo(),
1129 ArgAlign);
1130 InFlag = Chain.getValue(1);
1131 ++OIdx;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001132 }
1133 if (vtparts.size() > 0)
1134 --OIdx;
1135 ++paramCount;
1136 continue;
1137 }
1138 if (Ty->isVectorTy()) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001139 EVT ObjectVT = getValueType(DL, Ty);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001140 unsigned align = getArgumentAlignment(Callee, CS, Ty, paramCount + 1);
1141 // declare .param .align <align> .b8 .param<n>[<size>];
Mehdi Amini56228da2015-07-09 01:57:34 +00001142 unsigned sz = DL.getTypeAllocSize(Ty);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001143 SDVTList DeclareParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001144 SDValue DeclareParamOps[] = { Chain,
1145 DAG.getConstant(align, dl, MVT::i32),
1146 DAG.getConstant(paramCount, dl, MVT::i32),
1147 DAG.getConstant(sz, dl, MVT::i32),
1148 InFlag };
Justin Holewinskif8f70912013-06-28 17:57:59 +00001149 Chain = DAG.getNode(NVPTXISD::DeclareParam, dl, DeclareParamVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001150 DeclareParamOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001151 InFlag = Chain.getValue(1);
1152 unsigned NumElts = ObjectVT.getVectorNumElements();
1153 EVT EltVT = ObjectVT.getVectorElementType();
1154 EVT MemVT = EltVT;
1155 bool NeedExtend = false;
1156 if (EltVT.getSizeInBits() < 16) {
1157 NeedExtend = true;
1158 EltVT = MVT::i16;
1159 }
1160
1161 // V1 store
1162 if (NumElts == 1) {
1163 SDValue Elt = OutVals[OIdx++];
1164 if (NeedExtend)
1165 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Elt);
1166
1167 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1168 SDValue CopyParamOps[] = { Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001169 DAG.getConstant(paramCount, dl, MVT::i32),
1170 DAG.getConstant(0, dl, MVT::i32), Elt,
Justin Holewinskif8f70912013-06-28 17:57:59 +00001171 InFlag };
1172 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreParam, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001173 CopyParamVTs, CopyParamOps,
Justin Holewinskif8f70912013-06-28 17:57:59 +00001174 MemVT, MachinePointerInfo());
1175 InFlag = Chain.getValue(1);
1176 } else if (NumElts == 2) {
1177 SDValue Elt0 = OutVals[OIdx++];
1178 SDValue Elt1 = OutVals[OIdx++];
1179 if (NeedExtend) {
1180 Elt0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Elt0);
1181 Elt1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Elt1);
1182 }
1183
1184 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1185 SDValue CopyParamOps[] = { Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001186 DAG.getConstant(paramCount, dl, MVT::i32),
1187 DAG.getConstant(0, dl, MVT::i32), Elt0,
1188 Elt1, InFlag };
Justin Holewinskif8f70912013-06-28 17:57:59 +00001189 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreParamV2, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001190 CopyParamVTs, CopyParamOps,
Justin Holewinskif8f70912013-06-28 17:57:59 +00001191 MemVT, MachinePointerInfo());
1192 InFlag = Chain.getValue(1);
1193 } else {
1194 unsigned curOffset = 0;
1195 // V4 stores
1196 // We have at least 4 elements (<3 x Ty> expands to 4 elements) and
1197 // the
1198 // vector will be expanded to a power of 2 elements, so we know we can
1199 // always round up to the next multiple of 4 when creating the vector
1200 // stores.
1201 // e.g. 4 elem => 1 st.v4
1202 // 6 elem => 2 st.v4
1203 // 8 elem => 2 st.v4
1204 // 11 elem => 3 st.v4
1205 unsigned VecSize = 4;
1206 if (EltVT.getSizeInBits() == 64)
1207 VecSize = 2;
1208
1209 // This is potentially only part of a vector, so assume all elements
1210 // are packed together.
1211 unsigned PerStoreOffset = MemVT.getStoreSizeInBits() / 8 * VecSize;
1212
1213 for (unsigned i = 0; i < NumElts; i += VecSize) {
1214 // Get values
1215 SDValue StoreVal;
1216 SmallVector<SDValue, 8> Ops;
1217 Ops.push_back(Chain);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001218 Ops.push_back(DAG.getConstant(paramCount, dl, MVT::i32));
1219 Ops.push_back(DAG.getConstant(curOffset, dl, MVT::i32));
Justin Holewinskif8f70912013-06-28 17:57:59 +00001220
1221 unsigned Opc = NVPTXISD::StoreParamV2;
1222
1223 StoreVal = OutVals[OIdx++];
1224 if (NeedExtend)
1225 StoreVal = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
1226 Ops.push_back(StoreVal);
1227
1228 if (i + 1 < NumElts) {
1229 StoreVal = OutVals[OIdx++];
1230 if (NeedExtend)
1231 StoreVal =
1232 DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
1233 } else {
1234 StoreVal = DAG.getUNDEF(EltVT);
1235 }
1236 Ops.push_back(StoreVal);
1237
1238 if (VecSize == 4) {
1239 Opc = NVPTXISD::StoreParamV4;
1240 if (i + 2 < NumElts) {
1241 StoreVal = OutVals[OIdx++];
1242 if (NeedExtend)
1243 StoreVal =
1244 DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
1245 } else {
1246 StoreVal = DAG.getUNDEF(EltVT);
1247 }
1248 Ops.push_back(StoreVal);
1249
1250 if (i + 3 < NumElts) {
1251 StoreVal = OutVals[OIdx++];
1252 if (NeedExtend)
1253 StoreVal =
1254 DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
1255 } else {
1256 StoreVal = DAG.getUNDEF(EltVT);
1257 }
1258 Ops.push_back(StoreVal);
1259 }
1260
Justin Holewinskidff28d22013-07-01 12:59:01 +00001261 Ops.push_back(InFlag);
1262
Justin Holewinskif8f70912013-06-28 17:57:59 +00001263 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Craig Topper206fcd42014-04-26 19:29:41 +00001264 Chain = DAG.getMemIntrinsicNode(Opc, dl, CopyParamVTs, Ops,
1265 MemVT, MachinePointerInfo());
Justin Holewinskif8f70912013-06-28 17:57:59 +00001266 InFlag = Chain.getValue(1);
1267 curOffset += PerStoreOffset;
1268 }
1269 }
1270 ++paramCount;
1271 --OIdx;
1272 continue;
1273 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00001274 // Plain scalar
1275 // for ABI, declare .param .b<size> .param<n>;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001276 unsigned sz = VT.getSizeInBits();
Justin Holewinskif8f70912013-06-28 17:57:59 +00001277 bool needExtend = false;
1278 if (VT.isInteger()) {
1279 if (sz < 16)
1280 needExtend = true;
1281 if (sz < 32)
1282 sz = 32;
1283 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00001284 SDVTList DeclareParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1285 SDValue DeclareParamOps[] = { Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001286 DAG.getConstant(paramCount, dl, MVT::i32),
1287 DAG.getConstant(sz, dl, MVT::i32),
1288 DAG.getConstant(0, dl, MVT::i32), InFlag };
Justin Holewinskiae556d32012-05-04 20:18:50 +00001289 Chain = DAG.getNode(NVPTXISD::DeclareScalarParam, dl, DeclareParamVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001290 DeclareParamOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001291 InFlag = Chain.getValue(1);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001292 SDValue OutV = OutVals[OIdx];
1293 if (needExtend) {
1294 // zext/sext i1 to i16
1295 unsigned opc = ISD::ZERO_EXTEND;
1296 if (Outs[OIdx].Flags.isSExt())
1297 opc = ISD::SIGN_EXTEND;
1298 OutV = DAG.getNode(opc, dl, MVT::i16, OutV);
1299 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00001300 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001301 SDValue CopyParamOps[] = { Chain,
1302 DAG.getConstant(paramCount, dl, MVT::i32),
1303 DAG.getConstant(0, dl, MVT::i32), OutV,
1304 InFlag };
Justin Holewinskiae556d32012-05-04 20:18:50 +00001305
1306 unsigned opcode = NVPTXISD::StoreParam;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001307 if (Outs[OIdx].Flags.isZExt())
1308 opcode = NVPTXISD::StoreParamU32;
1309 else if (Outs[OIdx].Flags.isSExt())
1310 opcode = NVPTXISD::StoreParamS32;
Craig Topper206fcd42014-04-26 19:29:41 +00001311 Chain = DAG.getMemIntrinsicNode(opcode, dl, CopyParamVTs, CopyParamOps,
Justin Holewinskif8f70912013-06-28 17:57:59 +00001312 VT, MachinePointerInfo());
Justin Holewinskiae556d32012-05-04 20:18:50 +00001313
1314 InFlag = Chain.getValue(1);
1315 ++paramCount;
1316 continue;
1317 }
1318 // struct or vector
1319 SmallVector<EVT, 16> vtparts;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001320 SmallVector<uint64_t, 16> Offsets;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001321 const PointerType *PTy = dyn_cast<PointerType>(Args[i].Ty);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001322 assert(PTy && "Type of a byval parameter should be pointer");
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001323 ComputePTXValueVTs(*this, DAG.getDataLayout(), PTy->getElementType(),
1324 vtparts, &Offsets, 0);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001325
Justin Holewinskif8f70912013-06-28 17:57:59 +00001326 // declare .param .align <align> .b8 .param<n>[<size>];
1327 unsigned sz = Outs[OIdx].Flags.getByValSize();
1328 SDVTList DeclareParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Justin Holewinski6e40f632014-06-27 18:35:44 +00001329 unsigned ArgAlign = Outs[OIdx].Flags.getByValAlign();
Justin Holewinskif8f70912013-06-28 17:57:59 +00001330 // The ByValAlign in the Outs[OIdx].Flags is alway set at this point,
1331 // so we don't need to worry about natural alignment or not.
1332 // See TargetLowering::LowerCallTo().
1333 SDValue DeclareParamOps[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001334 Chain, DAG.getConstant(Outs[OIdx].Flags.getByValAlign(), dl, MVT::i32),
1335 DAG.getConstant(paramCount, dl, MVT::i32),
1336 DAG.getConstant(sz, dl, MVT::i32), InFlag
Justin Holewinskif8f70912013-06-28 17:57:59 +00001337 };
1338 Chain = DAG.getNode(NVPTXISD::DeclareParam, dl, DeclareParamVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001339 DeclareParamOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001340 InFlag = Chain.getValue(1);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001341 for (unsigned j = 0, je = vtparts.size(); j != je; ++j) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001342 EVT elemtype = vtparts[j];
Justin Holewinski6e40f632014-06-27 18:35:44 +00001343 int curOffset = Offsets[j];
Justin Holewinski9982f062014-06-27 19:36:25 +00001344 unsigned PartAlign = GreatestCommonDivisor64(ArgAlign, curOffset);
Mehdi Amini44ede332015-07-09 02:09:04 +00001345 auto PtrVT = getPointerTy(DAG.getDataLayout());
1346 SDValue srcAddr = DAG.getNode(ISD::ADD, dl, PtrVT, OutVals[OIdx],
1347 DAG.getConstant(curOffset, dl, PtrVT));
Justin Holewinski6e40f632014-06-27 18:35:44 +00001348 SDValue theVal = DAG.getLoad(elemtype, dl, tempChain, srcAddr,
1349 MachinePointerInfo(), false, false, false,
1350 PartAlign);
1351 if (elemtype.getSizeInBits() < 16) {
1352 theVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i16, theVal);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001353 }
Justin Holewinski6e40f632014-06-27 18:35:44 +00001354 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001355 SDValue CopyParamOps[] = { Chain,
1356 DAG.getConstant(paramCount, dl, MVT::i32),
1357 DAG.getConstant(curOffset, dl, MVT::i32),
1358 theVal, InFlag };
Justin Holewinski6e40f632014-06-27 18:35:44 +00001359 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreParam, dl, CopyParamVTs,
1360 CopyParamOps, elemtype,
1361 MachinePointerInfo());
Justin Holewinskif8f70912013-06-28 17:57:59 +00001362
Justin Holewinski6e40f632014-06-27 18:35:44 +00001363 InFlag = Chain.getValue(1);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001364 }
Justin Holewinskif8f70912013-06-28 17:57:59 +00001365 ++paramCount;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001366 }
1367
1368 GlobalAddressSDNode *Func = dyn_cast<GlobalAddressSDNode>(Callee.getNode());
1369 unsigned retAlignment = 0;
1370
1371 // Handle Result
Justin Holewinskiae556d32012-05-04 20:18:50 +00001372 if (Ins.size() > 0) {
1373 SmallVector<EVT, 16> resvtparts;
Mehdi Amini56228da2015-07-09 01:57:34 +00001374 ComputeValueVTs(*this, DL, retTy, resvtparts);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001375
Justin Holewinskif8f70912013-06-28 17:57:59 +00001376 // Declare
1377 // .param .align 16 .b8 retval0[<size-in-bytes>], or
1378 // .param .b<size-in-bits> retval0
Mehdi Amini56228da2015-07-09 01:57:34 +00001379 unsigned resultsz = DL.getTypeAllocSizeInBits(retTy);
Jingyue Wuea511612014-10-25 03:46:16 +00001380 // Emit ".param .b<size-in-bits> retval0" instead of byte arrays only for
1381 // these three types to match the logic in
1382 // NVPTXAsmPrinter::printReturnValStr and NVPTXTargetLowering::getPrototype.
1383 // Plus, this behavior is consistent with nvcc's.
1384 if (retTy->isFloatingPointTy() || retTy->isIntegerTy() ||
1385 retTy->isPointerTy()) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001386 // Scalar needs to be at least 32bit wide
1387 if (resultsz < 32)
1388 resultsz = 32;
1389 SDVTList DeclareRetVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001390 SDValue DeclareRetOps[] = { Chain, DAG.getConstant(1, dl, MVT::i32),
1391 DAG.getConstant(resultsz, dl, MVT::i32),
1392 DAG.getConstant(0, dl, MVT::i32), InFlag };
Justin Holewinskif8f70912013-06-28 17:57:59 +00001393 Chain = DAG.getNode(NVPTXISD::DeclareRet, dl, DeclareRetVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001394 DeclareRetOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001395 InFlag = Chain.getValue(1);
1396 } else {
1397 retAlignment = getArgumentAlignment(Callee, CS, retTy, 0);
1398 SDVTList DeclareRetVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1399 SDValue DeclareRetOps[] = { Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001400 DAG.getConstant(retAlignment, dl, MVT::i32),
1401 DAG.getConstant(resultsz / 8, dl, MVT::i32),
1402 DAG.getConstant(0, dl, MVT::i32), InFlag };
Justin Holewinskif8f70912013-06-28 17:57:59 +00001403 Chain = DAG.getNode(NVPTXISD::DeclareRetParam, dl, DeclareRetVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001404 DeclareRetOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001405 InFlag = Chain.getValue(1);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001406 }
1407 }
1408
1409 if (!Func) {
1410 // This is indirect function call case : PTX requires a prototype of the
1411 // form
1412 // proto_0 : .callprototype(.param .b32 _) _ (.param .b32 _);
1413 // to be emitted, and the label has to used as the last arg of call
1414 // instruction.
Justin Holewinski3d49e5c2013-11-15 12:30:04 +00001415 // The prototype is embedded in a string and put as the operand for a
1416 // CallPrototype SDNode which will print out to the value of the string.
1417 SDVTList ProtoVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001418 std::string Proto =
1419 getPrototype(DAG.getDataLayout(), retTy, Args, Outs, retAlignment, CS);
Justin Holewinski3d49e5c2013-11-15 12:30:04 +00001420 const char *ProtoStr =
1421 nvTM->getManagedStrPool()->getManagedString(Proto.c_str())->c_str();
1422 SDValue ProtoOps[] = {
1423 Chain, DAG.getTargetExternalSymbol(ProtoStr, MVT::i32), InFlag,
Justin Holewinski0497ab12013-03-30 14:29:21 +00001424 };
Craig Topper48d114b2014-04-26 18:35:24 +00001425 Chain = DAG.getNode(NVPTXISD::CallPrototype, dl, ProtoVTs, ProtoOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001426 InFlag = Chain.getValue(1);
1427 }
1428 // Op to just print "call"
1429 SDVTList PrintCallVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001430 SDValue PrintCallOps[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001431 Chain, DAG.getConstant((Ins.size() == 0) ? 0 : 1, dl, MVT::i32), InFlag
Justin Holewinski0497ab12013-03-30 14:29:21 +00001432 };
1433 Chain = DAG.getNode(Func ? (NVPTXISD::PrintCallUni) : (NVPTXISD::PrintCall),
Craig Topper48d114b2014-04-26 18:35:24 +00001434 dl, PrintCallVTs, PrintCallOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001435 InFlag = Chain.getValue(1);
1436
1437 // Ops to print out the function name
1438 SDVTList CallVoidVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1439 SDValue CallVoidOps[] = { Chain, Callee, InFlag };
Craig Topper48d114b2014-04-26 18:35:24 +00001440 Chain = DAG.getNode(NVPTXISD::CallVoid, dl, CallVoidVTs, CallVoidOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001441 InFlag = Chain.getValue(1);
1442
1443 // Ops to print out the param list
1444 SDVTList CallArgBeginVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1445 SDValue CallArgBeginOps[] = { Chain, InFlag };
1446 Chain = DAG.getNode(NVPTXISD::CallArgBegin, dl, CallArgBeginVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001447 CallArgBeginOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001448 InFlag = Chain.getValue(1);
1449
Justin Holewinski0497ab12013-03-30 14:29:21 +00001450 for (unsigned i = 0, e = paramCount; i != e; ++i) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001451 unsigned opcode;
Justin Holewinski0497ab12013-03-30 14:29:21 +00001452 if (i == (e - 1))
Justin Holewinskiae556d32012-05-04 20:18:50 +00001453 opcode = NVPTXISD::LastCallArg;
1454 else
1455 opcode = NVPTXISD::CallArg;
1456 SDVTList CallArgVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001457 SDValue CallArgOps[] = { Chain, DAG.getConstant(1, dl, MVT::i32),
1458 DAG.getConstant(i, dl, MVT::i32), InFlag };
Craig Topper48d114b2014-04-26 18:35:24 +00001459 Chain = DAG.getNode(opcode, dl, CallArgVTs, CallArgOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001460 InFlag = Chain.getValue(1);
1461 }
1462 SDVTList CallArgEndVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001463 SDValue CallArgEndOps[] = { Chain,
1464 DAG.getConstant(Func ? 1 : 0, dl, MVT::i32),
Justin Holewinskiae556d32012-05-04 20:18:50 +00001465 InFlag };
Craig Topper48d114b2014-04-26 18:35:24 +00001466 Chain = DAG.getNode(NVPTXISD::CallArgEnd, dl, CallArgEndVTs, CallArgEndOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001467 InFlag = Chain.getValue(1);
1468
1469 if (!Func) {
1470 SDVTList PrototypeVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001471 SDValue PrototypeOps[] = { Chain,
1472 DAG.getConstant(uniqueCallSite, dl, MVT::i32),
Justin Holewinskiae556d32012-05-04 20:18:50 +00001473 InFlag };
Craig Topper48d114b2014-04-26 18:35:24 +00001474 Chain = DAG.getNode(NVPTXISD::Prototype, dl, PrototypeVTs, PrototypeOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001475 InFlag = Chain.getValue(1);
1476 }
1477
1478 // Generate loads from param memory/moves from registers for result
1479 if (Ins.size() > 0) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001480 if (retTy && retTy->isVectorTy()) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001481 EVT ObjectVT = getValueType(DL, retTy);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001482 unsigned NumElts = ObjectVT.getVectorNumElements();
1483 EVT EltVT = ObjectVT.getVectorElementType();
Eric Christopherbef0a372015-01-30 01:50:07 +00001484 assert(STI.getTargetLowering()->getNumRegisters(F->getContext(),
1485 ObjectVT) == NumElts &&
Justin Holewinskif8f70912013-06-28 17:57:59 +00001486 "Vector was not scalarized");
1487 unsigned sz = EltVT.getSizeInBits();
Eli Bendersky3e840192015-03-23 16:26:23 +00001488 bool needTruncate = sz < 8;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001489
1490 if (NumElts == 1) {
1491 // Just a simple load
Craig Topper59f626d2014-04-26 19:29:47 +00001492 SmallVector<EVT, 4> LoadRetVTs;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001493 if (EltVT == MVT::i1 || EltVT == MVT::i8) {
1494 // If loading i1/i8 result, generate
1495 // load.b8 i16
1496 // if i1
Justin Holewinskif8f70912013-06-28 17:57:59 +00001497 // trunc i16 to i1
1498 LoadRetVTs.push_back(MVT::i16);
1499 } else
1500 LoadRetVTs.push_back(EltVT);
1501 LoadRetVTs.push_back(MVT::Other);
1502 LoadRetVTs.push_back(MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001503 SDValue LoadRetOps[] = {Chain, DAG.getConstant(1, dl, MVT::i32),
1504 DAG.getConstant(0, dl, MVT::i32), InFlag};
Justin Holewinskif8f70912013-06-28 17:57:59 +00001505 SDValue retval = DAG.getMemIntrinsicNode(
1506 NVPTXISD::LoadParam, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001507 DAG.getVTList(LoadRetVTs), LoadRetOps, EltVT, MachinePointerInfo());
Justin Holewinskiae556d32012-05-04 20:18:50 +00001508 Chain = retval.getValue(1);
1509 InFlag = retval.getValue(2);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001510 SDValue Ret0 = retval;
1511 if (needTruncate)
1512 Ret0 = DAG.getNode(ISD::TRUNCATE, dl, EltVT, Ret0);
1513 InVals.push_back(Ret0);
1514 } else if (NumElts == 2) {
1515 // LoadV2
Craig Topper59f626d2014-04-26 19:29:47 +00001516 SmallVector<EVT, 4> LoadRetVTs;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001517 if (EltVT == MVT::i1 || EltVT == MVT::i8) {
1518 // If loading i1/i8 result, generate
1519 // load.b8 i16
1520 // if i1
Justin Holewinskif8f70912013-06-28 17:57:59 +00001521 // trunc i16 to i1
1522 LoadRetVTs.push_back(MVT::i16);
1523 LoadRetVTs.push_back(MVT::i16);
1524 } else {
1525 LoadRetVTs.push_back(EltVT);
1526 LoadRetVTs.push_back(EltVT);
1527 }
1528 LoadRetVTs.push_back(MVT::Other);
1529 LoadRetVTs.push_back(MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001530 SDValue LoadRetOps[] = {Chain, DAG.getConstant(1, dl, MVT::i32),
1531 DAG.getConstant(0, dl, MVT::i32), InFlag};
Justin Holewinskif8f70912013-06-28 17:57:59 +00001532 SDValue retval = DAG.getMemIntrinsicNode(
1533 NVPTXISD::LoadParamV2, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001534 DAG.getVTList(LoadRetVTs), LoadRetOps, EltVT, MachinePointerInfo());
Justin Holewinskif8f70912013-06-28 17:57:59 +00001535 Chain = retval.getValue(2);
1536 InFlag = retval.getValue(3);
1537 SDValue Ret0 = retval.getValue(0);
1538 SDValue Ret1 = retval.getValue(1);
1539 if (needTruncate) {
1540 Ret0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ret0);
1541 InVals.push_back(Ret0);
1542 Ret1 = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ret1);
1543 InVals.push_back(Ret1);
1544 } else {
1545 InVals.push_back(Ret0);
1546 InVals.push_back(Ret1);
1547 }
1548 } else {
1549 // Split into N LoadV4
1550 unsigned Ofst = 0;
1551 unsigned VecSize = 4;
1552 unsigned Opc = NVPTXISD::LoadParamV4;
1553 if (EltVT.getSizeInBits() == 64) {
1554 VecSize = 2;
1555 Opc = NVPTXISD::LoadParamV2;
1556 }
1557 EVT VecVT = EVT::getVectorVT(F->getContext(), EltVT, VecSize);
1558 for (unsigned i = 0; i < NumElts; i += VecSize) {
1559 SmallVector<EVT, 8> LoadRetVTs;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001560 if (EltVT == MVT::i1 || EltVT == MVT::i8) {
1561 // If loading i1/i8 result, generate
1562 // load.b8 i16
1563 // if i1
Justin Holewinskif8f70912013-06-28 17:57:59 +00001564 // trunc i16 to i1
1565 for (unsigned j = 0; j < VecSize; ++j)
1566 LoadRetVTs.push_back(MVT::i16);
1567 } else {
1568 for (unsigned j = 0; j < VecSize; ++j)
1569 LoadRetVTs.push_back(EltVT);
1570 }
1571 LoadRetVTs.push_back(MVT::Other);
1572 LoadRetVTs.push_back(MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001573 SDValue LoadRetOps[] = {Chain, DAG.getConstant(1, dl, MVT::i32),
1574 DAG.getConstant(Ofst, dl, MVT::i32), InFlag};
Justin Holewinskif8f70912013-06-28 17:57:59 +00001575 SDValue retval = DAG.getMemIntrinsicNode(
Craig Topperabb4ac72014-04-16 06:10:51 +00001576 Opc, dl, DAG.getVTList(LoadRetVTs),
Craig Topper206fcd42014-04-26 19:29:41 +00001577 LoadRetOps, EltVT, MachinePointerInfo());
Justin Holewinskif8f70912013-06-28 17:57:59 +00001578 if (VecSize == 2) {
1579 Chain = retval.getValue(2);
1580 InFlag = retval.getValue(3);
1581 } else {
1582 Chain = retval.getValue(4);
1583 InFlag = retval.getValue(5);
1584 }
1585
1586 for (unsigned j = 0; j < VecSize; ++j) {
1587 if (i + j >= NumElts)
1588 break;
1589 SDValue Elt = retval.getValue(j);
1590 if (needTruncate)
1591 Elt = DAG.getNode(ISD::TRUNCATE, dl, EltVT, Elt);
1592 InVals.push_back(Elt);
1593 }
Mehdi Amini56228da2015-07-09 01:57:34 +00001594 Ofst += DL.getTypeAllocSize(VecVT.getTypeForEVT(F->getContext()));
Justin Holewinskif8f70912013-06-28 17:57:59 +00001595 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00001596 }
Justin Holewinski0497ab12013-03-30 14:29:21 +00001597 } else {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001598 SmallVector<EVT, 16> VTs;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001599 SmallVector<uint64_t, 16> Offsets;
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001600 ComputePTXValueVTs(*this, DAG.getDataLayout(), retTy, VTs, &Offsets, 0);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001601 assert(VTs.size() == Ins.size() && "Bad value decomposition");
Justin Holewinski6e40f632014-06-27 18:35:44 +00001602 unsigned RetAlign = getArgumentAlignment(Callee, CS, retTy, 0);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001603 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001604 unsigned sz = VTs[i].getSizeInBits();
Justin Holewinski9982f062014-06-27 19:36:25 +00001605 unsigned AlignI = GreatestCommonDivisor64(RetAlign, Offsets[i]);
Eli Bendersky3e840192015-03-23 16:26:23 +00001606 bool needTruncate = sz < 8;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001607 if (VTs[i].isInteger() && (sz < 8))
1608 sz = 8;
1609
1610 SmallVector<EVT, 4> LoadRetVTs;
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00001611 EVT TheLoadType = VTs[i];
Mehdi Amini56228da2015-07-09 01:57:34 +00001612 if (retTy->isIntegerTy() && DL.getTypeAllocSizeInBits(retTy) < 32) {
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00001613 // This is for integer types only, and specifically not for
1614 // aggregates.
1615 LoadRetVTs.push_back(MVT::i32);
1616 TheLoadType = MVT::i32;
1617 } else if (sz < 16) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001618 // If loading i1/i8 result, generate
1619 // load i8 (-> i16)
1620 // trunc i16 to i1/i8
1621 LoadRetVTs.push_back(MVT::i16);
1622 } else
1623 LoadRetVTs.push_back(Ins[i].VT);
1624 LoadRetVTs.push_back(MVT::Other);
1625 LoadRetVTs.push_back(MVT::Glue);
1626
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001627 SDValue LoadRetOps[] = {Chain, DAG.getConstant(1, dl, MVT::i32),
1628 DAG.getConstant(Offsets[i], dl, MVT::i32),
1629 InFlag};
Justin Holewinskif8f70912013-06-28 17:57:59 +00001630 SDValue retval = DAG.getMemIntrinsicNode(
1631 NVPTXISD::LoadParam, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001632 DAG.getVTList(LoadRetVTs), LoadRetOps,
Justin Holewinski6e40f632014-06-27 18:35:44 +00001633 TheLoadType, MachinePointerInfo(), AlignI);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001634 Chain = retval.getValue(1);
1635 InFlag = retval.getValue(2);
1636 SDValue Ret0 = retval.getValue(0);
1637 if (needTruncate)
1638 Ret0 = DAG.getNode(ISD::TRUNCATE, dl, Ins[i].VT, Ret0);
1639 InVals.push_back(Ret0);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001640 }
1641 }
1642 }
Justin Holewinskif8f70912013-06-28 17:57:59 +00001643
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001644 Chain = DAG.getCALLSEQ_END(Chain,
1645 DAG.getIntPtrConstant(uniqueCallSite, dl, true),
1646 DAG.getIntPtrConstant(uniqueCallSite + 1, dl,
1647 true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00001648 InFlag, dl);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001649 uniqueCallSite++;
1650
1651 // set isTailCall to false for now, until we figure out how to express
1652 // tail call optimization in PTX
1653 isTailCall = false;
1654 return Chain;
1655}
Justin Holewinskiae556d32012-05-04 20:18:50 +00001656
1657// By default CONCAT_VECTORS is lowered by ExpandVectorBuildThroughStack()
1658// (see LegalizeDAG.cpp). This is slow and uses local memory.
1659// We use extract/insert/build vector just as what LegalizeOp() does in llvm 2.5
Justin Holewinski0497ab12013-03-30 14:29:21 +00001660SDValue
1661NVPTXTargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001662 SDNode *Node = Op.getNode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001663 SDLoc dl(Node);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001664 SmallVector<SDValue, 8> Ops;
1665 unsigned NumOperands = Node->getNumOperands();
Justin Holewinski0497ab12013-03-30 14:29:21 +00001666 for (unsigned i = 0; i < NumOperands; ++i) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001667 SDValue SubOp = Node->getOperand(i);
1668 EVT VVT = SubOp.getNode()->getValueType(0);
1669 EVT EltVT = VVT.getVectorElementType();
1670 unsigned NumSubElem = VVT.getVectorNumElements();
Justin Holewinski0497ab12013-03-30 14:29:21 +00001671 for (unsigned j = 0; j < NumSubElem; ++j) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001672 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, SubOp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001673 DAG.getIntPtrConstant(j, dl)));
Justin Holewinskiae556d32012-05-04 20:18:50 +00001674 }
1675 }
Craig Topper48d114b2014-04-26 18:35:24 +00001676 return DAG.getNode(ISD::BUILD_VECTOR, dl, Node->getValueType(0), Ops);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001677}
1678
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001679/// LowerShiftRightParts - Lower SRL_PARTS, SRA_PARTS, which
1680/// 1) returns two i32 values and take a 2 x i32 value to shift plus a shift
1681/// amount, or
1682/// 2) returns two i64 values and take a 2 x i64 value to shift plus a shift
1683/// amount.
1684SDValue NVPTXTargetLowering::LowerShiftRightParts(SDValue Op,
1685 SelectionDAG &DAG) const {
1686 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
1687 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
1688
1689 EVT VT = Op.getValueType();
1690 unsigned VTBits = VT.getSizeInBits();
1691 SDLoc dl(Op);
1692 SDValue ShOpLo = Op.getOperand(0);
1693 SDValue ShOpHi = Op.getOperand(1);
1694 SDValue ShAmt = Op.getOperand(2);
1695 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
1696
Eric Christopherbef0a372015-01-30 01:50:07 +00001697 if (VTBits == 32 && STI.getSmVersion() >= 35) {
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001698
1699 // For 32bit and sm35, we can use the funnel shift 'shf' instruction.
1700 // {dHi, dLo} = {aHi, aLo} >> Amt
1701 // dHi = aHi >> Amt
1702 // dLo = shf.r.clamp aLo, aHi, Amt
1703
1704 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
1705 SDValue Lo = DAG.getNode(NVPTXISD::FUN_SHFR_CLAMP, dl, VT, ShOpLo, ShOpHi,
1706 ShAmt);
1707
1708 SDValue Ops[2] = { Lo, Hi };
1709 return DAG.getMergeValues(Ops, dl);
1710 }
1711 else {
1712
1713 // {dHi, dLo} = {aHi, aLo} >> Amt
1714 // - if (Amt>=size) then
1715 // dLo = aHi >> (Amt-size)
1716 // dHi = aHi >> Amt (this is either all 0 or all 1)
1717 // else
1718 // dLo = (aLo >>logic Amt) | (aHi << (size-Amt))
1719 // dHi = aHi >> Amt
1720
1721 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001722 DAG.getConstant(VTBits, dl, MVT::i32),
1723 ShAmt);
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001724 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
1725 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001726 DAG.getConstant(VTBits, dl, MVT::i32));
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001727 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
1728 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
1729 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
1730
1731 SDValue Cmp = DAG.getSetCC(dl, MVT::i1, ShAmt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001732 DAG.getConstant(VTBits, dl, MVT::i32),
1733 ISD::SETGE);
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001734 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
1735 SDValue Lo = DAG.getNode(ISD::SELECT, dl, VT, Cmp, TrueVal, FalseVal);
1736
1737 SDValue Ops[2] = { Lo, Hi };
1738 return DAG.getMergeValues(Ops, dl);
1739 }
1740}
1741
1742/// LowerShiftLeftParts - Lower SHL_PARTS, which
1743/// 1) returns two i32 values and take a 2 x i32 value to shift plus a shift
1744/// amount, or
1745/// 2) returns two i64 values and take a 2 x i64 value to shift plus a shift
1746/// amount.
1747SDValue NVPTXTargetLowering::LowerShiftLeftParts(SDValue Op,
1748 SelectionDAG &DAG) const {
1749 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
1750 assert(Op.getOpcode() == ISD::SHL_PARTS);
1751
1752 EVT VT = Op.getValueType();
1753 unsigned VTBits = VT.getSizeInBits();
1754 SDLoc dl(Op);
1755 SDValue ShOpLo = Op.getOperand(0);
1756 SDValue ShOpHi = Op.getOperand(1);
1757 SDValue ShAmt = Op.getOperand(2);
1758
Eric Christopherbef0a372015-01-30 01:50:07 +00001759 if (VTBits == 32 && STI.getSmVersion() >= 35) {
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001760
1761 // For 32bit and sm35, we can use the funnel shift 'shf' instruction.
1762 // {dHi, dLo} = {aHi, aLo} << Amt
1763 // dHi = shf.l.clamp aLo, aHi, Amt
1764 // dLo = aLo << Amt
1765
1766 SDValue Hi = DAG.getNode(NVPTXISD::FUN_SHFL_CLAMP, dl, VT, ShOpLo, ShOpHi,
1767 ShAmt);
1768 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
1769
1770 SDValue Ops[2] = { Lo, Hi };
1771 return DAG.getMergeValues(Ops, dl);
1772 }
1773 else {
1774
1775 // {dHi, dLo} = {aHi, aLo} << Amt
1776 // - if (Amt>=size) then
1777 // dLo = aLo << Amt (all 0)
1778 // dLo = aLo << (Amt-size)
1779 // else
1780 // dLo = aLo << Amt
1781 // dHi = (aHi << Amt) | (aLo >> (size-Amt))
1782
1783 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001784 DAG.getConstant(VTBits, dl, MVT::i32),
1785 ShAmt);
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001786 SDValue Tmp1 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
1787 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001788 DAG.getConstant(VTBits, dl, MVT::i32));
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001789 SDValue Tmp2 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
1790 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
1791 SDValue TrueVal = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
1792
1793 SDValue Cmp = DAG.getSetCC(dl, MVT::i1, ShAmt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001794 DAG.getConstant(VTBits, dl, MVT::i32),
1795 ISD::SETGE);
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001796 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
1797 SDValue Hi = DAG.getNode(ISD::SELECT, dl, VT, Cmp, TrueVal, FalseVal);
1798
1799 SDValue Ops[2] = { Lo, Hi };
1800 return DAG.getMergeValues(Ops, dl);
1801 }
1802}
1803
Justin Holewinski0497ab12013-03-30 14:29:21 +00001804SDValue
1805NVPTXTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001806 switch (Op.getOpcode()) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00001807 case ISD::RETURNADDR:
1808 return SDValue();
1809 case ISD::FRAMEADDR:
1810 return SDValue();
1811 case ISD::GlobalAddress:
1812 return LowerGlobalAddress(Op, DAG);
1813 case ISD::INTRINSIC_W_CHAIN:
1814 return Op;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001815 case ISD::BUILD_VECTOR:
1816 case ISD::EXTRACT_SUBVECTOR:
1817 return Op;
Justin Holewinski0497ab12013-03-30 14:29:21 +00001818 case ISD::CONCAT_VECTORS:
1819 return LowerCONCAT_VECTORS(Op, DAG);
1820 case ISD::STORE:
1821 return LowerSTORE(Op, DAG);
1822 case ISD::LOAD:
1823 return LowerLOAD(Op, DAG);
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001824 case ISD::SHL_PARTS:
1825 return LowerShiftLeftParts(Op, DAG);
1826 case ISD::SRA_PARTS:
1827 case ISD::SRL_PARTS:
1828 return LowerShiftRightParts(Op, DAG);
Justin Holewinskid4d2e9b2015-01-26 19:52:20 +00001829 case ISD::SELECT:
1830 return LowerSelect(Op, DAG);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001831 default:
David Blaikie891d0a32012-05-04 22:34:16 +00001832 llvm_unreachable("Custom lowering not defined for operation");
Justin Holewinskiae556d32012-05-04 20:18:50 +00001833 }
1834}
1835
Justin Holewinskid4d2e9b2015-01-26 19:52:20 +00001836SDValue NVPTXTargetLowering::LowerSelect(SDValue Op, SelectionDAG &DAG) const {
1837 SDValue Op0 = Op->getOperand(0);
1838 SDValue Op1 = Op->getOperand(1);
1839 SDValue Op2 = Op->getOperand(2);
1840 SDLoc DL(Op.getNode());
1841
1842 assert(Op.getValueType() == MVT::i1 && "Custom lowering enabled only for i1");
1843
1844 Op1 = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, Op1);
1845 Op2 = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, Op2);
1846 SDValue Select = DAG.getNode(ISD::SELECT, DL, MVT::i32, Op0, Op1, Op2);
1847 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, DL, MVT::i1, Select);
1848
1849 return Trunc;
1850}
1851
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001852SDValue NVPTXTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
1853 if (Op.getValueType() == MVT::i1)
1854 return LowerLOADi1(Op, DAG);
1855 else
1856 return SDValue();
1857}
1858
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001859// v = ld i1* addr
1860// =>
Justin Holewinskif8f70912013-06-28 17:57:59 +00001861// v1 = ld i8* addr (-> i16)
1862// v = trunc i16 to i1
Justin Holewinski0497ab12013-03-30 14:29:21 +00001863SDValue NVPTXTargetLowering::LowerLOADi1(SDValue Op, SelectionDAG &DAG) const {
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001864 SDNode *Node = Op.getNode();
1865 LoadSDNode *LD = cast<LoadSDNode>(Node);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001866 SDLoc dl(Node);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001867 assert(LD->getExtensionType() == ISD::NON_EXTLOAD);
NAKAMURA Takumi5bbe0e12012-11-14 23:46:15 +00001868 assert(Node->getValueType(0) == MVT::i1 &&
1869 "Custom lowering for i1 load only");
Justin Holewinski0497ab12013-03-30 14:29:21 +00001870 SDValue newLD =
Justin Holewinskif8f70912013-06-28 17:57:59 +00001871 DAG.getLoad(MVT::i16, dl, LD->getChain(), LD->getBasePtr(),
Justin Holewinski0497ab12013-03-30 14:29:21 +00001872 LD->getPointerInfo(), LD->isVolatile(), LD->isNonTemporal(),
1873 LD->isInvariant(), LD->getAlignment());
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001874 SDValue result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, newLD);
1875 // The legalizer (the caller) is expecting two values from the legalized
1876 // load, so we build a MergeValues node for it. See ExpandUnalignedLoad()
1877 // in LegalizeDAG.cpp which also uses MergeValues.
Justin Holewinski0497ab12013-03-30 14:29:21 +00001878 SDValue Ops[] = { result, LD->getChain() };
Craig Topper64941d92014-04-27 19:20:57 +00001879 return DAG.getMergeValues(Ops, dl);
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001880}
1881
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001882SDValue NVPTXTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
1883 EVT ValVT = Op.getOperand(1).getValueType();
1884 if (ValVT == MVT::i1)
1885 return LowerSTOREi1(Op, DAG);
1886 else if (ValVT.isVector())
1887 return LowerSTOREVector(Op, DAG);
1888 else
1889 return SDValue();
1890}
1891
1892SDValue
1893NVPTXTargetLowering::LowerSTOREVector(SDValue Op, SelectionDAG &DAG) const {
1894 SDNode *N = Op.getNode();
1895 SDValue Val = N->getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001896 SDLoc DL(N);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001897 EVT ValVT = Val.getValueType();
1898
1899 if (ValVT.isVector()) {
1900 // We only handle "native" vector sizes for now, e.g. <4 x double> is not
1901 // legal. We can (and should) split that into 2 stores of <2 x double> here
1902 // but I'm leaving that as a TODO for now.
1903 if (!ValVT.isSimple())
1904 return SDValue();
1905 switch (ValVT.getSimpleVT().SimpleTy) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00001906 default:
1907 return SDValue();
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001908 case MVT::v2i8:
1909 case MVT::v2i16:
1910 case MVT::v2i32:
1911 case MVT::v2i64:
1912 case MVT::v2f32:
1913 case MVT::v2f64:
1914 case MVT::v4i8:
1915 case MVT::v4i16:
1916 case MVT::v4i32:
1917 case MVT::v4f32:
1918 // This is a "native" vector type
1919 break;
1920 }
1921
Justin Holewinskiac451062014-07-16 19:45:35 +00001922 MemSDNode *MemSD = cast<MemSDNode>(N);
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001923 const DataLayout &TD = DAG.getDataLayout();
Justin Holewinskiac451062014-07-16 19:45:35 +00001924
1925 unsigned Align = MemSD->getAlignment();
1926 unsigned PrefAlign =
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001927 TD.getPrefTypeAlignment(ValVT.getTypeForEVT(*DAG.getContext()));
Justin Holewinskiac451062014-07-16 19:45:35 +00001928 if (Align < PrefAlign) {
1929 // This store is not sufficiently aligned, so bail out and let this vector
1930 // store be scalarized. Note that we may still be able to emit smaller
1931 // vector stores. For example, if we are storing a <4 x float> with an
1932 // alignment of 8, this check will fail but the legalizer will try again
1933 // with 2 x <2 x float>, which will succeed with an alignment of 8.
1934 return SDValue();
1935 }
1936
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001937 unsigned Opcode = 0;
1938 EVT EltVT = ValVT.getVectorElementType();
1939 unsigned NumElts = ValVT.getVectorNumElements();
1940
1941 // Since StoreV2 is a target node, we cannot rely on DAG type legalization.
1942 // Therefore, we must ensure the type is legal. For i1 and i8, we set the
Alp Tokercb402912014-01-24 17:20:08 +00001943 // stored type to i16 and propagate the "real" type as the memory type.
Justin Holewinskia2911282013-07-01 12:58:58 +00001944 bool NeedExt = false;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001945 if (EltVT.getSizeInBits() < 16)
Justin Holewinskia2911282013-07-01 12:58:58 +00001946 NeedExt = true;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001947
1948 switch (NumElts) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00001949 default:
1950 return SDValue();
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001951 case 2:
1952 Opcode = NVPTXISD::StoreV2;
1953 break;
1954 case 4: {
1955 Opcode = NVPTXISD::StoreV4;
1956 break;
1957 }
1958 }
1959
1960 SmallVector<SDValue, 8> Ops;
1961
1962 // First is the chain
1963 Ops.push_back(N->getOperand(0));
1964
1965 // Then the split values
1966 for (unsigned i = 0; i < NumElts; ++i) {
1967 SDValue ExtVal = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001968 DAG.getIntPtrConstant(i, DL));
Justin Holewinskia2911282013-07-01 12:58:58 +00001969 if (NeedExt)
1970 ExtVal = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i16, ExtVal);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001971 Ops.push_back(ExtVal);
1972 }
1973
1974 // Then any remaining arguments
Benjamin Kramer5fbfe2f2015-02-28 13:20:15 +00001975 Ops.append(N->op_begin() + 2, N->op_end());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001976
Justin Holewinski0497ab12013-03-30 14:29:21 +00001977 SDValue NewSt = DAG.getMemIntrinsicNode(
Craig Topper206fcd42014-04-26 19:29:41 +00001978 Opcode, DL, DAG.getVTList(MVT::Other), Ops,
Justin Holewinski0497ab12013-03-30 14:29:21 +00001979 MemSD->getMemoryVT(), MemSD->getMemOperand());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001980
1981 //return DCI.CombineTo(N, NewSt, true);
1982 return NewSt;
1983 }
1984
1985 return SDValue();
1986}
1987
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001988// st i1 v, addr
1989// =>
Justin Holewinskif8f70912013-06-28 17:57:59 +00001990// v1 = zxt v to i16
1991// st.u8 i16, addr
Justin Holewinski0497ab12013-03-30 14:29:21 +00001992SDValue NVPTXTargetLowering::LowerSTOREi1(SDValue Op, SelectionDAG &DAG) const {
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001993 SDNode *Node = Op.getNode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001994 SDLoc dl(Node);
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001995 StoreSDNode *ST = cast<StoreSDNode>(Node);
1996 SDValue Tmp1 = ST->getChain();
1997 SDValue Tmp2 = ST->getBasePtr();
1998 SDValue Tmp3 = ST->getValue();
NAKAMURA Takumi5bbe0e12012-11-14 23:46:15 +00001999 assert(Tmp3.getValueType() == MVT::i1 && "Custom lowering for i1 store only");
Justin Holewinskic6462aa2012-11-14 19:19:16 +00002000 unsigned Alignment = ST->getAlignment();
2001 bool isVolatile = ST->isVolatile();
2002 bool isNonTemporal = ST->isNonTemporal();
Justin Holewinskif8f70912013-06-28 17:57:59 +00002003 Tmp3 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Tmp3);
2004 SDValue Result = DAG.getTruncStore(Tmp1, dl, Tmp3, Tmp2,
2005 ST->getPointerInfo(), MVT::i8, isNonTemporal,
2006 isVolatile, Alignment);
Justin Holewinskic6462aa2012-11-14 19:19:16 +00002007 return Result;
2008}
2009
Justin Holewinski0497ab12013-03-30 14:29:21 +00002010SDValue NVPTXTargetLowering::getExtSymb(SelectionDAG &DAG, const char *inname,
2011 int idx, EVT v) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002012 std::string *name = nvTM->getManagedStrPool()->getManagedString(inname);
2013 std::stringstream suffix;
2014 suffix << idx;
2015 *name += suffix.str();
2016 return DAG.getTargetExternalSymbol(name->c_str(), v);
2017}
2018
2019SDValue
2020NVPTXTargetLowering::getParamSymbol(SelectionDAG &DAG, int idx, EVT v) const {
Justin Holewinskia2a63d22013-08-06 14:13:27 +00002021 std::string ParamSym;
2022 raw_string_ostream ParamStr(ParamSym);
2023
2024 ParamStr << DAG.getMachineFunction().getName() << "_param_" << idx;
2025 ParamStr.flush();
2026
2027 std::string *SavedStr =
2028 nvTM->getManagedStrPool()->getManagedString(ParamSym.c_str());
2029 return DAG.getTargetExternalSymbol(SavedStr->c_str(), v);
Justin Holewinskiae556d32012-05-04 20:18:50 +00002030}
2031
Justin Holewinski0497ab12013-03-30 14:29:21 +00002032SDValue NVPTXTargetLowering::getParamHelpSymbol(SelectionDAG &DAG, int idx) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002033 return getExtSymb(DAG, ".HLPPARAM", idx);
2034}
2035
2036// Check to see if the kernel argument is image*_t or sampler_t
2037
2038bool llvm::isImageOrSamplerVal(const Value *arg, const Module *context) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00002039 static const char *const specialTypes[] = { "struct._image2d_t",
2040 "struct._image3d_t",
2041 "struct._sampler_t" };
Justin Holewinskiae556d32012-05-04 20:18:50 +00002042
2043 const Type *Ty = arg->getType();
2044 const PointerType *PTy = dyn_cast<PointerType>(Ty);
2045
2046 if (!PTy)
2047 return false;
2048
2049 if (!context)
2050 return false;
2051
2052 const StructType *STy = dyn_cast<StructType>(PTy->getElementType());
Justin Holewinskifb711152012-12-05 20:50:28 +00002053 const std::string TypeName = STy && !STy->isLiteral() ? STy->getName() : "";
Justin Holewinskiae556d32012-05-04 20:18:50 +00002054
Craig Toppere4260f92012-05-24 04:22:05 +00002055 for (int i = 0, e = array_lengthof(specialTypes); i != e; ++i)
Justin Holewinskiae556d32012-05-04 20:18:50 +00002056 if (TypeName == specialTypes[i])
2057 return true;
2058
2059 return false;
2060}
2061
Justin Holewinski0497ab12013-03-30 14:29:21 +00002062SDValue NVPTXTargetLowering::LowerFormalArguments(
2063 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002064 const SmallVectorImpl<ISD::InputArg> &Ins, SDLoc dl, SelectionDAG &DAG,
Justin Holewinski0497ab12013-03-30 14:29:21 +00002065 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002066 MachineFunction &MF = DAG.getMachineFunction();
Mehdi Aminia749f2a2015-07-09 02:09:52 +00002067 const DataLayout &DL = DAG.getDataLayout();
2068 auto PtrVT = getPointerTy(DAG.getDataLayout());
Justin Holewinskiae556d32012-05-04 20:18:50 +00002069
2070 const Function *F = MF.getFunction();
Bill Wendlinge94d8432012-12-07 23:16:57 +00002071 const AttributeSet &PAL = F->getAttributes();
Eric Christopherbef0a372015-01-30 01:50:07 +00002072 const TargetLowering *TLI = STI.getTargetLowering();
Justin Holewinskiae556d32012-05-04 20:18:50 +00002073
2074 SDValue Root = DAG.getRoot();
2075 std::vector<SDValue> OutChains;
2076
2077 bool isKernel = llvm::isKernelFunction(*F);
Eric Christopherbef0a372015-01-30 01:50:07 +00002078 bool isABI = (STI.getSmVersion() >= 20);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002079 assert(isABI && "Non-ABI compilation is not supported");
2080 if (!isABI)
2081 return Chain;
Justin Holewinskiae556d32012-05-04 20:18:50 +00002082
2083 std::vector<Type *> argTypes;
2084 std::vector<const Argument *> theArgs;
2085 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
Justin Holewinski0497ab12013-03-30 14:29:21 +00002086 I != E; ++I) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002087 theArgs.push_back(I);
2088 argTypes.push_back(I->getType());
2089 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002090 // argTypes.size() (or theArgs.size()) and Ins.size() need not match.
2091 // Ins.size() will be larger
2092 // * if there is an aggregate argument with multiple fields (each field
2093 // showing up separately in Ins)
2094 // * if there is a vector argument with more than typical vector-length
2095 // elements (generally if more than 4) where each vector element is
2096 // individually present in Ins.
2097 // So a different index should be used for indexing into Ins.
2098 // See similar issue in LowerCall.
2099 unsigned InsIdx = 0;
Justin Holewinskiae556d32012-05-04 20:18:50 +00002100
2101 int idx = 0;
Justin Holewinski44f5c602013-06-28 17:57:53 +00002102 for (unsigned i = 0, e = theArgs.size(); i != e; ++i, ++idx, ++InsIdx) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002103 Type *Ty = argTypes[i];
Justin Holewinskiae556d32012-05-04 20:18:50 +00002104
2105 // If the kernel argument is image*_t or sampler_t, convert it to
2106 // a i32 constant holding the parameter position. This can later
2107 // matched in the AsmPrinter to output the correct mangled name.
Justin Holewinski0497ab12013-03-30 14:29:21 +00002108 if (isImageOrSamplerVal(
2109 theArgs[i],
2110 (theArgs[i]->getParent() ? theArgs[i]->getParent()->getParent()
Craig Topper062a2ba2014-04-25 05:30:21 +00002111 : nullptr))) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002112 assert(isKernel && "Only kernels can have image/sampler params");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002113 InVals.push_back(DAG.getConstant(i + 1, dl, MVT::i32));
Justin Holewinskiae556d32012-05-04 20:18:50 +00002114 continue;
2115 }
2116
2117 if (theArgs[i]->use_empty()) {
2118 // argument is dead
Justin Holewinski44f5c602013-06-28 17:57:53 +00002119 if (Ty->isAggregateType()) {
2120 SmallVector<EVT, 16> vtparts;
2121
Mehdi Aminia749f2a2015-07-09 02:09:52 +00002122 ComputePTXValueVTs(*this, DAG.getDataLayout(), Ty, vtparts);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002123 assert(vtparts.size() > 0 && "empty aggregate type not expected");
2124 for (unsigned parti = 0, parte = vtparts.size(); parti != parte;
2125 ++parti) {
Justin Holewinskib5db95e2014-06-27 18:36:04 +00002126 InVals.push_back(DAG.getNode(ISD::UNDEF, dl, Ins[InsIdx].VT));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002127 ++InsIdx;
Justin Holewinskie9884092013-03-24 21:17:47 +00002128 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002129 if (vtparts.size() > 0)
2130 --InsIdx;
2131 continue;
Justin Holewinskie9884092013-03-24 21:17:47 +00002132 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002133 if (Ty->isVectorTy()) {
Mehdi Amini44ede332015-07-09 02:09:04 +00002134 EVT ObjectVT = getValueType(DL, Ty);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002135 unsigned NumRegs = TLI->getNumRegisters(F->getContext(), ObjectVT);
2136 for (unsigned parti = 0; parti < NumRegs; ++parti) {
2137 InVals.push_back(DAG.getNode(ISD::UNDEF, dl, Ins[InsIdx].VT));
2138 ++InsIdx;
2139 }
2140 if (NumRegs > 0)
2141 --InsIdx;
2142 continue;
2143 }
2144 InVals.push_back(DAG.getNode(ISD::UNDEF, dl, Ins[InsIdx].VT));
Justin Holewinskiae556d32012-05-04 20:18:50 +00002145 continue;
2146 }
2147
2148 // In the following cases, assign a node order of "idx+1"
Justin Holewinski44f5c602013-06-28 17:57:53 +00002149 // to newly created nodes. The SDNodes for params have to
Justin Holewinskiae556d32012-05-04 20:18:50 +00002150 // appear in the same order as their order of appearance
2151 // in the original function. "idx+1" holds that order.
Eli Bendersky3e840192015-03-23 16:26:23 +00002152 if (!PAL.hasAttribute(i + 1, Attribute::ByVal)) {
Justin Holewinski44f5c602013-06-28 17:57:53 +00002153 if (Ty->isAggregateType()) {
2154 SmallVector<EVT, 16> vtparts;
2155 SmallVector<uint64_t, 16> offsets;
2156
Justin Holewinskif8f70912013-06-28 17:57:59 +00002157 // NOTE: Here, we lose the ability to issue vector loads for vectors
2158 // that are a part of a struct. This should be investigated in the
2159 // future.
Mehdi Aminia749f2a2015-07-09 02:09:52 +00002160 ComputePTXValueVTs(*this, DAG.getDataLayout(), Ty, vtparts, &offsets,
2161 0);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002162 assert(vtparts.size() > 0 && "empty aggregate type not expected");
2163 bool aggregateIsPacked = false;
2164 if (StructType *STy = llvm::dyn_cast<StructType>(Ty))
2165 aggregateIsPacked = STy->isPacked();
2166
Mehdi Amini44ede332015-07-09 02:09:04 +00002167 SDValue Arg = getParamSymbol(DAG, idx, PtrVT);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002168 for (unsigned parti = 0, parte = vtparts.size(); parti != parte;
2169 ++parti) {
2170 EVT partVT = vtparts[parti];
2171 Value *srcValue = Constant::getNullValue(
2172 PointerType::get(partVT.getTypeForEVT(F->getContext()),
2173 llvm::ADDRESS_SPACE_PARAM));
2174 SDValue srcAddr =
Mehdi Amini44ede332015-07-09 02:09:04 +00002175 DAG.getNode(ISD::ADD, dl, PtrVT, Arg,
2176 DAG.getConstant(offsets[parti], dl, PtrVT));
Mehdi Amini56228da2015-07-09 01:57:34 +00002177 unsigned partAlign = aggregateIsPacked
2178 ? 1
2179 : DL.getABITypeAlignment(
2180 partVT.getTypeForEVT(F->getContext()));
Justin Holewinskia2911282013-07-01 12:58:58 +00002181 SDValue p;
2182 if (Ins[InsIdx].VT.getSizeInBits() > partVT.getSizeInBits()) {
2183 ISD::LoadExtType ExtOp = Ins[InsIdx].Flags.isSExt() ?
2184 ISD::SEXTLOAD : ISD::ZEXTLOAD;
2185 p = DAG.getExtLoad(ExtOp, dl, Ins[InsIdx].VT, Root, srcAddr,
Justin Holewinskif8f70912013-06-28 17:57:59 +00002186 MachinePointerInfo(srcValue), partVT, false,
Louis Gerbarg67474e32014-07-31 21:45:05 +00002187 false, false, partAlign);
Justin Holewinskia2911282013-07-01 12:58:58 +00002188 } else {
Justin Holewinskif8f70912013-06-28 17:57:59 +00002189 p = DAG.getLoad(partVT, dl, Root, srcAddr,
2190 MachinePointerInfo(srcValue), false, false, false,
2191 partAlign);
Justin Holewinskia2911282013-07-01 12:58:58 +00002192 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002193 if (p.getNode())
2194 p.getNode()->setIROrder(idx + 1);
2195 InVals.push_back(p);
2196 ++InsIdx;
Justin Holewinskie9884092013-03-24 21:17:47 +00002197 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002198 if (vtparts.size() > 0)
2199 --InsIdx;
Justin Holewinskie9884092013-03-24 21:17:47 +00002200 continue;
2201 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002202 if (Ty->isVectorTy()) {
Mehdi Amini44ede332015-07-09 02:09:04 +00002203 EVT ObjectVT = getValueType(DL, Ty);
2204 SDValue Arg = getParamSymbol(DAG, idx, PtrVT);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002205 unsigned NumElts = ObjectVT.getVectorNumElements();
2206 assert(TLI->getNumRegisters(F->getContext(), ObjectVT) == NumElts &&
2207 "Vector was not scalarized");
Justin Holewinski44f5c602013-06-28 17:57:53 +00002208 EVT EltVT = ObjectVT.getVectorElementType();
2209
2210 // V1 load
2211 // f32 = load ...
2212 if (NumElts == 1) {
2213 // We only have one element, so just directly load it
2214 Value *SrcValue = Constant::getNullValue(PointerType::get(
2215 EltVT.getTypeForEVT(F->getContext()), llvm::ADDRESS_SPACE_PARAM));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002216 SDValue P = DAG.getLoad(
Mehdi Amini56228da2015-07-09 01:57:34 +00002217 EltVT, dl, Root, Arg, MachinePointerInfo(SrcValue), false, false,
2218 true,
2219 DL.getABITypeAlignment(EltVT.getTypeForEVT(F->getContext())));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002220 if (P.getNode())
2221 P.getNode()->setIROrder(idx + 1);
2222
Justin Holewinskif8f70912013-06-28 17:57:59 +00002223 if (Ins[InsIdx].VT.getSizeInBits() > EltVT.getSizeInBits())
Justin Holewinskia2911282013-07-01 12:58:58 +00002224 P = DAG.getNode(ISD::ANY_EXTEND, dl, Ins[InsIdx].VT, P);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002225 InVals.push_back(P);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002226 ++InsIdx;
2227 } else if (NumElts == 2) {
2228 // V2 load
2229 // f32,f32 = load ...
2230 EVT VecVT = EVT::getVectorVT(F->getContext(), EltVT, 2);
2231 Value *SrcValue = Constant::getNullValue(PointerType::get(
2232 VecVT.getTypeForEVT(F->getContext()), llvm::ADDRESS_SPACE_PARAM));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002233 SDValue P = DAG.getLoad(
Mehdi Amini56228da2015-07-09 01:57:34 +00002234 VecVT, dl, Root, Arg, MachinePointerInfo(SrcValue), false, false,
2235 true,
2236 DL.getABITypeAlignment(VecVT.getTypeForEVT(F->getContext())));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002237 if (P.getNode())
2238 P.getNode()->setIROrder(idx + 1);
2239
2240 SDValue Elt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, P,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002241 DAG.getIntPtrConstant(0, dl));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002242 SDValue Elt1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, P,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002243 DAG.getIntPtrConstant(1, dl));
Justin Holewinskif8f70912013-06-28 17:57:59 +00002244
2245 if (Ins[InsIdx].VT.getSizeInBits() > EltVT.getSizeInBits()) {
Justin Holewinskia2911282013-07-01 12:58:58 +00002246 Elt0 = DAG.getNode(ISD::ANY_EXTEND, dl, Ins[InsIdx].VT, Elt0);
2247 Elt1 = DAG.getNode(ISD::ANY_EXTEND, dl, Ins[InsIdx].VT, Elt1);
Justin Holewinskif8f70912013-06-28 17:57:59 +00002248 }
2249
Justin Holewinski44f5c602013-06-28 17:57:53 +00002250 InVals.push_back(Elt0);
2251 InVals.push_back(Elt1);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002252 InsIdx += 2;
2253 } else {
2254 // V4 loads
2255 // We have at least 4 elements (<3 x Ty> expands to 4 elements) and
2256 // the
2257 // vector will be expanded to a power of 2 elements, so we know we can
2258 // always round up to the next multiple of 4 when creating the vector
2259 // loads.
2260 // e.g. 4 elem => 1 ld.v4
2261 // 6 elem => 2 ld.v4
2262 // 8 elem => 2 ld.v4
2263 // 11 elem => 3 ld.v4
2264 unsigned VecSize = 4;
2265 if (EltVT.getSizeInBits() == 64) {
2266 VecSize = 2;
2267 }
2268 EVT VecVT = EVT::getVectorVT(F->getContext(), EltVT, VecSize);
Tilmann Scheller383b4ff2014-10-02 15:12:48 +00002269 unsigned Ofst = 0;
Justin Holewinski44f5c602013-06-28 17:57:53 +00002270 for (unsigned i = 0; i < NumElts; i += VecSize) {
2271 Value *SrcValue = Constant::getNullValue(
2272 PointerType::get(VecVT.getTypeForEVT(F->getContext()),
2273 llvm::ADDRESS_SPACE_PARAM));
Mehdi Amini44ede332015-07-09 02:09:04 +00002274 SDValue SrcAddr = DAG.getNode(ISD::ADD, dl, PtrVT, Arg,
2275 DAG.getConstant(Ofst, dl, PtrVT));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002276 SDValue P = DAG.getLoad(
2277 VecVT, dl, Root, SrcAddr, MachinePointerInfo(SrcValue), false,
2278 false, true,
Mehdi Amini56228da2015-07-09 01:57:34 +00002279 DL.getABITypeAlignment(VecVT.getTypeForEVT(F->getContext())));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002280 if (P.getNode())
2281 P.getNode()->setIROrder(idx + 1);
2282
2283 for (unsigned j = 0; j < VecSize; ++j) {
2284 if (i + j >= NumElts)
2285 break;
2286 SDValue Elt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, P,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002287 DAG.getIntPtrConstant(j, dl));
Justin Holewinskif8f70912013-06-28 17:57:59 +00002288 if (Ins[InsIdx].VT.getSizeInBits() > EltVT.getSizeInBits())
Justin Holewinskia2911282013-07-01 12:58:58 +00002289 Elt = DAG.getNode(ISD::ANY_EXTEND, dl, Ins[InsIdx].VT, Elt);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002290 InVals.push_back(Elt);
2291 }
Mehdi Amini56228da2015-07-09 01:57:34 +00002292 Ofst += DL.getTypeAllocSize(VecVT.getTypeForEVT(F->getContext()));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002293 }
Justin Holewinski4f5bc9b2013-11-11 19:28:16 +00002294 InsIdx += NumElts;
Justin Holewinski44f5c602013-06-28 17:57:53 +00002295 }
2296
2297 if (NumElts > 0)
2298 --InsIdx;
2299 continue;
Justin Holewinskiae556d32012-05-04 20:18:50 +00002300 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002301 // A plain scalar.
Mehdi Amini44ede332015-07-09 02:09:04 +00002302 EVT ObjectVT = getValueType(DL, Ty);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002303 // If ABI, load from the param symbol
Mehdi Amini44ede332015-07-09 02:09:04 +00002304 SDValue Arg = getParamSymbol(DAG, idx, PtrVT);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002305 Value *srcValue = Constant::getNullValue(PointerType::get(
2306 ObjectVT.getTypeForEVT(F->getContext()), llvm::ADDRESS_SPACE_PARAM));
Justin Holewinskif8f70912013-06-28 17:57:59 +00002307 SDValue p;
Justin Holewinskia2911282013-07-01 12:58:58 +00002308 if (ObjectVT.getSizeInBits() < Ins[InsIdx].VT.getSizeInBits()) {
2309 ISD::LoadExtType ExtOp = Ins[InsIdx].Flags.isSExt() ?
2310 ISD::SEXTLOAD : ISD::ZEXTLOAD;
Mehdi Amini56228da2015-07-09 01:57:34 +00002311 p = DAG.getExtLoad(
2312 ExtOp, dl, Ins[InsIdx].VT, Root, Arg, MachinePointerInfo(srcValue),
2313 ObjectVT, false, false, false,
2314 DL.getABITypeAlignment(ObjectVT.getTypeForEVT(F->getContext())));
Justin Holewinskia2911282013-07-01 12:58:58 +00002315 } else {
Mehdi Amini56228da2015-07-09 01:57:34 +00002316 p = DAG.getLoad(
2317 Ins[InsIdx].VT, dl, Root, Arg, MachinePointerInfo(srcValue), false,
2318 false, false,
2319 DL.getABITypeAlignment(ObjectVT.getTypeForEVT(F->getContext())));
Justin Holewinskia2911282013-07-01 12:58:58 +00002320 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002321 if (p.getNode())
2322 p.getNode()->setIROrder(idx + 1);
2323 InVals.push_back(p);
Justin Holewinskiae556d32012-05-04 20:18:50 +00002324 continue;
2325 }
2326
2327 // Param has ByVal attribute
Justin Holewinski44f5c602013-06-28 17:57:53 +00002328 // Return MoveParam(param symbol).
2329 // Ideally, the param symbol can be returned directly,
2330 // but when SDNode builder decides to use it in a CopyToReg(),
2331 // machine instruction fails because TargetExternalSymbol
2332 // (not lowered) is target dependent, and CopyToReg assumes
2333 // the source is lowered.
Mehdi Amini44ede332015-07-09 02:09:04 +00002334 EVT ObjectVT = getValueType(DL, Ty);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002335 assert(ObjectVT == Ins[InsIdx].VT &&
2336 "Ins type did not match function type");
Mehdi Amini44ede332015-07-09 02:09:04 +00002337 SDValue Arg = getParamSymbol(DAG, idx, PtrVT);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002338 SDValue p = DAG.getNode(NVPTXISD::MoveParam, dl, ObjectVT, Arg);
2339 if (p.getNode())
2340 p.getNode()->setIROrder(idx + 1);
2341 if (isKernel)
2342 InVals.push_back(p);
2343 else {
2344 SDValue p2 = DAG.getNode(
2345 ISD::INTRINSIC_WO_CHAIN, dl, ObjectVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002346 DAG.getConstant(Intrinsic::nvvm_ptr_local_to_gen, dl, MVT::i32), p);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002347 InVals.push_back(p2);
Justin Holewinskiae556d32012-05-04 20:18:50 +00002348 }
2349 }
2350
2351 // Clang will check explicit VarArg and issue error if any. However, Clang
2352 // will let code with
Justin Holewinski44f5c602013-06-28 17:57:53 +00002353 // implicit var arg like f() pass. See bug 617733.
Justin Holewinskiae556d32012-05-04 20:18:50 +00002354 // We treat this case as if the arg list is empty.
Justin Holewinski44f5c602013-06-28 17:57:53 +00002355 // if (F.isVarArg()) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002356 // assert(0 && "VarArg not supported yet!");
2357 //}
2358
2359 if (!OutChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002360 DAG.setRoot(DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains));
Justin Holewinskiae556d32012-05-04 20:18:50 +00002361
2362 return Chain;
2363}
2364
Justin Holewinski44f5c602013-06-28 17:57:53 +00002365
Justin Holewinski120baee2013-06-28 17:57:55 +00002366SDValue
2367NVPTXTargetLowering::LowerReturn(SDValue Chain, CallingConv::ID CallConv,
2368 bool isVarArg,
2369 const SmallVectorImpl<ISD::OutputArg> &Outs,
2370 const SmallVectorImpl<SDValue> &OutVals,
2371 SDLoc dl, SelectionDAG &DAG) const {
2372 MachineFunction &MF = DAG.getMachineFunction();
2373 const Function *F = MF.getFunction();
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002374 Type *RetTy = F->getReturnType();
Mehdi Amini44ede332015-07-09 02:09:04 +00002375 const DataLayout &TD = DAG.getDataLayout();
Justin Holewinskiae556d32012-05-04 20:18:50 +00002376
Eric Christopherbef0a372015-01-30 01:50:07 +00002377 bool isABI = (STI.getSmVersion() >= 20);
Justin Holewinski120baee2013-06-28 17:57:55 +00002378 assert(isABI && "Non-ABI compilation is not supported");
2379 if (!isABI)
2380 return Chain;
Justin Holewinskiae556d32012-05-04 20:18:50 +00002381
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002382 if (VectorType *VTy = dyn_cast<VectorType>(RetTy)) {
Justin Holewinski120baee2013-06-28 17:57:55 +00002383 // If we have a vector type, the OutVals array will be the scalarized
2384 // components and we have combine them into 1 or more vector stores.
2385 unsigned NumElts = VTy->getNumElements();
2386 assert(NumElts == Outs.size() && "Bad scalarization of return value");
2387
Justin Holewinskif8f70912013-06-28 17:57:59 +00002388 // const_cast can be removed in later LLVM versions
Mehdi Amini44ede332015-07-09 02:09:04 +00002389 EVT EltVT = getValueType(TD, RetTy).getVectorElementType();
Justin Holewinskif8f70912013-06-28 17:57:59 +00002390 bool NeedExtend = false;
2391 if (EltVT.getSizeInBits() < 16)
2392 NeedExtend = true;
2393
Justin Holewinski120baee2013-06-28 17:57:55 +00002394 // V1 store
2395 if (NumElts == 1) {
2396 SDValue StoreVal = OutVals[0];
2397 // We only have one element, so just directly store it
Justin Holewinskif8f70912013-06-28 17:57:59 +00002398 if (NeedExtend)
2399 StoreVal = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002400 SDValue Ops[] = { Chain, DAG.getConstant(0, dl, MVT::i32), StoreVal };
Justin Holewinskif8f70912013-06-28 17:57:59 +00002401 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreRetval, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00002402 DAG.getVTList(MVT::Other), Ops,
Justin Holewinskif8f70912013-06-28 17:57:59 +00002403 EltVT, MachinePointerInfo());
2404
Justin Holewinski120baee2013-06-28 17:57:55 +00002405 } else if (NumElts == 2) {
2406 // V2 store
2407 SDValue StoreVal0 = OutVals[0];
2408 SDValue StoreVal1 = OutVals[1];
2409
Justin Holewinskif8f70912013-06-28 17:57:59 +00002410 if (NeedExtend) {
2411 StoreVal0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal0);
2412 StoreVal1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal1);
Justin Holewinski120baee2013-06-28 17:57:55 +00002413 }
2414
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002415 SDValue Ops[] = { Chain, DAG.getConstant(0, dl, MVT::i32), StoreVal0,
Justin Holewinskif8f70912013-06-28 17:57:59 +00002416 StoreVal1 };
2417 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreRetvalV2, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00002418 DAG.getVTList(MVT::Other), Ops,
Justin Holewinskif8f70912013-06-28 17:57:59 +00002419 EltVT, MachinePointerInfo());
Justin Holewinski120baee2013-06-28 17:57:55 +00002420 } else {
2421 // V4 stores
2422 // We have at least 4 elements (<3 x Ty> expands to 4 elements) and the
2423 // vector will be expanded to a power of 2 elements, so we know we can
2424 // always round up to the next multiple of 4 when creating the vector
2425 // stores.
2426 // e.g. 4 elem => 1 st.v4
2427 // 6 elem => 2 st.v4
2428 // 8 elem => 2 st.v4
2429 // 11 elem => 3 st.v4
2430
2431 unsigned VecSize = 4;
2432 if (OutVals[0].getValueType().getSizeInBits() == 64)
2433 VecSize = 2;
2434
2435 unsigned Offset = 0;
2436
2437 EVT VecVT =
Justin Holewinskib5db95e2014-06-27 18:36:04 +00002438 EVT::getVectorVT(F->getContext(), EltVT, VecSize);
Justin Holewinski120baee2013-06-28 17:57:55 +00002439 unsigned PerStoreOffset =
Mehdi Amini44ede332015-07-09 02:09:04 +00002440 TD.getTypeAllocSize(VecVT.getTypeForEVT(F->getContext()));
Justin Holewinski120baee2013-06-28 17:57:55 +00002441
Justin Holewinski120baee2013-06-28 17:57:55 +00002442 for (unsigned i = 0; i < NumElts; i += VecSize) {
2443 // Get values
2444 SDValue StoreVal;
2445 SmallVector<SDValue, 8> Ops;
2446 Ops.push_back(Chain);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002447 Ops.push_back(DAG.getConstant(Offset, dl, MVT::i32));
Justin Holewinski120baee2013-06-28 17:57:55 +00002448 unsigned Opc = NVPTXISD::StoreRetvalV2;
Justin Holewinskif8f70912013-06-28 17:57:59 +00002449 EVT ExtendedVT = (NeedExtend) ? MVT::i16 : OutVals[0].getValueType();
Justin Holewinski120baee2013-06-28 17:57:55 +00002450
2451 StoreVal = OutVals[i];
Justin Holewinskif8f70912013-06-28 17:57:59 +00002452 if (NeedExtend)
2453 StoreVal = DAG.getNode(ISD::ZERO_EXTEND, dl, ExtendedVT, StoreVal);
Justin Holewinski120baee2013-06-28 17:57:55 +00002454 Ops.push_back(StoreVal);
2455
2456 if (i + 1 < NumElts) {
2457 StoreVal = OutVals[i + 1];
Justin Holewinskif8f70912013-06-28 17:57:59 +00002458 if (NeedExtend)
2459 StoreVal = DAG.getNode(ISD::ZERO_EXTEND, dl, ExtendedVT, StoreVal);
Justin Holewinski120baee2013-06-28 17:57:55 +00002460 } else {
2461 StoreVal = DAG.getUNDEF(ExtendedVT);
2462 }
2463 Ops.push_back(StoreVal);
2464
2465 if (VecSize == 4) {
2466 Opc = NVPTXISD::StoreRetvalV4;
2467 if (i + 2 < NumElts) {
2468 StoreVal = OutVals[i + 2];
Justin Holewinskif8f70912013-06-28 17:57:59 +00002469 if (NeedExtend)
2470 StoreVal =
2471 DAG.getNode(ISD::ZERO_EXTEND, dl, ExtendedVT, StoreVal);
Justin Holewinski120baee2013-06-28 17:57:55 +00002472 } else {
2473 StoreVal = DAG.getUNDEF(ExtendedVT);
2474 }
2475 Ops.push_back(StoreVal);
2476
2477 if (i + 3 < NumElts) {
2478 StoreVal = OutVals[i + 3];
Justin Holewinskif8f70912013-06-28 17:57:59 +00002479 if (NeedExtend)
2480 StoreVal =
2481 DAG.getNode(ISD::ZERO_EXTEND, dl, ExtendedVT, StoreVal);
Justin Holewinski120baee2013-06-28 17:57:55 +00002482 } else {
2483 StoreVal = DAG.getUNDEF(ExtendedVT);
2484 }
2485 Ops.push_back(StoreVal);
2486 }
2487
Justin Holewinskif8f70912013-06-28 17:57:59 +00002488 // Chain = DAG.getNode(Opc, dl, MVT::Other, &Ops[0], Ops.size());
2489 Chain =
Craig Topper206fcd42014-04-26 19:29:41 +00002490 DAG.getMemIntrinsicNode(Opc, dl, DAG.getVTList(MVT::Other), Ops,
2491 EltVT, MachinePointerInfo());
Justin Holewinski120baee2013-06-28 17:57:55 +00002492 Offset += PerStoreOffset;
2493 }
2494 }
2495 } else {
Justin Holewinskif8f70912013-06-28 17:57:59 +00002496 SmallVector<EVT, 16> ValVTs;
Justin Holewinskib5db95e2014-06-27 18:36:04 +00002497 SmallVector<uint64_t, 16> Offsets;
Mehdi Amini56228da2015-07-09 01:57:34 +00002498 ComputePTXValueVTs(*this, DAG.getDataLayout(), RetTy, ValVTs, &Offsets, 0);
Justin Holewinskif8f70912013-06-28 17:57:59 +00002499 assert(ValVTs.size() == OutVals.size() && "Bad return value decomposition");
2500
Justin Holewinski120baee2013-06-28 17:57:55 +00002501 for (unsigned i = 0, e = Outs.size(); i != e; ++i) {
2502 SDValue theVal = OutVals[i];
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002503 EVT TheValType = theVal.getValueType();
Justin Holewinski120baee2013-06-28 17:57:55 +00002504 unsigned numElems = 1;
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002505 if (TheValType.isVector())
2506 numElems = TheValType.getVectorNumElements();
Justin Holewinski120baee2013-06-28 17:57:55 +00002507 for (unsigned j = 0, je = numElems; j != je; ++j) {
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002508 SDValue TmpVal = theVal;
2509 if (TheValType.isVector())
2510 TmpVal = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
2511 TheValType.getVectorElementType(), TmpVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002512 DAG.getIntPtrConstant(j, dl));
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002513 EVT TheStoreType = ValVTs[i];
Mehdi Amini44ede332015-07-09 02:09:04 +00002514 if (RetTy->isIntegerTy() && TD.getTypeAllocSizeInBits(RetTy) < 32) {
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002515 // The following zero-extension is for integer types only, and
2516 // specifically not for aggregates.
2517 TmpVal = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, TmpVal);
2518 TheStoreType = MVT::i32;
2519 }
2520 else if (TmpVal.getValueType().getSizeInBits() < 16)
2521 TmpVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i16, TmpVal);
2522
Justin Holewinskib5db95e2014-06-27 18:36:04 +00002523 SDValue Ops[] = {
2524 Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002525 DAG.getConstant(Offsets[i], dl, MVT::i32),
Justin Holewinskib5db95e2014-06-27 18:36:04 +00002526 TmpVal };
Justin Holewinskif8f70912013-06-28 17:57:59 +00002527 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreRetval, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00002528 DAG.getVTList(MVT::Other), Ops,
2529 TheStoreType,
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002530 MachinePointerInfo());
Justin Holewinski120baee2013-06-28 17:57:55 +00002531 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00002532 }
2533 }
2534
2535 return DAG.getNode(NVPTXISD::RET_FLAG, dl, MVT::Other, Chain);
2536}
2537
Justin Holewinskif8f70912013-06-28 17:57:59 +00002538
Justin Holewinski0497ab12013-03-30 14:29:21 +00002539void NVPTXTargetLowering::LowerAsmOperandForConstraint(
2540 SDValue Op, std::string &Constraint, std::vector<SDValue> &Ops,
2541 SelectionDAG &DAG) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002542 if (Constraint.length() > 1)
2543 return;
2544 else
2545 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
2546}
2547
2548// NVPTX suuport vector of legal types of any length in Intrinsics because the
2549// NVPTX specific type legalizer
2550// will legalize them to the PTX supported length.
Justin Holewinski0497ab12013-03-30 14:29:21 +00002551bool NVPTXTargetLowering::isTypeSupportedInIntrinsic(MVT VT) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002552 if (isTypeLegal(VT))
2553 return true;
2554 if (VT.isVector()) {
2555 MVT eVT = VT.getVectorElementType();
2556 if (isTypeLegal(eVT))
2557 return true;
2558 }
2559 return false;
2560}
2561
Justin Holewinski30d56a72014-04-09 15:39:15 +00002562static unsigned getOpcForTextureInstr(unsigned Intrinsic) {
2563 switch (Intrinsic) {
2564 default:
2565 return 0;
2566
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002567 case Intrinsic::nvvm_tex_1d_v4f32_s32:
2568 return NVPTXISD::Tex1DFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002569 case Intrinsic::nvvm_tex_1d_v4f32_f32:
2570 return NVPTXISD::Tex1DFloatFloat;
2571 case Intrinsic::nvvm_tex_1d_level_v4f32_f32:
2572 return NVPTXISD::Tex1DFloatFloatLevel;
2573 case Intrinsic::nvvm_tex_1d_grad_v4f32_f32:
2574 return NVPTXISD::Tex1DFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002575 case Intrinsic::nvvm_tex_1d_v4s32_s32:
2576 return NVPTXISD::Tex1DS32S32;
2577 case Intrinsic::nvvm_tex_1d_v4s32_f32:
2578 return NVPTXISD::Tex1DS32Float;
2579 case Intrinsic::nvvm_tex_1d_level_v4s32_f32:
2580 return NVPTXISD::Tex1DS32FloatLevel;
2581 case Intrinsic::nvvm_tex_1d_grad_v4s32_f32:
2582 return NVPTXISD::Tex1DS32FloatGrad;
2583 case Intrinsic::nvvm_tex_1d_v4u32_s32:
2584 return NVPTXISD::Tex1DU32S32;
2585 case Intrinsic::nvvm_tex_1d_v4u32_f32:
2586 return NVPTXISD::Tex1DU32Float;
2587 case Intrinsic::nvvm_tex_1d_level_v4u32_f32:
2588 return NVPTXISD::Tex1DU32FloatLevel;
2589 case Intrinsic::nvvm_tex_1d_grad_v4u32_f32:
2590 return NVPTXISD::Tex1DU32FloatGrad;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002591
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002592 case Intrinsic::nvvm_tex_1d_array_v4f32_s32:
2593 return NVPTXISD::Tex1DArrayFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002594 case Intrinsic::nvvm_tex_1d_array_v4f32_f32:
2595 return NVPTXISD::Tex1DArrayFloatFloat;
2596 case Intrinsic::nvvm_tex_1d_array_level_v4f32_f32:
2597 return NVPTXISD::Tex1DArrayFloatFloatLevel;
2598 case Intrinsic::nvvm_tex_1d_array_grad_v4f32_f32:
2599 return NVPTXISD::Tex1DArrayFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002600 case Intrinsic::nvvm_tex_1d_array_v4s32_s32:
2601 return NVPTXISD::Tex1DArrayS32S32;
2602 case Intrinsic::nvvm_tex_1d_array_v4s32_f32:
2603 return NVPTXISD::Tex1DArrayS32Float;
2604 case Intrinsic::nvvm_tex_1d_array_level_v4s32_f32:
2605 return NVPTXISD::Tex1DArrayS32FloatLevel;
2606 case Intrinsic::nvvm_tex_1d_array_grad_v4s32_f32:
2607 return NVPTXISD::Tex1DArrayS32FloatGrad;
2608 case Intrinsic::nvvm_tex_1d_array_v4u32_s32:
2609 return NVPTXISD::Tex1DArrayU32S32;
2610 case Intrinsic::nvvm_tex_1d_array_v4u32_f32:
2611 return NVPTXISD::Tex1DArrayU32Float;
2612 case Intrinsic::nvvm_tex_1d_array_level_v4u32_f32:
2613 return NVPTXISD::Tex1DArrayU32FloatLevel;
2614 case Intrinsic::nvvm_tex_1d_array_grad_v4u32_f32:
2615 return NVPTXISD::Tex1DArrayU32FloatGrad;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002616
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002617 case Intrinsic::nvvm_tex_2d_v4f32_s32:
2618 return NVPTXISD::Tex2DFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002619 case Intrinsic::nvvm_tex_2d_v4f32_f32:
2620 return NVPTXISD::Tex2DFloatFloat;
2621 case Intrinsic::nvvm_tex_2d_level_v4f32_f32:
2622 return NVPTXISD::Tex2DFloatFloatLevel;
2623 case Intrinsic::nvvm_tex_2d_grad_v4f32_f32:
2624 return NVPTXISD::Tex2DFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002625 case Intrinsic::nvvm_tex_2d_v4s32_s32:
2626 return NVPTXISD::Tex2DS32S32;
2627 case Intrinsic::nvvm_tex_2d_v4s32_f32:
2628 return NVPTXISD::Tex2DS32Float;
2629 case Intrinsic::nvvm_tex_2d_level_v4s32_f32:
2630 return NVPTXISD::Tex2DS32FloatLevel;
2631 case Intrinsic::nvvm_tex_2d_grad_v4s32_f32:
2632 return NVPTXISD::Tex2DS32FloatGrad;
2633 case Intrinsic::nvvm_tex_2d_v4u32_s32:
2634 return NVPTXISD::Tex2DU32S32;
2635 case Intrinsic::nvvm_tex_2d_v4u32_f32:
2636 return NVPTXISD::Tex2DU32Float;
2637 case Intrinsic::nvvm_tex_2d_level_v4u32_f32:
2638 return NVPTXISD::Tex2DU32FloatLevel;
2639 case Intrinsic::nvvm_tex_2d_grad_v4u32_f32:
2640 return NVPTXISD::Tex2DU32FloatGrad;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002641
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002642 case Intrinsic::nvvm_tex_2d_array_v4f32_s32:
2643 return NVPTXISD::Tex2DArrayFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002644 case Intrinsic::nvvm_tex_2d_array_v4f32_f32:
2645 return NVPTXISD::Tex2DArrayFloatFloat;
2646 case Intrinsic::nvvm_tex_2d_array_level_v4f32_f32:
2647 return NVPTXISD::Tex2DArrayFloatFloatLevel;
2648 case Intrinsic::nvvm_tex_2d_array_grad_v4f32_f32:
2649 return NVPTXISD::Tex2DArrayFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002650 case Intrinsic::nvvm_tex_2d_array_v4s32_s32:
2651 return NVPTXISD::Tex2DArrayS32S32;
2652 case Intrinsic::nvvm_tex_2d_array_v4s32_f32:
2653 return NVPTXISD::Tex2DArrayS32Float;
2654 case Intrinsic::nvvm_tex_2d_array_level_v4s32_f32:
2655 return NVPTXISD::Tex2DArrayS32FloatLevel;
2656 case Intrinsic::nvvm_tex_2d_array_grad_v4s32_f32:
2657 return NVPTXISD::Tex2DArrayS32FloatGrad;
2658 case Intrinsic::nvvm_tex_2d_array_v4u32_s32:
2659 return NVPTXISD::Tex2DArrayU32S32;
2660 case Intrinsic::nvvm_tex_2d_array_v4u32_f32:
2661 return NVPTXISD::Tex2DArrayU32Float;
2662 case Intrinsic::nvvm_tex_2d_array_level_v4u32_f32:
2663 return NVPTXISD::Tex2DArrayU32FloatLevel;
2664 case Intrinsic::nvvm_tex_2d_array_grad_v4u32_f32:
2665 return NVPTXISD::Tex2DArrayU32FloatGrad;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002666
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002667 case Intrinsic::nvvm_tex_3d_v4f32_s32:
2668 return NVPTXISD::Tex3DFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002669 case Intrinsic::nvvm_tex_3d_v4f32_f32:
2670 return NVPTXISD::Tex3DFloatFloat;
2671 case Intrinsic::nvvm_tex_3d_level_v4f32_f32:
2672 return NVPTXISD::Tex3DFloatFloatLevel;
2673 case Intrinsic::nvvm_tex_3d_grad_v4f32_f32:
2674 return NVPTXISD::Tex3DFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002675 case Intrinsic::nvvm_tex_3d_v4s32_s32:
2676 return NVPTXISD::Tex3DS32S32;
2677 case Intrinsic::nvvm_tex_3d_v4s32_f32:
2678 return NVPTXISD::Tex3DS32Float;
2679 case Intrinsic::nvvm_tex_3d_level_v4s32_f32:
2680 return NVPTXISD::Tex3DS32FloatLevel;
2681 case Intrinsic::nvvm_tex_3d_grad_v4s32_f32:
2682 return NVPTXISD::Tex3DS32FloatGrad;
2683 case Intrinsic::nvvm_tex_3d_v4u32_s32:
2684 return NVPTXISD::Tex3DU32S32;
2685 case Intrinsic::nvvm_tex_3d_v4u32_f32:
2686 return NVPTXISD::Tex3DU32Float;
2687 case Intrinsic::nvvm_tex_3d_level_v4u32_f32:
2688 return NVPTXISD::Tex3DU32FloatLevel;
2689 case Intrinsic::nvvm_tex_3d_grad_v4u32_f32:
2690 return NVPTXISD::Tex3DU32FloatGrad;
2691
2692 case Intrinsic::nvvm_tex_cube_v4f32_f32:
2693 return NVPTXISD::TexCubeFloatFloat;
2694 case Intrinsic::nvvm_tex_cube_level_v4f32_f32:
2695 return NVPTXISD::TexCubeFloatFloatLevel;
2696 case Intrinsic::nvvm_tex_cube_v4s32_f32:
2697 return NVPTXISD::TexCubeS32Float;
2698 case Intrinsic::nvvm_tex_cube_level_v4s32_f32:
2699 return NVPTXISD::TexCubeS32FloatLevel;
2700 case Intrinsic::nvvm_tex_cube_v4u32_f32:
2701 return NVPTXISD::TexCubeU32Float;
2702 case Intrinsic::nvvm_tex_cube_level_v4u32_f32:
2703 return NVPTXISD::TexCubeU32FloatLevel;
2704
2705 case Intrinsic::nvvm_tex_cube_array_v4f32_f32:
2706 return NVPTXISD::TexCubeArrayFloatFloat;
2707 case Intrinsic::nvvm_tex_cube_array_level_v4f32_f32:
2708 return NVPTXISD::TexCubeArrayFloatFloatLevel;
2709 case Intrinsic::nvvm_tex_cube_array_v4s32_f32:
2710 return NVPTXISD::TexCubeArrayS32Float;
2711 case Intrinsic::nvvm_tex_cube_array_level_v4s32_f32:
2712 return NVPTXISD::TexCubeArrayS32FloatLevel;
2713 case Intrinsic::nvvm_tex_cube_array_v4u32_f32:
2714 return NVPTXISD::TexCubeArrayU32Float;
2715 case Intrinsic::nvvm_tex_cube_array_level_v4u32_f32:
2716 return NVPTXISD::TexCubeArrayU32FloatLevel;
2717
2718 case Intrinsic::nvvm_tld4_r_2d_v4f32_f32:
2719 return NVPTXISD::Tld4R2DFloatFloat;
2720 case Intrinsic::nvvm_tld4_g_2d_v4f32_f32:
2721 return NVPTXISD::Tld4G2DFloatFloat;
2722 case Intrinsic::nvvm_tld4_b_2d_v4f32_f32:
2723 return NVPTXISD::Tld4B2DFloatFloat;
2724 case Intrinsic::nvvm_tld4_a_2d_v4f32_f32:
2725 return NVPTXISD::Tld4A2DFloatFloat;
2726 case Intrinsic::nvvm_tld4_r_2d_v4s32_f32:
2727 return NVPTXISD::Tld4R2DS64Float;
2728 case Intrinsic::nvvm_tld4_g_2d_v4s32_f32:
2729 return NVPTXISD::Tld4G2DS64Float;
2730 case Intrinsic::nvvm_tld4_b_2d_v4s32_f32:
2731 return NVPTXISD::Tld4B2DS64Float;
2732 case Intrinsic::nvvm_tld4_a_2d_v4s32_f32:
2733 return NVPTXISD::Tld4A2DS64Float;
2734 case Intrinsic::nvvm_tld4_r_2d_v4u32_f32:
2735 return NVPTXISD::Tld4R2DU64Float;
2736 case Intrinsic::nvvm_tld4_g_2d_v4u32_f32:
2737 return NVPTXISD::Tld4G2DU64Float;
2738 case Intrinsic::nvvm_tld4_b_2d_v4u32_f32:
2739 return NVPTXISD::Tld4B2DU64Float;
2740 case Intrinsic::nvvm_tld4_a_2d_v4u32_f32:
2741 return NVPTXISD::Tld4A2DU64Float;
2742
2743 case Intrinsic::nvvm_tex_unified_1d_v4f32_s32:
2744 return NVPTXISD::TexUnified1DFloatS32;
2745 case Intrinsic::nvvm_tex_unified_1d_v4f32_f32:
2746 return NVPTXISD::TexUnified1DFloatFloat;
2747 case Intrinsic::nvvm_tex_unified_1d_level_v4f32_f32:
2748 return NVPTXISD::TexUnified1DFloatFloatLevel;
2749 case Intrinsic::nvvm_tex_unified_1d_grad_v4f32_f32:
2750 return NVPTXISD::TexUnified1DFloatFloatGrad;
2751 case Intrinsic::nvvm_tex_unified_1d_v4s32_s32:
2752 return NVPTXISD::TexUnified1DS32S32;
2753 case Intrinsic::nvvm_tex_unified_1d_v4s32_f32:
2754 return NVPTXISD::TexUnified1DS32Float;
2755 case Intrinsic::nvvm_tex_unified_1d_level_v4s32_f32:
2756 return NVPTXISD::TexUnified1DS32FloatLevel;
2757 case Intrinsic::nvvm_tex_unified_1d_grad_v4s32_f32:
2758 return NVPTXISD::TexUnified1DS32FloatGrad;
2759 case Intrinsic::nvvm_tex_unified_1d_v4u32_s32:
2760 return NVPTXISD::TexUnified1DU32S32;
2761 case Intrinsic::nvvm_tex_unified_1d_v4u32_f32:
2762 return NVPTXISD::TexUnified1DU32Float;
2763 case Intrinsic::nvvm_tex_unified_1d_level_v4u32_f32:
2764 return NVPTXISD::TexUnified1DU32FloatLevel;
2765 case Intrinsic::nvvm_tex_unified_1d_grad_v4u32_f32:
2766 return NVPTXISD::TexUnified1DU32FloatGrad;
2767
2768 case Intrinsic::nvvm_tex_unified_1d_array_v4f32_s32:
2769 return NVPTXISD::TexUnified1DArrayFloatS32;
2770 case Intrinsic::nvvm_tex_unified_1d_array_v4f32_f32:
2771 return NVPTXISD::TexUnified1DArrayFloatFloat;
2772 case Intrinsic::nvvm_tex_unified_1d_array_level_v4f32_f32:
2773 return NVPTXISD::TexUnified1DArrayFloatFloatLevel;
2774 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4f32_f32:
2775 return NVPTXISD::TexUnified1DArrayFloatFloatGrad;
2776 case Intrinsic::nvvm_tex_unified_1d_array_v4s32_s32:
2777 return NVPTXISD::TexUnified1DArrayS32S32;
2778 case Intrinsic::nvvm_tex_unified_1d_array_v4s32_f32:
2779 return NVPTXISD::TexUnified1DArrayS32Float;
2780 case Intrinsic::nvvm_tex_unified_1d_array_level_v4s32_f32:
2781 return NVPTXISD::TexUnified1DArrayS32FloatLevel;
2782 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4s32_f32:
2783 return NVPTXISD::TexUnified1DArrayS32FloatGrad;
2784 case Intrinsic::nvvm_tex_unified_1d_array_v4u32_s32:
2785 return NVPTXISD::TexUnified1DArrayU32S32;
2786 case Intrinsic::nvvm_tex_unified_1d_array_v4u32_f32:
2787 return NVPTXISD::TexUnified1DArrayU32Float;
2788 case Intrinsic::nvvm_tex_unified_1d_array_level_v4u32_f32:
2789 return NVPTXISD::TexUnified1DArrayU32FloatLevel;
2790 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4u32_f32:
2791 return NVPTXISD::TexUnified1DArrayU32FloatGrad;
2792
2793 case Intrinsic::nvvm_tex_unified_2d_v4f32_s32:
2794 return NVPTXISD::TexUnified2DFloatS32;
2795 case Intrinsic::nvvm_tex_unified_2d_v4f32_f32:
2796 return NVPTXISD::TexUnified2DFloatFloat;
2797 case Intrinsic::nvvm_tex_unified_2d_level_v4f32_f32:
2798 return NVPTXISD::TexUnified2DFloatFloatLevel;
2799 case Intrinsic::nvvm_tex_unified_2d_grad_v4f32_f32:
2800 return NVPTXISD::TexUnified2DFloatFloatGrad;
2801 case Intrinsic::nvvm_tex_unified_2d_v4s32_s32:
2802 return NVPTXISD::TexUnified2DS32S32;
2803 case Intrinsic::nvvm_tex_unified_2d_v4s32_f32:
2804 return NVPTXISD::TexUnified2DS32Float;
2805 case Intrinsic::nvvm_tex_unified_2d_level_v4s32_f32:
2806 return NVPTXISD::TexUnified2DS32FloatLevel;
2807 case Intrinsic::nvvm_tex_unified_2d_grad_v4s32_f32:
2808 return NVPTXISD::TexUnified2DS32FloatGrad;
2809 case Intrinsic::nvvm_tex_unified_2d_v4u32_s32:
2810 return NVPTXISD::TexUnified2DU32S32;
2811 case Intrinsic::nvvm_tex_unified_2d_v4u32_f32:
2812 return NVPTXISD::TexUnified2DU32Float;
2813 case Intrinsic::nvvm_tex_unified_2d_level_v4u32_f32:
2814 return NVPTXISD::TexUnified2DU32FloatLevel;
2815 case Intrinsic::nvvm_tex_unified_2d_grad_v4u32_f32:
2816 return NVPTXISD::TexUnified2DU32FloatGrad;
2817
2818 case Intrinsic::nvvm_tex_unified_2d_array_v4f32_s32:
2819 return NVPTXISD::TexUnified2DArrayFloatS32;
2820 case Intrinsic::nvvm_tex_unified_2d_array_v4f32_f32:
2821 return NVPTXISD::TexUnified2DArrayFloatFloat;
2822 case Intrinsic::nvvm_tex_unified_2d_array_level_v4f32_f32:
2823 return NVPTXISD::TexUnified2DArrayFloatFloatLevel;
2824 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4f32_f32:
2825 return NVPTXISD::TexUnified2DArrayFloatFloatGrad;
2826 case Intrinsic::nvvm_tex_unified_2d_array_v4s32_s32:
2827 return NVPTXISD::TexUnified2DArrayS32S32;
2828 case Intrinsic::nvvm_tex_unified_2d_array_v4s32_f32:
2829 return NVPTXISD::TexUnified2DArrayS32Float;
2830 case Intrinsic::nvvm_tex_unified_2d_array_level_v4s32_f32:
2831 return NVPTXISD::TexUnified2DArrayS32FloatLevel;
2832 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4s32_f32:
2833 return NVPTXISD::TexUnified2DArrayS32FloatGrad;
2834 case Intrinsic::nvvm_tex_unified_2d_array_v4u32_s32:
2835 return NVPTXISD::TexUnified2DArrayU32S32;
2836 case Intrinsic::nvvm_tex_unified_2d_array_v4u32_f32:
2837 return NVPTXISD::TexUnified2DArrayU32Float;
2838 case Intrinsic::nvvm_tex_unified_2d_array_level_v4u32_f32:
2839 return NVPTXISD::TexUnified2DArrayU32FloatLevel;
2840 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4u32_f32:
2841 return NVPTXISD::TexUnified2DArrayU32FloatGrad;
2842
2843 case Intrinsic::nvvm_tex_unified_3d_v4f32_s32:
2844 return NVPTXISD::TexUnified3DFloatS32;
2845 case Intrinsic::nvvm_tex_unified_3d_v4f32_f32:
2846 return NVPTXISD::TexUnified3DFloatFloat;
2847 case Intrinsic::nvvm_tex_unified_3d_level_v4f32_f32:
2848 return NVPTXISD::TexUnified3DFloatFloatLevel;
2849 case Intrinsic::nvvm_tex_unified_3d_grad_v4f32_f32:
2850 return NVPTXISD::TexUnified3DFloatFloatGrad;
2851 case Intrinsic::nvvm_tex_unified_3d_v4s32_s32:
2852 return NVPTXISD::TexUnified3DS32S32;
2853 case Intrinsic::nvvm_tex_unified_3d_v4s32_f32:
2854 return NVPTXISD::TexUnified3DS32Float;
2855 case Intrinsic::nvvm_tex_unified_3d_level_v4s32_f32:
2856 return NVPTXISD::TexUnified3DS32FloatLevel;
2857 case Intrinsic::nvvm_tex_unified_3d_grad_v4s32_f32:
2858 return NVPTXISD::TexUnified3DS32FloatGrad;
2859 case Intrinsic::nvvm_tex_unified_3d_v4u32_s32:
2860 return NVPTXISD::TexUnified3DU32S32;
2861 case Intrinsic::nvvm_tex_unified_3d_v4u32_f32:
2862 return NVPTXISD::TexUnified3DU32Float;
2863 case Intrinsic::nvvm_tex_unified_3d_level_v4u32_f32:
2864 return NVPTXISD::TexUnified3DU32FloatLevel;
2865 case Intrinsic::nvvm_tex_unified_3d_grad_v4u32_f32:
2866 return NVPTXISD::TexUnified3DU32FloatGrad;
2867
2868 case Intrinsic::nvvm_tex_unified_cube_v4f32_f32:
2869 return NVPTXISD::TexUnifiedCubeFloatFloat;
2870 case Intrinsic::nvvm_tex_unified_cube_level_v4f32_f32:
2871 return NVPTXISD::TexUnifiedCubeFloatFloatLevel;
2872 case Intrinsic::nvvm_tex_unified_cube_v4s32_f32:
2873 return NVPTXISD::TexUnifiedCubeS32Float;
2874 case Intrinsic::nvvm_tex_unified_cube_level_v4s32_f32:
2875 return NVPTXISD::TexUnifiedCubeS32FloatLevel;
2876 case Intrinsic::nvvm_tex_unified_cube_v4u32_f32:
2877 return NVPTXISD::TexUnifiedCubeU32Float;
2878 case Intrinsic::nvvm_tex_unified_cube_level_v4u32_f32:
2879 return NVPTXISD::TexUnifiedCubeU32FloatLevel;
2880
2881 case Intrinsic::nvvm_tex_unified_cube_array_v4f32_f32:
2882 return NVPTXISD::TexUnifiedCubeArrayFloatFloat;
2883 case Intrinsic::nvvm_tex_unified_cube_array_level_v4f32_f32:
2884 return NVPTXISD::TexUnifiedCubeArrayFloatFloatLevel;
2885 case Intrinsic::nvvm_tex_unified_cube_array_v4s32_f32:
2886 return NVPTXISD::TexUnifiedCubeArrayS32Float;
2887 case Intrinsic::nvvm_tex_unified_cube_array_level_v4s32_f32:
2888 return NVPTXISD::TexUnifiedCubeArrayS32FloatLevel;
2889 case Intrinsic::nvvm_tex_unified_cube_array_v4u32_f32:
2890 return NVPTXISD::TexUnifiedCubeArrayU32Float;
2891 case Intrinsic::nvvm_tex_unified_cube_array_level_v4u32_f32:
2892 return NVPTXISD::TexUnifiedCubeArrayU32FloatLevel;
2893
2894 case Intrinsic::nvvm_tld4_unified_r_2d_v4f32_f32:
2895 return NVPTXISD::Tld4UnifiedR2DFloatFloat;
2896 case Intrinsic::nvvm_tld4_unified_g_2d_v4f32_f32:
2897 return NVPTXISD::Tld4UnifiedG2DFloatFloat;
2898 case Intrinsic::nvvm_tld4_unified_b_2d_v4f32_f32:
2899 return NVPTXISD::Tld4UnifiedB2DFloatFloat;
2900 case Intrinsic::nvvm_tld4_unified_a_2d_v4f32_f32:
2901 return NVPTXISD::Tld4UnifiedA2DFloatFloat;
2902 case Intrinsic::nvvm_tld4_unified_r_2d_v4s32_f32:
2903 return NVPTXISD::Tld4UnifiedR2DS64Float;
2904 case Intrinsic::nvvm_tld4_unified_g_2d_v4s32_f32:
2905 return NVPTXISD::Tld4UnifiedG2DS64Float;
2906 case Intrinsic::nvvm_tld4_unified_b_2d_v4s32_f32:
2907 return NVPTXISD::Tld4UnifiedB2DS64Float;
2908 case Intrinsic::nvvm_tld4_unified_a_2d_v4s32_f32:
2909 return NVPTXISD::Tld4UnifiedA2DS64Float;
2910 case Intrinsic::nvvm_tld4_unified_r_2d_v4u32_f32:
2911 return NVPTXISD::Tld4UnifiedR2DU64Float;
2912 case Intrinsic::nvvm_tld4_unified_g_2d_v4u32_f32:
2913 return NVPTXISD::Tld4UnifiedG2DU64Float;
2914 case Intrinsic::nvvm_tld4_unified_b_2d_v4u32_f32:
2915 return NVPTXISD::Tld4UnifiedB2DU64Float;
2916 case Intrinsic::nvvm_tld4_unified_a_2d_v4u32_f32:
2917 return NVPTXISD::Tld4UnifiedA2DU64Float;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002918 }
2919}
2920
2921static unsigned getOpcForSurfaceInstr(unsigned Intrinsic) {
2922 switch (Intrinsic) {
2923 default:
2924 return 0;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002925 case Intrinsic::nvvm_suld_1d_i8_clamp:
2926 return NVPTXISD::Suld1DI8Clamp;
2927 case Intrinsic::nvvm_suld_1d_i16_clamp:
2928 return NVPTXISD::Suld1DI16Clamp;
2929 case Intrinsic::nvvm_suld_1d_i32_clamp:
2930 return NVPTXISD::Suld1DI32Clamp;
2931 case Intrinsic::nvvm_suld_1d_i64_clamp:
2932 return NVPTXISD::Suld1DI64Clamp;
2933 case Intrinsic::nvvm_suld_1d_v2i8_clamp:
2934 return NVPTXISD::Suld1DV2I8Clamp;
2935 case Intrinsic::nvvm_suld_1d_v2i16_clamp:
2936 return NVPTXISD::Suld1DV2I16Clamp;
2937 case Intrinsic::nvvm_suld_1d_v2i32_clamp:
2938 return NVPTXISD::Suld1DV2I32Clamp;
2939 case Intrinsic::nvvm_suld_1d_v2i64_clamp:
2940 return NVPTXISD::Suld1DV2I64Clamp;
2941 case Intrinsic::nvvm_suld_1d_v4i8_clamp:
2942 return NVPTXISD::Suld1DV4I8Clamp;
2943 case Intrinsic::nvvm_suld_1d_v4i16_clamp:
2944 return NVPTXISD::Suld1DV4I16Clamp;
2945 case Intrinsic::nvvm_suld_1d_v4i32_clamp:
2946 return NVPTXISD::Suld1DV4I32Clamp;
2947 case Intrinsic::nvvm_suld_1d_array_i8_clamp:
2948 return NVPTXISD::Suld1DArrayI8Clamp;
2949 case Intrinsic::nvvm_suld_1d_array_i16_clamp:
2950 return NVPTXISD::Suld1DArrayI16Clamp;
2951 case Intrinsic::nvvm_suld_1d_array_i32_clamp:
2952 return NVPTXISD::Suld1DArrayI32Clamp;
2953 case Intrinsic::nvvm_suld_1d_array_i64_clamp:
2954 return NVPTXISD::Suld1DArrayI64Clamp;
2955 case Intrinsic::nvvm_suld_1d_array_v2i8_clamp:
2956 return NVPTXISD::Suld1DArrayV2I8Clamp;
2957 case Intrinsic::nvvm_suld_1d_array_v2i16_clamp:
2958 return NVPTXISD::Suld1DArrayV2I16Clamp;
2959 case Intrinsic::nvvm_suld_1d_array_v2i32_clamp:
2960 return NVPTXISD::Suld1DArrayV2I32Clamp;
2961 case Intrinsic::nvvm_suld_1d_array_v2i64_clamp:
2962 return NVPTXISD::Suld1DArrayV2I64Clamp;
2963 case Intrinsic::nvvm_suld_1d_array_v4i8_clamp:
2964 return NVPTXISD::Suld1DArrayV4I8Clamp;
2965 case Intrinsic::nvvm_suld_1d_array_v4i16_clamp:
2966 return NVPTXISD::Suld1DArrayV4I16Clamp;
2967 case Intrinsic::nvvm_suld_1d_array_v4i32_clamp:
2968 return NVPTXISD::Suld1DArrayV4I32Clamp;
2969 case Intrinsic::nvvm_suld_2d_i8_clamp:
2970 return NVPTXISD::Suld2DI8Clamp;
2971 case Intrinsic::nvvm_suld_2d_i16_clamp:
2972 return NVPTXISD::Suld2DI16Clamp;
2973 case Intrinsic::nvvm_suld_2d_i32_clamp:
2974 return NVPTXISD::Suld2DI32Clamp;
2975 case Intrinsic::nvvm_suld_2d_i64_clamp:
2976 return NVPTXISD::Suld2DI64Clamp;
2977 case Intrinsic::nvvm_suld_2d_v2i8_clamp:
2978 return NVPTXISD::Suld2DV2I8Clamp;
2979 case Intrinsic::nvvm_suld_2d_v2i16_clamp:
2980 return NVPTXISD::Suld2DV2I16Clamp;
2981 case Intrinsic::nvvm_suld_2d_v2i32_clamp:
2982 return NVPTXISD::Suld2DV2I32Clamp;
2983 case Intrinsic::nvvm_suld_2d_v2i64_clamp:
2984 return NVPTXISD::Suld2DV2I64Clamp;
2985 case Intrinsic::nvvm_suld_2d_v4i8_clamp:
2986 return NVPTXISD::Suld2DV4I8Clamp;
2987 case Intrinsic::nvvm_suld_2d_v4i16_clamp:
2988 return NVPTXISD::Suld2DV4I16Clamp;
2989 case Intrinsic::nvvm_suld_2d_v4i32_clamp:
2990 return NVPTXISD::Suld2DV4I32Clamp;
2991 case Intrinsic::nvvm_suld_2d_array_i8_clamp:
2992 return NVPTXISD::Suld2DArrayI8Clamp;
2993 case Intrinsic::nvvm_suld_2d_array_i16_clamp:
2994 return NVPTXISD::Suld2DArrayI16Clamp;
2995 case Intrinsic::nvvm_suld_2d_array_i32_clamp:
2996 return NVPTXISD::Suld2DArrayI32Clamp;
2997 case Intrinsic::nvvm_suld_2d_array_i64_clamp:
2998 return NVPTXISD::Suld2DArrayI64Clamp;
2999 case Intrinsic::nvvm_suld_2d_array_v2i8_clamp:
3000 return NVPTXISD::Suld2DArrayV2I8Clamp;
3001 case Intrinsic::nvvm_suld_2d_array_v2i16_clamp:
3002 return NVPTXISD::Suld2DArrayV2I16Clamp;
3003 case Intrinsic::nvvm_suld_2d_array_v2i32_clamp:
3004 return NVPTXISD::Suld2DArrayV2I32Clamp;
3005 case Intrinsic::nvvm_suld_2d_array_v2i64_clamp:
3006 return NVPTXISD::Suld2DArrayV2I64Clamp;
3007 case Intrinsic::nvvm_suld_2d_array_v4i8_clamp:
3008 return NVPTXISD::Suld2DArrayV4I8Clamp;
3009 case Intrinsic::nvvm_suld_2d_array_v4i16_clamp:
3010 return NVPTXISD::Suld2DArrayV4I16Clamp;
3011 case Intrinsic::nvvm_suld_2d_array_v4i32_clamp:
3012 return NVPTXISD::Suld2DArrayV4I32Clamp;
3013 case Intrinsic::nvvm_suld_3d_i8_clamp:
3014 return NVPTXISD::Suld3DI8Clamp;
3015 case Intrinsic::nvvm_suld_3d_i16_clamp:
3016 return NVPTXISD::Suld3DI16Clamp;
3017 case Intrinsic::nvvm_suld_3d_i32_clamp:
3018 return NVPTXISD::Suld3DI32Clamp;
3019 case Intrinsic::nvvm_suld_3d_i64_clamp:
3020 return NVPTXISD::Suld3DI64Clamp;
3021 case Intrinsic::nvvm_suld_3d_v2i8_clamp:
3022 return NVPTXISD::Suld3DV2I8Clamp;
3023 case Intrinsic::nvvm_suld_3d_v2i16_clamp:
3024 return NVPTXISD::Suld3DV2I16Clamp;
3025 case Intrinsic::nvvm_suld_3d_v2i32_clamp:
3026 return NVPTXISD::Suld3DV2I32Clamp;
3027 case Intrinsic::nvvm_suld_3d_v2i64_clamp:
3028 return NVPTXISD::Suld3DV2I64Clamp;
3029 case Intrinsic::nvvm_suld_3d_v4i8_clamp:
3030 return NVPTXISD::Suld3DV4I8Clamp;
3031 case Intrinsic::nvvm_suld_3d_v4i16_clamp:
3032 return NVPTXISD::Suld3DV4I16Clamp;
3033 case Intrinsic::nvvm_suld_3d_v4i32_clamp:
3034 return NVPTXISD::Suld3DV4I32Clamp;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003035 case Intrinsic::nvvm_suld_1d_i8_trap:
3036 return NVPTXISD::Suld1DI8Trap;
3037 case Intrinsic::nvvm_suld_1d_i16_trap:
3038 return NVPTXISD::Suld1DI16Trap;
3039 case Intrinsic::nvvm_suld_1d_i32_trap:
3040 return NVPTXISD::Suld1DI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003041 case Intrinsic::nvvm_suld_1d_i64_trap:
3042 return NVPTXISD::Suld1DI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003043 case Intrinsic::nvvm_suld_1d_v2i8_trap:
3044 return NVPTXISD::Suld1DV2I8Trap;
3045 case Intrinsic::nvvm_suld_1d_v2i16_trap:
3046 return NVPTXISD::Suld1DV2I16Trap;
3047 case Intrinsic::nvvm_suld_1d_v2i32_trap:
3048 return NVPTXISD::Suld1DV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003049 case Intrinsic::nvvm_suld_1d_v2i64_trap:
3050 return NVPTXISD::Suld1DV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003051 case Intrinsic::nvvm_suld_1d_v4i8_trap:
3052 return NVPTXISD::Suld1DV4I8Trap;
3053 case Intrinsic::nvvm_suld_1d_v4i16_trap:
3054 return NVPTXISD::Suld1DV4I16Trap;
3055 case Intrinsic::nvvm_suld_1d_v4i32_trap:
3056 return NVPTXISD::Suld1DV4I32Trap;
3057 case Intrinsic::nvvm_suld_1d_array_i8_trap:
3058 return NVPTXISD::Suld1DArrayI8Trap;
3059 case Intrinsic::nvvm_suld_1d_array_i16_trap:
3060 return NVPTXISD::Suld1DArrayI16Trap;
3061 case Intrinsic::nvvm_suld_1d_array_i32_trap:
3062 return NVPTXISD::Suld1DArrayI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003063 case Intrinsic::nvvm_suld_1d_array_i64_trap:
3064 return NVPTXISD::Suld1DArrayI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003065 case Intrinsic::nvvm_suld_1d_array_v2i8_trap:
3066 return NVPTXISD::Suld1DArrayV2I8Trap;
3067 case Intrinsic::nvvm_suld_1d_array_v2i16_trap:
3068 return NVPTXISD::Suld1DArrayV2I16Trap;
3069 case Intrinsic::nvvm_suld_1d_array_v2i32_trap:
3070 return NVPTXISD::Suld1DArrayV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003071 case Intrinsic::nvvm_suld_1d_array_v2i64_trap:
3072 return NVPTXISD::Suld1DArrayV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003073 case Intrinsic::nvvm_suld_1d_array_v4i8_trap:
3074 return NVPTXISD::Suld1DArrayV4I8Trap;
3075 case Intrinsic::nvvm_suld_1d_array_v4i16_trap:
3076 return NVPTXISD::Suld1DArrayV4I16Trap;
3077 case Intrinsic::nvvm_suld_1d_array_v4i32_trap:
3078 return NVPTXISD::Suld1DArrayV4I32Trap;
3079 case Intrinsic::nvvm_suld_2d_i8_trap:
3080 return NVPTXISD::Suld2DI8Trap;
3081 case Intrinsic::nvvm_suld_2d_i16_trap:
3082 return NVPTXISD::Suld2DI16Trap;
3083 case Intrinsic::nvvm_suld_2d_i32_trap:
3084 return NVPTXISD::Suld2DI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003085 case Intrinsic::nvvm_suld_2d_i64_trap:
3086 return NVPTXISD::Suld2DI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003087 case Intrinsic::nvvm_suld_2d_v2i8_trap:
3088 return NVPTXISD::Suld2DV2I8Trap;
3089 case Intrinsic::nvvm_suld_2d_v2i16_trap:
3090 return NVPTXISD::Suld2DV2I16Trap;
3091 case Intrinsic::nvvm_suld_2d_v2i32_trap:
3092 return NVPTXISD::Suld2DV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003093 case Intrinsic::nvvm_suld_2d_v2i64_trap:
3094 return NVPTXISD::Suld2DV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003095 case Intrinsic::nvvm_suld_2d_v4i8_trap:
3096 return NVPTXISD::Suld2DV4I8Trap;
3097 case Intrinsic::nvvm_suld_2d_v4i16_trap:
3098 return NVPTXISD::Suld2DV4I16Trap;
3099 case Intrinsic::nvvm_suld_2d_v4i32_trap:
3100 return NVPTXISD::Suld2DV4I32Trap;
3101 case Intrinsic::nvvm_suld_2d_array_i8_trap:
3102 return NVPTXISD::Suld2DArrayI8Trap;
3103 case Intrinsic::nvvm_suld_2d_array_i16_trap:
3104 return NVPTXISD::Suld2DArrayI16Trap;
3105 case Intrinsic::nvvm_suld_2d_array_i32_trap:
3106 return NVPTXISD::Suld2DArrayI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003107 case Intrinsic::nvvm_suld_2d_array_i64_trap:
3108 return NVPTXISD::Suld2DArrayI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003109 case Intrinsic::nvvm_suld_2d_array_v2i8_trap:
3110 return NVPTXISD::Suld2DArrayV2I8Trap;
3111 case Intrinsic::nvvm_suld_2d_array_v2i16_trap:
3112 return NVPTXISD::Suld2DArrayV2I16Trap;
3113 case Intrinsic::nvvm_suld_2d_array_v2i32_trap:
3114 return NVPTXISD::Suld2DArrayV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003115 case Intrinsic::nvvm_suld_2d_array_v2i64_trap:
3116 return NVPTXISD::Suld2DArrayV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003117 case Intrinsic::nvvm_suld_2d_array_v4i8_trap:
3118 return NVPTXISD::Suld2DArrayV4I8Trap;
3119 case Intrinsic::nvvm_suld_2d_array_v4i16_trap:
3120 return NVPTXISD::Suld2DArrayV4I16Trap;
3121 case Intrinsic::nvvm_suld_2d_array_v4i32_trap:
3122 return NVPTXISD::Suld2DArrayV4I32Trap;
3123 case Intrinsic::nvvm_suld_3d_i8_trap:
3124 return NVPTXISD::Suld3DI8Trap;
3125 case Intrinsic::nvvm_suld_3d_i16_trap:
3126 return NVPTXISD::Suld3DI16Trap;
3127 case Intrinsic::nvvm_suld_3d_i32_trap:
3128 return NVPTXISD::Suld3DI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003129 case Intrinsic::nvvm_suld_3d_i64_trap:
3130 return NVPTXISD::Suld3DI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003131 case Intrinsic::nvvm_suld_3d_v2i8_trap:
3132 return NVPTXISD::Suld3DV2I8Trap;
3133 case Intrinsic::nvvm_suld_3d_v2i16_trap:
3134 return NVPTXISD::Suld3DV2I16Trap;
3135 case Intrinsic::nvvm_suld_3d_v2i32_trap:
3136 return NVPTXISD::Suld3DV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003137 case Intrinsic::nvvm_suld_3d_v2i64_trap:
3138 return NVPTXISD::Suld3DV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003139 case Intrinsic::nvvm_suld_3d_v4i8_trap:
3140 return NVPTXISD::Suld3DV4I8Trap;
3141 case Intrinsic::nvvm_suld_3d_v4i16_trap:
3142 return NVPTXISD::Suld3DV4I16Trap;
3143 case Intrinsic::nvvm_suld_3d_v4i32_trap:
3144 return NVPTXISD::Suld3DV4I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003145 case Intrinsic::nvvm_suld_1d_i8_zero:
3146 return NVPTXISD::Suld1DI8Zero;
3147 case Intrinsic::nvvm_suld_1d_i16_zero:
3148 return NVPTXISD::Suld1DI16Zero;
3149 case Intrinsic::nvvm_suld_1d_i32_zero:
3150 return NVPTXISD::Suld1DI32Zero;
3151 case Intrinsic::nvvm_suld_1d_i64_zero:
3152 return NVPTXISD::Suld1DI64Zero;
3153 case Intrinsic::nvvm_suld_1d_v2i8_zero:
3154 return NVPTXISD::Suld1DV2I8Zero;
3155 case Intrinsic::nvvm_suld_1d_v2i16_zero:
3156 return NVPTXISD::Suld1DV2I16Zero;
3157 case Intrinsic::nvvm_suld_1d_v2i32_zero:
3158 return NVPTXISD::Suld1DV2I32Zero;
3159 case Intrinsic::nvvm_suld_1d_v2i64_zero:
3160 return NVPTXISD::Suld1DV2I64Zero;
3161 case Intrinsic::nvvm_suld_1d_v4i8_zero:
3162 return NVPTXISD::Suld1DV4I8Zero;
3163 case Intrinsic::nvvm_suld_1d_v4i16_zero:
3164 return NVPTXISD::Suld1DV4I16Zero;
3165 case Intrinsic::nvvm_suld_1d_v4i32_zero:
3166 return NVPTXISD::Suld1DV4I32Zero;
3167 case Intrinsic::nvvm_suld_1d_array_i8_zero:
3168 return NVPTXISD::Suld1DArrayI8Zero;
3169 case Intrinsic::nvvm_suld_1d_array_i16_zero:
3170 return NVPTXISD::Suld1DArrayI16Zero;
3171 case Intrinsic::nvvm_suld_1d_array_i32_zero:
3172 return NVPTXISD::Suld1DArrayI32Zero;
3173 case Intrinsic::nvvm_suld_1d_array_i64_zero:
3174 return NVPTXISD::Suld1DArrayI64Zero;
3175 case Intrinsic::nvvm_suld_1d_array_v2i8_zero:
3176 return NVPTXISD::Suld1DArrayV2I8Zero;
3177 case Intrinsic::nvvm_suld_1d_array_v2i16_zero:
3178 return NVPTXISD::Suld1DArrayV2I16Zero;
3179 case Intrinsic::nvvm_suld_1d_array_v2i32_zero:
3180 return NVPTXISD::Suld1DArrayV2I32Zero;
3181 case Intrinsic::nvvm_suld_1d_array_v2i64_zero:
3182 return NVPTXISD::Suld1DArrayV2I64Zero;
3183 case Intrinsic::nvvm_suld_1d_array_v4i8_zero:
3184 return NVPTXISD::Suld1DArrayV4I8Zero;
3185 case Intrinsic::nvvm_suld_1d_array_v4i16_zero:
3186 return NVPTXISD::Suld1DArrayV4I16Zero;
3187 case Intrinsic::nvvm_suld_1d_array_v4i32_zero:
3188 return NVPTXISD::Suld1DArrayV4I32Zero;
3189 case Intrinsic::nvvm_suld_2d_i8_zero:
3190 return NVPTXISD::Suld2DI8Zero;
3191 case Intrinsic::nvvm_suld_2d_i16_zero:
3192 return NVPTXISD::Suld2DI16Zero;
3193 case Intrinsic::nvvm_suld_2d_i32_zero:
3194 return NVPTXISD::Suld2DI32Zero;
3195 case Intrinsic::nvvm_suld_2d_i64_zero:
3196 return NVPTXISD::Suld2DI64Zero;
3197 case Intrinsic::nvvm_suld_2d_v2i8_zero:
3198 return NVPTXISD::Suld2DV2I8Zero;
3199 case Intrinsic::nvvm_suld_2d_v2i16_zero:
3200 return NVPTXISD::Suld2DV2I16Zero;
3201 case Intrinsic::nvvm_suld_2d_v2i32_zero:
3202 return NVPTXISD::Suld2DV2I32Zero;
3203 case Intrinsic::nvvm_suld_2d_v2i64_zero:
3204 return NVPTXISD::Suld2DV2I64Zero;
3205 case Intrinsic::nvvm_suld_2d_v4i8_zero:
3206 return NVPTXISD::Suld2DV4I8Zero;
3207 case Intrinsic::nvvm_suld_2d_v4i16_zero:
3208 return NVPTXISD::Suld2DV4I16Zero;
3209 case Intrinsic::nvvm_suld_2d_v4i32_zero:
3210 return NVPTXISD::Suld2DV4I32Zero;
3211 case Intrinsic::nvvm_suld_2d_array_i8_zero:
3212 return NVPTXISD::Suld2DArrayI8Zero;
3213 case Intrinsic::nvvm_suld_2d_array_i16_zero:
3214 return NVPTXISD::Suld2DArrayI16Zero;
3215 case Intrinsic::nvvm_suld_2d_array_i32_zero:
3216 return NVPTXISD::Suld2DArrayI32Zero;
3217 case Intrinsic::nvvm_suld_2d_array_i64_zero:
3218 return NVPTXISD::Suld2DArrayI64Zero;
3219 case Intrinsic::nvvm_suld_2d_array_v2i8_zero:
3220 return NVPTXISD::Suld2DArrayV2I8Zero;
3221 case Intrinsic::nvvm_suld_2d_array_v2i16_zero:
3222 return NVPTXISD::Suld2DArrayV2I16Zero;
3223 case Intrinsic::nvvm_suld_2d_array_v2i32_zero:
3224 return NVPTXISD::Suld2DArrayV2I32Zero;
3225 case Intrinsic::nvvm_suld_2d_array_v2i64_zero:
3226 return NVPTXISD::Suld2DArrayV2I64Zero;
3227 case Intrinsic::nvvm_suld_2d_array_v4i8_zero:
3228 return NVPTXISD::Suld2DArrayV4I8Zero;
3229 case Intrinsic::nvvm_suld_2d_array_v4i16_zero:
3230 return NVPTXISD::Suld2DArrayV4I16Zero;
3231 case Intrinsic::nvvm_suld_2d_array_v4i32_zero:
3232 return NVPTXISD::Suld2DArrayV4I32Zero;
3233 case Intrinsic::nvvm_suld_3d_i8_zero:
3234 return NVPTXISD::Suld3DI8Zero;
3235 case Intrinsic::nvvm_suld_3d_i16_zero:
3236 return NVPTXISD::Suld3DI16Zero;
3237 case Intrinsic::nvvm_suld_3d_i32_zero:
3238 return NVPTXISD::Suld3DI32Zero;
3239 case Intrinsic::nvvm_suld_3d_i64_zero:
3240 return NVPTXISD::Suld3DI64Zero;
3241 case Intrinsic::nvvm_suld_3d_v2i8_zero:
3242 return NVPTXISD::Suld3DV2I8Zero;
3243 case Intrinsic::nvvm_suld_3d_v2i16_zero:
3244 return NVPTXISD::Suld3DV2I16Zero;
3245 case Intrinsic::nvvm_suld_3d_v2i32_zero:
3246 return NVPTXISD::Suld3DV2I32Zero;
3247 case Intrinsic::nvvm_suld_3d_v2i64_zero:
3248 return NVPTXISD::Suld3DV2I64Zero;
3249 case Intrinsic::nvvm_suld_3d_v4i8_zero:
3250 return NVPTXISD::Suld3DV4I8Zero;
3251 case Intrinsic::nvvm_suld_3d_v4i16_zero:
3252 return NVPTXISD::Suld3DV4I16Zero;
3253 case Intrinsic::nvvm_suld_3d_v4i32_zero:
3254 return NVPTXISD::Suld3DV4I32Zero;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003255 }
3256}
3257
Justin Holewinskiae556d32012-05-04 20:18:50 +00003258// llvm.ptx.memcpy.const and llvm.ptx.memmove.const need to be modeled as
3259// TgtMemIntrinsic
3260// because we need the information that is only available in the "Value" type
3261// of destination
3262// pointer. In particular, the address space information.
Justin Holewinski0497ab12013-03-30 14:29:21 +00003263bool NVPTXTargetLowering::getTgtMemIntrinsic(
3264 IntrinsicInfo &Info, const CallInst &I, unsigned Intrinsic) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00003265 switch (Intrinsic) {
3266 default:
3267 return false;
3268
3269 case Intrinsic::nvvm_atomic_load_add_f32:
3270 Info.opc = ISD::INTRINSIC_W_CHAIN;
3271 Info.memVT = MVT::f32;
3272 Info.ptrVal = I.getArgOperand(0);
3273 Info.offset = 0;
3274 Info.vol = 0;
3275 Info.readMem = true;
3276 Info.writeMem = true;
3277 Info.align = 0;
3278 return true;
3279
3280 case Intrinsic::nvvm_atomic_load_inc_32:
3281 case Intrinsic::nvvm_atomic_load_dec_32:
3282 Info.opc = ISD::INTRINSIC_W_CHAIN;
3283 Info.memVT = MVT::i32;
3284 Info.ptrVal = I.getArgOperand(0);
3285 Info.offset = 0;
3286 Info.vol = 0;
3287 Info.readMem = true;
3288 Info.writeMem = true;
3289 Info.align = 0;
3290 return true;
3291
3292 case Intrinsic::nvvm_ldu_global_i:
3293 case Intrinsic::nvvm_ldu_global_f:
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003294 case Intrinsic::nvvm_ldu_global_p: {
Mehdi Amini44ede332015-07-09 02:09:04 +00003295 auto &DL = I.getModule()->getDataLayout();
Justin Holewinskiae556d32012-05-04 20:18:50 +00003296 Info.opc = ISD::INTRINSIC_W_CHAIN;
3297 if (Intrinsic == Intrinsic::nvvm_ldu_global_i)
Mehdi Amini44ede332015-07-09 02:09:04 +00003298 Info.memVT = getValueType(DL, I.getType());
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003299 else if(Intrinsic == Intrinsic::nvvm_ldu_global_p)
Mehdi Amini44ede332015-07-09 02:09:04 +00003300 Info.memVT = getPointerTy(DL);
Justin Holewinskiae556d32012-05-04 20:18:50 +00003301 else
Mehdi Amini44ede332015-07-09 02:09:04 +00003302 Info.memVT = getValueType(DL, I.getType());
Justin Holewinskiae556d32012-05-04 20:18:50 +00003303 Info.ptrVal = I.getArgOperand(0);
3304 Info.offset = 0;
3305 Info.vol = 0;
3306 Info.readMem = true;
3307 Info.writeMem = false;
Jingyue Wucb83a152014-08-29 15:30:20 +00003308 Info.align = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003309
Justin Holewinskiae556d32012-05-04 20:18:50 +00003310 return true;
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003311 }
3312 case Intrinsic::nvvm_ldg_global_i:
3313 case Intrinsic::nvvm_ldg_global_f:
3314 case Intrinsic::nvvm_ldg_global_p: {
Mehdi Amini44ede332015-07-09 02:09:04 +00003315 auto &DL = I.getModule()->getDataLayout();
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003316
3317 Info.opc = ISD::INTRINSIC_W_CHAIN;
3318 if (Intrinsic == Intrinsic::nvvm_ldg_global_i)
Mehdi Amini44ede332015-07-09 02:09:04 +00003319 Info.memVT = getValueType(DL, I.getType());
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003320 else if(Intrinsic == Intrinsic::nvvm_ldg_global_p)
Mehdi Amini44ede332015-07-09 02:09:04 +00003321 Info.memVT = getPointerTy(DL);
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003322 else
Mehdi Amini44ede332015-07-09 02:09:04 +00003323 Info.memVT = getValueType(DL, I.getType());
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003324 Info.ptrVal = I.getArgOperand(0);
3325 Info.offset = 0;
3326 Info.vol = 0;
3327 Info.readMem = true;
3328 Info.writeMem = false;
Jingyue Wucb83a152014-08-29 15:30:20 +00003329 Info.align = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003330
3331 return true;
3332 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00003333
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003334 case Intrinsic::nvvm_tex_1d_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003335 case Intrinsic::nvvm_tex_1d_v4f32_f32:
3336 case Intrinsic::nvvm_tex_1d_level_v4f32_f32:
3337 case Intrinsic::nvvm_tex_1d_grad_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003338 case Intrinsic::nvvm_tex_1d_array_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003339 case Intrinsic::nvvm_tex_1d_array_v4f32_f32:
3340 case Intrinsic::nvvm_tex_1d_array_level_v4f32_f32:
3341 case Intrinsic::nvvm_tex_1d_array_grad_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003342 case Intrinsic::nvvm_tex_2d_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003343 case Intrinsic::nvvm_tex_2d_v4f32_f32:
3344 case Intrinsic::nvvm_tex_2d_level_v4f32_f32:
3345 case Intrinsic::nvvm_tex_2d_grad_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003346 case Intrinsic::nvvm_tex_2d_array_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003347 case Intrinsic::nvvm_tex_2d_array_v4f32_f32:
3348 case Intrinsic::nvvm_tex_2d_array_level_v4f32_f32:
3349 case Intrinsic::nvvm_tex_2d_array_grad_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003350 case Intrinsic::nvvm_tex_3d_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003351 case Intrinsic::nvvm_tex_3d_v4f32_f32:
3352 case Intrinsic::nvvm_tex_3d_level_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003353 case Intrinsic::nvvm_tex_3d_grad_v4f32_f32:
3354 case Intrinsic::nvvm_tex_cube_v4f32_f32:
3355 case Intrinsic::nvvm_tex_cube_level_v4f32_f32:
3356 case Intrinsic::nvvm_tex_cube_array_v4f32_f32:
3357 case Intrinsic::nvvm_tex_cube_array_level_v4f32_f32:
3358 case Intrinsic::nvvm_tld4_r_2d_v4f32_f32:
3359 case Intrinsic::nvvm_tld4_g_2d_v4f32_f32:
3360 case Intrinsic::nvvm_tld4_b_2d_v4f32_f32:
3361 case Intrinsic::nvvm_tld4_a_2d_v4f32_f32:
3362 case Intrinsic::nvvm_tex_unified_1d_v4f32_s32:
3363 case Intrinsic::nvvm_tex_unified_1d_v4f32_f32:
3364 case Intrinsic::nvvm_tex_unified_1d_level_v4f32_f32:
3365 case Intrinsic::nvvm_tex_unified_1d_grad_v4f32_f32:
3366 case Intrinsic::nvvm_tex_unified_1d_array_v4f32_s32:
3367 case Intrinsic::nvvm_tex_unified_1d_array_v4f32_f32:
3368 case Intrinsic::nvvm_tex_unified_1d_array_level_v4f32_f32:
3369 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4f32_f32:
3370 case Intrinsic::nvvm_tex_unified_2d_v4f32_s32:
3371 case Intrinsic::nvvm_tex_unified_2d_v4f32_f32:
3372 case Intrinsic::nvvm_tex_unified_2d_level_v4f32_f32:
3373 case Intrinsic::nvvm_tex_unified_2d_grad_v4f32_f32:
3374 case Intrinsic::nvvm_tex_unified_2d_array_v4f32_s32:
3375 case Intrinsic::nvvm_tex_unified_2d_array_v4f32_f32:
3376 case Intrinsic::nvvm_tex_unified_2d_array_level_v4f32_f32:
3377 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4f32_f32:
3378 case Intrinsic::nvvm_tex_unified_3d_v4f32_s32:
3379 case Intrinsic::nvvm_tex_unified_3d_v4f32_f32:
3380 case Intrinsic::nvvm_tex_unified_3d_level_v4f32_f32:
3381 case Intrinsic::nvvm_tex_unified_3d_grad_v4f32_f32:
3382 case Intrinsic::nvvm_tex_unified_cube_v4f32_f32:
3383 case Intrinsic::nvvm_tex_unified_cube_level_v4f32_f32:
3384 case Intrinsic::nvvm_tex_unified_cube_array_v4f32_f32:
3385 case Intrinsic::nvvm_tex_unified_cube_array_level_v4f32_f32:
3386 case Intrinsic::nvvm_tld4_unified_r_2d_v4f32_f32:
3387 case Intrinsic::nvvm_tld4_unified_g_2d_v4f32_f32:
3388 case Intrinsic::nvvm_tld4_unified_b_2d_v4f32_f32:
3389 case Intrinsic::nvvm_tld4_unified_a_2d_v4f32_f32: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003390 Info.opc = getOpcForTextureInstr(Intrinsic);
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003391 Info.memVT = MVT::v4f32;
Craig Topper062a2ba2014-04-25 05:30:21 +00003392 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003393 Info.offset = 0;
3394 Info.vol = 0;
3395 Info.readMem = true;
3396 Info.writeMem = false;
3397 Info.align = 16;
3398 return true;
3399 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003400 case Intrinsic::nvvm_tex_1d_v4s32_s32:
3401 case Intrinsic::nvvm_tex_1d_v4s32_f32:
3402 case Intrinsic::nvvm_tex_1d_level_v4s32_f32:
3403 case Intrinsic::nvvm_tex_1d_grad_v4s32_f32:
3404 case Intrinsic::nvvm_tex_1d_array_v4s32_s32:
3405 case Intrinsic::nvvm_tex_1d_array_v4s32_f32:
3406 case Intrinsic::nvvm_tex_1d_array_level_v4s32_f32:
3407 case Intrinsic::nvvm_tex_1d_array_grad_v4s32_f32:
3408 case Intrinsic::nvvm_tex_2d_v4s32_s32:
3409 case Intrinsic::nvvm_tex_2d_v4s32_f32:
3410 case Intrinsic::nvvm_tex_2d_level_v4s32_f32:
3411 case Intrinsic::nvvm_tex_2d_grad_v4s32_f32:
3412 case Intrinsic::nvvm_tex_2d_array_v4s32_s32:
3413 case Intrinsic::nvvm_tex_2d_array_v4s32_f32:
3414 case Intrinsic::nvvm_tex_2d_array_level_v4s32_f32:
3415 case Intrinsic::nvvm_tex_2d_array_grad_v4s32_f32:
3416 case Intrinsic::nvvm_tex_3d_v4s32_s32:
3417 case Intrinsic::nvvm_tex_3d_v4s32_f32:
3418 case Intrinsic::nvvm_tex_3d_level_v4s32_f32:
3419 case Intrinsic::nvvm_tex_3d_grad_v4s32_f32:
3420 case Intrinsic::nvvm_tex_cube_v4s32_f32:
3421 case Intrinsic::nvvm_tex_cube_level_v4s32_f32:
3422 case Intrinsic::nvvm_tex_cube_array_v4s32_f32:
3423 case Intrinsic::nvvm_tex_cube_array_level_v4s32_f32:
3424 case Intrinsic::nvvm_tex_cube_v4u32_f32:
3425 case Intrinsic::nvvm_tex_cube_level_v4u32_f32:
3426 case Intrinsic::nvvm_tex_cube_array_v4u32_f32:
3427 case Intrinsic::nvvm_tex_cube_array_level_v4u32_f32:
3428 case Intrinsic::nvvm_tex_1d_v4u32_s32:
3429 case Intrinsic::nvvm_tex_1d_v4u32_f32:
3430 case Intrinsic::nvvm_tex_1d_level_v4u32_f32:
3431 case Intrinsic::nvvm_tex_1d_grad_v4u32_f32:
3432 case Intrinsic::nvvm_tex_1d_array_v4u32_s32:
3433 case Intrinsic::nvvm_tex_1d_array_v4u32_f32:
3434 case Intrinsic::nvvm_tex_1d_array_level_v4u32_f32:
3435 case Intrinsic::nvvm_tex_1d_array_grad_v4u32_f32:
3436 case Intrinsic::nvvm_tex_2d_v4u32_s32:
3437 case Intrinsic::nvvm_tex_2d_v4u32_f32:
3438 case Intrinsic::nvvm_tex_2d_level_v4u32_f32:
3439 case Intrinsic::nvvm_tex_2d_grad_v4u32_f32:
3440 case Intrinsic::nvvm_tex_2d_array_v4u32_s32:
3441 case Intrinsic::nvvm_tex_2d_array_v4u32_f32:
3442 case Intrinsic::nvvm_tex_2d_array_level_v4u32_f32:
3443 case Intrinsic::nvvm_tex_2d_array_grad_v4u32_f32:
3444 case Intrinsic::nvvm_tex_3d_v4u32_s32:
3445 case Intrinsic::nvvm_tex_3d_v4u32_f32:
3446 case Intrinsic::nvvm_tex_3d_level_v4u32_f32:
3447 case Intrinsic::nvvm_tex_3d_grad_v4u32_f32:
3448 case Intrinsic::nvvm_tld4_r_2d_v4s32_f32:
3449 case Intrinsic::nvvm_tld4_g_2d_v4s32_f32:
3450 case Intrinsic::nvvm_tld4_b_2d_v4s32_f32:
3451 case Intrinsic::nvvm_tld4_a_2d_v4s32_f32:
3452 case Intrinsic::nvvm_tld4_r_2d_v4u32_f32:
3453 case Intrinsic::nvvm_tld4_g_2d_v4u32_f32:
3454 case Intrinsic::nvvm_tld4_b_2d_v4u32_f32:
3455 case Intrinsic::nvvm_tld4_a_2d_v4u32_f32:
3456 case Intrinsic::nvvm_tex_unified_1d_v4s32_s32:
3457 case Intrinsic::nvvm_tex_unified_1d_v4s32_f32:
3458 case Intrinsic::nvvm_tex_unified_1d_level_v4s32_f32:
3459 case Intrinsic::nvvm_tex_unified_1d_grad_v4s32_f32:
3460 case Intrinsic::nvvm_tex_unified_1d_array_v4s32_s32:
3461 case Intrinsic::nvvm_tex_unified_1d_array_v4s32_f32:
3462 case Intrinsic::nvvm_tex_unified_1d_array_level_v4s32_f32:
3463 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4s32_f32:
3464 case Intrinsic::nvvm_tex_unified_2d_v4s32_s32:
3465 case Intrinsic::nvvm_tex_unified_2d_v4s32_f32:
3466 case Intrinsic::nvvm_tex_unified_2d_level_v4s32_f32:
3467 case Intrinsic::nvvm_tex_unified_2d_grad_v4s32_f32:
3468 case Intrinsic::nvvm_tex_unified_2d_array_v4s32_s32:
3469 case Intrinsic::nvvm_tex_unified_2d_array_v4s32_f32:
3470 case Intrinsic::nvvm_tex_unified_2d_array_level_v4s32_f32:
3471 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4s32_f32:
3472 case Intrinsic::nvvm_tex_unified_3d_v4s32_s32:
3473 case Intrinsic::nvvm_tex_unified_3d_v4s32_f32:
3474 case Intrinsic::nvvm_tex_unified_3d_level_v4s32_f32:
3475 case Intrinsic::nvvm_tex_unified_3d_grad_v4s32_f32:
3476 case Intrinsic::nvvm_tex_unified_1d_v4u32_s32:
3477 case Intrinsic::nvvm_tex_unified_1d_v4u32_f32:
3478 case Intrinsic::nvvm_tex_unified_1d_level_v4u32_f32:
3479 case Intrinsic::nvvm_tex_unified_1d_grad_v4u32_f32:
3480 case Intrinsic::nvvm_tex_unified_1d_array_v4u32_s32:
3481 case Intrinsic::nvvm_tex_unified_1d_array_v4u32_f32:
3482 case Intrinsic::nvvm_tex_unified_1d_array_level_v4u32_f32:
3483 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4u32_f32:
3484 case Intrinsic::nvvm_tex_unified_2d_v4u32_s32:
3485 case Intrinsic::nvvm_tex_unified_2d_v4u32_f32:
3486 case Intrinsic::nvvm_tex_unified_2d_level_v4u32_f32:
3487 case Intrinsic::nvvm_tex_unified_2d_grad_v4u32_f32:
3488 case Intrinsic::nvvm_tex_unified_2d_array_v4u32_s32:
3489 case Intrinsic::nvvm_tex_unified_2d_array_v4u32_f32:
3490 case Intrinsic::nvvm_tex_unified_2d_array_level_v4u32_f32:
3491 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4u32_f32:
3492 case Intrinsic::nvvm_tex_unified_3d_v4u32_s32:
3493 case Intrinsic::nvvm_tex_unified_3d_v4u32_f32:
3494 case Intrinsic::nvvm_tex_unified_3d_level_v4u32_f32:
3495 case Intrinsic::nvvm_tex_unified_3d_grad_v4u32_f32:
3496 case Intrinsic::nvvm_tex_unified_cube_v4s32_f32:
3497 case Intrinsic::nvvm_tex_unified_cube_level_v4s32_f32:
3498 case Intrinsic::nvvm_tex_unified_cube_array_v4s32_f32:
3499 case Intrinsic::nvvm_tex_unified_cube_array_level_v4s32_f32:
3500 case Intrinsic::nvvm_tex_unified_cube_v4u32_f32:
3501 case Intrinsic::nvvm_tex_unified_cube_level_v4u32_f32:
3502 case Intrinsic::nvvm_tex_unified_cube_array_v4u32_f32:
3503 case Intrinsic::nvvm_tex_unified_cube_array_level_v4u32_f32:
3504 case Intrinsic::nvvm_tld4_unified_r_2d_v4s32_f32:
3505 case Intrinsic::nvvm_tld4_unified_g_2d_v4s32_f32:
3506 case Intrinsic::nvvm_tld4_unified_b_2d_v4s32_f32:
3507 case Intrinsic::nvvm_tld4_unified_a_2d_v4s32_f32:
3508 case Intrinsic::nvvm_tld4_unified_r_2d_v4u32_f32:
3509 case Intrinsic::nvvm_tld4_unified_g_2d_v4u32_f32:
3510 case Intrinsic::nvvm_tld4_unified_b_2d_v4u32_f32:
3511 case Intrinsic::nvvm_tld4_unified_a_2d_v4u32_f32: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003512 Info.opc = getOpcForTextureInstr(Intrinsic);
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003513 Info.memVT = MVT::v4i32;
Craig Topper062a2ba2014-04-25 05:30:21 +00003514 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003515 Info.offset = 0;
3516 Info.vol = 0;
3517 Info.readMem = true;
3518 Info.writeMem = false;
3519 Info.align = 16;
3520 return true;
3521 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003522 case Intrinsic::nvvm_suld_1d_i8_clamp:
3523 case Intrinsic::nvvm_suld_1d_v2i8_clamp:
3524 case Intrinsic::nvvm_suld_1d_v4i8_clamp:
3525 case Intrinsic::nvvm_suld_1d_array_i8_clamp:
3526 case Intrinsic::nvvm_suld_1d_array_v2i8_clamp:
3527 case Intrinsic::nvvm_suld_1d_array_v4i8_clamp:
3528 case Intrinsic::nvvm_suld_2d_i8_clamp:
3529 case Intrinsic::nvvm_suld_2d_v2i8_clamp:
3530 case Intrinsic::nvvm_suld_2d_v4i8_clamp:
3531 case Intrinsic::nvvm_suld_2d_array_i8_clamp:
3532 case Intrinsic::nvvm_suld_2d_array_v2i8_clamp:
3533 case Intrinsic::nvvm_suld_2d_array_v4i8_clamp:
3534 case Intrinsic::nvvm_suld_3d_i8_clamp:
3535 case Intrinsic::nvvm_suld_3d_v2i8_clamp:
3536 case Intrinsic::nvvm_suld_3d_v4i8_clamp:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003537 case Intrinsic::nvvm_suld_1d_i8_trap:
3538 case Intrinsic::nvvm_suld_1d_v2i8_trap:
3539 case Intrinsic::nvvm_suld_1d_v4i8_trap:
3540 case Intrinsic::nvvm_suld_1d_array_i8_trap:
3541 case Intrinsic::nvvm_suld_1d_array_v2i8_trap:
3542 case Intrinsic::nvvm_suld_1d_array_v4i8_trap:
3543 case Intrinsic::nvvm_suld_2d_i8_trap:
3544 case Intrinsic::nvvm_suld_2d_v2i8_trap:
3545 case Intrinsic::nvvm_suld_2d_v4i8_trap:
3546 case Intrinsic::nvvm_suld_2d_array_i8_trap:
3547 case Intrinsic::nvvm_suld_2d_array_v2i8_trap:
3548 case Intrinsic::nvvm_suld_2d_array_v4i8_trap:
3549 case Intrinsic::nvvm_suld_3d_i8_trap:
3550 case Intrinsic::nvvm_suld_3d_v2i8_trap:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003551 case Intrinsic::nvvm_suld_3d_v4i8_trap:
3552 case Intrinsic::nvvm_suld_1d_i8_zero:
3553 case Intrinsic::nvvm_suld_1d_v2i8_zero:
3554 case Intrinsic::nvvm_suld_1d_v4i8_zero:
3555 case Intrinsic::nvvm_suld_1d_array_i8_zero:
3556 case Intrinsic::nvvm_suld_1d_array_v2i8_zero:
3557 case Intrinsic::nvvm_suld_1d_array_v4i8_zero:
3558 case Intrinsic::nvvm_suld_2d_i8_zero:
3559 case Intrinsic::nvvm_suld_2d_v2i8_zero:
3560 case Intrinsic::nvvm_suld_2d_v4i8_zero:
3561 case Intrinsic::nvvm_suld_2d_array_i8_zero:
3562 case Intrinsic::nvvm_suld_2d_array_v2i8_zero:
3563 case Intrinsic::nvvm_suld_2d_array_v4i8_zero:
3564 case Intrinsic::nvvm_suld_3d_i8_zero:
3565 case Intrinsic::nvvm_suld_3d_v2i8_zero:
3566 case Intrinsic::nvvm_suld_3d_v4i8_zero: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003567 Info.opc = getOpcForSurfaceInstr(Intrinsic);
3568 Info.memVT = MVT::i8;
Craig Topper062a2ba2014-04-25 05:30:21 +00003569 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003570 Info.offset = 0;
3571 Info.vol = 0;
3572 Info.readMem = true;
3573 Info.writeMem = false;
3574 Info.align = 16;
3575 return true;
3576 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003577 case Intrinsic::nvvm_suld_1d_i16_clamp:
3578 case Intrinsic::nvvm_suld_1d_v2i16_clamp:
3579 case Intrinsic::nvvm_suld_1d_v4i16_clamp:
3580 case Intrinsic::nvvm_suld_1d_array_i16_clamp:
3581 case Intrinsic::nvvm_suld_1d_array_v2i16_clamp:
3582 case Intrinsic::nvvm_suld_1d_array_v4i16_clamp:
3583 case Intrinsic::nvvm_suld_2d_i16_clamp:
3584 case Intrinsic::nvvm_suld_2d_v2i16_clamp:
3585 case Intrinsic::nvvm_suld_2d_v4i16_clamp:
3586 case Intrinsic::nvvm_suld_2d_array_i16_clamp:
3587 case Intrinsic::nvvm_suld_2d_array_v2i16_clamp:
3588 case Intrinsic::nvvm_suld_2d_array_v4i16_clamp:
3589 case Intrinsic::nvvm_suld_3d_i16_clamp:
3590 case Intrinsic::nvvm_suld_3d_v2i16_clamp:
3591 case Intrinsic::nvvm_suld_3d_v4i16_clamp:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003592 case Intrinsic::nvvm_suld_1d_i16_trap:
3593 case Intrinsic::nvvm_suld_1d_v2i16_trap:
3594 case Intrinsic::nvvm_suld_1d_v4i16_trap:
3595 case Intrinsic::nvvm_suld_1d_array_i16_trap:
3596 case Intrinsic::nvvm_suld_1d_array_v2i16_trap:
3597 case Intrinsic::nvvm_suld_1d_array_v4i16_trap:
3598 case Intrinsic::nvvm_suld_2d_i16_trap:
3599 case Intrinsic::nvvm_suld_2d_v2i16_trap:
3600 case Intrinsic::nvvm_suld_2d_v4i16_trap:
3601 case Intrinsic::nvvm_suld_2d_array_i16_trap:
3602 case Intrinsic::nvvm_suld_2d_array_v2i16_trap:
3603 case Intrinsic::nvvm_suld_2d_array_v4i16_trap:
3604 case Intrinsic::nvvm_suld_3d_i16_trap:
3605 case Intrinsic::nvvm_suld_3d_v2i16_trap:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003606 case Intrinsic::nvvm_suld_3d_v4i16_trap:
3607 case Intrinsic::nvvm_suld_1d_i16_zero:
3608 case Intrinsic::nvvm_suld_1d_v2i16_zero:
3609 case Intrinsic::nvvm_suld_1d_v4i16_zero:
3610 case Intrinsic::nvvm_suld_1d_array_i16_zero:
3611 case Intrinsic::nvvm_suld_1d_array_v2i16_zero:
3612 case Intrinsic::nvvm_suld_1d_array_v4i16_zero:
3613 case Intrinsic::nvvm_suld_2d_i16_zero:
3614 case Intrinsic::nvvm_suld_2d_v2i16_zero:
3615 case Intrinsic::nvvm_suld_2d_v4i16_zero:
3616 case Intrinsic::nvvm_suld_2d_array_i16_zero:
3617 case Intrinsic::nvvm_suld_2d_array_v2i16_zero:
3618 case Intrinsic::nvvm_suld_2d_array_v4i16_zero:
3619 case Intrinsic::nvvm_suld_3d_i16_zero:
3620 case Intrinsic::nvvm_suld_3d_v2i16_zero:
3621 case Intrinsic::nvvm_suld_3d_v4i16_zero: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003622 Info.opc = getOpcForSurfaceInstr(Intrinsic);
3623 Info.memVT = MVT::i16;
Craig Topper062a2ba2014-04-25 05:30:21 +00003624 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003625 Info.offset = 0;
3626 Info.vol = 0;
3627 Info.readMem = true;
3628 Info.writeMem = false;
3629 Info.align = 16;
3630 return true;
3631 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003632 case Intrinsic::nvvm_suld_1d_i32_clamp:
3633 case Intrinsic::nvvm_suld_1d_v2i32_clamp:
3634 case Intrinsic::nvvm_suld_1d_v4i32_clamp:
3635 case Intrinsic::nvvm_suld_1d_array_i32_clamp:
3636 case Intrinsic::nvvm_suld_1d_array_v2i32_clamp:
3637 case Intrinsic::nvvm_suld_1d_array_v4i32_clamp:
3638 case Intrinsic::nvvm_suld_2d_i32_clamp:
3639 case Intrinsic::nvvm_suld_2d_v2i32_clamp:
3640 case Intrinsic::nvvm_suld_2d_v4i32_clamp:
3641 case Intrinsic::nvvm_suld_2d_array_i32_clamp:
3642 case Intrinsic::nvvm_suld_2d_array_v2i32_clamp:
3643 case Intrinsic::nvvm_suld_2d_array_v4i32_clamp:
3644 case Intrinsic::nvvm_suld_3d_i32_clamp:
3645 case Intrinsic::nvvm_suld_3d_v2i32_clamp:
3646 case Intrinsic::nvvm_suld_3d_v4i32_clamp:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003647 case Intrinsic::nvvm_suld_1d_i32_trap:
3648 case Intrinsic::nvvm_suld_1d_v2i32_trap:
3649 case Intrinsic::nvvm_suld_1d_v4i32_trap:
3650 case Intrinsic::nvvm_suld_1d_array_i32_trap:
3651 case Intrinsic::nvvm_suld_1d_array_v2i32_trap:
3652 case Intrinsic::nvvm_suld_1d_array_v4i32_trap:
3653 case Intrinsic::nvvm_suld_2d_i32_trap:
3654 case Intrinsic::nvvm_suld_2d_v2i32_trap:
3655 case Intrinsic::nvvm_suld_2d_v4i32_trap:
3656 case Intrinsic::nvvm_suld_2d_array_i32_trap:
3657 case Intrinsic::nvvm_suld_2d_array_v2i32_trap:
3658 case Intrinsic::nvvm_suld_2d_array_v4i32_trap:
3659 case Intrinsic::nvvm_suld_3d_i32_trap:
3660 case Intrinsic::nvvm_suld_3d_v2i32_trap:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003661 case Intrinsic::nvvm_suld_3d_v4i32_trap:
3662 case Intrinsic::nvvm_suld_1d_i32_zero:
3663 case Intrinsic::nvvm_suld_1d_v2i32_zero:
3664 case Intrinsic::nvvm_suld_1d_v4i32_zero:
3665 case Intrinsic::nvvm_suld_1d_array_i32_zero:
3666 case Intrinsic::nvvm_suld_1d_array_v2i32_zero:
3667 case Intrinsic::nvvm_suld_1d_array_v4i32_zero:
3668 case Intrinsic::nvvm_suld_2d_i32_zero:
3669 case Intrinsic::nvvm_suld_2d_v2i32_zero:
3670 case Intrinsic::nvvm_suld_2d_v4i32_zero:
3671 case Intrinsic::nvvm_suld_2d_array_i32_zero:
3672 case Intrinsic::nvvm_suld_2d_array_v2i32_zero:
3673 case Intrinsic::nvvm_suld_2d_array_v4i32_zero:
3674 case Intrinsic::nvvm_suld_3d_i32_zero:
3675 case Intrinsic::nvvm_suld_3d_v2i32_zero:
3676 case Intrinsic::nvvm_suld_3d_v4i32_zero: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003677 Info.opc = getOpcForSurfaceInstr(Intrinsic);
3678 Info.memVT = MVT::i32;
Craig Topper062a2ba2014-04-25 05:30:21 +00003679 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003680 Info.offset = 0;
3681 Info.vol = 0;
3682 Info.readMem = true;
3683 Info.writeMem = false;
3684 Info.align = 16;
3685 return true;
3686 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003687 case Intrinsic::nvvm_suld_1d_i64_clamp:
3688 case Intrinsic::nvvm_suld_1d_v2i64_clamp:
3689 case Intrinsic::nvvm_suld_1d_array_i64_clamp:
3690 case Intrinsic::nvvm_suld_1d_array_v2i64_clamp:
3691 case Intrinsic::nvvm_suld_2d_i64_clamp:
3692 case Intrinsic::nvvm_suld_2d_v2i64_clamp:
3693 case Intrinsic::nvvm_suld_2d_array_i64_clamp:
3694 case Intrinsic::nvvm_suld_2d_array_v2i64_clamp:
3695 case Intrinsic::nvvm_suld_3d_i64_clamp:
3696 case Intrinsic::nvvm_suld_3d_v2i64_clamp:
3697 case Intrinsic::nvvm_suld_1d_i64_trap:
3698 case Intrinsic::nvvm_suld_1d_v2i64_trap:
3699 case Intrinsic::nvvm_suld_1d_array_i64_trap:
3700 case Intrinsic::nvvm_suld_1d_array_v2i64_trap:
3701 case Intrinsic::nvvm_suld_2d_i64_trap:
3702 case Intrinsic::nvvm_suld_2d_v2i64_trap:
3703 case Intrinsic::nvvm_suld_2d_array_i64_trap:
3704 case Intrinsic::nvvm_suld_2d_array_v2i64_trap:
3705 case Intrinsic::nvvm_suld_3d_i64_trap:
3706 case Intrinsic::nvvm_suld_3d_v2i64_trap:
3707 case Intrinsic::nvvm_suld_1d_i64_zero:
3708 case Intrinsic::nvvm_suld_1d_v2i64_zero:
3709 case Intrinsic::nvvm_suld_1d_array_i64_zero:
3710 case Intrinsic::nvvm_suld_1d_array_v2i64_zero:
3711 case Intrinsic::nvvm_suld_2d_i64_zero:
3712 case Intrinsic::nvvm_suld_2d_v2i64_zero:
3713 case Intrinsic::nvvm_suld_2d_array_i64_zero:
3714 case Intrinsic::nvvm_suld_2d_array_v2i64_zero:
3715 case Intrinsic::nvvm_suld_3d_i64_zero:
3716 case Intrinsic::nvvm_suld_3d_v2i64_zero: {
3717 Info.opc = getOpcForSurfaceInstr(Intrinsic);
3718 Info.memVT = MVT::i64;
3719 Info.ptrVal = nullptr;
3720 Info.offset = 0;
3721 Info.vol = 0;
3722 Info.readMem = true;
3723 Info.writeMem = false;
3724 Info.align = 16;
3725 return true;
3726 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00003727 }
3728 return false;
3729}
3730
3731/// isLegalAddressingMode - Return true if the addressing mode represented
3732/// by AM is legal for this target, for a load/store of the specified type.
3733/// Used to guide target specific optimizations, like loop strength reduction
3734/// (LoopStrengthReduce.cpp) and memory optimization for address mode
3735/// (CodeGenPrepare.cpp)
Mehdi Amini0cdec1e2015-07-09 02:09:40 +00003736bool NVPTXTargetLowering::isLegalAddressingMode(const DataLayout &DL,
3737 const AddrMode &AM, Type *Ty,
Matt Arsenaultbd7d80a2015-06-01 05:31:59 +00003738 unsigned AS) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00003739
3740 // AddrMode - This represents an addressing mode of:
3741 // BaseGV + BaseOffs + BaseReg + Scale*ScaleReg
3742 //
3743 // The legal address modes are
3744 // - [avar]
3745 // - [areg]
3746 // - [areg+immoff]
3747 // - [immAddr]
3748
3749 if (AM.BaseGV) {
Jingyue Wu4be014a2015-07-31 05:09:47 +00003750 return !AM.BaseOffs && !AM.HasBaseReg && !AM.Scale;
Justin Holewinskiae556d32012-05-04 20:18:50 +00003751 }
3752
3753 switch (AM.Scale) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00003754 case 0: // "r", "r+i" or "i" is allowed
Justin Holewinskiae556d32012-05-04 20:18:50 +00003755 break;
3756 case 1:
Justin Holewinski0497ab12013-03-30 14:29:21 +00003757 if (AM.HasBaseReg) // "r+r+i" or "r+r" is not allowed.
Justin Holewinskiae556d32012-05-04 20:18:50 +00003758 return false;
3759 // Otherwise we have r+i.
3760 break;
3761 default:
3762 // No scale > 1 is allowed
3763 return false;
3764 }
3765 return true;
3766}
3767
3768//===----------------------------------------------------------------------===//
3769// NVPTX Inline Assembly Support
3770//===----------------------------------------------------------------------===//
3771
3772/// getConstraintType - Given a constraint letter, return the type of
3773/// constraint it is for this target.
3774NVPTXTargetLowering::ConstraintType
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003775NVPTXTargetLowering::getConstraintType(StringRef Constraint) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00003776 if (Constraint.size() == 1) {
3777 switch (Constraint[0]) {
3778 default:
3779 break;
Justin Holewinski2739c012014-06-27 18:36:06 +00003780 case 'b':
Justin Holewinskiae556d32012-05-04 20:18:50 +00003781 case 'r':
3782 case 'h':
3783 case 'c':
3784 case 'l':
3785 case 'f':
3786 case 'd':
3787 case '0':
3788 case 'N':
3789 return C_RegisterClass;
3790 }
3791 }
3792 return TargetLowering::getConstraintType(Constraint);
3793}
3794
Justin Holewinski0497ab12013-03-30 14:29:21 +00003795std::pair<unsigned, const TargetRegisterClass *>
Eric Christopher11e4df72015-02-26 22:38:43 +00003796NVPTXTargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003797 StringRef Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00003798 MVT VT) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00003799 if (Constraint.size() == 1) {
3800 switch (Constraint[0]) {
Justin Holewinski2739c012014-06-27 18:36:06 +00003801 case 'b':
3802 return std::make_pair(0U, &NVPTX::Int1RegsRegClass);
Justin Holewinskiae556d32012-05-04 20:18:50 +00003803 case 'c':
Justin Holewinskif8f70912013-06-28 17:57:59 +00003804 return std::make_pair(0U, &NVPTX::Int16RegsRegClass);
Justin Holewinskiae556d32012-05-04 20:18:50 +00003805 case 'h':
3806 return std::make_pair(0U, &NVPTX::Int16RegsRegClass);
3807 case 'r':
3808 return std::make_pair(0U, &NVPTX::Int32RegsRegClass);
3809 case 'l':
3810 case 'N':
3811 return std::make_pair(0U, &NVPTX::Int64RegsRegClass);
3812 case 'f':
3813 return std::make_pair(0U, &NVPTX::Float32RegsRegClass);
3814 case 'd':
3815 return std::make_pair(0U, &NVPTX::Float64RegsRegClass);
3816 }
3817 }
Eric Christopher11e4df72015-02-26 22:38:43 +00003818 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
Justin Holewinskiae556d32012-05-04 20:18:50 +00003819}
3820
Justin Holewinskiae556d32012-05-04 20:18:50 +00003821/// getFunctionAlignment - Return the Log2 alignment of this function.
3822unsigned NVPTXTargetLowering::getFunctionAlignment(const Function *) const {
3823 return 4;
3824}
Justin Holewinskibe8dc642013-02-12 14:18:49 +00003825
Justin Holewinskieafe26d2014-06-27 18:35:37 +00003826//===----------------------------------------------------------------------===//
3827// NVPTX DAG Combining
3828//===----------------------------------------------------------------------===//
3829
Justin Holewinski428cf0e2014-07-17 18:10:09 +00003830bool NVPTXTargetLowering::allowFMA(MachineFunction &MF,
3831 CodeGenOpt::Level OptLevel) const {
3832 const Function *F = MF.getFunction();
3833 const TargetOptions &TO = MF.getTarget().Options;
3834
3835 // Always honor command-line argument
3836 if (FMAContractLevelOpt.getNumOccurrences() > 0) {
3837 return FMAContractLevelOpt > 0;
3838 } else if (OptLevel == 0) {
3839 // Do not contract if we're not optimizing the code
3840 return false;
3841 } else if (TO.AllowFPOpFusion == FPOpFusion::Fast || TO.UnsafeFPMath) {
3842 // Honor TargetOptions flags that explicitly say fusion is okay
3843 return true;
3844 } else if (F->hasFnAttribute("unsafe-fp-math")) {
3845 // Check for unsafe-fp-math=true coming from Clang
3846 Attribute Attr = F->getFnAttribute("unsafe-fp-math");
3847 StringRef Val = Attr.getValueAsString();
3848 if (Val == "true")
3849 return true;
3850 }
3851
3852 // We did not have a clear indication that fusion is allowed, so assume not
3853 return false;
3854}
Justin Holewinskieafe26d2014-06-27 18:35:37 +00003855
3856/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
3857/// operands N0 and N1. This is a helper for PerformADDCombine that is
3858/// called with the default operands, and if that fails, with commuted
3859/// operands.
3860static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
3861 TargetLowering::DAGCombinerInfo &DCI,
3862 const NVPTXSubtarget &Subtarget,
3863 CodeGenOpt::Level OptLevel) {
3864 SelectionDAG &DAG = DCI.DAG;
3865 // Skip non-integer, non-scalar case
3866 EVT VT=N0.getValueType();
3867 if (VT.isVector())
3868 return SDValue();
3869
3870 // fold (add (mul a, b), c) -> (mad a, b, c)
3871 //
3872 if (N0.getOpcode() == ISD::MUL) {
3873 assert (VT.isInteger());
3874 // For integer:
3875 // Since integer multiply-add costs the same as integer multiply
3876 // but is more costly than integer add, do the fusion only when
3877 // the mul is only used in the add.
3878 if (OptLevel==CodeGenOpt::None || VT != MVT::i32 ||
3879 !N0.getNode()->hasOneUse())
3880 return SDValue();
3881
3882 // Do the folding
3883 return DAG.getNode(NVPTXISD::IMAD, SDLoc(N), VT,
3884 N0.getOperand(0), N0.getOperand(1), N1);
3885 }
3886 else if (N0.getOpcode() == ISD::FMUL) {
3887 if (VT == MVT::f32 || VT == MVT::f64) {
Aaron Ballman53201af2014-07-31 12:55:49 +00003888 const auto *TLI = static_cast<const NVPTXTargetLowering *>(
3889 &DAG.getTargetLoweringInfo());
Justin Holewinski428cf0e2014-07-17 18:10:09 +00003890 if (!TLI->allowFMA(DAG.getMachineFunction(), OptLevel))
Justin Holewinskieafe26d2014-06-27 18:35:37 +00003891 return SDValue();
3892
3893 // For floating point:
3894 // Do the fusion only when the mul has less than 5 uses and all
3895 // are add.
3896 // The heuristic is that if a use is not an add, then that use
3897 // cannot be fused into fma, therefore mul is still needed anyway.
3898 // If there are more than 4 uses, even if they are all add, fusing
3899 // them will increase register pressue.
3900 //
3901 int numUses = 0;
3902 int nonAddCount = 0;
3903 for (SDNode::use_iterator UI = N0.getNode()->use_begin(),
3904 UE = N0.getNode()->use_end();
3905 UI != UE; ++UI) {
3906 numUses++;
3907 SDNode *User = *UI;
3908 if (User->getOpcode() != ISD::FADD)
3909 ++nonAddCount;
3910 }
3911 if (numUses >= 5)
3912 return SDValue();
3913 if (nonAddCount) {
3914 int orderNo = N->getIROrder();
3915 int orderNo2 = N0.getNode()->getIROrder();
3916 // simple heuristics here for considering potential register
3917 // pressure, the logics here is that the differnce are used
3918 // to measure the distance between def and use, the longer distance
3919 // more likely cause register pressure.
3920 if (orderNo - orderNo2 < 500)
3921 return SDValue();
3922
3923 // Now, check if at least one of the FMUL's operands is live beyond the node N,
3924 // which guarantees that the FMA will not increase register pressure at node N.
3925 bool opIsLive = false;
3926 const SDNode *left = N0.getOperand(0).getNode();
3927 const SDNode *right = N0.getOperand(1).getNode();
3928
Benjamin Kramer619c4e52015-04-10 11:24:51 +00003929 if (isa<ConstantSDNode>(left) || isa<ConstantSDNode>(right))
Justin Holewinskieafe26d2014-06-27 18:35:37 +00003930 opIsLive = true;
3931
3932 if (!opIsLive)
3933 for (SDNode::use_iterator UI = left->use_begin(), UE = left->use_end(); UI != UE; ++UI) {
3934 SDNode *User = *UI;
3935 int orderNo3 = User->getIROrder();
3936 if (orderNo3 > orderNo) {
3937 opIsLive = true;
3938 break;
3939 }
3940 }
3941
3942 if (!opIsLive)
3943 for (SDNode::use_iterator UI = right->use_begin(), UE = right->use_end(); UI != UE; ++UI) {
3944 SDNode *User = *UI;
3945 int orderNo3 = User->getIROrder();
3946 if (orderNo3 > orderNo) {
3947 opIsLive = true;
3948 break;
3949 }
3950 }
3951
3952 if (!opIsLive)
3953 return SDValue();
3954 }
3955
3956 return DAG.getNode(ISD::FMA, SDLoc(N), VT,
3957 N0.getOperand(0), N0.getOperand(1), N1);
3958 }
3959 }
3960
3961 return SDValue();
3962}
3963
3964/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
3965///
3966static SDValue PerformADDCombine(SDNode *N,
3967 TargetLowering::DAGCombinerInfo &DCI,
3968 const NVPTXSubtarget &Subtarget,
3969 CodeGenOpt::Level OptLevel) {
3970 SDValue N0 = N->getOperand(0);
3971 SDValue N1 = N->getOperand(1);
3972
3973 // First try with the default operand order.
3974 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI, Subtarget,
3975 OptLevel);
3976 if (Result.getNode())
3977 return Result;
3978
3979 // If that didn't work, try again with the operands commuted.
3980 return PerformADDCombineWithOperands(N, N1, N0, DCI, Subtarget, OptLevel);
3981}
3982
3983static SDValue PerformANDCombine(SDNode *N,
3984 TargetLowering::DAGCombinerInfo &DCI) {
3985 // The type legalizer turns a vector load of i8 values into a zextload to i16
3986 // registers, optionally ANY_EXTENDs it (if target type is integer),
3987 // and ANDs off the high 8 bits. Since we turn this load into a
3988 // target-specific DAG node, the DAG combiner fails to eliminate these AND
3989 // nodes. Do that here.
3990 SDValue Val = N->getOperand(0);
3991 SDValue Mask = N->getOperand(1);
3992
3993 if (isa<ConstantSDNode>(Val)) {
3994 std::swap(Val, Mask);
3995 }
3996
3997 SDValue AExt;
3998 // Generally, we will see zextload -> IMOV16rr -> ANY_EXTEND -> and
3999 if (Val.getOpcode() == ISD::ANY_EXTEND) {
4000 AExt = Val;
4001 Val = Val->getOperand(0);
4002 }
4003
4004 if (Val->isMachineOpcode() && Val->getMachineOpcode() == NVPTX::IMOV16rr) {
4005 Val = Val->getOperand(0);
4006 }
4007
4008 if (Val->getOpcode() == NVPTXISD::LoadV2 ||
4009 Val->getOpcode() == NVPTXISD::LoadV4) {
4010 ConstantSDNode *MaskCnst = dyn_cast<ConstantSDNode>(Mask);
4011 if (!MaskCnst) {
4012 // Not an AND with a constant
4013 return SDValue();
4014 }
4015
4016 uint64_t MaskVal = MaskCnst->getZExtValue();
4017 if (MaskVal != 0xff) {
4018 // Not an AND that chops off top 8 bits
4019 return SDValue();
4020 }
4021
4022 MemSDNode *Mem = dyn_cast<MemSDNode>(Val);
4023 if (!Mem) {
4024 // Not a MemSDNode?!?
4025 return SDValue();
4026 }
4027
4028 EVT MemVT = Mem->getMemoryVT();
4029 if (MemVT != MVT::v2i8 && MemVT != MVT::v4i8) {
4030 // We only handle the i8 case
4031 return SDValue();
4032 }
4033
4034 unsigned ExtType =
4035 cast<ConstantSDNode>(Val->getOperand(Val->getNumOperands()-1))->
4036 getZExtValue();
4037 if (ExtType == ISD::SEXTLOAD) {
4038 // If for some reason the load is a sextload, the and is needed to zero
4039 // out the high 8 bits
4040 return SDValue();
4041 }
4042
4043 bool AddTo = false;
4044 if (AExt.getNode() != 0) {
4045 // Re-insert the ext as a zext.
4046 Val = DCI.DAG.getNode(ISD::ZERO_EXTEND, SDLoc(N),
4047 AExt.getValueType(), Val);
4048 AddTo = true;
4049 }
4050
4051 // If we get here, the AND is unnecessary. Just replace it with the load
4052 DCI.CombineTo(N, Val, AddTo);
4053 }
4054
4055 return SDValue();
4056}
4057
4058enum OperandSignedness {
4059 Signed = 0,
4060 Unsigned,
4061 Unknown
4062};
4063
4064/// IsMulWideOperandDemotable - Checks if the provided DAG node is an operand
4065/// that can be demoted to \p OptSize bits without loss of information. The
4066/// signedness of the operand, if determinable, is placed in \p S.
4067static bool IsMulWideOperandDemotable(SDValue Op,
4068 unsigned OptSize,
4069 OperandSignedness &S) {
4070 S = Unknown;
4071
4072 if (Op.getOpcode() == ISD::SIGN_EXTEND ||
4073 Op.getOpcode() == ISD::SIGN_EXTEND_INREG) {
4074 EVT OrigVT = Op.getOperand(0).getValueType();
Justin Holewinskiecca7152014-07-23 18:46:03 +00004075 if (OrigVT.getSizeInBits() <= OptSize) {
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004076 S = Signed;
4077 return true;
4078 }
4079 } else if (Op.getOpcode() == ISD::ZERO_EXTEND) {
4080 EVT OrigVT = Op.getOperand(0).getValueType();
Justin Holewinskiecca7152014-07-23 18:46:03 +00004081 if (OrigVT.getSizeInBits() <= OptSize) {
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004082 S = Unsigned;
4083 return true;
4084 }
4085 }
4086
4087 return false;
4088}
4089
4090/// AreMulWideOperandsDemotable - Checks if the given LHS and RHS operands can
4091/// be demoted to \p OptSize bits without loss of information. If the operands
4092/// contain a constant, it should appear as the RHS operand. The signedness of
4093/// the operands is placed in \p IsSigned.
4094static bool AreMulWideOperandsDemotable(SDValue LHS, SDValue RHS,
4095 unsigned OptSize,
4096 bool &IsSigned) {
4097
4098 OperandSignedness LHSSign;
4099
4100 // The LHS operand must be a demotable op
4101 if (!IsMulWideOperandDemotable(LHS, OptSize, LHSSign))
4102 return false;
4103
4104 // We should have been able to determine the signedness from the LHS
4105 if (LHSSign == Unknown)
4106 return false;
4107
4108 IsSigned = (LHSSign == Signed);
4109
4110 // The RHS can be a demotable op or a constant
4111 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(RHS)) {
4112 APInt Val = CI->getAPIntValue();
4113 if (LHSSign == Unsigned) {
Jingyue Wu4be014a2015-07-31 05:09:47 +00004114 return Val.isIntN(OptSize);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004115 } else {
Jingyue Wu4be014a2015-07-31 05:09:47 +00004116 return Val.isSignedIntN(OptSize);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004117 }
4118 } else {
4119 OperandSignedness RHSSign;
4120 if (!IsMulWideOperandDemotable(RHS, OptSize, RHSSign))
4121 return false;
4122
Jingyue Wu4be014a2015-07-31 05:09:47 +00004123 return LHSSign == RHSSign;
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004124 }
4125}
4126
4127/// TryMULWIDECombine - Attempt to replace a multiply of M bits with a multiply
4128/// of M/2 bits that produces an M-bit result (i.e. mul.wide). This transform
4129/// works on both multiply DAG nodes and SHL DAG nodes with a constant shift
4130/// amount.
4131static SDValue TryMULWIDECombine(SDNode *N,
4132 TargetLowering::DAGCombinerInfo &DCI) {
4133 EVT MulType = N->getValueType(0);
4134 if (MulType != MVT::i32 && MulType != MVT::i64) {
4135 return SDValue();
4136 }
4137
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004138 SDLoc DL(N);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004139 unsigned OptSize = MulType.getSizeInBits() >> 1;
4140 SDValue LHS = N->getOperand(0);
4141 SDValue RHS = N->getOperand(1);
4142
4143 // Canonicalize the multiply so the constant (if any) is on the right
4144 if (N->getOpcode() == ISD::MUL) {
4145 if (isa<ConstantSDNode>(LHS)) {
4146 std::swap(LHS, RHS);
4147 }
4148 }
4149
4150 // If we have a SHL, determine the actual multiply amount
4151 if (N->getOpcode() == ISD::SHL) {
4152 ConstantSDNode *ShlRHS = dyn_cast<ConstantSDNode>(RHS);
4153 if (!ShlRHS) {
4154 return SDValue();
4155 }
4156
4157 APInt ShiftAmt = ShlRHS->getAPIntValue();
4158 unsigned BitWidth = MulType.getSizeInBits();
4159 if (ShiftAmt.sge(0) && ShiftAmt.slt(BitWidth)) {
4160 APInt MulVal = APInt(BitWidth, 1) << ShiftAmt;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004161 RHS = DCI.DAG.getConstant(MulVal, DL, MulType);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004162 } else {
4163 return SDValue();
4164 }
4165 }
4166
4167 bool Signed;
4168 // Verify that our operands are demotable
4169 if (!AreMulWideOperandsDemotable(LHS, RHS, OptSize, Signed)) {
4170 return SDValue();
4171 }
4172
4173 EVT DemotedVT;
4174 if (MulType == MVT::i32) {
4175 DemotedVT = MVT::i16;
4176 } else {
4177 DemotedVT = MVT::i32;
4178 }
4179
4180 // Truncate the operands to the correct size. Note that these are just for
4181 // type consistency and will (likely) be eliminated in later phases.
4182 SDValue TruncLHS =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004183 DCI.DAG.getNode(ISD::TRUNCATE, DL, DemotedVT, LHS);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004184 SDValue TruncRHS =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004185 DCI.DAG.getNode(ISD::TRUNCATE, DL, DemotedVT, RHS);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004186
4187 unsigned Opc;
4188 if (Signed) {
4189 Opc = NVPTXISD::MUL_WIDE_SIGNED;
4190 } else {
4191 Opc = NVPTXISD::MUL_WIDE_UNSIGNED;
4192 }
4193
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004194 return DCI.DAG.getNode(Opc, DL, MulType, TruncLHS, TruncRHS);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004195}
4196
4197/// PerformMULCombine - Runs PTX-specific DAG combine patterns on MUL nodes.
4198static SDValue PerformMULCombine(SDNode *N,
4199 TargetLowering::DAGCombinerInfo &DCI,
4200 CodeGenOpt::Level OptLevel) {
4201 if (OptLevel > 0) {
4202 // Try mul.wide combining at OptLevel > 0
4203 SDValue Ret = TryMULWIDECombine(N, DCI);
4204 if (Ret.getNode())
4205 return Ret;
4206 }
4207
4208 return SDValue();
4209}
4210
4211/// PerformSHLCombine - Runs PTX-specific DAG combine patterns on SHL nodes.
4212static SDValue PerformSHLCombine(SDNode *N,
4213 TargetLowering::DAGCombinerInfo &DCI,
4214 CodeGenOpt::Level OptLevel) {
4215 if (OptLevel > 0) {
4216 // Try mul.wide combining at OptLevel > 0
4217 SDValue Ret = TryMULWIDECombine(N, DCI);
4218 if (Ret.getNode())
4219 return Ret;
4220 }
4221
4222 return SDValue();
4223}
4224
4225SDValue NVPTXTargetLowering::PerformDAGCombine(SDNode *N,
4226 DAGCombinerInfo &DCI) const {
Justin Holewinski511664d2014-07-23 17:40:45 +00004227 CodeGenOpt::Level OptLevel = getTargetMachine().getOptLevel();
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004228 switch (N->getOpcode()) {
4229 default: break;
4230 case ISD::ADD:
4231 case ISD::FADD:
Eric Christopherbef0a372015-01-30 01:50:07 +00004232 return PerformADDCombine(N, DCI, STI, OptLevel);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004233 case ISD::MUL:
4234 return PerformMULCombine(N, DCI, OptLevel);
4235 case ISD::SHL:
4236 return PerformSHLCombine(N, DCI, OptLevel);
4237 case ISD::AND:
4238 return PerformANDCombine(N, DCI);
4239 }
4240 return SDValue();
4241}
4242
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004243/// ReplaceVectorLoad - Convert vector loads into multi-output scalar loads.
4244static void ReplaceLoadVector(SDNode *N, SelectionDAG &DAG,
Justin Holewinski0497ab12013-03-30 14:29:21 +00004245 SmallVectorImpl<SDValue> &Results) {
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004246 EVT ResVT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004247 SDLoc DL(N);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004248
4249 assert(ResVT.isVector() && "Vector load must have vector type");
4250
4251 // We only handle "native" vector sizes for now, e.g. <4 x double> is not
4252 // legal. We can (and should) split that into 2 loads of <2 x double> here
4253 // but I'm leaving that as a TODO for now.
4254 assert(ResVT.isSimple() && "Can only handle simple types");
4255 switch (ResVT.getSimpleVT().SimpleTy) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004256 default:
4257 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004258 case MVT::v2i8:
4259 case MVT::v2i16:
4260 case MVT::v2i32:
4261 case MVT::v2i64:
4262 case MVT::v2f32:
4263 case MVT::v2f64:
4264 case MVT::v4i8:
4265 case MVT::v4i16:
4266 case MVT::v4i32:
4267 case MVT::v4f32:
4268 // This is a "native" vector type
4269 break;
4270 }
4271
Justin Holewinskiac451062014-07-16 19:45:35 +00004272 LoadSDNode *LD = cast<LoadSDNode>(N);
4273
4274 unsigned Align = LD->getAlignment();
Mehdi Aminia749f2a2015-07-09 02:09:52 +00004275 auto &TD = DAG.getDataLayout();
Justin Holewinskiac451062014-07-16 19:45:35 +00004276 unsigned PrefAlign =
Mehdi Aminia749f2a2015-07-09 02:09:52 +00004277 TD.getPrefTypeAlignment(ResVT.getTypeForEVT(*DAG.getContext()));
Justin Holewinskiac451062014-07-16 19:45:35 +00004278 if (Align < PrefAlign) {
4279 // This load is not sufficiently aligned, so bail out and let this vector
4280 // load be scalarized. Note that we may still be able to emit smaller
4281 // vector loads. For example, if we are loading a <4 x float> with an
4282 // alignment of 8, this check will fail but the legalizer will try again
4283 // with 2 x <2 x float>, which will succeed with an alignment of 8.
4284 return;
4285 }
4286
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004287 EVT EltVT = ResVT.getVectorElementType();
4288 unsigned NumElts = ResVT.getVectorNumElements();
4289
4290 // Since LoadV2 is a target node, we cannot rely on DAG type legalization.
4291 // Therefore, we must ensure the type is legal. For i1 and i8, we set the
Alp Tokercb402912014-01-24 17:20:08 +00004292 // loaded type to i16 and propagate the "real" type as the memory type.
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004293 bool NeedTrunc = false;
4294 if (EltVT.getSizeInBits() < 16) {
4295 EltVT = MVT::i16;
4296 NeedTrunc = true;
4297 }
4298
4299 unsigned Opcode = 0;
4300 SDVTList LdResVTs;
4301
4302 switch (NumElts) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004303 default:
4304 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004305 case 2:
4306 Opcode = NVPTXISD::LoadV2;
4307 LdResVTs = DAG.getVTList(EltVT, EltVT, MVT::Other);
4308 break;
4309 case 4: {
4310 Opcode = NVPTXISD::LoadV4;
4311 EVT ListVTs[] = { EltVT, EltVT, EltVT, EltVT, MVT::Other };
Craig Topperabb4ac72014-04-16 06:10:51 +00004312 LdResVTs = DAG.getVTList(ListVTs);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004313 break;
4314 }
4315 }
4316
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004317 // Copy regular operands
Benjamin Kramerea68a942015-02-19 15:26:17 +00004318 SmallVector<SDValue, 8> OtherOps(N->op_begin(), N->op_end());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004319
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004320 // The select routine does not have access to the LoadSDNode instance, so
4321 // pass along the extension information
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004322 OtherOps.push_back(DAG.getIntPtrConstant(LD->getExtensionType(), DL));
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004323
Craig Topper206fcd42014-04-26 19:29:41 +00004324 SDValue NewLD = DAG.getMemIntrinsicNode(Opcode, DL, LdResVTs, OtherOps,
4325 LD->getMemoryVT(),
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004326 LD->getMemOperand());
4327
4328 SmallVector<SDValue, 4> ScalarRes;
4329
4330 for (unsigned i = 0; i < NumElts; ++i) {
4331 SDValue Res = NewLD.getValue(i);
4332 if (NeedTrunc)
4333 Res = DAG.getNode(ISD::TRUNCATE, DL, ResVT.getVectorElementType(), Res);
4334 ScalarRes.push_back(Res);
4335 }
4336
4337 SDValue LoadChain = NewLD.getValue(NumElts);
4338
Craig Topper48d114b2014-04-26 18:35:24 +00004339 SDValue BuildVec = DAG.getNode(ISD::BUILD_VECTOR, DL, ResVT, ScalarRes);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004340
4341 Results.push_back(BuildVec);
4342 Results.push_back(LoadChain);
4343}
4344
Justin Holewinski0497ab12013-03-30 14:29:21 +00004345static void ReplaceINTRINSIC_W_CHAIN(SDNode *N, SelectionDAG &DAG,
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004346 SmallVectorImpl<SDValue> &Results) {
4347 SDValue Chain = N->getOperand(0);
4348 SDValue Intrin = N->getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004349 SDLoc DL(N);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004350
4351 // Get the intrinsic ID
4352 unsigned IntrinNo = cast<ConstantSDNode>(Intrin.getNode())->getZExtValue();
Justin Holewinski0497ab12013-03-30 14:29:21 +00004353 switch (IntrinNo) {
4354 default:
4355 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004356 case Intrinsic::nvvm_ldg_global_i:
4357 case Intrinsic::nvvm_ldg_global_f:
4358 case Intrinsic::nvvm_ldg_global_p:
4359 case Intrinsic::nvvm_ldu_global_i:
4360 case Intrinsic::nvvm_ldu_global_f:
4361 case Intrinsic::nvvm_ldu_global_p: {
4362 EVT ResVT = N->getValueType(0);
4363
4364 if (ResVT.isVector()) {
4365 // Vector LDG/LDU
4366
4367 unsigned NumElts = ResVT.getVectorNumElements();
4368 EVT EltVT = ResVT.getVectorElementType();
4369
Justin Holewinskif8f70912013-06-28 17:57:59 +00004370 // Since LDU/LDG are target nodes, we cannot rely on DAG type
4371 // legalization.
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004372 // Therefore, we must ensure the type is legal. For i1 and i8, we set the
Alp Tokercb402912014-01-24 17:20:08 +00004373 // loaded type to i16 and propagate the "real" type as the memory type.
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004374 bool NeedTrunc = false;
4375 if (EltVT.getSizeInBits() < 16) {
4376 EltVT = MVT::i16;
4377 NeedTrunc = true;
4378 }
4379
4380 unsigned Opcode = 0;
4381 SDVTList LdResVTs;
4382
4383 switch (NumElts) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004384 default:
4385 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004386 case 2:
Justin Holewinski0497ab12013-03-30 14:29:21 +00004387 switch (IntrinNo) {
4388 default:
4389 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004390 case Intrinsic::nvvm_ldg_global_i:
4391 case Intrinsic::nvvm_ldg_global_f:
4392 case Intrinsic::nvvm_ldg_global_p:
4393 Opcode = NVPTXISD::LDGV2;
4394 break;
4395 case Intrinsic::nvvm_ldu_global_i:
4396 case Intrinsic::nvvm_ldu_global_f:
4397 case Intrinsic::nvvm_ldu_global_p:
4398 Opcode = NVPTXISD::LDUV2;
4399 break;
4400 }
4401 LdResVTs = DAG.getVTList(EltVT, EltVT, MVT::Other);
4402 break;
4403 case 4: {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004404 switch (IntrinNo) {
4405 default:
4406 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004407 case Intrinsic::nvvm_ldg_global_i:
4408 case Intrinsic::nvvm_ldg_global_f:
4409 case Intrinsic::nvvm_ldg_global_p:
4410 Opcode = NVPTXISD::LDGV4;
4411 break;
4412 case Intrinsic::nvvm_ldu_global_i:
4413 case Intrinsic::nvvm_ldu_global_f:
4414 case Intrinsic::nvvm_ldu_global_p:
4415 Opcode = NVPTXISD::LDUV4;
4416 break;
4417 }
4418 EVT ListVTs[] = { EltVT, EltVT, EltVT, EltVT, MVT::Other };
Craig Topperabb4ac72014-04-16 06:10:51 +00004419 LdResVTs = DAG.getVTList(ListVTs);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004420 break;
4421 }
4422 }
4423
4424 SmallVector<SDValue, 8> OtherOps;
4425
4426 // Copy regular operands
4427
4428 OtherOps.push_back(Chain); // Chain
Justin Holewinski0497ab12013-03-30 14:29:21 +00004429 // Skip operand 1 (intrinsic ID)
Justin Holewinskif8f70912013-06-28 17:57:59 +00004430 // Others
Benjamin Kramerea68a942015-02-19 15:26:17 +00004431 OtherOps.append(N->op_begin() + 2, N->op_end());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004432
4433 MemIntrinsicSDNode *MemSD = cast<MemIntrinsicSDNode>(N);
4434
Craig Topper206fcd42014-04-26 19:29:41 +00004435 SDValue NewLD = DAG.getMemIntrinsicNode(Opcode, DL, LdResVTs, OtherOps,
4436 MemSD->getMemoryVT(),
4437 MemSD->getMemOperand());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004438
4439 SmallVector<SDValue, 4> ScalarRes;
4440
4441 for (unsigned i = 0; i < NumElts; ++i) {
4442 SDValue Res = NewLD.getValue(i);
4443 if (NeedTrunc)
Justin Holewinski0497ab12013-03-30 14:29:21 +00004444 Res =
4445 DAG.getNode(ISD::TRUNCATE, DL, ResVT.getVectorElementType(), Res);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004446 ScalarRes.push_back(Res);
4447 }
4448
4449 SDValue LoadChain = NewLD.getValue(NumElts);
4450
Justin Holewinski0497ab12013-03-30 14:29:21 +00004451 SDValue BuildVec =
Craig Topper48d114b2014-04-26 18:35:24 +00004452 DAG.getNode(ISD::BUILD_VECTOR, DL, ResVT, ScalarRes);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004453
4454 Results.push_back(BuildVec);
4455 Results.push_back(LoadChain);
4456 } else {
4457 // i8 LDG/LDU
4458 assert(ResVT.isSimple() && ResVT.getSimpleVT().SimpleTy == MVT::i8 &&
4459 "Custom handling of non-i8 ldu/ldg?");
4460
4461 // Just copy all operands as-is
Benjamin Kramerea68a942015-02-19 15:26:17 +00004462 SmallVector<SDValue, 4> Ops(N->op_begin(), N->op_end());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004463
4464 // Force output to i16
4465 SDVTList LdResVTs = DAG.getVTList(MVT::i16, MVT::Other);
4466
4467 MemIntrinsicSDNode *MemSD = cast<MemIntrinsicSDNode>(N);
4468
4469 // We make sure the memory type is i8, which will be used during isel
4470 // to select the proper instruction.
Justin Holewinski0497ab12013-03-30 14:29:21 +00004471 SDValue NewLD =
Craig Topper206fcd42014-04-26 19:29:41 +00004472 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, DL, LdResVTs, Ops,
4473 MVT::i8, MemSD->getMemOperand());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004474
Justin Holewinskie8c93e32013-07-01 12:58:48 +00004475 Results.push_back(DAG.getNode(ISD::TRUNCATE, DL, MVT::i8,
4476 NewLD.getValue(0)));
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004477 Results.push_back(NewLD.getValue(1));
4478 }
4479 }
4480 }
4481}
4482
Justin Holewinski0497ab12013-03-30 14:29:21 +00004483void NVPTXTargetLowering::ReplaceNodeResults(
4484 SDNode *N, SmallVectorImpl<SDValue> &Results, SelectionDAG &DAG) const {
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004485 switch (N->getOpcode()) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004486 default:
4487 report_fatal_error("Unhandled custom legalization");
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004488 case ISD::LOAD:
Mehdi Aminia749f2a2015-07-09 02:09:52 +00004489 ReplaceLoadVector(N, DAG, Results);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004490 return;
4491 case ISD::INTRINSIC_W_CHAIN:
4492 ReplaceINTRINSIC_W_CHAIN(N, DAG, Results);
4493 return;
4494 }
4495}
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +00004496
4497// Pin NVPTXSection's and NVPTXTargetObjectFile's vtables to this file.
4498void NVPTXSection::anchor() {}
4499
4500NVPTXTargetObjectFile::~NVPTXTargetObjectFile() {
4501 delete TextSection;
4502 delete DataSection;
4503 delete BSSSection;
4504 delete ReadOnlySection;
4505
4506 delete StaticCtorSection;
4507 delete StaticDtorSection;
4508 delete LSDASection;
4509 delete EHFrameSection;
4510 delete DwarfAbbrevSection;
4511 delete DwarfInfoSection;
4512 delete DwarfLineSection;
4513 delete DwarfFrameSection;
4514 delete DwarfPubTypesSection;
4515 delete DwarfDebugInlineSection;
4516 delete DwarfStrSection;
4517 delete DwarfLocSection;
4518 delete DwarfARangesSection;
4519 delete DwarfRangesSection;
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +00004520}
Rafael Espindola35a12a82014-11-12 01:27:22 +00004521
Rafael Espindola0709a7b2015-05-21 19:20:38 +00004522MCSection *
Rafael Espindola35a12a82014-11-12 01:27:22 +00004523NVPTXTargetObjectFile::SelectSectionForGlobal(const GlobalValue *GV,
4524 SectionKind Kind, Mangler &Mang,
4525 const TargetMachine &TM) const {
4526 return getDataSection();
4527}