blob: 4e3e0df199304dc26f05af01cda95fc56e8c6f28 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86InstrFormats.td - X86 Instruction Formats -------*- tablegen -*-===//
2//
Evan Cheng12c6be82007-07-31 08:04:03 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Evan Cheng12c6be82007-07-31 08:04:03 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11// X86 Instruction Format Definitions.
12//
13
14// Format specifies the encoding used by the instruction. This is part of the
15// ad-hoc solution used to emit machine instruction encodings by our machine
16// code emitter.
17class Format<bits<6> val> {
18 bits<6> Value = val;
19}
20
21def Pseudo : Format<0>; def RawFrm : Format<1>;
22def AddRegFrm : Format<2>; def MRMDestReg : Format<3>;
23def MRMDestMem : Format<4>; def MRMSrcReg : Format<5>;
24def MRMSrcMem : Format<6>;
25def MRM0r : Format<16>; def MRM1r : Format<17>; def MRM2r : Format<18>;
26def MRM3r : Format<19>; def MRM4r : Format<20>; def MRM5r : Format<21>;
27def MRM6r : Format<22>; def MRM7r : Format<23>;
28def MRM0m : Format<24>; def MRM1m : Format<25>; def MRM2m : Format<26>;
29def MRM3m : Format<27>; def MRM4m : Format<28>; def MRM5m : Format<29>;
30def MRM6m : Format<30>; def MRM7m : Format<31>;
31def MRMInitReg : Format<32>;
Chris Lattnerf7477e52010-02-12 02:06:33 +000032def MRM_C1 : Format<33>;
Chris Lattner140caa72010-02-13 00:41:14 +000033def MRM_C2 : Format<34>;
34def MRM_C3 : Format<35>;
35def MRM_C4 : Format<36>;
36def MRM_C8 : Format<37>;
37def MRM_C9 : Format<38>;
38def MRM_E8 : Format<39>;
39def MRM_F0 : Format<40>;
40def MRM_F8 : Format<41>;
Sean Callanan4d804d72010-02-13 02:06:11 +000041def MRM_F9 : Format<42>;
Chris Lattnercea0a8d2010-09-17 18:02:29 +000042def RawFrmImm8 : Format<43>;
43def RawFrmImm16 : Format<44>;
Rafael Espindolae3906212011-02-22 00:35:18 +000044def MRM_D0 : Format<45>;
45def MRM_D1 : Format<46>;
Craig Topper66a35972012-02-19 01:39:49 +000046def MRM_D4 : Format<47>;
Michael Liao73cffdd2012-11-08 07:28:54 +000047def MRM_D5 : Format<48>;
Dave Zarzycki656e8512013-03-25 18:59:43 +000048def MRM_D6 : Format<49>;
49def MRM_D8 : Format<50>;
50def MRM_D9 : Format<51>;
51def MRM_DA : Format<52>;
52def MRM_DB : Format<53>;
53def MRM_DC : Format<54>;
54def MRM_DD : Format<55>;
55def MRM_DE : Format<56>;
56def MRM_DF : Format<57>;
Evan Cheng12c6be82007-07-31 08:04:03 +000057
58// ImmType - This specifies the immediate type used by an instruction. This is
59// part of the ad-hoc solution used to emit machine instruction encodings by our
60// machine code emitter.
61class ImmType<bits<3> val> {
62 bits<3> Value = val;
63}
Chris Lattner12455ca2010-02-12 22:27:07 +000064def NoImm : ImmType<0>;
65def Imm8 : ImmType<1>;
66def Imm8PCRel : ImmType<2>;
67def Imm16 : ImmType<3>;
Chris Lattnerac588122010-07-07 22:27:31 +000068def Imm16PCRel : ImmType<4>;
69def Imm32 : ImmType<5>;
70def Imm32PCRel : ImmType<6>;
71def Imm64 : ImmType<7>;
Evan Cheng12c6be82007-07-31 08:04:03 +000072
73// FPFormat - This specifies what form this FP instruction has. This is used by
74// the Floating-Point stackifier pass.
75class FPFormat<bits<3> val> {
76 bits<3> Value = val;
77}
78def NotFP : FPFormat<0>;
79def ZeroArgFP : FPFormat<1>;
80def OneArgFP : FPFormat<2>;
81def OneArgFPRW : FPFormat<3>;
82def TwoArgFP : FPFormat<4>;
83def CompareFP : FPFormat<5>;
84def CondMovFP : FPFormat<6>;
85def SpecialFP : FPFormat<7>;
86
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +000087// Class specifying the SSE execution domain, used by the SSEDomainFix pass.
Jakob Stoklund Olesendbff4e82010-03-30 22:46:53 +000088// Keep in sync with tables in X86InstrInfo.cpp.
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +000089class Domain<bits<2> val> {
90 bits<2> Value = val;
91}
92def GenericDomain : Domain<0>;
Jakob Stoklund Olesendbff4e82010-03-30 22:46:53 +000093def SSEPackedSingle : Domain<1>;
94def SSEPackedDouble : Domain<2>;
95def SSEPackedInt : Domain<3>;
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +000096
Evan Cheng12c6be82007-07-31 08:04:03 +000097// Prefix byte classes which are used to indicate to the ad-hoc machine code
98// emitter that various prefix bytes are required.
99class OpSize { bit hasOpSizePrefix = 1; }
100class AdSize { bit hasAdSizePrefix = 1; }
101class REX_W { bit hasREX_WPrefix = 1; }
Andrew Lenharth0070dd12008-03-01 13:37:02 +0000102class LOCK { bit hasLockPrefix = 1; }
Anton Korobeynikov25897772008-10-11 19:09:15 +0000103class SegFS { bits<2> SegOvrBits = 1; }
104class SegGS { bits<2> SegOvrBits = 2; }
Joerg Sonnenbergercc53d992011-04-04 15:58:30 +0000105class TB { bits<5> Prefix = 1; }
106class REP { bits<5> Prefix = 2; }
107class D8 { bits<5> Prefix = 3; }
108class D9 { bits<5> Prefix = 4; }
109class DA { bits<5> Prefix = 5; }
110class DB { bits<5> Prefix = 6; }
111class DC { bits<5> Prefix = 7; }
112class DD { bits<5> Prefix = 8; }
113class DE { bits<5> Prefix = 9; }
114class DF { bits<5> Prefix = 10; }
115class XD { bits<5> Prefix = 11; }
116class XS { bits<5> Prefix = 12; }
117class T8 { bits<5> Prefix = 13; }
118class TA { bits<5> Prefix = 14; }
Joerg Sonnenbergerfc4789d2011-04-04 16:58:13 +0000119class A6 { bits<5> Prefix = 15; }
120class A7 { bits<5> Prefix = 16; }
Craig Topper96fa5972011-10-16 16:50:08 +0000121class T8XD { bits<5> Prefix = 17; }
122class T8XS { bits<5> Prefix = 18; }
Craig Topper980d5982011-10-23 07:34:00 +0000123class TAXD { bits<5> Prefix = 19; }
Jan Sjödin6dd24882011-12-12 19:12:26 +0000124class XOP8 { bits<5> Prefix = 20; }
125class XOP9 { bits<5> Prefix = 21; }
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000126class VEX { bit hasVEXPrefix = 1; }
Bruno Cardoso Lopes05166742010-07-01 01:20:06 +0000127class VEX_W { bit hasVEX_WPrefix = 1; }
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000128class VEX_4V : VEX { bit hasVEX_4VPrefix = 1; }
Craig Topperaea148c2011-10-16 07:55:05 +0000129class VEX_4VOp3 : VEX { bit hasVEX_4VOp3Prefix = 1; }
Bruno Cardoso Lopese2bd0582010-07-06 22:36:24 +0000130class VEX_I8IMM { bit hasVEX_i8ImmReg = 1; }
Bruno Cardoso Lopesfd8bfcd2010-07-13 21:07:28 +0000131class VEX_L { bit hasVEX_L = 1; }
Craig Topperf18c8962011-10-04 06:30:42 +0000132class VEX_LIG { bit ignoresVEX_L = 1; }
Chris Lattner45270db2010-10-03 18:08:05 +0000133class Has3DNow0F0FOpcode { bit has3DNow0F0FOpcode = 1; }
Craig Toppercd93de92011-12-30 04:48:54 +0000134class MemOp4 { bit hasMemOp4Prefix = 1; }
Jan Sjödin6dd24882011-12-12 19:12:26 +0000135class XOP { bit hasXOP_Prefix = 1; }
Evan Cheng12c6be82007-07-31 08:04:03 +0000136class X86Inst<bits<8> opcod, Format f, ImmType i, dag outs, dag ins,
Andrew Trick8523b162012-02-01 23:20:51 +0000137 string AsmStr,
138 InstrItinClass itin,
139 Domain d = GenericDomain>
Evan Cheng12c6be82007-07-31 08:04:03 +0000140 : Instruction {
141 let Namespace = "X86";
142
143 bits<8> Opcode = opcod;
144 Format Form = f;
145 bits<6> FormBits = Form.Value;
146 ImmType ImmT = i;
Evan Cheng12c6be82007-07-31 08:04:03 +0000147
148 dag OutOperandList = outs;
149 dag InOperandList = ins;
150 string AsmString = AsmStr;
151
Chris Lattner7ff33462010-10-31 19:22:57 +0000152 // If this is a pseudo instruction, mark it isCodeGenOnly.
153 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
154
Andrew Trick8523b162012-02-01 23:20:51 +0000155 let Itinerary = itin;
156
Evan Cheng12c6be82007-07-31 08:04:03 +0000157 //
158 // Attributes specific to X86 instructions...
159 //
160 bit hasOpSizePrefix = 0; // Does this inst have a 0x66 prefix?
161 bit hasAdSizePrefix = 0; // Does this inst have a 0x67 prefix?
162
Joerg Sonnenbergercc53d992011-04-04 15:58:30 +0000163 bits<5> Prefix = 0; // Which prefix byte does this inst have?
Eric Christopher3a8ae232010-11-30 09:11:54 +0000164 bit hasREX_WPrefix = 0; // Does this inst require the REX.W prefix?
Jakob Stoklund Olesenf8d7eda2010-03-25 18:52:01 +0000165 FPFormat FPForm = NotFP; // What flavor of FP instruction is this?
Dan Gohmana21bdda2008-08-20 13:46:21 +0000166 bit hasLockPrefix = 0; // Does this inst have a 0xF0 prefix?
Anton Korobeynikov25897772008-10-11 19:09:15 +0000167 bits<2> SegOvrBits = 0; // Segment override prefix.
Jakob Stoklund Olesenf8d7eda2010-03-25 18:52:01 +0000168 Domain ExeDomain = d;
Eric Christopher3a8ae232010-11-30 09:11:54 +0000169 bit hasVEXPrefix = 0; // Does this inst require a VEX prefix?
Bruno Cardoso Lopes05166742010-07-01 01:20:06 +0000170 bit hasVEX_WPrefix = 0; // Does this inst set the VEX_W field?
Eric Christopher3a8ae232010-11-30 09:11:54 +0000171 bit hasVEX_4VPrefix = 0; // Does this inst require the VEX.VVVV field?
Craig Topperaea148c2011-10-16 07:55:05 +0000172 bit hasVEX_4VOp3Prefix = 0; // Does this inst require the VEX.VVVV field to
173 // encode the third operand?
Eric Christopher3a8ae232010-11-30 09:11:54 +0000174 bit hasVEX_i8ImmReg = 0; // Does this inst require the last source register
Bruno Cardoso Lopese2bd0582010-07-06 22:36:24 +0000175 // to be encoded in a immediate field?
Eric Christopher3a8ae232010-11-30 09:11:54 +0000176 bit hasVEX_L = 0; // Does this inst use large (256-bit) registers?
Craig Topperf18c8962011-10-04 06:30:42 +0000177 bit ignoresVEX_L = 0; // Does this instruction ignore the L-bit
Chris Lattner45270db2010-10-03 18:08:05 +0000178 bit has3DNow0F0FOpcode =0;// Wacky 3dNow! encoding?
Craig Toppercd93de92011-12-30 04:48:54 +0000179 bit hasMemOp4Prefix = 0; // Same bit as VEX_W, but used for swapping operands
Jan Sjödin6dd24882011-12-12 19:12:26 +0000180 bit hasXOP_Prefix = 0; // Does this inst require an XOP prefix?
Jakob Stoklund Olesenb93331f2010-04-05 03:10:20 +0000181
182 // TSFlags layout should be kept in sync with X86InstrInfo.h.
183 let TSFlags{5-0} = FormBits;
184 let TSFlags{6} = hasOpSizePrefix;
185 let TSFlags{7} = hasAdSizePrefix;
Joerg Sonnenbergercc53d992011-04-04 15:58:30 +0000186 let TSFlags{12-8} = Prefix;
187 let TSFlags{13} = hasREX_WPrefix;
188 let TSFlags{16-14} = ImmT.Value;
189 let TSFlags{19-17} = FPForm.Value;
190 let TSFlags{20} = hasLockPrefix;
191 let TSFlags{22-21} = SegOvrBits;
192 let TSFlags{24-23} = ExeDomain.Value;
193 let TSFlags{32-25} = Opcode;
194 let TSFlags{33} = hasVEXPrefix;
195 let TSFlags{34} = hasVEX_WPrefix;
196 let TSFlags{35} = hasVEX_4VPrefix;
Craig Topperaea148c2011-10-16 07:55:05 +0000197 let TSFlags{36} = hasVEX_4VOp3Prefix;
198 let TSFlags{37} = hasVEX_i8ImmReg;
199 let TSFlags{38} = hasVEX_L;
200 let TSFlags{39} = ignoresVEX_L;
201 let TSFlags{40} = has3DNow0F0FOpcode;
Craig Toppercd93de92011-12-30 04:48:54 +0000202 let TSFlags{41} = hasMemOp4Prefix;
Jan Sjödin6dd24882011-12-12 19:12:26 +0000203 let TSFlags{42} = hasXOP_Prefix;
Evan Cheng12c6be82007-07-31 08:04:03 +0000204}
205
Eric Christopheref62f572010-11-30 08:57:23 +0000206class PseudoI<dag oops, dag iops, list<dag> pattern>
Andrew Trick8523b162012-02-01 23:20:51 +0000207 : X86Inst<0, Pseudo, NoImm, oops, iops, "", NoItinerary> {
Eric Christopheref62f572010-11-30 08:57:23 +0000208 let Pattern = pattern;
209}
210
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000211class I<bits<8> o, Format f, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000212 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT,
213 Domain d = GenericDomain>
214 : X86Inst<o, f, NoImm, outs, ins, asm, itin, d> {
Evan Cheng12c6be82007-07-31 08:04:03 +0000215 let Pattern = pattern;
216 let CodeSize = 3;
217}
Sean Callanan04d8cb72009-12-18 00:01:26 +0000218class Ii8 <bits<8> o, Format f, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000219 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT,
220 Domain d = GenericDomain>
221 : X86Inst<o, f, Imm8, outs, ins, asm, itin, d> {
Evan Cheng12c6be82007-07-31 08:04:03 +0000222 let Pattern = pattern;
223 let CodeSize = 3;
224}
Chris Lattner12455ca2010-02-12 22:27:07 +0000225class Ii8PCRel<bits<8> o, Format f, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000226 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
227 : X86Inst<o, f, Imm8PCRel, outs, ins, asm, itin> {
Chris Lattner12455ca2010-02-12 22:27:07 +0000228 let Pattern = pattern;
229 let CodeSize = 3;
230}
Sean Callanan04d8cb72009-12-18 00:01:26 +0000231class Ii16<bits<8> o, Format f, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000232 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
233 : X86Inst<o, f, Imm16, outs, ins, asm, itin> {
Evan Cheng12c6be82007-07-31 08:04:03 +0000234 let Pattern = pattern;
235 let CodeSize = 3;
236}
Sean Callanan04d8cb72009-12-18 00:01:26 +0000237class Ii32<bits<8> o, Format f, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000238 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
239 : X86Inst<o, f, Imm32, outs, ins, asm, itin> {
Evan Cheng12c6be82007-07-31 08:04:03 +0000240 let Pattern = pattern;
241 let CodeSize = 3;
242}
243
Chris Lattnerac588122010-07-07 22:27:31 +0000244class Ii16PCRel<bits<8> o, Format f, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000245 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
246 : X86Inst<o, f, Imm16PCRel, outs, ins, asm, itin> {
Chris Lattnerac588122010-07-07 22:27:31 +0000247 let Pattern = pattern;
248 let CodeSize = 3;
249}
250
Chris Lattner12455ca2010-02-12 22:27:07 +0000251class Ii32PCRel<bits<8> o, Format f, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000252 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
253 : X86Inst<o, f, Imm32PCRel, outs, ins, asm, itin> {
Chris Lattner12455ca2010-02-12 22:27:07 +0000254 let Pattern = pattern;
255 let CodeSize = 3;
256}
257
Evan Cheng12c6be82007-07-31 08:04:03 +0000258// FPStack Instruction Templates:
259// FPI - Floating Point Instruction template.
Preston Gurdfa3f6cb2012-05-02 16:03:35 +0000260class FPI<bits<8> o, Format F, dag outs, dag ins, string asm,
261 InstrItinClass itin = IIC_DEFAULT>
262 : I<o, F, outs, ins, asm, [], itin> {}
Evan Cheng12c6be82007-07-31 08:04:03 +0000263
Bob Wilsona967c422010-08-26 18:08:11 +0000264// FpI_ - Floating Point Pseudo Instruction template. Not Predicated.
Andrew Trick8523b162012-02-01 23:20:51 +0000265class FpI_<dag outs, dag ins, FPFormat fp, list<dag> pattern,
266 InstrItinClass itin = IIC_DEFAULT>
267 : X86Inst<0, Pseudo, NoImm, outs, ins, "", itin> {
Jakob Stoklund Olesenf8d7eda2010-03-25 18:52:01 +0000268 let FPForm = fp;
Evan Cheng12c6be82007-07-31 08:04:03 +0000269 let Pattern = pattern;
270}
271
Sean Callanan050e0cd2009-09-15 00:35:17 +0000272// Templates for instructions that use a 16- or 32-bit segmented address as
273// their only operand: lcall (FAR CALL) and ljmp (FAR JMP)
274//
275// Iseg16 - 16-bit segment selector, 16-bit offset
276// Iseg32 - 16-bit segment selector, 32-bit offset
277
278class Iseg16 <bits<8> o, Format f, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000279 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
280 : X86Inst<o, f, Imm16, outs, ins, asm, itin> {
Sean Callanan050e0cd2009-09-15 00:35:17 +0000281 let Pattern = pattern;
282 let CodeSize = 3;
283}
284
285class Iseg32 <bits<8> o, Format f, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000286 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
287 : X86Inst<o, f, Imm32, outs, ins, asm, itin> {
Sean Callanan050e0cd2009-09-15 00:35:17 +0000288 let Pattern = pattern;
289 let CodeSize = 3;
290}
291
Michael Liaobbd10792012-08-30 16:54:46 +0000292def __xs : XS;
293
Bruno Cardoso Lopes6b98f712010-06-17 23:05:30 +0000294// SI - SSE 1 & 2 scalar instructions
Andrew Trick8523b162012-02-01 23:20:51 +0000295class SI<bits<8> o, Format F, dag outs, dag ins, string asm,
296 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
297 : I<o, F, outs, ins, asm, pattern, itin> {
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000298 let Predicates = !if(hasVEXPrefix /* VEX */, [HasAVX],
Michael Liaobbd10792012-08-30 16:54:46 +0000299 !if(!eq(Prefix, __xs.Prefix), [UseSSE1], [UseSSE2]));
Bruno Cardoso Lopes6b98f712010-06-17 23:05:30 +0000300
301 // AVX instructions have a 'v' prefix in the mnemonic
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000302 let AsmString = !if(hasVEXPrefix, !strconcat("v", asm), asm);
Bruno Cardoso Lopes6b98f712010-06-17 23:05:30 +0000303}
304
Bruno Cardoso Lopes191a1cd2010-06-24 00:32:06 +0000305// SIi8 - SSE 1 & 2 scalar instructions
306class SIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000307 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
308 : Ii8<o, F, outs, ins, asm, pattern, itin> {
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000309 let Predicates = !if(hasVEXPrefix /* VEX */, [HasAVX],
Michael Liaobbd10792012-08-30 16:54:46 +0000310 !if(!eq(Prefix, __xs.Prefix), [UseSSE1], [UseSSE2]));
Bruno Cardoso Lopes191a1cd2010-06-24 00:32:06 +0000311
312 // AVX instructions have a 'v' prefix in the mnemonic
313 let AsmString = !if(hasVEXPrefix, !strconcat("v", asm), asm);
314}
315
Bruno Cardoso Lopes2bfad412010-06-18 23:13:35 +0000316// PI - SSE 1 & 2 packed instructions
317class PI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern,
Andrew Trick8523b162012-02-01 23:20:51 +0000318 InstrItinClass itin, Domain d>
319 : I<o, F, outs, ins, asm, pattern, itin, d> {
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000320 let Predicates = !if(hasVEXPrefix /* VEX */, [HasAVX],
Michael Liaobbd10792012-08-30 16:54:46 +0000321 !if(hasOpSizePrefix /* OpSize */, [UseSSE2], [UseSSE1]));
Bruno Cardoso Lopes2bfad412010-06-18 23:13:35 +0000322
323 // AVX instructions have a 'v' prefix in the mnemonic
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000324 let AsmString = !if(hasVEXPrefix, !strconcat("v", asm), asm);
Bruno Cardoso Lopes2bfad412010-06-18 23:13:35 +0000325}
326
Michael Liaobbd10792012-08-30 16:54:46 +0000327// MMXPI - SSE 1 & 2 packed instructions with MMX operands
328class MMXPI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern,
329 InstrItinClass itin, Domain d>
330 : I<o, F, outs, ins, asm, pattern, itin, d> {
331 let Predicates = !if(hasOpSizePrefix /* OpSize */, [HasSSE2], [HasSSE1]);
332}
333
Bruno Cardoso Lopes1e13c172010-06-22 23:37:59 +0000334// PIi8 - SSE 1 & 2 packed instructions with immediate
335class PIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000336 list<dag> pattern, InstrItinClass itin, Domain d>
337 : Ii8<o, F, outs, ins, asm, pattern, itin, d> {
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000338 let Predicates = !if(hasVEX_4VPrefix /* VEX */, [HasAVX],
Michael Liaobbd10792012-08-30 16:54:46 +0000339 !if(hasOpSizePrefix /* OpSize */, [UseSSE2], [UseSSE1]));
Bruno Cardoso Lopes1e13c172010-06-22 23:37:59 +0000340
341 // AVX instructions have a 'v' prefix in the mnemonic
342 let AsmString = !if(hasVEX_4VPrefix, !strconcat("v", asm), asm);
343}
344
Evan Cheng12c6be82007-07-31 08:04:03 +0000345// SSE1 Instruction Templates:
346//
347// SSI - SSE1 instructions with XS prefix.
348// PSI - SSE1 instructions with TB prefix.
349// PSIi8 - SSE1 instructions with ImmT == Imm8 and TB prefix.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000350// VSSI - SSE1 instructions with XS prefix in AVX form.
Bruno Cardoso Lopesb06f54b2010-06-12 01:23:26 +0000351// VPSI - SSE1 instructions with TB prefix in AVX form.
Evan Cheng12c6be82007-07-31 08:04:03 +0000352
Andrew Trick8523b162012-02-01 23:20:51 +0000353class SSI<bits<8> o, Format F, dag outs, dag ins, string asm,
354 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
Michael Liaobbd10792012-08-30 16:54:46 +0000355 : I<o, F, outs, ins, asm, pattern, itin>, XS, Requires<[UseSSE1]>;
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000356class SSIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000357 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
Michael Liaobbd10792012-08-30 16:54:46 +0000358 : Ii8<o, F, outs, ins, asm, pattern, itin>, XS, Requires<[UseSSE1]>;
Andrew Trick8523b162012-02-01 23:20:51 +0000359class PSI<bits<8> o, Format F, dag outs, dag ins, string asm,
360 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
361 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedSingle>, TB,
Michael Liaobbd10792012-08-30 16:54:46 +0000362 Requires<[UseSSE1]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000363class PSIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000364 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
365 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedSingle>, TB,
Michael Liaobbd10792012-08-30 16:54:46 +0000366 Requires<[UseSSE1]>;
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000367class VSSI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000368 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
369 : I<o, F, outs, ins, !strconcat("v", asm), pattern, itin>, XS,
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000370 Requires<[HasAVX]>;
Bruno Cardoso Lopesb06f54b2010-06-12 01:23:26 +0000371class VPSI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000372 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
373 : I<o, F, outs, ins, !strconcat("v", asm), pattern, itin, SSEPackedSingle>, TB,
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000374 Requires<[HasAVX]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000375
376// SSE2 Instruction Templates:
377//
Bill Wendling76105a42008-08-27 21:32:04 +0000378// SDI - SSE2 instructions with XD prefix.
379// SDIi8 - SSE2 instructions with ImmT == Imm8 and XD prefix.
Craig Topperf881d382012-07-30 02:14:02 +0000380// S2SI - SSE2 instructions with XS prefix.
Bill Wendling76105a42008-08-27 21:32:04 +0000381// SSDIi8 - SSE2 instructions with ImmT == Imm8 and XS prefix.
382// PDI - SSE2 instructions with TB and OpSize prefixes.
383// PDIi8 - SSE2 instructions with ImmT == Imm8 and TB and OpSize prefixes.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000384// VSDI - SSE2 instructions with XD prefix in AVX form.
Bruno Cardoso Lopesb06f54b2010-06-12 01:23:26 +0000385// VPDI - SSE2 instructions with TB and OpSize prefixes in AVX form.
Michael Liaobbd10792012-08-30 16:54:46 +0000386// MMXSDIi8 - SSE2 instructions with ImmT == Imm8 and XD prefix as well as
387// MMX operands.
388// MMXSSDIi8 - SSE2 instructions with ImmT == Imm8 and XS prefix as well as
389// MMX operands.
Evan Cheng12c6be82007-07-31 08:04:03 +0000390
Andrew Trick8523b162012-02-01 23:20:51 +0000391class SDI<bits<8> o, Format F, dag outs, dag ins, string asm,
392 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
Michael Liaobbd10792012-08-30 16:54:46 +0000393 : I<o, F, outs, ins, asm, pattern, itin>, XD, Requires<[UseSSE2]>;
Evan Cheng01c7c192007-12-20 19:57:09 +0000394class SDIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000395 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
Michael Liaobbd10792012-08-30 16:54:46 +0000396 : Ii8<o, F, outs, ins, asm, pattern, itin>, XD, Requires<[UseSSE2]>;
Craig Topperf881d382012-07-30 02:14:02 +0000397class S2SI<bits<8> o, Format F, dag outs, dag ins, string asm,
398 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
Michael Liaobbd10792012-08-30 16:54:46 +0000399 : I<o, F, outs, ins, asm, pattern, itin>, XS, Requires<[UseSSE2]>;
Craig Topperf881d382012-07-30 02:14:02 +0000400class S2SIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000401 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
Michael Liaobbd10792012-08-30 16:54:46 +0000402 : Ii8<o, F, outs, ins, asm, pattern>, XS, Requires<[UseSSE2]>;
Andrew Trick8523b162012-02-01 23:20:51 +0000403class PDI<bits<8> o, Format F, dag outs, dag ins, string asm,
404 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
405 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedDouble>, TB, OpSize,
Michael Liaobbd10792012-08-30 16:54:46 +0000406 Requires<[UseSSE2]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000407class PDIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000408 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
409 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedDouble>, TB, OpSize,
Michael Liaobbd10792012-08-30 16:54:46 +0000410 Requires<[UseSSE2]>;
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000411class VSDI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000412 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
413 : I<o, F, outs, ins, !strconcat("v", asm), pattern, itin>, XD,
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000414 Requires<[HasAVX]>;
Craig Topperf881d382012-07-30 02:14:02 +0000415class VS2SI<bits<8> o, Format F, dag outs, dag ins, string asm,
416 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
417 : I<o, F, outs, ins, !strconcat("v", asm), pattern, itin>, XS,
418 Requires<[HasAVX]>;
Bruno Cardoso Lopesb06f54b2010-06-12 01:23:26 +0000419class VPDI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000420 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
421 : I<o, F, outs, ins, !strconcat("v", asm), pattern, itin, SSEPackedDouble>, TB,
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000422 OpSize, Requires<[HasAVX]>;
Michael Liaobbd10792012-08-30 16:54:46 +0000423class MMXSDIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
424 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
425 : Ii8<o, F, outs, ins, asm, pattern, itin>, XD, Requires<[HasSSE2]>;
426class MMXS2SIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
427 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
428 : Ii8<o, F, outs, ins, asm, pattern>, XS, Requires<[HasSSE2]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000429
430// SSE3 Instruction Templates:
431//
432// S3I - SSE3 instructions with TB and OpSize prefixes.
433// S3SI - SSE3 instructions with XS prefix.
434// S3DI - SSE3 instructions with XD prefix.
435
Sean Callanan04d8cb72009-12-18 00:01:26 +0000436class S3SI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000437 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
438 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedSingle>, XS,
Michael Liaobbd10792012-08-30 16:54:46 +0000439 Requires<[UseSSE3]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000440class S3DI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000441 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
442 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedDouble>, XD,
Michael Liaobbd10792012-08-30 16:54:46 +0000443 Requires<[UseSSE3]>;
Andrew Trick8523b162012-02-01 23:20:51 +0000444class S3I<bits<8> o, Format F, dag outs, dag ins, string asm,
445 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
446 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedDouble>, TB, OpSize,
Michael Liaobbd10792012-08-30 16:54:46 +0000447 Requires<[UseSSE3]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000448
449
Nate Begeman8ef50212008-02-12 22:51:28 +0000450// SSSE3 Instruction Templates:
451//
452// SS38I - SSSE3 instructions with T8 prefix.
453// SS3AI - SSSE3 instructions with TA prefix.
Michael Liaobbd10792012-08-30 16:54:46 +0000454// MMXSS38I - SSSE3 instructions with T8 prefix and MMX operands.
455// MMXSS3AI - SSSE3 instructions with TA prefix and MMX operands.
Nate Begeman8ef50212008-02-12 22:51:28 +0000456//
457// Note: SSSE3 instructions have 64-bit and 128-bit versions. The 64-bit version
Craig Topper744f6312012-01-09 00:11:29 +0000458// uses the MMX registers. The 64-bit versions are grouped with the MMX
459// classes. They need to be enabled even if AVX is enabled.
Nate Begeman8ef50212008-02-12 22:51:28 +0000460
461class SS38I<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000462 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
463 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, T8,
Michael Liaobbd10792012-08-30 16:54:46 +0000464 Requires<[UseSSSE3]>;
Nate Begeman8ef50212008-02-12 22:51:28 +0000465class SS3AI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000466 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
467 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TA,
Michael Liaobbd10792012-08-30 16:54:46 +0000468 Requires<[UseSSSE3]>;
469class MMXSS38I<bits<8> o, Format F, dag outs, dag ins, string asm,
470 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
471 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, T8,
472 Requires<[HasSSSE3]>;
473class MMXSS3AI<bits<8> o, Format F, dag outs, dag ins, string asm,
474 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
475 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TA,
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000476 Requires<[HasSSSE3]>;
Nate Begeman8ef50212008-02-12 22:51:28 +0000477
478// SSE4.1 Instruction Templates:
479//
480// SS48I - SSE 4.1 instructions with T8 prefix.
Evan Cheng96bdbd62008-03-14 07:39:27 +0000481// SS41AIi8 - SSE 4.1 instructions with TA prefix and ImmT == Imm8.
Nate Begeman8ef50212008-02-12 22:51:28 +0000482//
483class SS48I<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000484 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
485 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, T8,
Michael Liaobbd10792012-08-30 16:54:46 +0000486 Requires<[UseSSE41]>;
Evan Cheng96bdbd62008-03-14 07:39:27 +0000487class SS4AIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000488 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
489 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TA,
Michael Liaobbd10792012-08-30 16:54:46 +0000490 Requires<[UseSSE41]>;
Nate Begeman8ef50212008-02-12 22:51:28 +0000491
Nate Begeman55b7bec2008-07-17 16:51:19 +0000492// SSE4.2 Instruction Templates:
493//
494// SS428I - SSE 4.2 instructions with T8 prefix.
495class SS428I<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000496 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
497 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, T8,
Michael Liaobbd10792012-08-30 16:54:46 +0000498 Requires<[UseSSE42]>;
Nate Begeman8ef50212008-02-12 22:51:28 +0000499
Craig Topper96fa5972011-10-16 16:50:08 +0000500// SS42FI - SSE 4.2 instructions with T8XD prefix.
Michael Liaobbd10792012-08-30 16:54:46 +0000501// NOTE: 'HasSSE42' is used as SS42FI is only used for CRC32 insns.
Eric Christopher7dfa9f22009-08-08 21:55:08 +0000502class SS42FI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000503 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
504 : I<o, F, outs, ins, asm, pattern, itin>, T8XD, Requires<[HasSSE42]>;
Craig Topperb9109842012-01-01 19:51:58 +0000505
Eric Christopher9fe912d2009-08-18 22:50:32 +0000506// SS42AI = SSE 4.2 instructions with TA prefix
507class SS42AI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000508 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
509 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TA,
Michael Liaobbd10792012-08-30 16:54:46 +0000510 Requires<[UseSSE42]>;
Eric Christopher9fe912d2009-08-18 22:50:32 +0000511
Bruno Cardoso Lopes14c5fd42010-07-20 00:11:13 +0000512// AVX Instruction Templates:
513// Instructions introduced in AVX (no SSE equivalent forms)
514//
515// AVX8I - AVX instructions with T8 and OpSize prefix.
Bruno Cardoso Lopes3b505842010-07-20 19:44:51 +0000516// AVXAIi8 - AVX instructions with TA, OpSize prefix and ImmT = Imm8.
Bruno Cardoso Lopes14c5fd42010-07-20 00:11:13 +0000517class AVX8I<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000518 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
519 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, T8, OpSize,
Bruno Cardoso Lopes14c5fd42010-07-20 00:11:13 +0000520 Requires<[HasAVX]>;
Bruno Cardoso Lopes3b505842010-07-20 19:44:51 +0000521class AVXAIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000522 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
523 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TA, OpSize,
Bruno Cardoso Lopes3b505842010-07-20 19:44:51 +0000524 Requires<[HasAVX]>;
Bruno Cardoso Lopes14c5fd42010-07-20 00:11:13 +0000525
Craig Topper05d1cb92011-11-06 06:12:20 +0000526// AVX2 Instruction Templates:
527// Instructions introduced in AVX2 (no SSE equivalent forms)
528//
529// AVX28I - AVX2 instructions with T8 and OpSize prefix.
530// AVX2AIi8 - AVX2 instructions with TA, OpSize prefix and ImmT = Imm8.
531class AVX28I<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000532 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
533 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, T8, OpSize,
Craig Topper05d1cb92011-11-06 06:12:20 +0000534 Requires<[HasAVX2]>;
Craig Topperf01f1b52011-11-06 23:04:08 +0000535class AVX2AIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000536 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
537 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TA, OpSize,
Craig Topper05d1cb92011-11-06 06:12:20 +0000538 Requires<[HasAVX2]>;
539
Eric Christopher2ef63182010-04-02 21:54:27 +0000540// AES Instruction Templates:
541//
542// AES8I
Eric Christopher1290fa02010-04-05 21:14:32 +0000543// These use the same encoding as the SSE4.2 T8 and TA encodings.
Eric Christopher2ef63182010-04-02 21:54:27 +0000544class AES8I<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000545 list<dag>pattern, InstrItinClass itin = IIC_DEFAULT>
546 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, T8,
Craig Topperc0cef322012-05-01 05:35:02 +0000547 Requires<[HasAES]>;
Eric Christopher2ef63182010-04-02 21:54:27 +0000548
549class AESAI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000550 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
551 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TA,
Craig Topperc0cef322012-05-01 05:35:02 +0000552 Requires<[HasAES]>;
Eric Christopher2ef63182010-04-02 21:54:27 +0000553
Benjamin Kramera0396e42012-05-31 14:34:17 +0000554// PCLMUL Instruction Templates
555class PCLMULIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000556 list<dag>pattern, InstrItinClass itin = IIC_DEFAULT>
557 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TA,
Benjamin Kramera0396e42012-05-31 14:34:17 +0000558 OpSize, Requires<[HasPCLMUL]>;
Eli Friedman415412e2011-07-05 18:21:20 +0000559
Benjamin Kramera0396e42012-05-31 14:34:17 +0000560class AVXPCLMULIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000561 list<dag>pattern, InstrItinClass itin = IIC_DEFAULT>
562 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TA,
Benjamin Kramera0396e42012-05-31 14:34:17 +0000563 OpSize, VEX_4V, Requires<[HasAVX, HasPCLMUL]>;
Bruno Cardoso Lopesea0e05a2010-07-23 18:41:12 +0000564
Bruno Cardoso Lopesacd92302010-07-23 00:54:35 +0000565// FMA3 Instruction Templates
566class FMA3<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000567 list<dag>pattern, InstrItinClass itin = IIC_DEFAULT>
568 : I<o, F, outs, ins, asm, pattern, itin>, T8,
Craig Topper79dbb0c2012-06-03 18:58:46 +0000569 OpSize, VEX_4V, Requires<[HasFMA]>;
Bruno Cardoso Lopesacd92302010-07-23 00:54:35 +0000570
Bruno Cardoso Lopes0f9a1f52011-11-25 19:33:42 +0000571// FMA4 Instruction Templates
572class FMA4<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000573 list<dag>pattern, InstrItinClass itin = IIC_DEFAULT>
Benjamin Kramerfee7d212013-01-22 18:05:59 +0000574 : Ii8<o, F, outs, ins, asm, pattern, itin>, TA,
Bruno Cardoso Lopes0f9a1f52011-11-25 19:33:42 +0000575 OpSize, VEX_4V, VEX_I8IMM, Requires<[HasFMA4]>;
576
Jan Sjödin7c0face2011-12-12 19:37:49 +0000577// XOP 2, 3 and 4 Operand Instruction Template
578class IXOP<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000579 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
580 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedDouble>,
Jan Sjödin7c0face2011-12-12 19:37:49 +0000581 XOP, XOP9, Requires<[HasXOP]>;
582
583// XOP 2, 3 and 4 Operand Instruction Templates with imm byte
584class IXOPi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000585 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
586 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedDouble>,
Jan Sjödin7c0face2011-12-12 19:37:49 +0000587 XOP, XOP8, Requires<[HasXOP]>;
588
589// XOP 5 operand instruction (VEX encoding!)
590class IXOP5<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000591 list<dag>pattern, InstrItinClass itin = IIC_DEFAULT>
592 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TA,
Jan Sjödin7c0face2011-12-12 19:37:49 +0000593 OpSize, VEX_4V, VEX_I8IMM, Requires<[HasXOP]>;
594
Evan Cheng12c6be82007-07-31 08:04:03 +0000595// X86-64 Instruction templates...
596//
597
Andrew Trick8523b162012-02-01 23:20:51 +0000598class RI<bits<8> o, Format F, dag outs, dag ins, string asm,
599 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
600 : I<o, F, outs, ins, asm, pattern, itin>, REX_W;
Evan Cheng12c6be82007-07-31 08:04:03 +0000601class RIi8 <bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000602 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
603 : Ii8<o, F, outs, ins, asm, pattern, itin>, REX_W;
Evan Cheng12c6be82007-07-31 08:04:03 +0000604class RIi32 <bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000605 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
606 : Ii32<o, F, outs, ins, asm, pattern, itin>, REX_W;
Evan Cheng12c6be82007-07-31 08:04:03 +0000607
608class RIi64<bits<8> o, Format f, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000609 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
610 : X86Inst<o, f, Imm64, outs, ins, asm, itin>, REX_W {
Evan Cheng12c6be82007-07-31 08:04:03 +0000611 let Pattern = pattern;
612 let CodeSize = 3;
613}
614
615class RSSI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000616 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
617 : SSI<o, F, outs, ins, asm, pattern, itin>, REX_W;
Evan Cheng12c6be82007-07-31 08:04:03 +0000618class RSDI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000619 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
620 : SDI<o, F, outs, ins, asm, pattern, itin>, REX_W;
Evan Cheng12c6be82007-07-31 08:04:03 +0000621class RPDI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000622 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
623 : PDI<o, F, outs, ins, asm, pattern, itin>, REX_W;
Bruno Cardoso Lopes123dff02011-07-25 23:05:25 +0000624class VRPDI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000625 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
626 : VPDI<o, F, outs, ins, asm, pattern, itin>, VEX_W;
Evan Cheng12c6be82007-07-31 08:04:03 +0000627
628// MMX Instruction templates
629//
630
631// MMXI - MMX instructions with TB prefix.
Anton Korobeynikov31099512008-08-23 15:53:19 +0000632// MMXI64 - MMX instructions with TB prefix valid only in 64 bit mode.
Evan Cheng12c6be82007-07-31 08:04:03 +0000633// MMX2I - MMX / SSE2 instructions with TB and OpSize prefixes.
634// MMXIi8 - MMX instructions with ImmT == Imm8 and TB prefix.
635// MMXIi8 - MMX instructions with ImmT == Imm8 and TB prefix.
636// MMXID - MMX instructions with XD prefix.
637// MMXIS - MMX instructions with XS prefix.
Sean Callanan04d8cb72009-12-18 00:01:26 +0000638class MMXI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000639 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
640 : I<o, F, outs, ins, asm, pattern, itin>, TB, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000641class MMXI64<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000642 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
643 : I<o, F, outs, ins, asm, pattern, itin>, TB, Requires<[HasMMX,In64BitMode]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000644class MMXRI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000645 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
646 : I<o, F, outs, ins, asm, pattern, itin>, TB, REX_W, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000647class MMX2I<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000648 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
649 : I<o, F, outs, ins, asm, pattern, itin>, TB, OpSize, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000650class MMXIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000651 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
652 : Ii8<o, F, outs, ins, asm, pattern, itin>, TB, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000653class MMXID<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000654 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
655 : Ii8<o, F, outs, ins, asm, pattern, itin>, XD, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000656class MMXIS<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000657 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
658 : Ii8<o, F, outs, ins, asm, pattern, itin>, XS, Requires<[HasMMX]>;