blob: 268e9fc9c017db00317d0585193a56a4ba34cea1 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86InstrFormats.td - X86 Instruction Formats -------*- tablegen -*-===//
2//
Evan Cheng12c6be82007-07-31 08:04:03 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Evan Cheng12c6be82007-07-31 08:04:03 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11// X86 Instruction Format Definitions.
12//
13
14// Format specifies the encoding used by the instruction. This is part of the
15// ad-hoc solution used to emit machine instruction encodings by our machine
16// code emitter.
17class Format<bits<6> val> {
18 bits<6> Value = val;
19}
20
21def Pseudo : Format<0>; def RawFrm : Format<1>;
22def AddRegFrm : Format<2>; def MRMDestReg : Format<3>;
23def MRMDestMem : Format<4>; def MRMSrcReg : Format<5>;
24def MRMSrcMem : Format<6>;
25def MRM0r : Format<16>; def MRM1r : Format<17>; def MRM2r : Format<18>;
26def MRM3r : Format<19>; def MRM4r : Format<20>; def MRM5r : Format<21>;
27def MRM6r : Format<22>; def MRM7r : Format<23>;
28def MRM0m : Format<24>; def MRM1m : Format<25>; def MRM2m : Format<26>;
29def MRM3m : Format<27>; def MRM4m : Format<28>; def MRM5m : Format<29>;
30def MRM6m : Format<30>; def MRM7m : Format<31>;
31def MRMInitReg : Format<32>;
Chris Lattnerf7477e52010-02-12 02:06:33 +000032def MRM_C1 : Format<33>;
Chris Lattner140caa72010-02-13 00:41:14 +000033def MRM_C2 : Format<34>;
34def MRM_C3 : Format<35>;
35def MRM_C4 : Format<36>;
36def MRM_C8 : Format<37>;
37def MRM_C9 : Format<38>;
38def MRM_E8 : Format<39>;
39def MRM_F0 : Format<40>;
40def MRM_F8 : Format<41>;
Sean Callanan4d804d72010-02-13 02:06:11 +000041def MRM_F9 : Format<42>;
Chris Lattnercea0a8d2010-09-17 18:02:29 +000042def RawFrmImm8 : Format<43>;
43def RawFrmImm16 : Format<44>;
Rafael Espindolae3906212011-02-22 00:35:18 +000044def MRM_D0 : Format<45>;
45def MRM_D1 : Format<46>;
Craig Topper66a35972012-02-19 01:39:49 +000046def MRM_D4 : Format<47>;
Michael Liao73cffdd2012-11-08 07:28:54 +000047def MRM_D5 : Format<48>;
48def MRM_D8 : Format<49>;
49def MRM_D9 : Format<50>;
50def MRM_DA : Format<51>;
51def MRM_DB : Format<52>;
52def MRM_DC : Format<53>;
53def MRM_DD : Format<54>;
54def MRM_DE : Format<55>;
55def MRM_DF : Format<56>;
Evan Cheng12c6be82007-07-31 08:04:03 +000056
57// ImmType - This specifies the immediate type used by an instruction. This is
58// part of the ad-hoc solution used to emit machine instruction encodings by our
59// machine code emitter.
60class ImmType<bits<3> val> {
61 bits<3> Value = val;
62}
Chris Lattner12455ca2010-02-12 22:27:07 +000063def NoImm : ImmType<0>;
64def Imm8 : ImmType<1>;
65def Imm8PCRel : ImmType<2>;
66def Imm16 : ImmType<3>;
Chris Lattnerac588122010-07-07 22:27:31 +000067def Imm16PCRel : ImmType<4>;
68def Imm32 : ImmType<5>;
69def Imm32PCRel : ImmType<6>;
70def Imm64 : ImmType<7>;
Evan Cheng12c6be82007-07-31 08:04:03 +000071
72// FPFormat - This specifies what form this FP instruction has. This is used by
73// the Floating-Point stackifier pass.
74class FPFormat<bits<3> val> {
75 bits<3> Value = val;
76}
77def NotFP : FPFormat<0>;
78def ZeroArgFP : FPFormat<1>;
79def OneArgFP : FPFormat<2>;
80def OneArgFPRW : FPFormat<3>;
81def TwoArgFP : FPFormat<4>;
82def CompareFP : FPFormat<5>;
83def CondMovFP : FPFormat<6>;
84def SpecialFP : FPFormat<7>;
85
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +000086// Class specifying the SSE execution domain, used by the SSEDomainFix pass.
Jakob Stoklund Olesendbff4e82010-03-30 22:46:53 +000087// Keep in sync with tables in X86InstrInfo.cpp.
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +000088class Domain<bits<2> val> {
89 bits<2> Value = val;
90}
91def GenericDomain : Domain<0>;
Jakob Stoklund Olesendbff4e82010-03-30 22:46:53 +000092def SSEPackedSingle : Domain<1>;
93def SSEPackedDouble : Domain<2>;
94def SSEPackedInt : Domain<3>;
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +000095
Evan Cheng12c6be82007-07-31 08:04:03 +000096// Prefix byte classes which are used to indicate to the ad-hoc machine code
97// emitter that various prefix bytes are required.
98class OpSize { bit hasOpSizePrefix = 1; }
99class AdSize { bit hasAdSizePrefix = 1; }
100class REX_W { bit hasREX_WPrefix = 1; }
Andrew Lenharth0070dd12008-03-01 13:37:02 +0000101class LOCK { bit hasLockPrefix = 1; }
Anton Korobeynikov25897772008-10-11 19:09:15 +0000102class SegFS { bits<2> SegOvrBits = 1; }
103class SegGS { bits<2> SegOvrBits = 2; }
Joerg Sonnenbergercc53d992011-04-04 15:58:30 +0000104class TB { bits<5> Prefix = 1; }
105class REP { bits<5> Prefix = 2; }
106class D8 { bits<5> Prefix = 3; }
107class D9 { bits<5> Prefix = 4; }
108class DA { bits<5> Prefix = 5; }
109class DB { bits<5> Prefix = 6; }
110class DC { bits<5> Prefix = 7; }
111class DD { bits<5> Prefix = 8; }
112class DE { bits<5> Prefix = 9; }
113class DF { bits<5> Prefix = 10; }
114class XD { bits<5> Prefix = 11; }
115class XS { bits<5> Prefix = 12; }
116class T8 { bits<5> Prefix = 13; }
117class TA { bits<5> Prefix = 14; }
Joerg Sonnenbergerfc4789d2011-04-04 16:58:13 +0000118class A6 { bits<5> Prefix = 15; }
119class A7 { bits<5> Prefix = 16; }
Craig Topper96fa5972011-10-16 16:50:08 +0000120class T8XD { bits<5> Prefix = 17; }
121class T8XS { bits<5> Prefix = 18; }
Craig Topper980d5982011-10-23 07:34:00 +0000122class TAXD { bits<5> Prefix = 19; }
Jan Sjödin6dd24882011-12-12 19:12:26 +0000123class XOP8 { bits<5> Prefix = 20; }
124class XOP9 { bits<5> Prefix = 21; }
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000125class VEX { bit hasVEXPrefix = 1; }
Bruno Cardoso Lopes05166742010-07-01 01:20:06 +0000126class VEX_W { bit hasVEX_WPrefix = 1; }
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000127class VEX_4V : VEX { bit hasVEX_4VPrefix = 1; }
Craig Topperaea148c2011-10-16 07:55:05 +0000128class VEX_4VOp3 : VEX { bit hasVEX_4VOp3Prefix = 1; }
Bruno Cardoso Lopese2bd0582010-07-06 22:36:24 +0000129class VEX_I8IMM { bit hasVEX_i8ImmReg = 1; }
Bruno Cardoso Lopesfd8bfcd2010-07-13 21:07:28 +0000130class VEX_L { bit hasVEX_L = 1; }
Craig Topperf18c8962011-10-04 06:30:42 +0000131class VEX_LIG { bit ignoresVEX_L = 1; }
Chris Lattner45270db2010-10-03 18:08:05 +0000132class Has3DNow0F0FOpcode { bit has3DNow0F0FOpcode = 1; }
Craig Toppercd93de92011-12-30 04:48:54 +0000133class MemOp4 { bit hasMemOp4Prefix = 1; }
Jan Sjödin6dd24882011-12-12 19:12:26 +0000134class XOP { bit hasXOP_Prefix = 1; }
Evan Cheng12c6be82007-07-31 08:04:03 +0000135class X86Inst<bits<8> opcod, Format f, ImmType i, dag outs, dag ins,
Andrew Trick8523b162012-02-01 23:20:51 +0000136 string AsmStr,
137 InstrItinClass itin,
138 Domain d = GenericDomain>
Evan Cheng12c6be82007-07-31 08:04:03 +0000139 : Instruction {
140 let Namespace = "X86";
141
142 bits<8> Opcode = opcod;
143 Format Form = f;
144 bits<6> FormBits = Form.Value;
145 ImmType ImmT = i;
Evan Cheng12c6be82007-07-31 08:04:03 +0000146
147 dag OutOperandList = outs;
148 dag InOperandList = ins;
149 string AsmString = AsmStr;
150
Chris Lattner7ff33462010-10-31 19:22:57 +0000151 // If this is a pseudo instruction, mark it isCodeGenOnly.
152 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
153
Andrew Trick8523b162012-02-01 23:20:51 +0000154 let Itinerary = itin;
155
Evan Cheng12c6be82007-07-31 08:04:03 +0000156 //
157 // Attributes specific to X86 instructions...
158 //
159 bit hasOpSizePrefix = 0; // Does this inst have a 0x66 prefix?
160 bit hasAdSizePrefix = 0; // Does this inst have a 0x67 prefix?
161
Joerg Sonnenbergercc53d992011-04-04 15:58:30 +0000162 bits<5> Prefix = 0; // Which prefix byte does this inst have?
Eric Christopher3a8ae232010-11-30 09:11:54 +0000163 bit hasREX_WPrefix = 0; // Does this inst require the REX.W prefix?
Jakob Stoklund Olesenf8d7eda2010-03-25 18:52:01 +0000164 FPFormat FPForm = NotFP; // What flavor of FP instruction is this?
Dan Gohmana21bdda2008-08-20 13:46:21 +0000165 bit hasLockPrefix = 0; // Does this inst have a 0xF0 prefix?
Anton Korobeynikov25897772008-10-11 19:09:15 +0000166 bits<2> SegOvrBits = 0; // Segment override prefix.
Jakob Stoklund Olesenf8d7eda2010-03-25 18:52:01 +0000167 Domain ExeDomain = d;
Eric Christopher3a8ae232010-11-30 09:11:54 +0000168 bit hasVEXPrefix = 0; // Does this inst require a VEX prefix?
Bruno Cardoso Lopes05166742010-07-01 01:20:06 +0000169 bit hasVEX_WPrefix = 0; // Does this inst set the VEX_W field?
Eric Christopher3a8ae232010-11-30 09:11:54 +0000170 bit hasVEX_4VPrefix = 0; // Does this inst require the VEX.VVVV field?
Craig Topperaea148c2011-10-16 07:55:05 +0000171 bit hasVEX_4VOp3Prefix = 0; // Does this inst require the VEX.VVVV field to
172 // encode the third operand?
Eric Christopher3a8ae232010-11-30 09:11:54 +0000173 bit hasVEX_i8ImmReg = 0; // Does this inst require the last source register
Bruno Cardoso Lopese2bd0582010-07-06 22:36:24 +0000174 // to be encoded in a immediate field?
Eric Christopher3a8ae232010-11-30 09:11:54 +0000175 bit hasVEX_L = 0; // Does this inst use large (256-bit) registers?
Craig Topperf18c8962011-10-04 06:30:42 +0000176 bit ignoresVEX_L = 0; // Does this instruction ignore the L-bit
Chris Lattner45270db2010-10-03 18:08:05 +0000177 bit has3DNow0F0FOpcode =0;// Wacky 3dNow! encoding?
Craig Toppercd93de92011-12-30 04:48:54 +0000178 bit hasMemOp4Prefix = 0; // Same bit as VEX_W, but used for swapping operands
Jan Sjödin6dd24882011-12-12 19:12:26 +0000179 bit hasXOP_Prefix = 0; // Does this inst require an XOP prefix?
Jakob Stoklund Olesenb93331f2010-04-05 03:10:20 +0000180
181 // TSFlags layout should be kept in sync with X86InstrInfo.h.
182 let TSFlags{5-0} = FormBits;
183 let TSFlags{6} = hasOpSizePrefix;
184 let TSFlags{7} = hasAdSizePrefix;
Joerg Sonnenbergercc53d992011-04-04 15:58:30 +0000185 let TSFlags{12-8} = Prefix;
186 let TSFlags{13} = hasREX_WPrefix;
187 let TSFlags{16-14} = ImmT.Value;
188 let TSFlags{19-17} = FPForm.Value;
189 let TSFlags{20} = hasLockPrefix;
190 let TSFlags{22-21} = SegOvrBits;
191 let TSFlags{24-23} = ExeDomain.Value;
192 let TSFlags{32-25} = Opcode;
193 let TSFlags{33} = hasVEXPrefix;
194 let TSFlags{34} = hasVEX_WPrefix;
195 let TSFlags{35} = hasVEX_4VPrefix;
Craig Topperaea148c2011-10-16 07:55:05 +0000196 let TSFlags{36} = hasVEX_4VOp3Prefix;
197 let TSFlags{37} = hasVEX_i8ImmReg;
198 let TSFlags{38} = hasVEX_L;
199 let TSFlags{39} = ignoresVEX_L;
200 let TSFlags{40} = has3DNow0F0FOpcode;
Craig Toppercd93de92011-12-30 04:48:54 +0000201 let TSFlags{41} = hasMemOp4Prefix;
Jan Sjödin6dd24882011-12-12 19:12:26 +0000202 let TSFlags{42} = hasXOP_Prefix;
Evan Cheng12c6be82007-07-31 08:04:03 +0000203}
204
Eric Christopheref62f572010-11-30 08:57:23 +0000205class PseudoI<dag oops, dag iops, list<dag> pattern>
Andrew Trick8523b162012-02-01 23:20:51 +0000206 : X86Inst<0, Pseudo, NoImm, oops, iops, "", NoItinerary> {
Eric Christopheref62f572010-11-30 08:57:23 +0000207 let Pattern = pattern;
208}
209
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000210class I<bits<8> o, Format f, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000211 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT,
212 Domain d = GenericDomain>
213 : X86Inst<o, f, NoImm, outs, ins, asm, itin, d> {
Evan Cheng12c6be82007-07-31 08:04:03 +0000214 let Pattern = pattern;
215 let CodeSize = 3;
216}
Sean Callanan04d8cb72009-12-18 00:01:26 +0000217class Ii8 <bits<8> o, Format f, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000218 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT,
219 Domain d = GenericDomain>
220 : X86Inst<o, f, Imm8, outs, ins, asm, itin, d> {
Evan Cheng12c6be82007-07-31 08:04:03 +0000221 let Pattern = pattern;
222 let CodeSize = 3;
223}
Chris Lattner12455ca2010-02-12 22:27:07 +0000224class Ii8PCRel<bits<8> o, Format f, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000225 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
226 : X86Inst<o, f, Imm8PCRel, outs, ins, asm, itin> {
Chris Lattner12455ca2010-02-12 22:27:07 +0000227 let Pattern = pattern;
228 let CodeSize = 3;
229}
Sean Callanan04d8cb72009-12-18 00:01:26 +0000230class Ii16<bits<8> o, Format f, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000231 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
232 : X86Inst<o, f, Imm16, outs, ins, asm, itin> {
Evan Cheng12c6be82007-07-31 08:04:03 +0000233 let Pattern = pattern;
234 let CodeSize = 3;
235}
Sean Callanan04d8cb72009-12-18 00:01:26 +0000236class Ii32<bits<8> o, Format f, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000237 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
238 : X86Inst<o, f, Imm32, outs, ins, asm, itin> {
Evan Cheng12c6be82007-07-31 08:04:03 +0000239 let Pattern = pattern;
240 let CodeSize = 3;
241}
242
Chris Lattnerac588122010-07-07 22:27:31 +0000243class Ii16PCRel<bits<8> o, Format f, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000244 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
245 : X86Inst<o, f, Imm16PCRel, outs, ins, asm, itin> {
Chris Lattnerac588122010-07-07 22:27:31 +0000246 let Pattern = pattern;
247 let CodeSize = 3;
248}
249
Chris Lattner12455ca2010-02-12 22:27:07 +0000250class Ii32PCRel<bits<8> o, Format f, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000251 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
252 : X86Inst<o, f, Imm32PCRel, outs, ins, asm, itin> {
Chris Lattner12455ca2010-02-12 22:27:07 +0000253 let Pattern = pattern;
254 let CodeSize = 3;
255}
256
Evan Cheng12c6be82007-07-31 08:04:03 +0000257// FPStack Instruction Templates:
258// FPI - Floating Point Instruction template.
Preston Gurdfa3f6cb2012-05-02 16:03:35 +0000259class FPI<bits<8> o, Format F, dag outs, dag ins, string asm,
260 InstrItinClass itin = IIC_DEFAULT>
261 : I<o, F, outs, ins, asm, [], itin> {}
Evan Cheng12c6be82007-07-31 08:04:03 +0000262
Bob Wilsona967c422010-08-26 18:08:11 +0000263// FpI_ - Floating Point Pseudo Instruction template. Not Predicated.
Andrew Trick8523b162012-02-01 23:20:51 +0000264class FpI_<dag outs, dag ins, FPFormat fp, list<dag> pattern,
265 InstrItinClass itin = IIC_DEFAULT>
266 : X86Inst<0, Pseudo, NoImm, outs, ins, "", itin> {
Jakob Stoklund Olesenf8d7eda2010-03-25 18:52:01 +0000267 let FPForm = fp;
Evan Cheng12c6be82007-07-31 08:04:03 +0000268 let Pattern = pattern;
269}
270
Sean Callanan050e0cd2009-09-15 00:35:17 +0000271// Templates for instructions that use a 16- or 32-bit segmented address as
272// their only operand: lcall (FAR CALL) and ljmp (FAR JMP)
273//
274// Iseg16 - 16-bit segment selector, 16-bit offset
275// Iseg32 - 16-bit segment selector, 32-bit offset
276
277class Iseg16 <bits<8> o, Format f, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000278 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
279 : X86Inst<o, f, Imm16, outs, ins, asm, itin> {
Sean Callanan050e0cd2009-09-15 00:35:17 +0000280 let Pattern = pattern;
281 let CodeSize = 3;
282}
283
284class Iseg32 <bits<8> o, Format f, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000285 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
286 : X86Inst<o, f, Imm32, outs, ins, asm, itin> {
Sean Callanan050e0cd2009-09-15 00:35:17 +0000287 let Pattern = pattern;
288 let CodeSize = 3;
289}
290
Michael Liaobbd10792012-08-30 16:54:46 +0000291def __xs : XS;
292
Bruno Cardoso Lopes6b98f712010-06-17 23:05:30 +0000293// SI - SSE 1 & 2 scalar instructions
Andrew Trick8523b162012-02-01 23:20:51 +0000294class SI<bits<8> o, Format F, dag outs, dag ins, string asm,
295 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
296 : I<o, F, outs, ins, asm, pattern, itin> {
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000297 let Predicates = !if(hasVEXPrefix /* VEX */, [HasAVX],
Michael Liaobbd10792012-08-30 16:54:46 +0000298 !if(!eq(Prefix, __xs.Prefix), [UseSSE1], [UseSSE2]));
Bruno Cardoso Lopes6b98f712010-06-17 23:05:30 +0000299
300 // AVX instructions have a 'v' prefix in the mnemonic
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000301 let AsmString = !if(hasVEXPrefix, !strconcat("v", asm), asm);
Bruno Cardoso Lopes6b98f712010-06-17 23:05:30 +0000302}
303
Bruno Cardoso Lopes191a1cd2010-06-24 00:32:06 +0000304// SIi8 - SSE 1 & 2 scalar instructions
305class SIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000306 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
307 : Ii8<o, F, outs, ins, asm, pattern, itin> {
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000308 let Predicates = !if(hasVEXPrefix /* VEX */, [HasAVX],
Michael Liaobbd10792012-08-30 16:54:46 +0000309 !if(!eq(Prefix, __xs.Prefix), [UseSSE1], [UseSSE2]));
Bruno Cardoso Lopes191a1cd2010-06-24 00:32:06 +0000310
311 // AVX instructions have a 'v' prefix in the mnemonic
312 let AsmString = !if(hasVEXPrefix, !strconcat("v", asm), asm);
313}
314
Bruno Cardoso Lopes2bfad412010-06-18 23:13:35 +0000315// PI - SSE 1 & 2 packed instructions
316class PI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern,
Andrew Trick8523b162012-02-01 23:20:51 +0000317 InstrItinClass itin, Domain d>
318 : I<o, F, outs, ins, asm, pattern, itin, d> {
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000319 let Predicates = !if(hasVEXPrefix /* VEX */, [HasAVX],
Michael Liaobbd10792012-08-30 16:54:46 +0000320 !if(hasOpSizePrefix /* OpSize */, [UseSSE2], [UseSSE1]));
Bruno Cardoso Lopes2bfad412010-06-18 23:13:35 +0000321
322 // AVX instructions have a 'v' prefix in the mnemonic
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000323 let AsmString = !if(hasVEXPrefix, !strconcat("v", asm), asm);
Bruno Cardoso Lopes2bfad412010-06-18 23:13:35 +0000324}
325
Michael Liaobbd10792012-08-30 16:54:46 +0000326// MMXPI - SSE 1 & 2 packed instructions with MMX operands
327class MMXPI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern,
328 InstrItinClass itin, Domain d>
329 : I<o, F, outs, ins, asm, pattern, itin, d> {
330 let Predicates = !if(hasOpSizePrefix /* OpSize */, [HasSSE2], [HasSSE1]);
331}
332
Bruno Cardoso Lopes1e13c172010-06-22 23:37:59 +0000333// PIi8 - SSE 1 & 2 packed instructions with immediate
334class PIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000335 list<dag> pattern, InstrItinClass itin, Domain d>
336 : Ii8<o, F, outs, ins, asm, pattern, itin, d> {
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000337 let Predicates = !if(hasVEX_4VPrefix /* VEX */, [HasAVX],
Michael Liaobbd10792012-08-30 16:54:46 +0000338 !if(hasOpSizePrefix /* OpSize */, [UseSSE2], [UseSSE1]));
Bruno Cardoso Lopes1e13c172010-06-22 23:37:59 +0000339
340 // AVX instructions have a 'v' prefix in the mnemonic
341 let AsmString = !if(hasVEX_4VPrefix, !strconcat("v", asm), asm);
342}
343
Evan Cheng12c6be82007-07-31 08:04:03 +0000344// SSE1 Instruction Templates:
345//
346// SSI - SSE1 instructions with XS prefix.
347// PSI - SSE1 instructions with TB prefix.
348// PSIi8 - SSE1 instructions with ImmT == Imm8 and TB prefix.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000349// VSSI - SSE1 instructions with XS prefix in AVX form.
Bruno Cardoso Lopesb06f54b2010-06-12 01:23:26 +0000350// VPSI - SSE1 instructions with TB prefix in AVX form.
Evan Cheng12c6be82007-07-31 08:04:03 +0000351
Andrew Trick8523b162012-02-01 23:20:51 +0000352class SSI<bits<8> o, Format F, dag outs, dag ins, string asm,
353 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
Michael Liaobbd10792012-08-30 16:54:46 +0000354 : I<o, F, outs, ins, asm, pattern, itin>, XS, Requires<[UseSSE1]>;
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000355class SSIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000356 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
Michael Liaobbd10792012-08-30 16:54:46 +0000357 : Ii8<o, F, outs, ins, asm, pattern, itin>, XS, Requires<[UseSSE1]>;
Andrew Trick8523b162012-02-01 23:20:51 +0000358class PSI<bits<8> o, Format F, dag outs, dag ins, string asm,
359 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
360 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedSingle>, TB,
Michael Liaobbd10792012-08-30 16:54:46 +0000361 Requires<[UseSSE1]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000362class PSIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000363 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
364 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedSingle>, TB,
Michael Liaobbd10792012-08-30 16:54:46 +0000365 Requires<[UseSSE1]>;
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000366class VSSI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000367 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
368 : I<o, F, outs, ins, !strconcat("v", asm), pattern, itin>, XS,
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000369 Requires<[HasAVX]>;
Bruno Cardoso Lopesb06f54b2010-06-12 01:23:26 +0000370class VPSI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000371 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
372 : I<o, F, outs, ins, !strconcat("v", asm), pattern, itin, SSEPackedSingle>, TB,
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000373 Requires<[HasAVX]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000374
375// SSE2 Instruction Templates:
376//
Bill Wendling76105a42008-08-27 21:32:04 +0000377// SDI - SSE2 instructions with XD prefix.
378// SDIi8 - SSE2 instructions with ImmT == Imm8 and XD prefix.
Craig Topperf881d382012-07-30 02:14:02 +0000379// S2SI - SSE2 instructions with XS prefix.
Bill Wendling76105a42008-08-27 21:32:04 +0000380// SSDIi8 - SSE2 instructions with ImmT == Imm8 and XS prefix.
381// PDI - SSE2 instructions with TB and OpSize prefixes.
382// PDIi8 - SSE2 instructions with ImmT == Imm8 and TB and OpSize prefixes.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000383// VSDI - SSE2 instructions with XD prefix in AVX form.
Bruno Cardoso Lopesb06f54b2010-06-12 01:23:26 +0000384// VPDI - SSE2 instructions with TB and OpSize prefixes in AVX form.
Michael Liaobbd10792012-08-30 16:54:46 +0000385// MMXSDIi8 - SSE2 instructions with ImmT == Imm8 and XD prefix as well as
386// MMX operands.
387// MMXSSDIi8 - SSE2 instructions with ImmT == Imm8 and XS prefix as well as
388// MMX operands.
Evan Cheng12c6be82007-07-31 08:04:03 +0000389
Andrew Trick8523b162012-02-01 23:20:51 +0000390class SDI<bits<8> o, Format F, dag outs, dag ins, string asm,
391 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
Michael Liaobbd10792012-08-30 16:54:46 +0000392 : I<o, F, outs, ins, asm, pattern, itin>, XD, Requires<[UseSSE2]>;
Evan Cheng01c7c192007-12-20 19:57:09 +0000393class SDIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000394 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
Michael Liaobbd10792012-08-30 16:54:46 +0000395 : Ii8<o, F, outs, ins, asm, pattern, itin>, XD, Requires<[UseSSE2]>;
Craig Topperf881d382012-07-30 02:14:02 +0000396class S2SI<bits<8> o, Format F, dag outs, dag ins, string asm,
397 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
Michael Liaobbd10792012-08-30 16:54:46 +0000398 : I<o, F, outs, ins, asm, pattern, itin>, XS, Requires<[UseSSE2]>;
Craig Topperf881d382012-07-30 02:14:02 +0000399class S2SIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000400 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
Michael Liaobbd10792012-08-30 16:54:46 +0000401 : Ii8<o, F, outs, ins, asm, pattern>, XS, Requires<[UseSSE2]>;
Andrew Trick8523b162012-02-01 23:20:51 +0000402class PDI<bits<8> o, Format F, dag outs, dag ins, string asm,
403 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
404 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedDouble>, TB, OpSize,
Michael Liaobbd10792012-08-30 16:54:46 +0000405 Requires<[UseSSE2]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000406class PDIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000407 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
408 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedDouble>, TB, OpSize,
Michael Liaobbd10792012-08-30 16:54:46 +0000409 Requires<[UseSSE2]>;
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000410class VSDI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000411 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
412 : I<o, F, outs, ins, !strconcat("v", asm), pattern, itin>, XD,
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000413 Requires<[HasAVX]>;
Craig Topperf881d382012-07-30 02:14:02 +0000414class VS2SI<bits<8> o, Format F, dag outs, dag ins, string asm,
415 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
416 : I<o, F, outs, ins, !strconcat("v", asm), pattern, itin>, XS,
417 Requires<[HasAVX]>;
Bruno Cardoso Lopesb06f54b2010-06-12 01:23:26 +0000418class VPDI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000419 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
420 : I<o, F, outs, ins, !strconcat("v", asm), pattern, itin, SSEPackedDouble>, TB,
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000421 OpSize, Requires<[HasAVX]>;
Michael Liaobbd10792012-08-30 16:54:46 +0000422class MMXSDIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
423 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
424 : Ii8<o, F, outs, ins, asm, pattern, itin>, XD, Requires<[HasSSE2]>;
425class MMXS2SIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
426 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
427 : Ii8<o, F, outs, ins, asm, pattern>, XS, Requires<[HasSSE2]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000428
429// SSE3 Instruction Templates:
430//
431// S3I - SSE3 instructions with TB and OpSize prefixes.
432// S3SI - SSE3 instructions with XS prefix.
433// S3DI - SSE3 instructions with XD prefix.
434
Sean Callanan04d8cb72009-12-18 00:01:26 +0000435class S3SI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000436 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
437 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedSingle>, XS,
Michael Liaobbd10792012-08-30 16:54:46 +0000438 Requires<[UseSSE3]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000439class S3DI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000440 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
441 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedDouble>, XD,
Michael Liaobbd10792012-08-30 16:54:46 +0000442 Requires<[UseSSE3]>;
Andrew Trick8523b162012-02-01 23:20:51 +0000443class S3I<bits<8> o, Format F, dag outs, dag ins, string asm,
444 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
445 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedDouble>, TB, OpSize,
Michael Liaobbd10792012-08-30 16:54:46 +0000446 Requires<[UseSSE3]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000447
448
Nate Begeman8ef50212008-02-12 22:51:28 +0000449// SSSE3 Instruction Templates:
450//
451// SS38I - SSSE3 instructions with T8 prefix.
452// SS3AI - SSSE3 instructions with TA prefix.
Michael Liaobbd10792012-08-30 16:54:46 +0000453// MMXSS38I - SSSE3 instructions with T8 prefix and MMX operands.
454// MMXSS3AI - SSSE3 instructions with TA prefix and MMX operands.
Nate Begeman8ef50212008-02-12 22:51:28 +0000455//
456// Note: SSSE3 instructions have 64-bit and 128-bit versions. The 64-bit version
Craig Topper744f6312012-01-09 00:11:29 +0000457// uses the MMX registers. The 64-bit versions are grouped with the MMX
458// classes. They need to be enabled even if AVX is enabled.
Nate Begeman8ef50212008-02-12 22:51:28 +0000459
460class SS38I<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000461 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
462 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, T8,
Michael Liaobbd10792012-08-30 16:54:46 +0000463 Requires<[UseSSSE3]>;
Nate Begeman8ef50212008-02-12 22:51:28 +0000464class SS3AI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000465 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
466 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TA,
Michael Liaobbd10792012-08-30 16:54:46 +0000467 Requires<[UseSSSE3]>;
468class MMXSS38I<bits<8> o, Format F, dag outs, dag ins, string asm,
469 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
470 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, T8,
471 Requires<[HasSSSE3]>;
472class MMXSS3AI<bits<8> o, Format F, dag outs, dag ins, string asm,
473 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
474 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TA,
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000475 Requires<[HasSSSE3]>;
Nate Begeman8ef50212008-02-12 22:51:28 +0000476
477// SSE4.1 Instruction Templates:
478//
479// SS48I - SSE 4.1 instructions with T8 prefix.
Evan Cheng96bdbd62008-03-14 07:39:27 +0000480// SS41AIi8 - SSE 4.1 instructions with TA prefix and ImmT == Imm8.
Nate Begeman8ef50212008-02-12 22:51:28 +0000481//
482class SS48I<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000483 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
484 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, T8,
Michael Liaobbd10792012-08-30 16:54:46 +0000485 Requires<[UseSSE41]>;
Evan Cheng96bdbd62008-03-14 07:39:27 +0000486class SS4AIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000487 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
488 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TA,
Michael Liaobbd10792012-08-30 16:54:46 +0000489 Requires<[UseSSE41]>;
Nate Begeman8ef50212008-02-12 22:51:28 +0000490
Nate Begeman55b7bec2008-07-17 16:51:19 +0000491// SSE4.2 Instruction Templates:
492//
493// SS428I - SSE 4.2 instructions with T8 prefix.
494class SS428I<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000495 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
496 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, T8,
Michael Liaobbd10792012-08-30 16:54:46 +0000497 Requires<[UseSSE42]>;
Nate Begeman8ef50212008-02-12 22:51:28 +0000498
Craig Topper96fa5972011-10-16 16:50:08 +0000499// SS42FI - SSE 4.2 instructions with T8XD prefix.
Michael Liaobbd10792012-08-30 16:54:46 +0000500// NOTE: 'HasSSE42' is used as SS42FI is only used for CRC32 insns.
Eric Christopher7dfa9f22009-08-08 21:55:08 +0000501class SS42FI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000502 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
503 : I<o, F, outs, ins, asm, pattern, itin>, T8XD, Requires<[HasSSE42]>;
Craig Topperb9109842012-01-01 19:51:58 +0000504
Eric Christopher9fe912d2009-08-18 22:50:32 +0000505// SS42AI = SSE 4.2 instructions with TA prefix
506class SS42AI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000507 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
508 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TA,
Michael Liaobbd10792012-08-30 16:54:46 +0000509 Requires<[UseSSE42]>;
Eric Christopher9fe912d2009-08-18 22:50:32 +0000510
Bruno Cardoso Lopes14c5fd42010-07-20 00:11:13 +0000511// AVX Instruction Templates:
512// Instructions introduced in AVX (no SSE equivalent forms)
513//
514// AVX8I - AVX instructions with T8 and OpSize prefix.
Bruno Cardoso Lopes3b505842010-07-20 19:44:51 +0000515// AVXAIi8 - AVX instructions with TA, OpSize prefix and ImmT = Imm8.
Bruno Cardoso Lopes14c5fd42010-07-20 00:11:13 +0000516class AVX8I<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000517 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
518 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, T8, OpSize,
Bruno Cardoso Lopes14c5fd42010-07-20 00:11:13 +0000519 Requires<[HasAVX]>;
Bruno Cardoso Lopes3b505842010-07-20 19:44:51 +0000520class AVXAIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000521 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
522 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TA, OpSize,
Bruno Cardoso Lopes3b505842010-07-20 19:44:51 +0000523 Requires<[HasAVX]>;
Bruno Cardoso Lopes14c5fd42010-07-20 00:11:13 +0000524
Craig Topper05d1cb92011-11-06 06:12:20 +0000525// AVX2 Instruction Templates:
526// Instructions introduced in AVX2 (no SSE equivalent forms)
527//
528// AVX28I - AVX2 instructions with T8 and OpSize prefix.
529// AVX2AIi8 - AVX2 instructions with TA, OpSize prefix and ImmT = Imm8.
530class AVX28I<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000531 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
532 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, T8, OpSize,
Craig Topper05d1cb92011-11-06 06:12:20 +0000533 Requires<[HasAVX2]>;
Craig Topperf01f1b52011-11-06 23:04:08 +0000534class AVX2AIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000535 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
536 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TA, OpSize,
Craig Topper05d1cb92011-11-06 06:12:20 +0000537 Requires<[HasAVX2]>;
538
Eric Christopher2ef63182010-04-02 21:54:27 +0000539// AES Instruction Templates:
540//
541// AES8I
Eric Christopher1290fa02010-04-05 21:14:32 +0000542// These use the same encoding as the SSE4.2 T8 and TA encodings.
Eric Christopher2ef63182010-04-02 21:54:27 +0000543class AES8I<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000544 list<dag>pattern, InstrItinClass itin = IIC_DEFAULT>
545 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, T8,
Craig Topperc0cef322012-05-01 05:35:02 +0000546 Requires<[HasAES]>;
Eric Christopher2ef63182010-04-02 21:54:27 +0000547
548class AESAI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000549 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
550 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TA,
Craig Topperc0cef322012-05-01 05:35:02 +0000551 Requires<[HasAES]>;
Eric Christopher2ef63182010-04-02 21:54:27 +0000552
Benjamin Kramera0396e42012-05-31 14:34:17 +0000553// PCLMUL Instruction Templates
554class PCLMULIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000555 list<dag>pattern, InstrItinClass itin = IIC_DEFAULT>
556 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TA,
Benjamin Kramera0396e42012-05-31 14:34:17 +0000557 OpSize, Requires<[HasPCLMUL]>;
Eli Friedman415412e2011-07-05 18:21:20 +0000558
Benjamin Kramera0396e42012-05-31 14:34:17 +0000559class AVXPCLMULIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000560 list<dag>pattern, InstrItinClass itin = IIC_DEFAULT>
561 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TA,
Benjamin Kramera0396e42012-05-31 14:34:17 +0000562 OpSize, VEX_4V, Requires<[HasAVX, HasPCLMUL]>;
Bruno Cardoso Lopesea0e05a2010-07-23 18:41:12 +0000563
Bruno Cardoso Lopesacd92302010-07-23 00:54:35 +0000564// FMA3 Instruction Templates
565class FMA3<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000566 list<dag>pattern, InstrItinClass itin = IIC_DEFAULT>
567 : I<o, F, outs, ins, asm, pattern, itin>, T8,
Craig Topper79dbb0c2012-06-03 18:58:46 +0000568 OpSize, VEX_4V, Requires<[HasFMA]>;
Bruno Cardoso Lopesacd92302010-07-23 00:54:35 +0000569
Bruno Cardoso Lopes0f9a1f52011-11-25 19:33:42 +0000570// FMA4 Instruction Templates
571class FMA4<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000572 list<dag>pattern, InstrItinClass itin = IIC_DEFAULT>
573 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TA,
Bruno Cardoso Lopes0f9a1f52011-11-25 19:33:42 +0000574 OpSize, VEX_4V, VEX_I8IMM, Requires<[HasFMA4]>;
575
Jan Sjödin7c0face2011-12-12 19:37:49 +0000576// XOP 2, 3 and 4 Operand Instruction Template
577class IXOP<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000578 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
579 : I<o, F, outs, ins, asm, pattern, itin, SSEPackedDouble>,
Jan Sjödin7c0face2011-12-12 19:37:49 +0000580 XOP, XOP9, Requires<[HasXOP]>;
581
582// XOP 2, 3 and 4 Operand Instruction Templates with imm byte
583class IXOPi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000584 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
585 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedDouble>,
Jan Sjödin7c0face2011-12-12 19:37:49 +0000586 XOP, XOP8, Requires<[HasXOP]>;
587
588// XOP 5 operand instruction (VEX encoding!)
589class IXOP5<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000590 list<dag>pattern, InstrItinClass itin = IIC_DEFAULT>
591 : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TA,
Jan Sjödin7c0face2011-12-12 19:37:49 +0000592 OpSize, VEX_4V, VEX_I8IMM, Requires<[HasXOP]>;
593
Evan Cheng12c6be82007-07-31 08:04:03 +0000594// X86-64 Instruction templates...
595//
596
Andrew Trick8523b162012-02-01 23:20:51 +0000597class RI<bits<8> o, Format F, dag outs, dag ins, string asm,
598 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
599 : I<o, F, outs, ins, asm, pattern, itin>, REX_W;
Evan Cheng12c6be82007-07-31 08:04:03 +0000600class RIi8 <bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000601 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
602 : Ii8<o, F, outs, ins, asm, pattern, itin>, REX_W;
Evan Cheng12c6be82007-07-31 08:04:03 +0000603class RIi32 <bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000604 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
605 : Ii32<o, F, outs, ins, asm, pattern, itin>, REX_W;
Evan Cheng12c6be82007-07-31 08:04:03 +0000606
607class RIi64<bits<8> o, Format f, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000608 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
609 : X86Inst<o, f, Imm64, outs, ins, asm, itin>, REX_W {
Evan Cheng12c6be82007-07-31 08:04:03 +0000610 let Pattern = pattern;
611 let CodeSize = 3;
612}
613
614class RSSI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000615 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
616 : SSI<o, F, outs, ins, asm, pattern, itin>, REX_W;
Evan Cheng12c6be82007-07-31 08:04:03 +0000617class RSDI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000618 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
619 : SDI<o, F, outs, ins, asm, pattern, itin>, REX_W;
Evan Cheng12c6be82007-07-31 08:04:03 +0000620class RPDI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000621 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
622 : PDI<o, F, outs, ins, asm, pattern, itin>, REX_W;
Bruno Cardoso Lopes123dff02011-07-25 23:05:25 +0000623class VRPDI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000624 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
625 : VPDI<o, F, outs, ins, asm, pattern, itin>, VEX_W;
Evan Cheng12c6be82007-07-31 08:04:03 +0000626
627// MMX Instruction templates
628//
629
630// MMXI - MMX instructions with TB prefix.
Anton Korobeynikov31099512008-08-23 15:53:19 +0000631// MMXI64 - MMX instructions with TB prefix valid only in 64 bit mode.
Evan Cheng12c6be82007-07-31 08:04:03 +0000632// MMX2I - MMX / SSE2 instructions with TB and OpSize prefixes.
633// MMXIi8 - MMX instructions with ImmT == Imm8 and TB prefix.
634// MMXIi8 - MMX instructions with ImmT == Imm8 and TB prefix.
635// MMXID - MMX instructions with XD prefix.
636// MMXIS - MMX instructions with XS prefix.
Sean Callanan04d8cb72009-12-18 00:01:26 +0000637class MMXI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000638 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
639 : I<o, F, outs, ins, asm, pattern, itin>, TB, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000640class MMXI64<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000641 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
642 : I<o, F, outs, ins, asm, pattern, itin>, TB, Requires<[HasMMX,In64BitMode]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000643class MMXRI<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000644 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
645 : I<o, F, outs, ins, asm, pattern, itin>, TB, REX_W, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000646class MMX2I<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000647 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
648 : I<o, F, outs, ins, asm, pattern, itin>, TB, OpSize, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000649class MMXIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000650 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
651 : Ii8<o, F, outs, ins, asm, pattern, itin>, TB, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000652class MMXID<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000653 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
654 : Ii8<o, F, outs, ins, asm, pattern, itin>, XD, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000655class MMXIS<bits<8> o, Format F, dag outs, dag ins, string asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000656 list<dag> pattern, InstrItinClass itin = IIC_DEFAULT>
657 : Ii8<o, F, outs, ins, asm, pattern, itin>, XS, Requires<[HasMMX]>;