blob: 5aed57b4b4d4f8ef8656821fbdd486e98876ffb1 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIISelLowering.cpp - SI DAG Lowering Implementation ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Custom DAG lowering for SI
12//
13//===----------------------------------------------------------------------===//
14
NAKAMURA Takumi45e0a832014-07-20 11:15:07 +000015#ifdef _MSC_VER
16// Provide M_PI.
17#define _USE_MATH_DEFINES
18#include <cmath>
19#endif
20
Tom Stellard75aadc22012-12-11 21:25:42 +000021#include "SIISelLowering.h"
Christian Konig99ee0f42013-03-07 09:04:14 +000022#include "AMDGPU.h"
Matt Arsenaultd48da142015-11-02 23:23:02 +000023#include "AMDGPUDiagnosticInfoUnsupported.h"
Matt Arsenaultc791f392014-06-23 18:00:31 +000024#include "AMDGPUIntrinsicInfo.h"
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000025#include "AMDGPUSubtarget.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000026#include "SIInstrInfo.h"
27#include "SIMachineFunctionInfo.h"
28#include "SIRegisterInfo.h"
Alexey Samsonova253bf92014-08-27 19:36:53 +000029#include "llvm/ADT/BitVector.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000030#include "llvm/CodeGen/CallingConvLower.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000031#include "llvm/CodeGen/MachineInstrBuilder.h"
32#include "llvm/CodeGen/MachineRegisterInfo.h"
33#include "llvm/CodeGen/SelectionDAG.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000034#include "llvm/IR/Function.h"
Matt Arsenault364a6742014-06-11 17:50:44 +000035#include "llvm/ADT/SmallString.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000036
37using namespace llvm;
38
Eric Christopher7792e322015-01-30 23:24:40 +000039SITargetLowering::SITargetLowering(TargetMachine &TM,
40 const AMDGPUSubtarget &STI)
41 : AMDGPUTargetLowering(TM, STI) {
Tom Stellard1bd80722014-04-30 15:31:33 +000042 addRegisterClass(MVT::i1, &AMDGPU::VReg_1RegClass);
Tom Stellard436780b2014-05-15 14:41:57 +000043 addRegisterClass(MVT::i64, &AMDGPU::SReg_64RegClass);
Christian Konig2214f142013-03-07 09:03:38 +000044
Christian Konig2214f142013-03-07 09:03:38 +000045 addRegisterClass(MVT::v32i8, &AMDGPU::SReg_256RegClass);
46 addRegisterClass(MVT::v64i8, &AMDGPU::SReg_512RegClass);
47
Tom Stellard334b29c2014-04-17 21:00:09 +000048 addRegisterClass(MVT::i32, &AMDGPU::SReg_32RegClass);
Tom Stellard45c0b3a2015-01-07 20:59:25 +000049 addRegisterClass(MVT::f32, &AMDGPU::VGPR_32RegClass);
Tom Stellard75aadc22012-12-11 21:25:42 +000050
Tom Stellard436780b2014-05-15 14:41:57 +000051 addRegisterClass(MVT::f64, &AMDGPU::VReg_64RegClass);
52 addRegisterClass(MVT::v2i32, &AMDGPU::SReg_64RegClass);
53 addRegisterClass(MVT::v2f32, &AMDGPU::VReg_64RegClass);
Christian Konig2214f142013-03-07 09:03:38 +000054
Tom Stellard436780b2014-05-15 14:41:57 +000055 addRegisterClass(MVT::v4i32, &AMDGPU::SReg_128RegClass);
56 addRegisterClass(MVT::v4f32, &AMDGPU::VReg_128RegClass);
Christian Konig2214f142013-03-07 09:03:38 +000057
Tom Stellardf0a21072014-11-18 20:39:39 +000058 addRegisterClass(MVT::v8i32, &AMDGPU::SReg_256RegClass);
Christian Konig2214f142013-03-07 09:03:38 +000059 addRegisterClass(MVT::v8f32, &AMDGPU::VReg_256RegClass);
60
Tom Stellardf0a21072014-11-18 20:39:39 +000061 addRegisterClass(MVT::v16i32, &AMDGPU::SReg_512RegClass);
Christian Konig2214f142013-03-07 09:03:38 +000062 addRegisterClass(MVT::v16f32, &AMDGPU::VReg_512RegClass);
Tom Stellard75aadc22012-12-11 21:25:42 +000063
Eric Christopher23a3a7c2015-02-26 00:00:24 +000064 computeRegisterProperties(STI.getRegisterInfo());
Tom Stellard75aadc22012-12-11 21:25:42 +000065
Christian Konig2989ffc2013-03-18 11:34:16 +000066 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i32, Expand);
67 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Expand);
68 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i32, Expand);
69 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16f32, Expand);
70
Tom Stellard75aadc22012-12-11 21:25:42 +000071 setOperationAction(ISD::ADD, MVT::i32, Legal);
Matt Arsenaulte8d21462013-11-18 20:09:40 +000072 setOperationAction(ISD::ADDC, MVT::i32, Legal);
73 setOperationAction(ISD::ADDE, MVT::i32, Legal);
Matt Arsenaultb8b51532014-06-23 18:00:38 +000074 setOperationAction(ISD::SUBC, MVT::i32, Legal);
75 setOperationAction(ISD::SUBE, MVT::i32, Legal);
Aaron Watrydaabb202013-06-25 13:55:52 +000076
Matt Arsenaultad14ce82014-07-19 18:44:39 +000077 setOperationAction(ISD::FSIN, MVT::f32, Custom);
78 setOperationAction(ISD::FCOS, MVT::f32, Custom);
79
Matt Arsenault7c936902014-10-21 23:01:01 +000080 setOperationAction(ISD::FMINNUM, MVT::f64, Legal);
81 setOperationAction(ISD::FMAXNUM, MVT::f64, Legal);
82
Tom Stellard35bb18c2013-08-26 15:06:04 +000083 // We need to custom lower vector stores from local memory
Tom Stellard35bb18c2013-08-26 15:06:04 +000084 setOperationAction(ISD::LOAD, MVT::v4i32, Custom);
Tom Stellardaf775432013-10-23 00:44:32 +000085 setOperationAction(ISD::LOAD, MVT::v8i32, Custom);
86 setOperationAction(ISD::LOAD, MVT::v16i32, Custom);
87
88 setOperationAction(ISD::STORE, MVT::v8i32, Custom);
89 setOperationAction(ISD::STORE, MVT::v16i32, Custom);
Tom Stellard35bb18c2013-08-26 15:06:04 +000090
Tom Stellard1c8788e2014-03-07 20:12:33 +000091 setOperationAction(ISD::STORE, MVT::i1, Custom);
Tom Stellard81d871d2013-11-13 23:36:50 +000092 setOperationAction(ISD::STORE, MVT::v4i32, Custom);
93
Tom Stellard0ec134f2014-02-04 17:18:40 +000094 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Tom Stellardda99c6e2014-03-24 16:07:30 +000095 setOperationAction(ISD::SELECT, MVT::f64, Promote);
96 AddPromotedToType(ISD::SELECT, MVT::f64, MVT::i64);
Tom Stellard81d871d2013-11-13 23:36:50 +000097
Tom Stellard3ca1bfc2014-06-10 16:01:22 +000098 setOperationAction(ISD::SELECT_CC, MVT::f32, Expand);
99 setOperationAction(ISD::SELECT_CC, MVT::i32, Expand);
100 setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
101 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Tom Stellard754f80f2013-04-05 23:31:51 +0000102
Tom Stellard83747202013-07-18 21:43:53 +0000103 setOperationAction(ISD::SETCC, MVT::v2i1, Expand);
104 setOperationAction(ISD::SETCC, MVT::v4i1, Expand);
105
Matt Arsenaulte306a322014-10-21 16:25:08 +0000106 setOperationAction(ISD::BSWAP, MVT::i32, Legal);
107
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000108 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Legal);
Matt Arsenault4e466652014-04-16 01:41:30 +0000109 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i1, Custom);
110 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v4i1, Custom);
111
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000112 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Legal);
Matt Arsenault4e466652014-04-16 01:41:30 +0000113 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Custom);
114 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v4i8, Custom);
115
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000116 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Legal);
Matt Arsenault4e466652014-04-16 01:41:30 +0000117 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Custom);
118 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v4i16, Custom);
119
Matt Arsenault94812212014-11-14 18:18:16 +0000120 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
Matt Arsenault4e466652014-04-16 01:41:30 +0000121 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::Other, Custom);
122
Tom Stellard94593ee2013-06-03 17:40:18 +0000123 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Tom Stellard9fa17912013-08-14 23:24:45 +0000124 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::f32, Custom);
125 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::v16i8, Custom);
126 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::v4f32, Custom);
Tom Stellard94593ee2013-06-03 17:40:18 +0000127
Tom Stellardafcf12f2013-09-12 02:55:14 +0000128 setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000129 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Tom Stellardafcf12f2013-09-12 02:55:14 +0000130
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000131 for (MVT VT : MVT::integer_valuetypes()) {
Matt Arsenaultbd223422015-01-14 01:35:17 +0000132 if (VT == MVT::i64)
133 continue;
134
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000135 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
Matt Arsenaultbd223422015-01-14 01:35:17 +0000136 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i8, Legal);
137 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i16, Legal);
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000138 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i32, Expand);
Tom Stellard31209cc2013-07-15 19:00:09 +0000139
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000140 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i1, Promote);
Matt Arsenaultbd223422015-01-14 01:35:17 +0000141 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i8, Legal);
142 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i16, Legal);
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000143 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i32, Expand);
Matt Arsenault470acd82014-04-15 22:28:39 +0000144
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000145 setLoadExtAction(ISD::EXTLOAD, VT, MVT::i1, Promote);
Matt Arsenaultbd223422015-01-14 01:35:17 +0000146 setLoadExtAction(ISD::EXTLOAD, VT, MVT::i8, Legal);
147 setLoadExtAction(ISD::EXTLOAD, VT, MVT::i16, Legal);
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000148 setLoadExtAction(ISD::EXTLOAD, VT, MVT::i32, Expand);
149 }
150
151 for (MVT VT : MVT::integer_vector_valuetypes()) {
152 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v8i16, Expand);
153 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v16i16, Expand);
154 }
155
156 for (MVT VT : MVT::fp_valuetypes())
157 setLoadExtAction(ISD::EXTLOAD, VT, MVT::f32, Expand);
Matt Arsenault470acd82014-04-15 22:28:39 +0000158
Matt Arsenault6f243792013-09-05 19:41:10 +0000159 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Tom Stellardaf775432013-10-23 00:44:32 +0000160 setTruncStoreAction(MVT::v8i32, MVT::v8i16, Expand);
Matt Arsenaulte1ce3442015-07-31 04:12:04 +0000161 setTruncStoreAction(MVT::v16i32, MVT::v16i8, Expand);
Tom Stellardaf775432013-10-23 00:44:32 +0000162 setTruncStoreAction(MVT::v16i32, MVT::v16i16, Expand);
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +0000163
Matt Arsenault470acd82014-04-15 22:28:39 +0000164 setOperationAction(ISD::LOAD, MVT::i1, Custom);
165
Tom Stellardfd155822013-08-26 15:05:36 +0000166 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Tom Stellard04c0e982014-01-22 19:24:21 +0000167 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +0000168 setOperationAction(ISD::FrameIndex, MVT::i32, Custom);
Michel Danzer49812b52013-07-10 16:37:07 +0000169
Tom Stellard5f337882014-04-29 23:12:43 +0000170 // These should use UDIVREM, so set them to expand
171 setOperationAction(ISD::UDIV, MVT::i64, Expand);
172 setOperationAction(ISD::UREM, MVT::i64, Expand);
173
Matt Arsenault0d89e842014-07-15 21:44:37 +0000174 setOperationAction(ISD::SELECT_CC, MVT::i1, Expand);
175 setOperationAction(ISD::SELECT, MVT::i1, Promote);
176
Benjamin Kramer867bfc52015-03-07 17:41:00 +0000177 // We only support LOAD/STORE and vector manipulation ops for vectors
178 // with > 4 elements.
179 for (MVT VT : {MVT::v8i32, MVT::v8f32, MVT::v16i32, MVT::v16f32}) {
Tom Stellard967bf582014-02-13 23:34:15 +0000180 for (unsigned Op = 0; Op < ISD::BUILTIN_OP_END; ++Op) {
181 switch(Op) {
182 case ISD::LOAD:
183 case ISD::STORE:
184 case ISD::BUILD_VECTOR:
185 case ISD::BITCAST:
186 case ISD::EXTRACT_VECTOR_ELT:
187 case ISD::INSERT_VECTOR_ELT:
Tom Stellard967bf582014-02-13 23:34:15 +0000188 case ISD::INSERT_SUBVECTOR:
189 case ISD::EXTRACT_SUBVECTOR:
190 break;
Tom Stellardc0503db2014-08-09 01:06:56 +0000191 case ISD::CONCAT_VECTORS:
192 setOperationAction(Op, VT, Custom);
193 break;
Tom Stellard967bf582014-02-13 23:34:15 +0000194 default:
Matt Arsenaultd504a742014-05-15 21:44:05 +0000195 setOperationAction(Op, VT, Expand);
Tom Stellard967bf582014-02-13 23:34:15 +0000196 break;
197 }
198 }
199 }
200
Matt Arsenault41e2f2b2014-02-24 21:01:28 +0000201 if (Subtarget->getGeneration() >= AMDGPUSubtarget::SEA_ISLANDS) {
202 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
203 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
Matt Arsenaulta90d22f2014-04-17 17:06:37 +0000204 setOperationAction(ISD::FRINT, MVT::f64, Legal);
Matt Arsenault41e2f2b2014-02-24 21:01:28 +0000205 }
206
Marek Olsak7d777282015-03-24 13:40:15 +0000207 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +0000208 setOperationAction(ISD::FDIV, MVT::f32, Custom);
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +0000209 setOperationAction(ISD::FDIV, MVT::f64, Custom);
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +0000210
Matt Arsenault02cb0ff2014-09-29 14:59:34 +0000211 setTargetDAGCombine(ISD::FADD);
Matt Arsenault8675db12014-08-29 16:01:14 +0000212 setTargetDAGCombine(ISD::FSUB);
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +0000213 setTargetDAGCombine(ISD::FMINNUM);
214 setTargetDAGCombine(ISD::FMAXNUM);
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000215 setTargetDAGCombine(ISD::SMIN);
216 setTargetDAGCombine(ISD::SMAX);
217 setTargetDAGCombine(ISD::UMIN);
218 setTargetDAGCombine(ISD::UMAX);
Matt Arsenault41e2f2b2014-02-24 21:01:28 +0000219 setTargetDAGCombine(ISD::SELECT_CC);
Tom Stellard75aadc22012-12-11 21:25:42 +0000220 setTargetDAGCombine(ISD::SETCC);
Matt Arsenaultd0101a22015-01-06 23:00:46 +0000221 setTargetDAGCombine(ISD::AND);
Matt Arsenaultf2290332015-01-06 23:00:39 +0000222 setTargetDAGCombine(ISD::OR);
Matt Arsenault364a6742014-06-11 17:50:44 +0000223 setTargetDAGCombine(ISD::UINT_TO_FP);
224
Matt Arsenaultb2baffa2014-08-15 17:49:05 +0000225 // All memory operations. Some folding on the pointer operand is done to help
226 // matching the constant offsets in the addressing modes.
227 setTargetDAGCombine(ISD::LOAD);
228 setTargetDAGCombine(ISD::STORE);
229 setTargetDAGCombine(ISD::ATOMIC_LOAD);
230 setTargetDAGCombine(ISD::ATOMIC_STORE);
231 setTargetDAGCombine(ISD::ATOMIC_CMP_SWAP);
232 setTargetDAGCombine(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS);
233 setTargetDAGCombine(ISD::ATOMIC_SWAP);
234 setTargetDAGCombine(ISD::ATOMIC_LOAD_ADD);
235 setTargetDAGCombine(ISD::ATOMIC_LOAD_SUB);
236 setTargetDAGCombine(ISD::ATOMIC_LOAD_AND);
237 setTargetDAGCombine(ISD::ATOMIC_LOAD_OR);
238 setTargetDAGCombine(ISD::ATOMIC_LOAD_XOR);
239 setTargetDAGCombine(ISD::ATOMIC_LOAD_NAND);
240 setTargetDAGCombine(ISD::ATOMIC_LOAD_MIN);
241 setTargetDAGCombine(ISD::ATOMIC_LOAD_MAX);
242 setTargetDAGCombine(ISD::ATOMIC_LOAD_UMIN);
243 setTargetDAGCombine(ISD::ATOMIC_LOAD_UMAX);
244
Christian Konigeecebd02013-03-26 14:04:02 +0000245 setSchedulingPreference(Sched::RegPressure);
Tom Stellard75aadc22012-12-11 21:25:42 +0000246}
247
Tom Stellard0125f2a2013-06-25 02:39:35 +0000248//===----------------------------------------------------------------------===//
249// TargetLowering queries
250//===----------------------------------------------------------------------===//
251
Matt Arsenaulte306a322014-10-21 16:25:08 +0000252bool SITargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &,
253 EVT) const {
254 // SI has some legal vector types, but no legal vector operations. Say no
255 // shuffles are legal in order to prefer scalarizing some vector operations.
256 return false;
257}
258
Tom Stellard70580f82015-07-20 14:28:41 +0000259bool SITargetLowering::isLegalFlatAddressingMode(const AddrMode &AM) const {
260 // Flat instructions do not have offsets, and only have the register
261 // address.
262 return AM.BaseOffs == 0 && (AM.Scale == 0 || AM.Scale == 1);
263}
264
Matt Arsenault711b3902015-08-07 20:18:34 +0000265bool SITargetLowering::isLegalMUBUFAddressingMode(const AddrMode &AM) const {
266 // MUBUF / MTBUF instructions have a 12-bit unsigned byte offset, and
267 // additionally can do r + r + i with addr64. 32-bit has more addressing
268 // mode options. Depending on the resource constant, it can also do
269 // (i64 r0) + (i32 r1) * (i14 i).
270 //
271 // Private arrays end up using a scratch buffer most of the time, so also
272 // assume those use MUBUF instructions. Scratch loads / stores are currently
273 // implemented as mubuf instructions with offen bit set, so slightly
274 // different than the normal addr64.
275 if (!isUInt<12>(AM.BaseOffs))
276 return false;
277
278 // FIXME: Since we can split immediate into soffset and immediate offset,
279 // would it make sense to allow any immediate?
280
281 switch (AM.Scale) {
282 case 0: // r + i or just i, depending on HasBaseReg.
283 return true;
284 case 1:
285 return true; // We have r + r or r + i.
286 case 2:
287 if (AM.HasBaseReg) {
288 // Reject 2 * r + r.
289 return false;
290 }
291
292 // Allow 2 * r as r + r
293 // Or 2 * r + i is allowed as r + r + i.
294 return true;
295 default: // Don't allow n * r
296 return false;
297 }
298}
299
Mehdi Amini0cdec1e2015-07-09 02:09:40 +0000300bool SITargetLowering::isLegalAddressingMode(const DataLayout &DL,
301 const AddrMode &AM, Type *Ty,
302 unsigned AS) const {
Matt Arsenault5015a892014-08-15 17:17:07 +0000303 // No global is ever allowed as a base.
304 if (AM.BaseGV)
305 return false;
306
Matt Arsenault73e06fa2015-06-04 16:17:42 +0000307 switch (AS) {
Matt Arsenault711b3902015-08-07 20:18:34 +0000308 case AMDGPUAS::GLOBAL_ADDRESS: {
Tom Stellard70580f82015-07-20 14:28:41 +0000309 if (Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
310 // Assume the we will use FLAT for all global memory accesses
311 // on VI.
312 // FIXME: This assumption is currently wrong. On VI we still use
313 // MUBUF instructions for the r + i addressing mode. As currently
314 // implemented, the MUBUF instructions only work on buffer < 4GB.
315 // It may be possible to support > 4GB buffers with MUBUF instructions,
316 // by setting the stride value in the resource descriptor which would
317 // increase the size limit to (stride * 4GB). However, this is risky,
318 // because it has never been validated.
319 return isLegalFlatAddressingMode(AM);
320 }
Matt Arsenault5015a892014-08-15 17:17:07 +0000321
Matt Arsenault711b3902015-08-07 20:18:34 +0000322 return isLegalMUBUFAddressingMode(AM);
Matt Arsenault73e06fa2015-06-04 16:17:42 +0000323 }
Matt Arsenault711b3902015-08-07 20:18:34 +0000324 case AMDGPUAS::CONSTANT_ADDRESS: {
325 // If the offset isn't a multiple of 4, it probably isn't going to be
326 // correctly aligned.
327 if (AM.BaseOffs % 4 != 0)
328 return isLegalMUBUFAddressingMode(AM);
329
330 // There are no SMRD extloads, so if we have to do a small type access we
331 // will use a MUBUF load.
332 // FIXME?: We also need to do this if unaligned, but we don't know the
333 // alignment here.
334 if (DL.getTypeStoreSize(Ty) < 4)
335 return isLegalMUBUFAddressingMode(AM);
336
337 if (Subtarget->getGeneration() == AMDGPUSubtarget::SOUTHERN_ISLANDS) {
338 // SMRD instructions have an 8-bit, dword offset on SI.
339 if (!isUInt<8>(AM.BaseOffs / 4))
340 return false;
341 } else if (Subtarget->getGeneration() == AMDGPUSubtarget::SEA_ISLANDS) {
342 // On CI+, this can also be a 32-bit literal constant offset. If it fits
343 // in 8-bits, it can use a smaller encoding.
344 if (!isUInt<32>(AM.BaseOffs / 4))
345 return false;
346 } else if (Subtarget->getGeneration() == AMDGPUSubtarget::VOLCANIC_ISLANDS) {
347 // On VI, these use the SMEM format and the offset is 20-bit in bytes.
348 if (!isUInt<20>(AM.BaseOffs))
349 return false;
350 } else
351 llvm_unreachable("unhandled generation");
352
353 if (AM.Scale == 0) // r + i or just i, depending on HasBaseReg.
354 return true;
355
356 if (AM.Scale == 1 && AM.HasBaseReg)
357 return true;
358
359 return false;
360 }
361
362 case AMDGPUAS::PRIVATE_ADDRESS:
363 case AMDGPUAS::UNKNOWN_ADDRESS_SPACE:
364 return isLegalMUBUFAddressingMode(AM);
365
Matt Arsenault73e06fa2015-06-04 16:17:42 +0000366 case AMDGPUAS::LOCAL_ADDRESS:
367 case AMDGPUAS::REGION_ADDRESS: {
368 // Basic, single offset DS instructions allow a 16-bit unsigned immediate
369 // field.
370 // XXX - If doing a 4-byte aligned 8-byte type access, we effectively have
371 // an 8-bit dword offset but we don't know the alignment here.
372 if (!isUInt<16>(AM.BaseOffs))
Matt Arsenault5015a892014-08-15 17:17:07 +0000373 return false;
Matt Arsenault73e06fa2015-06-04 16:17:42 +0000374
375 if (AM.Scale == 0) // r + i or just i, depending on HasBaseReg.
376 return true;
377
378 if (AM.Scale == 1 && AM.HasBaseReg)
379 return true;
380
Matt Arsenault5015a892014-08-15 17:17:07 +0000381 return false;
382 }
Tom Stellard70580f82015-07-20 14:28:41 +0000383 case AMDGPUAS::FLAT_ADDRESS:
384 return isLegalFlatAddressingMode(AM);
385
Matt Arsenault73e06fa2015-06-04 16:17:42 +0000386 default:
387 llvm_unreachable("unhandled address space");
388 }
Matt Arsenault5015a892014-08-15 17:17:07 +0000389}
390
Matt Arsenaulte6986632015-01-14 01:35:22 +0000391bool SITargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000392 unsigned AddrSpace,
393 unsigned Align,
394 bool *IsFast) const {
Matt Arsenault1018c892014-04-24 17:08:26 +0000395 if (IsFast)
396 *IsFast = false;
397
Matt Arsenault1018c892014-04-24 17:08:26 +0000398 // TODO: I think v3i32 should allow unaligned accesses on CI with DS_READ_B96,
399 // which isn't a simple VT.
Tom Stellard81d871d2013-11-13 23:36:50 +0000400 if (!VT.isSimple() || VT == MVT::Other)
401 return false;
Matt Arsenault1018c892014-04-24 17:08:26 +0000402
Tom Stellardc6b299c2015-02-02 18:02:28 +0000403 // TODO - CI+ supports unaligned memory accesses, but this requires driver
404 // support.
Matt Arsenault1018c892014-04-24 17:08:26 +0000405
Matt Arsenault1018c892014-04-24 17:08:26 +0000406 // XXX - The only mention I see of this in the ISA manual is for LDS direct
407 // reads the "byte address and must be dword aligned". Is it also true for the
408 // normal loads and stores?
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000409 if (AddrSpace == AMDGPUAS::LOCAL_ADDRESS) {
410 // ds_read/write_b64 require 8-byte alignment, but we can do a 4 byte
411 // aligned, 8 byte access in a single operation using ds_read2/write2_b32
412 // with adjacent offsets.
Sanjay Patelce74db92015-09-03 15:03:19 +0000413 bool AlignedBy4 = (Align % 4 == 0);
414 if (IsFast)
415 *IsFast = AlignedBy4;
416 return AlignedBy4;
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000417 }
Matt Arsenault1018c892014-04-24 17:08:26 +0000418
Tom Stellard33e64c62015-02-04 20:49:52 +0000419 // Smaller than dword value must be aligned.
420 // FIXME: This should be allowed on CI+
421 if (VT.bitsLT(MVT::i32))
422 return false;
423
Matt Arsenault1018c892014-04-24 17:08:26 +0000424 // 8.1.6 - For Dword or larger reads or writes, the two LSBs of the
425 // byte-address are ignored, thus forcing Dword alignment.
Tom Stellarde812f2f2014-07-21 15:45:06 +0000426 // This applies to private, global, and constant memory.
Matt Arsenault1018c892014-04-24 17:08:26 +0000427 if (IsFast)
428 *IsFast = true;
Tom Stellardc6b299c2015-02-02 18:02:28 +0000429
430 return VT.bitsGT(MVT::i32) && Align % 4 == 0;
Tom Stellard0125f2a2013-06-25 02:39:35 +0000431}
432
Matt Arsenault46645fa2014-07-28 17:49:26 +0000433EVT SITargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
434 unsigned SrcAlign, bool IsMemset,
435 bool ZeroMemset,
436 bool MemcpyStrSrc,
437 MachineFunction &MF) const {
438 // FIXME: Should account for address space here.
439
440 // The default fallback uses the private pointer size as a guess for a type to
441 // use. Make sure we switch these to 64-bit accesses.
442
443 if (Size >= 16 && DstAlign >= 4) // XXX: Should only do for global
444 return MVT::v4i32;
445
446 if (Size >= 8 && DstAlign >= 4)
447 return MVT::v2i32;
448
449 // Use the default.
450 return MVT::Other;
451}
452
Chandler Carruth9d010ff2014-07-03 00:23:43 +0000453TargetLoweringBase::LegalizeTypeAction
454SITargetLowering::getPreferredVectorAction(EVT VT) const {
455 if (VT.getVectorNumElements() != 1 && VT.getScalarType().bitsLE(MVT::i16))
456 return TypeSplitVector;
457
458 return TargetLoweringBase::getPreferredVectorAction(VT);
Tom Stellardd86003e2013-08-14 23:25:00 +0000459}
Tom Stellard0125f2a2013-06-25 02:39:35 +0000460
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000461bool SITargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
462 Type *Ty) const {
Eric Christopher7792e322015-01-30 23:24:40 +0000463 const SIInstrInfo *TII =
464 static_cast<const SIInstrInfo *>(Subtarget->getInstrInfo());
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000465 return TII->isInlineConstant(Imm);
466}
467
Tom Stellardaf775432013-10-23 00:44:32 +0000468SDValue SITargetLowering::LowerParameter(SelectionDAG &DAG, EVT VT, EVT MemVT,
Matt Arsenault86033ca2014-07-28 17:31:39 +0000469 SDLoc SL, SDValue Chain,
Matt Arsenaulte1f030c2014-04-11 20:59:54 +0000470 unsigned Offset, bool Signed) const {
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000471 const DataLayout &DL = DAG.getDataLayout();
Tom Stellardec2e43c2014-09-22 15:35:29 +0000472 MachineFunction &MF = DAG.getMachineFunction();
473 const SIRegisterInfo *TRI =
474 static_cast<const SIRegisterInfo*>(Subtarget->getRegisterInfo());
475 unsigned InputPtrReg = TRI->getPreloadedValue(MF, SIRegisterInfo::INPUT_PTR);
Tom Stellard94593ee2013-06-03 17:40:18 +0000476
Matt Arsenault86033ca2014-07-28 17:31:39 +0000477 Type *Ty = VT.getTypeForEVT(*DAG.getContext());
478
479 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000480 MVT PtrVT = getPointerTy(DL, AMDGPUAS::CONSTANT_ADDRESS);
Matt Arsenault86033ca2014-07-28 17:31:39 +0000481 PointerType *PtrTy = PointerType::get(Ty, AMDGPUAS::CONSTANT_ADDRESS);
Matt Arsenaulta0269b62015-06-01 21:58:24 +0000482 SDValue BasePtr = DAG.getCopyFromReg(Chain, SL,
483 MRI.getLiveInVirtReg(InputPtrReg), PtrVT);
484 SDValue Ptr = DAG.getNode(ISD::ADD, SL, PtrVT, BasePtr,
485 DAG.getConstant(Offset, SL, PtrVT));
Mehdi Amini44ede332015-07-09 02:09:04 +0000486 SDValue PtrOffset = DAG.getUNDEF(PtrVT);
Matt Arsenault86033ca2014-07-28 17:31:39 +0000487 MachinePointerInfo PtrInfo(UndefValue::get(PtrTy));
488
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000489 unsigned Align = DL.getABITypeAlignment(Ty);
Matt Arsenault81c7ae22015-06-04 16:00:27 +0000490
Matt Arsenault81c7ae22015-06-04 16:00:27 +0000491 ISD::LoadExtType ExtTy = Signed ? ISD::SEXTLOAD : ISD::ZEXTLOAD;
Matt Arsenaultacd68b52015-09-09 01:12:27 +0000492 if (MemVT.isFloatingPoint())
493 ExtTy = ISD::EXTLOAD;
494
Matt Arsenault81c7ae22015-06-04 16:00:27 +0000495 return DAG.getLoad(ISD::UNINDEXED, ExtTy,
Matt Arsenault86033ca2014-07-28 17:31:39 +0000496 VT, SL, Chain, Ptr, PtrOffset, PtrInfo, MemVT,
497 false, // isVolatile
498 true, // isNonTemporal
499 true, // isInvariant
Matt Arsenault81c7ae22015-06-04 16:00:27 +0000500 Align); // Alignment
Tom Stellard94593ee2013-06-03 17:40:18 +0000501}
502
Christian Konig2c8f6d52013-03-07 09:03:52 +0000503SDValue SITargetLowering::LowerFormalArguments(
Eric Christopher7792e322015-01-30 23:24:40 +0000504 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
505 const SmallVectorImpl<ISD::InputArg> &Ins, SDLoc DL, SelectionDAG &DAG,
506 SmallVectorImpl<SDValue> &InVals) const {
Tom Stellardec2e43c2014-09-22 15:35:29 +0000507 const SIRegisterInfo *TRI =
Eric Christopher7792e322015-01-30 23:24:40 +0000508 static_cast<const SIRegisterInfo *>(Subtarget->getRegisterInfo());
Christian Konig2c8f6d52013-03-07 09:03:52 +0000509
510 MachineFunction &MF = DAG.getMachineFunction();
511 FunctionType *FType = MF.getFunction()->getFunctionType();
Christian Konig99ee0f42013-03-07 09:04:14 +0000512 SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
Christian Konig2c8f6d52013-03-07 09:03:52 +0000513
Matt Arsenaultd48da142015-11-02 23:23:02 +0000514 if (Subtarget->isAmdHsaOS() && Info->getShaderType() != ShaderType::COMPUTE) {
515 const Function *Fn = MF.getFunction();
516 DiagnosticInfoUnsupported NoGraphicsHSA(*Fn, "non-compute shaders with HSA");
517 DAG.getContext()->diagnose(NoGraphicsHSA);
518 return SDValue();
519 }
520
Tom Stellard0fbf8992015-10-06 21:16:34 +0000521 // FIXME: We currently assume all calling conventions are kernels.
Christian Konig2c8f6d52013-03-07 09:03:52 +0000522
523 SmallVector<ISD::InputArg, 16> Splits;
Alexey Samsonova253bf92014-08-27 19:36:53 +0000524 BitVector Skipped(Ins.size());
Christian Konig99ee0f42013-03-07 09:04:14 +0000525
526 for (unsigned i = 0, e = Ins.size(), PSInputNum = 0; i != e; ++i) {
Christian Konig2c8f6d52013-03-07 09:03:52 +0000527 const ISD::InputArg &Arg = Ins[i];
Matt Arsenault758659232013-05-18 00:21:46 +0000528
529 // First check if it's a PS input addr
Matt Arsenault762af962014-07-13 03:06:39 +0000530 if (Info->getShaderType() == ShaderType::PIXEL && !Arg.Flags.isInReg() &&
Vincent Lejeuned6236442013-10-13 17:56:16 +0000531 !Arg.Flags.isByVal()) {
Christian Konig99ee0f42013-03-07 09:04:14 +0000532
533 assert((PSInputNum <= 15) && "Too many PS inputs!");
534
535 if (!Arg.Used) {
Benjamin Kramerdf005cb2015-08-08 18:27:36 +0000536 // We can safely skip PS inputs
Alexey Samsonova253bf92014-08-27 19:36:53 +0000537 Skipped.set(i);
Christian Konig99ee0f42013-03-07 09:04:14 +0000538 ++PSInputNum;
539 continue;
540 }
541
542 Info->PSInputAddr |= 1 << PSInputNum++;
543 }
544
545 // Second split vertices into their elements
Matt Arsenault762af962014-07-13 03:06:39 +0000546 if (Info->getShaderType() != ShaderType::COMPUTE && Arg.VT.isVector()) {
Christian Konig2c8f6d52013-03-07 09:03:52 +0000547 ISD::InputArg NewArg = Arg;
548 NewArg.Flags.setSplit();
549 NewArg.VT = Arg.VT.getVectorElementType();
550
551 // We REALLY want the ORIGINAL number of vertex elements here, e.g. a
552 // three or five element vertex only needs three or five registers,
Benjamin Kramerdf005cb2015-08-08 18:27:36 +0000553 // NOT four or eight.
Andrew Trick05938a52015-02-16 18:10:47 +0000554 Type *ParamType = FType->getParamType(Arg.getOrigArgIndex());
Christian Konig2c8f6d52013-03-07 09:03:52 +0000555 unsigned NumElements = ParamType->getVectorNumElements();
556
557 for (unsigned j = 0; j != NumElements; ++j) {
558 Splits.push_back(NewArg);
559 NewArg.PartOffset += NewArg.VT.getStoreSize();
560 }
561
Matt Arsenault762af962014-07-13 03:06:39 +0000562 } else if (Info->getShaderType() != ShaderType::COMPUTE) {
Christian Konig2c8f6d52013-03-07 09:03:52 +0000563 Splits.push_back(Arg);
564 }
565 }
566
567 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +0000568 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
569 *DAG.getContext());
Christian Konig2c8f6d52013-03-07 09:03:52 +0000570
Christian Konig99ee0f42013-03-07 09:04:14 +0000571 // At least one interpolation mode must be enabled or else the GPU will hang.
Matt Arsenault762af962014-07-13 03:06:39 +0000572 if (Info->getShaderType() == ShaderType::PIXEL &&
573 (Info->PSInputAddr & 0x7F) == 0) {
Christian Konig99ee0f42013-03-07 09:04:14 +0000574 Info->PSInputAddr |= 1;
575 CCInfo.AllocateReg(AMDGPU::VGPR0);
576 CCInfo.AllocateReg(AMDGPU::VGPR1);
577 }
578
Tom Stellarded882c22013-06-03 17:40:11 +0000579 // The pointer to the list of arguments is stored in SGPR0, SGPR1
NAKAMURA Takumi84965032015-09-22 11:14:12 +0000580 // The pointer to the scratch buffer is stored in SGPR2, SGPR3
Matt Arsenault762af962014-07-13 03:06:39 +0000581 if (Info->getShaderType() == ShaderType::COMPUTE) {
Tom Stellardfeab91c2014-12-02 17:41:43 +0000582 if (Subtarget->isAmdHsaOS())
583 Info->NumUserSGPRs = 2; // FIXME: Need to support scratch buffers.
584 else
585 Info->NumUserSGPRs = 4;
Tom Stellardec2e43c2014-09-22 15:35:29 +0000586
587 unsigned InputPtrReg =
588 TRI->getPreloadedValue(MF, SIRegisterInfo::INPUT_PTR);
589 unsigned InputPtrRegLo =
590 TRI->getPhysRegSubReg(InputPtrReg, &AMDGPU::SReg_32RegClass, 0);
591 unsigned InputPtrRegHi =
592 TRI->getPhysRegSubReg(InputPtrReg, &AMDGPU::SReg_32RegClass, 1);
593
594 unsigned ScratchPtrReg =
595 TRI->getPreloadedValue(MF, SIRegisterInfo::SCRATCH_PTR);
596 unsigned ScratchPtrRegLo =
597 TRI->getPhysRegSubReg(ScratchPtrReg, &AMDGPU::SReg_32RegClass, 0);
598 unsigned ScratchPtrRegHi =
599 TRI->getPhysRegSubReg(ScratchPtrReg, &AMDGPU::SReg_32RegClass, 1);
600
601 CCInfo.AllocateReg(InputPtrRegLo);
602 CCInfo.AllocateReg(InputPtrRegHi);
603 CCInfo.AllocateReg(ScratchPtrRegLo);
604 CCInfo.AllocateReg(ScratchPtrRegHi);
605 MF.addLiveIn(InputPtrReg, &AMDGPU::SReg_64RegClass);
606 MF.addLiveIn(ScratchPtrReg, &AMDGPU::SReg_64RegClass);
Tom Stellarded882c22013-06-03 17:40:11 +0000607 }
608
Matt Arsenault762af962014-07-13 03:06:39 +0000609 if (Info->getShaderType() == ShaderType::COMPUTE) {
Tom Stellardaf775432013-10-23 00:44:32 +0000610 getOriginalFunctionArgs(DAG, DAG.getMachineFunction().getFunction(), Ins,
611 Splits);
612 }
613
Christian Konig2c8f6d52013-03-07 09:03:52 +0000614 AnalyzeFormalArguments(CCInfo, Splits);
615
Matt Arsenaultcf13d182015-07-10 22:51:36 +0000616 SmallVector<SDValue, 16> Chains;
617
Christian Konig2c8f6d52013-03-07 09:03:52 +0000618 for (unsigned i = 0, e = Ins.size(), ArgIdx = 0; i != e; ++i) {
619
Christian Konigb7be72d2013-05-17 09:46:48 +0000620 const ISD::InputArg &Arg = Ins[i];
Alexey Samsonova253bf92014-08-27 19:36:53 +0000621 if (Skipped[i]) {
Christian Konigb7be72d2013-05-17 09:46:48 +0000622 InVals.push_back(DAG.getUNDEF(Arg.VT));
Christian Konig99ee0f42013-03-07 09:04:14 +0000623 continue;
624 }
625
Christian Konig2c8f6d52013-03-07 09:03:52 +0000626 CCValAssign &VA = ArgLocs[ArgIdx++];
Craig Topper7f416c82014-11-16 21:17:18 +0000627 MVT VT = VA.getLocVT();
Tom Stellarded882c22013-06-03 17:40:11 +0000628
629 if (VA.isMemLoc()) {
Tom Stellardaf775432013-10-23 00:44:32 +0000630 VT = Ins[i].VT;
631 EVT MemVT = Splits[i].VT;
Tom Stellardb5798b02015-06-26 21:15:03 +0000632 const unsigned Offset = Subtarget->getExplicitKernelArgOffset() +
633 VA.getLocMemOffset();
Tom Stellard94593ee2013-06-03 17:40:18 +0000634 // The first 36 bytes of the input buffer contains information about
635 // thread group and global sizes.
Matt Arsenault0d519732015-07-10 22:28:41 +0000636 SDValue Arg = LowerParameter(DAG, VT, MemVT, DL, Chain,
Jan Veselye5121f32014-10-14 20:05:26 +0000637 Offset, Ins[i].Flags.isSExt());
Matt Arsenaultcf13d182015-07-10 22:51:36 +0000638 Chains.push_back(Arg.getValue(1));
Tom Stellardca7ecf32014-08-22 18:49:31 +0000639
Craig Toppere3dcce92015-08-01 22:20:21 +0000640 auto *ParamTy =
Andrew Trick05938a52015-02-16 18:10:47 +0000641 dyn_cast<PointerType>(FType->getParamType(Ins[i].getOrigArgIndex()));
Tom Stellardca7ecf32014-08-22 18:49:31 +0000642 if (Subtarget->getGeneration() == AMDGPUSubtarget::SOUTHERN_ISLANDS &&
643 ParamTy && ParamTy->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS) {
644 // On SI local pointers are just offsets into LDS, so they are always
645 // less than 16-bits. On CI and newer they could potentially be
646 // real pointers, so we can't guarantee their size.
647 Arg = DAG.getNode(ISD::AssertZext, DL, Arg.getValueType(), Arg,
648 DAG.getValueType(MVT::i16));
649 }
650
Tom Stellarded882c22013-06-03 17:40:11 +0000651 InVals.push_back(Arg);
Jan Veselye5121f32014-10-14 20:05:26 +0000652 Info->ABIArgOffset = Offset + MemVT.getStoreSize();
Tom Stellarded882c22013-06-03 17:40:11 +0000653 continue;
654 }
Christian Konig2c8f6d52013-03-07 09:03:52 +0000655 assert(VA.isRegLoc() && "Parameter must be in a register!");
656
657 unsigned Reg = VA.getLocReg();
Christian Konig2c8f6d52013-03-07 09:03:52 +0000658
659 if (VT == MVT::i64) {
660 // For now assume it is a pointer
661 Reg = TRI->getMatchingSuperReg(Reg, AMDGPU::sub0,
662 &AMDGPU::SReg_64RegClass);
663 Reg = MF.addLiveIn(Reg, &AMDGPU::SReg_64RegClass);
Matt Arsenaultcf13d182015-07-10 22:51:36 +0000664 SDValue Copy = DAG.getCopyFromReg(Chain, DL, Reg, VT);
665 InVals.push_back(Copy);
Christian Konig2c8f6d52013-03-07 09:03:52 +0000666 continue;
667 }
668
669 const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg, VT);
670
671 Reg = MF.addLiveIn(Reg, RC);
672 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, VT);
673
Christian Konig2c8f6d52013-03-07 09:03:52 +0000674 if (Arg.VT.isVector()) {
675
676 // Build a vector from the registers
Andrew Trick05938a52015-02-16 18:10:47 +0000677 Type *ParamType = FType->getParamType(Arg.getOrigArgIndex());
Christian Konig2c8f6d52013-03-07 09:03:52 +0000678 unsigned NumElements = ParamType->getVectorNumElements();
679
680 SmallVector<SDValue, 4> Regs;
681 Regs.push_back(Val);
682 for (unsigned j = 1; j != NumElements; ++j) {
683 Reg = ArgLocs[ArgIdx++].getLocReg();
684 Reg = MF.addLiveIn(Reg, RC);
Matt Arsenaultcf13d182015-07-10 22:51:36 +0000685
686 SDValue Copy = DAG.getCopyFromReg(Chain, DL, Reg, VT);
687 Regs.push_back(Copy);
Christian Konig2c8f6d52013-03-07 09:03:52 +0000688 }
689
690 // Fill up the missing vector elements
691 NumElements = Arg.VT.getVectorNumElements() - NumElements;
Benjamin Kramer6cd780f2015-02-17 15:29:18 +0000692 Regs.append(NumElements, DAG.getUNDEF(VT));
Matt Arsenault758659232013-05-18 00:21:46 +0000693
Craig Topper48d114b2014-04-26 18:35:24 +0000694 InVals.push_back(DAG.getNode(ISD::BUILD_VECTOR, DL, Arg.VT, Regs));
Christian Konig2c8f6d52013-03-07 09:03:52 +0000695 continue;
696 }
697
698 InVals.push_back(Val);
699 }
Tom Stellarde99fb652015-01-20 19:33:04 +0000700
701 if (Info->getShaderType() != ShaderType::COMPUTE) {
Craig Topper0013be12015-09-21 05:32:41 +0000702 unsigned ScratchIdx = CCInfo.getFirstUnallocated(makeArrayRef(
Tim Northover3b6b7ca2015-02-21 02:11:17 +0000703 AMDGPU::SGPR_32RegClass.begin(), AMDGPU::SGPR_32RegClass.getNumRegs()));
Tom Stellarde99fb652015-01-20 19:33:04 +0000704 Info->ScratchOffsetReg = AMDGPU::SGPR_32RegClass.getRegister(ScratchIdx);
705 }
Matt Arsenaultcf13d182015-07-10 22:51:36 +0000706
707 if (Chains.empty())
708 return Chain;
709
710 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Christian Konig2c8f6d52013-03-07 09:03:52 +0000711}
712
Tom Stellard75aadc22012-12-11 21:25:42 +0000713MachineBasicBlock * SITargetLowering::EmitInstrWithCustomInserter(
714 MachineInstr * MI, MachineBasicBlock * BB) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000715
Tom Stellard556d9aa2013-06-03 17:39:37 +0000716 MachineBasicBlock::iterator I = *MI;
Eric Christopher7792e322015-01-30 23:24:40 +0000717 const SIInstrInfo *TII =
718 static_cast<const SIInstrInfo *>(Subtarget->getInstrInfo());
Tom Stellard556d9aa2013-06-03 17:39:37 +0000719
Tom Stellard75aadc22012-12-11 21:25:42 +0000720 switch (MI->getOpcode()) {
721 default:
722 return AMDGPUTargetLowering::EmitInstrWithCustomInserter(MI, BB);
Matt Arsenault20711b72015-02-20 22:10:45 +0000723 case AMDGPU::BRANCH:
724 return BB;
Tom Stellard81d871d2013-11-13 23:36:50 +0000725 case AMDGPU::SI_RegisterStorePseudo: {
726 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
Tom Stellard81d871d2013-11-13 23:36:50 +0000727 unsigned Reg = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
728 MachineInstrBuilder MIB =
729 BuildMI(*BB, I, MI->getDebugLoc(), TII->get(AMDGPU::SI_RegisterStore),
730 Reg);
731 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i)
732 MIB.addOperand(MI->getOperand(i));
733
734 MI->eraseFromParent();
Vincent Lejeune79a58342014-05-10 19:18:25 +0000735 break;
736 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000737 }
738 return BB;
739}
740
Matt Arsenault423bf3f2015-01-29 19:34:32 +0000741bool SITargetLowering::enableAggressiveFMAFusion(EVT VT) const {
742 // This currently forces unfolding various combinations of fsub into fma with
743 // free fneg'd operands. As long as we have fast FMA (controlled by
744 // isFMAFasterThanFMulAndFAdd), we should perform these.
745
746 // When fma is quarter rate, for f64 where add / sub are at best half rate,
747 // most of these combines appear to be cycle neutral but save on instruction
748 // count / code size.
749 return true;
750}
751
Mehdi Amini44ede332015-07-09 02:09:04 +0000752EVT SITargetLowering::getSetCCResultType(const DataLayout &DL, LLVMContext &Ctx,
753 EVT VT) const {
Tom Stellard83747202013-07-18 21:43:53 +0000754 if (!VT.isVector()) {
755 return MVT::i1;
756 }
Matt Arsenault8596f712014-11-28 22:51:38 +0000757 return EVT::getVectorVT(Ctx, MVT::i1, VT.getVectorNumElements());
Tom Stellard75aadc22012-12-11 21:25:42 +0000758}
759
Mehdi Aminieaabc512015-07-09 15:12:23 +0000760MVT SITargetLowering::getScalarShiftAmountTy(const DataLayout &, EVT) const {
Christian Konig082a14a2013-03-18 11:34:05 +0000761 return MVT::i32;
762}
763
Matt Arsenault423bf3f2015-01-29 19:34:32 +0000764// Answering this is somewhat tricky and depends on the specific device which
765// have different rates for fma or all f64 operations.
766//
767// v_fma_f64 and v_mul_f64 always take the same number of cycles as each other
768// regardless of which device (although the number of cycles differs between
769// devices), so it is always profitable for f64.
770//
771// v_fma_f32 takes 4 or 16 cycles depending on the device, so it is profitable
772// only on full rate devices. Normally, we should prefer selecting v_mad_f32
773// which we can always do even without fused FP ops since it returns the same
774// result as the separate operations and since it is always full
775// rate. Therefore, we lie and report that it is not faster for f32. v_mad_f32
776// however does not support denormals, so we do report fma as faster if we have
777// a fast fma device and require denormals.
778//
Niels Ole Salscheiderd3a039f2013-08-10 10:38:54 +0000779bool SITargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
780 VT = VT.getScalarType();
781
782 if (!VT.isSimple())
783 return false;
784
785 switch (VT.getSimpleVT().SimpleTy) {
786 case MVT::f32:
Matt Arsenault423bf3f2015-01-29 19:34:32 +0000787 // This is as fast on some subtargets. However, we always have full rate f32
788 // mad available which returns the same result as the separate operations
Matt Arsenault8d630032015-02-20 22:10:41 +0000789 // which we should prefer over fma. We can't use this if we want to support
790 // denormals, so only report this in these cases.
791 return Subtarget->hasFP32Denormals() && Subtarget->hasFastFMAF32();
Niels Ole Salscheiderd3a039f2013-08-10 10:38:54 +0000792 case MVT::f64:
793 return true;
794 default:
795 break;
796 }
797
798 return false;
799}
800
Tom Stellard75aadc22012-12-11 21:25:42 +0000801//===----------------------------------------------------------------------===//
802// Custom DAG Lowering Operations
803//===----------------------------------------------------------------------===//
804
805SDValue SITargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
806 switch (Op.getOpcode()) {
807 default: return AMDGPUTargetLowering::LowerOperation(Op, DAG);
Tom Stellardb02094e2014-07-21 15:45:01 +0000808 case ISD::FrameIndex: return LowerFrameIndex(Op, DAG);
Tom Stellardf8794352012-12-19 22:10:31 +0000809 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Tom Stellard35bb18c2013-08-26 15:06:04 +0000810 case ISD::LOAD: {
Tom Stellarde812f2f2014-07-21 15:45:06 +0000811 SDValue Result = LowerLOAD(Op, DAG);
812 assert((!Result.getNode() ||
813 Result.getNode()->getNumValues() == 2) &&
814 "Load should return a value and a chain");
815 return Result;
Tom Stellard35bb18c2013-08-26 15:06:04 +0000816 }
Tom Stellardaf775432013-10-23 00:44:32 +0000817
Matt Arsenaultad14ce82014-07-19 18:44:39 +0000818 case ISD::FSIN:
819 case ISD::FCOS:
820 return LowerTrig(Op, DAG);
Tom Stellard0ec134f2014-02-04 17:18:40 +0000821 case ISD::SELECT: return LowerSELECT(Op, DAG);
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +0000822 case ISD::FDIV: return LowerFDIV(Op, DAG);
Tom Stellard81d871d2013-11-13 23:36:50 +0000823 case ISD::STORE: return LowerSTORE(Op, DAG);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +0000824 case ISD::GlobalAddress: {
825 MachineFunction &MF = DAG.getMachineFunction();
826 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
827 return LowerGlobalAddress(MFI, Op, DAG);
Tom Stellard94593ee2013-06-03 17:40:18 +0000828 }
Matt Arsenaulta5789bb2014-07-26 06:23:37 +0000829 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
830 case ISD::INTRINSIC_VOID: return LowerINTRINSIC_VOID(Op, DAG);
Tom Stellard75aadc22012-12-11 21:25:42 +0000831 }
832 return SDValue();
833}
834
Tom Stellardf8794352012-12-19 22:10:31 +0000835/// \brief Helper function for LowerBRCOND
836static SDNode *findUser(SDValue Value, unsigned Opcode) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000837
Tom Stellardf8794352012-12-19 22:10:31 +0000838 SDNode *Parent = Value.getNode();
839 for (SDNode::use_iterator I = Parent->use_begin(), E = Parent->use_end();
840 I != E; ++I) {
841
842 if (I.getUse().get() != Value)
843 continue;
844
845 if (I->getOpcode() == Opcode)
846 return *I;
847 }
Craig Topper062a2ba2014-04-25 05:30:21 +0000848 return nullptr;
Tom Stellardf8794352012-12-19 22:10:31 +0000849}
850
Tom Stellardb02094e2014-07-21 15:45:01 +0000851SDValue SITargetLowering::LowerFrameIndex(SDValue Op, SelectionDAG &DAG) const {
852
Tom Stellardc98ee202015-07-16 19:40:07 +0000853 SDLoc SL(Op);
Tom Stellardb02094e2014-07-21 15:45:01 +0000854 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Op);
855 unsigned FrameIndex = FINode->getIndex();
856
Tom Stellardc98ee202015-07-16 19:40:07 +0000857 // A FrameIndex node represents a 32-bit offset into scratch memory. If
858 // the high bit of a frame index offset were to be set, this would mean
859 // that it represented an offset of ~2GB * 64 = ~128GB from the start of the
860 // scratch buffer, with 64 being the number of threads per wave.
861 //
862 // If we know the machine uses less than 128GB of scratch, then we can
863 // amrk the high bit of the FrameIndex node as known zero,
864 // which is important, because it means in most situations we can
865 // prove that values derived from FrameIndex nodes are non-negative.
866 // This enables us to take advantage of more addressing modes when
867 // accessing scratch buffers, since for scratch reads/writes, the register
868 // offset must always be positive.
869
870 SDValue TFI = DAG.getTargetFrameIndex(FrameIndex, MVT::i32);
871 if (Subtarget->enableHugeScratchBuffer())
872 return TFI;
873
874 return DAG.getNode(ISD::AssertZext, SL, MVT::i32, TFI,
875 DAG.getValueType(EVT::getIntegerVT(*DAG.getContext(), 31)));
Tom Stellardb02094e2014-07-21 15:45:01 +0000876}
877
Tom Stellardf8794352012-12-19 22:10:31 +0000878/// This transforms the control flow intrinsics to get the branch destination as
879/// last parameter, also switches branch target with BR if the need arise
880SDValue SITargetLowering::LowerBRCOND(SDValue BRCOND,
881 SelectionDAG &DAG) const {
882
Andrew Trickef9de2a2013-05-25 02:42:55 +0000883 SDLoc DL(BRCOND);
Tom Stellardf8794352012-12-19 22:10:31 +0000884
885 SDNode *Intr = BRCOND.getOperand(1).getNode();
886 SDValue Target = BRCOND.getOperand(2);
Craig Topper062a2ba2014-04-25 05:30:21 +0000887 SDNode *BR = nullptr;
Tom Stellardf8794352012-12-19 22:10:31 +0000888
889 if (Intr->getOpcode() == ISD::SETCC) {
890 // As long as we negate the condition everything is fine
891 SDNode *SetCC = Intr;
892 assert(SetCC->getConstantOperandVal(1) == 1);
NAKAMURA Takumi458a8272013-01-07 11:14:44 +0000893 assert(cast<CondCodeSDNode>(SetCC->getOperand(2).getNode())->get() ==
894 ISD::SETNE);
Tom Stellardf8794352012-12-19 22:10:31 +0000895 Intr = SetCC->getOperand(0).getNode();
896
897 } else {
898 // Get the target from BR if we don't negate the condition
899 BR = findUser(BRCOND, ISD::BR);
900 Target = BR->getOperand(1);
901 }
902
903 assert(Intr->getOpcode() == ISD::INTRINSIC_W_CHAIN);
904
905 // Build the result and
Benjamin Kramer6cd780f2015-02-17 15:29:18 +0000906 ArrayRef<EVT> Res(Intr->value_begin() + 1, Intr->value_end());
Tom Stellardf8794352012-12-19 22:10:31 +0000907
908 // operands of the new intrinsic call
909 SmallVector<SDValue, 4> Ops;
910 Ops.push_back(BRCOND.getOperand(0));
Benjamin Kramer6cd780f2015-02-17 15:29:18 +0000911 Ops.append(Intr->op_begin() + 1, Intr->op_end());
Tom Stellardf8794352012-12-19 22:10:31 +0000912 Ops.push_back(Target);
913
914 // build the new intrinsic call
915 SDNode *Result = DAG.getNode(
916 Res.size() > 1 ? ISD::INTRINSIC_W_CHAIN : ISD::INTRINSIC_VOID, DL,
Craig Topper48d114b2014-04-26 18:35:24 +0000917 DAG.getVTList(Res), Ops).getNode();
Tom Stellardf8794352012-12-19 22:10:31 +0000918
919 if (BR) {
920 // Give the branch instruction our target
921 SDValue Ops[] = {
922 BR->getOperand(0),
923 BRCOND.getOperand(2)
924 };
Chandler Carruth356665a2014-08-01 22:09:43 +0000925 SDValue NewBR = DAG.getNode(ISD::BR, DL, BR->getVTList(), Ops);
926 DAG.ReplaceAllUsesWith(BR, NewBR.getNode());
927 BR = NewBR.getNode();
Tom Stellardf8794352012-12-19 22:10:31 +0000928 }
929
930 SDValue Chain = SDValue(Result, Result->getNumValues() - 1);
931
932 // Copy the intrinsic results to registers
933 for (unsigned i = 1, e = Intr->getNumValues() - 1; i != e; ++i) {
934 SDNode *CopyToReg = findUser(SDValue(Intr, i), ISD::CopyToReg);
935 if (!CopyToReg)
936 continue;
937
938 Chain = DAG.getCopyToReg(
939 Chain, DL,
940 CopyToReg->getOperand(1),
941 SDValue(Result, i - 1),
942 SDValue());
943
944 DAG.ReplaceAllUsesWith(SDValue(CopyToReg, 0), CopyToReg->getOperand(0));
945 }
946
947 // Remove the old intrinsic from the chain
948 DAG.ReplaceAllUsesOfValueWith(
949 SDValue(Intr, Intr->getNumValues() - 1),
950 Intr->getOperand(0));
951
952 return Chain;
Tom Stellard75aadc22012-12-11 21:25:42 +0000953}
954
Tom Stellard067c8152014-07-21 14:01:14 +0000955SDValue SITargetLowering::LowerGlobalAddress(AMDGPUMachineFunction *MFI,
956 SDValue Op,
957 SelectionDAG &DAG) const {
958 GlobalAddressSDNode *GSD = cast<GlobalAddressSDNode>(Op);
959
960 if (GSD->getAddressSpace() != AMDGPUAS::CONSTANT_ADDRESS)
961 return AMDGPUTargetLowering::LowerGlobalAddress(MFI, Op, DAG);
962
963 SDLoc DL(GSD);
964 const GlobalValue *GV = GSD->getGlobal();
Mehdi Amini44ede332015-07-09 02:09:04 +0000965 MVT PtrVT = getPointerTy(DAG.getDataLayout(), GSD->getAddressSpace());
Tom Stellard067c8152014-07-21 14:01:14 +0000966
967 SDValue Ptr = DAG.getNode(AMDGPUISD::CONST_DATA_PTR, DL, PtrVT);
968 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, MVT::i32);
969
970 SDValue PtrLo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32, Ptr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000971 DAG.getConstant(0, DL, MVT::i32));
Tom Stellard067c8152014-07-21 14:01:14 +0000972 SDValue PtrHi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32, Ptr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000973 DAG.getConstant(1, DL, MVT::i32));
Tom Stellard067c8152014-07-21 14:01:14 +0000974
975 SDValue Lo = DAG.getNode(ISD::ADDC, DL, DAG.getVTList(MVT::i32, MVT::Glue),
976 PtrLo, GA);
977 SDValue Hi = DAG.getNode(ISD::ADDE, DL, DAG.getVTList(MVT::i32, MVT::Glue),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000978 PtrHi, DAG.getConstant(0, DL, MVT::i32),
Tom Stellard067c8152014-07-21 14:01:14 +0000979 SDValue(Lo.getNode(), 1));
980 return DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Lo, Hi);
981}
982
Tom Stellardfc92e772015-05-12 14:18:14 +0000983SDValue SITargetLowering::copyToM0(SelectionDAG &DAG, SDValue Chain, SDLoc DL,
984 SDValue V) const {
985 // We can't use CopyToReg, because MachineCSE won't combine COPY instructions,
986 // so we will end up with redundant moves to m0.
987 //
988 // We can't use S_MOV_B32, because there is no way to specify m0 as the
989 // destination register.
990 //
991 // We have to use them both. Machine cse will combine all the S_MOV_B32
992 // instructions and the register coalescer eliminate the extra copies.
993 SDNode *M0 = DAG.getMachineNode(AMDGPU::S_MOV_B32, DL, V.getValueType(), V);
994 return DAG.getCopyToReg(Chain, DL, DAG.getRegister(AMDGPU::M0, MVT::i32),
995 SDValue(M0, 0), SDValue()); // Glue
996 // A Null SDValue creates
997 // a glue result.
998}
999
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00001000SDValue SITargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
1001 SelectionDAG &DAG) const {
1002 MachineFunction &MF = DAG.getMachineFunction();
Tom Stellarddcb9f092015-07-09 21:20:37 +00001003 auto MFI = MF.getInfo<SIMachineFunctionInfo>();
Tom Stellardec2e43c2014-09-22 15:35:29 +00001004 const SIRegisterInfo *TRI =
Eric Christopher7792e322015-01-30 23:24:40 +00001005 static_cast<const SIRegisterInfo *>(Subtarget->getRegisterInfo());
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00001006
1007 EVT VT = Op.getValueType();
1008 SDLoc DL(Op);
1009 unsigned IntrinsicID = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
1010
Sanjay Patela2607012015-09-16 16:31:21 +00001011 // TODO: Should this propagate fast-math-flags?
1012
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00001013 switch (IntrinsicID) {
1014 case Intrinsic::r600_read_ngroups_x:
Tom Stellardec2e43c2014-09-22 15:35:29 +00001015 return LowerParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
1016 SI::KernelInputOffsets::NGROUPS_X, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00001017 case Intrinsic::r600_read_ngroups_y:
Tom Stellardec2e43c2014-09-22 15:35:29 +00001018 return LowerParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
1019 SI::KernelInputOffsets::NGROUPS_Y, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00001020 case Intrinsic::r600_read_ngroups_z:
Tom Stellardec2e43c2014-09-22 15:35:29 +00001021 return LowerParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
1022 SI::KernelInputOffsets::NGROUPS_Z, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00001023 case Intrinsic::r600_read_global_size_x:
Tom Stellardec2e43c2014-09-22 15:35:29 +00001024 return LowerParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
1025 SI::KernelInputOffsets::GLOBAL_SIZE_X, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00001026 case Intrinsic::r600_read_global_size_y:
Tom Stellardec2e43c2014-09-22 15:35:29 +00001027 return LowerParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
1028 SI::KernelInputOffsets::GLOBAL_SIZE_Y, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00001029 case Intrinsic::r600_read_global_size_z:
Tom Stellardec2e43c2014-09-22 15:35:29 +00001030 return LowerParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
1031 SI::KernelInputOffsets::GLOBAL_SIZE_Z, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00001032 case Intrinsic::r600_read_local_size_x:
Tom Stellardec2e43c2014-09-22 15:35:29 +00001033 return LowerParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
1034 SI::KernelInputOffsets::LOCAL_SIZE_X, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00001035 case Intrinsic::r600_read_local_size_y:
Tom Stellardec2e43c2014-09-22 15:35:29 +00001036 return LowerParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
1037 SI::KernelInputOffsets::LOCAL_SIZE_Y, false);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00001038 case Intrinsic::r600_read_local_size_z:
Tom Stellardec2e43c2014-09-22 15:35:29 +00001039 return LowerParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
1040 SI::KernelInputOffsets::LOCAL_SIZE_Z, false);
Jan Veselye5121f32014-10-14 20:05:26 +00001041
1042 case Intrinsic::AMDGPU_read_workdim:
1043 return LowerParameter(DAG, VT, VT, DL, DAG.getEntryNode(),
Tom Stellarddcb9f092015-07-09 21:20:37 +00001044 getImplicitParameterOffset(MFI, GRID_DIM), false);
Jan Veselye5121f32014-10-14 20:05:26 +00001045
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00001046 case Intrinsic::r600_read_tgid_x:
1047 return CreateLiveInRegister(DAG, &AMDGPU::SReg_32RegClass,
Tom Stellardec2e43c2014-09-22 15:35:29 +00001048 TRI->getPreloadedValue(MF, SIRegisterInfo::TGID_X), VT);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00001049 case Intrinsic::r600_read_tgid_y:
1050 return CreateLiveInRegister(DAG, &AMDGPU::SReg_32RegClass,
Tom Stellardec2e43c2014-09-22 15:35:29 +00001051 TRI->getPreloadedValue(MF, SIRegisterInfo::TGID_Y), VT);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00001052 case Intrinsic::r600_read_tgid_z:
1053 return CreateLiveInRegister(DAG, &AMDGPU::SReg_32RegClass,
Tom Stellardec2e43c2014-09-22 15:35:29 +00001054 TRI->getPreloadedValue(MF, SIRegisterInfo::TGID_Z), VT);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00001055 case Intrinsic::r600_read_tidig_x:
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001056 return CreateLiveInRegister(DAG, &AMDGPU::VGPR_32RegClass,
Tom Stellardec2e43c2014-09-22 15:35:29 +00001057 TRI->getPreloadedValue(MF, SIRegisterInfo::TIDIG_X), VT);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00001058 case Intrinsic::r600_read_tidig_y:
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001059 return CreateLiveInRegister(DAG, &AMDGPU::VGPR_32RegClass,
Tom Stellardec2e43c2014-09-22 15:35:29 +00001060 TRI->getPreloadedValue(MF, SIRegisterInfo::TIDIG_Y), VT);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00001061 case Intrinsic::r600_read_tidig_z:
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001062 return CreateLiveInRegister(DAG, &AMDGPU::VGPR_32RegClass,
Tom Stellardec2e43c2014-09-22 15:35:29 +00001063 TRI->getPreloadedValue(MF, SIRegisterInfo::TIDIG_Z), VT);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00001064 case AMDGPUIntrinsic::SI_load_const: {
1065 SDValue Ops[] = {
1066 Op.getOperand(1),
1067 Op.getOperand(2)
1068 };
1069
1070 MachineMemOperand *MMO = MF.getMachineMemOperand(
1071 MachinePointerInfo(),
1072 MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant,
1073 VT.getStoreSize(), 4);
1074 return DAG.getMemIntrinsicNode(AMDGPUISD::LOAD_CONSTANT, DL,
1075 Op->getVTList(), Ops, VT, MMO);
1076 }
1077 case AMDGPUIntrinsic::SI_sample:
1078 return LowerSampleIntrinsic(AMDGPUISD::SAMPLE, Op, DAG);
1079 case AMDGPUIntrinsic::SI_sampleb:
1080 return LowerSampleIntrinsic(AMDGPUISD::SAMPLEB, Op, DAG);
1081 case AMDGPUIntrinsic::SI_sampled:
1082 return LowerSampleIntrinsic(AMDGPUISD::SAMPLED, Op, DAG);
1083 case AMDGPUIntrinsic::SI_samplel:
1084 return LowerSampleIntrinsic(AMDGPUISD::SAMPLEL, Op, DAG);
1085 case AMDGPUIntrinsic::SI_vs_load_input:
1086 return DAG.getNode(AMDGPUISD::LOAD_INPUT, DL, VT,
1087 Op.getOperand(1),
1088 Op.getOperand(2),
1089 Op.getOperand(3));
Marek Olsak43650e42015-03-24 13:40:08 +00001090
1091 case AMDGPUIntrinsic::AMDGPU_fract:
1092 case AMDGPUIntrinsic::AMDIL_fraction: // Legacy name.
1093 return DAG.getNode(ISD::FSUB, DL, VT, Op.getOperand(1),
1094 DAG.getNode(ISD::FFLOOR, DL, VT, Op.getOperand(1)));
Tom Stellard2a9d9472015-05-12 15:00:46 +00001095 case AMDGPUIntrinsic::SI_fs_constant: {
1096 SDValue M0 = copyToM0(DAG, DAG.getEntryNode(), DL, Op.getOperand(3));
1097 SDValue Glue = M0.getValue(1);
1098 return DAG.getNode(AMDGPUISD::INTERP_MOV, DL, MVT::f32,
1099 DAG.getConstant(2, DL, MVT::i32), // P0
1100 Op.getOperand(1), Op.getOperand(2), Glue);
1101 }
Marek Olsak6f6d3182015-10-29 15:29:09 +00001102 case AMDGPUIntrinsic::SI_packf16:
1103 if (Op.getOperand(1).isUndef() && Op.getOperand(2).isUndef())
1104 return DAG.getUNDEF(MVT::i32);
1105 return Op;
Tom Stellard2a9d9472015-05-12 15:00:46 +00001106 case AMDGPUIntrinsic::SI_fs_interp: {
1107 SDValue IJ = Op.getOperand(4);
1108 SDValue I = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32, IJ,
1109 DAG.getConstant(0, DL, MVT::i32));
1110 SDValue J = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32, IJ,
1111 DAG.getConstant(1, DL, MVT::i32));
1112 SDValue M0 = copyToM0(DAG, DAG.getEntryNode(), DL, Op.getOperand(3));
1113 SDValue Glue = M0.getValue(1);
1114 SDValue P1 = DAG.getNode(AMDGPUISD::INTERP_P1, DL,
1115 DAG.getVTList(MVT::f32, MVT::Glue),
1116 I, Op.getOperand(1), Op.getOperand(2), Glue);
1117 Glue = SDValue(P1.getNode(), 1);
1118 return DAG.getNode(AMDGPUISD::INTERP_P2, DL, MVT::f32, P1, J,
1119 Op.getOperand(1), Op.getOperand(2), Glue);
1120 }
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00001121 default:
1122 return AMDGPUTargetLowering::LowerOperation(Op, DAG);
1123 }
1124}
1125
1126SDValue SITargetLowering::LowerINTRINSIC_VOID(SDValue Op,
1127 SelectionDAG &DAG) const {
1128 MachineFunction &MF = DAG.getMachineFunction();
Tom Stellardfc92e772015-05-12 14:18:14 +00001129 SDLoc DL(Op);
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00001130 SDValue Chain = Op.getOperand(0);
1131 unsigned IntrinsicID = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
1132
1133 switch (IntrinsicID) {
Tom Stellardfc92e772015-05-12 14:18:14 +00001134 case AMDGPUIntrinsic::SI_sendmsg: {
1135 Chain = copyToM0(DAG, Chain, DL, Op.getOperand(3));
1136 SDValue Glue = Chain.getValue(1);
1137 return DAG.getNode(AMDGPUISD::SENDMSG, DL, MVT::Other, Chain,
1138 Op.getOperand(2), Glue);
1139 }
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00001140 case AMDGPUIntrinsic::SI_tbuffer_store: {
Matt Arsenaulta5789bb2014-07-26 06:23:37 +00001141 SDValue Ops[] = {
1142 Chain,
1143 Op.getOperand(2),
1144 Op.getOperand(3),
1145 Op.getOperand(4),
1146 Op.getOperand(5),
1147 Op.getOperand(6),
1148 Op.getOperand(7),
1149 Op.getOperand(8),
1150 Op.getOperand(9),
1151 Op.getOperand(10),
1152 Op.getOperand(11),
1153 Op.getOperand(12),
1154 Op.getOperand(13),
1155 Op.getOperand(14)
1156 };
1157
1158 EVT VT = Op.getOperand(3).getValueType();
1159
1160 MachineMemOperand *MMO = MF.getMachineMemOperand(
1161 MachinePointerInfo(),
1162 MachineMemOperand::MOStore,
1163 VT.getStoreSize(), 4);
1164 return DAG.getMemIntrinsicNode(AMDGPUISD::TBUFFER_STORE_FORMAT, DL,
1165 Op->getVTList(), Ops, VT, MMO);
1166 }
1167 default:
1168 return SDValue();
1169 }
1170}
1171
Tom Stellard81d871d2013-11-13 23:36:50 +00001172SDValue SITargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
1173 SDLoc DL(Op);
1174 LoadSDNode *Load = cast<LoadSDNode>(Op);
1175
Tom Stellarde812f2f2014-07-21 15:45:06 +00001176 if (Op.getValueType().isVector()) {
1177 assert(Op.getValueType().getVectorElementType() == MVT::i32 &&
1178 "Custom lowering for non-i32 vectors hasn't been implemented.");
1179 unsigned NumElements = Op.getValueType().getVectorNumElements();
1180 assert(NumElements != 2 && "v2 loads are supported for all address spaces.");
Matt Arsenault4d801cd2015-11-24 12:05:03 +00001181
Tom Stellarde812f2f2014-07-21 15:45:06 +00001182 switch (Load->getAddressSpace()) {
1183 default: break;
1184 case AMDGPUAS::GLOBAL_ADDRESS:
1185 case AMDGPUAS::PRIVATE_ADDRESS:
Matt Arsenault4d801cd2015-11-24 12:05:03 +00001186 if (NumElements >= 8)
1187 return SplitVectorLoad(Op, DAG);
1188
Tom Stellarde812f2f2014-07-21 15:45:06 +00001189 // v4 loads are supported for private and global memory.
1190 if (NumElements <= 4)
1191 break;
1192 // fall-through
1193 case AMDGPUAS::LOCAL_ADDRESS:
Matt Arsenault83e60582014-07-24 17:10:35 +00001194 return ScalarizeVectorLoad(Op, DAG);
Tom Stellarde812f2f2014-07-21 15:45:06 +00001195 }
Tom Stellarde9373602014-01-22 19:24:14 +00001196 }
Tom Stellard81d871d2013-11-13 23:36:50 +00001197
Tom Stellarde812f2f2014-07-21 15:45:06 +00001198 return AMDGPUTargetLowering::LowerLOAD(Op, DAG);
Tom Stellard81d871d2013-11-13 23:36:50 +00001199}
1200
Tom Stellard9fa17912013-08-14 23:24:45 +00001201SDValue SITargetLowering::LowerSampleIntrinsic(unsigned Opcode,
1202 const SDValue &Op,
1203 SelectionDAG &DAG) const {
1204 return DAG.getNode(Opcode, SDLoc(Op), Op.getValueType(), Op.getOperand(1),
1205 Op.getOperand(2),
Tom Stellard868fd922014-04-17 21:00:11 +00001206 Op.getOperand(3),
Tom Stellard9fa17912013-08-14 23:24:45 +00001207 Op.getOperand(4));
1208}
1209
Tom Stellard0ec134f2014-02-04 17:18:40 +00001210SDValue SITargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
1211 if (Op.getValueType() != MVT::i64)
1212 return SDValue();
1213
1214 SDLoc DL(Op);
1215 SDValue Cond = Op.getOperand(0);
Tom Stellard0ec134f2014-02-04 17:18:40 +00001216
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001217 SDValue Zero = DAG.getConstant(0, DL, MVT::i32);
1218 SDValue One = DAG.getConstant(1, DL, MVT::i32);
Tom Stellard0ec134f2014-02-04 17:18:40 +00001219
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00001220 SDValue LHS = DAG.getNode(ISD::BITCAST, DL, MVT::v2i32, Op.getOperand(1));
1221 SDValue RHS = DAG.getNode(ISD::BITCAST, DL, MVT::v2i32, Op.getOperand(2));
1222
1223 SDValue Lo0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32, LHS, Zero);
1224 SDValue Lo1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32, RHS, Zero);
Tom Stellard0ec134f2014-02-04 17:18:40 +00001225
1226 SDValue Lo = DAG.getSelect(DL, MVT::i32, Cond, Lo0, Lo1);
1227
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00001228 SDValue Hi0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32, LHS, One);
1229 SDValue Hi1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::i32, RHS, One);
Tom Stellard0ec134f2014-02-04 17:18:40 +00001230
1231 SDValue Hi = DAG.getSelect(DL, MVT::i32, Cond, Hi0, Hi1);
1232
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00001233 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v2i32, Lo, Hi);
1234 return DAG.getNode(ISD::BITCAST, DL, MVT::i64, Res);
Tom Stellard0ec134f2014-02-04 17:18:40 +00001235}
1236
Matt Arsenault22ca3f82014-07-15 23:50:10 +00001237// Catch division cases where we can use shortcuts with rcp and rsq
1238// instructions.
1239SDValue SITargetLowering::LowerFastFDIV(SDValue Op, SelectionDAG &DAG) const {
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00001240 SDLoc SL(Op);
1241 SDValue LHS = Op.getOperand(0);
1242 SDValue RHS = Op.getOperand(1);
1243 EVT VT = Op.getValueType();
Matt Arsenault22ca3f82014-07-15 23:50:10 +00001244 bool Unsafe = DAG.getTarget().Options.UnsafeFPMath;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00001245
1246 if (const ConstantFPSDNode *CLHS = dyn_cast<ConstantFPSDNode>(LHS)) {
Matt Arsenault22ca3f82014-07-15 23:50:10 +00001247 if ((Unsafe || (VT == MVT::f32 && !Subtarget->hasFP32Denormals())) &&
1248 CLHS->isExactlyValue(1.0)) {
1249 // v_rcp_f32 and v_rsq_f32 do not support denormals, and according to
1250 // the CI documentation has a worst case error of 1 ulp.
1251 // OpenCL requires <= 2.5 ulp for 1.0 / x, so it should always be OK to
1252 // use it as long as we aren't trying to use denormals.
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00001253
1254 // 1.0 / sqrt(x) -> rsq(x)
Matt Arsenault22ca3f82014-07-15 23:50:10 +00001255 //
1256 // XXX - Is UnsafeFPMath sufficient to do this for f64? The maximum ULP
1257 // error seems really high at 2^29 ULP.
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00001258 if (RHS.getOpcode() == ISD::FSQRT)
1259 return DAG.getNode(AMDGPUISD::RSQ, SL, VT, RHS.getOperand(0));
1260
1261 // 1.0 / x -> rcp(x)
1262 return DAG.getNode(AMDGPUISD::RCP, SL, VT, RHS);
1263 }
1264 }
1265
Matt Arsenault22ca3f82014-07-15 23:50:10 +00001266 if (Unsafe) {
1267 // Turn into multiply by the reciprocal.
1268 // x / y -> x * (1.0 / y)
Sanjay Patela2607012015-09-16 16:31:21 +00001269 SDNodeFlags Flags;
1270 Flags.setUnsafeAlgebra(true);
Matt Arsenault22ca3f82014-07-15 23:50:10 +00001271 SDValue Recip = DAG.getNode(AMDGPUISD::RCP, SL, VT, RHS);
Sanjay Patela2607012015-09-16 16:31:21 +00001272 return DAG.getNode(ISD::FMUL, SL, VT, LHS, Recip, &Flags);
Matt Arsenault22ca3f82014-07-15 23:50:10 +00001273 }
1274
1275 return SDValue();
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00001276}
1277
1278SDValue SITargetLowering::LowerFDIV32(SDValue Op, SelectionDAG &DAG) const {
Matt Arsenault22ca3f82014-07-15 23:50:10 +00001279 SDValue FastLowered = LowerFastFDIV(Op, DAG);
1280 if (FastLowered.getNode())
1281 return FastLowered;
1282
1283 // This uses v_rcp_f32 which does not handle denormals. Let this hit a
1284 // selection error for now rather than do something incorrect.
1285 if (Subtarget->hasFP32Denormals())
1286 return SDValue();
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00001287
1288 SDLoc SL(Op);
1289 SDValue LHS = Op.getOperand(0);
1290 SDValue RHS = Op.getOperand(1);
1291
1292 SDValue r1 = DAG.getNode(ISD::FABS, SL, MVT::f32, RHS);
1293
1294 const APFloat K0Val(BitsToFloat(0x6f800000));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001295 const SDValue K0 = DAG.getConstantFP(K0Val, SL, MVT::f32);
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00001296
1297 const APFloat K1Val(BitsToFloat(0x2f800000));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001298 const SDValue K1 = DAG.getConstantFP(K1Val, SL, MVT::f32);
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00001299
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001300 const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f32);
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00001301
Mehdi Amini44ede332015-07-09 02:09:04 +00001302 EVT SetCCVT =
1303 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f32);
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00001304
1305 SDValue r2 = DAG.getSetCC(SL, SetCCVT, r1, K0, ISD::SETOGT);
1306
1307 SDValue r3 = DAG.getNode(ISD::SELECT, SL, MVT::f32, r2, K1, One);
1308
Sanjay Patela2607012015-09-16 16:31:21 +00001309 // TODO: Should this propagate fast-math-flags?
1310
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00001311 r1 = DAG.getNode(ISD::FMUL, SL, MVT::f32, RHS, r3);
1312
1313 SDValue r0 = DAG.getNode(AMDGPUISD::RCP, SL, MVT::f32, r1);
1314
1315 SDValue Mul = DAG.getNode(ISD::FMUL, SL, MVT::f32, LHS, r0);
1316
1317 return DAG.getNode(ISD::FMUL, SL, MVT::f32, r3, Mul);
1318}
1319
1320SDValue SITargetLowering::LowerFDIV64(SDValue Op, SelectionDAG &DAG) const {
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00001321 if (DAG.getTarget().Options.UnsafeFPMath)
1322 return LowerFastFDIV(Op, DAG);
1323
1324 SDLoc SL(Op);
1325 SDValue X = Op.getOperand(0);
1326 SDValue Y = Op.getOperand(1);
1327
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001328 const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f64);
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00001329
1330 SDVTList ScaleVT = DAG.getVTList(MVT::f64, MVT::i1);
1331
1332 SDValue DivScale0 = DAG.getNode(AMDGPUISD::DIV_SCALE, SL, ScaleVT, Y, Y, X);
1333
1334 SDValue NegDivScale0 = DAG.getNode(ISD::FNEG, SL, MVT::f64, DivScale0);
1335
1336 SDValue Rcp = DAG.getNode(AMDGPUISD::RCP, SL, MVT::f64, DivScale0);
1337
1338 SDValue Fma0 = DAG.getNode(ISD::FMA, SL, MVT::f64, NegDivScale0, Rcp, One);
1339
1340 SDValue Fma1 = DAG.getNode(ISD::FMA, SL, MVT::f64, Rcp, Fma0, Rcp);
1341
1342 SDValue Fma2 = DAG.getNode(ISD::FMA, SL, MVT::f64, NegDivScale0, Fma1, One);
1343
1344 SDValue DivScale1 = DAG.getNode(AMDGPUISD::DIV_SCALE, SL, ScaleVT, X, Y, X);
1345
1346 SDValue Fma3 = DAG.getNode(ISD::FMA, SL, MVT::f64, Fma1, Fma2, Fma1);
1347 SDValue Mul = DAG.getNode(ISD::FMUL, SL, MVT::f64, DivScale1, Fma3);
1348
1349 SDValue Fma4 = DAG.getNode(ISD::FMA, SL, MVT::f64,
1350 NegDivScale0, Mul, DivScale1);
1351
1352 SDValue Scale;
1353
1354 if (Subtarget->getGeneration() == AMDGPUSubtarget::SOUTHERN_ISLANDS) {
1355 // Workaround a hardware bug on SI where the condition output from div_scale
1356 // is not usable.
1357
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001358 const SDValue Hi = DAG.getConstant(1, SL, MVT::i32);
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +00001359
1360 // Figure out if the scale to use for div_fmas.
1361 SDValue NumBC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, X);
1362 SDValue DenBC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Y);
1363 SDValue Scale0BC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, DivScale0);
1364 SDValue Scale1BC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, DivScale1);
1365
1366 SDValue NumHi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, NumBC, Hi);
1367 SDValue DenHi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, DenBC, Hi);
1368
1369 SDValue Scale0Hi
1370 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Scale0BC, Hi);
1371 SDValue Scale1Hi
1372 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Scale1BC, Hi);
1373
1374 SDValue CmpDen = DAG.getSetCC(SL, MVT::i1, DenHi, Scale0Hi, ISD::SETEQ);
1375 SDValue CmpNum = DAG.getSetCC(SL, MVT::i1, NumHi, Scale1Hi, ISD::SETEQ);
1376 Scale = DAG.getNode(ISD::XOR, SL, MVT::i1, CmpNum, CmpDen);
1377 } else {
1378 Scale = DivScale1.getValue(1);
1379 }
1380
1381 SDValue Fmas = DAG.getNode(AMDGPUISD::DIV_FMAS, SL, MVT::f64,
1382 Fma4, Fma3, Mul, Scale);
1383
1384 return DAG.getNode(AMDGPUISD::DIV_FIXUP, SL, MVT::f64, Fmas, Y, X);
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00001385}
1386
1387SDValue SITargetLowering::LowerFDIV(SDValue Op, SelectionDAG &DAG) const {
1388 EVT VT = Op.getValueType();
1389
1390 if (VT == MVT::f32)
1391 return LowerFDIV32(Op, DAG);
1392
1393 if (VT == MVT::f64)
1394 return LowerFDIV64(Op, DAG);
1395
1396 llvm_unreachable("Unexpected type for fdiv");
1397}
1398
Tom Stellard81d871d2013-11-13 23:36:50 +00001399SDValue SITargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
1400 SDLoc DL(Op);
1401 StoreSDNode *Store = cast<StoreSDNode>(Op);
1402 EVT VT = Store->getMemoryVT();
1403
Tom Stellard9b3816b2014-06-24 23:33:04 +00001404 // These stores are legal.
Tom Stellardb02094e2014-07-21 15:45:01 +00001405 if (Store->getAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS) {
1406 if (VT.isVector() && VT.getVectorNumElements() > 4)
Matt Arsenault83e60582014-07-24 17:10:35 +00001407 return ScalarizeVectorStore(Op, DAG);
Tom Stellardb02094e2014-07-21 15:45:01 +00001408 return SDValue();
1409 }
1410
Tom Stellard81d871d2013-11-13 23:36:50 +00001411 SDValue Ret = AMDGPUTargetLowering::LowerSTORE(Op, DAG);
1412 if (Ret.getNode())
1413 return Ret;
1414
1415 if (VT.isVector() && VT.getVectorNumElements() >= 8)
Matt Arsenault4d801cd2015-11-24 12:05:03 +00001416 return SplitVectorStore(Op, DAG);
Tom Stellard81d871d2013-11-13 23:36:50 +00001417
Tom Stellard1c8788e2014-03-07 20:12:33 +00001418 if (VT == MVT::i1)
1419 return DAG.getTruncStore(Store->getChain(), DL,
1420 DAG.getSExtOrTrunc(Store->getValue(), DL, MVT::i32),
1421 Store->getBasePtr(), MVT::i1, Store->getMemOperand());
1422
Tom Stellarde812f2f2014-07-21 15:45:06 +00001423 return SDValue();
Tom Stellard81d871d2013-11-13 23:36:50 +00001424}
1425
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001426SDValue SITargetLowering::LowerTrig(SDValue Op, SelectionDAG &DAG) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001427 SDLoc DL(Op);
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001428 EVT VT = Op.getValueType();
1429 SDValue Arg = Op.getOperand(0);
Sanjay Patela2607012015-09-16 16:31:21 +00001430 // TODO: Should this propagate fast-math-flags?
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001431 SDValue FractPart = DAG.getNode(AMDGPUISD::FRACT, DL, VT,
1432 DAG.getNode(ISD::FMUL, DL, VT, Arg,
1433 DAG.getConstantFP(0.5/M_PI, DL,
1434 VT)));
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001435
1436 switch (Op.getOpcode()) {
1437 case ISD::FCOS:
1438 return DAG.getNode(AMDGPUISD::COS_HW, SDLoc(Op), VT, FractPart);
1439 case ISD::FSIN:
1440 return DAG.getNode(AMDGPUISD::SIN_HW, SDLoc(Op), VT, FractPart);
1441 default:
1442 llvm_unreachable("Wrong trig opcode");
1443 }
1444}
1445
Tom Stellard75aadc22012-12-11 21:25:42 +00001446//===----------------------------------------------------------------------===//
1447// Custom DAG optimizations
1448//===----------------------------------------------------------------------===//
1449
Matt Arsenault364a6742014-06-11 17:50:44 +00001450SDValue SITargetLowering::performUCharToFloatCombine(SDNode *N,
Matt Arsenaulte6986632015-01-14 01:35:22 +00001451 DAGCombinerInfo &DCI) const {
Matt Arsenault364a6742014-06-11 17:50:44 +00001452 EVT VT = N->getValueType(0);
1453 EVT ScalarVT = VT.getScalarType();
1454 if (ScalarVT != MVT::f32)
1455 return SDValue();
1456
1457 SelectionDAG &DAG = DCI.DAG;
1458 SDLoc DL(N);
1459
1460 SDValue Src = N->getOperand(0);
1461 EVT SrcVT = Src.getValueType();
1462
1463 // TODO: We could try to match extracting the higher bytes, which would be
1464 // easier if i8 vectors weren't promoted to i32 vectors, particularly after
1465 // types are legalized. v4i8 -> v4f32 is probably the only case to worry
1466 // about in practice.
1467 if (DCI.isAfterLegalizeVectorOps() && SrcVT == MVT::i32) {
1468 if (DAG.MaskedValueIsZero(Src, APInt::getHighBitsSet(32, 24))) {
1469 SDValue Cvt = DAG.getNode(AMDGPUISD::CVT_F32_UBYTE0, DL, VT, Src);
1470 DCI.AddToWorklist(Cvt.getNode());
1471 return Cvt;
1472 }
1473 }
1474
1475 // We are primarily trying to catch operations on illegal vector types
1476 // before they are expanded.
1477 // For scalars, we can use the more flexible method of checking masked bits
1478 // after legalization.
1479 if (!DCI.isBeforeLegalize() ||
1480 !SrcVT.isVector() ||
1481 SrcVT.getVectorElementType() != MVT::i8) {
1482 return SDValue();
1483 }
1484
1485 assert(DCI.isBeforeLegalize() && "Unexpected legal type");
1486
1487 // Weird sized vectors are a pain to handle, but we know 3 is really the same
1488 // size as 4.
1489 unsigned NElts = SrcVT.getVectorNumElements();
1490 if (!SrcVT.isSimple() && NElts != 3)
1491 return SDValue();
1492
1493 // Handle v4i8 -> v4f32 extload. Replace the v4i8 with a legal i32 load to
1494 // prevent a mess from expanding to v4i32 and repacking.
1495 if (ISD::isNormalLoad(Src.getNode()) && Src.hasOneUse()) {
1496 EVT LoadVT = getEquivalentMemType(*DAG.getContext(), SrcVT);
1497 EVT RegVT = getEquivalentLoadRegType(*DAG.getContext(), SrcVT);
1498 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f32, NElts);
Matt Arsenault364a6742014-06-11 17:50:44 +00001499 LoadSDNode *Load = cast<LoadSDNode>(Src);
Matt Arsenaulte6986632015-01-14 01:35:22 +00001500
1501 unsigned AS = Load->getAddressSpace();
1502 unsigned Align = Load->getAlignment();
1503 Type *Ty = LoadVT.getTypeForEVT(*DAG.getContext());
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001504 unsigned ABIAlignment = DAG.getDataLayout().getABITypeAlignment(Ty);
Matt Arsenaulte6986632015-01-14 01:35:22 +00001505
1506 // Don't try to replace the load if we have to expand it due to alignment
1507 // problems. Otherwise we will end up scalarizing the load, and trying to
1508 // repack into the vector for no real reason.
1509 if (Align < ABIAlignment &&
1510 !allowsMisalignedMemoryAccesses(LoadVT, AS, Align, nullptr)) {
1511 return SDValue();
1512 }
1513
Matt Arsenault364a6742014-06-11 17:50:44 +00001514 SDValue NewLoad = DAG.getExtLoad(ISD::ZEXTLOAD, DL, RegVT,
1515 Load->getChain(),
1516 Load->getBasePtr(),
1517 LoadVT,
1518 Load->getMemOperand());
1519
1520 // Make sure successors of the original load stay after it by updating
1521 // them to use the new Chain.
1522 DAG.ReplaceAllUsesOfValueWith(SDValue(Load, 1), NewLoad.getValue(1));
1523
1524 SmallVector<SDValue, 4> Elts;
1525 if (RegVT.isVector())
1526 DAG.ExtractVectorElements(NewLoad, Elts);
1527 else
1528 Elts.push_back(NewLoad);
1529
1530 SmallVector<SDValue, 4> Ops;
1531
1532 unsigned EltIdx = 0;
1533 for (SDValue Elt : Elts) {
1534 unsigned ComponentsInElt = std::min(4u, NElts - 4 * EltIdx);
1535 for (unsigned I = 0; I < ComponentsInElt; ++I) {
1536 unsigned Opc = AMDGPUISD::CVT_F32_UBYTE0 + I;
1537 SDValue Cvt = DAG.getNode(Opc, DL, MVT::f32, Elt);
1538 DCI.AddToWorklist(Cvt.getNode());
1539 Ops.push_back(Cvt);
1540 }
1541
1542 ++EltIdx;
1543 }
1544
1545 assert(Ops.size() == NElts);
1546
1547 return DAG.getNode(ISD::BUILD_VECTOR, DL, FloatVT, Ops);
1548 }
1549
1550 return SDValue();
1551}
1552
Eric Christopher6c5b5112015-03-11 18:43:21 +00001553/// \brief Return true if the given offset Size in bytes can be folded into
1554/// the immediate offsets of a memory instruction for the given address space.
1555static bool canFoldOffset(unsigned OffsetSize, unsigned AS,
1556 const AMDGPUSubtarget &STI) {
1557 switch (AS) {
1558 case AMDGPUAS::GLOBAL_ADDRESS: {
1559 // MUBUF instructions a 12-bit offset in bytes.
1560 return isUInt<12>(OffsetSize);
1561 }
1562 case AMDGPUAS::CONSTANT_ADDRESS: {
1563 // SMRD instructions have an 8-bit offset in dwords on SI and
1564 // a 20-bit offset in bytes on VI.
1565 if (STI.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
1566 return isUInt<20>(OffsetSize);
1567 else
1568 return (OffsetSize % 4 == 0) && isUInt<8>(OffsetSize / 4);
1569 }
1570 case AMDGPUAS::LOCAL_ADDRESS:
1571 case AMDGPUAS::REGION_ADDRESS: {
1572 // The single offset versions have a 16-bit offset in bytes.
1573 return isUInt<16>(OffsetSize);
1574 }
1575 case AMDGPUAS::PRIVATE_ADDRESS:
1576 // Indirect register addressing does not use any offsets.
1577 default:
1578 return 0;
1579 }
1580}
1581
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00001582// (shl (add x, c1), c2) -> add (shl x, c2), (shl c1, c2)
1583
1584// This is a variant of
1585// (mul (add x, c1), c2) -> add (mul x, c2), (mul c1, c2),
1586//
1587// The normal DAG combiner will do this, but only if the add has one use since
1588// that would increase the number of instructions.
1589//
1590// This prevents us from seeing a constant offset that can be folded into a
1591// memory instruction's addressing mode. If we know the resulting add offset of
1592// a pointer can be folded into an addressing offset, we can replace the pointer
1593// operand with the add of new constant offset. This eliminates one of the uses,
1594// and may allow the remaining use to also be simplified.
1595//
1596SDValue SITargetLowering::performSHLPtrCombine(SDNode *N,
1597 unsigned AddrSpace,
1598 DAGCombinerInfo &DCI) const {
1599 SDValue N0 = N->getOperand(0);
1600 SDValue N1 = N->getOperand(1);
1601
1602 if (N0.getOpcode() != ISD::ADD)
1603 return SDValue();
1604
1605 const ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(N1);
1606 if (!CN1)
1607 return SDValue();
1608
1609 const ConstantSDNode *CAdd = dyn_cast<ConstantSDNode>(N0.getOperand(1));
1610 if (!CAdd)
1611 return SDValue();
1612
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00001613 // If the resulting offset is too large, we can't fold it into the addressing
1614 // mode offset.
1615 APInt Offset = CAdd->getAPIntValue() << CN1->getAPIntValue();
Eric Christopher6c5b5112015-03-11 18:43:21 +00001616 if (!canFoldOffset(Offset.getZExtValue(), AddrSpace, *Subtarget))
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00001617 return SDValue();
1618
1619 SelectionDAG &DAG = DCI.DAG;
1620 SDLoc SL(N);
1621 EVT VT = N->getValueType(0);
1622
1623 SDValue ShlX = DAG.getNode(ISD::SHL, SL, VT, N0.getOperand(0), N1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001624 SDValue COffset = DAG.getConstant(Offset, SL, MVT::i32);
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00001625
1626 return DAG.getNode(ISD::ADD, SL, VT, ShlX, COffset);
1627}
1628
Matt Arsenaultd0101a22015-01-06 23:00:46 +00001629SDValue SITargetLowering::performAndCombine(SDNode *N,
1630 DAGCombinerInfo &DCI) const {
1631 if (DCI.isBeforeLegalize())
1632 return SDValue();
1633
1634 SelectionDAG &DAG = DCI.DAG;
1635
1636 // (and (fcmp ord x, x), (fcmp une (fabs x), inf)) ->
1637 // fp_class x, ~(s_nan | q_nan | n_infinity | p_infinity)
1638 SDValue LHS = N->getOperand(0);
1639 SDValue RHS = N->getOperand(1);
1640
1641 if (LHS.getOpcode() == ISD::SETCC &&
1642 RHS.getOpcode() == ISD::SETCC) {
1643 ISD::CondCode LCC = cast<CondCodeSDNode>(LHS.getOperand(2))->get();
1644 ISD::CondCode RCC = cast<CondCodeSDNode>(RHS.getOperand(2))->get();
1645
1646 SDValue X = LHS.getOperand(0);
1647 SDValue Y = RHS.getOperand(0);
1648 if (Y.getOpcode() != ISD::FABS || Y.getOperand(0) != X)
1649 return SDValue();
1650
1651 if (LCC == ISD::SETO) {
1652 if (X != LHS.getOperand(1))
1653 return SDValue();
1654
1655 if (RCC == ISD::SETUNE) {
1656 const ConstantFPSDNode *C1 = dyn_cast<ConstantFPSDNode>(RHS.getOperand(1));
1657 if (!C1 || !C1->isInfinity() || C1->isNegative())
1658 return SDValue();
1659
1660 const uint32_t Mask = SIInstrFlags::N_NORMAL |
1661 SIInstrFlags::N_SUBNORMAL |
1662 SIInstrFlags::N_ZERO |
1663 SIInstrFlags::P_ZERO |
1664 SIInstrFlags::P_SUBNORMAL |
1665 SIInstrFlags::P_NORMAL;
1666
1667 static_assert(((~(SIInstrFlags::S_NAN |
1668 SIInstrFlags::Q_NAN |
1669 SIInstrFlags::N_INFINITY |
1670 SIInstrFlags::P_INFINITY)) & 0x3ff) == Mask,
1671 "mask not equal");
1672
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001673 SDLoc DL(N);
1674 return DAG.getNode(AMDGPUISD::FP_CLASS, DL, MVT::i1,
1675 X, DAG.getConstant(Mask, DL, MVT::i32));
Matt Arsenaultd0101a22015-01-06 23:00:46 +00001676 }
1677 }
1678 }
1679
1680 return SDValue();
1681}
1682
Matt Arsenaultf2290332015-01-06 23:00:39 +00001683SDValue SITargetLowering::performOrCombine(SDNode *N,
1684 DAGCombinerInfo &DCI) const {
1685 SelectionDAG &DAG = DCI.DAG;
1686 SDValue LHS = N->getOperand(0);
1687 SDValue RHS = N->getOperand(1);
1688
1689 // or (fp_class x, c1), (fp_class x, c2) -> fp_class x, (c1 | c2)
1690 if (LHS.getOpcode() == AMDGPUISD::FP_CLASS &&
1691 RHS.getOpcode() == AMDGPUISD::FP_CLASS) {
1692 SDValue Src = LHS.getOperand(0);
1693 if (Src != RHS.getOperand(0))
1694 return SDValue();
1695
1696 const ConstantSDNode *CLHS = dyn_cast<ConstantSDNode>(LHS.getOperand(1));
1697 const ConstantSDNode *CRHS = dyn_cast<ConstantSDNode>(RHS.getOperand(1));
1698 if (!CLHS || !CRHS)
1699 return SDValue();
1700
1701 // Only 10 bits are used.
1702 static const uint32_t MaxMask = 0x3ff;
1703
1704 uint32_t NewMask = (CLHS->getZExtValue() | CRHS->getZExtValue()) & MaxMask;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001705 SDLoc DL(N);
1706 return DAG.getNode(AMDGPUISD::FP_CLASS, DL, MVT::i1,
1707 Src, DAG.getConstant(NewMask, DL, MVT::i32));
Matt Arsenaultf2290332015-01-06 23:00:39 +00001708 }
1709
1710 return SDValue();
1711}
1712
1713SDValue SITargetLowering::performClassCombine(SDNode *N,
1714 DAGCombinerInfo &DCI) const {
1715 SelectionDAG &DAG = DCI.DAG;
1716 SDValue Mask = N->getOperand(1);
1717
1718 // fp_class x, 0 -> false
1719 if (const ConstantSDNode *CMask = dyn_cast<ConstantSDNode>(Mask)) {
1720 if (CMask->isNullValue())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001721 return DAG.getConstant(0, SDLoc(N), MVT::i1);
Matt Arsenaultf2290332015-01-06 23:00:39 +00001722 }
1723
1724 return SDValue();
1725}
1726
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001727static unsigned minMaxOpcToMin3Max3Opc(unsigned Opc) {
1728 switch (Opc) {
1729 case ISD::FMAXNUM:
1730 return AMDGPUISD::FMAX3;
Matt Arsenault5881f4e2015-06-09 00:52:37 +00001731 case ISD::SMAX:
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001732 return AMDGPUISD::SMAX3;
Matt Arsenault5881f4e2015-06-09 00:52:37 +00001733 case ISD::UMAX:
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001734 return AMDGPUISD::UMAX3;
1735 case ISD::FMINNUM:
1736 return AMDGPUISD::FMIN3;
Matt Arsenault5881f4e2015-06-09 00:52:37 +00001737 case ISD::SMIN:
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001738 return AMDGPUISD::SMIN3;
Matt Arsenault5881f4e2015-06-09 00:52:37 +00001739 case ISD::UMIN:
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001740 return AMDGPUISD::UMIN3;
1741 default:
1742 llvm_unreachable("Not a min/max opcode");
1743 }
1744}
1745
1746SDValue SITargetLowering::performMin3Max3Combine(SDNode *N,
1747 DAGCombinerInfo &DCI) const {
1748 SelectionDAG &DAG = DCI.DAG;
1749
1750 unsigned Opc = N->getOpcode();
1751 SDValue Op0 = N->getOperand(0);
1752 SDValue Op1 = N->getOperand(1);
1753
1754 // Only do this if the inner op has one use since this will just increases
1755 // register pressure for no benefit.
1756
1757 // max(max(a, b), c)
1758 if (Op0.getOpcode() == Opc && Op0.hasOneUse()) {
1759 SDLoc DL(N);
1760 return DAG.getNode(minMaxOpcToMin3Max3Opc(Opc),
1761 DL,
1762 N->getValueType(0),
1763 Op0.getOperand(0),
1764 Op0.getOperand(1),
1765 Op1);
1766 }
1767
1768 // max(a, max(b, c))
1769 if (Op1.getOpcode() == Opc && Op1.hasOneUse()) {
1770 SDLoc DL(N);
1771 return DAG.getNode(minMaxOpcToMin3Max3Opc(Opc),
1772 DL,
1773 N->getValueType(0),
1774 Op0,
1775 Op1.getOperand(0),
1776 Op1.getOperand(1));
1777 }
1778
1779 return SDValue();
1780}
1781
Matt Arsenault6f6233d2015-01-06 23:00:41 +00001782SDValue SITargetLowering::performSetCCCombine(SDNode *N,
1783 DAGCombinerInfo &DCI) const {
1784 SelectionDAG &DAG = DCI.DAG;
1785 SDLoc SL(N);
1786
1787 SDValue LHS = N->getOperand(0);
1788 SDValue RHS = N->getOperand(1);
1789 EVT VT = LHS.getValueType();
1790
1791 if (VT != MVT::f32 && VT != MVT::f64)
1792 return SDValue();
1793
1794 // Match isinf pattern
1795 // (fcmp oeq (fabs x), inf) -> (fp_class x, (p_infinity | n_infinity))
1796 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
1797 if (CC == ISD::SETOEQ && LHS.getOpcode() == ISD::FABS) {
1798 const ConstantFPSDNode *CRHS = dyn_cast<ConstantFPSDNode>(RHS);
1799 if (!CRHS)
1800 return SDValue();
1801
1802 const APFloat &APF = CRHS->getValueAPF();
1803 if (APF.isInfinity() && !APF.isNegative()) {
1804 unsigned Mask = SIInstrFlags::P_INFINITY | SIInstrFlags::N_INFINITY;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001805 return DAG.getNode(AMDGPUISD::FP_CLASS, SL, MVT::i1, LHS.getOperand(0),
1806 DAG.getConstant(Mask, SL, MVT::i32));
Matt Arsenault6f6233d2015-01-06 23:00:41 +00001807 }
1808 }
1809
1810 return SDValue();
1811}
1812
Tom Stellard75aadc22012-12-11 21:25:42 +00001813SDValue SITargetLowering::PerformDAGCombine(SDNode *N,
1814 DAGCombinerInfo &DCI) const {
1815 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001816 SDLoc DL(N);
Tom Stellard75aadc22012-12-11 21:25:42 +00001817
1818 switch (N->getOpcode()) {
Matt Arsenault22b4c252014-12-21 16:48:42 +00001819 default:
1820 return AMDGPUTargetLowering::PerformDAGCombine(N, DCI);
Matt Arsenault6f6233d2015-01-06 23:00:41 +00001821 case ISD::SETCC:
1822 return performSetCCCombine(N, DCI);
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001823 case ISD::FMAXNUM: // TODO: What about fmax_legacy?
1824 case ISD::FMINNUM:
Matt Arsenault5881f4e2015-06-09 00:52:37 +00001825 case ISD::SMAX:
1826 case ISD::SMIN:
1827 case ISD::UMAX:
1828 case ISD::UMIN: {
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001829 if (DCI.getDAGCombineLevel() >= AfterLegalizeDAG &&
Tom Stellard7c840bc2015-03-16 15:53:55 +00001830 N->getValueType(0) != MVT::f64 &&
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00001831 getTargetMachine().getOptLevel() > CodeGenOpt::None)
1832 return performMin3Max3Combine(N, DCI);
1833 break;
1834 }
Matt Arsenault364a6742014-06-11 17:50:44 +00001835
1836 case AMDGPUISD::CVT_F32_UBYTE0:
1837 case AMDGPUISD::CVT_F32_UBYTE1:
1838 case AMDGPUISD::CVT_F32_UBYTE2:
1839 case AMDGPUISD::CVT_F32_UBYTE3: {
1840 unsigned Offset = N->getOpcode() - AMDGPUISD::CVT_F32_UBYTE0;
1841
1842 SDValue Src = N->getOperand(0);
1843 APInt Demanded = APInt::getBitsSet(32, 8 * Offset, 8 * Offset + 8);
1844
1845 APInt KnownZero, KnownOne;
1846 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
1847 !DCI.isBeforeLegalizeOps());
1848 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1849 if (TLO.ShrinkDemandedConstant(Src, Demanded) ||
1850 TLI.SimplifyDemandedBits(Src, Demanded, KnownZero, KnownOne, TLO)) {
1851 DCI.CommitTargetLoweringOpt(TLO);
1852 }
1853
1854 break;
1855 }
1856
1857 case ISD::UINT_TO_FP: {
1858 return performUCharToFloatCombine(N, DCI);
Matt Arsenault8675db12014-08-29 16:01:14 +00001859
Matt Arsenault02cb0ff2014-09-29 14:59:34 +00001860 case ISD::FADD: {
1861 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
1862 break;
1863
1864 EVT VT = N->getValueType(0);
1865 if (VT != MVT::f32)
1866 break;
1867
Matt Arsenault8d630032015-02-20 22:10:41 +00001868 // Only do this if we are not trying to support denormals. v_mad_f32 does
1869 // not support denormals ever.
1870 if (Subtarget->hasFP32Denormals())
1871 break;
1872
Matt Arsenault02cb0ff2014-09-29 14:59:34 +00001873 SDValue LHS = N->getOperand(0);
1874 SDValue RHS = N->getOperand(1);
1875
1876 // These should really be instruction patterns, but writing patterns with
1877 // source modiifiers is a pain.
1878
1879 // fadd (fadd (a, a), b) -> mad 2.0, a, b
1880 if (LHS.getOpcode() == ISD::FADD) {
1881 SDValue A = LHS.getOperand(0);
1882 if (A == LHS.getOperand(1)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001883 const SDValue Two = DAG.getConstantFP(2.0, DL, MVT::f32);
Matt Arsenault8d630032015-02-20 22:10:41 +00001884 return DAG.getNode(ISD::FMAD, DL, VT, Two, A, RHS);
Matt Arsenault02cb0ff2014-09-29 14:59:34 +00001885 }
1886 }
1887
1888 // fadd (b, fadd (a, a)) -> mad 2.0, a, b
1889 if (RHS.getOpcode() == ISD::FADD) {
1890 SDValue A = RHS.getOperand(0);
1891 if (A == RHS.getOperand(1)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001892 const SDValue Two = DAG.getConstantFP(2.0, DL, MVT::f32);
Matt Arsenault8d630032015-02-20 22:10:41 +00001893 return DAG.getNode(ISD::FMAD, DL, VT, Two, A, LHS);
Matt Arsenault02cb0ff2014-09-29 14:59:34 +00001894 }
1895 }
1896
Matt Arsenault8d630032015-02-20 22:10:41 +00001897 return SDValue();
Matt Arsenault02cb0ff2014-09-29 14:59:34 +00001898 }
Matt Arsenault8675db12014-08-29 16:01:14 +00001899 case ISD::FSUB: {
1900 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
1901 break;
1902
1903 EVT VT = N->getValueType(0);
1904
1905 // Try to get the fneg to fold into the source modifier. This undoes generic
1906 // DAG combines and folds them into the mad.
Matt Arsenault8d630032015-02-20 22:10:41 +00001907 //
1908 // Only do this if we are not trying to support denormals. v_mad_f32 does
1909 // not support denormals ever.
1910 if (VT == MVT::f32 &&
1911 !Subtarget->hasFP32Denormals()) {
Matt Arsenault8675db12014-08-29 16:01:14 +00001912 SDValue LHS = N->getOperand(0);
1913 SDValue RHS = N->getOperand(1);
Matt Arsenault3d4233f2014-09-29 14:59:38 +00001914 if (LHS.getOpcode() == ISD::FADD) {
1915 // (fsub (fadd a, a), c) -> mad 2.0, a, (fneg c)
1916
1917 SDValue A = LHS.getOperand(0);
1918 if (A == LHS.getOperand(1)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001919 const SDValue Two = DAG.getConstantFP(2.0, DL, MVT::f32);
Matt Arsenault3d4233f2014-09-29 14:59:38 +00001920 SDValue NegRHS = DAG.getNode(ISD::FNEG, DL, VT, RHS);
1921
Matt Arsenault8d630032015-02-20 22:10:41 +00001922 return DAG.getNode(ISD::FMAD, DL, VT, Two, A, NegRHS);
Matt Arsenault3d4233f2014-09-29 14:59:38 +00001923 }
1924 }
1925
1926 if (RHS.getOpcode() == ISD::FADD) {
1927 // (fsub c, (fadd a, a)) -> mad -2.0, a, c
1928
1929 SDValue A = RHS.getOperand(0);
1930 if (A == RHS.getOperand(1)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001931 const SDValue NegTwo = DAG.getConstantFP(-2.0, DL, MVT::f32);
Matt Arsenault8d630032015-02-20 22:10:41 +00001932 return DAG.getNode(ISD::FMAD, DL, VT, NegTwo, A, LHS);
Matt Arsenault3d4233f2014-09-29 14:59:38 +00001933 }
1934 }
Matt Arsenault8d630032015-02-20 22:10:41 +00001935
1936 return SDValue();
Matt Arsenault8675db12014-08-29 16:01:14 +00001937 }
1938
1939 break;
1940 }
Matt Arsenault364a6742014-06-11 17:50:44 +00001941 }
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00001942 case ISD::LOAD:
1943 case ISD::STORE:
1944 case ISD::ATOMIC_LOAD:
1945 case ISD::ATOMIC_STORE:
1946 case ISD::ATOMIC_CMP_SWAP:
1947 case ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS:
1948 case ISD::ATOMIC_SWAP:
1949 case ISD::ATOMIC_LOAD_ADD:
1950 case ISD::ATOMIC_LOAD_SUB:
1951 case ISD::ATOMIC_LOAD_AND:
1952 case ISD::ATOMIC_LOAD_OR:
1953 case ISD::ATOMIC_LOAD_XOR:
1954 case ISD::ATOMIC_LOAD_NAND:
1955 case ISD::ATOMIC_LOAD_MIN:
1956 case ISD::ATOMIC_LOAD_MAX:
1957 case ISD::ATOMIC_LOAD_UMIN:
1958 case ISD::ATOMIC_LOAD_UMAX: { // TODO: Target mem intrinsics.
1959 if (DCI.isBeforeLegalize())
1960 break;
Matt Arsenault5565f65e2014-05-22 18:09:07 +00001961
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00001962 MemSDNode *MemNode = cast<MemSDNode>(N);
1963 SDValue Ptr = MemNode->getBasePtr();
1964
1965 // TODO: We could also do this for multiplies.
1966 unsigned AS = MemNode->getAddressSpace();
1967 if (Ptr.getOpcode() == ISD::SHL && AS != AMDGPUAS::PRIVATE_ADDRESS) {
1968 SDValue NewPtr = performSHLPtrCombine(Ptr.getNode(), AS, DCI);
1969 if (NewPtr) {
Benjamin Kramer6cd780f2015-02-17 15:29:18 +00001970 SmallVector<SDValue, 8> NewOps(MemNode->op_begin(), MemNode->op_end());
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00001971
1972 NewOps[N->getOpcode() == ISD::STORE ? 2 : 1] = NewPtr;
1973 return SDValue(DAG.UpdateNodeOperands(MemNode, NewOps), 0);
1974 }
1975 }
1976 break;
1977 }
Matt Arsenaultd0101a22015-01-06 23:00:46 +00001978 case ISD::AND:
1979 return performAndCombine(N, DCI);
Matt Arsenaultf2290332015-01-06 23:00:39 +00001980 case ISD::OR:
1981 return performOrCombine(N, DCI);
1982 case AMDGPUISD::FP_CLASS:
1983 return performClassCombine(N, DCI);
Matt Arsenaultb2baffa2014-08-15 17:49:05 +00001984 }
Matt Arsenault5565f65e2014-05-22 18:09:07 +00001985 return AMDGPUTargetLowering::PerformDAGCombine(N, DCI);
Tom Stellard75aadc22012-12-11 21:25:42 +00001986}
Christian Konigd910b7d2013-02-26 17:52:16 +00001987
Christian Konigf82901a2013-02-26 17:52:23 +00001988/// \brief Analyze the possible immediate value Op
1989///
1990/// Returns -1 if it isn't an immediate, 0 if it's and inline immediate
1991/// and the immediate value if it's a literal immediate
1992int32_t SITargetLowering::analyzeImmediate(const SDNode *N) const {
1993
Eric Christopher7792e322015-01-30 23:24:40 +00001994 const SIInstrInfo *TII =
1995 static_cast<const SIInstrInfo *>(Subtarget->getInstrInfo());
Christian Konigf82901a2013-02-26 17:52:23 +00001996
Tom Stellardedbf1eb2013-04-05 23:31:20 +00001997 if (const ConstantSDNode *Node = dyn_cast<ConstantSDNode>(N)) {
Matt Arsenault303011a2014-12-17 21:04:08 +00001998 if (TII->isInlineConstant(Node->getAPIntValue()))
1999 return 0;
Christian Konigf82901a2013-02-26 17:52:23 +00002000
Matt Arsenault11a4d672015-02-13 19:05:03 +00002001 uint64_t Val = Node->getZExtValue();
2002 return isUInt<32>(Val) ? Val : -1;
Matt Arsenault303011a2014-12-17 21:04:08 +00002003 }
2004
2005 if (const ConstantFPSDNode *Node = dyn_cast<ConstantFPSDNode>(N)) {
2006 if (TII->isInlineConstant(Node->getValueAPF().bitcastToAPInt()))
2007 return 0;
2008
2009 if (Node->getValueType(0) == MVT::f32)
2010 return FloatToBits(Node->getValueAPF().convertToFloat());
2011
2012 return -1;
2013 }
2014
2015 return -1;
Christian Konigf82901a2013-02-26 17:52:23 +00002016}
2017
Christian Konig8e06e2a2013-04-10 08:39:08 +00002018/// \brief Helper function for adjustWritemask
Benjamin Kramer635e3682013-05-23 15:43:05 +00002019static unsigned SubIdx2Lane(unsigned Idx) {
Christian Konig8e06e2a2013-04-10 08:39:08 +00002020 switch (Idx) {
2021 default: return 0;
2022 case AMDGPU::sub0: return 0;
2023 case AMDGPU::sub1: return 1;
2024 case AMDGPU::sub2: return 2;
2025 case AMDGPU::sub3: return 3;
2026 }
2027}
2028
2029/// \brief Adjust the writemask of MIMG instructions
2030void SITargetLowering::adjustWritemask(MachineSDNode *&Node,
2031 SelectionDAG &DAG) const {
2032 SDNode *Users[4] = { };
Tom Stellard54774e52013-10-23 02:53:47 +00002033 unsigned Lane = 0;
2034 unsigned OldDmask = Node->getConstantOperandVal(0);
2035 unsigned NewDmask = 0;
Christian Konig8e06e2a2013-04-10 08:39:08 +00002036
2037 // Try to figure out the used register components
2038 for (SDNode::use_iterator I = Node->use_begin(), E = Node->use_end();
2039 I != E; ++I) {
2040
2041 // Abort if we can't understand the usage
2042 if (!I->isMachineOpcode() ||
2043 I->getMachineOpcode() != TargetOpcode::EXTRACT_SUBREG)
2044 return;
2045
Tom Stellard54774e52013-10-23 02:53:47 +00002046 // Lane means which subreg of %VGPRa_VGPRb_VGPRc_VGPRd is used.
2047 // Note that subregs are packed, i.e. Lane==0 is the first bit set
2048 // in OldDmask, so it can be any of X,Y,Z,W; Lane==1 is the second bit
2049 // set, etc.
Christian Konig8b1ed282013-04-10 08:39:16 +00002050 Lane = SubIdx2Lane(I->getConstantOperandVal(1));
Christian Konig8e06e2a2013-04-10 08:39:08 +00002051
Tom Stellard54774e52013-10-23 02:53:47 +00002052 // Set which texture component corresponds to the lane.
2053 unsigned Comp;
2054 for (unsigned i = 0, Dmask = OldDmask; i <= Lane; i++) {
2055 assert(Dmask);
Tom Stellard03a5c082013-10-23 03:50:25 +00002056 Comp = countTrailingZeros(Dmask);
Tom Stellard54774e52013-10-23 02:53:47 +00002057 Dmask &= ~(1 << Comp);
2058 }
2059
Christian Konig8e06e2a2013-04-10 08:39:08 +00002060 // Abort if we have more than one user per component
2061 if (Users[Lane])
2062 return;
2063
2064 Users[Lane] = *I;
Tom Stellard54774e52013-10-23 02:53:47 +00002065 NewDmask |= 1 << Comp;
Christian Konig8e06e2a2013-04-10 08:39:08 +00002066 }
2067
Tom Stellard54774e52013-10-23 02:53:47 +00002068 // Abort if there's no change
2069 if (NewDmask == OldDmask)
Christian Konig8e06e2a2013-04-10 08:39:08 +00002070 return;
2071
2072 // Adjust the writemask in the node
2073 std::vector<SDValue> Ops;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002074 Ops.push_back(DAG.getTargetConstant(NewDmask, SDLoc(Node), MVT::i32));
Benjamin Kramer6cd780f2015-02-17 15:29:18 +00002075 Ops.insert(Ops.end(), Node->op_begin() + 1, Node->op_end());
Craig Topper8c0b4d02014-04-28 05:57:50 +00002076 Node = (MachineSDNode*)DAG.UpdateNodeOperands(Node, Ops);
Christian Konig8e06e2a2013-04-10 08:39:08 +00002077
Christian Konig8b1ed282013-04-10 08:39:16 +00002078 // If we only got one lane, replace it with a copy
Tom Stellard54774e52013-10-23 02:53:47 +00002079 // (if NewDmask has only one bit set...)
2080 if (NewDmask && (NewDmask & (NewDmask-1)) == 0) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002081 SDValue RC = DAG.getTargetConstant(AMDGPU::VGPR_32RegClassID, SDLoc(),
2082 MVT::i32);
Christian Konig8b1ed282013-04-10 08:39:16 +00002083 SDNode *Copy = DAG.getMachineNode(TargetOpcode::COPY_TO_REGCLASS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002084 SDLoc(), Users[Lane]->getValueType(0),
Christian Konig8b1ed282013-04-10 08:39:16 +00002085 SDValue(Node, 0), RC);
2086 DAG.ReplaceAllUsesWith(Users[Lane], Copy);
2087 return;
2088 }
2089
Christian Konig8e06e2a2013-04-10 08:39:08 +00002090 // Update the users of the node with the new indices
2091 for (unsigned i = 0, Idx = AMDGPU::sub0; i < 4; ++i) {
2092
2093 SDNode *User = Users[i];
2094 if (!User)
2095 continue;
2096
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002097 SDValue Op = DAG.getTargetConstant(Idx, SDLoc(User), MVT::i32);
Christian Konig8e06e2a2013-04-10 08:39:08 +00002098 DAG.UpdateNodeOperands(User, User->getOperand(0), Op);
2099
2100 switch (Idx) {
2101 default: break;
2102 case AMDGPU::sub0: Idx = AMDGPU::sub1; break;
2103 case AMDGPU::sub1: Idx = AMDGPU::sub2; break;
2104 case AMDGPU::sub2: Idx = AMDGPU::sub3; break;
2105 }
2106 }
2107}
2108
Tom Stellardc98ee202015-07-16 19:40:07 +00002109static bool isFrameIndexOp(SDValue Op) {
2110 if (Op.getOpcode() == ISD::AssertZext)
2111 Op = Op.getOperand(0);
2112
2113 return isa<FrameIndexSDNode>(Op);
2114}
2115
Tom Stellard3457a842014-10-09 19:06:00 +00002116/// \brief Legalize target independent instructions (e.g. INSERT_SUBREG)
2117/// with frame index operands.
2118/// LLVM assumes that inputs are to these instructions are registers.
2119void SITargetLowering::legalizeTargetIndependentNode(SDNode *Node,
2120 SelectionDAG &DAG) const {
Tom Stellard8dd392e2014-10-09 18:09:15 +00002121
2122 SmallVector<SDValue, 8> Ops;
Tom Stellard3457a842014-10-09 19:06:00 +00002123 for (unsigned i = 0; i < Node->getNumOperands(); ++i) {
Tom Stellardc98ee202015-07-16 19:40:07 +00002124 if (!isFrameIndexOp(Node->getOperand(i))) {
Tom Stellard3457a842014-10-09 19:06:00 +00002125 Ops.push_back(Node->getOperand(i));
Tom Stellard8dd392e2014-10-09 18:09:15 +00002126 continue;
2127 }
2128
Tom Stellard3457a842014-10-09 19:06:00 +00002129 SDLoc DL(Node);
Tom Stellard8dd392e2014-10-09 18:09:15 +00002130 Ops.push_back(SDValue(DAG.getMachineNode(AMDGPU::S_MOV_B32, DL,
Tom Stellard3457a842014-10-09 19:06:00 +00002131 Node->getOperand(i).getValueType(),
2132 Node->getOperand(i)), 0));
Tom Stellard8dd392e2014-10-09 18:09:15 +00002133 }
2134
Tom Stellard3457a842014-10-09 19:06:00 +00002135 DAG.UpdateNodeOperands(Node, Ops);
Tom Stellard8dd392e2014-10-09 18:09:15 +00002136}
2137
Matt Arsenault08d84942014-06-03 23:06:13 +00002138/// \brief Fold the instructions after selecting them.
Christian Konig8e06e2a2013-04-10 08:39:08 +00002139SDNode *SITargetLowering::PostISelFolding(MachineSDNode *Node,
2140 SelectionDAG &DAG) const {
Eric Christopher7792e322015-01-30 23:24:40 +00002141 const SIInstrInfo *TII =
2142 static_cast<const SIInstrInfo *>(Subtarget->getInstrInfo());
Christian Konig8e06e2a2013-04-10 08:39:08 +00002143
Tom Stellard16a9a202013-08-14 23:24:17 +00002144 if (TII->isMIMG(Node->getMachineOpcode()))
Christian Konig8e06e2a2013-04-10 08:39:08 +00002145 adjustWritemask(Node, DAG);
2146
Matt Arsenault7d858d82014-11-02 23:46:54 +00002147 if (Node->getMachineOpcode() == AMDGPU::INSERT_SUBREG ||
2148 Node->getMachineOpcode() == AMDGPU::REG_SEQUENCE) {
Tom Stellard8dd392e2014-10-09 18:09:15 +00002149 legalizeTargetIndependentNode(Node, DAG);
2150 return Node;
2151 }
Tom Stellard654d6692015-01-08 15:08:17 +00002152 return Node;
Christian Konig8e06e2a2013-04-10 08:39:08 +00002153}
Christian Konig8b1ed282013-04-10 08:39:16 +00002154
2155/// \brief Assign the register class depending on the number of
2156/// bits set in the writemask
2157void SITargetLowering::AdjustInstrPostInstrSelection(MachineInstr *MI,
2158 SDNode *Node) const {
Eric Christopher7792e322015-01-30 23:24:40 +00002159 const SIInstrInfo *TII =
2160 static_cast<const SIInstrInfo *>(Subtarget->getInstrInfo());
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00002161
Tom Stellarda99ada52014-11-21 22:31:44 +00002162 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
Matt Arsenault6005fcb2015-10-21 21:51:02 +00002163
2164 if (TII->isVOP3(MI->getOpcode())) {
2165 // Make sure constant bus requirements are respected.
2166 TII->legalizeOperandsVOP3(MRI, MI);
2167 return;
2168 }
Matt Arsenaultcb0ac3d2014-09-26 17:54:59 +00002169
Matt Arsenault3add6432015-10-20 04:35:43 +00002170 if (TII->isMIMG(*MI)) {
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00002171 unsigned VReg = MI->getOperand(0).getReg();
2172 unsigned Writemask = MI->getOperand(1).getImm();
2173 unsigned BitsSet = 0;
2174 for (unsigned i = 0; i < 4; ++i)
2175 BitsSet += Writemask & (1 << i) ? 1 : 0;
2176
2177 const TargetRegisterClass *RC;
2178 switch (BitsSet) {
2179 default: return;
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002180 case 1: RC = &AMDGPU::VGPR_32RegClass; break;
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00002181 case 2: RC = &AMDGPU::VReg_64RegClass; break;
2182 case 3: RC = &AMDGPU::VReg_96RegClass; break;
2183 }
2184
2185 unsigned NewOpcode = TII->getMaskedMIMGOp(MI->getOpcode(), BitsSet);
2186 MI->setDesc(TII->get(NewOpcode));
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00002187 MRI.setRegClass(VReg, RC);
Christian Konig8b1ed282013-04-10 08:39:16 +00002188 return;
Christian Konig8b1ed282013-04-10 08:39:16 +00002189 }
2190
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00002191 // Replace unused atomics with the no return version.
2192 int NoRetAtomicOp = AMDGPU::getAtomicNoRetOp(MI->getOpcode());
2193 if (NoRetAtomicOp != -1) {
2194 if (!Node->hasAnyUseOfValue(0)) {
2195 MI->setDesc(TII->get(NoRetAtomicOp));
2196 MI->RemoveOperand(0);
2197 }
2198
2199 return;
2200 }
Christian Konig8b1ed282013-04-10 08:39:16 +00002201}
Tom Stellard0518ff82013-06-03 17:39:58 +00002202
Matt Arsenault485defe2014-11-05 19:01:17 +00002203static SDValue buildSMovImm32(SelectionDAG &DAG, SDLoc DL, uint64_t Val) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002204 SDValue K = DAG.getTargetConstant(Val, DL, MVT::i32);
Matt Arsenault485defe2014-11-05 19:01:17 +00002205 return SDValue(DAG.getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32, K), 0);
2206}
2207
2208MachineSDNode *SITargetLowering::wrapAddr64Rsrc(SelectionDAG &DAG,
2209 SDLoc DL,
2210 SDValue Ptr) const {
Eric Christopher7792e322015-01-30 23:24:40 +00002211 const SIInstrInfo *TII =
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00002212 static_cast<const SIInstrInfo *>(Subtarget->getInstrInfo());
Matt Arsenault485defe2014-11-05 19:01:17 +00002213
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00002214 // Build the half of the subregister with the constants before building the
2215 // full 128-bit register. If we are building multiple resource descriptors,
2216 // this will allow CSEing of the 2-component register.
2217 const SDValue Ops0[] = {
2218 DAG.getTargetConstant(AMDGPU::SGPR_64RegClassID, DL, MVT::i32),
2219 buildSMovImm32(DAG, DL, 0),
2220 DAG.getTargetConstant(AMDGPU::sub0, DL, MVT::i32),
2221 buildSMovImm32(DAG, DL, TII->getDefaultRsrcDataFormat() >> 32),
2222 DAG.getTargetConstant(AMDGPU::sub1, DL, MVT::i32)
2223 };
Matt Arsenault485defe2014-11-05 19:01:17 +00002224
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00002225 SDValue SubRegHi = SDValue(DAG.getMachineNode(AMDGPU::REG_SEQUENCE, DL,
2226 MVT::v2i32, Ops0), 0);
Matt Arsenault485defe2014-11-05 19:01:17 +00002227
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00002228 // Combine the constants and the pointer.
2229 const SDValue Ops1[] = {
2230 DAG.getTargetConstant(AMDGPU::SReg_128RegClassID, DL, MVT::i32),
2231 Ptr,
2232 DAG.getTargetConstant(AMDGPU::sub0_sub1, DL, MVT::i32),
2233 SubRegHi,
2234 DAG.getTargetConstant(AMDGPU::sub2_sub3, DL, MVT::i32)
2235 };
Matt Arsenault485defe2014-11-05 19:01:17 +00002236
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00002237 return DAG.getMachineNode(AMDGPU::REG_SEQUENCE, DL, MVT::v4i32, Ops1);
Matt Arsenault485defe2014-11-05 19:01:17 +00002238}
2239
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00002240/// \brief Return a resource descriptor with the 'Add TID' bit enabled
Benjamin Kramerdf005cb2015-08-08 18:27:36 +00002241/// The TID (Thread ID) is multiplied by the stride value (bits [61:48]
2242/// of the resource descriptor) to create an offset, which is added to
2243/// the resource pointer.
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00002244MachineSDNode *SITargetLowering::buildRSRC(SelectionDAG &DAG,
2245 SDLoc DL,
2246 SDValue Ptr,
2247 uint32_t RsrcDword1,
2248 uint64_t RsrcDword2And3) const {
2249 SDValue PtrLo = DAG.getTargetExtractSubreg(AMDGPU::sub0, DL, MVT::i32, Ptr);
2250 SDValue PtrHi = DAG.getTargetExtractSubreg(AMDGPU::sub1, DL, MVT::i32, Ptr);
2251 if (RsrcDword1) {
2252 PtrHi = SDValue(DAG.getMachineNode(AMDGPU::S_OR_B32, DL, MVT::i32, PtrHi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002253 DAG.getConstant(RsrcDword1, DL, MVT::i32)),
2254 0);
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00002255 }
2256
2257 SDValue DataLo = buildSMovImm32(DAG, DL,
2258 RsrcDword2And3 & UINT64_C(0xFFFFFFFF));
2259 SDValue DataHi = buildSMovImm32(DAG, DL, RsrcDword2And3 >> 32);
2260
2261 const SDValue Ops[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002262 DAG.getTargetConstant(AMDGPU::SReg_128RegClassID, DL, MVT::i32),
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00002263 PtrLo,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002264 DAG.getTargetConstant(AMDGPU::sub0, DL, MVT::i32),
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00002265 PtrHi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002266 DAG.getTargetConstant(AMDGPU::sub1, DL, MVT::i32),
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00002267 DataLo,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002268 DAG.getTargetConstant(AMDGPU::sub2, DL, MVT::i32),
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00002269 DataHi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002270 DAG.getTargetConstant(AMDGPU::sub3, DL, MVT::i32)
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00002271 };
2272
2273 return DAG.getMachineNode(AMDGPU::REG_SEQUENCE, DL, MVT::v4i32, Ops);
2274}
2275
2276MachineSDNode *SITargetLowering::buildScratchRSRC(SelectionDAG &DAG,
2277 SDLoc DL,
2278 SDValue Ptr) const {
Eric Christopher7792e322015-01-30 23:24:40 +00002279 const SIInstrInfo *TII =
2280 static_cast<const SIInstrInfo *>(Subtarget->getInstrInfo());
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00002281
Marek Olsakd1a69a22015-09-29 23:37:32 +00002282 return buildRSRC(DAG, DL, Ptr, 0, TII->getScratchRsrcWords23());
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00002283}
2284
Tom Stellard94593ee2013-06-03 17:40:18 +00002285SDValue SITargetLowering::CreateLiveInRegister(SelectionDAG &DAG,
2286 const TargetRegisterClass *RC,
2287 unsigned Reg, EVT VT) const {
2288 SDValue VReg = AMDGPUTargetLowering::CreateLiveInRegister(DAG, RC, Reg, VT);
2289
2290 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(DAG.getEntryNode()),
2291 cast<RegisterSDNode>(VReg)->getReg(), VT);
2292}
Tom Stellardd7e6f132015-04-08 01:09:26 +00002293
2294//===----------------------------------------------------------------------===//
2295// SI Inline Assembly Support
2296//===----------------------------------------------------------------------===//
2297
2298std::pair<unsigned, const TargetRegisterClass *>
2299SITargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00002300 StringRef Constraint,
Tom Stellardd7e6f132015-04-08 01:09:26 +00002301 MVT VT) const {
2302 if (Constraint == "r") {
2303 switch(VT.SimpleTy) {
2304 default: llvm_unreachable("Unhandled type for 'r' inline asm constraint");
2305 case MVT::i64:
2306 return std::make_pair(0U, &AMDGPU::SGPR_64RegClass);
2307 case MVT::i32:
2308 return std::make_pair(0U, &AMDGPU::SGPR_32RegClass);
2309 }
2310 }
2311
2312 if (Constraint.size() > 1) {
2313 const TargetRegisterClass *RC = nullptr;
2314 if (Constraint[1] == 'v') {
2315 RC = &AMDGPU::VGPR_32RegClass;
2316 } else if (Constraint[1] == 's') {
2317 RC = &AMDGPU::SGPR_32RegClass;
2318 }
2319
2320 if (RC) {
Matt Arsenault0b554ed2015-06-23 02:05:55 +00002321 uint32_t Idx;
2322 bool Failed = Constraint.substr(2).getAsInteger(10, Idx);
2323 if (!Failed && Idx < RC->getNumRegs())
Tom Stellardd7e6f132015-04-08 01:09:26 +00002324 return std::make_pair(RC->getRegister(Idx), RC);
2325 }
2326 }
2327 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
2328}