blob: 720b3d0b8374182ebe74390fd67aa94d1fe3fbc6 [file] [log] [blame]
Renato Golinf5f373f2015-05-08 21:04:27 +00001//===-- TargetParser - Parser for target features ---------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a target parser to recognise hardware features such as
11// FPU/CPU/ARCH names as well as specific support such as HDIV, etc.
12//
13//===----------------------------------------------------------------------===//
14
15#include "llvm/Support/ARMBuildAttributes.h"
16#include "llvm/Support/TargetParser.h"
17#include "llvm/ADT/StringExtras.h"
18#include "llvm/ADT/StringSwitch.h"
Bradley Smith7b0a7d82015-11-18 16:32:12 +000019#include "llvm/ADT/Twine.h"
Renato Golinebdd12c2015-05-22 20:43:30 +000020#include <cctype>
Renato Golinf5f373f2015-05-08 21:04:27 +000021
22using namespace llvm;
Chandler Carruth799e8802015-08-30 05:27:31 +000023using namespace ARM;
Renato Golindfc5d1f2016-05-25 12:02:33 +000024using namespace AArch64;
Renato Golinf5f373f2015-05-08 21:04:27 +000025
26namespace {
27
John Brawnd03d2292015-06-05 13:29:24 +000028// List of canonical FPU names (use getFPUSynonym) and which architectural
29// features they correspond to (use getFPUFeatures).
Renato Golinf5f373f2015-05-08 21:04:27 +000030// FIXME: TableGen this.
Javed Absard5526302015-06-29 09:32:29 +000031// The entries must appear in the order listed in ARM::FPUKind for correct indexing
Artyom Skrobovbc09f392015-11-16 12:08:05 +000032static const struct {
Chandler Carruth3309ef62015-08-30 07:51:04 +000033 const char *NameCStr;
34 size_t NameLength;
Renato Golinf5f373f2015-05-08 21:04:27 +000035 ARM::FPUKind ID;
Javed Absard5526302015-06-29 09:32:29 +000036 ARM::FPUVersion FPUVersion;
John Brawnd03d2292015-06-05 13:29:24 +000037 ARM::NeonSupportLevel NeonSupport;
38 ARM::FPURestriction Restriction;
Chandler Carruth3309ef62015-08-30 07:51:04 +000039
40 StringRef getName() const { return StringRef(NameCStr, NameLength); }
Renato Golinf5f373f2015-05-08 21:04:27 +000041} FPUNames[] = {
Chandler Carruth799e8802015-08-30 05:27:31 +000042#define ARM_FPU(NAME, KIND, VERSION, NEON_SUPPORT, RESTRICTION) \
Chandler Carruth3309ef62015-08-30 07:51:04 +000043 { NAME, sizeof(NAME) - 1, KIND, VERSION, NEON_SUPPORT, RESTRICTION },
Chandler Carruth799e8802015-08-30 05:27:31 +000044#include "llvm/Support/ARMTargetParser.def"
Renato Golinf5f373f2015-05-08 21:04:27 +000045};
John Brawnd03d2292015-06-05 13:29:24 +000046
Renato Golinf7c0d5f2015-05-27 18:15:37 +000047// List of canonical arch names (use getArchSynonym).
48// This table also provides the build attribute fields for CPU arch
49// and Arch ID, according to the Addenda to the ARM ABI, chapters
50// 2.4 and 2.3.5.2 respectively.
Renato Golin42dad642015-05-28 15:05:18 +000051// FIXME: SubArch values were simplified to fit into the expectations
52// of the triples and are not conforming with their official names.
53// Check to see if the expectation should be changed.
Renato Golinf5f373f2015-05-08 21:04:27 +000054// FIXME: TableGen this.
Artyom Skrobovbc09f392015-11-16 12:08:05 +000055static const struct {
Chandler Carruth3309ef62015-08-30 07:51:04 +000056 const char *NameCStr;
57 size_t NameLength;
Chandler Carruth3309ef62015-08-30 07:51:04 +000058 const char *CPUAttrCStr;
59 size_t CPUAttrLength;
60 const char *SubArchCStr;
61 size_t SubArchLength;
Bradley Smith4adcb732015-11-16 11:15:22 +000062 unsigned DefaultFPU;
Alexandros Lamprineasea33e5e2015-09-05 17:05:33 +000063 unsigned ArchBaseExtensions;
Ben Craig46642ff2015-12-14 21:57:05 +000064 ARM::ArchKind ID;
65 ARMBuildAttrs::CPUArch ArchAttr; // Arch ID in build attributes.
Chandler Carruth3309ef62015-08-30 07:51:04 +000066
67 StringRef getName() const { return StringRef(NameCStr, NameLength); }
68
69 // CPU class in build attributes.
70 StringRef getCPUAttr() const { return StringRef(CPUAttrCStr, CPUAttrLength); }
71
72 // Sub-Arch name.
73 StringRef getSubArch() const { return StringRef(SubArchCStr, SubArchLength); }
Renato Golinf5f373f2015-05-08 21:04:27 +000074} ARCHNames[] = {
Bradley Smith4adcb732015-11-16 11:15:22 +000075#define ARM_ARCH(NAME, ID, CPU_ATTR, SUB_ARCH, ARCH_ATTR, ARCH_FPU, ARCH_BASE_EXT) \
Ben Craig46642ff2015-12-14 21:57:05 +000076 {NAME, sizeof(NAME) - 1, CPU_ATTR, sizeof(CPU_ATTR) - 1, SUB_ARCH, \
77 sizeof(SUB_ARCH) - 1, ARCH_FPU, ARCH_BASE_EXT, ID, ARCH_ATTR},
Chandler Carruth799e8802015-08-30 05:27:31 +000078#include "llvm/Support/ARMTargetParser.def"
Renato Golindfc5d1f2016-05-25 12:02:33 +000079},AArch64ARCHNames[] = {
80#define AARCH64_ARCH(NAME, ID, CPU_ATTR, SUB_ARCH, ARCH_ATTR, ARCH_FPU, ARCH_BASE_EXT) \
81 {NAME, sizeof(NAME) - 1, CPU_ATTR, sizeof(CPU_ATTR) - 1, SUB_ARCH, \
82 sizeof(SUB_ARCH) - 1, ARCH_FPU, ARCH_BASE_EXT, ID, ARCH_ATTR},
83#include "llvm/Support/AArch64TargetParser.def"
Renato Golinf5f373f2015-05-08 21:04:27 +000084};
Chandler Carruth3309ef62015-08-30 07:51:04 +000085
Renato Goline1326ca2015-05-28 08:59:03 +000086// List of Arch Extension names.
Renato Golinf5f373f2015-05-08 21:04:27 +000087// FIXME: TableGen this.
Artyom Skrobovbc09f392015-11-16 12:08:05 +000088static const struct {
Chandler Carruth3309ef62015-08-30 07:51:04 +000089 const char *NameCStr;
90 size_t NameLength;
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +000091 unsigned ID;
Bradley Smith7b0a7d82015-11-18 16:32:12 +000092 const char *Feature;
93 const char *NegFeature;
Chandler Carruth3309ef62015-08-30 07:51:04 +000094
95 StringRef getName() const { return StringRef(NameCStr, NameLength); }
Renato Golinf5f373f2015-05-08 21:04:27 +000096} ARCHExtNames[] = {
Bradley Smith7b0a7d82015-11-18 16:32:12 +000097#define ARM_ARCH_EXT_NAME(NAME, ID, FEATURE, NEGFEATURE) \
98 { NAME, sizeof(NAME) - 1, ID, FEATURE, NEGFEATURE },
Chandler Carruth799e8802015-08-30 05:27:31 +000099#include "llvm/Support/ARMTargetParser.def"
Renato Golindfc5d1f2016-05-25 12:02:33 +0000100},AArch64ARCHExtNames[] = {
101#define AARCH64_ARCH_EXT_NAME(NAME, ID, FEATURE, NEGFEATURE) \
102 { NAME, sizeof(NAME) - 1, ID, FEATURE, NEGFEATURE },
103#include "llvm/Support/AArch64TargetParser.def"
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +0000104};
Chandler Carruth3309ef62015-08-30 07:51:04 +0000105
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +0000106// List of HWDiv names (use getHWDivSynonym) and which architectural
107// features they correspond to (use getHWDivFeatures).
108// FIXME: TableGen this.
Artyom Skrobovbc09f392015-11-16 12:08:05 +0000109static const struct {
Chandler Carruth3309ef62015-08-30 07:51:04 +0000110 const char *NameCStr;
111 size_t NameLength;
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +0000112 unsigned ID;
Chandler Carruth3309ef62015-08-30 07:51:04 +0000113
114 StringRef getName() const { return StringRef(NameCStr, NameLength); }
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +0000115} HWDivNames[] = {
Chandler Carruth3309ef62015-08-30 07:51:04 +0000116#define ARM_HW_DIV_NAME(NAME, ID) { NAME, sizeof(NAME) - 1, ID },
Chandler Carruth799e8802015-08-30 05:27:31 +0000117#include "llvm/Support/ARMTargetParser.def"
Renato Golinf5f373f2015-05-08 21:04:27 +0000118};
Chandler Carruth3309ef62015-08-30 07:51:04 +0000119
Renato Goline8048f02015-05-20 15:05:07 +0000120// List of CPU names and their arches.
121// The same CPU can have multiple arches and can be default on multiple arches.
122// When finding the Arch for a CPU, first-found prevails. Sort them accordingly.
Renato Golin7374fcd2015-05-28 12:10:37 +0000123// When this becomes table-generated, we'd probably need two tables.
Renato Goline8048f02015-05-20 15:05:07 +0000124// FIXME: TableGen this.
Artyom Skrobovbc09f392015-11-16 12:08:05 +0000125static const struct {
Chandler Carruth3309ef62015-08-30 07:51:04 +0000126 const char *NameCStr;
127 size_t NameLength;
Renato Goline8048f02015-05-20 15:05:07 +0000128 ARM::ArchKind ArchID;
Alexandros Lamprineasfcd93d52015-07-15 10:46:21 +0000129 bool Default; // is $Name the default CPU for $ArchID ?
Alexandros Lamprineasea33e5e2015-09-05 17:05:33 +0000130 unsigned DefaultExtensions;
Chandler Carruth3309ef62015-08-30 07:51:04 +0000131
132 StringRef getName() const { return StringRef(NameCStr, NameLength); }
Renato Goline8048f02015-05-20 15:05:07 +0000133} CPUNames[] = {
Alexandros Lamprineasea33e5e2015-09-05 17:05:33 +0000134#define ARM_CPU_NAME(NAME, ID, DEFAULT_FPU, IS_DEFAULT, DEFAULT_EXT) \
135 { NAME, sizeof(NAME) - 1, ID, IS_DEFAULT, DEFAULT_EXT },
Chandler Carruth799e8802015-08-30 05:27:31 +0000136#include "llvm/Support/ARMTargetParser.def"
Renato Golindfc5d1f2016-05-25 12:02:33 +0000137},AArch64CPUNames[] = {
138#define AARCH64_CPU_NAME(NAME, ID, DEFAULT_FPU, IS_DEFAULT, DEFAULT_EXT) \
139 { NAME, sizeof(NAME) - 1, ID, IS_DEFAULT, DEFAULT_EXT },
140#include "llvm/Support/AArch64TargetParser.def"
Renato Goline8048f02015-05-20 15:05:07 +0000141};
Renato Golinf5f373f2015-05-08 21:04:27 +0000142
143} // namespace
144
Renato Golinf5f373f2015-05-08 21:04:27 +0000145// ======================================================= //
146// Information by ID
147// ======================================================= //
148
Chandler Carruth3309ef62015-08-30 07:51:04 +0000149StringRef llvm::ARM::getFPUName(unsigned FPUKind) {
Renato Goline8048f02015-05-20 15:05:07 +0000150 if (FPUKind >= ARM::FK_LAST)
Chandler Carruth3309ef62015-08-30 07:51:04 +0000151 return StringRef();
152 return FPUNames[FPUKind].getName();
Renato Golinf5f373f2015-05-08 21:04:27 +0000153}
154
Chandler Carruthbb47b9a2015-08-30 02:09:48 +0000155unsigned llvm::ARM::getFPUVersion(unsigned FPUKind) {
John Brawnd03d2292015-06-05 13:29:24 +0000156 if (FPUKind >= ARM::FK_LAST)
157 return 0;
158 return FPUNames[FPUKind].FPUVersion;
159}
160
Chandler Carruthbb47b9a2015-08-30 02:09:48 +0000161unsigned llvm::ARM::getFPUNeonSupportLevel(unsigned FPUKind) {
John Brawnd03d2292015-06-05 13:29:24 +0000162 if (FPUKind >= ARM::FK_LAST)
163 return 0;
164 return FPUNames[FPUKind].NeonSupport;
165}
166
Chandler Carruthbb47b9a2015-08-30 02:09:48 +0000167unsigned llvm::ARM::getFPURestriction(unsigned FPUKind) {
John Brawnd03d2292015-06-05 13:29:24 +0000168 if (FPUKind >= ARM::FK_LAST)
169 return 0;
170 return FPUNames[FPUKind].Restriction;
171}
172
Bradley Smith4adcb732015-11-16 11:15:22 +0000173unsigned llvm::ARM::getDefaultFPU(StringRef CPU, unsigned ArchKind) {
174 if (CPU == "generic")
175 return ARCHNames[ArchKind].DefaultFPU;
176
Chandler Carruth822d54a2015-08-30 09:01:38 +0000177 return StringSwitch<unsigned>(CPU)
Alexandros Lamprineasea33e5e2015-09-05 17:05:33 +0000178#define ARM_CPU_NAME(NAME, ID, DEFAULT_FPU, IS_DEFAULT, DEFAULT_EXT) \
Chandler Carruth822d54a2015-08-30 09:01:38 +0000179 .Case(NAME, DEFAULT_FPU)
180#include "llvm/Support/ARMTargetParser.def"
181 .Default(ARM::FK_INVALID);
Alexandros Lamprineasfcd93d52015-07-15 10:46:21 +0000182}
183
Artyom Skrobovbc09f392015-11-16 12:08:05 +0000184unsigned llvm::ARM::getDefaultExtensions(StringRef CPU, unsigned ArchKind) {
185 if (CPU == "generic")
186 return ARCHNames[ArchKind].ArchBaseExtensions;
187
188 return StringSwitch<unsigned>(CPU)
189#define ARM_CPU_NAME(NAME, ID, DEFAULT_FPU, IS_DEFAULT, DEFAULT_EXT) \
190 .Case(NAME, ARCHNames[ID].ArchBaseExtensions | DEFAULT_EXT)
191#include "llvm/Support/ARMTargetParser.def"
192 .Default(ARM::AEK_INVALID);
193}
194
Chandler Carruthbb47b9a2015-08-30 02:09:48 +0000195bool llvm::ARM::getHWDivFeatures(unsigned HWDivKind,
Chandler Carruth4fc3a982015-08-30 02:17:15 +0000196 std::vector<const char *> &Features) {
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +0000197
198 if (HWDivKind == ARM::AEK_INVALID)
199 return false;
200
Chandler Carruth4fc3a982015-08-30 02:17:15 +0000201 if (HWDivKind & ARM::AEK_HWDIVARM)
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +0000202 Features.push_back("+hwdiv-arm");
203 else
204 Features.push_back("-hwdiv-arm");
205
206 if (HWDivKind & ARM::AEK_HWDIV)
207 Features.push_back("+hwdiv");
208 else
209 Features.push_back("-hwdiv");
210
211 return true;
212}
213
Alexandros Lamprineasea33e5e2015-09-05 17:05:33 +0000214bool llvm::ARM::getExtensionFeatures(unsigned Extensions,
215 std::vector<const char *> &Features) {
216
217 if (Extensions == ARM::AEK_INVALID)
218 return false;
219
220 if (Extensions & ARM::AEK_CRC)
221 Features.push_back("+crc");
222 else
223 Features.push_back("-crc");
224
Artyom Skrobovcf296442015-09-24 17:31:16 +0000225 if (Extensions & ARM::AEK_DSP)
Artyom Skrobov5a6e3942015-10-23 17:19:19 +0000226 Features.push_back("+dsp");
Artyom Skrobovcf296442015-09-24 17:31:16 +0000227 else
Artyom Skrobov5a6e3942015-10-23 17:19:19 +0000228 Features.push_back("-dsp");
Artyom Skrobovcf296442015-09-24 17:31:16 +0000229
Alexandros Lamprineasea33e5e2015-09-05 17:05:33 +0000230 return getHWDivFeatures(Extensions, Features);
231}
232
Chandler Carruthbb47b9a2015-08-30 02:09:48 +0000233bool llvm::ARM::getFPUFeatures(unsigned FPUKind,
Chandler Carruth4fc3a982015-08-30 02:17:15 +0000234 std::vector<const char *> &Features) {
John Brawnd03d2292015-06-05 13:29:24 +0000235
236 if (FPUKind >= ARM::FK_LAST || FPUKind == ARM::FK_INVALID)
237 return false;
238
239 // fp-only-sp and d16 subtarget features are independent of each other, so we
240 // must enable/disable both.
241 switch (FPUNames[FPUKind].Restriction) {
242 case ARM::FR_SP_D16:
243 Features.push_back("+fp-only-sp");
244 Features.push_back("+d16");
245 break;
246 case ARM::FR_D16:
247 Features.push_back("-fp-only-sp");
248 Features.push_back("+d16");
249 break;
250 case ARM::FR_None:
251 Features.push_back("-fp-only-sp");
252 Features.push_back("-d16");
253 break;
254 }
255
256 // FPU version subtarget features are inclusive of lower-numbered ones, so
257 // enable the one corresponding to this version and disable all that are
John Brawnd9e39d52015-06-12 09:38:51 +0000258 // higher. We also have to make sure to disable fp16 when vfp4 is disabled,
259 // as +vfp4 implies +fp16 but -vfp4 does not imply -fp16.
John Brawnd03d2292015-06-05 13:29:24 +0000260 switch (FPUNames[FPUKind].FPUVersion) {
Javed Absard5526302015-06-29 09:32:29 +0000261 case ARM::FV_VFPV5:
John Brawnd03d2292015-06-05 13:29:24 +0000262 Features.push_back("+fp-armv8");
263 break;
Javed Absard5526302015-06-29 09:32:29 +0000264 case ARM::FV_VFPV4:
John Brawnd03d2292015-06-05 13:29:24 +0000265 Features.push_back("+vfp4");
266 Features.push_back("-fp-armv8");
267 break;
Javed Absard5526302015-06-29 09:32:29 +0000268 case ARM::FV_VFPV3_FP16:
269 Features.push_back("+vfp3");
270 Features.push_back("+fp16");
271 Features.push_back("-vfp4");
272 Features.push_back("-fp-armv8");
273 break;
274 case ARM::FV_VFPV3:
John Brawnd03d2292015-06-05 13:29:24 +0000275 Features.push_back("+vfp3");
John Brawnd9e39d52015-06-12 09:38:51 +0000276 Features.push_back("-fp16");
John Brawnd03d2292015-06-05 13:29:24 +0000277 Features.push_back("-vfp4");
278 Features.push_back("-fp-armv8");
279 break;
Javed Absard5526302015-06-29 09:32:29 +0000280 case ARM::FV_VFPV2:
John Brawnd03d2292015-06-05 13:29:24 +0000281 Features.push_back("+vfp2");
282 Features.push_back("-vfp3");
John Brawnd9e39d52015-06-12 09:38:51 +0000283 Features.push_back("-fp16");
John Brawnd03d2292015-06-05 13:29:24 +0000284 Features.push_back("-vfp4");
285 Features.push_back("-fp-armv8");
286 break;
Javed Absard5526302015-06-29 09:32:29 +0000287 case ARM::FV_NONE:
John Brawnd03d2292015-06-05 13:29:24 +0000288 Features.push_back("-vfp2");
289 Features.push_back("-vfp3");
John Brawnd9e39d52015-06-12 09:38:51 +0000290 Features.push_back("-fp16");
John Brawnd03d2292015-06-05 13:29:24 +0000291 Features.push_back("-vfp4");
292 Features.push_back("-fp-armv8");
293 break;
294 }
295
296 // crypto includes neon, so we handle this similarly to FPU version.
297 switch (FPUNames[FPUKind].NeonSupport) {
298 case ARM::NS_Crypto:
Alexandros Lamprineasea33e5e2015-09-05 17:05:33 +0000299 Features.push_back("+neon");
John Brawnd03d2292015-06-05 13:29:24 +0000300 Features.push_back("+crypto");
301 break;
302 case ARM::NS_Neon:
303 Features.push_back("+neon");
304 Features.push_back("-crypto");
305 break;
306 case ARM::NS_None:
307 Features.push_back("-neon");
308 Features.push_back("-crypto");
309 break;
310 }
311
312 return true;
313}
314
Chandler Carruth3309ef62015-08-30 07:51:04 +0000315StringRef llvm::ARM::getArchName(unsigned ArchKind) {
Renato Goline8048f02015-05-20 15:05:07 +0000316 if (ArchKind >= ARM::AK_LAST)
Chandler Carruth3309ef62015-08-30 07:51:04 +0000317 return StringRef();
318 return ARCHNames[ArchKind].getName();
Renato Golinf5f373f2015-05-08 21:04:27 +0000319}
320
Chandler Carruth3309ef62015-08-30 07:51:04 +0000321StringRef llvm::ARM::getCPUAttr(unsigned ArchKind) {
Saleem Abdulrasool42083812016-03-05 20:00:44 +0000322 if (ArchKind == ARM::AK_INVALID || ArchKind >= ARM::AK_LAST)
Chandler Carruth3309ef62015-08-30 07:51:04 +0000323 return StringRef();
324 return ARCHNames[ArchKind].getCPUAttr();
Renato Golinf5f373f2015-05-08 21:04:27 +0000325}
326
Chandler Carruth3309ef62015-08-30 07:51:04 +0000327StringRef llvm::ARM::getSubArch(unsigned ArchKind) {
Saleem Abdulrasool42083812016-03-05 20:00:44 +0000328 if (ArchKind == ARM::AK_INVALID || ArchKind >= ARM::AK_LAST)
Chandler Carruth3309ef62015-08-30 07:51:04 +0000329 return StringRef();
330 return ARCHNames[ArchKind].getSubArch();
Renato Golin42dad642015-05-28 15:05:18 +0000331}
332
Chandler Carruthbb47b9a2015-08-30 02:09:48 +0000333unsigned llvm::ARM::getArchAttr(unsigned ArchKind) {
Renato Goline8048f02015-05-20 15:05:07 +0000334 if (ArchKind >= ARM::AK_LAST)
335 return ARMBuildAttrs::CPUArch::Pre_v4;
Renato Golinf7c0d5f2015-05-27 18:15:37 +0000336 return ARCHNames[ArchKind].ArchAttr;
Renato Golinf5f373f2015-05-08 21:04:27 +0000337}
338
Chandler Carruth3309ef62015-08-30 07:51:04 +0000339StringRef llvm::ARM::getArchExtName(unsigned ArchExtKind) {
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +0000340 for (const auto AE : ARCHExtNames) {
341 if (ArchExtKind == AE.ID)
Chandler Carruth3309ef62015-08-30 07:51:04 +0000342 return AE.getName();
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +0000343 }
Chandler Carruth3309ef62015-08-30 07:51:04 +0000344 return StringRef();
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +0000345}
346
Bradley Smith7b0a7d82015-11-18 16:32:12 +0000347const char *llvm::ARM::getArchExtFeature(StringRef ArchExt) {
NAKAMURA Takumi768579c2015-11-19 15:42:52 +0000348 if (ArchExt.startswith("no")) {
NAKAMURA Takumib6b25452015-11-19 15:03:11 +0000349 StringRef ArchExtBase(ArchExt.substr(2));
350 for (const auto AE : ARCHExtNames) {
351 if (AE.NegFeature && ArchExtBase == AE.getName())
352 return AE.NegFeature;
353 }
354 }
Bradley Smith7b0a7d82015-11-18 16:32:12 +0000355 for (const auto AE : ARCHExtNames) {
356 if (AE.Feature && ArchExt == AE.getName())
357 return AE.Feature;
Bradley Smith7b0a7d82015-11-18 16:32:12 +0000358 }
359
360 return nullptr;
361}
362
Chandler Carruth3309ef62015-08-30 07:51:04 +0000363StringRef llvm::ARM::getHWDivName(unsigned HWDivKind) {
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +0000364 for (const auto D : HWDivNames) {
365 if (HWDivKind == D.ID)
Chandler Carruth3309ef62015-08-30 07:51:04 +0000366 return D.getName();
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +0000367 }
Chandler Carruth3309ef62015-08-30 07:51:04 +0000368 return StringRef();
Renato Goline8048f02015-05-20 15:05:07 +0000369}
370
Chandler Carruth3309ef62015-08-30 07:51:04 +0000371StringRef llvm::ARM::getDefaultCPU(StringRef Arch) {
Renato Goline8048f02015-05-20 15:05:07 +0000372 unsigned AK = parseArch(Arch);
373 if (AK == ARM::AK_INVALID)
Chandler Carruth3309ef62015-08-30 07:51:04 +0000374 return StringRef();
Renato Goline8048f02015-05-20 15:05:07 +0000375
376 // Look for multiple AKs to find the default for pair AK+Name.
377 for (const auto CPU : CPUNames) {
378 if (CPU.ArchID == AK && CPU.Default)
Chandler Carruth3309ef62015-08-30 07:51:04 +0000379 return CPU.getName();
Renato Goline8048f02015-05-20 15:05:07 +0000380 }
Bradley Smith4adcb732015-11-16 11:15:22 +0000381
382 // If we can't find a default then target the architecture instead
383 return "generic";
Renato Golinf5f373f2015-05-08 21:04:27 +0000384}
385
Renato Golindfc5d1f2016-05-25 12:02:33 +0000386StringRef llvm::AArch64::getFPUName(unsigned FPUKind) {
387 return ARM::getFPUName(FPUKind);
388}
389
390unsigned llvm::AArch64::getFPUVersion(unsigned FPUKind) {
391 return ARM::getFPUVersion(FPUKind);
392}
393
394unsigned llvm::AArch64::getFPUNeonSupportLevel(unsigned FPUKind) {
395 return ARM::getFPUNeonSupportLevel( FPUKind);
396}
397
398unsigned llvm::AArch64::getFPURestriction(unsigned FPUKind) {
399 return ARM::getFPURestriction(FPUKind);
400}
401
402unsigned llvm::AArch64::getDefaultFPU(StringRef CPU, unsigned ArchKind) {
403 if (CPU == "generic")
404 return AArch64ARCHNames[ArchKind].DefaultFPU;
405
406 return StringSwitch<unsigned>(CPU)
407#define AARCH64_CPU_NAME(NAME, ID, DEFAULT_FPU, IS_DEFAULT, DEFAULT_EXT) \
408 .Case(NAME, DEFAULT_FPU)
409#include "llvm/Support/AArch64TargetParser.def"
410 .Default(ARM::FK_INVALID);
411}
412
413unsigned llvm::AArch64::getDefaultExtensions(StringRef CPU, unsigned ArchKind) {
414 if (CPU == "generic")
415 return AArch64ARCHNames[ArchKind].ArchBaseExtensions;
416
417 return StringSwitch<unsigned>(CPU)
418#define AARCH64_CPU_NAME(NAME, ID, DEFAULT_FPU, IS_DEFAULT, DEFAULT_EXT) \
419 .Case(NAME, AArch64ARCHNames[ID].ArchBaseExtensions | DEFAULT_EXT)
420#include "llvm/Support/AArch64TargetParser.def"
421 .Default(AArch64::AEK_INVALID);
422}
423
424bool llvm::AArch64::getExtensionFeatures(unsigned Extensions,
425 std::vector<const char *> &Features) {
426
427 if (Extensions == AArch64::AEK_INVALID)
428 return false;
429
430 if (Extensions & AArch64::AEK_FP)
431 Features.push_back("+fp-armv8");
432 if (Extensions & AArch64::AEK_SIMD)
433 Features.push_back("+neon");
434 if (Extensions & AArch64::AEK_CRC)
435 Features.push_back("+crc");
436 if (Extensions & AArch64::AEK_CRYPTO)
437 Features.push_back("+crypto");
438 if (Extensions & AArch64::AEK_FP16)
439 Features.push_back("+fullfp16");
440 if (Extensions & AArch64::AEK_PROFILE)
441 Features.push_back("+spe");
442
443 return true;
444}
445
446bool llvm::AArch64::getFPUFeatures(unsigned FPUKind,
447 std::vector<const char *> &Features) {
448 return ARM::getFPUFeatures(FPUKind, Features);
449}
450
451bool llvm::AArch64::getArchFeatures(unsigned ArchKind,
452 std::vector<const char *> &Features) {
453 if (ArchKind == ARM::AK_INVALID || ArchKind >= ARM::AK_LAST)
454 return false;
455
456 if (ArchKind == ARM::AK_ARMV8_1A)
457 Features.push_back("+v8.1a");
458 if (ArchKind == ARM::AK_ARMV8_2A)
459 Features.push_back("+v8.2a");
460
461 return true;
462}
463
464StringRef llvm::AArch64::getArchName(unsigned ArchKind) {
465 if (ArchKind >= ARM::AK_LAST)
466 return StringRef();
467 return AArch64ARCHNames[ArchKind].getName();
468}
469
470StringRef llvm::AArch64::getCPUAttr(unsigned ArchKind) {
471 if (ArchKind == ARM::AK_INVALID || ArchKind >= ARM::AK_LAST)
472 return StringRef();
473 return AArch64ARCHNames[ArchKind].getCPUAttr();
474}
475
476StringRef llvm::AArch64::getSubArch(unsigned ArchKind) {
477 if (ArchKind == ARM::AK_INVALID || ArchKind >= ARM::AK_LAST)
478 return StringRef();
479 return AArch64ARCHNames[ArchKind].getSubArch();
480}
481
482unsigned llvm::AArch64::getArchAttr(unsigned ArchKind) {
483 if (ArchKind >= ARM::AK_LAST)
484 return ARMBuildAttrs::CPUArch::v8_A;
485 return AArch64ARCHNames[ArchKind].ArchAttr;
486}
487
488StringRef llvm::AArch64::getArchExtName(unsigned AArchExtKind) {
489 for (const auto AE : AArch64ARCHExtNames) {
490 if (AArchExtKind == AE.ID)
491 return AE.getName();
492 }
493 return StringRef();
494}
495
496const char *llvm::AArch64::getArchExtFeature(StringRef ArchExt) {
497 if (ArchExt.startswith("no")) {
498 StringRef ArchExtBase(ArchExt.substr(2));
499 for (const auto AE : AArch64ARCHExtNames) {
500 if (AE.NegFeature && ArchExtBase == AE.getName())
501 return AE.NegFeature;
502 }
503 }
504 for (const auto AE : AArch64ARCHExtNames) {
505 if (AE.Feature && ArchExt == AE.getName())
506 return AE.Feature;
507 }
508
509 return nullptr;
510}
511
512StringRef llvm::AArch64::getDefaultCPU(StringRef Arch) {
513 unsigned AK = parseArch(Arch);
514 if (AK == ARM::AK_INVALID)
515 return StringRef();
516
517 // Look for multiple AKs to find the default for pair AK+Name.
518 for (const auto CPU : AArch64CPUNames) {
519 if (CPU.ArchID == AK && CPU.Default)
520 return CPU.getName();
521 }
522
523 // If we can't find a default then target the architecture instead
524 return "generic";
525}
526
527unsigned llvm::AArch64::checkArchVersion(StringRef Arch) {
528 if (Arch[0] == 'v' && std::isdigit(Arch[1]))
529 return (Arch[1] - 48);
530 return 0;
531}
532
Renato Golinf5f373f2015-05-08 21:04:27 +0000533// ======================================================= //
534// Parsers
535// ======================================================= //
536
Chandler Carruthbb47b9a2015-08-30 02:09:48 +0000537static StringRef getHWDivSynonym(StringRef HWDiv) {
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +0000538 return StringSwitch<StringRef>(HWDiv)
Chandler Carruth4fc3a982015-08-30 02:17:15 +0000539 .Case("thumb,arm", "arm,thumb")
540 .Default(HWDiv);
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +0000541}
542
Chandler Carruthbb47b9a2015-08-30 02:09:48 +0000543static StringRef getFPUSynonym(StringRef FPU) {
Renato Golinf5f373f2015-05-08 21:04:27 +0000544 return StringSwitch<StringRef>(FPU)
Chandler Carruth4fc3a982015-08-30 02:17:15 +0000545 .Cases("fpa", "fpe2", "fpe3", "maverick", "invalid") // Unsupported
546 .Case("vfp2", "vfpv2")
547 .Case("vfp3", "vfpv3")
548 .Case("vfp4", "vfpv4")
549 .Case("vfp3-d16", "vfpv3-d16")
550 .Case("vfp4-d16", "vfpv4-d16")
551 .Cases("fp4-sp-d16", "vfpv4-sp-d16", "fpv4-sp-d16")
552 .Cases("fp4-dp-d16", "fpv4-dp-d16", "vfpv4-d16")
553 .Case("fp5-sp-d16", "fpv5-sp-d16")
554 .Cases("fp5-dp-d16", "fpv5-dp-d16", "fpv5-d16")
555 // FIXME: Clang uses it, but it's bogus, since neon defaults to vfpv3.
556 .Case("neon-vfpv3", "neon")
557 .Default(FPU);
Renato Golinf5f373f2015-05-08 21:04:27 +0000558}
559
Chandler Carruthbb47b9a2015-08-30 02:09:48 +0000560static StringRef getArchSynonym(StringRef Arch) {
Renato Golinf5f373f2015-05-08 21:04:27 +0000561 return StringSwitch<StringRef>(Arch)
Artyom Skrobov2c2f3782015-11-12 15:51:41 +0000562 .Case("v5", "v5t")
563 .Case("v5e", "v5te")
Artyom Skrobov91f339a2015-11-20 16:46:09 +0000564 .Case("v6j", "v6")
Artyom Skrobov2c2f3782015-11-12 15:51:41 +0000565 .Case("v6hl", "v6k")
566 .Cases("v6m", "v6sm", "v6s-m", "v6-m")
Artyom Skrobovf187a652015-11-16 14:05:32 +0000567 .Cases("v6z", "v6zk", "v6kz")
Artyom Skrobov2c2f3782015-11-12 15:51:41 +0000568 .Cases("v7", "v7a", "v7hl", "v7l", "v7-a")
Chandler Carruth4fc3a982015-08-30 02:17:15 +0000569 .Case("v7r", "v7-r")
570 .Case("v7m", "v7-m")
571 .Case("v7em", "v7e-m")
572 .Cases("v8", "v8a", "aarch64", "arm64", "v8-a")
573 .Case("v8.1a", "v8.1-a")
Oliver Stannard46670712015-12-01 10:33:56 +0000574 .Case("v8.2a", "v8.2-a")
Bradley Smithe26f7992016-01-15 10:24:39 +0000575 .Case("v8m.base", "v8-m.base")
576 .Case("v8m.main", "v8-m.main")
Chandler Carruth4fc3a982015-08-30 02:17:15 +0000577 .Default(Arch);
Renato Golinf5f373f2015-05-08 21:04:27 +0000578}
579
Renato Goline8048f02015-05-20 15:05:07 +0000580// MArch is expected to be of the form (arm|thumb)?(eb)?(v.+)?(eb)?, but
581// (iwmmxt|xscale)(eb)? is also permitted. If the former, return
Renato Golinebdd12c2015-05-22 20:43:30 +0000582// "v.+", if the latter, return unmodified string, minus 'eb'.
583// If invalid, return empty string.
Chandler Carruthbb47b9a2015-08-30 02:09:48 +0000584StringRef llvm::ARM::getCanonicalArchName(StringRef Arch) {
Renato Goline8048f02015-05-20 15:05:07 +0000585 size_t offset = StringRef::npos;
586 StringRef A = Arch;
Renato Golinb6b9e052015-05-21 13:52:20 +0000587 StringRef Error = "";
Renato Goline8048f02015-05-20 15:05:07 +0000588
589 // Begins with "arm" / "thumb", move past it.
Renato Golinebdd12c2015-05-22 20:43:30 +0000590 if (A.startswith("arm64"))
591 offset = 5;
592 else if (A.startswith("arm"))
Renato Goline8048f02015-05-20 15:05:07 +0000593 offset = 3;
594 else if (A.startswith("thumb"))
595 offset = 5;
Renato Golinb6b9e052015-05-21 13:52:20 +0000596 else if (A.startswith("aarch64")) {
597 offset = 7;
598 // AArch64 uses "_be", not "eb" suffix.
599 if (A.find("eb") != StringRef::npos)
600 return Error;
Chandler Carruth4fc3a982015-08-30 02:17:15 +0000601 if (A.substr(offset, 3) == "_be")
Renato Golinb6b9e052015-05-21 13:52:20 +0000602 offset += 3;
603 }
604
Renato Goline8048f02015-05-20 15:05:07 +0000605 // Ex. "armebv7", move past the "eb".
606 if (offset != StringRef::npos && A.substr(offset, 2) == "eb")
607 offset += 2;
608 // Or, if it ends with eb ("armv7eb"), chop it off.
609 else if (A.endswith("eb"))
610 A = A.substr(0, A.size() - 2);
Renato Golinebdd12c2015-05-22 20:43:30 +0000611 // Trim the head
612 if (offset != StringRef::npos)
Renato Goline8048f02015-05-20 15:05:07 +0000613 A = A.substr(offset);
614
Renato Golinebdd12c2015-05-22 20:43:30 +0000615 // Empty string means offset reached the end, which means it's valid.
Renato Goline8048f02015-05-20 15:05:07 +0000616 if (A.empty())
617 return Arch;
618
Renato Golinebdd12c2015-05-22 20:43:30 +0000619 // Only match non-marketing names
620 if (offset != StringRef::npos) {
Chandler Carruth4fc3a982015-08-30 02:17:15 +0000621 // Must start with 'vN'.
Renato Golinebdd12c2015-05-22 20:43:30 +0000622 if (A[0] != 'v' || !std::isdigit(A[1]))
623 return Error;
624 // Can't have an extra 'eb'.
625 if (A.find("eb") != StringRef::npos)
626 return Error;
627 }
Renato Goline8048f02015-05-20 15:05:07 +0000628
Renato Golinebdd12c2015-05-22 20:43:30 +0000629 // Arch will either be a 'v' name (v7a) or a marketing name (xscale).
Renato Goline8048f02015-05-20 15:05:07 +0000630 return A;
631}
632
Chandler Carruthbb47b9a2015-08-30 02:09:48 +0000633unsigned llvm::ARM::parseHWDiv(StringRef HWDiv) {
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +0000634 StringRef Syn = getHWDivSynonym(HWDiv);
635 for (const auto D : HWDivNames) {
Chandler Carruth3309ef62015-08-30 07:51:04 +0000636 if (Syn == D.getName())
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +0000637 return D.ID;
638 }
639 return ARM::AEK_INVALID;
640}
641
Chandler Carruthbb47b9a2015-08-30 02:09:48 +0000642unsigned llvm::ARM::parseFPU(StringRef FPU) {
Renato Golinf5f373f2015-05-08 21:04:27 +0000643 StringRef Syn = getFPUSynonym(FPU);
644 for (const auto F : FPUNames) {
Chandler Carruth3309ef62015-08-30 07:51:04 +0000645 if (Syn == F.getName())
Renato Golinf5f373f2015-05-08 21:04:27 +0000646 return F.ID;
647 }
Renato Golin35de35d2015-05-12 10:33:58 +0000648 return ARM::FK_INVALID;
Renato Golinf5f373f2015-05-08 21:04:27 +0000649}
650
Renato Goline8048f02015-05-20 15:05:07 +0000651// Allows partial match, ex. "v7a" matches "armv7a".
Chandler Carruthbb47b9a2015-08-30 02:09:48 +0000652unsigned llvm::ARM::parseArch(StringRef Arch) {
Artyom Skrobov85aebc82015-06-04 21:26:58 +0000653 Arch = getCanonicalArchName(Arch);
Renato Golinf5f373f2015-05-08 21:04:27 +0000654 StringRef Syn = getArchSynonym(Arch);
655 for (const auto A : ARCHNames) {
Chandler Carruth3309ef62015-08-30 07:51:04 +0000656 if (A.getName().endswith(Syn))
Renato Golinf5f373f2015-05-08 21:04:27 +0000657 return A.ID;
658 }
Renato Golin35de35d2015-05-12 10:33:58 +0000659 return ARM::AK_INVALID;
Renato Golinf5f373f2015-05-08 21:04:27 +0000660}
661
Chandler Carruthbb47b9a2015-08-30 02:09:48 +0000662unsigned llvm::ARM::parseArchExt(StringRef ArchExt) {
Renato Golinf5f373f2015-05-08 21:04:27 +0000663 for (const auto A : ARCHExtNames) {
Chandler Carruth3309ef62015-08-30 07:51:04 +0000664 if (ArchExt == A.getName())
Renato Golinf5f373f2015-05-08 21:04:27 +0000665 return A.ID;
666 }
Renato Golin35de35d2015-05-12 10:33:58 +0000667 return ARM::AEK_INVALID;
Renato Golinf5f373f2015-05-08 21:04:27 +0000668}
669
Chandler Carruthbb47b9a2015-08-30 02:09:48 +0000670unsigned llvm::ARM::parseCPUArch(StringRef CPU) {
Renato Goline8048f02015-05-20 15:05:07 +0000671 for (const auto C : CPUNames) {
Chandler Carruth3309ef62015-08-30 07:51:04 +0000672 if (CPU == C.getName())
Renato Goline8048f02015-05-20 15:05:07 +0000673 return C.ArchID;
674 }
675 return ARM::AK_INVALID;
676}
677
Renato Golinb6b9e052015-05-21 13:52:20 +0000678// ARM, Thumb, AArch64
Chandler Carruthbb47b9a2015-08-30 02:09:48 +0000679unsigned llvm::ARM::parseArchISA(StringRef Arch) {
Renato Golinb6b9e052015-05-21 13:52:20 +0000680 return StringSwitch<unsigned>(Arch)
681 .StartsWith("aarch64", ARM::IK_AARCH64)
Chandler Carruth4fc3a982015-08-30 02:17:15 +0000682 .StartsWith("arm64", ARM::IK_AARCH64)
683 .StartsWith("thumb", ARM::IK_THUMB)
684 .StartsWith("arm", ARM::IK_ARM)
Renato Golinb6b9e052015-05-21 13:52:20 +0000685 .Default(ARM::EK_INVALID);
686}
687
688// Little/Big endian
Chandler Carruthbb47b9a2015-08-30 02:09:48 +0000689unsigned llvm::ARM::parseArchEndian(StringRef Arch) {
Chandler Carruth4fc3a982015-08-30 02:17:15 +0000690 if (Arch.startswith("armeb") || Arch.startswith("thumbeb") ||
Renato Golinb6b9e052015-05-21 13:52:20 +0000691 Arch.startswith("aarch64_be"))
692 return ARM::EK_BIG;
693
694 if (Arch.startswith("arm") || Arch.startswith("thumb")) {
695 if (Arch.endswith("eb"))
696 return ARM::EK_BIG;
697 else
698 return ARM::EK_LITTLE;
699 }
700
701 if (Arch.startswith("aarch64"))
702 return ARM::EK_LITTLE;
703
704 return ARM::EK_INVALID;
705}
706
Renato Golinfadc2102015-05-22 18:17:55 +0000707// Profile A/R/M
Chandler Carruthbb47b9a2015-08-30 02:09:48 +0000708unsigned llvm::ARM::parseArchProfile(StringRef Arch) {
Renato Golinfadc2102015-05-22 18:17:55 +0000709 Arch = getCanonicalArchName(Arch);
Chandler Carruth4fc3a982015-08-30 02:17:15 +0000710 switch (parseArch(Arch)) {
Renato Golinfadc2102015-05-22 18:17:55 +0000711 case ARM::AK_ARMV6M:
712 case ARM::AK_ARMV7M:
Renato Golinfadc2102015-05-22 18:17:55 +0000713 case ARM::AK_ARMV7EM:
Bradley Smithe26f7992016-01-15 10:24:39 +0000714 case ARM::AK_ARMV8MMainline:
715 case ARM::AK_ARMV8MBaseline:
Renato Golinfadc2102015-05-22 18:17:55 +0000716 return ARM::PK_M;
717 case ARM::AK_ARMV7R:
718 return ARM::PK_R;
Renato Golinfadc2102015-05-22 18:17:55 +0000719 case ARM::AK_ARMV7A:
Tim Northover2d4d1612015-10-28 22:36:05 +0000720 case ARM::AK_ARMV7K:
Renato Golinfadc2102015-05-22 18:17:55 +0000721 case ARM::AK_ARMV8A:
722 case ARM::AK_ARMV8_1A:
Oliver Stannard46670712015-12-01 10:33:56 +0000723 case ARM::AK_ARMV8_2A:
Renato Golinfadc2102015-05-22 18:17:55 +0000724 return ARM::PK_A;
725 }
726 return ARM::PK_INVALID;
727}
728
Renato Golinebdd12c2015-05-22 20:43:30 +0000729// Version number (ex. v7 = 7).
Chandler Carruthbb47b9a2015-08-30 02:09:48 +0000730unsigned llvm::ARM::parseArchVersion(StringRef Arch) {
Renato Golinfadc2102015-05-22 18:17:55 +0000731 Arch = getCanonicalArchName(Arch);
Chandler Carruth4fc3a982015-08-30 02:17:15 +0000732 switch (parseArch(Arch)) {
Renato Golinfadc2102015-05-22 18:17:55 +0000733 case ARM::AK_ARMV2:
734 case ARM::AK_ARMV2A:
735 return 2;
736 case ARM::AK_ARMV3:
737 case ARM::AK_ARMV3M:
738 return 3;
739 case ARM::AK_ARMV4:
740 case ARM::AK_ARMV4T:
741 return 4;
Renato Golinfadc2102015-05-22 18:17:55 +0000742 case ARM::AK_ARMV5T:
743 case ARM::AK_ARMV5TE:
744 case ARM::AK_IWMMXT:
745 case ARM::AK_IWMMXT2:
746 case ARM::AK_XSCALE:
Renato Golinfadc2102015-05-22 18:17:55 +0000747 case ARM::AK_ARMV5TEJ:
748 return 5;
749 case ARM::AK_ARMV6:
Renato Golinfadc2102015-05-22 18:17:55 +0000750 case ARM::AK_ARMV6K:
751 case ARM::AK_ARMV6T2:
Artyom Skrobovf187a652015-11-16 14:05:32 +0000752 case ARM::AK_ARMV6KZ:
Renato Golinfadc2102015-05-22 18:17:55 +0000753 case ARM::AK_ARMV6M:
Renato Golinfadc2102015-05-22 18:17:55 +0000754 return 6;
Renato Golinfadc2102015-05-22 18:17:55 +0000755 case ARM::AK_ARMV7A:
756 case ARM::AK_ARMV7R:
757 case ARM::AK_ARMV7M:
Renato Golinfadc2102015-05-22 18:17:55 +0000758 case ARM::AK_ARMV7S:
759 case ARM::AK_ARMV7EM:
Vedant Kumar366dd9fd2015-08-21 21:52:48 +0000760 case ARM::AK_ARMV7K:
Renato Golinfadc2102015-05-22 18:17:55 +0000761 return 7;
762 case ARM::AK_ARMV8A:
763 case ARM::AK_ARMV8_1A:
Oliver Stannard46670712015-12-01 10:33:56 +0000764 case ARM::AK_ARMV8_2A:
Bradley Smithe26f7992016-01-15 10:24:39 +0000765 case ARM::AK_ARMV8MBaseline:
766 case ARM::AK_ARMV8MMainline:
Renato Golinfadc2102015-05-22 18:17:55 +0000767 return 8;
768 }
769 return 0;
770}
Renato Golindfc5d1f2016-05-25 12:02:33 +0000771
772StringRef llvm::AArch64::getCanonicalArchName(StringRef Arch) {
773 return ARM::getCanonicalArchName(Arch);
774}
775
776unsigned llvm::AArch64::parseFPU(StringRef FPU) {
777 return ARM::parseFPU(FPU);
778}
779
780// Allows partial match, ex. "v8a" matches "armv8a".
781unsigned llvm::AArch64::parseArch(StringRef Arch) {
782 Arch = getCanonicalArchName(Arch);
783 if (checkArchVersion(Arch) < 8)
784 return ARM::AK_INVALID;
785
786 StringRef Syn = getArchSynonym(Arch);
787 for (const auto A : AArch64ARCHNames) {
788 if (A.getName().endswith(Syn))
789 return A.ID;
790 }
791 return ARM::AK_INVALID;
792}
793
794unsigned llvm::AArch64::parseArchExt(StringRef ArchExt) {
795 for (const auto A : AArch64ARCHExtNames) {
796 if (ArchExt == A.getName())
797 return A.ID;
798 }
799 return AArch64::AEK_INVALID;
800}
801
802unsigned llvm::AArch64::parseCPUArch(StringRef CPU) {
803 for (const auto C : AArch64CPUNames) {
804 if (CPU == C.getName())
805 return C.ArchID;
806 }
807 return ARM::AK_INVALID;
808}
809
810// ARM, Thumb, AArch64
811unsigned llvm::AArch64::parseArchISA(StringRef Arch) {
812 return ARM::parseArchISA(Arch);
813}
814
815// Little/Big endian
816unsigned llvm::AArch64::parseArchEndian(StringRef Arch) {
817 return ARM::parseArchEndian(Arch);
818}
819
820// Profile A/R/M
821unsigned llvm::AArch64::parseArchProfile(StringRef Arch) {
822 return ARM::parseArchProfile(Arch);
823}
824
825// Version number (ex. v8 = 8).
826unsigned llvm::AArch64::parseArchVersion(StringRef Arch) {
827 return ARM::parseArchVersion(Arch);
828}