blob: 79e5e14764e82136f3f15e35ff0724d6e20f0b26 [file] [log] [blame]
Dan Gohman10e730a2015-06-29 23:51:55 +00001//=- WebAssemblyISelLowering.cpp - WebAssembly DAG Lowering Implementation -==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9///
10/// \file
11/// \brief This file implements the WebAssemblyTargetLowering class.
12///
13//===----------------------------------------------------------------------===//
14
15#include "WebAssemblyISelLowering.h"
16#include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
17#include "WebAssemblyMachineFunctionInfo.h"
18#include "WebAssemblySubtarget.h"
19#include "WebAssemblyTargetMachine.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000020#include "llvm/CodeGen/Analysis.h"
JF Bastienaf111db2015-08-24 22:16:48 +000021#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohmancdd48b82017-11-28 01:13:40 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman950a13c2015-09-16 16:51:30 +000023#include "llvm/CodeGen/MachineJumpTableInfo.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
25#include "llvm/CodeGen/SelectionDAG.h"
Oliver Stannard02fa1c82016-01-28 13:19:47 +000026#include "llvm/IR/DiagnosticInfo.h"
JF Bastienb9073fb2015-07-22 21:28:15 +000027#include "llvm/IR/DiagnosticPrinter.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000028#include "llvm/IR/Function.h"
29#include "llvm/IR/Intrinsics.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000030#include "llvm/Support/Debug.h"
31#include "llvm/Support/ErrorHandling.h"
32#include "llvm/Support/raw_ostream.h"
33#include "llvm/Target/TargetOptions.h"
34using namespace llvm;
35
36#define DEBUG_TYPE "wasm-lower"
37
38WebAssemblyTargetLowering::WebAssemblyTargetLowering(
39 const TargetMachine &TM, const WebAssemblySubtarget &STI)
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000040 : TargetLowering(TM), Subtarget(&STI) {
JF Bastienaf111db2015-08-24 22:16:48 +000041 auto MVTPtr = Subtarget->hasAddr64() ? MVT::i64 : MVT::i32;
42
JF Bastien71d29ac2015-08-12 17:53:29 +000043 // Booleans always contain 0 or 1.
44 setBooleanContents(ZeroOrOneBooleanContent);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000045 // WebAssembly does not produce floating-point exceptions on normal floating
46 // point operations.
47 setHasFloatingPointExceptions(false);
Dan Gohman489abd72015-07-07 22:38:06 +000048 // We don't know the microarchitecture here, so just reduce register pressure.
49 setSchedulingPreference(Sched::RegPressure);
JF Bastienb9073fb2015-07-22 21:28:15 +000050 // Tell ISel that we have a stack pointer.
51 setStackPointerRegisterToSaveRestore(
52 Subtarget->hasAddr64() ? WebAssembly::SP64 : WebAssembly::SP32);
53 // Set up the register classes.
Dan Gohmand0bf9812015-09-26 01:09:44 +000054 addRegisterClass(MVT::i32, &WebAssembly::I32RegClass);
55 addRegisterClass(MVT::i64, &WebAssembly::I64RegClass);
56 addRegisterClass(MVT::f32, &WebAssembly::F32RegClass);
57 addRegisterClass(MVT::f64, &WebAssembly::F64RegClass);
Derek Schuff39bf39f2016-08-02 23:16:09 +000058 if (Subtarget->hasSIMD128()) {
59 addRegisterClass(MVT::v16i8, &WebAssembly::V128RegClass);
60 addRegisterClass(MVT::v8i16, &WebAssembly::V128RegClass);
61 addRegisterClass(MVT::v4i32, &WebAssembly::V128RegClass);
62 addRegisterClass(MVT::v4f32, &WebAssembly::V128RegClass);
63 }
JF Bastienb9073fb2015-07-22 21:28:15 +000064 // Compute derived properties from the register classes.
65 computeRegisterProperties(Subtarget->getRegisterInfo());
66
JF Bastienaf111db2015-08-24 22:16:48 +000067 setOperationAction(ISD::GlobalAddress, MVTPtr, Custom);
Dan Gohman2c8fe6a2015-11-25 16:44:29 +000068 setOperationAction(ISD::ExternalSymbol, MVTPtr, Custom);
Dan Gohman950a13c2015-09-16 16:51:30 +000069 setOperationAction(ISD::JumpTable, MVTPtr, Custom);
Derek Schuff51699a82016-02-12 22:56:03 +000070 setOperationAction(ISD::BlockAddress, MVTPtr, Custom);
71 setOperationAction(ISD::BRIND, MVT::Other, Custom);
JF Bastienaf111db2015-08-24 22:16:48 +000072
Dan Gohman35bfb242015-12-04 23:22:35 +000073 // Take the default expansion for va_arg, va_copy, and va_end. There is no
74 // default action for va_start, so we do that custom.
75 setOperationAction(ISD::VASTART, MVT::Other, Custom);
76 setOperationAction(ISD::VAARG, MVT::Other, Expand);
77 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
78 setOperationAction(ISD::VAEND, MVT::Other, Expand);
79
JF Bastienda06bce2015-08-11 21:02:46 +000080 for (auto T : {MVT::f32, MVT::f64}) {
81 // Don't expand the floating-point types to constant pools.
82 setOperationAction(ISD::ConstantFP, T, Legal);
83 // Expand floating-point comparisons.
84 for (auto CC : {ISD::SETO, ISD::SETUO, ISD::SETUEQ, ISD::SETONE,
85 ISD::SETULT, ISD::SETULE, ISD::SETUGT, ISD::SETUGE})
86 setCondCodeAction(CC, T, Expand);
Dan Gohman32907a62015-08-20 22:57:13 +000087 // Expand floating-point library function operators.
Craig Topperf6d4dc52017-05-30 15:27:55 +000088 for (auto Op : {ISD::FSIN, ISD::FCOS, ISD::FSINCOS, ISD::FPOW, ISD::FREM,
89 ISD::FMA})
Dan Gohman32907a62015-08-20 22:57:13 +000090 setOperationAction(Op, T, Expand);
Dan Gohman896e53f2015-08-24 18:23:13 +000091 // Note supported floating-point library function operators that otherwise
92 // default to expand.
Dan Gohman7a6b9822015-11-29 22:32:02 +000093 for (auto Op :
94 {ISD::FCEIL, ISD::FFLOOR, ISD::FTRUNC, ISD::FNEARBYINT, ISD::FRINT})
Dan Gohman896e53f2015-08-24 18:23:13 +000095 setOperationAction(Op, T, Legal);
Dan Gohmanb84ae9b2015-11-10 21:40:21 +000096 // Support minnan and maxnan, which otherwise default to expand.
97 setOperationAction(ISD::FMINNAN, T, Legal);
98 setOperationAction(ISD::FMAXNAN, T, Legal);
Dan Gohmana63e8eb2017-02-22 16:28:00 +000099 // WebAssembly currently has no builtin f16 support.
100 setOperationAction(ISD::FP16_TO_FP, T, Expand);
101 setOperationAction(ISD::FP_TO_FP16, T, Expand);
102 setLoadExtAction(ISD::EXTLOAD, T, MVT::f16, Expand);
103 setTruncStoreAction(T, MVT::f16, Expand);
JF Bastienda06bce2015-08-11 21:02:46 +0000104 }
Dan Gohman32907a62015-08-20 22:57:13 +0000105
106 for (auto T : {MVT::i32, MVT::i64}) {
107 // Expand unavailable integer operations.
Dan Gohman7a6b9822015-11-29 22:32:02 +0000108 for (auto Op :
Dan Gohman665d7e32016-03-22 18:01:49 +0000109 {ISD::BSWAP, ISD::SMUL_LOHI, ISD::UMUL_LOHI,
Dan Gohman7a6b9822015-11-29 22:32:02 +0000110 ISD::MULHS, ISD::MULHU, ISD::SDIVREM, ISD::UDIVREM, ISD::SHL_PARTS,
111 ISD::SRA_PARTS, ISD::SRL_PARTS, ISD::ADDC, ISD::ADDE, ISD::SUBC,
Craig Topper33772c52016-04-28 03:34:31 +0000112 ISD::SUBE}) {
Dan Gohman32907a62015-08-20 22:57:13 +0000113 setOperationAction(Op, T, Expand);
114 }
115 }
116
117 // As a special case, these operators use the type to mean the type to
118 // sign-extend from.
Derek Schuffa519fe52017-09-13 00:29:06 +0000119 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
120 if (!Subtarget->hasAtomics()) {
121 // The Atomics feature includes signext intructions.
122 for (auto T : {MVT::i8, MVT::i16, MVT::i32})
123 setOperationAction(ISD::SIGN_EXTEND_INREG, T, Expand);
124 }
Dan Gohman32907a62015-08-20 22:57:13 +0000125
126 // Dynamic stack allocation: use the default expansion.
127 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
128 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Dan Gohman2683a552015-08-24 22:31:52 +0000129 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVTPtr, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000130
Derek Schuff9769deb2015-12-11 23:49:46 +0000131 setOperationAction(ISD::FrameIndex, MVT::i32, Custom);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000132 setOperationAction(ISD::CopyToReg, MVT::Other, Custom);
Derek Schuff9769deb2015-12-11 23:49:46 +0000133
Dan Gohman950a13c2015-09-16 16:51:30 +0000134 // Expand these forms; we pattern-match the forms that we can handle in isel.
135 for (auto T : {MVT::i32, MVT::i64, MVT::f32, MVT::f64})
136 for (auto Op : {ISD::BR_CC, ISD::SELECT_CC})
137 setOperationAction(Op, T, Expand);
138
139 // We have custom switch handling.
140 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
141
JF Bastien73ff6af2015-08-31 22:24:11 +0000142 // WebAssembly doesn't have:
143 // - Floating-point extending loads.
144 // - Floating-point truncating stores.
145 // - i1 extending loads.
Dan Gohman60bddf12015-12-10 02:07:53 +0000146 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000147 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
148 for (auto T : MVT::integer_valuetypes())
149 for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
150 setLoadExtAction(Ext, T, MVT::i1, Promote);
Derek Schuffffa143c2015-11-10 00:30:57 +0000151
152 // Trap lowers to wasm unreachable
153 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Derek Schuff18ba1922017-08-30 18:07:45 +0000154
155 setMaxAtomicSizeInBitsSupported(64);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +0000156}
Dan Gohman10e730a2015-06-29 23:51:55 +0000157
Dan Gohman7b634842015-08-24 18:44:37 +0000158FastISel *WebAssemblyTargetLowering::createFastISel(
159 FunctionLoweringInfo &FuncInfo, const TargetLibraryInfo *LibInfo) const {
160 return WebAssembly::createFastISel(FuncInfo, LibInfo);
161}
162
JF Bastienaf111db2015-08-24 22:16:48 +0000163bool WebAssemblyTargetLowering::isOffsetFoldingLegal(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000164 const GlobalAddressSDNode * /*GA*/) const {
Dan Gohmana4b710a2015-12-06 19:33:32 +0000165 // All offsets can be folded.
166 return true;
JF Bastienaf111db2015-08-24 22:16:48 +0000167}
168
Dan Gohman7a6b9822015-11-29 22:32:02 +0000169MVT WebAssemblyTargetLowering::getScalarShiftAmountTy(const DataLayout & /*DL*/,
JF Bastienfda53372015-08-03 00:00:11 +0000170 EVT VT) const {
Dan Gohmana8483752015-12-10 00:26:26 +0000171 unsigned BitWidth = NextPowerOf2(VT.getSizeInBits() - 1);
Derek Schuff3f063292016-02-11 20:57:09 +0000172 if (BitWidth > 1 && BitWidth < 8) BitWidth = 8;
Dan Gohman41729532015-12-16 23:25:51 +0000173
174 if (BitWidth > 64) {
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000175 // The shift will be lowered to a libcall, and compiler-rt libcalls expect
176 // the count to be an i32.
177 BitWidth = 32;
Dan Gohman41729532015-12-16 23:25:51 +0000178 assert(BitWidth >= Log2_32_Ceil(VT.getSizeInBits()) &&
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000179 "32-bit shift counts ought to be enough for anyone");
Dan Gohman41729532015-12-16 23:25:51 +0000180 }
181
Dan Gohmana8483752015-12-10 00:26:26 +0000182 MVT Result = MVT::getIntegerVT(BitWidth);
183 assert(Result != MVT::INVALID_SIMPLE_VALUE_TYPE &&
184 "Unable to represent scalar shift amount type");
185 return Result;
JF Bastienfda53372015-08-03 00:00:11 +0000186}
187
Dan Gohmancdd48b82017-11-28 01:13:40 +0000188// Lower an fp-to-int conversion operator from the LLVM opcode, which has an
189// undefined result on invalid/overflow, to the WebAssembly opcode, which
190// traps on invalid/overflow.
191static MachineBasicBlock *
192LowerFPToInt(
193 MachineInstr &MI,
194 DebugLoc DL,
195 MachineBasicBlock *BB,
196 const TargetInstrInfo &TII,
197 bool IsUnsigned,
198 bool Int64,
199 bool Float64,
200 unsigned LoweredOpcode
201) {
202 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
203
204 unsigned OutReg = MI.getOperand(0).getReg();
205 unsigned InReg = MI.getOperand(1).getReg();
206
207 unsigned Abs = Float64 ? WebAssembly::ABS_F64 : WebAssembly::ABS_F32;
208 unsigned FConst = Float64 ? WebAssembly::CONST_F64 : WebAssembly::CONST_F32;
209 unsigned LT = Float64 ? WebAssembly::LT_F64 : WebAssembly::LT_F32;
210 unsigned IConst = Int64 ? WebAssembly::CONST_I64 : WebAssembly::CONST_I32;
211 int64_t Limit = Int64 ? INT64_MIN : INT32_MIN;
212 int64_t Substitute = IsUnsigned ? 0 : Limit;
213 double CmpVal = IsUnsigned ? -(double)Limit * 2.0 : -(double)Limit;
214 auto &Context = BB->getParent()->getFunction()->getContext();
215 Type *Ty = Float64 ? Type::getDoubleTy(Context) : Type::getFloatTy(Context);
216
217 const BasicBlock *LLVM_BB = BB->getBasicBlock();
218 MachineFunction *F = BB->getParent();
219 MachineBasicBlock *TrueMBB = F->CreateMachineBasicBlock(LLVM_BB);
220 MachineBasicBlock *FalseMBB = F->CreateMachineBasicBlock(LLVM_BB);
221 MachineBasicBlock *DoneMBB = F->CreateMachineBasicBlock(LLVM_BB);
222
223 MachineFunction::iterator It = ++BB->getIterator();
224 F->insert(It, FalseMBB);
225 F->insert(It, TrueMBB);
226 F->insert(It, DoneMBB);
227
228 // Transfer the remainder of BB and its successor edges to DoneMBB.
229 DoneMBB->splice(DoneMBB->begin(), BB,
230 std::next(MachineBasicBlock::iterator(MI)),
231 BB->end());
232 DoneMBB->transferSuccessorsAndUpdatePHIs(BB);
233
234 BB->addSuccessor(TrueMBB);
235 BB->addSuccessor(FalseMBB);
236 TrueMBB->addSuccessor(DoneMBB);
237 FalseMBB->addSuccessor(DoneMBB);
238
239 unsigned Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
240 Tmp0 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
241 Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
242 Tmp2 = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
243 Tmp3 = MRI.createVirtualRegister(MRI.getRegClass(OutReg));
244 Tmp4 = MRI.createVirtualRegister(MRI.getRegClass(OutReg));
245
246 MI.eraseFromParent();
247 if (IsUnsigned) {
248 Tmp0 = InReg;
249 } else {
250 BuildMI(BB, DL, TII.get(Abs), Tmp0)
251 .addReg(InReg);
252 }
253 BuildMI(BB, DL, TII.get(FConst), Tmp1)
254 .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, CmpVal)));
255 BuildMI(BB, DL, TII.get(LT), Tmp2)
256 .addReg(Tmp0)
257 .addReg(Tmp1);
258 BuildMI(BB, DL, TII.get(WebAssembly::BR_IF))
259 .addMBB(TrueMBB)
260 .addReg(Tmp2);
261
262 BuildMI(FalseMBB, DL, TII.get(IConst), Tmp3)
263 .addImm(Substitute);
264 BuildMI(FalseMBB, DL, TII.get(WebAssembly::BR))
265 .addMBB(DoneMBB);
266 BuildMI(TrueMBB, DL, TII.get(LoweredOpcode), Tmp4)
267 .addReg(InReg);
268
269 BuildMI(*DoneMBB, DoneMBB->begin(), DL, TII.get(TargetOpcode::PHI), OutReg)
270 .addReg(Tmp3)
271 .addMBB(FalseMBB)
272 .addReg(Tmp4)
273 .addMBB(TrueMBB);
274
275 return DoneMBB;
276}
277
278MachineBasicBlock *
279WebAssemblyTargetLowering::EmitInstrWithCustomInserter(
280 MachineInstr &MI,
281 MachineBasicBlock *BB
282) const {
283 const TargetInstrInfo &TII = *Subtarget->getInstrInfo();
284 DebugLoc DL = MI.getDebugLoc();
285
286 switch (MI.getOpcode()) {
287 default: llvm_unreachable("Unexpected instr type to insert");
288 case WebAssembly::FP_TO_SINT_I32_F32:
289 return LowerFPToInt(MI, DL, BB, TII, false, false, false,
290 WebAssembly::I32_TRUNC_S_F32);
291 case WebAssembly::FP_TO_UINT_I32_F32:
292 return LowerFPToInt(MI, DL, BB, TII, true, false, false,
293 WebAssembly::I32_TRUNC_U_F32);
294 case WebAssembly::FP_TO_SINT_I64_F32:
295 return LowerFPToInt(MI, DL, BB, TII, false, true, false,
296 WebAssembly::I64_TRUNC_S_F32);
297 case WebAssembly::FP_TO_UINT_I64_F32:
298 return LowerFPToInt(MI, DL, BB, TII, true, true, false,
299 WebAssembly::I64_TRUNC_U_F32);
300 case WebAssembly::FP_TO_SINT_I32_F64:
301 return LowerFPToInt(MI, DL, BB, TII, false, false, true,
302 WebAssembly::I32_TRUNC_S_F64);
303 case WebAssembly::FP_TO_UINT_I32_F64:
304 return LowerFPToInt(MI, DL, BB, TII, true, false, true,
305 WebAssembly::I32_TRUNC_U_F64);
306 case WebAssembly::FP_TO_SINT_I64_F64:
307 return LowerFPToInt(MI, DL, BB, TII, false, true, true,
308 WebAssembly::I64_TRUNC_S_F64);
309 case WebAssembly::FP_TO_UINT_I64_F64:
310 return LowerFPToInt(MI, DL, BB, TII, true, true, true,
311 WebAssembly::I64_TRUNC_U_F64);
312 llvm_unreachable("Unexpected instruction to emit with custom inserter");
313 }
314}
315
Derek Schuff3f063292016-02-11 20:57:09 +0000316const char *WebAssemblyTargetLowering::getTargetNodeName(
317 unsigned Opcode) const {
JF Bastien480c8402015-08-11 20:13:18 +0000318 switch (static_cast<WebAssemblyISD::NodeType>(Opcode)) {
Derek Schuff3f063292016-02-11 20:57:09 +0000319 case WebAssemblyISD::FIRST_NUMBER:
320 break;
321#define HANDLE_NODETYPE(NODE) \
322 case WebAssemblyISD::NODE: \
JF Bastienaf111db2015-08-24 22:16:48 +0000323 return "WebAssemblyISD::" #NODE;
324#include "WebAssemblyISD.def"
325#undef HANDLE_NODETYPE
JF Bastien480c8402015-08-11 20:13:18 +0000326 }
327 return nullptr;
328}
329
Dan Gohmanf19ed562015-11-13 01:42:29 +0000330std::pair<unsigned, const TargetRegisterClass *>
331WebAssemblyTargetLowering::getRegForInlineAsmConstraint(
332 const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
333 // First, see if this is a constraint that directly corresponds to a
334 // WebAssembly register class.
335 if (Constraint.size() == 1) {
336 switch (Constraint[0]) {
Derek Schuff3f063292016-02-11 20:57:09 +0000337 case 'r':
338 assert(VT != MVT::iPTR && "Pointer MVT not expected here");
Derek Schuff39bf39f2016-08-02 23:16:09 +0000339 if (Subtarget->hasSIMD128() && VT.isVector()) {
340 if (VT.getSizeInBits() == 128)
341 return std::make_pair(0U, &WebAssembly::V128RegClass);
342 }
Derek Schuff3f063292016-02-11 20:57:09 +0000343 if (VT.isInteger() && !VT.isVector()) {
344 if (VT.getSizeInBits() <= 32)
345 return std::make_pair(0U, &WebAssembly::I32RegClass);
346 if (VT.getSizeInBits() <= 64)
347 return std::make_pair(0U, &WebAssembly::I64RegClass);
348 }
349 break;
350 default:
351 break;
Dan Gohmanf19ed562015-11-13 01:42:29 +0000352 }
353 }
354
355 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
356}
357
Dan Gohman3192ddf2015-11-19 23:04:59 +0000358bool WebAssemblyTargetLowering::isCheapToSpeculateCttz() const {
359 // Assume ctz is a relatively cheap operation.
360 return true;
361}
362
363bool WebAssemblyTargetLowering::isCheapToSpeculateCtlz() const {
364 // Assume clz is a relatively cheap operation.
365 return true;
366}
367
Dan Gohman4b9d7912015-12-15 22:01:29 +0000368bool WebAssemblyTargetLowering::isLegalAddressingMode(const DataLayout &DL,
369 const AddrMode &AM,
370 Type *Ty,
Jonas Paulsson024e3192017-07-21 11:59:37 +0000371 unsigned AS,
372 Instruction *I) const {
Dan Gohman4b9d7912015-12-15 22:01:29 +0000373 // WebAssembly offsets are added as unsigned without wrapping. The
374 // isLegalAddressingMode gives us no way to determine if wrapping could be
375 // happening, so we approximate this by accepting only non-negative offsets.
Derek Schuff3f063292016-02-11 20:57:09 +0000376 if (AM.BaseOffs < 0) return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000377
378 // WebAssembly has no scale register operands.
Derek Schuff3f063292016-02-11 20:57:09 +0000379 if (AM.Scale != 0) return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000380
381 // Everything else is legal.
382 return true;
383}
384
Dan Gohmanbb372242016-01-26 03:39:31 +0000385bool WebAssemblyTargetLowering::allowsMisalignedMemoryAccesses(
Derek Schuff3f063292016-02-11 20:57:09 +0000386 EVT /*VT*/, unsigned /*AddrSpace*/, unsigned /*Align*/, bool *Fast) const {
Dan Gohmanbb372242016-01-26 03:39:31 +0000387 // WebAssembly supports unaligned accesses, though it should be declared
388 // with the p2align attribute on loads and stores which do so, and there
389 // may be a performance impact. We tell LLVM they're "fast" because
Dan Gohmanfb619e92016-01-26 14:55:17 +0000390 // for the kinds of things that LLVM uses this for (merging adjacent stores
Dan Gohmanbb372242016-01-26 03:39:31 +0000391 // of constants, etc.), WebAssembly implementations will either want the
392 // unaligned access or they'll split anyway.
Derek Schuff3f063292016-02-11 20:57:09 +0000393 if (Fast) *Fast = true;
Dan Gohmanbb372242016-01-26 03:39:31 +0000394 return true;
395}
396
Reid Klecknerb5180542017-03-21 16:57:19 +0000397bool WebAssemblyTargetLowering::isIntDivCheap(EVT VT,
398 AttributeList Attr) const {
Dan Gohmanb4c3c382016-05-18 14:29:42 +0000399 // The current thinking is that wasm engines will perform this optimization,
400 // so we can save on code size.
401 return true;
402}
403
Dan Gohman10e730a2015-06-29 23:51:55 +0000404//===----------------------------------------------------------------------===//
405// WebAssembly Lowering private implementation.
406//===----------------------------------------------------------------------===//
407
408//===----------------------------------------------------------------------===//
409// Lowering Code
410//===----------------------------------------------------------------------===//
411
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000412static void fail(const SDLoc &DL, SelectionDAG &DAG, const char *msg) {
JF Bastienb9073fb2015-07-22 21:28:15 +0000413 MachineFunction &MF = DAG.getMachineFunction();
414 DAG.getContext()->diagnose(
Oliver Stannard7e7d9832016-02-02 13:52:43 +0000415 DiagnosticInfoUnsupported(*MF.getFunction(), msg, DL.getDebugLoc()));
JF Bastienb9073fb2015-07-22 21:28:15 +0000416}
417
Dan Gohman85dbdda2015-12-04 17:16:07 +0000418// Test whether the given calling convention is supported.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000419static bool CallingConvSupported(CallingConv::ID CallConv) {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000420 // We currently support the language-independent target-independent
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000421 // conventions. We don't yet have a way to annotate calls with properties like
422 // "cold", and we don't have any call-clobbered registers, so these are mostly
423 // all handled the same.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000424 return CallConv == CallingConv::C || CallConv == CallingConv::Fast ||
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000425 CallConv == CallingConv::Cold ||
426 CallConv == CallingConv::PreserveMost ||
427 CallConv == CallingConv::PreserveAll ||
428 CallConv == CallingConv::CXX_FAST_TLS;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000429}
430
Derek Schuff3f063292016-02-11 20:57:09 +0000431SDValue WebAssemblyTargetLowering::LowerCall(
432 CallLoweringInfo &CLI, SmallVectorImpl<SDValue> &InVals) const {
JF Bastiend8a9d662015-08-24 21:59:51 +0000433 SelectionDAG &DAG = CLI.DAG;
434 SDLoc DL = CLI.DL;
435 SDValue Chain = CLI.Chain;
436 SDValue Callee = CLI.Callee;
437 MachineFunction &MF = DAG.getMachineFunction();
Derek Schuff992d83f2016-02-10 20:14:15 +0000438 auto Layout = MF.getDataLayout();
JF Bastiend8a9d662015-08-24 21:59:51 +0000439
440 CallingConv::ID CallConv = CLI.CallConv;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000441 if (!CallingConvSupported(CallConv))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000442 fail(DL, DAG,
443 "WebAssembly doesn't support language-specific or target-specific "
444 "calling conventions yet");
JF Bastiend8a9d662015-08-24 21:59:51 +0000445 if (CLI.IsPatchPoint)
446 fail(DL, DAG, "WebAssembly doesn't support patch point yet");
447
Dan Gohman9cc692b2015-10-02 20:54:23 +0000448 // WebAssembly doesn't currently support explicit tail calls. If they are
449 // required, fail. Otherwise, just disable them.
450 if ((CallConv == CallingConv::Fast && CLI.IsTailCall &&
451 MF.getTarget().Options.GuaranteedTailCallOpt) ||
Peter Collingbourne081ffe22017-07-26 19:15:29 +0000452 (CLI.CS && CLI.CS.isMustTailCall()))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000453 fail(DL, DAG, "WebAssembly doesn't support tail call yet");
454 CLI.IsTailCall = false;
455
JF Bastiend8a9d662015-08-24 21:59:51 +0000456 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Dan Gohmane590b332015-09-09 01:52:45 +0000457 if (Ins.size() > 1)
458 fail(DL, DAG, "WebAssembly doesn't support more than 1 returned value yet");
459
Dan Gohman2d822e72015-12-04 17:12:52 +0000460 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
Derek Schuff4dd67782016-01-27 21:17:39 +0000461 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
462 for (unsigned i = 0; i < Outs.size(); ++i) {
463 const ISD::OutputArg &Out = Outs[i];
464 SDValue &OutVal = OutVals[i];
Dan Gohman7935fa32015-12-10 00:22:40 +0000465 if (Out.Flags.isNest())
466 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000467 if (Out.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000468 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000469 if (Out.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000470 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000471 if (Out.Flags.isInConsecutiveRegsLast())
Dan Gohman7935fa32015-12-10 00:22:40 +0000472 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohmana6771b32016-02-12 21:30:18 +0000473 if (Out.Flags.isByVal() && Out.Flags.getByValSize() != 0) {
Matthias Braun941a7052016-07-28 18:40:00 +0000474 auto &MFI = MF.getFrameInfo();
475 int FI = MFI.CreateStackObject(Out.Flags.getByValSize(),
476 Out.Flags.getByValAlign(),
477 /*isSS=*/false);
Derek Schuff4dd67782016-01-27 21:17:39 +0000478 SDValue SizeNode =
479 DAG.getConstant(Out.Flags.getByValSize(), DL, MVT::i32);
Derek Schuff992d83f2016-02-10 20:14:15 +0000480 SDValue FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff4dd67782016-01-27 21:17:39 +0000481 Chain = DAG.getMemcpy(
482 Chain, DL, FINode, OutVal, SizeNode, Out.Flags.getByValAlign(),
Dan Gohman476ffce2016-02-17 01:43:37 +0000483 /*isVolatile*/ false, /*AlwaysInline=*/false,
Derek Schuff4dd67782016-01-27 21:17:39 +0000484 /*isTailCall*/ false, MachinePointerInfo(), MachinePointerInfo());
485 OutVal = FINode;
486 }
Dan Gohman2d822e72015-12-04 17:12:52 +0000487 }
488
JF Bastiend8a9d662015-08-24 21:59:51 +0000489 bool IsVarArg = CLI.IsVarArg;
Dan Gohman35bfb242015-12-04 23:22:35 +0000490 unsigned NumFixedArgs = CLI.NumFixedArgs;
Derek Schuff992d83f2016-02-10 20:14:15 +0000491
492 auto PtrVT = getPointerTy(Layout);
Dan Gohmane590b332015-09-09 01:52:45 +0000493
JF Bastiend8a9d662015-08-24 21:59:51 +0000494 // Analyze operands of the call, assigning locations to each operand.
495 SmallVector<CCValAssign, 16> ArgLocs;
496 CCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext());
JF Bastiend8a9d662015-08-24 21:59:51 +0000497
Dan Gohman35bfb242015-12-04 23:22:35 +0000498 if (IsVarArg) {
Derek Schuff27501e22016-02-10 19:51:04 +0000499 // Outgoing non-fixed arguments are placed in a buffer. First
500 // compute their offsets and the total amount of buffer space needed.
Dan Gohman35bfb242015-12-04 23:22:35 +0000501 for (SDValue Arg :
502 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
503 EVT VT = Arg.getValueType();
504 assert(VT != MVT::iPTR && "Legalized args should be concrete");
505 Type *Ty = VT.getTypeForEVT(*DAG.getContext());
Derek Schuff992d83f2016-02-10 20:14:15 +0000506 unsigned Offset = CCInfo.AllocateStack(Layout.getTypeAllocSize(Ty),
507 Layout.getABITypeAlignment(Ty));
Dan Gohman35bfb242015-12-04 23:22:35 +0000508 CCInfo.addLoc(CCValAssign::getMem(ArgLocs.size(), VT.getSimpleVT(),
509 Offset, VT.getSimpleVT(),
510 CCValAssign::Full));
511 }
512 }
513
514 unsigned NumBytes = CCInfo.getAlignedCallFrameSize();
515
Derek Schuff27501e22016-02-10 19:51:04 +0000516 SDValue FINode;
517 if (IsVarArg && NumBytes) {
Dan Gohman35bfb242015-12-04 23:22:35 +0000518 // For non-fixed arguments, next emit stores to store the argument values
Derek Schuff27501e22016-02-10 19:51:04 +0000519 // to the stack buffer at the offsets computed above.
Matthias Braun941a7052016-07-28 18:40:00 +0000520 int FI = MF.getFrameInfo().CreateStackObject(NumBytes,
521 Layout.getStackAlignment(),
522 /*isSS=*/false);
Dan Gohman35bfb242015-12-04 23:22:35 +0000523 unsigned ValNo = 0;
524 SmallVector<SDValue, 8> Chains;
525 for (SDValue Arg :
526 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
527 assert(ArgLocs[ValNo].getValNo() == ValNo &&
528 "ArgLocs should remain in order and only hold varargs args");
529 unsigned Offset = ArgLocs[ValNo++].getLocMemOffset();
Derek Schuff992d83f2016-02-10 20:14:15 +0000530 FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff27501e22016-02-10 19:51:04 +0000531 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, FINode,
Dan Gohman35bfb242015-12-04 23:22:35 +0000532 DAG.getConstant(Offset, DL, PtrVT));
Derek Schuff27501e22016-02-10 19:51:04 +0000533 Chains.push_back(DAG.getStore(
534 Chain, DL, Arg, Add,
Derek Schuff1a946e42016-07-15 19:35:43 +0000535 MachinePointerInfo::getFixedStack(MF, FI, Offset), 0));
Dan Gohman35bfb242015-12-04 23:22:35 +0000536 }
537 if (!Chains.empty())
538 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Derek Schuff27501e22016-02-10 19:51:04 +0000539 } else if (IsVarArg) {
540 FINode = DAG.getIntPtrConstant(0, DL);
Dan Gohman35bfb242015-12-04 23:22:35 +0000541 }
542
543 // Compute the operands for the CALLn node.
JF Bastiend8a9d662015-08-24 21:59:51 +0000544 SmallVector<SDValue, 16> Ops;
545 Ops.push_back(Chain);
JF Bastienaf111db2015-08-24 22:16:48 +0000546 Ops.push_back(Callee);
Dan Gohman35bfb242015-12-04 23:22:35 +0000547
548 // Add all fixed arguments. Note that for non-varargs calls, NumFixedArgs
549 // isn't reliable.
550 Ops.append(OutVals.begin(),
551 IsVarArg ? OutVals.begin() + NumFixedArgs : OutVals.end());
Derek Schuff27501e22016-02-10 19:51:04 +0000552 // Add a pointer to the vararg buffer.
553 if (IsVarArg) Ops.push_back(FINode);
JF Bastiend8a9d662015-08-24 21:59:51 +0000554
Derek Schuff27501e22016-02-10 19:51:04 +0000555 SmallVector<EVT, 8> InTys;
Dan Gohman2d822e72015-12-04 17:12:52 +0000556 for (const auto &In : Ins) {
Dan Gohman7935fa32015-12-10 00:22:40 +0000557 assert(!In.Flags.isByVal() && "byval is not valid for return values");
558 assert(!In.Flags.isNest() && "nest is not valid for return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000559 if (In.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000560 fail(DL, DAG, "WebAssembly hasn't implemented inalloca return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000561 if (In.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000562 fail(DL, DAG, "WebAssembly hasn't implemented cons regs return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000563 if (In.Flags.isInConsecutiveRegsLast())
Dan Gohman4b9d7912015-12-15 22:01:29 +0000564 fail(DL, DAG,
565 "WebAssembly hasn't implemented cons regs last return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000566 // Ignore In.getOrigAlign() because all our arguments are passed in
567 // registers.
Derek Schuff27501e22016-02-10 19:51:04 +0000568 InTys.push_back(In.VT);
Dan Gohman2d822e72015-12-04 17:12:52 +0000569 }
Derek Schuff27501e22016-02-10 19:51:04 +0000570 InTys.push_back(MVT::Other);
571 SDVTList InTyList = DAG.getVTList(InTys);
Dan Gohmanf71abef2015-09-09 16:13:47 +0000572 SDValue Res =
573 DAG.getNode(Ins.empty() ? WebAssemblyISD::CALL0 : WebAssemblyISD::CALL1,
Derek Schuff27501e22016-02-10 19:51:04 +0000574 DL, InTyList, Ops);
JF Bastienaf111db2015-08-24 22:16:48 +0000575 if (Ins.empty()) {
576 Chain = Res;
577 } else {
578 InVals.push_back(Res);
579 Chain = Res.getValue(1);
580 }
JF Bastiend8a9d662015-08-24 21:59:51 +0000581
JF Bastiend8a9d662015-08-24 21:59:51 +0000582 return Chain;
583}
584
JF Bastienb9073fb2015-07-22 21:28:15 +0000585bool WebAssemblyTargetLowering::CanLowerReturn(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000586 CallingConv::ID /*CallConv*/, MachineFunction & /*MF*/, bool /*IsVarArg*/,
587 const SmallVectorImpl<ISD::OutputArg> &Outs,
588 LLVMContext & /*Context*/) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000589 // WebAssembly can't currently handle returning tuples.
590 return Outs.size() <= 1;
591}
592
593SDValue WebAssemblyTargetLowering::LowerReturn(
Dan Gohman35bfb242015-12-04 23:22:35 +0000594 SDValue Chain, CallingConv::ID CallConv, bool /*IsVarArg*/,
JF Bastienb9073fb2015-07-22 21:28:15 +0000595 const SmallVectorImpl<ISD::OutputArg> &Outs,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000596 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
JF Bastienb9073fb2015-07-22 21:28:15 +0000597 SelectionDAG &DAG) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000598 assert(Outs.size() <= 1 && "WebAssembly can only return up to one value");
Dan Gohman85dbdda2015-12-04 17:16:07 +0000599 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000600 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
601
JF Bastien600aee92015-07-31 17:53:38 +0000602 SmallVector<SDValue, 4> RetOps(1, Chain);
603 RetOps.append(OutVals.begin(), OutVals.end());
JF Bastien4a2d5602015-07-31 21:04:18 +0000604 Chain = DAG.getNode(WebAssemblyISD::RETURN, DL, MVT::Other, RetOps);
JF Bastienb9073fb2015-07-22 21:28:15 +0000605
Dan Gohman754cd112015-11-11 01:33:02 +0000606 // Record the number and types of the return values.
607 for (const ISD::OutputArg &Out : Outs) {
Dan Gohmanac132e92015-12-02 23:40:03 +0000608 assert(!Out.Flags.isByVal() && "byval is not valid for return values");
609 assert(!Out.Flags.isNest() && "nest is not valid for return values");
Dan Gohman35bfb242015-12-04 23:22:35 +0000610 assert(Out.IsFixed && "non-fixed return value is not valid");
Dan Gohman754cd112015-11-11 01:33:02 +0000611 if (Out.Flags.isInAlloca())
612 fail(DL, DAG, "WebAssembly hasn't implemented inalloca results");
Dan Gohman754cd112015-11-11 01:33:02 +0000613 if (Out.Flags.isInConsecutiveRegs())
614 fail(DL, DAG, "WebAssembly hasn't implemented cons regs results");
615 if (Out.Flags.isInConsecutiveRegsLast())
616 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last results");
Dan Gohman754cd112015-11-11 01:33:02 +0000617 }
618
JF Bastienb9073fb2015-07-22 21:28:15 +0000619 return Chain;
620}
621
622SDValue WebAssemblyTargetLowering::LowerFormalArguments(
Derek Schuff27501e22016-02-10 19:51:04 +0000623 SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000624 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
625 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000626 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000627 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
JF Bastienb9073fb2015-07-22 21:28:15 +0000628
Dan Gohman2726b882016-10-06 22:29:32 +0000629 MachineFunction &MF = DAG.getMachineFunction();
630 auto *MFI = MF.getInfo<WebAssemblyFunctionInfo>();
631
Dan Gohmanfb3e0592015-11-25 19:36:19 +0000632 // Set up the incoming ARGUMENTS value, which serves to represent the liveness
633 // of the incoming values before they're represented by virtual registers.
634 MF.getRegInfo().addLiveIn(WebAssembly::ARGUMENTS);
635
JF Bastien600aee92015-07-31 17:53:38 +0000636 for (const ISD::InputArg &In : Ins) {
JF Bastien600aee92015-07-31 17:53:38 +0000637 if (In.Flags.isInAlloca())
638 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
639 if (In.Flags.isNest())
640 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
JF Bastien600aee92015-07-31 17:53:38 +0000641 if (In.Flags.isInConsecutiveRegs())
642 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
643 if (In.Flags.isInConsecutiveRegsLast())
644 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohman9c54d3b2015-11-25 18:13:18 +0000645 // Ignore In.getOrigAlign() because all our arguments are passed in
646 // registers.
JF Bastiend7fcc6f2015-07-31 18:13:27 +0000647 InVals.push_back(
648 In.Used
649 ? DAG.getNode(WebAssemblyISD::ARGUMENT, DL, In.VT,
Dan Gohman5219ecf2015-11-14 23:28:15 +0000650 DAG.getTargetConstant(InVals.size(), DL, MVT::i32))
Dan Gohmancb7940f2015-12-04 17:09:42 +0000651 : DAG.getUNDEF(In.VT));
Dan Gohman754cd112015-11-11 01:33:02 +0000652
653 // Record the number and types of arguments.
Derek Schuff27501e22016-02-10 19:51:04 +0000654 MFI->addParam(In.VT);
JF Bastien600aee92015-07-31 17:53:38 +0000655 }
JF Bastienb9073fb2015-07-22 21:28:15 +0000656
Derek Schuff27501e22016-02-10 19:51:04 +0000657 // Varargs are copied into a buffer allocated by the caller, and a pointer to
658 // the buffer is passed as an argument.
659 if (IsVarArg) {
660 MVT PtrVT = getPointerTy(MF.getDataLayout());
661 unsigned VarargVreg =
662 MF.getRegInfo().createVirtualRegister(getRegClassFor(PtrVT));
663 MFI->setVarargBufferVreg(VarargVreg);
664 Chain = DAG.getCopyToReg(
665 Chain, DL, VarargVreg,
666 DAG.getNode(WebAssemblyISD::ARGUMENT, DL, PtrVT,
667 DAG.getTargetConstant(Ins.size(), DL, MVT::i32)));
668 MFI->addParam(PtrVT);
669 }
Dan Gohman35bfb242015-12-04 23:22:35 +0000670
Dan Gohman2726b882016-10-06 22:29:32 +0000671 // Record the number and types of results.
672 SmallVector<MVT, 4> Params;
673 SmallVector<MVT, 4> Results;
674 ComputeSignatureVTs(*MF.getFunction(), DAG.getTarget(), Params, Results);
675 for (MVT VT : Results)
676 MFI->addResult(VT);
677
JF Bastienb9073fb2015-07-22 21:28:15 +0000678 return Chain;
679}
680
Dan Gohman10e730a2015-06-29 23:51:55 +0000681//===----------------------------------------------------------------------===//
JF Bastienaf111db2015-08-24 22:16:48 +0000682// Custom lowering hooks.
Dan Gohman10e730a2015-06-29 23:51:55 +0000683//===----------------------------------------------------------------------===//
684
JF Bastienaf111db2015-08-24 22:16:48 +0000685SDValue WebAssemblyTargetLowering::LowerOperation(SDValue Op,
686 SelectionDAG &DAG) const {
Derek Schuff51699a82016-02-12 22:56:03 +0000687 SDLoc DL(Op);
JF Bastienaf111db2015-08-24 22:16:48 +0000688 switch (Op.getOpcode()) {
Derek Schuff3f063292016-02-11 20:57:09 +0000689 default:
690 llvm_unreachable("unimplemented operation lowering");
691 return SDValue();
692 case ISD::FrameIndex:
693 return LowerFrameIndex(Op, DAG);
694 case ISD::GlobalAddress:
695 return LowerGlobalAddress(Op, DAG);
696 case ISD::ExternalSymbol:
697 return LowerExternalSymbol(Op, DAG);
698 case ISD::JumpTable:
699 return LowerJumpTable(Op, DAG);
700 case ISD::BR_JT:
701 return LowerBR_JT(Op, DAG);
702 case ISD::VASTART:
703 return LowerVASTART(Op, DAG);
Derek Schuff51699a82016-02-12 22:56:03 +0000704 case ISD::BlockAddress:
705 case ISD::BRIND:
706 fail(DL, DAG, "WebAssembly hasn't implemented computed gotos");
707 return SDValue();
708 case ISD::RETURNADDR: // Probably nothing meaningful can be returned here.
709 fail(DL, DAG, "WebAssembly hasn't implemented __builtin_return_address");
710 return SDValue();
Dan Gohman94c65662016-02-16 23:48:04 +0000711 case ISD::FRAMEADDR:
712 return LowerFRAMEADDR(Op, DAG);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000713 case ISD::CopyToReg:
714 return LowerCopyToReg(Op, DAG);
JF Bastienaf111db2015-08-24 22:16:48 +0000715 }
716}
717
Derek Schuffaadc89c2016-02-16 18:18:36 +0000718SDValue WebAssemblyTargetLowering::LowerCopyToReg(SDValue Op,
719 SelectionDAG &DAG) const {
720 SDValue Src = Op.getOperand(2);
721 if (isa<FrameIndexSDNode>(Src.getNode())) {
722 // CopyToReg nodes don't support FrameIndex operands. Other targets select
723 // the FI to some LEA-like instruction, but since we don't have that, we
724 // need to insert some kind of instruction that can take an FI operand and
725 // produces a value usable by CopyToReg (i.e. in a vreg). So insert a dummy
726 // copy_local between Op and its FI operand.
Dan Gohman02c08712016-02-20 23:09:44 +0000727 SDValue Chain = Op.getOperand(0);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000728 SDLoc DL(Op);
Dan Gohman02c08712016-02-20 23:09:44 +0000729 unsigned Reg = cast<RegisterSDNode>(Op.getOperand(1))->getReg();
Derek Schuffaadc89c2016-02-16 18:18:36 +0000730 EVT VT = Src.getValueType();
731 SDValue Copy(
Dan Gohman4fc4e422016-10-24 19:49:43 +0000732 DAG.getMachineNode(VT == MVT::i32 ? WebAssembly::COPY_I32
733 : WebAssembly::COPY_I64,
Derek Schuffaadc89c2016-02-16 18:18:36 +0000734 DL, VT, Src),
735 0);
Dan Gohman02c08712016-02-20 23:09:44 +0000736 return Op.getNode()->getNumValues() == 1
737 ? DAG.getCopyToReg(Chain, DL, Reg, Copy)
738 : DAG.getCopyToReg(Chain, DL, Reg, Copy, Op.getNumOperands() == 4
739 ? Op.getOperand(3)
740 : SDValue());
Derek Schuffaadc89c2016-02-16 18:18:36 +0000741 }
742 return SDValue();
743}
744
Derek Schuff9769deb2015-12-11 23:49:46 +0000745SDValue WebAssemblyTargetLowering::LowerFrameIndex(SDValue Op,
746 SelectionDAG &DAG) const {
747 int FI = cast<FrameIndexSDNode>(Op)->getIndex();
748 return DAG.getTargetFrameIndex(FI, Op.getValueType());
749}
750
Dan Gohman94c65662016-02-16 23:48:04 +0000751SDValue WebAssemblyTargetLowering::LowerFRAMEADDR(SDValue Op,
752 SelectionDAG &DAG) const {
753 // Non-zero depths are not supported by WebAssembly currently. Use the
754 // legalizer's default expansion, which is to return 0 (what this function is
755 // documented to do).
Dan Gohman1d547bf2016-02-17 00:14:03 +0000756 if (Op.getConstantOperandVal(0) > 0)
Dan Gohman94c65662016-02-16 23:48:04 +0000757 return SDValue();
758
Matthias Braun941a7052016-07-28 18:40:00 +0000759 DAG.getMachineFunction().getFrameInfo().setFrameAddressIsTaken(true);
Dan Gohman94c65662016-02-16 23:48:04 +0000760 EVT VT = Op.getValueType();
761 unsigned FP =
762 Subtarget->getRegisterInfo()->getFrameRegister(DAG.getMachineFunction());
763 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), FP, VT);
764}
765
JF Bastienaf111db2015-08-24 22:16:48 +0000766SDValue WebAssemblyTargetLowering::LowerGlobalAddress(SDValue Op,
767 SelectionDAG &DAG) const {
768 SDLoc DL(Op);
769 const auto *GA = cast<GlobalAddressSDNode>(Op);
770 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000771 assert(GA->getTargetFlags() == 0 &&
772 "Unexpected target flags on generic GlobalAddressSDNode");
JF Bastienaf111db2015-08-24 22:16:48 +0000773 if (GA->getAddressSpace() != 0)
774 fail(DL, DAG, "WebAssembly only expects the 0 address space");
Dan Gohman4b9d7912015-12-15 22:01:29 +0000775 return DAG.getNode(
776 WebAssemblyISD::Wrapper, DL, VT,
777 DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT, GA->getOffset()));
JF Bastienaf111db2015-08-24 22:16:48 +0000778}
779
Derek Schuff3f063292016-02-11 20:57:09 +0000780SDValue WebAssemblyTargetLowering::LowerExternalSymbol(
781 SDValue Op, SelectionDAG &DAG) const {
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000782 SDLoc DL(Op);
783 const auto *ES = cast<ExternalSymbolSDNode>(Op);
784 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000785 assert(ES->getTargetFlags() == 0 &&
786 "Unexpected target flags on generic ExternalSymbolSDNode");
787 // Set the TargetFlags to 0x1 which indicates that this is a "function"
788 // symbol rather than a data symbol. We do this unconditionally even though
789 // we don't know anything about the symbol other than its name, because all
790 // external symbols used in target-independent SelectionDAG code are for
791 // functions.
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000792 return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT,
Dan Gohman26c67652016-01-11 23:38:05 +0000793 DAG.getTargetExternalSymbol(ES->getSymbol(), VT,
794 /*TargetFlags=*/0x1));
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000795}
796
Dan Gohman950a13c2015-09-16 16:51:30 +0000797SDValue WebAssemblyTargetLowering::LowerJumpTable(SDValue Op,
798 SelectionDAG &DAG) const {
799 // There's no need for a Wrapper node because we always incorporate a jump
Dan Gohman14026062016-03-08 03:18:12 +0000800 // table operand into a BR_TABLE instruction, rather than ever
Dan Gohmanbb7ce8e2015-11-20 03:02:49 +0000801 // materializing it in a register.
Dan Gohman950a13c2015-09-16 16:51:30 +0000802 const JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
803 return DAG.getTargetJumpTable(JT->getIndex(), Op.getValueType(),
804 JT->getTargetFlags());
805}
806
807SDValue WebAssemblyTargetLowering::LowerBR_JT(SDValue Op,
808 SelectionDAG &DAG) const {
809 SDLoc DL(Op);
810 SDValue Chain = Op.getOperand(0);
811 const auto *JT = cast<JumpTableSDNode>(Op.getOperand(1));
812 SDValue Index = Op.getOperand(2);
813 assert(JT->getTargetFlags() == 0 && "WebAssembly doesn't set target flags");
814
815 SmallVector<SDValue, 8> Ops;
816 Ops.push_back(Chain);
817 Ops.push_back(Index);
818
819 MachineJumpTableInfo *MJTI = DAG.getMachineFunction().getJumpTableInfo();
820 const auto &MBBs = MJTI->getJumpTables()[JT->getIndex()].MBBs;
821
Dan Gohman14026062016-03-08 03:18:12 +0000822 // Add an operand for each case.
823 for (auto MBB : MBBs) Ops.push_back(DAG.getBasicBlock(MBB));
824
Dan Gohman950a13c2015-09-16 16:51:30 +0000825 // TODO: For now, we just pick something arbitrary for a default case for now.
826 // We really want to sniff out the guard and put in the real default case (and
827 // delete the guard).
828 Ops.push_back(DAG.getBasicBlock(MBBs[0]));
829
Dan Gohman14026062016-03-08 03:18:12 +0000830 return DAG.getNode(WebAssemblyISD::BR_TABLE, DL, MVT::Other, Ops);
Dan Gohman950a13c2015-09-16 16:51:30 +0000831}
832
Dan Gohman35bfb242015-12-04 23:22:35 +0000833SDValue WebAssemblyTargetLowering::LowerVASTART(SDValue Op,
834 SelectionDAG &DAG) const {
835 SDLoc DL(Op);
836 EVT PtrVT = getPointerTy(DAG.getMachineFunction().getDataLayout());
837
Derek Schuff27501e22016-02-10 19:51:04 +0000838 auto *MFI = DAG.getMachineFunction().getInfo<WebAssemblyFunctionInfo>();
Dan Gohman35bfb242015-12-04 23:22:35 +0000839 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Derek Schuff27501e22016-02-10 19:51:04 +0000840
841 SDValue ArgN = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
842 MFI->getVarargBufferVreg(), PtrVT);
843 return DAG.getStore(Op.getOperand(0), DL, ArgN, Op.getOperand(1),
Derek Schuff1a946e42016-07-15 19:35:43 +0000844 MachinePointerInfo(SV), 0);
Dan Gohman35bfb242015-12-04 23:22:35 +0000845}
846
Dan Gohman10e730a2015-06-29 23:51:55 +0000847//===----------------------------------------------------------------------===//
848// WebAssembly Optimization Hooks
849//===----------------------------------------------------------------------===//