blob: 94f4274c31d2b31e3947402ce10425c0ded165d2 [file] [log] [blame]
Valery Pykhtin355103f2016-09-23 09:08:07 +00001//===-- VOP2Instructions.td - Vector Instruction Defintions ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11// VOP2 Classes
12//===----------------------------------------------------------------------===//
13
14class VOP2e <bits<6> op, VOPProfile P> : Enc32 {
15 bits<8> vdst;
16 bits<9> src0;
17 bits<8> src1;
18
19 let Inst{8-0} = !if(P.HasSrc0, src0, 0);
20 let Inst{16-9} = !if(P.HasSrc1, src1, 0);
21 let Inst{24-17} = !if(P.EmitDst, vdst, 0);
22 let Inst{30-25} = op;
23 let Inst{31} = 0x0; //encoding
24}
25
26class VOP2_MADKe <bits<6> op, VOPProfile P> : Enc64 {
27 bits<8> vdst;
28 bits<9> src0;
29 bits<8> src1;
30 bits<32> imm;
31
32 let Inst{8-0} = !if(P.HasSrc0, src0, 0);
33 let Inst{16-9} = !if(P.HasSrc1, src1, 0);
34 let Inst{24-17} = !if(P.EmitDst, vdst, 0);
35 let Inst{30-25} = op;
36 let Inst{31} = 0x0; // encoding
37 let Inst{63-32} = imm;
38}
39
Sam Koltona568e3d2016-12-22 12:57:41 +000040class VOP2_SDWAe <bits<6> op, VOPProfile P> : VOP_SDWAe <P> {
41 bits<8> vdst;
42 bits<8> src1;
Matt Arsenaultb4493e92017-02-10 02:42:31 +000043
Sam Koltona568e3d2016-12-22 12:57:41 +000044 let Inst{8-0} = 0xf9; // sdwa
45 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
46 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
47 let Inst{30-25} = op;
48 let Inst{31} = 0x0; // encoding
49}
50
Sam Koltonf7659d712017-05-23 10:08:55 +000051class VOP2_SDWA9Ae <bits<6> op, VOPProfile P> : VOP_SDWA9Ae <P> {
52 bits<8> vdst;
53 bits<9> src1;
54
55 let Inst{8-0} = 0xf9; // sdwa
56 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
57 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
58 let Inst{30-25} = op;
59 let Inst{31} = 0x0; // encoding
60 let Inst{63} = !if(P.HasSrc1, src1{8}, 0); // src1_sgpr
61}
62
Valery Pykhtin355103f2016-09-23 09:08:07 +000063class VOP2_Pseudo <string opName, VOPProfile P, list<dag> pattern=[], string suffix = "_e32"> :
64 InstSI <P.Outs32, P.Ins32, "", pattern>,
65 VOP <opName>,
66 SIMCInstr <opName#suffix, SIEncodingFamily.NONE>,
67 MnemonicAlias<opName#suffix, opName> {
68
69 let isPseudo = 1;
70 let isCodeGenOnly = 1;
71 let UseNamedOperandTable = 1;
72
73 string Mnemonic = opName;
74 string AsmOperands = P.Asm32;
75
76 let Size = 4;
77 let mayLoad = 0;
78 let mayStore = 0;
79 let hasSideEffects = 0;
80 let SubtargetPredicate = isGCN;
81
82 let VOP2 = 1;
83 let VALU = 1;
84 let Uses = [EXEC];
85
86 let AsmVariantName = AMDGPUAsmVariants.Default;
87
88 VOPProfile Pfl = P;
89}
90
91class VOP2_Real <VOP2_Pseudo ps, int EncodingFamily> :
92 InstSI <ps.OutOperandList, ps.InOperandList, ps.Mnemonic # ps.AsmOperands, []>,
93 SIMCInstr <ps.PseudoInstr, EncodingFamily> {
94
95 let isPseudo = 0;
96 let isCodeGenOnly = 0;
97
Sam Koltona6792a32016-12-22 11:30:48 +000098 let Constraints = ps.Constraints;
99 let DisableEncoding = ps.DisableEncoding;
100
Valery Pykhtin355103f2016-09-23 09:08:07 +0000101 // copy relevant pseudo op flags
102 let SubtargetPredicate = ps.SubtargetPredicate;
103 let AsmMatchConverter = ps.AsmMatchConverter;
104 let AsmVariantName = ps.AsmVariantName;
105 let Constraints = ps.Constraints;
106 let DisableEncoding = ps.DisableEncoding;
107 let TSFlags = ps.TSFlags;
Dmitry Preobrazhensky03880f82017-03-03 14:31:06 +0000108 let UseNamedOperandTable = ps.UseNamedOperandTable;
109 let Uses = ps.Uses;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000110}
111
Sam Koltona568e3d2016-12-22 12:57:41 +0000112class VOP2_SDWA_Pseudo <string OpName, VOPProfile P, list<dag> pattern=[]> :
113 VOP_SDWA_Pseudo <OpName, P, pattern> {
114 let AsmMatchConverter = "cvtSdwaVOP2";
115}
116
Valery Pykhtin355103f2016-09-23 09:08:07 +0000117class getVOP2Pat64 <SDPatternOperator node, VOPProfile P> : LetDummies {
118 list<dag> ret = !if(P.HasModifiers,
119 [(set P.DstVT:$vdst,
120 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)),
121 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
122 [(set P.DstVT:$vdst, (node P.Src0VT:$src0, P.Src1VT:$src1))]);
123}
124
125multiclass VOP2Inst <string opName,
126 VOPProfile P,
127 SDPatternOperator node = null_frag,
128 string revOp = opName> {
129
130 def _e32 : VOP2_Pseudo <opName, P>,
131 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
132
133 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
134 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
Sam Koltona568e3d2016-12-22 12:57:41 +0000135
Sam Koltonf7659d712017-05-23 10:08:55 +0000136 def _sdwa : VOP2_SDWA_Pseudo <opName, P>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000137}
138
139multiclass VOP2bInst <string opName,
140 VOPProfile P,
141 SDPatternOperator node = null_frag,
142 string revOp = opName,
143 bit useSGPRInput = !eq(P.NumSrcArgs, 3)> {
144
145 let SchedRW = [Write32Bit, WriteSALU] in {
146 let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]), Defs = [VCC] in {
147 def _e32 : VOP2_Pseudo <opName, P>,
148 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
Matt Arsenaultb4493e92017-02-10 02:42:31 +0000149
Sam Koltonf7659d712017-05-23 10:08:55 +0000150 def _sdwa : VOP2_SDWA_Pseudo <opName, P> {
151 let AsmMatchConverter = "cvtSdwaVOP2b";
152 }
Valery Pykhtin355103f2016-09-23 09:08:07 +0000153 }
Sam Kolton07dbde22017-01-20 10:01:25 +0000154
Valery Pykhtin355103f2016-09-23 09:08:07 +0000155 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
156 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
157 }
158}
159
160multiclass VOP2eInst <string opName,
161 VOPProfile P,
162 SDPatternOperator node = null_frag,
163 string revOp = opName,
164 bit useSGPRInput = !eq(P.NumSrcArgs, 3)> {
165
166 let SchedRW = [Write32Bit] in {
167 let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]) in {
168 def _e32 : VOP2_Pseudo <opName, P>,
169 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
170 }
Sam Kolton07dbde22017-01-20 10:01:25 +0000171
Valery Pykhtin355103f2016-09-23 09:08:07 +0000172 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
173 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
174 }
175}
176
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000177class VOP_MADAK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Matt Arsenault4bd72362016-12-10 00:39:12 +0000178 field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm);
179 field dag Ins32 = (ins VCSrc_f32:$src0, VGPR_32:$src1, ImmOpType:$imm);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000180 field bit HasExt = 0;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000181
182 // Hack to stop printing _e64
183 let DstRC = RegisterOperand<VGPR_32>;
184 field string Asm32 = " $vdst, $src0, $src1, $imm";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000185}
186
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000187def VOP_MADAK_F16 : VOP_MADAK <f16>;
188def VOP_MADAK_F32 : VOP_MADAK <f32>;
189
190class VOP_MADMK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Matt Arsenault4bd72362016-12-10 00:39:12 +0000191 field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm);
192 field dag Ins32 = (ins VCSrc_f32:$src0, ImmOpType:$imm, VGPR_32:$src1);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000193 field bit HasExt = 0;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000194
195 // Hack to stop printing _e64
196 let DstRC = RegisterOperand<VGPR_32>;
197 field string Asm32 = " $vdst, $src0, $imm, $src1";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000198}
199
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000200def VOP_MADMK_F16 : VOP_MADMK <f16>;
201def VOP_MADMK_F32 : VOP_MADMK <f32>;
202
Matt Arsenault678e1112017-04-10 17:58:06 +0000203// FIXME: Remove src2_modifiers. It isn't used, so is wasting memory
204// and processing time but it makes it easier to convert to mad.
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000205class VOP_MAC <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000206 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VGPR_32:$src2);
207 let Ins64 = getIns64<Src0RC64, Src1RC64, RegisterOperand<VGPR_32>, 3,
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000208 HasModifiers, HasOMod, Src0Mod, Src1Mod, Src2Mod>.ret;
Sam Kolton9772eb32017-01-11 11:46:30 +0000209 let InsDPP = (ins Src0ModDPP:$src0_modifiers, Src0DPP:$src0,
210 Src1ModDPP:$src1_modifiers, Src1DPP:$src1,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000211 VGPR_32:$src2, // stub argument
212 dpp_ctrl:$dpp_ctrl, row_mask:$row_mask,
213 bank_mask:$bank_mask, bound_ctrl:$bound_ctrl);
Sam Kolton549c89d2017-06-21 08:53:38 +0000214
Sam Kolton9772eb32017-01-11 11:46:30 +0000215 let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0,
216 Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000217 VGPR_32:$src2, // stub argument
Sam Kolton549c89d2017-06-21 08:53:38 +0000218 clampmod:$clamp, omod:$omod,
219 dst_sel:$dst_sel, dst_unused:$dst_unused,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000220 src0_sel:$src0_sel, src1_sel:$src1_sel);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000221 let Asm32 = getAsm32<1, 2, vt>.ret;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000222 let Asm64 = getAsm64<1, 2, HasModifiers, HasOMod, vt>.ret;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000223 let AsmDPP = getAsmDPP<1, 2, HasModifiers, vt>.ret;
Sam Koltonf7659d712017-05-23 10:08:55 +0000224 let AsmSDWA = getAsmSDWA<1, 2, vt>.ret;
225 let AsmSDWA9 = getAsmSDWA9<1, 1, 2, vt>.ret;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000226 let HasSrc2 = 0;
227 let HasSrc2Mods = 0;
Sam Koltona3ec5c12016-10-07 14:46:06 +0000228 let HasExt = 1;
Sam Koltonf7659d712017-05-23 10:08:55 +0000229 let HasSDWA9 = 0;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000230}
231
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000232def VOP_MAC_F16 : VOP_MAC <f16> {
233 // FIXME: Move 'Asm64' definition to VOP_MAC, and use 'vt'. Currently it gives
234 // 'not a string initializer' error.
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000235 let Asm64 = getAsm64<1, 2, HasModifiers, HasOMod, f16>.ret;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000236}
237
238def VOP_MAC_F32 : VOP_MAC <f32> {
239 // FIXME: Move 'Asm64' definition to VOP_MAC, and use 'vt'. Currently it gives
240 // 'not a string initializer' error.
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000241 let Asm64 = getAsm64<1, 2, HasModifiers, HasOMod, f32>.ret;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000242}
243
Valery Pykhtin355103f2016-09-23 09:08:07 +0000244// Write out to vcc or arbitrary SGPR.
245def VOP2b_I32_I1_I32_I32 : VOPProfile<[i32, i32, i32, untyped]> {
246 let Asm32 = "$vdst, vcc, $src0, $src1";
247 let Asm64 = "$vdst, $sdst, $src0, $src1";
Sam Koltone66365e2016-12-27 10:06:42 +0000248 let AsmSDWA = "$vdst, vcc, $src0_modifiers, $src1_modifiers$clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltonf7659d712017-05-23 10:08:55 +0000249 let AsmSDWA9 = "$vdst, vcc, $src0_modifiers, $src1_modifiers$clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltone66365e2016-12-27 10:06:42 +0000250 let AsmDPP = "$vdst, vcc, $src0, $src1 $dpp_ctrl$row_mask$bank_mask$bound_ctrl";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000251 let Outs32 = (outs DstRC:$vdst);
252 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
253}
254
255// Write out to vcc or arbitrary SGPR and read in from vcc or
256// arbitrary SGPR.
257def VOP2b_I32_I1_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1]> {
258 // We use VCSrc_b32 to exclude literal constants, even though the
259 // encoding normally allows them since the implicit VCC use means
260 // using one would always violate the constant bus
261 // restriction. SGPRs are still allowed because it should
262 // technically be possible to use VCC again as src0.
263 let Src0RC32 = VCSrc_b32;
264 let Asm32 = "$vdst, vcc, $src0, $src1, vcc";
265 let Asm64 = "$vdst, $sdst, $src0, $src1, $src2";
Sam Koltone66365e2016-12-27 10:06:42 +0000266 let AsmSDWA = "$vdst, vcc, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltonf7659d712017-05-23 10:08:55 +0000267 let AsmSDWA9 = "$vdst, vcc, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltone66365e2016-12-27 10:06:42 +0000268 let AsmDPP = "$vdst, vcc, $src0, $src1, vcc $dpp_ctrl$row_mask$bank_mask$bound_ctrl";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000269 let Outs32 = (outs DstRC:$vdst);
270 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
271
272 // Suppress src2 implied by type since the 32-bit encoding uses an
273 // implicit VCC use.
274 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1);
Sam Koltone66365e2016-12-27 10:06:42 +0000275
Sam Koltonf7659d712017-05-23 10:08:55 +0000276 let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0,
277 Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1,
Sam Kolton549c89d2017-06-21 08:53:38 +0000278 clampmod:$clamp, omod:$omod,
279 dst_sel:$dst_sel, dst_unused:$dst_unused,
Sam Koltone66365e2016-12-27 10:06:42 +0000280 src0_sel:$src0_sel, src1_sel:$src1_sel);
281
282 let InsDPP = (ins Src0Mod:$src0_modifiers, Src0DPP:$src0,
283 Src1Mod:$src1_modifiers, Src1DPP:$src1,
284 dpp_ctrl:$dpp_ctrl, row_mask:$row_mask,
285 bank_mask:$bank_mask, bound_ctrl:$bound_ctrl);
286 let HasExt = 1;
Sam Koltonf7659d712017-05-23 10:08:55 +0000287 let HasSDWA9 = 1;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000288}
289
290// Read in from vcc or arbitrary SGPR
291def VOP2e_I32_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1]> {
292 let Src0RC32 = VCSrc_b32; // See comment in def VOP2b_I32_I1_I32_I32_I1 above.
293 let Asm32 = "$vdst, $src0, $src1, vcc";
294 let Asm64 = "$vdst, $src0, $src1, $src2";
295 let Outs32 = (outs DstRC:$vdst);
296 let Outs64 = (outs DstRC:$vdst);
297
298 // Suppress src2 implied by type since the 32-bit encoding uses an
299 // implicit VCC use.
300 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1);
301}
302
303def VOP_READLANE : VOPProfile<[i32, i32, i32]> {
304 let Outs32 = (outs SReg_32:$vdst);
305 let Outs64 = Outs32;
306 let Ins32 = (ins VGPR_32:$src0, SCSrc_b32:$src1);
307 let Ins64 = Ins32;
308 let Asm32 = " $vdst, $src0, $src1";
309 let Asm64 = Asm32;
310}
311
312def VOP_WRITELANE : VOPProfile<[i32, i32, i32]> {
313 let Outs32 = (outs VGPR_32:$vdst);
314 let Outs64 = Outs32;
Dmitry Preobrazhensky45db65032017-04-05 16:08:21 +0000315 let Ins32 = (ins SCSrc_b32:$src0, SCSrc_b32:$src1);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000316 let Ins64 = Ins32;
317 let Asm32 = " $vdst, $src0, $src1";
318 let Asm64 = Asm32;
319}
320
321//===----------------------------------------------------------------------===//
322// VOP2 Instructions
323//===----------------------------------------------------------------------===//
324
325let SubtargetPredicate = isGCN in {
326
327defm V_CNDMASK_B32 : VOP2eInst <"v_cndmask_b32", VOP2e_I32_I32_I32_I1>;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000328def V_MADMK_F32 : VOP2_Pseudo <"v_madmk_f32", VOP_MADMK_F32, [], "">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000329
330let isCommutable = 1 in {
331defm V_ADD_F32 : VOP2Inst <"v_add_f32", VOP_F32_F32_F32, fadd>;
332defm V_SUB_F32 : VOP2Inst <"v_sub_f32", VOP_F32_F32_F32, fsub>;
333defm V_SUBREV_F32 : VOP2Inst <"v_subrev_f32", VOP_F32_F32_F32, null_frag, "v_sub_f32">;
334defm V_MUL_LEGACY_F32 : VOP2Inst <"v_mul_legacy_f32", VOP_F32_F32_F32, AMDGPUfmul_legacy>;
335defm V_MUL_F32 : VOP2Inst <"v_mul_f32", VOP_F32_F32_F32, fmul>;
336defm V_MUL_I32_I24 : VOP2Inst <"v_mul_i32_i24", VOP_I32_I32_I32, AMDGPUmul_i24>;
337defm V_MUL_HI_I32_I24 : VOP2Inst <"v_mul_hi_i32_i24", VOP_I32_I32_I32, AMDGPUmulhi_i24>;
338defm V_MUL_U32_U24 : VOP2Inst <"v_mul_u32_u24", VOP_I32_I32_I32, AMDGPUmul_u24>;
339defm V_MUL_HI_U32_U24 : VOP2Inst <"v_mul_hi_u32_u24", VOP_I32_I32_I32, AMDGPUmulhi_u24>;
340defm V_MIN_F32 : VOP2Inst <"v_min_f32", VOP_F32_F32_F32, fminnum>;
341defm V_MAX_F32 : VOP2Inst <"v_max_f32", VOP_F32_F32_F32, fmaxnum>;
342defm V_MIN_I32 : VOP2Inst <"v_min_i32", VOP_I32_I32_I32>;
343defm V_MAX_I32 : VOP2Inst <"v_max_i32", VOP_I32_I32_I32>;
344defm V_MIN_U32 : VOP2Inst <"v_min_u32", VOP_I32_I32_I32>;
345defm V_MAX_U32 : VOP2Inst <"v_max_u32", VOP_I32_I32_I32>;
346defm V_LSHRREV_B32 : VOP2Inst <"v_lshrrev_b32", VOP_I32_I32_I32, null_frag, "v_lshr_b32">;
347defm V_ASHRREV_I32 : VOP2Inst <"v_ashrrev_i32", VOP_I32_I32_I32, null_frag, "v_ashr_i32">;
348defm V_LSHLREV_B32 : VOP2Inst <"v_lshlrev_b32", VOP_I32_I32_I32, null_frag, "v_lshl_b32">;
349defm V_AND_B32 : VOP2Inst <"v_and_b32", VOP_I32_I32_I32>;
350defm V_OR_B32 : VOP2Inst <"v_or_b32", VOP_I32_I32_I32>;
351defm V_XOR_B32 : VOP2Inst <"v_xor_b32", VOP_I32_I32_I32>;
352
353let Constraints = "$vdst = $src2", DisableEncoding="$src2",
354 isConvertibleToThreeAddress = 1 in {
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000355defm V_MAC_F32 : VOP2Inst <"v_mac_f32", VOP_MAC_F32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000356}
357
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000358def V_MADAK_F32 : VOP2_Pseudo <"v_madak_f32", VOP_MADAK_F32, [], "">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000359
360// No patterns so that the scalar instructions are always selected.
361// The scalar versions will be replaced with vector when needed later.
362
363// V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI,
364// but the VI instructions behave the same as the SI versions.
365defm V_ADD_I32 : VOP2bInst <"v_add_i32", VOP2b_I32_I1_I32_I32>;
366defm V_SUB_I32 : VOP2bInst <"v_sub_i32", VOP2b_I32_I1_I32_I32>;
367defm V_SUBREV_I32 : VOP2bInst <"v_subrev_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32">;
368defm V_ADDC_U32 : VOP2bInst <"v_addc_u32", VOP2b_I32_I1_I32_I32_I1>;
369defm V_SUBB_U32 : VOP2bInst <"v_subb_u32", VOP2b_I32_I1_I32_I32_I1>;
370defm V_SUBBREV_U32 : VOP2bInst <"v_subbrev_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32">;
371} // End isCommutable = 1
372
373// These are special and do not read the exec mask.
374let isConvergent = 1, Uses = []<Register> in {
375def V_READLANE_B32 : VOP2_Pseudo<"v_readlane_b32", VOP_READLANE,
376 [(set i32:$vdst, (int_amdgcn_readlane i32:$src0, i32:$src1))], "">;
377
378def V_WRITELANE_B32 : VOP2_Pseudo<"v_writelane_b32", VOP_WRITELANE, [], "">;
379} // End isConvergent = 1
380
381defm V_BFM_B32 : VOP2Inst <"v_bfm_b32", VOP_I32_I32_I32>;
382defm V_BCNT_U32_B32 : VOP2Inst <"v_bcnt_u32_b32", VOP_I32_I32_I32>;
383defm V_MBCNT_LO_U32_B32 : VOP2Inst <"v_mbcnt_lo_u32_b32", VOP_I32_I32_I32, int_amdgcn_mbcnt_lo>;
384defm V_MBCNT_HI_U32_B32 : VOP2Inst <"v_mbcnt_hi_u32_b32", VOP_I32_I32_I32, int_amdgcn_mbcnt_hi>;
385defm V_LDEXP_F32 : VOP2Inst <"v_ldexp_f32", VOP_F32_F32_I32, AMDGPUldexp>;
386defm V_CVT_PKACCUM_U8_F32 : VOP2Inst <"v_cvt_pkaccum_u8_f32", VOP_I32_F32_I32>; // TODO: set "Uses = dst"
387defm V_CVT_PKNORM_I16_F32 : VOP2Inst <"v_cvt_pknorm_i16_f32", VOP_I32_F32_F32>;
388defm V_CVT_PKNORM_U16_F32 : VOP2Inst <"v_cvt_pknorm_u16_f32", VOP_I32_F32_F32>;
Matt Arsenault1f17c662017-02-22 00:27:34 +0000389defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <"v_cvt_pkrtz_f16_f32", VOP_I32_F32_F32, AMDGPUpkrtz_f16_f32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000390defm V_CVT_PK_U16_U32 : VOP2Inst <"v_cvt_pk_u16_u32", VOP_I32_I32_I32>;
391defm V_CVT_PK_I16_I32 : VOP2Inst <"v_cvt_pk_i16_i32", VOP_I32_I32_I32>;
392
393} // End SubtargetPredicate = isGCN
394
395
396// These instructions only exist on SI and CI
397let SubtargetPredicate = isSICI in {
398
399defm V_MIN_LEGACY_F32 : VOP2Inst <"v_min_legacy_f32", VOP_F32_F32_F32, AMDGPUfmin_legacy>;
400defm V_MAX_LEGACY_F32 : VOP2Inst <"v_max_legacy_f32", VOP_F32_F32_F32, AMDGPUfmax_legacy>;
401
402let isCommutable = 1 in {
403defm V_MAC_LEGACY_F32 : VOP2Inst <"v_mac_legacy_f32", VOP_F32_F32_F32>;
404defm V_LSHR_B32 : VOP2Inst <"v_lshr_b32", VOP_I32_I32_I32>;
405defm V_ASHR_I32 : VOP2Inst <"v_ashr_i32", VOP_I32_I32_I32>;
406defm V_LSHL_B32 : VOP2Inst <"v_lshl_b32", VOP_I32_I32_I32>;
407} // End isCommutable = 1
408
409} // End let SubtargetPredicate = SICI
410
Sam Koltonf7659d712017-05-23 10:08:55 +0000411let SubtargetPredicate = Has16BitInsts in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000412
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000413def V_MADMK_F16 : VOP2_Pseudo <"v_madmk_f16", VOP_MADMK_F16, [], "">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000414defm V_LSHLREV_B16 : VOP2Inst <"v_lshlrev_b16", VOP_I16_I16_I16>;
415defm V_LSHRREV_B16 : VOP2Inst <"v_lshrrev_b16", VOP_I16_I16_I16>;
Matt Arsenault55e7d652016-12-16 17:40:11 +0000416defm V_ASHRREV_I16 : VOP2Inst <"v_ashrrev_i16", VOP_I16_I16_I16>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000417defm V_LDEXP_F16 : VOP2Inst <"v_ldexp_f16", VOP_F16_F16_I32, AMDGPUldexp>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000418
419let isCommutable = 1 in {
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000420defm V_ADD_F16 : VOP2Inst <"v_add_f16", VOP_F16_F16_F16, fadd>;
421defm V_SUB_F16 : VOP2Inst <"v_sub_f16", VOP_F16_F16_F16, fsub>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000422defm V_SUBREV_F16 : VOP2Inst <"v_subrev_f16", VOP_F16_F16_F16, null_frag, "v_sub_f16">;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000423defm V_MUL_F16 : VOP2Inst <"v_mul_f16", VOP_F16_F16_F16, fmul>;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000424def V_MADAK_F16 : VOP2_Pseudo <"v_madak_f16", VOP_MADAK_F16, [], "">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000425defm V_ADD_U16 : VOP2Inst <"v_add_u16", VOP_I16_I16_I16>;
426defm V_SUB_U16 : VOP2Inst <"v_sub_u16" , VOP_I16_I16_I16>;
Matt Arsenault6c06a6f2016-12-08 19:52:38 +0000427defm V_SUBREV_U16 : VOP2Inst <"v_subrev_u16", VOP_I16_I16_I16, null_frag, "v_sub_u16">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000428defm V_MUL_LO_U16 : VOP2Inst <"v_mul_lo_u16", VOP_I16_I16_I16>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000429defm V_MAX_F16 : VOP2Inst <"v_max_f16", VOP_F16_F16_F16, fmaxnum>;
430defm V_MIN_F16 : VOP2Inst <"v_min_f16", VOP_F16_F16_F16, fminnum>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000431defm V_MAX_U16 : VOP2Inst <"v_max_u16", VOP_I16_I16_I16>;
432defm V_MAX_I16 : VOP2Inst <"v_max_i16", VOP_I16_I16_I16>;
433defm V_MIN_U16 : VOP2Inst <"v_min_u16", VOP_I16_I16_I16>;
434defm V_MIN_I16 : VOP2Inst <"v_min_i16", VOP_I16_I16_I16>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000435
436let Constraints = "$vdst = $src2", DisableEncoding="$src2",
437 isConvertibleToThreeAddress = 1 in {
438defm V_MAC_F16 : VOP2Inst <"v_mac_f16", VOP_MAC_F16>;
439}
Valery Pykhtin355103f2016-09-23 09:08:07 +0000440} // End isCommutable = 1
441
Sam Koltonf7659d712017-05-23 10:08:55 +0000442} // End SubtargetPredicate = Has16BitInsts
Valery Pykhtin355103f2016-09-23 09:08:07 +0000443
Tom Stellard115a6152016-11-10 16:02:37 +0000444// Note: 16-bit instructions produce a 0 result in the high 16-bits.
445multiclass Arithmetic_i16_Pats <SDPatternOperator op, Instruction inst> {
446
447def : Pat<
448 (op i16:$src0, i16:$src1),
449 (inst $src0, $src1)
450>;
451
452def : Pat<
453 (i32 (zext (op i16:$src0, i16:$src1))),
454 (inst $src0, $src1)
455>;
456
457def : Pat<
458 (i64 (zext (op i16:$src0, i16:$src1))),
459 (REG_SEQUENCE VReg_64,
460 (inst $src0, $src1), sub0,
461 (V_MOV_B32_e32 (i32 0)), sub1)
462>;
463
464}
465
466multiclass Bits_OpsRev_i16_Pats <SDPatternOperator op, Instruction inst> {
467
468def : Pat<
Matt Arsenault94163282016-12-22 16:36:25 +0000469 (op i16:$src0, i16:$src1),
Tom Stellard115a6152016-11-10 16:02:37 +0000470 (inst $src1, $src0)
471>;
472
473def : Pat<
Matt Arsenault94163282016-12-22 16:36:25 +0000474 (i32 (zext (op i16:$src0, i16:$src1))),
Tom Stellard115a6152016-11-10 16:02:37 +0000475 (inst $src1, $src0)
476>;
477
478
479def : Pat<
Matt Arsenault94163282016-12-22 16:36:25 +0000480 (i64 (zext (op i16:$src0, i16:$src1))),
Tom Stellard115a6152016-11-10 16:02:37 +0000481 (REG_SEQUENCE VReg_64,
482 (inst $src1, $src0), sub0,
483 (V_MOV_B32_e32 (i32 0)), sub1)
484>;
485}
486
487class ZExt_i16_i1_Pat <SDNode ext> : Pat <
488 (i16 (ext i1:$src)),
489 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src)
490>;
491
Sam Koltonf7659d712017-05-23 10:08:55 +0000492let Predicates = [Has16BitInsts] in {
Tom Stellard115a6152016-11-10 16:02:37 +0000493
Matt Arsenault27c06292016-12-09 06:19:12 +0000494defm : Arithmetic_i16_Pats<add, V_ADD_U16_e64>;
495defm : Arithmetic_i16_Pats<mul, V_MUL_LO_U16_e64>;
496defm : Arithmetic_i16_Pats<sub, V_SUB_U16_e64>;
497defm : Arithmetic_i16_Pats<smin, V_MIN_I16_e64>;
498defm : Arithmetic_i16_Pats<smax, V_MAX_I16_e64>;
499defm : Arithmetic_i16_Pats<umin, V_MIN_U16_e64>;
500defm : Arithmetic_i16_Pats<umax, V_MAX_U16_e64>;
Tom Stellard115a6152016-11-10 16:02:37 +0000501
Tom Stellard01e65d22016-11-18 13:53:34 +0000502def : Pat <
503 (and i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000504 (V_AND_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000505>;
506
507def : Pat <
508 (or i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000509 (V_OR_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000510>;
511
512def : Pat <
513 (xor i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000514 (V_XOR_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000515>;
Tom Stellard115a6152016-11-10 16:02:37 +0000516
Matt Arsenault94163282016-12-22 16:36:25 +0000517defm : Bits_OpsRev_i16_Pats<shl, V_LSHLREV_B16_e64>;
518defm : Bits_OpsRev_i16_Pats<srl, V_LSHRREV_B16_e64>;
519defm : Bits_OpsRev_i16_Pats<sra, V_ASHRREV_I16_e64>;
Tom Stellard115a6152016-11-10 16:02:37 +0000520
521def : ZExt_i16_i1_Pat<zext>;
Tom Stellard115a6152016-11-10 16:02:37 +0000522def : ZExt_i16_i1_Pat<anyext>;
523
Tom Stellardd23de362016-11-15 21:25:56 +0000524def : Pat <
525 (i16 (sext i1:$src)),
526 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src)
527>;
528
Matt Arsenaultaf635242017-01-30 19:30:24 +0000529// Undo sub x, c -> add x, -c canonicalization since c is more likely
530// an inline immediate than -c.
531// TODO: Also do for 64-bit.
532def : Pat<
533 (add i16:$src0, (i16 NegSubInlineConst16:$src1)),
534 (V_SUB_U16_e64 $src0, NegSubInlineConst16:$src1)
535>;
536
Sam Koltonf7659d712017-05-23 10:08:55 +0000537} // End Predicates = [Has16BitInsts]
Tom Stellard115a6152016-11-10 16:02:37 +0000538
Valery Pykhtin355103f2016-09-23 09:08:07 +0000539//===----------------------------------------------------------------------===//
540// SI
541//===----------------------------------------------------------------------===//
542
543let AssemblerPredicates = [isSICI], DecoderNamespace = "SICI" in {
544
545multiclass VOP2_Real_si <bits<6> op> {
546 def _si :
547 VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>,
548 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
549}
550
551multiclass VOP2_Real_MADK_si <bits<6> op> {
552 def _si : VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>,
553 VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
554}
555
556multiclass VOP2_Real_e32_si <bits<6> op> {
557 def _e32_si :
558 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.SI>,
559 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>;
560}
561
562multiclass VOP2_Real_e32e64_si <bits<6> op> : VOP2_Real_e32_si<op> {
563 def _e64_si :
564 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>,
565 VOP3e_si <{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
566}
567
568multiclass VOP2be_Real_e32e64_si <bits<6> op> : VOP2_Real_e32_si<op> {
569 def _e64_si :
570 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>,
571 VOP3be_si <{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
572}
573
574} // End AssemblerPredicates = [isSICI], DecoderNamespace = "SICI"
575
576defm V_CNDMASK_B32 : VOP2_Real_e32e64_si <0x0>;
577defm V_ADD_F32 : VOP2_Real_e32e64_si <0x3>;
578defm V_SUB_F32 : VOP2_Real_e32e64_si <0x4>;
579defm V_SUBREV_F32 : VOP2_Real_e32e64_si <0x5>;
580defm V_MUL_LEGACY_F32 : VOP2_Real_e32e64_si <0x7>;
581defm V_MUL_F32 : VOP2_Real_e32e64_si <0x8>;
582defm V_MUL_I32_I24 : VOP2_Real_e32e64_si <0x9>;
583defm V_MUL_HI_I32_I24 : VOP2_Real_e32e64_si <0xa>;
584defm V_MUL_U32_U24 : VOP2_Real_e32e64_si <0xb>;
585defm V_MUL_HI_U32_U24 : VOP2_Real_e32e64_si <0xc>;
586defm V_MIN_F32 : VOP2_Real_e32e64_si <0xf>;
587defm V_MAX_F32 : VOP2_Real_e32e64_si <0x10>;
588defm V_MIN_I32 : VOP2_Real_e32e64_si <0x11>;
589defm V_MAX_I32 : VOP2_Real_e32e64_si <0x12>;
590defm V_MIN_U32 : VOP2_Real_e32e64_si <0x13>;
591defm V_MAX_U32 : VOP2_Real_e32e64_si <0x14>;
592defm V_LSHRREV_B32 : VOP2_Real_e32e64_si <0x16>;
593defm V_ASHRREV_I32 : VOP2_Real_e32e64_si <0x18>;
594defm V_LSHLREV_B32 : VOP2_Real_e32e64_si <0x1a>;
595defm V_AND_B32 : VOP2_Real_e32e64_si <0x1b>;
596defm V_OR_B32 : VOP2_Real_e32e64_si <0x1c>;
597defm V_XOR_B32 : VOP2_Real_e32e64_si <0x1d>;
598defm V_MAC_F32 : VOP2_Real_e32e64_si <0x1f>;
599defm V_MADMK_F32 : VOP2_Real_MADK_si <0x20>;
600defm V_MADAK_F32 : VOP2_Real_MADK_si <0x21>;
601defm V_ADD_I32 : VOP2be_Real_e32e64_si <0x25>;
602defm V_SUB_I32 : VOP2be_Real_e32e64_si <0x26>;
603defm V_SUBREV_I32 : VOP2be_Real_e32e64_si <0x27>;
604defm V_ADDC_U32 : VOP2be_Real_e32e64_si <0x28>;
605defm V_SUBB_U32 : VOP2be_Real_e32e64_si <0x29>;
606defm V_SUBBREV_U32 : VOP2be_Real_e32e64_si <0x2a>;
607
608defm V_READLANE_B32 : VOP2_Real_si <0x01>;
Dmitry Preobrazhensky45db65032017-04-05 16:08:21 +0000609
610let InOperandList = (ins SSrc_b32:$src0, SCSrc_b32:$src1) in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000611defm V_WRITELANE_B32 : VOP2_Real_si <0x02>;
Dmitry Preobrazhensky45db65032017-04-05 16:08:21 +0000612}
Valery Pykhtin355103f2016-09-23 09:08:07 +0000613
614defm V_MAC_LEGACY_F32 : VOP2_Real_e32e64_si <0x6>;
615defm V_MIN_LEGACY_F32 : VOP2_Real_e32e64_si <0xd>;
616defm V_MAX_LEGACY_F32 : VOP2_Real_e32e64_si <0xe>;
617defm V_LSHR_B32 : VOP2_Real_e32e64_si <0x15>;
618defm V_ASHR_I32 : VOP2_Real_e32e64_si <0x17>;
619defm V_LSHL_B32 : VOP2_Real_e32e64_si <0x19>;
620
621defm V_BFM_B32 : VOP2_Real_e32e64_si <0x1e>;
622defm V_BCNT_U32_B32 : VOP2_Real_e32e64_si <0x22>;
623defm V_MBCNT_LO_U32_B32 : VOP2_Real_e32e64_si <0x23>;
624defm V_MBCNT_HI_U32_B32 : VOP2_Real_e32e64_si <0x24>;
625defm V_LDEXP_F32 : VOP2_Real_e32e64_si <0x2b>;
626defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_e32e64_si <0x2c>;
627defm V_CVT_PKNORM_I16_F32 : VOP2_Real_e32e64_si <0x2d>;
628defm V_CVT_PKNORM_U16_F32 : VOP2_Real_e32e64_si <0x2e>;
629defm V_CVT_PKRTZ_F16_F32 : VOP2_Real_e32e64_si <0x2f>;
630defm V_CVT_PK_U16_U32 : VOP2_Real_e32e64_si <0x30>;
631defm V_CVT_PK_I16_I32 : VOP2_Real_e32e64_si <0x31>;
632
633
634//===----------------------------------------------------------------------===//
635// VI
636//===----------------------------------------------------------------------===//
637
Valery Pykhtin355103f2016-09-23 09:08:07 +0000638class VOP2_DPP <bits<6> op, VOP2_Pseudo ps, VOPProfile P = ps.Pfl> :
639 VOP_DPP <ps.OpName, P> {
640 let Defs = ps.Defs;
641 let Uses = ps.Uses;
642 let SchedRW = ps.SchedRW;
643 let hasSideEffects = ps.hasSideEffects;
Sam Koltona6792a32016-12-22 11:30:48 +0000644 let Constraints = ps.Constraints;
645 let DisableEncoding = ps.DisableEncoding;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000646
647 bits<8> vdst;
648 bits<8> src1;
649 let Inst{8-0} = 0xfa; //dpp
650 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
651 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
652 let Inst{30-25} = op;
653 let Inst{31} = 0x0; //encoding
654}
655
656let AssemblerPredicates = [isVI], DecoderNamespace = "VI" in {
657
658multiclass VOP32_Real_vi <bits<10> op> {
659 def _vi :
660 VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.VI>,
661 VOP3e_vi<op, !cast<VOP2_Pseudo>(NAME).Pfl>;
662}
663
664multiclass VOP2_Real_MADK_vi <bits<6> op> {
665 def _vi : VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.VI>,
666 VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
667}
668
669multiclass VOP2_Real_e32_vi <bits<6> op> {
670 def _e32_vi :
671 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.VI>,
672 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>;
673}
674
675multiclass VOP2_Real_e64_vi <bits<10> op> {
676 def _e64_vi :
677 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>,
678 VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
679}
680
Dmitry Preobrazhensky167f8b62017-05-15 14:28:23 +0000681multiclass VOP2_Real_e64only_vi <bits<10> op> {
682 def _e64_vi :
683 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>,
684 VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl> {
685 // Hack to stop printing _e64
686 VOP3_Pseudo ps = !cast<VOP3_Pseudo>(NAME#"_e64");
687 let OutOperandList = (outs VGPR_32:$vdst);
688 let AsmString = ps.Mnemonic # " " # ps.AsmOperands;
689 }
690}
691
Sam Koltone66365e2016-12-27 10:06:42 +0000692multiclass Base_VOP2be_Real_e32e64_vi <bits<6> op> : VOP2_Real_e32_vi<op> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000693 def _e64_vi :
694 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>,
695 VOP3be_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
696}
697
698multiclass Base_VOP2_Real_e32e64_vi <bits<6> op> :
699 VOP2_Real_e32_vi<op>,
700 VOP2_Real_e64_vi<{0, 1, 0, 0, op{5-0}}>;
701
702} // End AssemblerPredicates = [isVI], DecoderNamespace = "VI"
Matt Arsenaultb4493e92017-02-10 02:42:31 +0000703
Sam Koltona568e3d2016-12-22 12:57:41 +0000704multiclass VOP2_SDWA_Real <bits<6> op> {
705 def _sdwa_vi :
706 VOP_SDWA_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>,
707 VOP2_SDWAe <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl>;
708}
Valery Pykhtin355103f2016-09-23 09:08:07 +0000709
Sam Koltonf7659d712017-05-23 10:08:55 +0000710multiclass VOP2_SDWA9_Real <bits<6> op> {
711 def _sdwa_gfx9 :
Sam Kolton549c89d2017-06-21 08:53:38 +0000712 VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>,
713 VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl>;
Sam Koltonf7659d712017-05-23 10:08:55 +0000714}
715
Sam Koltone66365e2016-12-27 10:06:42 +0000716multiclass VOP2be_Real_e32e64_vi <bits<6> op> :
Sam Koltonf7659d712017-05-23 10:08:55 +0000717 Base_VOP2be_Real_e32e64_vi<op>, VOP2_SDWA_Real<op>, VOP2_SDWA9_Real<op> {
Sam Koltone66365e2016-12-27 10:06:42 +0000718 // For now left dpp only for asm/dasm
719 // TODO: add corresponding pseudo
720 def _dpp : VOP2_DPP<op, !cast<VOP2_Pseudo>(NAME#"_e32")>;
721}
722
Valery Pykhtin355103f2016-09-23 09:08:07 +0000723multiclass VOP2_Real_e32e64_vi <bits<6> op> :
Sam Koltonf7659d712017-05-23 10:08:55 +0000724 Base_VOP2_Real_e32e64_vi<op>, VOP2_SDWA_Real<op>, VOP2_SDWA9_Real<op> {
Sam Koltona568e3d2016-12-22 12:57:41 +0000725 // For now left dpp only for asm/dasm
Valery Pykhtin355103f2016-09-23 09:08:07 +0000726 // TODO: add corresponding pseudo
Valery Pykhtin355103f2016-09-23 09:08:07 +0000727 def _dpp : VOP2_DPP<op, !cast<VOP2_Pseudo>(NAME#"_e32")>;
728}
729
730defm V_CNDMASK_B32 : Base_VOP2_Real_e32e64_vi <0x0>;
731defm V_ADD_F32 : VOP2_Real_e32e64_vi <0x1>;
732defm V_SUB_F32 : VOP2_Real_e32e64_vi <0x2>;
733defm V_SUBREV_F32 : VOP2_Real_e32e64_vi <0x3>;
734defm V_MUL_LEGACY_F32 : VOP2_Real_e32e64_vi <0x4>;
735defm V_MUL_F32 : VOP2_Real_e32e64_vi <0x5>;
736defm V_MUL_I32_I24 : VOP2_Real_e32e64_vi <0x6>;
737defm V_MUL_HI_I32_I24 : VOP2_Real_e32e64_vi <0x7>;
738defm V_MUL_U32_U24 : VOP2_Real_e32e64_vi <0x8>;
739defm V_MUL_HI_U32_U24 : VOP2_Real_e32e64_vi <0x9>;
740defm V_MIN_F32 : VOP2_Real_e32e64_vi <0xa>;
741defm V_MAX_F32 : VOP2_Real_e32e64_vi <0xb>;
742defm V_MIN_I32 : VOP2_Real_e32e64_vi <0xc>;
743defm V_MAX_I32 : VOP2_Real_e32e64_vi <0xd>;
744defm V_MIN_U32 : VOP2_Real_e32e64_vi <0xe>;
745defm V_MAX_U32 : VOP2_Real_e32e64_vi <0xf>;
746defm V_LSHRREV_B32 : VOP2_Real_e32e64_vi <0x10>;
747defm V_ASHRREV_I32 : VOP2_Real_e32e64_vi <0x11>;
748defm V_LSHLREV_B32 : VOP2_Real_e32e64_vi <0x12>;
749defm V_AND_B32 : VOP2_Real_e32e64_vi <0x13>;
750defm V_OR_B32 : VOP2_Real_e32e64_vi <0x14>;
751defm V_XOR_B32 : VOP2_Real_e32e64_vi <0x15>;
752defm V_MAC_F32 : VOP2_Real_e32e64_vi <0x16>;
753defm V_MADMK_F32 : VOP2_Real_MADK_vi <0x17>;
754defm V_MADAK_F32 : VOP2_Real_MADK_vi <0x18>;
755defm V_ADD_I32 : VOP2be_Real_e32e64_vi <0x19>;
756defm V_SUB_I32 : VOP2be_Real_e32e64_vi <0x1a>;
757defm V_SUBREV_I32 : VOP2be_Real_e32e64_vi <0x1b>;
758defm V_ADDC_U32 : VOP2be_Real_e32e64_vi <0x1c>;
759defm V_SUBB_U32 : VOP2be_Real_e32e64_vi <0x1d>;
760defm V_SUBBREV_U32 : VOP2be_Real_e32e64_vi <0x1e>;
761
762defm V_READLANE_B32 : VOP32_Real_vi <0x289>;
763defm V_WRITELANE_B32 : VOP32_Real_vi <0x28a>;
764
Dmitry Preobrazhensky167f8b62017-05-15 14:28:23 +0000765defm V_BFM_B32 : VOP2_Real_e64only_vi <0x293>;
766defm V_BCNT_U32_B32 : VOP2_Real_e64only_vi <0x28b>;
767defm V_MBCNT_LO_U32_B32 : VOP2_Real_e64only_vi <0x28c>;
768defm V_MBCNT_HI_U32_B32 : VOP2_Real_e64only_vi <0x28d>;
769defm V_LDEXP_F32 : VOP2_Real_e64only_vi <0x288>;
770defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_e64only_vi <0x1f0>;
771defm V_CVT_PKNORM_I16_F32 : VOP2_Real_e64only_vi <0x294>;
772defm V_CVT_PKNORM_U16_F32 : VOP2_Real_e64only_vi <0x295>;
773defm V_CVT_PKRTZ_F16_F32 : VOP2_Real_e64only_vi <0x296>;
774defm V_CVT_PK_U16_U32 : VOP2_Real_e64only_vi <0x297>;
775defm V_CVT_PK_I16_I32 : VOP2_Real_e64only_vi <0x298>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000776
777defm V_ADD_F16 : VOP2_Real_e32e64_vi <0x1f>;
778defm V_SUB_F16 : VOP2_Real_e32e64_vi <0x20>;
779defm V_SUBREV_F16 : VOP2_Real_e32e64_vi <0x21>;
780defm V_MUL_F16 : VOP2_Real_e32e64_vi <0x22>;
781defm V_MAC_F16 : VOP2_Real_e32e64_vi <0x23>;
782defm V_MADMK_F16 : VOP2_Real_MADK_vi <0x24>;
783defm V_MADAK_F16 : VOP2_Real_MADK_vi <0x25>;
784defm V_ADD_U16 : VOP2_Real_e32e64_vi <0x26>;
785defm V_SUB_U16 : VOP2_Real_e32e64_vi <0x27>;
786defm V_SUBREV_U16 : VOP2_Real_e32e64_vi <0x28>;
787defm V_MUL_LO_U16 : VOP2_Real_e32e64_vi <0x29>;
788defm V_LSHLREV_B16 : VOP2_Real_e32e64_vi <0x2a>;
789defm V_LSHRREV_B16 : VOP2_Real_e32e64_vi <0x2b>;
Matt Arsenault55e7d652016-12-16 17:40:11 +0000790defm V_ASHRREV_I16 : VOP2_Real_e32e64_vi <0x2c>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000791defm V_MAX_F16 : VOP2_Real_e32e64_vi <0x2d>;
792defm V_MIN_F16 : VOP2_Real_e32e64_vi <0x2e>;
793defm V_MAX_U16 : VOP2_Real_e32e64_vi <0x2f>;
794defm V_MAX_I16 : VOP2_Real_e32e64_vi <0x30>;
795defm V_MIN_U16 : VOP2_Real_e32e64_vi <0x31>;
796defm V_MIN_I16 : VOP2_Real_e32e64_vi <0x32>;
797defm V_LDEXP_F16 : VOP2_Real_e32e64_vi <0x33>;
798
799let SubtargetPredicate = isVI in {
800
801// Aliases to simplify matching of floating-point instructions that
802// are VOP2 on SI and VOP3 on VI.
803class SI2_VI3Alias <string name, Instruction inst> : InstAlias <
804 name#" $dst, $src0, $src1",
805 (inst VGPR_32:$dst, 0, VCSrc_f32:$src0, 0, VCSrc_f32:$src1, 0, 0)
806>, PredicateControl {
807 let UseInstAsmMatchConverter = 0;
808 let AsmVariantName = AMDGPUAsmVariants.VOP3;
809}
810
811def : SI2_VI3Alias <"v_ldexp_f32", V_LDEXP_F32_e64_vi>;
812def : SI2_VI3Alias <"v_cvt_pkaccum_u8_f32", V_CVT_PKACCUM_U8_F32_e64_vi>;
813def : SI2_VI3Alias <"v_cvt_pknorm_i16_f32", V_CVT_PKNORM_I16_F32_e64_vi>;
814def : SI2_VI3Alias <"v_cvt_pknorm_u16_f32", V_CVT_PKNORM_U16_F32_e64_vi>;
815def : SI2_VI3Alias <"v_cvt_pkrtz_f16_f32", V_CVT_PKRTZ_F16_F32_e64_vi>;
816
817} // End SubtargetPredicate = isVI