blob: 910de0e1e72d8d43508f1c52cbca4be2b88fa5d4 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMSubtarget.h - Define Subtarget for the ARM ----------*- C++ -*--===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Evan Cheng0d639a22011-07-01 21:01:15 +000010// This file declares the ARM specific subclass of TargetSubtargetInfo.
Evan Cheng10043e22007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000014#ifndef LLVM_LIB_TARGET_ARM_ARMSUBTARGET_H
15#define LLVM_LIB_TARGET_ARM_ARMSUBTARGET_H
Evan Cheng10043e22007-01-19 07:51:42 +000016
Eric Christopher80b24ef2014-06-26 19:30:02 +000017
18#include "ARMFrameLowering.h"
19#include "ARMISelLowering.h"
20#include "ARMInstrInfo.h"
Eric Christopher030294e2014-06-13 00:20:39 +000021#include "ARMSelectionDAGInfo.h"
Eric Christopher80b24ef2014-06-26 19:30:02 +000022#include "ARMSubtarget.h"
Chandler Carruthd9903882015-01-14 11:23:27 +000023#include "MCTargetDesc/ARMMCTargetDesc.h"
Eric Christopher80b24ef2014-06-26 19:30:02 +000024#include "Thumb1FrameLowering.h"
25#include "Thumb1InstrInfo.h"
26#include "Thumb2InstrInfo.h"
Evan Chenge45d6852011-01-11 21:46:47 +000027#include "llvm/ADT/Triple.h"
Eric Christophera47f6802014-06-13 00:20:35 +000028#include "llvm/IR/DataLayout.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000029#include "llvm/MC/MCInstrItineraries.h"
30#include "llvm/Target/TargetSubtargetInfo.h"
Evan Cheng10043e22007-01-19 07:51:42 +000031#include <string>
32
Evan Cheng54b68e32011-07-01 20:45:01 +000033#define GET_SUBTARGETINFO_HEADER
Evan Chengc9c090d2011-07-01 22:36:09 +000034#include "ARMGenSubtargetInfo.inc"
Evan Cheng54b68e32011-07-01 20:45:01 +000035
Evan Cheng10043e22007-01-19 07:51:42 +000036namespace llvm {
Evan Cheng43b9ca62009-08-28 23:18:09 +000037class GlobalValue;
Evan Cheng1a72add62011-07-07 07:07:08 +000038class StringRef;
Renato Golinb4dd6c52013-03-21 18:47:47 +000039class TargetOptions;
Eric Christopher661f2d12014-12-18 02:20:58 +000040class ARMBaseTargetMachine;
Evan Cheng10043e22007-01-19 07:51:42 +000041
Evan Cheng54b68e32011-07-01 20:45:01 +000042class ARMSubtarget : public ARMGenSubtargetInfo {
Evan Cheng10043e22007-01-19 07:51:42 +000043protected:
Evan Chengbf407072010-09-10 01:29:16 +000044 enum ARMProcFamilyEnum {
Jim Grosbach1a597112014-04-03 23:43:18 +000045 Others, CortexA5, CortexA7, CortexA8, CortexA9, CortexA12, CortexA15,
Artyom Skrobove6f1b7f2016-03-23 16:18:13 +000046 CortexA17, CortexR4, CortexR4F, CortexR5, CortexR7, CortexM3,
Sjoerd Meijer0b7bb162016-06-02 10:48:52 +000047 CortexA32, CortexA35, CortexA53, CortexA57, CortexA72, CortexA73,
Artyom Skrobove6f1b7f2016-03-23 16:18:13 +000048 Krait, Swift, ExynosM1
Evan Chengbf407072010-09-10 01:29:16 +000049 };
Amara Emerson330afb52013-09-23 14:26:15 +000050 enum ARMProcClassEnum {
51 None, AClass, RClass, MClass
52 };
Bradley Smith323fee12015-11-16 11:10:19 +000053 enum ARMArchEnum {
Bradley Smith982a8882015-11-17 13:38:29 +000054 ARMv2, ARMv2a, ARMv3, ARMv3m, ARMv4, ARMv4t, ARMv5, ARMv5t, ARMv5te,
Artyom Skrobovf187a652015-11-16 14:05:32 +000055 ARMv5tej, ARMv6, ARMv6k, ARMv6kz, ARMv6t2, ARMv6m, ARMv6sm, ARMv7a, ARMv7r,
Bradley Smithe26f7992016-01-15 10:24:39 +000056 ARMv7m, ARMv7em, ARMv8a, ARMv81a, ARMv82a, ARMv8mMainline, ARMv8mBaseline
Bradley Smith323fee12015-11-16 11:10:19 +000057 };
Evan Chengbf407072010-09-10 01:29:16 +000058
Diana Picus92423ce2016-06-27 09:08:23 +000059public:
60 /// What kind of timing do load multiple/store multiple instructions have.
61 enum ARMLdStMultipleTiming {
62 /// Can load/store 2 registers/cycle.
63 DoubleIssue,
64 /// Can load/store 2 registers/cycle, but needs an extra cycle if the access
65 /// is not 64-bit aligned.
66 DoubleIssueCheckUnalignedAccess,
67 /// Can load/store 1 register/cycle.
68 SingleIssue,
69 /// Can load/store 1 register/cycle, but needs an extra cycle for address
70 /// computation and potentially also for register writeback.
71 SingleIssuePlusExtras,
72 };
73
74protected:
Evan Chengbf407072010-09-10 01:29:16 +000075 /// ARMProcFamily - ARM processor family: Cortex-A8, Cortex-A9, and others.
Diana Picuseb1068a2016-06-27 13:06:10 +000076 ARMProcFamilyEnum ARMProcFamily = Others;
Evan Chengbf407072010-09-10 01:29:16 +000077
Amara Emerson330afb52013-09-23 14:26:15 +000078 /// ARMProcClass - ARM processor class: None, AClass, RClass or MClass.
Diana Picuseb1068a2016-06-27 13:06:10 +000079 ARMProcClassEnum ARMProcClass = None;
Amara Emerson330afb52013-09-23 14:26:15 +000080
Bradley Smith323fee12015-11-16 11:10:19 +000081 /// ARMArch - ARM architecture
Diana Picuseb1068a2016-06-27 13:06:10 +000082 ARMArchEnum ARMArch = ARMv4t;
Bradley Smith323fee12015-11-16 11:10:19 +000083
Joey Goulyb3f550e2013-06-26 16:58:26 +000084 /// HasV4TOps, HasV5TOps, HasV5TEOps,
Renato Golin12350602015-03-17 11:55:28 +000085 /// HasV6Ops, HasV6MOps, HasV6KOps, HasV6T2Ops, HasV7Ops, HasV8Ops -
Evan Cheng8b2bda02011-07-07 03:55:05 +000086 /// Specify whether target support specific ARM ISA variants.
Diana Picuseb1068a2016-06-27 13:06:10 +000087 bool HasV4TOps = false;
88 bool HasV5TOps = false;
89 bool HasV5TEOps = false;
90 bool HasV6Ops = false;
91 bool HasV6MOps = false;
92 bool HasV6KOps = false;
93 bool HasV6T2Ops = false;
94 bool HasV7Ops = false;
95 bool HasV8Ops = false;
96 bool HasV8_1aOps = false;
97 bool HasV8_2aOps = false;
98 bool HasV8MBaselineOps = false;
99 bool HasV8MMainlineOps = false;
Evan Cheng8b2bda02011-07-07 03:55:05 +0000100
Joey Goulyccd04892013-09-13 13:46:57 +0000101 /// HasVFPv2, HasVFPv3, HasVFPv4, HasFPARMv8, HasNEON - Specify what
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000102 /// floating point ISAs are supported.
Diana Picuseb1068a2016-06-27 13:06:10 +0000103 bool HasVFPv2 = false;
104 bool HasVFPv3 = false;
105 bool HasVFPv4 = false;
106 bool HasFPARMv8 = false;
107 bool HasNEON = false;
Evan Cheng10043e22007-01-19 07:51:42 +0000108
David Goodwina307edb2009-08-05 16:01:19 +0000109 /// UseNEONForSinglePrecisionFP - if the NEONFP attribute has been
110 /// specified. Use the method useNEONForSinglePrecisionFP() to
111 /// determine if NEON should actually be used.
Diana Picuseb1068a2016-06-27 13:06:10 +0000112 bool UseNEONForSinglePrecisionFP = false;
David Goodwin3b9c52c2009-08-04 17:53:06 +0000113
Bob Wilsone8a549c2012-09-29 21:43:49 +0000114 /// UseMulOps - True if non-microcoded fused integer multiply-add and
115 /// multiply-subtract instructions should be used.
Diana Picuseb1068a2016-06-27 13:06:10 +0000116 bool UseMulOps = false;
Bob Wilsone8a549c2012-09-29 21:43:49 +0000117
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000118 /// SlowFPVMLx - If the VFP2 / NEON instructions are available, indicates
119 /// whether the FP VML[AS] instructions are slow (if so, don't use them).
Diana Picuseb1068a2016-06-27 13:06:10 +0000120 bool SlowFPVMLx = false;
Jim Grosbach34de7762010-03-24 22:31:46 +0000121
Evan Cheng38bf5ad2011-03-31 19:38:48 +0000122 /// HasVMLxForwarding - If true, NEON has special multiplier accumulator
123 /// forwarding to allow mul + mla being issued back to back.
Diana Picuseb1068a2016-06-27 13:06:10 +0000124 bool HasVMLxForwarding = false;
Evan Cheng38bf5ad2011-03-31 19:38:48 +0000125
Evan Cheng58066e32010-07-13 19:21:50 +0000126 /// SlowFPBrcc - True if floating point compare + branch is slow.
Diana Picuseb1068a2016-06-27 13:06:10 +0000127 bool SlowFPBrcc = false;
Evan Cheng58066e32010-07-13 19:21:50 +0000128
Evan Cheng6dbe7132011-07-07 19:09:06 +0000129 /// InThumbMode - True if compiling for Thumb, false for ARM.
Diana Picuseb1068a2016-06-27 13:06:10 +0000130 bool InThumbMode = false;
Anton Korobeynikov12694bd2009-06-01 20:00:48 +0000131
Eric Christopher824f42f2015-05-12 01:26:05 +0000132 /// UseSoftFloat - True if we're using software floating point features.
Diana Picuseb1068a2016-06-27 13:06:10 +0000133 bool UseSoftFloat = false;
Eric Christopher824f42f2015-05-12 01:26:05 +0000134
Evan Cheng2bd65362011-07-07 00:08:19 +0000135 /// HasThumb2 - True if Thumb2 instructions are supported.
Diana Picuseb1068a2016-06-27 13:06:10 +0000136 bool HasThumb2 = false;
Evan Cheng10043e22007-01-19 07:51:42 +0000137
Evan Cheng5190f092010-08-11 07:17:46 +0000138 /// NoARM - True if subtarget does not support ARM mode execution.
Diana Picuseb1068a2016-06-27 13:06:10 +0000139 bool NoARM = false;
Evan Cheng5190f092010-08-11 07:17:46 +0000140
Akira Hatanaka28581522015-07-21 01:42:02 +0000141 /// ReserveR9 - True if R9 is not available as a general purpose register.
Diana Picuseb1068a2016-06-27 13:06:10 +0000142 bool ReserveR9 = false;
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000143
Akira Hatanaka024d91a2015-07-16 00:58:23 +0000144 /// NoMovt - True if MOVT / MOVW pairs are not used for materialization of
145 /// 32-bit imms (including global addresses).
Diana Picuseb1068a2016-06-27 13:06:10 +0000146 bool NoMovt = false;
Anton Korobeynikov25229082009-11-24 00:44:37 +0000147
Bob Wilson8decdc42011-10-07 17:17:49 +0000148 /// SupportsTailCall - True if the OS supports tail call. The dynamic linker
149 /// must be able to synthesize call stubs for interworking between ARM and
150 /// Thumb.
Diana Picuseb1068a2016-06-27 13:06:10 +0000151 bool SupportsTailCall = false;
Bob Wilson8decdc42011-10-07 17:17:49 +0000152
Oliver Stannard8addbf42015-12-01 10:23:06 +0000153 /// HasFP16 - True if subtarget supports half-precision FP conversions
Diana Picuseb1068a2016-06-27 13:06:10 +0000154 bool HasFP16 = false;
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000155
Oliver Stannard8addbf42015-12-01 10:23:06 +0000156 /// HasFullFP16 - True if subtarget supports half-precision FP operations
Diana Picuseb1068a2016-06-27 13:06:10 +0000157 bool HasFullFP16 = false;
Oliver Stannard8addbf42015-12-01 10:23:06 +0000158
Bob Wilsondd6eb5b2010-10-12 16:22:47 +0000159 /// HasD16 - True if subtarget is limited to 16 double precision
160 /// FP registers for VFPv3.
Diana Picuseb1068a2016-06-27 13:06:10 +0000161 bool HasD16 = false;
Bob Wilsondd6eb5b2010-10-12 16:22:47 +0000162
Jim Grosbach151cd8f2010-05-05 23:44:43 +0000163 /// HasHardwareDivide - True if subtarget supports [su]div
Diana Picuseb1068a2016-06-27 13:06:10 +0000164 bool HasHardwareDivide = false;
Jim Grosbach151cd8f2010-05-05 23:44:43 +0000165
Bob Wilsone8a549c2012-09-29 21:43:49 +0000166 /// HasHardwareDivideInARM - True if subtarget supports [su]div in ARM mode
Diana Picuseb1068a2016-06-27 13:06:10 +0000167 bool HasHardwareDivideInARM = false;
Bob Wilsone8a549c2012-09-29 21:43:49 +0000168
Jim Grosbach151cd8f2010-05-05 23:44:43 +0000169 /// HasT2ExtractPack - True if subtarget supports thumb2 extract/pack
170 /// instructions.
Diana Picuseb1068a2016-06-27 13:06:10 +0000171 bool HasT2ExtractPack = false;
Jim Grosbach151cd8f2010-05-05 23:44:43 +0000172
Evan Cheng6e809de2010-08-11 06:22:01 +0000173 /// HasDataBarrier - True if the subtarget supports DMB / DSB data barrier
174 /// instructions.
Diana Picuseb1068a2016-06-27 13:06:10 +0000175 bool HasDataBarrier = false;
Evan Cheng6e809de2010-08-11 06:22:01 +0000176
Bradley Smith4c21cba2016-01-15 10:23:46 +0000177 /// HasV7Clrex - True if the subtarget supports CLREX instructions
Diana Picuseb1068a2016-06-27 13:06:10 +0000178 bool HasV7Clrex = false;
Bradley Smith4c21cba2016-01-15 10:23:46 +0000179
180 /// HasAcquireRelease - True if the subtarget supports v8 atomics (LDA/LDAEX etc)
181 /// instructions
Diana Picuseb1068a2016-06-27 13:06:10 +0000182 bool HasAcquireRelease = false;
Bradley Smith4c21cba2016-01-15 10:23:46 +0000183
Evan Chengce8fb682010-08-09 18:35:19 +0000184 /// Pref32BitThumb - If true, codegen would prefer 32-bit Thumb instructions
185 /// over 16-bit ones.
Diana Picuseb1068a2016-06-27 13:06:10 +0000186 bool Pref32BitThumb = false;
Evan Chengce8fb682010-08-09 18:35:19 +0000187
Bob Wilsona2881ee2011-04-19 18:11:49 +0000188 /// AvoidCPSRPartialUpdate - If true, codegen would avoid using instructions
189 /// that partially update CPSR and add false dependency on the previous
190 /// CPSR setting instruction.
Diana Picuseb1068a2016-06-27 13:06:10 +0000191 bool AvoidCPSRPartialUpdate = false;
Bob Wilsona2881ee2011-04-19 18:11:49 +0000192
Evan Chengddc0cb62012-12-20 19:59:30 +0000193 /// AvoidMOVsShifterOperand - If true, codegen should avoid using flag setting
194 /// movs with shifter operand (i.e. asr, lsl, lsr).
Diana Picuseb1068a2016-06-27 13:06:10 +0000195 bool AvoidMOVsShifterOperand = false;
Evan Chengddc0cb62012-12-20 19:59:30 +0000196
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000197 /// HasRetAddrStack - Some processors perform return stack prediction. CodeGen should
Evan Cheng65f9d192012-02-28 18:51:51 +0000198 /// avoid issue "normal" call instructions to callees which do not return.
Diana Picuseb1068a2016-06-27 13:06:10 +0000199 bool HasRetAddrStack = false;
Evan Cheng65f9d192012-02-28 18:51:51 +0000200
Evan Cheng8740ee32010-11-03 06:34:55 +0000201 /// HasMPExtension - True if the subtarget supports Multiprocessing
202 /// extension (ARMv7 only).
Diana Picuseb1068a2016-06-27 13:06:10 +0000203 bool HasMPExtension = false;
Evan Cheng8740ee32010-11-03 06:34:55 +0000204
Bradley Smith25219752013-11-01 13:27:35 +0000205 /// HasVirtualization - True if the subtarget supports the Virtualization
206 /// extension.
Diana Picuseb1068a2016-06-27 13:06:10 +0000207 bool HasVirtualization = false;
Bradley Smith25219752013-11-01 13:27:35 +0000208
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000209 /// FPOnlySP - If true, the floating point unit only supports single
210 /// precision.
Diana Picuseb1068a2016-06-27 13:06:10 +0000211 bool FPOnlySP = false;
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000212
Tim Northovercedd4812013-05-23 19:11:14 +0000213 /// If true, the processor supports the Performance Monitor Extensions. These
214 /// include a generic cycle-counter as well as more fine-grained (often
215 /// implementation-specific) events.
Diana Picuseb1068a2016-06-27 13:06:10 +0000216 bool HasPerfMon = false;
Tim Northovercedd4812013-05-23 19:11:14 +0000217
Tim Northoverc6047652013-04-10 12:08:35 +0000218 /// HasTrustZone - if true, processor supports TrustZone security extensions
Diana Picuseb1068a2016-06-27 13:06:10 +0000219 bool HasTrustZone = false;
Tim Northoverc6047652013-04-10 12:08:35 +0000220
Bradley Smithfed3e4a2016-01-25 11:24:47 +0000221 /// Has8MSecExt - if true, processor supports ARMv8-M Security Extensions
Diana Picuseb1068a2016-06-27 13:06:10 +0000222 bool Has8MSecExt = false;
Bradley Smithfed3e4a2016-01-25 11:24:47 +0000223
Amara Emerson33089092013-09-19 11:59:01 +0000224 /// HasCrypto - if true, processor supports Cryptography extensions
Diana Picuseb1068a2016-06-27 13:06:10 +0000225 bool HasCrypto = false;
Amara Emerson33089092013-09-19 11:59:01 +0000226
Bernard Ogdenee87e852013-10-29 09:47:35 +0000227 /// HasCRC - if true, processor supports CRC instructions
Diana Picuseb1068a2016-06-27 13:06:10 +0000228 bool HasCRC = false;
Bernard Ogdenee87e852013-10-29 09:47:35 +0000229
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000230 /// HasRAS - if true, the processor supports RAS extensions
Diana Picuseb1068a2016-06-27 13:06:10 +0000231 bool HasRAS = false;
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000232
Tim Northover13510302014-04-01 13:22:02 +0000233 /// If true, the instructions "vmov.i32 d0, #0" and "vmov.i32 q0, #0" are
234 /// particularly effective at zeroing a VFP register.
Diana Picuseb1068a2016-06-27 13:06:10 +0000235 bool HasZeroCycleZeroing = false;
Tim Northover13510302014-04-01 13:22:02 +0000236
Diana Picusc5baa432016-06-23 07:47:35 +0000237 /// If true, if conversion may decide to leave some instructions unpredicated.
Diana Picuseb1068a2016-06-27 13:06:10 +0000238 bool IsProfitableToUnpredicate = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000239
240 /// If true, VMOV will be favored over VGETLNi32.
Diana Picuseb1068a2016-06-27 13:06:10 +0000241 bool HasSlowVGETLNi32 = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000242
243 /// If true, VMOV will be favored over VDUP.
Diana Picuseb1068a2016-06-27 13:06:10 +0000244 bool HasSlowVDUP32 = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000245
246 /// If true, VMOVSR will be favored over VMOVDRR.
Diana Picuseb1068a2016-06-27 13:06:10 +0000247 bool PreferVMOVSR = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000248
249 /// If true, ISHST barriers will be used for Release semantics.
Diana Picuseb1068a2016-06-27 13:06:10 +0000250 bool PreferISHST = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000251
Diana Picus4879b052016-07-06 09:22:23 +0000252 /// If true, a VLDM/VSTM starting with an odd register number is considered to
253 /// take more microops than single VLDRS/VSTRS.
254 bool SlowOddRegister = false;
255
256 /// If true, loading into a D subregister will be penalized.
257 bool SlowLoadDSubregister = false;
258
259 /// If true, the AGU and NEON/FPU units are multiplexed.
260 bool HasMuxedUnits = false;
261
Diana Picusb772e402016-07-06 11:22:11 +0000262 /// If true, VMOVS will never be widened to VMOVD
263 bool DontWidenVMOVS = false;
264
Diana Picus575f2bb2016-07-07 09:11:39 +0000265 /// If true, run the MLx expansion pass.
266 bool ExpandMLx = false;
267
268 /// If true, VFP/NEON VMLA/VMLS have special RAW hazards.
269 bool HasVMLxHazards = false;
270
Diana Picusc5baa432016-06-23 07:47:35 +0000271 /// If true, VMOVRS, VMOVSR and VMOVS will be converted from VFP to NEON.
Diana Picuseb1068a2016-06-27 13:06:10 +0000272 bool UseNEONForFPMovs = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000273
Diana Picus92423ce2016-06-27 09:08:23 +0000274 /// If true, VLDn instructions take an extra cycle for unaligned accesses.
Diana Picuseb1068a2016-06-27 13:06:10 +0000275 bool CheckVLDnAlign = false;
Diana Picus92423ce2016-06-27 09:08:23 +0000276
277 /// If true, VFP instructions are not pipelined.
Diana Picuseb1068a2016-06-27 13:06:10 +0000278 bool NonpipelinedVFP = false;
Diana Picus92423ce2016-06-27 09:08:23 +0000279
Akira Hatanaka2670f4a2015-07-28 22:44:28 +0000280 /// StrictAlign - If true, the subtarget disallows unaligned memory
Bob Wilson3dc97322010-09-28 04:09:35 +0000281 /// accesses for some types. For details, see
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000282 /// ARMTargetLowering::allowsMisalignedMemoryAccesses().
Diana Picuseb1068a2016-06-27 13:06:10 +0000283 bool StrictAlign = false;
Bob Wilson3dc97322010-09-28 04:09:35 +0000284
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000285 /// RestrictIT - If true, the subtarget disallows generation of deprecated IT
286 /// blocks to conform to ARMv8 rule.
Diana Picuseb1068a2016-06-27 13:06:10 +0000287 bool RestrictIT = false;
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000288
Artyom Skrobovcf296442015-09-24 17:31:16 +0000289 /// HasDSP - If true, the subtarget supports the DSP (saturating arith
290 /// and such) instructions.
Diana Picuseb1068a2016-06-27 13:06:10 +0000291 bool HasDSP = false;
Jim Grosbachcf1464d2011-07-01 21:12:19 +0000292
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000293 /// NaCl TRAP instruction is generated instead of the regular TRAP.
Diana Picuseb1068a2016-06-27 13:06:10 +0000294 bool UseNaClTrap = false;
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000295
Akira Hatanaka1bc8af72015-07-07 06:54:42 +0000296 /// Generate calls via indirect call instructions.
Diana Picuseb1068a2016-06-27 13:06:10 +0000297 bool GenLongCalls = false;
Akira Hatanaka1bc8af72015-07-07 06:54:42 +0000298
Renato Golinb4dd6c52013-03-21 18:47:47 +0000299 /// Target machine allowed unsafe FP math (such as use of NEON fp)
Diana Picuseb1068a2016-06-27 13:06:10 +0000300 bool UnsafeFPMath = false;
Renato Golinb4dd6c52013-03-21 18:47:47 +0000301
Tim Northoverf8e47e42015-10-28 22:56:36 +0000302 /// UseSjLjEH - If true, the target uses SjLj exception handling (e.g. iOS).
Diana Picuseb1068a2016-06-27 13:06:10 +0000303 bool UseSjLjEH = false;
Tim Northoverf8e47e42015-10-28 22:56:36 +0000304
Evan Cheng10043e22007-01-19 07:51:42 +0000305 /// stackAlignment - The minimum alignment known to hold of the stack frame on
306 /// entry to the function and which must be maintained by every function.
Diana Picuseb1068a2016-06-27 13:06:10 +0000307 unsigned stackAlignment = 4;
Evan Cheng10043e22007-01-19 07:51:42 +0000308
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000309 /// CPUString - String name of used CPU.
310 std::string CPUString;
311
Diana Picuseb1068a2016-06-27 13:06:10 +0000312 unsigned MaxInterleaveFactor = 1;
Diana Picus92423ce2016-06-27 09:08:23 +0000313
Diana Picusb772e402016-07-06 11:22:11 +0000314 /// Clearance before partial register updates (in number of instructions)
315 unsigned PartialUpdateClearance = 0;
316
Diana Picus92423ce2016-06-27 09:08:23 +0000317 /// What kind of timing do load multiple/store multiple have (double issue,
318 /// single issue etc).
Diana Picuseb1068a2016-06-27 13:06:10 +0000319 ARMLdStMultipleTiming LdStMultipleTiming = SingleIssue;
Diana Picus92423ce2016-06-27 09:08:23 +0000320
321 /// The adjustment that we need to apply to get the operand latency from the
322 /// operand cycle returned by the itinerary data for pre-ISel operands.
Diana Picuseb1068a2016-06-27 13:06:10 +0000323 int PreISelOperandLatencyAdjustment = 2;
Diana Picus92423ce2016-06-27 09:08:23 +0000324
Christian Pirker2a111602014-03-28 14:35:30 +0000325 /// IsLittle - The target is Little Endian
326 bool IsLittle;
327
Evan Chenge45d6852011-01-11 21:46:47 +0000328 /// TargetTriple - What processor and OS we're targeting.
329 Triple TargetTriple;
330
Andrew Trick352abc12012-08-08 02:44:16 +0000331 /// SchedModel - Processor specific instruction costs.
Pete Cooper11759452014-09-02 17:43:54 +0000332 MCSchedModel SchedModel;
Andrew Trick352abc12012-08-08 02:44:16 +0000333
Evan Cheng4e712de2009-06-19 01:51:50 +0000334 /// Selected instruction itineraries (one entry per itinerary class.)
335 InstrItineraryData InstrItins;
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000336
Renato Golinb4dd6c52013-03-21 18:47:47 +0000337 /// Options passed via command line that could influence the target
338 const TargetOptions &Options;
339
Eric Christopher661f2d12014-12-18 02:20:58 +0000340 const ARMBaseTargetMachine &TM;
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000341
Eric Christopher661f2d12014-12-18 02:20:58 +0000342public:
Evan Cheng10043e22007-01-19 07:51:42 +0000343 /// This constructor initializes the data members to match that
Daniel Dunbar31b44e82009-08-02 22:11:08 +0000344 /// of the specified triple.
Evan Cheng10043e22007-01-19 07:51:42 +0000345 ///
Daniel Sandersa73f1fd2015-06-10 12:11:26 +0000346 ARMSubtarget(const Triple &TT, const std::string &CPU, const std::string &FS,
347 const ARMBaseTargetMachine &TM, bool IsLittle);
Evan Cheng10043e22007-01-19 07:51:42 +0000348
Dan Gohman544ab2c2008-04-12 04:36:06 +0000349 /// getMaxInlineSizeThreshold - Returns the maximum memset / memcpy size
350 /// that still makes it profitable to inline the call.
Rafael Espindola419b6d72007-10-31 14:39:58 +0000351 unsigned getMaxInlineSizeThreshold() const {
James Molloya70697e2014-05-16 14:24:22 +0000352 return 64;
Rafael Espindola419b6d72007-10-31 14:39:58 +0000353 }
Anton Korobeynikov0b91cc42009-05-23 19:51:43 +0000354 /// ParseSubtargetFeatures - Parses features string setting specified
Evan Cheng10043e22007-01-19 07:51:42 +0000355 /// subtarget options. Definition of function is auto generated by tblgen.
Evan Cheng1a72add62011-07-07 07:07:08 +0000356 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Evan Cheng10043e22007-01-19 07:51:42 +0000357
Eric Christophera47f6802014-06-13 00:20:35 +0000358 /// initializeSubtargetDependencies - Initializes using a CPU and feature string
359 /// so that we can use initializer lists for subtarget initialization.
360 ARMSubtarget &initializeSubtargetDependencies(StringRef CPU, StringRef FS);
361
Eric Christopherd9134482014-08-04 21:25:23 +0000362 const ARMSelectionDAGInfo *getSelectionDAGInfo() const override {
363 return &TSInfo;
364 }
Eric Christopherd9134482014-08-04 21:25:23 +0000365 const ARMBaseInstrInfo *getInstrInfo() const override {
366 return InstrInfo.get();
367 }
368 const ARMTargetLowering *getTargetLowering() const override {
369 return &TLInfo;
370 }
371 const ARMFrameLowering *getFrameLowering() const override {
372 return FrameLowering.get();
373 }
374 const ARMBaseRegisterInfo *getRegisterInfo() const override {
Eric Christopher80b24ef2014-06-26 19:30:02 +0000375 return &InstrInfo->getRegisterInfo();
376 }
Eric Christophera47f6802014-06-13 00:20:35 +0000377
Bill Wendling61375d82013-02-16 01:36:26 +0000378private:
Eric Christopher030294e2014-06-13 00:20:39 +0000379 ARMSelectionDAGInfo TSInfo;
Eric Christopher8b770652015-01-26 19:03:15 +0000380 // Either Thumb1FrameLowering or ARMFrameLowering.
381 std::unique_ptr<ARMFrameLowering> FrameLowering;
Eric Christopher80b24ef2014-06-26 19:30:02 +0000382 // Either Thumb1InstrInfo or Thumb2InstrInfo.
383 std::unique_ptr<ARMBaseInstrInfo> InstrInfo;
384 ARMTargetLowering TLInfo;
Eric Christophera47f6802014-06-13 00:20:35 +0000385
Bill Wendling61375d82013-02-16 01:36:26 +0000386 void initializeEnvironment();
Eric Christopherb68e2532014-09-03 20:36:31 +0000387 void initSubtargetFeatures(StringRef CPU, StringRef FS);
Eric Christopher8b770652015-01-26 19:03:15 +0000388 ARMFrameLowering *initializeFrameLowering(StringRef CPU, StringRef FS);
389
Bill Wendling61375d82013-02-16 01:36:26 +0000390public:
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000391 void computeIssueWidth();
392
Evan Cheng8b2bda02011-07-07 03:55:05 +0000393 bool hasV4TOps() const { return HasV4TOps; }
394 bool hasV5TOps() const { return HasV5TOps; }
395 bool hasV5TEOps() const { return HasV5TEOps; }
396 bool hasV6Ops() const { return HasV6Ops; }
Amara Emerson5035ee02013-10-07 16:55:23 +0000397 bool hasV6MOps() const { return HasV6MOps; }
Renato Golin12350602015-03-17 11:55:28 +0000398 bool hasV6KOps() const { return HasV6KOps; }
Evan Cheng8b2bda02011-07-07 03:55:05 +0000399 bool hasV6T2Ops() const { return HasV6T2Ops; }
400 bool hasV7Ops() const { return HasV7Ops; }
Joey Goulyb3f550e2013-06-26 16:58:26 +0000401 bool hasV8Ops() const { return HasV8Ops; }
Vladimir Sukharev2afdb322015-04-01 14:54:56 +0000402 bool hasV8_1aOps() const { return HasV8_1aOps; }
Oliver Stannard8addbf42015-12-01 10:23:06 +0000403 bool hasV8_2aOps() const { return HasV8_2aOps; }
Bradley Smithe26f7992016-01-15 10:24:39 +0000404 bool hasV8MBaselineOps() const { return HasV8MBaselineOps; }
405 bool hasV8MMainlineOps() const { return HasV8MMainlineOps; }
Evan Cheng10043e22007-01-19 07:51:42 +0000406
Diana Picus4879b052016-07-06 09:22:23 +0000407 /// @{
408 /// These functions are obsolete, please consider adding subtarget features
409 /// or properties instead of calling them.
Quentin Colombet13cd5212012-11-29 19:48:01 +0000410 bool isCortexA5() const { return ARMProcFamily == CortexA5; }
Tim Northover0feb91e2014-04-01 14:10:07 +0000411 bool isCortexA7() const { return ARMProcFamily == CortexA7; }
Evan Chengbf407072010-09-10 01:29:16 +0000412 bool isCortexA8() const { return ARMProcFamily == CortexA8; }
413 bool isCortexA9() const { return ARMProcFamily == CortexA9; }
Silviu Barangab47bb942012-09-13 15:05:10 +0000414 bool isCortexA15() const { return ARMProcFamily == CortexA15; }
Bob Wilsone8a549c2012-09-29 21:43:49 +0000415 bool isSwift() const { return ARMProcFamily == Swift; }
Artyom Skrobove6f1b7f2016-03-23 16:18:13 +0000416 bool isCortexM3() const { return ARMProcFamily == CortexM3; }
Ana Pazos93a07c22013-12-06 22:48:17 +0000417 bool isLikeA9() const { return isCortexA9() || isCortexA15() || isKrait(); }
Quentin Colombetb1b66e72012-12-21 04:35:05 +0000418 bool isCortexR5() const { return ARMProcFamily == CortexR5; }
Ana Pazos93a07c22013-12-06 22:48:17 +0000419 bool isKrait() const { return ARMProcFamily == Krait; }
Diana Picus4879b052016-07-06 09:22:23 +0000420 /// @}
Evan Chengbf407072010-09-10 01:29:16 +0000421
Evan Cheng5190f092010-08-11 07:17:46 +0000422 bool hasARMOps() const { return !NoARM; }
423
Evan Cheng8b2bda02011-07-07 03:55:05 +0000424 bool hasVFP2() const { return HasVFPv2; }
425 bool hasVFP3() const { return HasVFPv3; }
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000426 bool hasVFP4() const { return HasVFPv4; }
Joey Goulyccd04892013-09-13 13:46:57 +0000427 bool hasFPARMv8() const { return HasFPARMv8; }
Evan Cheng8b2bda02011-07-07 03:55:05 +0000428 bool hasNEON() const { return HasNEON; }
Amara Emerson33089092013-09-19 11:59:01 +0000429 bool hasCrypto() const { return HasCrypto; }
Bernard Ogdenee87e852013-10-29 09:47:35 +0000430 bool hasCRC() const { return HasCRC; }
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000431 bool hasRAS() const { return HasRAS; }
Bradley Smith25219752013-11-01 13:27:35 +0000432 bool hasVirtualization() const { return HasVirtualization; }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000433 bool useNEONForSinglePrecisionFP() const {
Cameron Esfahani17177d12015-02-05 02:09:33 +0000434 return hasNEON() && UseNEONForSinglePrecisionFP;
435 }
Evan Cheng8b2bda02011-07-07 03:55:05 +0000436
Shantonu Sen94231ee2010-05-06 14:57:47 +0000437 bool hasDivide() const { return HasHardwareDivide; }
Bob Wilsone8a549c2012-09-29 21:43:49 +0000438 bool hasDivideInARMMode() const { return HasHardwareDivideInARM; }
Shantonu Sen94231ee2010-05-06 14:57:47 +0000439 bool hasT2ExtractPack() const { return HasT2ExtractPack; }
Evan Cheng6e809de2010-08-11 06:22:01 +0000440 bool hasDataBarrier() const { return HasDataBarrier; }
Bradley Smith4c21cba2016-01-15 10:23:46 +0000441 bool hasV7Clrex() const { return HasV7Clrex; }
442 bool hasAcquireRelease() const { return HasAcquireRelease; }
Tim Northoverc7ea8042013-10-25 09:30:24 +0000443 bool hasAnyDataBarrier() const {
444 return HasDataBarrier || (hasV6Ops() && !isThumb());
445 }
Bob Wilsone8a549c2012-09-29 21:43:49 +0000446 bool useMulOps() const { return UseMulOps; }
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000447 bool useFPVMLx() const { return !SlowFPVMLx; }
Evan Cheng38bf5ad2011-03-31 19:38:48 +0000448 bool hasVMLxForwarding() const { return HasVMLxForwarding; }
Evan Cheng58066e32010-07-13 19:21:50 +0000449 bool isFPBrccSlow() const { return SlowFPBrcc; }
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000450 bool isFPOnlySP() const { return FPOnlySP; }
Tim Northovercedd4812013-05-23 19:11:14 +0000451 bool hasPerfMon() const { return HasPerfMon; }
Tim Northoverc6047652013-04-10 12:08:35 +0000452 bool hasTrustZone() const { return HasTrustZone; }
Bradley Smithfed3e4a2016-01-25 11:24:47 +0000453 bool has8MSecExt() const { return Has8MSecExt; }
Tim Northover13510302014-04-01 13:22:02 +0000454 bool hasZeroCycleZeroing() const { return HasZeroCycleZeroing; }
Diana Picusc5baa432016-06-23 07:47:35 +0000455 bool isProfitableToUnpredicate() const { return IsProfitableToUnpredicate; }
456 bool hasSlowVGETLNi32() const { return HasSlowVGETLNi32; }
457 bool hasSlowVDUP32() const { return HasSlowVDUP32; }
458 bool preferVMOVSR() const { return PreferVMOVSR; }
459 bool preferISHSTBarriers() const { return PreferISHST; }
Diana Picus575f2bb2016-07-07 09:11:39 +0000460 bool expandMLx() const { return ExpandMLx; }
461 bool hasVMLxHazards() const { return HasVMLxHazards; }
Diana Picus4879b052016-07-06 09:22:23 +0000462 bool hasSlowOddRegister() const { return SlowOddRegister; }
463 bool hasSlowLoadDSubregister() const { return SlowLoadDSubregister; }
464 bool hasMuxedUnits() const { return HasMuxedUnits; }
Diana Picusb772e402016-07-06 11:22:11 +0000465 bool dontWidenVMOVS() const { return DontWidenVMOVS; }
Diana Picusc5baa432016-06-23 07:47:35 +0000466 bool useNEONForFPMovs() const { return UseNEONForFPMovs; }
Diana Picus92423ce2016-06-27 09:08:23 +0000467 bool checkVLDnAccessAlignment() const { return CheckVLDnAlign; }
468 bool nonpipelinedVFP() const { return NonpipelinedVFP; }
Evan Chengce8fb682010-08-09 18:35:19 +0000469 bool prefers32BitThumb() const { return Pref32BitThumb; }
Bob Wilsona2881ee2011-04-19 18:11:49 +0000470 bool avoidCPSRPartialUpdate() const { return AvoidCPSRPartialUpdate; }
Evan Chengddc0cb62012-12-20 19:59:30 +0000471 bool avoidMOVsShifterOperand() const { return AvoidMOVsShifterOperand; }
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000472 bool hasRetAddrStack() const { return HasRetAddrStack; }
Evan Cheng8740ee32010-11-03 06:34:55 +0000473 bool hasMPExtension() const { return HasMPExtension; }
Artyom Skrobovcf296442015-09-24 17:31:16 +0000474 bool hasDSP() const { return HasDSP; }
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000475 bool useNaClTrap() const { return UseNaClTrap; }
Tim Northoverf8e47e42015-10-28 22:56:36 +0000476 bool useSjLjEH() const { return UseSjLjEH; }
Akira Hatanaka1bc8af72015-07-07 06:54:42 +0000477 bool genLongCalls() const { return GenLongCalls; }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000478
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000479 bool hasFP16() const { return HasFP16; }
Bob Wilsondd6eb5b2010-10-12 16:22:47 +0000480 bool hasD16() const { return HasD16; }
Oliver Stannard8addbf42015-12-01 10:23:06 +0000481 bool hasFullFP16() const { return HasFullFP16; }
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000482
Evan Cheng5f1ba4c2011-04-20 22:20:12 +0000483 const Triple &getTargetTriple() const { return TargetTriple; }
484
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000485 bool isTargetDarwin() const { return TargetTriple.isOSDarwin(); }
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000486 bool isTargetIOS() const { return TargetTriple.isiOS(); }
Tim Northovere0ccdc62015-10-28 22:46:43 +0000487 bool isTargetWatchOS() const { return TargetTriple.isWatchOS(); }
Tim Northover042a6c12016-01-27 19:32:29 +0000488 bool isTargetWatchABI() const { return TargetTriple.isWatchABI(); }
Cameron Esfahani943908b2013-08-29 20:23:14 +0000489 bool isTargetLinux() const { return TargetTriple.isOSLinux(); }
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000490 bool isTargetNaCl() const { return TargetTriple.isOSNaCl(); }
Simon Pilgrima2794102014-11-22 19:12:10 +0000491 bool isTargetNetBSD() const { return TargetTriple.isOSNetBSD(); }
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000492 bool isTargetWindows() const { return TargetTriple.isOSWindows(); }
Tim Northoverd6a729b2014-01-06 14:28:05 +0000493
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000494 bool isTargetCOFF() const { return TargetTriple.isOSBinFormatCOFF(); }
Tim Northover9653eb52013-12-10 16:57:43 +0000495 bool isTargetELF() const { return TargetTriple.isOSBinFormatELF(); }
Tim Northoverd6a729b2014-01-06 14:28:05 +0000496 bool isTargetMachO() const { return TargetTriple.isOSBinFormatMachO(); }
497
Renato Golin87610692013-07-16 09:32:17 +0000498 // ARM EABI is the bare-metal EABI described in ARM ABI documents and
499 // can be accessed via -target arm-none-eabi. This is NOT GNUEABI.
500 // FIXME: Add a flag for bare-metal for that target and set Triple::EABI
501 // even for GNUEABI, so we can make a distinction here and still conform to
502 // the EABI on GNU (and Android) mode. This requires change in Clang, too.
Tim Northover7649eba2014-01-06 12:00:44 +0000503 // FIXME: The Darwin exception is temporary, while we move users to
504 // "*-*-*-macho" triples as quickly as possible.
Renato Golin87610692013-07-16 09:32:17 +0000505 bool isTargetAEABI() const {
Tim Northover7649eba2014-01-06 12:00:44 +0000506 return (TargetTriple.getEnvironment() == Triple::EABI ||
507 TargetTriple.getEnvironment() == Triple::EABIHF) &&
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000508 !isTargetDarwin() && !isTargetWindows();
Renato Golin87610692013-07-16 09:32:17 +0000509 }
Renato Golin6d435f12015-11-09 12:40:30 +0000510 bool isTargetGNUAEABI() const {
511 return (TargetTriple.getEnvironment() == Triple::GNUEABI ||
512 TargetTriple.getEnvironment() == Triple::GNUEABIHF) &&
513 !isTargetDarwin() && !isTargetWindows();
514 }
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000515 bool isTargetMuslAEABI() const {
516 return (TargetTriple.getEnvironment() == Triple::MuslEABI ||
517 TargetTriple.getEnvironment() == Triple::MuslEABIHF) &&
518 !isTargetDarwin() && !isTargetWindows();
519 }
Evan Cheng181fe362007-01-19 19:22:40 +0000520
Renato Golin8cea6e82014-01-29 11:50:56 +0000521 // ARM Targets that support EHABI exception handling standard
522 // Darwin uses SjLj. Other targets might need more checks.
523 bool isTargetEHABICompatible() const {
524 return (TargetTriple.getEnvironment() == Triple::EABI ||
525 TargetTriple.getEnvironment() == Triple::GNUEABI ||
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000526 TargetTriple.getEnvironment() == Triple::MuslEABI ||
Renato Golin8cea6e82014-01-29 11:50:56 +0000527 TargetTriple.getEnvironment() == Triple::EABIHF ||
Evgeniy Stepanov02bc78b2014-01-30 14:18:25 +0000528 TargetTriple.getEnvironment() == Triple::GNUEABIHF ||
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000529 TargetTriple.getEnvironment() == Triple::MuslEABIHF ||
Evgeniy Stepanov5fe279e2015-10-08 21:21:24 +0000530 isTargetAndroid()) &&
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000531 !isTargetDarwin() && !isTargetWindows();
Renato Golin8cea6e82014-01-29 11:50:56 +0000532 }
533
Tim Northover44594ad2013-12-18 09:27:33 +0000534 bool isTargetHardFloat() const {
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000535 // FIXME: this is invalid for WindowsCE
Tim Northover44594ad2013-12-18 09:27:33 +0000536 return TargetTriple.getEnvironment() == Triple::GNUEABIHF ||
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000537 TargetTriple.getEnvironment() == Triple::MuslEABIHF ||
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000538 TargetTriple.getEnvironment() == Triple::EABIHF ||
Tim Northovere0ccdc62015-10-28 22:46:43 +0000539 isTargetWindows() || isAAPCS16_ABI();
Tim Northover44594ad2013-12-18 09:27:33 +0000540 }
Evgeniy Stepanov5fe279e2015-10-08 21:21:24 +0000541 bool isTargetAndroid() const { return TargetTriple.isAndroid(); }
Tim Northover44594ad2013-12-18 09:27:33 +0000542
Eric Christopher661f2d12014-12-18 02:20:58 +0000543 bool isAPCS_ABI() const;
544 bool isAAPCS_ABI() const;
Tim Northovere0ccdc62015-10-28 22:46:43 +0000545 bool isAAPCS16_ABI() const;
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000546
Eric Christopher824f42f2015-05-12 01:26:05 +0000547 bool useSoftFloat() const { return UseSoftFloat; }
Evan Cheng1834f5d2011-07-07 19:05:12 +0000548 bool isThumb() const { return InThumbMode; }
549 bool isThumb1Only() const { return InThumbMode && !HasThumb2; }
550 bool isThumb2() const { return InThumbMode && HasThumb2; }
Evan Cheng2bd65362011-07-07 00:08:19 +0000551 bool hasThumb2() const { return HasThumb2; }
Amara Emerson330afb52013-09-23 14:26:15 +0000552 bool isMClass() const { return ARMProcClass == MClass; }
553 bool isRClass() const { return ARMProcClass == RClass; }
554 bool isAClass() const { return ARMProcClass == AClass; }
Evan Cheng10043e22007-01-19 07:51:42 +0000555
Akira Hatanaka28581522015-07-21 01:42:02 +0000556 bool isR9Reserved() const {
557 return isTargetMachO() ? (ReserveR9 || !HasV6Ops) : ReserveR9;
558 }
Evan Cheng10043e22007-01-19 07:51:42 +0000559
Tim Northoverf8b0a7a2016-05-13 19:16:14 +0000560 /// Returns true if the frame setup is split into two separate pushes (first
561 /// r0-r7,lr then r8-r11), principally so that the frame pointer is adjacent
562 /// to lr.
563 bool splitFramePushPop() const {
564 return isTargetMachO();
565 }
566
Tim Northover910dde72015-08-03 17:20:10 +0000567 bool useStride4VFPs(const MachineFunction &MF) const;
568
Eric Christopherc1058df2014-07-04 01:55:26 +0000569 bool useMovt(const MachineFunction &MF) const;
570
Bob Wilson8decdc42011-10-07 17:17:49 +0000571 bool supportsTailCall() const { return SupportsTailCall; }
Anton Korobeynikov25229082009-11-24 00:44:37 +0000572
Akira Hatanaka2670f4a2015-07-28 22:44:28 +0000573 bool allowsUnalignedMem() const { return !StrictAlign; }
Bob Wilson3dc97322010-09-28 04:09:35 +0000574
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000575 bool restrictIT() const { return RestrictIT; }
576
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000577 const std::string & getCPUString() const { return CPUString; }
Anton Korobeynikov25229082009-11-24 00:44:37 +0000578
Christian Pirker2a111602014-03-28 14:35:30 +0000579 bool isLittle() const { return IsLittle; }
580
Owen Andersona3181e22010-09-28 21:57:50 +0000581 unsigned getMispredictionPenalty() const;
Jim Grosbach1a597112014-04-03 23:43:18 +0000582
Bob Wilsone7dde0c2013-11-03 06:14:38 +0000583 /// This function returns true if the target has sincos() routine in its
584 /// compiler runtime or math libraries.
585 bool hasSinCos() const;
Andrew Trickc416ba62010-12-24 04:28:06 +0000586
Matthias Braun9e859802015-07-17 23:18:30 +0000587 /// Returns true if machine scheduler should be enabled.
588 bool enableMachineScheduler() const override;
589
Andrew Trick8d2ee372014-06-04 07:06:27 +0000590 /// True for some subtargets at > -O0.
Matthias Braun39a2afc2015-06-13 03:42:16 +0000591 bool enablePostRAScheduler() const override;
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000592
Robin Morisset59c23cd2014-08-21 21:50:01 +0000593 // enableAtomicExpand- True if we need to expand our atomics.
594 bool enableAtomicExpand() const override;
Eric Christopherc40e5ed2014-06-19 21:03:04 +0000595
Robin Morissetd18cda62014-08-15 22:17:28 +0000596 /// getInstrItins - Return the instruction itineraries based on subtarget
Evan Cheng4e712de2009-06-19 01:51:50 +0000597 /// selection.
Benjamin Kramer8c90fd72014-09-03 11:41:21 +0000598 const InstrItineraryData *getInstrItineraryData() const override {
Eric Christopherd9134482014-08-04 21:25:23 +0000599 return &InstrItins;
600 }
Evan Cheng4e712de2009-06-19 01:51:50 +0000601
Evan Cheng10043e22007-01-19 07:51:42 +0000602 /// getStackAlignment - Returns the minimum alignment known to hold of the
603 /// stack frame on entry to the function and which must be maintained by every
604 /// function for this subtarget.
605 unsigned getStackAlignment() const { return stackAlignment; }
Evan Cheng43b9ca62009-08-28 23:18:09 +0000606
Diana Picus92423ce2016-06-27 09:08:23 +0000607 unsigned getMaxInterleaveFactor() const { return MaxInterleaveFactor; }
608
Diana Picusb772e402016-07-06 11:22:11 +0000609 unsigned getPartialUpdateClearance() const { return PartialUpdateClearance; }
610
Diana Picus92423ce2016-06-27 09:08:23 +0000611 ARMLdStMultipleTiming getLdStMultipleTiming() const {
612 return LdStMultipleTiming;
613 }
614
615 int getPreISelOperandLatencyAdjustment() const {
616 return PreISelOperandLatencyAdjustment;
617 }
618
Rafael Espindola5ac8f5c2016-06-28 15:38:13 +0000619 /// True if the GV will be accessed via an indirect symbol.
620 bool isGVIndirectSymbol(const GlobalValue *GV) const;
Chris Bieneman03695ab2014-07-15 17:18:41 +0000621
Akira Hatanakaddf76aa2015-05-23 01:14:08 +0000622 /// True if fast-isel is used.
623 bool useFastISel() const;
Evan Cheng10043e22007-01-19 07:51:42 +0000624};
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000625} // End llvm namespace
Evan Cheng10043e22007-01-19 07:51:42 +0000626
627#endif // ARMSUBTARGET_H