blob: ab649beea835618b149dfdc1a3900311dcb69bd0 [file] [log] [blame]
Jack Carter97700972013-08-13 20:19:16 +00001def addrimm12 : ComplexPattern<iPTR, 2, "selectIntAddrMM", [frameindex]>;
2
Zoran Jovanovicb26f8892014-10-10 13:45:34 +00003def simm4 : Operand<i32>;
4
Jack Carter97700972013-08-13 20:19:16 +00005def simm12 : Operand<i32> {
6 let DecoderMethod = "DecodeSimm12";
7}
8
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +00009def uimm5_lsl2 : Operand<OtherVT> {
10 let EncoderMethod = "getUImm5Lsl2Encoding";
11}
12
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +000013def simm9_addiusp : Operand<i32> {
14 let EncoderMethod = "getSImm9AddiuspValue";
15}
16
Jack Carter97700972013-08-13 20:19:16 +000017def mem_mm_12 : Operand<i32> {
18 let PrintMethod = "printMemOperand";
19 let MIOperandInfo = (ops GPR32, simm12);
20 let EncoderMethod = "getMemEncodingMMImm12";
21 let ParserMatchClass = MipsMemAsmOperand;
22 let OperandType = "OPERAND_MEMORY";
23}
24
Zoran Jovanovic507e0842013-10-29 16:38:59 +000025def jmptarget_mm : Operand<OtherVT> {
26 let EncoderMethod = "getJumpTargetOpValueMM";
27}
28
29def calltarget_mm : Operand<iPTR> {
30 let EncoderMethod = "getJumpTargetOpValueMM";
31}
32
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +000033def brtarget_mm : Operand<OtherVT> {
34 let EncoderMethod = "getBranchTargetOpValueMM";
35 let OperandType = "OPERAND_PCREL";
36 let DecoderMethod = "DecodeBranchTargetMM";
37}
38
Zoran Jovanovic73ff9482014-08-14 12:09:10 +000039class CompactBranchMM<string opstr, DAGOperand opnd, PatFrag cond_op,
40 RegisterOperand RO> :
41 InstSE<(outs), (ins RO:$rs, opnd:$offset),
42 !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI> {
43 let isBranch = 1;
44 let isTerminator = 1;
45 let hasDelaySlot = 0;
46 let Defs = [AT];
47}
48
Jack Carter97700972013-08-13 20:19:16 +000049let canFoldAsLoad = 1 in
50class LoadLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
51 Operand MemOpnd> :
52 InstSE<(outs RO:$rt), (ins MemOpnd:$addr, RO:$src),
53 !strconcat(opstr, "\t$rt, $addr"),
54 [(set RO:$rt, (OpNode addrimm12:$addr, RO:$src))],
55 NoItinerary, FrmI> {
Vladimir Medicdde3d582013-09-06 12:30:36 +000056 let DecoderMethod = "DecodeMemMMImm12";
Jack Carter97700972013-08-13 20:19:16 +000057 string Constraints = "$src = $rt";
58}
59
60class StoreLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
61 Operand MemOpnd>:
62 InstSE<(outs), (ins RO:$rt, MemOpnd:$addr),
63 !strconcat(opstr, "\t$rt, $addr"),
Vladimir Medicdde3d582013-09-06 12:30:36 +000064 [(OpNode RO:$rt, addrimm12:$addr)], NoItinerary, FrmI> {
65 let DecoderMethod = "DecodeMemMMImm12";
66}
Jack Carter97700972013-08-13 20:19:16 +000067
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +000068class LLBaseMM<string opstr, RegisterOperand RO> :
69 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
70 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +000071 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +000072 let mayLoad = 1;
73}
74
75class SCBaseMM<string opstr, RegisterOperand RO> :
Zoran Jovanovic285cc282014-02-28 18:22:56 +000076 InstSE<(outs RO:$dst), (ins RO:$rt, mem_mm_12:$addr),
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +000077 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +000078 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +000079 let mayStore = 1;
Zoran Jovanovic285cc282014-02-28 18:22:56 +000080 let Constraints = "$rt = $dst";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +000081}
82
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +000083class LoadMM<string opstr, DAGOperand RO, SDPatternOperator OpNode = null_frag,
84 InstrItinClass Itin = NoItinerary> :
85 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
86 !strconcat(opstr, "\t$rt, $addr"),
87 [(set RO:$rt, (OpNode addrimm12:$addr))], Itin, FrmI> {
88 let DecoderMethod = "DecodeMemMMImm12";
89 let canFoldAsLoad = 1;
90 let mayLoad = 1;
91}
92
Zoran Jovanovic592239d2014-10-21 08:44:58 +000093class ArithRMM16<string opstr, RegisterOperand RO, bit isComm = 0,
94 InstrItinClass Itin = NoItinerary,
95 SDPatternOperator OpNode = null_frag> :
96 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, RO:$rt),
97 !strconcat(opstr, "\t$rd, $rs, $rt"),
98 [(set RO:$rd, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
99 let isCommutable = isComm;
100}
101
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000102class LogicRMM16<string opstr, RegisterOperand RO,
103 InstrItinClass Itin = NoItinerary,
104 SDPatternOperator OpNode = null_frag> :
105 MicroMipsInst16<(outs RO:$dst), (ins RO:$rs, RO:$rt),
106 !strconcat(opstr, "\t$rt, $rs"),
107 [(set RO:$dst, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
108 let isCommutable = 1;
109 let Constraints = "$rt = $dst";
110}
111
112class NotMM16<string opstr, RegisterOperand RO> :
113 MicroMipsInst16<(outs RO:$rt), (ins RO:$rs),
114 !strconcat(opstr, "\t$rt, $rs"),
115 [(set RO:$rt, (not RO:$rs))], NoItinerary, FrmR>;
116
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000117class AddImmUS5<string opstr, RegisterOperand RO> :
118 MicroMipsInst16<(outs RO:$dst), (ins RO:$rd, simm4:$imm),
119 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR> {
120 let Constraints = "$rd = $dst";
121 let isCommutable = 1;
122}
123
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000124class AddImmUSP<string opstr> :
125 MicroMipsInst16<(outs), (ins simm9_addiusp:$imm),
126 !strconcat(opstr, "\t$imm"), [], NoItinerary, FrmI>;
127
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000128class MoveFromHILOMM<string opstr, RegisterOperand RO, Register UseReg> :
129 MicroMipsInst16<(outs RO:$rd), (ins), !strconcat(opstr, "\t$rd"),
130 [], II_MFHI_MFLO, FrmR> {
131 let Uses = [UseReg];
132 let hasSideEffects = 0;
133}
134
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000135class MoveMM16<string opstr, RegisterOperand RO, bit isComm = 0,
136 InstrItinClass Itin = NoItinerary> :
137 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs),
138 !strconcat(opstr, "\t$rd, $rs"), [], Itin, FrmR> {
139 let isCommutable = isComm;
140 let isReMaterializable = 1;
141}
142
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000143// 16-bit Jump and Link (Call)
144class JumpLinkRegMM16<string opstr, RegisterOperand RO> :
145 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Zoran Jovanovic9b05a312014-03-31 14:00:10 +0000146 [(MipsJmpLink RO:$rs)], IIBranch, FrmR> {
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000147 let isCall = 1;
148 let hasDelaySlot = 1;
149 let Defs = [RA];
150}
151
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000152// 16-bit Jump Reg
153class JumpRegMM16<string opstr, RegisterOperand RO> :
154 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
155 [], IIBranch, FrmR> {
156 let hasDelaySlot = 1;
157 let isBranch = 1;
158 let isIndirectBranch = 1;
159}
160
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000161// Base class for JRADDIUSP instruction.
162class JumpRAddiuStackMM16 :
163 MicroMipsInst16<(outs), (ins uimm5_lsl2:$imm), "jraddiusp\t$imm",
164 [], IIBranch, FrmR> {
165 let isTerminator = 1;
166 let isBarrier = 1;
167 let hasDelaySlot = 1;
168 let isBranch = 1;
169 let isIndirectBranch = 1;
170}
171
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000172// 16-bit Jump and Link (Call) - Short Delay Slot
173class JumpLinkRegSMM16<string opstr, RegisterOperand RO> :
174 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
175 [], IIBranch, FrmR> {
176 let isCall = 1;
177 let hasDelaySlot = 1;
178 let Defs = [RA];
179}
180
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000181// 16-bit Jump Register Compact - No delay slot
182class JumpRegCMM16<string opstr, RegisterOperand RO> :
183 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
184 [], IIBranch, FrmR> {
185 let isTerminator = 1;
186 let isBarrier = 1;
187 let isBranch = 1;
188 let isIndirectBranch = 1;
189}
190
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000191// MicroMIPS Jump and Link (Call) - Short Delay Slot
192let isCall = 1, hasDelaySlot = 1, Defs = [RA] in {
193 class JumpLinkMM<string opstr, DAGOperand opnd> :
194 InstSE<(outs), (ins opnd:$target), !strconcat(opstr, "\t$target"),
195 [], IIBranch, FrmJ, opstr> {
196 let DecoderMethod = "DecodeJumpTargetMM";
197 }
198
199 class JumpLinkRegMM<string opstr, RegisterOperand RO>:
200 InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"),
201 [], IIBranch, FrmR>;
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000202
203 class BranchCompareToZeroLinkMM<string opstr, DAGOperand opnd,
204 RegisterOperand RO> :
205 InstSE<(outs), (ins RO:$rs, opnd:$offset),
206 !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI, opstr>;
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000207}
208
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000209def ADDU16_MM : ArithRMM16<"addu16", GPRMM16Opnd, 1, II_ADDU, add>,
210 ARITH_FM_MM16<0>;
211def SUBU16_MM : ArithRMM16<"subu16", GPRMM16Opnd, 0, II_SUBU, sub>,
212 ARITH_FM_MM16<1>;
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000213def AND16_MM : LogicRMM16<"and16", GPRMM16Opnd, II_AND, and>,
214 LOGIC_FM_MM16<0x2>;
215def OR16_MM : LogicRMM16<"or16", GPRMM16Opnd, II_OR, or>,
216 LOGIC_FM_MM16<0x3>;
217def XOR16_MM : LogicRMM16<"xor16", GPRMM16Opnd, II_XOR, xor>,
218 LOGIC_FM_MM16<0x1>;
219def NOT16_MM : NotMM16<"not16", GPRMM16Opnd>, LOGIC_FM_MM16<0x0>;
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000220def ADDIUS5_MM : AddImmUS5<"addius5", GPR32Opnd>, ADDIUS5_FM_MM16;
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000221def ADDIUSP_MM : AddImmUSP<"addiusp">, ADDIUSP_FM_MM16;
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000222def MFHI16_MM : MoveFromHILOMM<"mfhi", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x10>;
223def MFLO16_MM : MoveFromHILOMM<"mflo", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x12>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000224def MOVE16_MM : MoveMM16<"move", GPR32Opnd>, MOVE_FM_MM16<0x03>;
225def JALR16_MM : JumpLinkRegMM16<"jalr", GPR32Opnd>, JALR_FM_MM16<0x0e>;
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000226def JALRS16_MM : JumpLinkRegSMM16<"jalrs16", GPR32Opnd>, JALR_FM_MM16<0x0f>;
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000227def JRC16_MM : JumpRegCMM16<"jrc", GPR32Opnd>, JALR_FM_MM16<0x0d>;
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000228def JRADDIUSP : JumpRAddiuStackMM16, JRADDIUSP_FM_MM16<0x18>;
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000229def JR16_MM : JumpRegMM16<"jr16", GPR32Opnd>, JALR_FM_MM16<0x0c>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000230
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000231class WaitMM<string opstr> :
232 InstSE<(outs), (ins uimm10:$code_), !strconcat(opstr, "\t$code_"), [],
233 NoItinerary, FrmOther, opstr>;
234
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000235let DecoderNamespace = "MicroMips", Predicates = [InMicroMips] in {
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000236 /// Compact Branch Instructions
237 def BEQZC_MM : CompactBranchMM<"beqzc", brtarget_mm, seteq, GPR32Opnd>,
238 COMPACT_BRANCH_FM_MM<0x7>;
239 def BNEZC_MM : CompactBranchMM<"bnezc", brtarget_mm, setne, GPR32Opnd>,
240 COMPACT_BRANCH_FM_MM<0x5>;
241
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000242 /// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000243 def ADDiu_MM : MMRel, ArithLogicI<"addiu", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000244 ADDI_FM_MM<0xc>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000245 def ADDi_MM : MMRel, ArithLogicI<"addi", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000246 ADDI_FM_MM<0x4>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000247 def SLTi_MM : MMRel, SetCC_I<"slti", setlt, simm16, immSExt16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000248 SLTI_FM_MM<0x24>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000249 def SLTiu_MM : MMRel, SetCC_I<"sltiu", setult, simm16, immSExt16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000250 SLTI_FM_MM<0x2c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000251 def ANDi_MM : MMRel, ArithLogicI<"andi", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000252 ADDI_FM_MM<0x34>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000253 def ORi_MM : MMRel, ArithLogicI<"ori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000254 ADDI_FM_MM<0x14>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000255 def XORi_MM : MMRel, ArithLogicI<"xori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000256 ADDI_FM_MM<0x1c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000257 def LUi_MM : MMRel, LoadUpper<"lui", GPR32Opnd, uimm16>, LUI_FM_MM;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000258
Zoran Jovanovicbd28c372013-12-25 10:14:07 +0000259 def LEA_ADDiu_MM : MMRel, EffectiveAddress<"addiu", GPR32Opnd>,
260 LW_FM_MM<0xc>;
261
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000262 /// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000263 def ADDu_MM : MMRel, ArithLogicR<"addu", GPR32Opnd>, ADD_FM_MM<0, 0x150>;
264 def SUBu_MM : MMRel, ArithLogicR<"subu", GPR32Opnd>, ADD_FM_MM<0, 0x1d0>;
265 def MUL_MM : MMRel, ArithLogicR<"mul", GPR32Opnd>, ADD_FM_MM<0, 0x210>;
266 def ADD_MM : MMRel, ArithLogicR<"add", GPR32Opnd>, ADD_FM_MM<0, 0x110>;
267 def SUB_MM : MMRel, ArithLogicR<"sub", GPR32Opnd>, ADD_FM_MM<0, 0x190>;
268 def SLT_MM : MMRel, SetCC_R<"slt", setlt, GPR32Opnd>, ADD_FM_MM<0, 0x350>;
269 def SLTu_MM : MMRel, SetCC_R<"sltu", setult, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000270 ADD_FM_MM<0, 0x390>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000271 def AND_MM : MMRel, ArithLogicR<"and", GPR32Opnd, 1, II_AND, and>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000272 ADD_FM_MM<0, 0x250>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000273 def OR_MM : MMRel, ArithLogicR<"or", GPR32Opnd, 1, II_OR, or>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000274 ADD_FM_MM<0, 0x290>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000275 def XOR_MM : MMRel, ArithLogicR<"xor", GPR32Opnd, 1, II_XOR, xor>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000276 ADD_FM_MM<0, 0x310>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000277 def NOR_MM : MMRel, LogicNOR<"nor", GPR32Opnd>, ADD_FM_MM<0, 0x2d0>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000278 def MULT_MM : MMRel, Mult<"mult", II_MULT, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000279 MULT_FM_MM<0x22c>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000280 def MULTu_MM : MMRel, Mult<"multu", II_MULTU, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000281 MULT_FM_MM<0x26c>;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000282 def SDIV_MM : MMRel, Div<"div", II_DIV, GPR32Opnd, [HI0, LO0]>,
Zoran Jovanovic3671a542013-09-14 07:15:21 +0000283 MULT_FM_MM<0x2ac>;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000284 def UDIV_MM : MMRel, Div<"divu", II_DIVU, GPR32Opnd, [HI0, LO0]>,
Zoran Jovanovic3671a542013-09-14 07:15:21 +0000285 MULT_FM_MM<0x2ec>;
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000286
287 /// Shift Instructions
Daniel Sanders980589a2014-01-16 14:27:20 +0000288 def SLL_MM : MMRel, shift_rotate_imm<"sll", uimm5, GPR32Opnd, II_SLL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000289 SRA_FM_MM<0, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000290 def SRL_MM : MMRel, shift_rotate_imm<"srl", uimm5, GPR32Opnd, II_SRL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000291 SRA_FM_MM<0x40, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000292 def SRA_MM : MMRel, shift_rotate_imm<"sra", uimm5, GPR32Opnd, II_SRA>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000293 SRA_FM_MM<0x80, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000294 def SLLV_MM : MMRel, shift_rotate_reg<"sllv", GPR32Opnd, II_SLLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000295 SRLV_FM_MM<0x10, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000296 def SRLV_MM : MMRel, shift_rotate_reg<"srlv", GPR32Opnd, II_SRLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000297 SRLV_FM_MM<0x50, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000298 def SRAV_MM : MMRel, shift_rotate_reg<"srav", GPR32Opnd, II_SRAV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000299 SRLV_FM_MM<0x90, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000300 def ROTR_MM : MMRel, shift_rotate_imm<"rotr", uimm5, GPR32Opnd, II_ROTR>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000301 SRA_FM_MM<0xc0, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000302 def ROTRV_MM : MMRel, shift_rotate_reg<"rotrv", GPR32Opnd, II_ROTRV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000303 SRLV_FM_MM<0xd0, 0>;
Akira Hatanakaf0aa6c92013-04-25 01:21:25 +0000304
305 /// Load and Store Instructions - aligned
Vladimir Medicdde3d582013-09-06 12:30:36 +0000306 let DecoderMethod = "DecodeMemMMImm16" in {
307 def LB_MM : Load<"lb", GPR32Opnd>, MMRel, LW_FM_MM<0x7>;
308 def LBu_MM : Load<"lbu", GPR32Opnd>, MMRel, LW_FM_MM<0x5>;
309 def LH_MM : Load<"lh", GPR32Opnd>, MMRel, LW_FM_MM<0xf>;
310 def LHu_MM : Load<"lhu", GPR32Opnd>, MMRel, LW_FM_MM<0xd>;
311 def LW_MM : Load<"lw", GPR32Opnd>, MMRel, LW_FM_MM<0x3f>;
312 def SB_MM : Store<"sb", GPR32Opnd>, MMRel, LW_FM_MM<0x6>;
313 def SH_MM : Store<"sh", GPR32Opnd>, MMRel, LW_FM_MM<0xe>;
314 def SW_MM : Store<"sw", GPR32Opnd>, MMRel, LW_FM_MM<0x3e>;
315 }
Jack Carter97700972013-08-13 20:19:16 +0000316
Daniel Sanders0b385ac2014-01-21 15:21:14 +0000317 def LWU_MM : LoadMM<"lwu", GPR32Opnd, zextloadi32, II_LWU>, LL_FM_MM<0xe>;
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000318
Jack Carter97700972013-08-13 20:19:16 +0000319 /// Load and Store Instructions - unaligned
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000320 def LWL_MM : LoadLeftRightMM<"lwl", MipsLWL, GPR32Opnd, mem_mm_12>,
321 LWL_FM_MM<0x0>;
322 def LWR_MM : LoadLeftRightMM<"lwr", MipsLWR, GPR32Opnd, mem_mm_12>,
323 LWL_FM_MM<0x1>;
324 def SWL_MM : StoreLeftRightMM<"swl", MipsSWL, GPR32Opnd, mem_mm_12>,
325 LWL_FM_MM<0x8>;
326 def SWR_MM : StoreLeftRightMM<"swr", MipsSWR, GPR32Opnd, mem_mm_12>,
327 LWL_FM_MM<0x9>;
Vladimir Medice0fbb442013-09-06 12:41:17 +0000328
329 /// Move Conditional
330 def MOVZ_I_MM : MMRel, CMov_I_I_FT<"movz", GPR32Opnd, GPR32Opnd,
331 NoItinerary>, ADD_FM_MM<0, 0x58>;
332 def MOVN_I_MM : MMRel, CMov_I_I_FT<"movn", GPR32Opnd, GPR32Opnd,
333 NoItinerary>, ADD_FM_MM<0, 0x18>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000334 def MOVT_I_MM : MMRel, CMov_F_I_FT<"movt", GPR32Opnd, II_MOVT>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000335 CMov_F_I_FM_MM<0x25>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000336 def MOVF_I_MM : MMRel, CMov_F_I_FT<"movf", GPR32Opnd, II_MOVF>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000337 CMov_F_I_FM_MM<0x5>;
Vladimir Medic457ba562013-09-06 12:53:21 +0000338
339 /// Move to/from HI/LO
340 def MTHI_MM : MMRel, MoveToLOHI<"mthi", GPR32Opnd, [HI0]>,
341 MTLO_FM_MM<0x0b5>;
342 def MTLO_MM : MMRel, MoveToLOHI<"mtlo", GPR32Opnd, [LO0]>,
343 MTLO_FM_MM<0x0f5>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000344 def MFHI_MM : MMRel, MoveFromLOHI<"mfhi", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000345 MFLO_FM_MM<0x035>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000346 def MFLO_MM : MMRel, MoveFromLOHI<"mflo", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000347 MFLO_FM_MM<0x075>;
Vladimir Medicb936da12013-09-06 13:08:00 +0000348
349 /// Multiply Add/Sub Instructions
Daniel Sanderse95a1372014-01-17 14:32:41 +0000350 def MADD_MM : MMRel, MArithR<"madd", II_MADD, 1>, MULT_FM_MM<0x32c>;
351 def MADDU_MM : MMRel, MArithR<"maddu", II_MADDU, 1>, MULT_FM_MM<0x36c>;
352 def MSUB_MM : MMRel, MArithR<"msub", II_MSUB>, MULT_FM_MM<0x3ac>;
353 def MSUBU_MM : MMRel, MArithR<"msubu", II_MSUBU>, MULT_FM_MM<0x3ec>;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000354
355 /// Count Leading
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000356 def CLZ_MM : MMRel, CountLeading0<"clz", GPR32Opnd>, CLO_FM_MM<0x16c>,
357 ISA_MIPS32;
358 def CLO_MM : MMRel, CountLeading1<"clo", GPR32Opnd>, CLO_FM_MM<0x12c>,
359 ISA_MIPS32;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000360
361 /// Sign Ext In Register Instructions.
Daniel Sandersfcea8102014-05-12 12:28:15 +0000362 def SEB_MM : MMRel, SignExtInReg<"seb", i8, GPR32Opnd, II_SEB>,
363 SEB_FM_MM<0x0ac>, ISA_MIPS32R2;
364 def SEH_MM : MMRel, SignExtInReg<"seh", i16, GPR32Opnd, II_SEH>,
365 SEB_FM_MM<0x0ec>, ISA_MIPS32R2;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000366
367 /// Word Swap Bytes Within Halfwords
Daniel Sanders39d00512014-05-12 12:15:41 +0000368 def WSBH_MM : MMRel, SubwordSwap<"wsbh", GPR32Opnd>, SEB_FM_MM<0x1ec>,
369 ISA_MIPS32R2;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000370
371 def EXT_MM : MMRel, ExtBase<"ext", GPR32Opnd, uimm5, MipsExt>,
372 EXT_FM_MM<0x2c>;
373 def INS_MM : MMRel, InsBase<"ins", GPR32Opnd, uimm5, MipsIns>,
374 EXT_FM_MM<0x0c>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000375
376 /// Jump Instructions
377 let DecoderMethod = "DecodeJumpTargetMM" in {
378 def J_MM : MMRel, JumpFJ<jmptarget_mm, "j", br, bb, "j">,
379 J_FM_MM<0x35>;
380 def JAL_MM : MMRel, JumpLink<"jal", calltarget_mm>, J_FM_MM<0x3d>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000381 }
382 def JR_MM : MMRel, IndirectBranch<"jr", GPR32Opnd>, JR_FM_MM<0x3c>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000383 def JALR_MM : JumpLinkReg<"jalr", GPR32Opnd>, JALR_FM_MM<0x03c>;
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000384
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000385 /// Jump Instructions - Short Delay Slot
386 def JALS_MM : JumpLinkMM<"jals", calltarget_mm>, J_FM_MM<0x1d>;
387 def JALRS_MM : JumpLinkRegMM<"jalrs", GPR32Opnd>, JALR_FM_MM<0x13c>;
388
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000389 /// Branch Instructions
390 def BEQ_MM : MMRel, CBranch<"beq", brtarget_mm, seteq, GPR32Opnd>,
391 BEQ_FM_MM<0x25>;
392 def BNE_MM : MMRel, CBranch<"bne", brtarget_mm, setne, GPR32Opnd>,
393 BEQ_FM_MM<0x2d>;
394 def BGEZ_MM : MMRel, CBranchZero<"bgez", brtarget_mm, setge, GPR32Opnd>,
395 BGEZ_FM_MM<0x2>;
396 def BGTZ_MM : MMRel, CBranchZero<"bgtz", brtarget_mm, setgt, GPR32Opnd>,
397 BGEZ_FM_MM<0x6>;
398 def BLEZ_MM : MMRel, CBranchZero<"blez", brtarget_mm, setle, GPR32Opnd>,
399 BGEZ_FM_MM<0x4>;
400 def BLTZ_MM : MMRel, CBranchZero<"bltz", brtarget_mm, setlt, GPR32Opnd>,
401 BGEZ_FM_MM<0x0>;
402 def BGEZAL_MM : MMRel, BGEZAL_FT<"bgezal", brtarget_mm, GPR32Opnd>,
403 BGEZAL_FM_MM<0x03>;
404 def BLTZAL_MM : MMRel, BGEZAL_FT<"bltzal", brtarget_mm, GPR32Opnd>,
405 BGEZAL_FM_MM<0x01>;
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000406
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000407 /// Branch Instructions - Short Delay Slot
408 def BGEZALS_MM : BranchCompareToZeroLinkMM<"bgezals", brtarget_mm,
409 GPR32Opnd>, BGEZAL_FM_MM<0x13>;
410 def BLTZALS_MM : BranchCompareToZeroLinkMM<"bltzals", brtarget_mm,
411 GPR32Opnd>, BGEZAL_FM_MM<0x11>;
412
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000413 /// Control Instructions
414 def SYNC_MM : MMRel, SYNC_FT<"sync">, SYNC_FM_MM;
415 def BREAK_MM : MMRel, BRK_FT<"break">, BRK_FM_MM;
416 def SYSCALL_MM : MMRel, SYS_FT<"syscall">, SYS_FM_MM;
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000417 def WAIT_MM : WaitMM<"wait">, WAIT_FM_MM;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000418 def ERET_MM : MMRel, ER_FT<"eret">, ER_FM_MM<0x3cd>;
419 def DERET_MM : MMRel, ER_FT<"deret">, ER_FM_MM<0x38d>;
Daniel Sanders387fc152014-05-13 11:45:36 +0000420 def EI_MM : MMRel, DEI_FT<"ei", GPR32Opnd>, EI_FM_MM<0x15d>,
421 ISA_MIPS32R2;
422 def DI_MM : MMRel, DEI_FT<"di", GPR32Opnd>, EI_FM_MM<0x11d>,
423 ISA_MIPS32R2;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000424
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000425 /// Trap Instructions
426 def TEQ_MM : MMRel, TEQ_FT<"teq", GPR32Opnd>, TEQ_FM_MM<0x0>;
427 def TGE_MM : MMRel, TEQ_FT<"tge", GPR32Opnd>, TEQ_FM_MM<0x08>;
428 def TGEU_MM : MMRel, TEQ_FT<"tgeu", GPR32Opnd>, TEQ_FM_MM<0x10>;
429 def TLT_MM : MMRel, TEQ_FT<"tlt", GPR32Opnd>, TEQ_FM_MM<0x20>;
430 def TLTU_MM : MMRel, TEQ_FT<"tltu", GPR32Opnd>, TEQ_FM_MM<0x28>;
431 def TNE_MM : MMRel, TEQ_FT<"tne", GPR32Opnd>, TEQ_FM_MM<0x30>;
Zoran Jovanovicccb70ca2013-11-13 13:15:03 +0000432
433 def TEQI_MM : MMRel, TEQI_FT<"teqi", GPR32Opnd>, TEQI_FM_MM<0x0e>;
434 def TGEI_MM : MMRel, TEQI_FT<"tgei", GPR32Opnd>, TEQI_FM_MM<0x09>;
435 def TGEIU_MM : MMRel, TEQI_FT<"tgeiu", GPR32Opnd>, TEQI_FM_MM<0x0b>;
436 def TLTI_MM : MMRel, TEQI_FT<"tlti", GPR32Opnd>, TEQI_FM_MM<0x08>;
437 def TLTIU_MM : MMRel, TEQI_FT<"tltiu", GPR32Opnd>, TEQI_FM_MM<0x0a>;
438 def TNEI_MM : MMRel, TEQI_FT<"tnei", GPR32Opnd>, TEQI_FM_MM<0x0c>;
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000439
440 /// Load-linked, Store-conditional
441 def LL_MM : LLBaseMM<"ll", GPR32Opnd>, LL_FM_MM<0x3>;
442 def SC_MM : SCBaseMM<"sc", GPR32Opnd>, LL_FM_MM<0xb>;
Zoran Jovanovic4e7ac4a2014-09-12 13:33:33 +0000443
444 def TLBP_MM : MMRel, TLB<"tlbp">, COP0_TLB_FM_MM<0x0d>;
445 def TLBR_MM : MMRel, TLB<"tlbr">, COP0_TLB_FM_MM<0x4d>;
446 def TLBWI_MM : MMRel, TLB<"tlbwi">, COP0_TLB_FM_MM<0x8d>;
447 def TLBWR_MM : MMRel, TLB<"tlbwr">, COP0_TLB_FM_MM<0xcd>;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000448}
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000449
450//===----------------------------------------------------------------------===//
451// MicroMips instruction aliases
452//===----------------------------------------------------------------------===//
453
454let Predicates = [InMicroMips] in {
Daniel Sanders7d290b02014-05-08 16:12:31 +0000455 def : MipsInstAlias<"wait", (WAIT_MM 0x0), 1>;
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000456}