blob: d3fdbcca2ddc32de3ead5ee5224f3e99b4012ff7 [file] [log] [blame]
Chris Lattner71eb0772009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Jim Grosbachd0d13292010-12-01 03:45:07 +000015#include "ARMAsmPrinter.h"
Craig Topper188ed9d2012-03-17 07:33:42 +000016#include "ARM.h"
Evan Chenge45d6852011-01-11 21:46:47 +000017#include "ARMConstantPoolValue.h"
Logan Chien8cbb80d2013-10-28 17:51:12 +000018#include "ARMFPUName.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000019#include "ARMMachineFunctionInfo.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000020#include "ARMTargetMachine.h"
Jason W Kim109ff292010-10-11 23:01:44 +000021#include "ARMTargetObjectFile.h"
Evan Chenge45d6852011-01-11 21:46:47 +000022#include "InstPrinter/ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
24#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach330840f2012-10-04 21:33:24 +000025#include "llvm/ADT/SetVector.h"
26#include "llvm/ADT/SmallString.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000027#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng10043e22007-01-19 07:51:42 +000028#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000029#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/Constants.h"
31#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000032#include "llvm/IR/DebugInfo.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000033#include "llvm/IR/Mangler.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000034#include "llvm/IR/Module.h"
35#include "llvm/IR/Type.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000036#include "llvm/MC/MCAsmInfo.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000037#include "llvm/MC/MCAssembler.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000038#include "llvm/MC/MCContext.h"
Jack Carter718da0b2013-01-30 02:24:33 +000039#include "llvm/MC/MCELFStreamer.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000040#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000041#include "llvm/MC/MCInstBuilder.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000042#include "llvm/MC/MCObjectStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000043#include "llvm/MC/MCSectionMachO.h"
Chris Lattner4b7dadb2009-08-19 05:49:37 +000044#include "llvm/MC/MCStreamer.h"
Chris Lattner4cd44982009-09-13 17:14:04 +000045#include "llvm/MC/MCSymbol.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000046#include "llvm/Support/ARMBuildAttributes.h"
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +000047#include "llvm/Support/COFF.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000048#include "llvm/Support/CommandLine.h"
Devang Patela52ddc42010-08-04 22:39:39 +000049#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000050#include "llvm/Support/ELF.h"
Torok Edwinf8d479c2009-07-08 20:55:50 +000051#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000052#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd20699b2010-04-04 08:18:47 +000053#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000054#include "llvm/Target/TargetMachine.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000055#include <cctype>
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000056using namespace llvm;
57
Chandler Carruth84e68b22014-04-22 02:41:26 +000058#define DEBUG_TYPE "asm-printer"
59
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000060void ARMAsmPrinter::EmitFunctionBodyEnd() {
61 // Make sure to terminate any constant pools that were at the end
62 // of the function.
63 if (!InConstantPool)
64 return;
65 InConstantPool = false;
66 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
67}
Owen Anderson0ca562e2011-10-04 23:26:17 +000068
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000069void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner56db8c32010-01-27 23:58:11 +000070 if (AFI->isThumbFunction()) {
Jim Grosbach5a2c68d2010-11-05 22:08:08 +000071 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindolae90c1cb2011-05-16 16:17:21 +000072 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner56db8c32010-01-27 23:58:11 +000073 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +000074
Chris Lattner56db8c32010-01-27 23:58:11 +000075 OutStreamer.EmitLabel(CurrentFnSym);
76}
77
James Molloy6685c082012-01-26 09:25:43 +000078void ARMAsmPrinter::EmitXXStructor(const Constant *CV) {
Eric Christopherd9134482014-08-04 21:25:23 +000079 uint64_t Size =
80 TM.getSubtargetImpl()->getDataLayout()->getTypeAllocSize(CV->getType());
James Molloy6685c082012-01-26 09:25:43 +000081 assert(Size && "C++ constructor pointer had zero size!");
82
Bill Wendlingdfb45f42012-02-15 09:14:08 +000083 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy6685c082012-01-26 09:25:43 +000084 assert(GV && "C++ constructor pointer was not a GlobalValue!");
85
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +000086 const MCExpr *E = MCSymbolRefExpr::Create(GetARMGVSymbol(GV,
87 ARMII::MO_NO_FLAG),
Tim Northoverd6a729b2014-01-06 14:28:05 +000088 (Subtarget->isTargetELF()
89 ? MCSymbolRefExpr::VK_ARM_TARGET1
90 : MCSymbolRefExpr::VK_None),
James Molloy6685c082012-01-26 09:25:43 +000091 OutContext);
Jim Grosbach1a597112014-04-03 23:43:18 +000092
James Molloy6685c082012-01-26 09:25:43 +000093 OutStreamer.EmitValue(E, Size);
94}
95
Jim Grosbach080fdf42010-09-30 01:57:53 +000096/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000097/// method to print assembly for each instruction.
98///
99bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng10043e22007-01-19 07:51:42 +0000100 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5e3ac182008-09-18 07:27:23 +0000101 MCP = MF.getConstantPool();
Rafael Espindola27f8bdc2006-05-23 02:48:20 +0000102
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000103 SetupMachineFunction(MF);
104
105 if (Subtarget->isTargetCOFF()) {
106 bool Internal = MF.getFunction()->hasInternalLinkage();
107 COFF::SymbolStorageClass Scl = Internal ? COFF::IMAGE_SYM_CLASS_STATIC
108 : COFF::IMAGE_SYM_CLASS_EXTERNAL;
109 int Type = COFF::IMAGE_SYM_DTYPE_FUNCTION << COFF::SCT_COMPLEX_TYPE_SHIFT;
110
111 OutStreamer.BeginCOFFSymbolDef(CurrentFnSym);
112 OutStreamer.EmitCOFFSymbolStorageClass(Scl);
113 OutStreamer.EmitCOFFSymbolType(Type);
114 OutStreamer.EndCOFFSymbolDef();
115 }
116
117 // Have common code print out the function header with linkage info etc.
118 EmitFunctionHeader();
119
120 // Emit the rest of the function body.
121 EmitFunctionBody();
122
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000123 // If we need V4T thumb mode Register Indirect Jump pads, emit them.
124 // These are created per function, rather than per TU, since it's
125 // relatively easy to exceed the thumb branch range within a TU.
126 if (! ThumbIndirectPads.empty()) {
127 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
128 EmitAlignment(1);
129 for (unsigned i = 0, e = ThumbIndirectPads.size(); i < e; i++) {
130 OutStreamer.EmitLabel(ThumbIndirectPads[i].second);
131 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tBX)
132 .addReg(ThumbIndirectPads[i].first)
133 // Add predicate operands.
134 .addImm(ARMCC::AL)
135 .addReg(0));
136 }
137 ThumbIndirectPads.clear();
138 }
139
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000140 // We didn't modify anything.
141 return false;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000142}
143
Evan Chengb23b50d2009-06-29 07:51:04 +0000144void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner76c564b2010-04-04 04:47:45 +0000145 raw_ostream &O, const char *Modifier) {
Evan Chengb23b50d2009-06-29 07:51:04 +0000146 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov25229082009-11-24 00:44:37 +0000147 unsigned TF = MO.getTargetFlags();
148
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000149 switch (MO.getType()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000150 default: llvm_unreachable("<unknown operand type>");
Bob Wilson2e076c42009-06-22 23:27:02 +0000151 case MachineOperand::MO_Register: {
152 unsigned Reg = MO.getReg();
Chris Lattner93e3ef62009-10-19 20:59:55 +0000153 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach2c950272010-10-06 21:22:32 +0000154 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Weiming Zhaoc5987002013-02-14 18:10:21 +0000155 if(ARM::GPRPairRegClass.contains(Reg)) {
156 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000157 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000158 Reg = TRI->getSubReg(Reg, ARM::gsub_0);
159 }
Jim Grosbach2c950272010-10-06 21:22:32 +0000160 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000161 break;
Bob Wilson2e076c42009-06-22 23:27:02 +0000162 }
Evan Cheng10043e22007-01-19 07:51:42 +0000163 case MachineOperand::MO_Immediate: {
Evan Cheng83e0d482009-09-28 09:14:39 +0000164 int64_t Imm = MO.getImm();
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000165 O << '#';
Anton Korobeynikov25229082009-11-24 00:44:37 +0000166 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kime9eae0f2011-01-12 23:21:49 +0000167 (TF == ARMII::MO_LO16))
Anton Korobeynikov25229082009-11-24 00:44:37 +0000168 O << ":lower16:";
169 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kime9eae0f2011-01-12 23:21:49 +0000170 (TF == ARMII::MO_HI16))
Anton Korobeynikov25229082009-11-24 00:44:37 +0000171 O << ":upper16:";
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000172 O << Imm;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000173 break;
Evan Cheng10043e22007-01-19 07:51:42 +0000174 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000175 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner29bdac42010-03-13 21:04:28 +0000176 O << *MO.getMBB()->getSymbol();
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000177 return;
Rafael Espindola75269be2006-07-16 01:02:57 +0000178 case MachineOperand::MO_GlobalAddress: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000179 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov25229082009-11-24 00:44:37 +0000180 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
181 (TF & ARMII::MO_LO16))
182 O << ":lower16:";
183 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
184 (TF & ARMII::MO_HI16))
185 O << ":upper16:";
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +0000186 O << *GetARMGVSymbol(GV, TF);
Anton Korobeynikovbff4b372008-11-22 16:15:34 +0000187
Chris Lattnerf33c7fc2010-04-03 22:28:33 +0000188 printOffset(MO.getOffset(), O);
Jim Grosbachf49540c2010-10-06 21:36:43 +0000189 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +0000190 O << "(PLT)";
Evan Cheng10043e22007-01-19 07:51:42 +0000191 break;
Rafael Espindola75269be2006-07-16 01:02:57 +0000192 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000193 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnerc55ea3f2010-01-23 07:00:21 +0000194 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000195 break;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000196 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000197}
198
Evan Chengb23b50d2009-06-29 07:51:04 +0000199//===--------------------------------------------------------------------===//
200
Chris Lattner68d64aa2010-01-25 19:51:38 +0000201MCSymbol *ARMAsmPrinter::
Chris Lattner68d64aa2010-01-25 19:51:38 +0000202GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
Eric Christopherd9134482014-08-04 21:25:23 +0000203 const DataLayout *DL = TM.getSubtargetImpl()->getDataLayout();
Chris Lattner68d64aa2010-01-25 19:51:38 +0000204 SmallString<60> Name;
Rafael Espindola58873562014-01-03 19:21:54 +0000205 raw_svector_ostream(Name) << DL->getPrivateGlobalPrefix() << "JTI"
Chris Lattner8186eec2010-01-25 23:28:03 +0000206 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner98970432010-03-30 18:10:53 +0000207 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner6330d532010-01-25 19:39:52 +0000208}
209
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000210
Dmitri Gribenko0011bbf2012-11-15 16:51:49 +0000211MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel() const {
Eric Christopherd9134482014-08-04 21:25:23 +0000212 const DataLayout *DL = TM.getSubtargetImpl()->getDataLayout();
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000213 SmallString<60> Name;
Rafael Espindola58873562014-01-03 19:21:54 +0000214 raw_svector_ostream(Name) << DL->getPrivateGlobalPrefix() << "SJLJEH"
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000215 << getFunctionNumber();
216 return OutContext.GetOrCreateSymbol(Name.str());
217}
218
Evan Chengb23b50d2009-06-29 07:51:04 +0000219bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattner3bb09762010-04-04 05:29:35 +0000220 unsigned AsmVariant, const char *ExtraCode,
221 raw_ostream &O) {
Evan Cheng10043e22007-01-19 07:51:42 +0000222 // Does this asm operand have a single letter operand modifier?
223 if (ExtraCode && ExtraCode[0]) {
224 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikovcfed3002009-08-08 23:10:41 +0000225
Evan Cheng10043e22007-01-19 07:51:42 +0000226 switch (ExtraCode[0]) {
Jack Carter5e69cff2012-06-26 13:49:27 +0000227 default:
228 // See if this is a generic print operand
229 return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O);
Bob Wilson9ce44e22009-07-09 23:54:51 +0000230 case 'a': // Print as a memory address.
231 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach136ed512010-09-30 15:25:22 +0000232 O << "["
233 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
234 << "]";
Bob Wilson9ce44e22009-07-09 23:54:51 +0000235 return false;
236 }
237 // Fallthrough
238 case 'c': // Don't print "#" before an immediate operand.
Bob Wilsonceffeb62009-08-21 21:58:55 +0000239 if (!MI->getOperand(OpNum).isImm())
240 return true;
Jim Grosbach080fdf42010-09-30 01:57:53 +0000241 O << MI->getOperand(OpNum).getImm();
Bob Wilson0669f6d2009-04-06 21:46:51 +0000242 return false;
Evan Cheng1e150de2007-04-04 00:13:29 +0000243 case 'P': // Print a VFP double precision register.
Evan Cheng0c2544f2009-12-08 23:06:22 +0000244 case 'q': // Print a NEON quad precision register.
Chris Lattner76c564b2010-04-04 04:47:45 +0000245 printOperand(MI, OpNum, O);
Evan Chengea28fc52007-03-08 22:42:46 +0000246 return false;
Eric Christopher76178832011-05-24 22:10:34 +0000247 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher76178832011-05-24 22:10:34 +0000248 if (MI->getOperand(OpNum).isReg()) {
249 unsigned Reg = MI->getOperand(OpNum).getReg();
Eric Christopherfc6de422014-08-05 02:39:49 +0000250 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Jakob Stoklund Olesen5541f602012-05-30 23:00:43 +0000251 // Find the 'd' register that has this 's' register as a sub-register,
252 // and determine the lane number.
253 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
254 if (!ARM::DPRRegClass.contains(*SR))
255 continue;
256 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
257 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
258 return false;
259 }
Eric Christopher76178832011-05-24 22:10:34 +0000260 }
Eric Christopher1b724942011-05-24 23:27:13 +0000261 return true;
Eric Christopherd4562562011-05-24 22:27:43 +0000262 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christopherb1dda562011-05-24 23:15:43 +0000263 if (!MI->getOperand(OpNum).isImm())
264 return true;
265 O << ~(MI->getOperand(OpNum).getImm());
266 return false;
Eric Christopherd4562562011-05-24 22:27:43 +0000267 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher1b724942011-05-24 23:27:13 +0000268 if (!MI->getOperand(OpNum).isImm())
269 return true;
270 O << (MI->getOperand(OpNum).getImm() & 0xffff);
271 return false;
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000272 case 'M': { // A register range suitable for LDM/STM.
273 if (!MI->getOperand(OpNum).isReg())
274 return true;
275 const MachineOperand &MO = MI->getOperand(OpNum);
276 unsigned RegBegin = MO.getReg();
277 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
278 // already got the operands in registers that are operands to the
279 // inline asm statement.
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000280 O << "{";
281 if (ARM::GPRPairRegClass.contains(RegBegin)) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000282 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000283 unsigned Reg0 = TRI->getSubReg(RegBegin, ARM::gsub_0);
Alp Toker98444342014-04-19 23:56:35 +0000284 O << ARMInstPrinter::getRegisterName(Reg0) << ", ";
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000285 RegBegin = TRI->getSubReg(RegBegin, ARM::gsub_1);
286 }
287 O << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000288
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000289 // FIXME: The register allocator not only may not have given us the
290 // registers in sequence, but may not be in ascending registers. This
291 // will require changes in the register allocator that'll need to be
292 // propagated down here if the operands change.
293 unsigned RegOps = OpNum + 1;
294 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000295 O << ", "
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000296 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
297 RegOps++;
298 }
299
300 O << "}";
301
302 return false;
303 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000304 case 'R': // The most significant register of a pair.
305 case 'Q': { // The least significant register of a pair.
306 if (OpNum == 0)
307 return true;
308 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
309 if (!FlagsOP.isImm())
310 return true;
311 unsigned Flags = FlagsOP.getImm();
Tim Northover2ddeeed2013-08-22 06:51:04 +0000312
313 // This operand may not be the one that actually provides the register. If
314 // it's tied to a previous one then we should refer instead to that one
315 // for registers and their classes.
316 unsigned TiedIdx;
317 if (InlineAsm::isUseOperandTiedToDef(Flags, TiedIdx)) {
318 for (OpNum = InlineAsm::MIOp_FirstOperand; TiedIdx; --TiedIdx) {
319 unsigned OpFlags = MI->getOperand(OpNum).getImm();
320 OpNum += InlineAsm::getNumOperandRegisters(OpFlags) + 1;
321 }
322 Flags = MI->getOperand(OpNum).getImm();
323
324 // Later code expects OpNum to be pointing at the register rather than
325 // the flags.
326 OpNum += 1;
327 }
328
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000329 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000330 unsigned RC;
331 InlineAsm::hasRegClassConstraint(Flags, RC);
332 if (RC == ARM::GPRPairRegClassID) {
333 if (NumVals != 1)
334 return true;
335 const MachineOperand &MO = MI->getOperand(OpNum);
336 if (!MO.isReg())
337 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000338 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000339 unsigned Reg = TRI->getSubReg(MO.getReg(), ExtraCode[0] == 'Q' ?
340 ARM::gsub_0 : ARM::gsub_1);
341 O << ARMInstPrinter::getRegisterName(Reg);
342 return false;
343 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000344 if (NumVals != 2)
345 return true;
346 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
347 if (RegOp >= MI->getNumOperands())
348 return true;
349 const MachineOperand &MO = MI->getOperand(RegOp);
350 if (!MO.isReg())
351 return true;
352 unsigned Reg = MO.getReg();
353 O << ARMInstPrinter::getRegisterName(Reg);
354 return false;
355 }
356
Eric Christopherd4562562011-05-24 22:27:43 +0000357 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000358 case 'f': { // The high doubleword register of a NEON quad register.
359 if (!MI->getOperand(OpNum).isReg())
360 return true;
361 unsigned Reg = MI->getOperand(OpNum).getReg();
362 if (!ARM::QPRRegClass.contains(Reg))
363 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000364 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000365 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
366 ARM::dsub_0 : ARM::dsub_1);
367 O << ARMInstPrinter::getRegisterName(SubReg);
368 return false;
369 }
370
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000371 // This modifier is not yet supported.
Eric Christopherd4562562011-05-24 22:27:43 +0000372 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Bob Wilson40e62df2010-05-27 20:23:42 +0000373 return true;
Eric Christopher5f61a742012-08-14 23:32:15 +0000374 case 'H': { // The highest-numbered register of a pair.
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000375 const MachineOperand &MO = MI->getOperand(OpNum);
376 if (!MO.isReg())
377 return true;
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000378 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000379 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000380 unsigned Reg = MO.getReg();
381 if(!ARM::GPRPairRegClass.contains(Reg))
382 return false;
383 Reg = TRI->getSubReg(Reg, ARM::gsub_1);
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000384 O << ARMInstPrinter::getRegisterName(Reg);
385 return false;
Evan Cheng3d3ee872010-05-27 22:08:38 +0000386 }
Eric Christopher5f61a742012-08-14 23:32:15 +0000387 }
Evan Cheng10043e22007-01-19 07:51:42 +0000388 }
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000389
Chris Lattner76c564b2010-04-04 04:47:45 +0000390 printOperand(MI, OpNum, O);
Evan Cheng10043e22007-01-19 07:51:42 +0000391 return false;
392}
393
Bob Wilsona2c462b2009-05-19 05:53:42 +0000394bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Chengb23b50d2009-06-29 07:51:04 +0000395 unsigned OpNum, unsigned AsmVariant,
Chris Lattner3bb09762010-04-04 05:29:35 +0000396 const char *ExtraCode,
397 raw_ostream &O) {
Eric Christopher8c5e4192011-05-25 20:51:58 +0000398 // Does this asm operand have a single letter operand modifier?
399 if (ExtraCode && ExtraCode[0]) {
400 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000401
Eric Christopher8c5e4192011-05-25 20:51:58 +0000402 switch (ExtraCode[0]) {
Eric Christopher33a73c72011-05-26 18:22:26 +0000403 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8c5e4192011-05-25 20:51:58 +0000404 default: return true; // Unknown modifier.
405 case 'm': // The base register of a memory operand.
406 if (!MI->getOperand(OpNum).isReg())
407 return true;
408 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
409 return false;
410 }
411 }
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000412
Bob Wilson3b515602009-10-13 20:50:28 +0000413 const MachineOperand &MO = MI->getOperand(OpNum);
414 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach080fdf42010-09-30 01:57:53 +0000415 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilsona2c462b2009-05-19 05:53:42 +0000416 return false;
417}
418
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000419static bool isThumb(const MCSubtargetInfo& STI) {
420 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
421}
422
423void ARMAsmPrinter::emitInlineAsmEnd(const MCSubtargetInfo &StartInfo,
David Peixottoea2bcb92014-02-06 18:19:40 +0000424 const MCSubtargetInfo *EndInfo) const {
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000425 // If either end mode is unknown (EndInfo == NULL) or different than
426 // the start mode, then restore the start mode.
427 const bool WasThumb = isThumb(StartInfo);
Craig Topper062a2ba2014-04-25 05:30:21 +0000428 if (!EndInfo || WasThumb != isThumb(*EndInfo)) {
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000429 OutStreamer.EmitAssemblerFlag(WasThumb ? MCAF_Code16 : MCAF_Code32);
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000430 }
431}
432
Bob Wilsonb633d7a2009-09-30 22:06:26 +0000433void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Tim Northoverd6a729b2014-01-06 14:28:05 +0000434 if (Subtarget->isTargetMachO()) {
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000435 Reloc::Model RelocM = TM.getRelocationModel();
436 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
437 // Declare all the text sections up front (before the DWARF sections
438 // emitted by AsmPrinter::doInitialization) so the assembler will keep
439 // them together at the beginning of the object file. This helps
440 // avoid out-of-range branches that are due a fundamental limitation of
441 // the way symbol offsets are encoded with the current Darwin ARM
442 // relocations.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +0000443 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman53d4a082010-04-17 16:44:48 +0000444 static_cast<const TargetLoweringObjectFileMachO &>(
445 getObjFileLowering());
Jim Grosbach330840f2012-10-04 21:33:24 +0000446
447 // Collect the set of sections our functions will go into.
448 SetVector<const MCSection *, SmallVector<const MCSection *, 8>,
449 SmallPtrSet<const MCSection *, 8> > TextSections;
450 // Default text section comes first.
451 TextSections.insert(TLOFMacho.getTextSection());
452 // Now any user defined text sections from function attributes.
453 for (Module::iterator F = M.begin(), e = M.end(); F != e; ++F)
454 if (!F->isDeclaration() && !F->hasAvailableExternallyLinkage())
Rafael Espindolafa0f7282014-02-08 14:53:28 +0000455 TextSections.insert(TLOFMacho.SectionForGlobal(F, *Mang, TM));
Jim Grosbach330840f2012-10-04 21:33:24 +0000456 // Now the coalescable sections.
457 TextSections.insert(TLOFMacho.getTextCoalSection());
458 TextSections.insert(TLOFMacho.getConstTextCoalSection());
459
460 // Emit the sections in the .s file header to fix the order.
461 for (unsigned i = 0, e = TextSections.size(); i != e; ++i)
462 OutStreamer.SwitchSection(TextSections[i]);
463
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000464 if (RelocM == Reloc::DynamicNoPIC) {
465 const MCSection *sect =
Chris Lattner433d4062010-04-08 20:40:11 +0000466 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
David Majnemer7b583052014-03-07 07:36:05 +0000467 MachO::S_SYMBOL_STUBS,
Chris Lattner433d4062010-04-08 20:40:11 +0000468 12, SectionKind::getText());
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000469 OutStreamer.SwitchSection(sect);
470 } else {
471 const MCSection *sect =
Chris Lattner433d4062010-04-08 20:40:11 +0000472 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
David Majnemer7b583052014-03-07 07:36:05 +0000473 MachO::S_SYMBOL_STUBS,
Chris Lattner433d4062010-04-08 20:40:11 +0000474 16, SectionKind::getText());
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000475 OutStreamer.SwitchSection(sect);
476 }
Bob Wilson4320e2d2010-07-30 19:55:47 +0000477 const MCSection *StaticInitSect =
478 OutContext.getMachOSection("__TEXT", "__StaticInit",
David Majnemer7b583052014-03-07 07:36:05 +0000479 MachO::S_REGULAR |
480 MachO::S_ATTR_PURE_INSTRUCTIONS,
Bob Wilson4320e2d2010-07-30 19:55:47 +0000481 SectionKind::getText());
482 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000483 }
Adrian Prantl671af5c2014-01-20 19:15:59 +0000484
485 // Compiling with debug info should not affect the code
486 // generation. Ensure the cstring section comes before the
487 // optional __DWARF secion. Otherwise, PC-relative loads would
488 // have to use different instruction sequences at "-g" in order to
489 // reach global data in the same object file.
490 OutStreamer.SwitchSection(getObjFileLowering().getCStringSection());
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000491 }
492
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000493 // Use unified assembler syntax.
Jason W Kim645f6c22010-09-30 02:45:56 +0000494 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovf687a822009-06-17 23:43:18 +0000495
Anton Korobeynikovfa6f1ee2009-05-23 19:51:20 +0000496 // Emit ARM Build Attributes
Evan Cheng0460ae82012-02-21 20:46:00 +0000497 if (Subtarget->isTargetELF())
Jason W Kimbff84d42010-10-06 22:36:46 +0000498 emitAttributes();
Akira Hatanaka16e47ff2014-07-25 05:12:49 +0000499
500 if (!M.getModuleInlineAsm().empty() && Subtarget->isThumb())
501 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000502}
503
Tim Northover23723012014-04-29 10:06:05 +0000504static void
505emitNonLazySymbolPointer(MCStreamer &OutStreamer, MCSymbol *StubLabel,
506 MachineModuleInfoImpl::StubValueTy &MCSym) {
507 // L_foo$stub:
508 OutStreamer.EmitLabel(StubLabel);
509 // .indirect_symbol _foo
510 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(), MCSA_IndirectSymbol);
511
512 if (MCSym.getInt())
513 // External to current translation unit.
514 OutStreamer.EmitIntValue(0, 4/*size*/);
515 else
516 // Internal to current translation unit.
517 //
518 // When we place the LSDA into the TEXT section, the type info
519 // pointers need to be indirect and pc-rel. We accomplish this by
520 // using NLPs; however, sometimes the types are local to the file.
521 // We need to fill in the value for the NLP in those cases.
522 OutStreamer.EmitValue(
523 MCSymbolRefExpr::Create(MCSym.getPointer(), OutStreamer.getContext()),
524 4 /*size*/);
525}
526
Anton Korobeynikov04083522008-08-07 09:54:23 +0000527
Chris Lattneree9399a2009-10-19 17:59:19 +0000528void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Tim Northoverd6a729b2014-01-06 14:28:05 +0000529 if (Subtarget->isTargetMachO()) {
Chris Lattner73ebe432009-08-03 22:18:15 +0000530 // All darwin targets use mach-o.
Dan Gohman53d4a082010-04-17 16:44:48 +0000531 const TargetLoweringObjectFileMachO &TLOFMacho =
532 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattner6462adc2009-10-19 18:38:33 +0000533 MachineModuleInfoMachO &MMIMacho =
534 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000535
Evan Cheng10043e22007-01-19 07:51:42 +0000536 // Output non-lazy-pointers for external and common global variables.
Chris Lattner6462adc2009-10-19 18:38:33 +0000537 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000538
Chris Lattner6462adc2009-10-19 18:38:33 +0000539 if (!Stubs.empty()) {
Chris Lattnercb307a272009-08-10 01:39:42 +0000540 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner4b7dadb2009-08-19 05:49:37 +0000541 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattner292472d2009-08-10 18:01:34 +0000542 EmitAlignment(2);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000543
Tim Northover23723012014-04-29 10:06:05 +0000544 for (auto &Stub : Stubs)
545 emitNonLazySymbolPointer(OutStreamer, Stub.first, Stub.second);
Bill Wendlingf1eae222010-03-09 00:40:17 +0000546
547 Stubs.clear();
548 OutStreamer.AddBlankLine();
Evan Cheng10043e22007-01-19 07:51:42 +0000549 }
550
Chris Lattner3334deb2009-10-19 18:44:38 +0000551 Stubs = MMIMacho.GetHiddenGVStubList();
552 if (!Stubs.empty()) {
Tim Northover23723012014-04-29 10:06:05 +0000553 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerfbcafd42009-08-10 18:02:16 +0000554 EmitAlignment(2);
Tim Northover23723012014-04-29 10:06:05 +0000555
556 for (auto &Stub : Stubs)
557 emitNonLazySymbolPointer(OutStreamer, Stub.first, Stub.second);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000558
559 Stubs.clear();
560 OutStreamer.AddBlankLine();
Evan Cheng2a03c7e2008-12-05 01:06:39 +0000561 }
562
Evan Cheng10043e22007-01-19 07:51:42 +0000563 // Funny Darwin hack: This flag tells the linker that no global symbols
564 // contain code that falls through to other global symbols (e.g. the obvious
565 // implementation of multiple entry points). If this doesn't occur, the
566 // linker can safely perform dead code stripping. Since LLVM never
567 // generates code that does this, it is always safe to set.
Chris Lattner685508c2010-01-23 06:39:22 +0000568 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindola89e5cbd2006-07-27 11:38:51 +0000569 }
Joerg Sonnenberger0f90c952014-05-01 00:25:15 +0000570
571 // Emit a .data.rel section containing any stubs that were created.
572 if (Subtarget->isTargetELF()) {
573 const TargetLoweringObjectFileELF &TLOFELF =
574 static_cast<const TargetLoweringObjectFileELF &>(getObjFileLowering());
575
576 MachineModuleInfoELF &MMIELF = MMI->getObjFileInfo<MachineModuleInfoELF>();
577
578 // Output stubs for external and common global variables.
579 MachineModuleInfoELF::SymbolListTy Stubs = MMIELF.GetGVStubList();
580 if (!Stubs.empty()) {
581 OutStreamer.SwitchSection(TLOFELF.getDataRelSection());
Eric Christopherd9134482014-08-04 21:25:23 +0000582 const DataLayout *TD = TM.getSubtargetImpl()->getDataLayout();
Joerg Sonnenberger0f90c952014-05-01 00:25:15 +0000583
584 for (auto &stub: Stubs) {
585 OutStreamer.EmitLabel(stub.first);
586 OutStreamer.EmitSymbolValue(stub.second.getPointer(),
587 TD->getPointerSize(0));
588 }
589 Stubs.clear();
590 }
591 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000592}
Anton Korobeynikov17d28de2008-08-17 13:55:10 +0000593
Chris Lattner71eb0772009-10-19 20:20:46 +0000594//===----------------------------------------------------------------------===//
Jason W Kimbff84d42010-10-06 22:36:46 +0000595// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
596// FIXME:
597// The following seem like one-off assembler flags, but they actually need
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000598// to appear in the .ARM.attributes section in ELF.
Jason W Kimbff84d42010-10-06 22:36:46 +0000599// Instead of subclassing the MCELFStreamer, we do the work here.
600
Amara Emerson5035ee02013-10-07 16:55:23 +0000601static ARMBuildAttrs::CPUArch getArchForCPU(StringRef CPU,
602 const ARMSubtarget *Subtarget) {
603 if (CPU == "xscale")
604 return ARMBuildAttrs::v5TEJ;
605
606 if (Subtarget->hasV8Ops())
607 return ARMBuildAttrs::v8;
608 else if (Subtarget->hasV7Ops()) {
609 if (Subtarget->isMClass() && Subtarget->hasThumb2DSP())
610 return ARMBuildAttrs::v7E_M;
611 return ARMBuildAttrs::v7;
612 } else if (Subtarget->hasV6T2Ops())
613 return ARMBuildAttrs::v6T2;
614 else if (Subtarget->hasV6MOps())
615 return ARMBuildAttrs::v6S_M;
616 else if (Subtarget->hasV6Ops())
617 return ARMBuildAttrs::v6;
618 else if (Subtarget->hasV5TEOps())
619 return ARMBuildAttrs::v5TE;
620 else if (Subtarget->hasV5TOps())
621 return ARMBuildAttrs::v5T;
622 else if (Subtarget->hasV4TOps())
623 return ARMBuildAttrs::v4T;
624 else
625 return ARMBuildAttrs::v4;
626}
627
Jason W Kimbff84d42010-10-06 22:36:46 +0000628void ARMAsmPrinter::emitAttributes() {
Rafael Espindola4a1a3602014-01-14 01:21:46 +0000629 MCTargetStreamer &TS = *OutStreamer.getTargetStreamer();
Logan Chien8cbb80d2013-10-28 17:51:12 +0000630 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000631
Logan Chien8cbb80d2013-10-28 17:51:12 +0000632 ATS.switchVendor("aeabi");
Rafael Espindola0ed15432010-10-25 17:50:35 +0000633
Jason W Kimbff84d42010-10-06 22:36:46 +0000634 std::string CPUString = Subtarget->getCPUString();
Jason W Kim85b0af12011-02-07 00:49:53 +0000635
Ana Pazos93a07c22013-12-06 22:48:17 +0000636 // FIXME: remove krait check when GNU tools support krait cpu
637 if (CPUString != "generic" && CPUString != "krait")
Logan Chien8cbb80d2013-10-28 17:51:12 +0000638 ATS.emitTextAttribute(ARMBuildAttrs::CPU_name, CPUString);
Amara Emerson5035ee02013-10-07 16:55:23 +0000639
Logan Chien8cbb80d2013-10-28 17:51:12 +0000640 ATS.emitAttribute(ARMBuildAttrs::CPU_arch,
641 getArchForCPU(CPUString, Subtarget));
Amara Emerson5035ee02013-10-07 16:55:23 +0000642
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000643 // Tag_CPU_arch_profile must have the default value of 0 when "Architecture
Jim Grosbach1a597112014-04-03 23:43:18 +0000644 // profile is not applicable (e.g. pre v7, or cross-profile code)".
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000645 if (Subtarget->hasV7Ops()) {
646 if (Subtarget->isAClass()) {
647 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
648 ARMBuildAttrs::ApplicationProfile);
649 } else if (Subtarget->isRClass()) {
650 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
651 ARMBuildAttrs::RealTimeProfile);
652 } else if (Subtarget->isMClass()) {
653 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
654 ARMBuildAttrs::MicroControllerProfile);
655 }
Amara Emerson5035ee02013-10-07 16:55:23 +0000656 }
Jason W Kim85b0af12011-02-07 00:49:53 +0000657
Logan Chien8cbb80d2013-10-28 17:51:12 +0000658 ATS.emitAttribute(ARMBuildAttrs::ARM_ISA_use, Subtarget->hasARMOps() ?
659 ARMBuildAttrs::Allowed : ARMBuildAttrs::Not_Allowed);
Amara Emerson5035ee02013-10-07 16:55:23 +0000660 if (Subtarget->isThumb1Only()) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000661 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
662 ARMBuildAttrs::Allowed);
Amara Emerson5035ee02013-10-07 16:55:23 +0000663 } else if (Subtarget->hasThumb2()) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000664 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
665 ARMBuildAttrs::AllowThumb32);
Amara Emerson5035ee02013-10-07 16:55:23 +0000666 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000667
Logan Chien8cbb80d2013-10-28 17:51:12 +0000668 if (Subtarget->hasNEON()) {
Renato Golinec0fc7d2011-02-28 22:04:27 +0000669 /* NEON is not exactly a VFP architecture, but GAS emit one of
Joey Gouly3c0e5562013-09-13 11:51:52 +0000670 * neon/neon-fp-armv8/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
Amara Emerson5035ee02013-10-07 16:55:23 +0000671 if (Subtarget->hasFPARMv8()) {
672 if (Subtarget->hasCrypto())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000673 ATS.emitFPU(ARM::CRYPTO_NEON_FP_ARMV8);
Amara Emerson5035ee02013-10-07 16:55:23 +0000674 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000675 ATS.emitFPU(ARM::NEON_FP_ARMV8);
Amara Emerson5035ee02013-10-07 16:55:23 +0000676 }
Joey Gouly3c0e5562013-09-13 11:51:52 +0000677 else if (Subtarget->hasVFP4())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000678 ATS.emitFPU(ARM::NEON_VFPV4);
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000679 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000680 ATS.emitFPU(ARM::NEON);
681 // Emit Tag_Advanced_SIMD_arch for ARMv8 architecture
Joey Goulyb1b0dd82013-06-27 11:49:26 +0000682 if (Subtarget->hasV8Ops())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000683 ATS.emitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
684 ARMBuildAttrs::AllowNeonARMv8);
685 } else {
686 if (Subtarget->hasFPARMv8())
Oliver Stannard37e4daa2014-10-01 09:02:17 +0000687 // FPv5 and FP-ARMv8 have the same instructions, so are modeled as one
688 // FPU, but there are two different names for it depending on the CPU.
689 ATS.emitFPU(Subtarget->hasD16() ? ARM::FPV5_D16 : ARM::FP_ARMV8);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000690 else if (Subtarget->hasVFP4())
691 ATS.emitFPU(Subtarget->hasD16() ? ARM::VFPV4_D16 : ARM::VFPV4);
692 else if (Subtarget->hasVFP3())
693 ATS.emitFPU(Subtarget->hasD16() ? ARM::VFPV3_D16 : ARM::VFPV3);
694 else if (Subtarget->hasVFP2())
695 ATS.emitFPU(ARM::VFPV2);
Renato Golinec0fc7d2011-02-28 22:04:27 +0000696 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000697
Amara Emersonceeb1c42014-05-27 13:30:21 +0000698 if (TM.getRelocationModel() == Reloc::PIC_) {
699 // PIC specific attributes.
700 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data,
701 ARMBuildAttrs::AddressRWPCRel);
702 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RO_data,
703 ARMBuildAttrs::AddressROPCRel);
704 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
705 ARMBuildAttrs::AddressGOT);
706 } else {
707 // Allow direct addressing of imported data for all other relocation models.
708 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
709 ARMBuildAttrs::AddressDirect);
710 }
711
Jason W Kimbff84d42010-10-06 22:36:46 +0000712 // Signal various FP modes.
Amara Emersonac695082013-10-11 16:03:43 +0000713 if (!TM.Options.UnsafeFPMath) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000714 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
715 ARMBuildAttrs::IEEEDenormals);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000716 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
717 ARMBuildAttrs::Allowed);
Charlie Turnerf02c9242014-12-03 08:12:26 +0000718
719 // If the user has permitted this code to choose the IEEE 754
720 // rounding at run-time, emit the rounding attribute.
721 if (TM.Options.HonorSignDependentRoundingFPMathOption)
722 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_rounding,
723 ARMBuildAttrs::Allowed);
Charlie Turner15f91c52014-12-02 08:22:29 +0000724 } else {
725 if (!Subtarget->hasVFP2()) {
726 // When the target doesn't have an FPU (by design or
727 // intention), the assumptions made on the software support
728 // mirror that of the equivalent hardware support *if it
729 // existed*. For v7 and better we indicate that denormals are
730 // flushed preserving sign, and for V6 we indicate that
731 // denormals are flushed to positive zero.
732 if (Subtarget->hasV7Ops())
733 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
734 ARMBuildAttrs::PreserveFPSign);
735 } else if (Subtarget->hasVFP3()) {
736 // In VFPv4, VFPv4U, VFPv3, or VFPv3U, it is preserved. That is,
737 // the sign bit of the zero matches the sign bit of the input or
738 // result that is being flushed to zero.
739 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
740 ARMBuildAttrs::PreserveFPSign);
741 }
742 // For VFPv2 implementations it is implementation defined as
743 // to whether denormals are flushed to positive zero or to
744 // whatever the sign of zero is (ARM v7AR ARM 2.7.5). Historically
745 // LLVM has chosen to flush this to positive zero (most likely for
746 // GCC compatibility), so that's the chosen value here (the
747 // absence of its emission implies zero).
Amara Emerson5035ee02013-10-07 16:55:23 +0000748 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000749
Charlie Turnerc96e95c2014-12-05 08:22:47 +0000750 // TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath is the
751 // equivalent of GCC's -ffinite-math-only flag.
Amara Emersonac695082013-10-11 16:03:43 +0000752 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Logan Chien8cbb80d2013-10-28 17:51:12 +0000753 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
754 ARMBuildAttrs::Allowed);
Amara Emersonac695082013-10-11 16:03:43 +0000755 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000756 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
757 ARMBuildAttrs::AllowIEE754);
Amara Emersonac695082013-10-11 16:03:43 +0000758
Renato Golin0595a262014-10-08 12:26:22 +0000759 if (Subtarget->allowsUnalignedMem())
760 ATS.emitAttribute(ARMBuildAttrs::CPU_unaligned_access,
761 ARMBuildAttrs::Allowed);
762 else
763 ATS.emitAttribute(ARMBuildAttrs::CPU_unaligned_access,
764 ARMBuildAttrs::Not_Allowed);
765
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +0000766 // FIXME: add more flags to ARMBuildAttributes.h
Jason W Kimbff84d42010-10-06 22:36:46 +0000767 // 8-bytes alignment stuff.
Saleem Abdulrasool196c3212014-01-19 08:25:35 +0000768 ATS.emitAttribute(ARMBuildAttrs::ABI_align_needed, 1);
769 ATS.emitAttribute(ARMBuildAttrs::ABI_align_preserved, 1);
Jason W Kimbff84d42010-10-06 22:36:46 +0000770
Bradley Smithc848beb2013-11-01 11:21:16 +0000771 // ABI_HardFP_use attribute to indicate single precision FP.
772 if (Subtarget->isFPOnlySP())
773 ATS.emitAttribute(ARMBuildAttrs::ABI_HardFP_use,
774 ARMBuildAttrs::HardFPSinglePrecision);
775
Jason W Kimbff84d42010-10-06 22:36:46 +0000776 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Bradley Smithc848beb2013-11-01 11:21:16 +0000777 if (Subtarget->isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard)
778 ATS.emitAttribute(ARMBuildAttrs::ABI_VFP_args, ARMBuildAttrs::HardFPAAPCS);
779
Jason W Kimbff84d42010-10-06 22:36:46 +0000780 // FIXME: Should we signal R9 usage?
Rafael Espindola0ed15432010-10-25 17:50:35 +0000781
Bradley Smith9aa8ac92013-11-12 10:38:05 +0000782 if (Subtarget->hasFP16())
783 ATS.emitAttribute(ARMBuildAttrs::FP_HP_extension, ARMBuildAttrs::AllowHPFP);
784
Bradley Smith25219752013-11-01 13:27:35 +0000785 if (Subtarget->hasMPExtension())
786 ATS.emitAttribute(ARMBuildAttrs::MPextension_use, ARMBuildAttrs::AllowMP);
787
Artyom Skrobov10e76a42014-01-20 10:18:42 +0000788 // Hardware divide in ARM mode is part of base arch, starting from ARMv8.
789 // If only Thumb hwdiv is present, it must also be in base arch (ARMv7-R/M).
790 // It is not possible to produce DisallowDIV: if hwdiv is present in the base
791 // arch, supplying -hwdiv downgrades the effective arch, via ClearImpliedBits.
792 // AllowDIVExt is only emitted if hwdiv isn't available in the base arch;
793 // otherwise, the default value (AllowDIVIfExists) applies.
794 if (Subtarget->hasDivideInARMMode() && !Subtarget->hasV8Ops())
795 ATS.emitAttribute(ARMBuildAttrs::DIV_use, ARMBuildAttrs::AllowDIVExt);
Rafael Espindola0ed15432010-10-25 17:50:35 +0000796
Oliver Stannard5dc29342014-06-20 10:08:11 +0000797 if (MMI) {
798 if (const Module *SourceModule = MMI->getModule()) {
799 // ABI_PCS_wchar_t to indicate wchar_t width
800 // FIXME: There is no way to emit value 0 (wchar_t prohibited).
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000801 if (auto WCharWidthValue = mdconst::extract_or_null<ConstantInt>(
Oliver Stannard5dc29342014-06-20 10:08:11 +0000802 SourceModule->getModuleFlag("wchar_size"))) {
803 int WCharWidth = WCharWidthValue->getZExtValue();
804 assert((WCharWidth == 2 || WCharWidth == 4) &&
805 "wchar_t width must be 2 or 4 bytes");
806 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_wchar_t, WCharWidth);
807 }
808
809 // ABI_enum_size to indicate enum width
810 // FIXME: There is no way to emit value 0 (enums prohibited) or value 3
811 // (all enums contain a value needing 32 bits to encode).
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000812 if (auto EnumWidthValue = mdconst::extract_or_null<ConstantInt>(
Oliver Stannard5dc29342014-06-20 10:08:11 +0000813 SourceModule->getModuleFlag("min_enum_size"))) {
814 int EnumWidth = EnumWidthValue->getZExtValue();
815 assert((EnumWidth == 1 || EnumWidth == 4) &&
816 "Minimum enum width must be 1 or 4 bytes");
817 int EnumBuildAttr = EnumWidth == 1 ? 1 : 2;
818 ATS.emitAttribute(ARMBuildAttrs::ABI_enum_size, EnumBuildAttr);
819 }
820 }
821 }
822
Amara Emerson115d2df2014-07-25 14:03:14 +0000823 // TODO: We currently only support either reserving the register, or treating
824 // it as another callee-saved register, but not as SB or a TLS pointer; It
825 // would instead be nicer to push this from the frontend as metadata, as we do
826 // for the wchar and enum size tags
827 if (Subtarget->isR9Reserved())
828 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use,
829 ARMBuildAttrs::R9Reserved);
830 else
831 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use,
832 ARMBuildAttrs::R9IsGPR);
833
Bradley Smith25219752013-11-01 13:27:35 +0000834 if (Subtarget->hasTrustZone() && Subtarget->hasVirtualization())
835 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
836 ARMBuildAttrs::AllowTZVirtualization);
837 else if (Subtarget->hasTrustZone())
838 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
839 ARMBuildAttrs::AllowTZ);
840 else if (Subtarget->hasVirtualization())
841 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
842 ARMBuildAttrs::AllowVirtualization);
843
Logan Chien8cbb80d2013-10-28 17:51:12 +0000844 ATS.finishAttributeSection();
Jason W Kimbff84d42010-10-06 22:36:46 +0000845}
846
Jason W Kimbff84d42010-10-06 22:36:46 +0000847//===----------------------------------------------------------------------===//
Chris Lattner71eb0772009-10-19 20:20:46 +0000848
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000849static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
850 unsigned LabelId, MCContext &Ctx) {
851
852 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
853 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
854 return Label;
855}
856
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000857static MCSymbolRefExpr::VariantKind
858getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
859 switch (Modifier) {
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000860 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
David Peixotto8ad70b32013-12-04 22:43:20 +0000861 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_TLSGD;
862 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_TPOFF;
863 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_GOTTPOFF;
864 case ARMCP::GOT: return MCSymbolRefExpr::VK_GOT;
865 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_GOTOFF;
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000866 }
David Blaikie46a9f012012-01-20 21:51:11 +0000867 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000868}
869
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000870MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV,
871 unsigned char TargetFlags) {
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000872 if (Subtarget->isTargetMachO()) {
873 bool IsIndirect = (TargetFlags & ARMII::MO_NONLAZY) &&
874 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
Evan Chengdfce83c2011-01-17 08:03:18 +0000875
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000876 if (!IsIndirect)
877 return getSymbol(GV);
878
879 // FIXME: Remove this when Darwin transition to @GOT like syntax.
880 MCSymbol *MCSym = getSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
881 MachineModuleInfoMachO &MMIMachO =
882 MMI->getObjFileInfo<MachineModuleInfoMachO>();
883 MachineModuleInfoImpl::StubValueTy &StubSym =
884 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym)
885 : MMIMachO.getGVStubEntry(MCSym);
886 if (!StubSym.getPointer())
887 StubSym = MachineModuleInfoImpl::StubValueTy(getSymbol(GV),
888 !GV->hasInternalLinkage());
889 return MCSym;
890 } else if (Subtarget->isTargetCOFF()) {
891 assert(Subtarget->isTargetWindows() &&
892 "Windows is the only supported COFF target");
893
894 bool IsIndirect = (TargetFlags & ARMII::MO_DLLIMPORT);
895 if (!IsIndirect)
896 return getSymbol(GV);
897
898 SmallString<128> Name;
899 Name = "__imp_";
900 getNameWithPrefix(Name, GV);
901
902 return OutContext.GetOrCreateSymbol(Name);
903 } else if (Subtarget->isTargetELF()) {
904 return getSymbol(GV);
905 }
906 llvm_unreachable("unexpected target");
Evan Chengdfce83c2011-01-17 08:03:18 +0000907}
908
Jim Grosbach38f8e762010-11-09 18:45:04 +0000909void ARMAsmPrinter::
910EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Eric Christopherd9134482014-08-04 21:25:23 +0000911 const DataLayout *DL = TM.getSubtargetImpl()->getDataLayout();
912 int Size =
913 TM.getSubtargetImpl()->getDataLayout()->getTypeAllocSize(MCPV->getType());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000914
915 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000916
Jim Grosbachca21cd72010-11-10 17:59:10 +0000917 MCSymbol *MCSym;
Jim Grosbach38f8e762010-11-09 18:45:04 +0000918 if (ACPV->isLSDA()) {
Jim Grosbachca21cd72010-11-10 17:59:10 +0000919 SmallString<128> Str;
920 raw_svector_ostream OS(Str);
Rafael Espindola58873562014-01-03 19:21:54 +0000921 OS << DL->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbachca21cd72010-11-10 17:59:10 +0000922 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000923 } else if (ACPV->isBlockAddress()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000924 const BlockAddress *BA =
925 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
926 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000927 } else if (ACPV->isGlobalValue()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000928 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000929
930 // On Darwin, const-pool entries may get the "FOO$non_lazy_ptr" mangling, so
931 // flag the global as MO_NONLAZY.
Tim Northoverd6a729b2014-01-06 14:28:05 +0000932 unsigned char TF = Subtarget->isTargetMachO() ? ARMII::MO_NONLAZY : 0;
Tim Northoverd34094e2013-11-25 17:04:35 +0000933 MCSym = GetARMGVSymbol(GV, TF);
Bill Wendling69bc3de2011-09-29 23:50:42 +0000934 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling4a4772f2011-10-01 09:30:42 +0000935 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendling69bc3de2011-09-29 23:50:42 +0000936 MCSym = MBB->getSymbol();
Jim Grosbach38f8e762010-11-09 18:45:04 +0000937 } else {
938 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingc214cb02011-10-01 08:58:29 +0000939 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
940 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000941 }
942
943 // Create an MCSymbol for the reference.
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000944 const MCExpr *Expr =
945 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
946 OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000947
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000948 if (ACPV->getPCAdjustment()) {
Rafael Espindola58873562014-01-03 19:21:54 +0000949 MCSymbol *PCLabel = getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000950 getFunctionNumber(),
951 ACPV->getLabelId(),
952 OutContext);
953 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
954 PCRelExpr =
955 MCBinaryExpr::CreateAdd(PCRelExpr,
956 MCConstantExpr::Create(ACPV->getPCAdjustment(),
957 OutContext),
958 OutContext);
959 if (ACPV->mustAddCurrentAddress()) {
960 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
961 // label, so just emit a local label end reference that instead.
962 MCSymbol *DotSym = OutContext.CreateTempSymbol();
963 OutStreamer.EmitLabel(DotSym);
964 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
965 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000966 }
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000967 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000968 }
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000969 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000970}
971
Jim Grosbach284eebc2010-09-22 17:39:48 +0000972void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
973 unsigned Opcode = MI->getOpcode();
974 int OpNum = 1;
975 if (Opcode == ARM::BR_JTadd)
976 OpNum = 2;
977 else if (Opcode == ARM::BR_JTm)
978 OpNum = 3;
979
980 const MachineOperand &MO1 = MI->getOperand(OpNum);
981 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
982 unsigned JTI = MO1.getIndex();
983
984 // Emit a label for the jump table.
985 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
986 OutStreamer.EmitLabel(JTISymbol);
987
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000988 // Mark the jump table as data-in-code.
989 OutStreamer.EmitDataRegion(MCDR_DataRegionJT32);
990
Jim Grosbach284eebc2010-09-22 17:39:48 +0000991 // Emit each entry of the table.
992 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
993 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
994 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
995
996 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
997 MachineBasicBlock *MBB = JTBBs[i];
998 // Construct an MCExpr for the entry. We want a value of the form:
999 // (BasicBlockAddr - TableBeginAddr)
1000 //
1001 // For example, a table with entries jumping to basic blocks BB0 and BB1
1002 // would look like:
1003 // LJTI_0_0:
1004 // .word (LBB0 - LJTI_0_0)
1005 // .word (LBB1 - LJTI_0_0)
1006 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
1007
1008 if (TM.getRelocationModel() == Reloc::PIC_)
1009 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
1010 OutContext),
1011 OutContext);
Jim Grosbache1995f22011-08-31 22:23:09 +00001012 // If we're generating a table of Thumb addresses in static relocation
1013 // model, we need to add one to keep interworking correctly.
1014 else if (AFI->isThumbFunction())
1015 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext),
1016 OutContext);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001017 OutStreamer.EmitValue(Expr, 4);
1018 }
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001019 // Mark the end of jump table data-in-code region.
1020 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001021}
1022
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001023void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
1024 unsigned Opcode = MI->getOpcode();
1025 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
1026 const MachineOperand &MO1 = MI->getOperand(OpNum);
1027 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
1028 unsigned JTI = MO1.getIndex();
1029
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001030 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
1031 OutStreamer.EmitLabel(JTISymbol);
1032
1033 // Emit each entry of the table.
1034 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1035 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1036 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach1573b292010-09-22 17:15:35 +00001037 unsigned OffsetWidth = 4;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001038 if (MI->getOpcode() == ARM::t2TBB_JT) {
Jim Grosbach1573b292010-09-22 17:15:35 +00001039 OffsetWidth = 1;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001040 // Mark the jump table as data-in-code.
1041 OutStreamer.EmitDataRegion(MCDR_DataRegionJT8);
1042 } else if (MI->getOpcode() == ARM::t2TBH_JT) {
Jim Grosbach1573b292010-09-22 17:15:35 +00001043 OffsetWidth = 2;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001044 // Mark the jump table as data-in-code.
1045 OutStreamer.EmitDataRegion(MCDR_DataRegionJT16);
1046 }
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001047
1048 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1049 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach1573b292010-09-22 17:15:35 +00001050 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +00001051 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001052 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach1573b292010-09-22 17:15:35 +00001053 if (OffsetWidth == 4) {
David Woodhousee6c13e42014-01-28 23:12:42 +00001054 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2B)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001055 .addExpr(MBBSymbolExpr)
1056 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001057 .addReg(0));
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001058 continue;
1059 }
1060 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach1573b292010-09-22 17:15:35 +00001061 // MCExpr for the entry. We want a value of the form:
1062 // (BasicBlockAddr - TableBeginAddr) / 2
1063 //
1064 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1065 // would look like:
1066 // LJTI_0_0:
1067 // .byte (LBB0 - LJTI_0_0) / 2
1068 // .byte (LBB1 - LJTI_0_0) / 2
1069 const MCExpr *Expr =
1070 MCBinaryExpr::CreateSub(MBBSymbolExpr,
1071 MCSymbolRefExpr::Create(JTISymbol, OutContext),
1072 OutContext);
1073 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
1074 OutContext);
1075 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001076 }
Jim Grosbach2597f832012-05-21 23:34:42 +00001077 // Mark the end of jump table data-in-code region. 32-bit offsets use
1078 // actual branch instructions here, so we don't mark those as a data-region
1079 // at all.
1080 if (OffsetWidth != 4)
1081 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001082}
1083
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001084void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1085 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1086 "Only instruction which are involved into frame setup code are allowed");
1087
Rafael Espindola4a1a3602014-01-14 01:21:46 +00001088 MCTargetStreamer &TS = *OutStreamer.getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +00001089 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001090 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +00001091 const TargetRegisterInfo *RegInfo = MF.getSubtarget().getRegisterInfo();
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001092 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001093
1094 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001095 unsigned Opc = MI->getOpcode();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001096 unsigned SrcReg, DstReg;
1097
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001098 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1099 // Two special cases:
1100 // 1) tPUSH does not have src/dst regs.
1101 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1102 // load. Yes, this is pretty fragile, but for now I don't see better
1103 // way... :(
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001104 SrcReg = DstReg = ARM::SP;
1105 } else {
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001106 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001107 DstReg = MI->getOperand(0).getReg();
1108 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001109
1110 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001111 if (MI->mayStore()) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001112 // Register saves.
1113 assert(DstReg == ARM::SP &&
1114 "Only stack pointer as a destination reg is supported");
1115
1116 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001117 // Skip src & dst reg, and pred ops.
1118 unsigned StartOp = 2 + 2;
1119 // Use all the operands.
1120 unsigned NumOffset = 0;
1121
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001122 switch (Opc) {
1123 default:
1124 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001125 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001126 case ARM::tPUSH:
1127 // Special case here: no src & dst reg, but two extra imp ops.
1128 StartOp = 2; NumOffset = 2;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001129 case ARM::STMDB_UPD:
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001130 case ARM::t2STMDB_UPD:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001131 case ARM::VSTMDDB_UPD:
1132 assert(SrcReg == ARM::SP &&
1133 "Only stack pointer as a source reg is supported");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001134 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
Anton Korobeynikovef731ed2012-08-04 13:25:58 +00001135 i != NumOps; ++i) {
1136 const MachineOperand &MO = MI->getOperand(i);
1137 // Actually, there should never be any impdef stuff here. Skip it
1138 // temporary to workaround PR11902.
1139 if (MO.isImplicit())
1140 continue;
1141 RegList.push_back(MO.getReg());
1142 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001143 break;
Owen Anderson2aedba62011-07-26 20:54:26 +00001144 case ARM::STR_PRE_IMM:
1145 case ARM::STR_PRE_REG:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001146 case ARM::t2STR_PRE:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001147 assert(MI->getOperand(2).getReg() == ARM::SP &&
1148 "Only stack pointer as a source reg is supported");
1149 RegList.push_back(SrcReg);
1150 break;
1151 }
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001152 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM)
1153 ATS.emitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001154 } else {
1155 // Changes of stack / frame pointer.
1156 if (SrcReg == ARM::SP) {
1157 int64_t Offset = 0;
1158 switch (Opc) {
1159 default:
1160 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001161 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001162 case ARM::MOVr:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001163 case ARM::tMOVr:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001164 Offset = 0;
1165 break;
1166 case ARM::ADDri:
1167 Offset = -MI->getOperand(2).getImm();
1168 break;
1169 case ARM::SUBri:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001170 case ARM::t2SUBri:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001171 Offset = MI->getOperand(2).getImm();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001172 break;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001173 case ARM::tSUBspi:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001174 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001175 break;
1176 case ARM::tADDspi:
1177 case ARM::tADDrSPi:
1178 Offset = -MI->getOperand(2).getImm()*4;
1179 break;
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001180 case ARM::tLDRpci: {
1181 // Grab the constpool index and check, whether it corresponds to
1182 // original or cloned constpool entry.
1183 unsigned CPI = MI->getOperand(1).getIndex();
1184 const MachineConstantPool *MCP = MF.getConstantPool();
1185 if (CPI >= MCP->getConstants().size())
1186 CPI = AFI.getOriginalCPIdx(CPI);
1187 assert(CPI != -1U && "Invalid constpool index");
1188
1189 // Derive the actual offset.
1190 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1191 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1192 // FIXME: Check for user, it should be "add" instruction!
1193 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001194 break;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001195 }
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001196 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001197
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001198 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM) {
1199 if (DstReg == FramePtr && FramePtr != ARM::SP)
1200 // Set-up of the frame pointer. Positive values correspond to "add"
1201 // instruction.
1202 ATS.emitSetFP(FramePtr, ARM::SP, -Offset);
1203 else if (DstReg == ARM::SP) {
1204 // Change of SP by an offset. Positive values correspond to "sub"
1205 // instruction.
1206 ATS.emitPad(Offset);
1207 } else {
1208 // Move of SP to a register. Positive values correspond to an "add"
1209 // instruction.
1210 ATS.emitMovSP(DstReg, -Offset);
1211 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001212 }
1213 } else if (DstReg == ARM::SP) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001214 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001215 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001216 }
1217 else {
1218 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001219 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001220 }
1221 }
1222}
1223
Jim Grosbach95dee402011-07-08 17:40:42 +00001224// Simple pseudo-instructions have their lowering (with expansion to real
1225// instructions) auto-generated.
1226#include "ARMGenMCPseudoLowering.inc"
1227
Jim Grosbach05eccf02010-09-29 15:23:40 +00001228void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Eric Christopherd9134482014-08-04 21:25:23 +00001229 const DataLayout *DL = TM.getSubtargetImpl()->getDataLayout();
Rafael Espindola58873562014-01-03 19:21:54 +00001230
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001231 // If we just ended a constant pool, mark it as such.
1232 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
1233 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
1234 InConstantPool = false;
1235 }
Owen Anderson0ca562e2011-10-04 23:26:17 +00001236
Jim Grosbach51b55422011-08-23 21:32:34 +00001237 // Emit unwinding stuff for frame-related instructions
Renato Golin78a6eba2014-02-07 20:12:49 +00001238 if (Subtarget->isTargetEHABICompatible() &&
Renato Golin8cea6e82014-01-29 11:50:56 +00001239 MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach51b55422011-08-23 21:32:34 +00001240 EmitUnwindingInstruction(MI);
1241
Jim Grosbach95dee402011-07-08 17:40:42 +00001242 // Do any auto-generated pseudo lowerings.
1243 if (emitPseudoExpansionLowering(OutStreamer, MI))
1244 return;
1245
Andrew Trick924123a2011-09-21 02:20:46 +00001246 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1247 "Pseudo flag setting opcode should be expanded early");
1248
Jim Grosbach95dee402011-07-08 17:40:42 +00001249 // Check for manual lowerings.
Evan Chengdfce83c2011-01-17 08:03:18 +00001250 unsigned Opc = MI->getOpcode();
1251 switch (Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00001252 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
David Blaikieb735b4d2013-06-16 20:34:27 +00001253 case ARM::DBG_VALUE: llvm_unreachable("Should be handled by generic printing");
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001254 case ARM::LEApcrel:
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001255 case ARM::tLEApcrel:
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001256 case ARM::t2LEApcrel: {
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001257 // FIXME: Need to also handle globals and externals
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001258 MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex());
David Woodhousee6c13e42014-01-28 23:12:42 +00001259 EmitToStreamer(OutStreamer, MCInstBuilder(MI->getOpcode() ==
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001260 ARM::t2LEApcrel ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001261 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1262 : ARM::ADR))
1263 .addReg(MI->getOperand(0).getReg())
1264 .addExpr(MCSymbolRefExpr::Create(CPISymbol, OutContext))
1265 // Add predicate operands.
1266 .addImm(MI->getOperand(2).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001267 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001268 return;
1269 }
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001270 case ARM::LEApcrelJT:
1271 case ARM::tLEApcrelJT:
1272 case ARM::t2LEApcrelJT: {
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001273 MCSymbol *JTIPICSymbol =
1274 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1275 MI->getOperand(2).getImm());
David Woodhousee6c13e42014-01-28 23:12:42 +00001276 EmitToStreamer(OutStreamer, MCInstBuilder(MI->getOpcode() ==
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001277 ARM::t2LEApcrelJT ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001278 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1279 : ARM::ADR))
1280 .addReg(MI->getOperand(0).getReg())
1281 .addExpr(MCSymbolRefExpr::Create(JTIPICSymbol, OutContext))
1282 // Add predicate operands.
1283 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001284 .addReg(MI->getOperand(4).getReg()));
Jim Grosbachdc35e062010-12-01 19:47:31 +00001285 return;
1286 }
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001287 // Darwin call instructions are just normal call instructions with different
1288 // clobber semantics (they clobber R9).
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001289 case ARM::BX_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001290 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001291 .addReg(ARM::LR)
1292 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001293 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001294 .addImm(ARMCC::AL)
1295 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001296 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001297 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001298
David Woodhousee6c13e42014-01-28 23:12:42 +00001299 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001300 .addReg(MI->getOperand(0).getReg()));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001301 return;
1302 }
Cameron Zwaricha946f472011-05-25 21:53:50 +00001303 case ARM::tBX_CALL: {
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001304 if (Subtarget->hasV5TOps())
1305 llvm_unreachable("Expected BLX to be selected for v5t+");
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001306
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001307 // On ARM v4t, when doing a call from thumb mode, we need to ensure
1308 // that the saved lr has its LSB set correctly (the arch doesn't
1309 // have blx).
1310 // So here we generate a bl to a small jump pad that does bx rN.
1311 // The jump pads are emitted after the function body.
1312
1313 unsigned TReg = MI->getOperand(0).getReg();
1314 MCSymbol *TRegSym = nullptr;
1315 for (unsigned i = 0, e = ThumbIndirectPads.size(); i < e; i++) {
1316 if (ThumbIndirectPads[i].first == TReg) {
1317 TRegSym = ThumbIndirectPads[i].second;
1318 break;
1319 }
1320 }
1321
1322 if (!TRegSym) {
1323 TRegSym = OutContext.CreateTempSymbol();
1324 ThumbIndirectPads.push_back(std::make_pair(TReg, TRegSym));
1325 }
1326
1327 // Create a link-saving branch to the Reg Indirect Jump Pad.
1328 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tBL)
1329 // Predicate comes first here.
1330 .addImm(ARMCC::AL).addReg(0)
1331 .addExpr(MCSymbolRefExpr::Create(TRegSym, OutContext)));
Cameron Zwaricha946f472011-05-25 21:53:50 +00001332 return;
1333 }
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001334 case ARM::BMOVPCRX_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001335 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001336 .addReg(ARM::LR)
1337 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001338 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001339 .addImm(ARMCC::AL)
1340 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001341 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001342 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001343
David Woodhousee6c13e42014-01-28 23:12:42 +00001344 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001345 .addReg(ARM::PC)
Benjamin Kramer2f545712013-03-15 17:27:39 +00001346 .addReg(MI->getOperand(0).getReg())
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001347 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001348 .addImm(ARMCC::AL)
1349 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001350 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001351 .addReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001352 return;
1353 }
Evan Cheng65f9d192012-02-28 18:51:51 +00001354 case ARM::BMOVPCB_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001355 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001356 .addReg(ARM::LR)
1357 .addReg(ARM::PC)
Evan Cheng65f9d192012-02-28 18:51:51 +00001358 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001359 .addImm(ARMCC::AL)
1360 .addReg(0)
Evan Cheng65f9d192012-02-28 18:51:51 +00001361 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001362 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001363
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +00001364 const MachineOperand &Op = MI->getOperand(0);
1365 const GlobalValue *GV = Op.getGlobal();
1366 const unsigned TF = Op.getTargetFlags();
1367 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001368 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
David Woodhousee6c13e42014-01-28 23:12:42 +00001369 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::Bcc)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001370 .addExpr(GVSymExpr)
Evan Cheng65f9d192012-02-28 18:51:51 +00001371 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001372 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001373 .addReg(0));
Evan Cheng65f9d192012-02-28 18:51:51 +00001374 return;
1375 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001376 case ARM::MOVi16_ga_pcrel:
1377 case ARM::t2MOVi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001378 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001379 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Chengdfce83c2011-01-17 08:03:18 +00001380 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1381
Evan Cheng2f2435d2011-01-21 18:55:51 +00001382 unsigned TF = MI->getOperand(1).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001383 const GlobalValue *GV = MI->getOperand(1).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001384 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Evan Chengdfce83c2011-01-17 08:03:18 +00001385 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001386
Rafael Espindola58873562014-01-03 19:21:54 +00001387 MCSymbol *LabelSym = getPICLabel(DL->getPrivateGlobalPrefix(),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001388 getFunctionNumber(),
1389 MI->getOperand(2).getImm(), OutContext);
1390 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1391 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1392 const MCExpr *PCRelExpr =
1393 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1394 MCBinaryExpr::CreateAdd(LabelSymExpr,
Evan Cheng2f2435d2011-01-21 18:55:51 +00001395 MCConstantExpr::Create(PCAdj, OutContext),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001396 OutContext), OutContext), OutContext);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001397 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
Evan Cheng2f2435d2011-01-21 18:55:51 +00001398
Evan Chengdfce83c2011-01-17 08:03:18 +00001399 // Add predicate operands.
1400 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1401 TmpInst.addOperand(MCOperand::CreateReg(0));
1402 // Add 's' bit operand (always reg0 for this)
1403 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001404 EmitToStreamer(OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001405 return;
1406 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001407 case ARM::MOVTi16_ga_pcrel:
1408 case ARM::t2MOVTi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001409 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001410 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1411 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Chengdfce83c2011-01-17 08:03:18 +00001412 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1413 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1414
Evan Cheng2f2435d2011-01-21 18:55:51 +00001415 unsigned TF = MI->getOperand(2).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001416 const GlobalValue *GV = MI->getOperand(2).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001417 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Evan Chengdfce83c2011-01-17 08:03:18 +00001418 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001419
Rafael Espindola58873562014-01-03 19:21:54 +00001420 MCSymbol *LabelSym = getPICLabel(DL->getPrivateGlobalPrefix(),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001421 getFunctionNumber(),
1422 MI->getOperand(3).getImm(), OutContext);
1423 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1424 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1425 const MCExpr *PCRelExpr =
Evan Cheng2f2435d2011-01-21 18:55:51 +00001426 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1427 MCBinaryExpr::CreateAdd(LabelSymExpr,
1428 MCConstantExpr::Create(PCAdj, OutContext),
Evan Chengdfce83c2011-01-17 08:03:18 +00001429 OutContext), OutContext), OutContext);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001430 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
Evan Chengdfce83c2011-01-17 08:03:18 +00001431 // Add predicate operands.
1432 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1433 TmpInst.addOperand(MCOperand::CreateReg(0));
1434 // Add 's' bit operand (always reg0 for this)
1435 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001436 EmitToStreamer(OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001437 return;
1438 }
Jim Grosbach3d979202010-09-17 23:41:53 +00001439 case ARM::tPICADD: {
1440 // This is a pseudo op for a label + instruction sequence, which looks like:
1441 // LPC0:
1442 // add r0, pc
1443 // This adds the address of LPC0 to r0.
1444
1445 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001446 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001447 getFunctionNumber(), MI->getOperand(2).getImm(),
1448 OutContext));
Jim Grosbach3d979202010-09-17 23:41:53 +00001449
1450 // Form and emit the add.
David Woodhousee6c13e42014-01-28 23:12:42 +00001451 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tADDhirr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001452 .addReg(MI->getOperand(0).getReg())
1453 .addReg(MI->getOperand(0).getReg())
1454 .addReg(ARM::PC)
1455 // Add predicate operands.
1456 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001457 .addReg(0));
Jim Grosbach3d979202010-09-17 23:41:53 +00001458 return;
1459 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001460 case ARM::PICADD: {
Chris Lattneradd57492009-10-19 22:23:04 +00001461 // This is a pseudo op for a label + instruction sequence, which looks like:
1462 // LPC0:
1463 // add r0, pc, r0
1464 // This adds the address of LPC0 to r0.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001465
Chris Lattneradd57492009-10-19 22:23:04 +00001466 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001467 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001468 getFunctionNumber(), MI->getOperand(2).getImm(),
1469 OutContext));
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001470
Jim Grosbach7ae94222010-09-14 21:05:34 +00001471 // Form and emit the add.
David Woodhousee6c13e42014-01-28 23:12:42 +00001472 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001473 .addReg(MI->getOperand(0).getReg())
1474 .addReg(ARM::PC)
1475 .addReg(MI->getOperand(1).getReg())
1476 // Add predicate operands.
1477 .addImm(MI->getOperand(3).getImm())
1478 .addReg(MI->getOperand(4).getReg())
1479 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001480 .addReg(0));
Chris Lattneradd57492009-10-19 22:23:04 +00001481 return;
1482 }
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001483 case ARM::PICSTR:
1484 case ARM::PICSTRB:
1485 case ARM::PICSTRH:
1486 case ARM::PICLDR:
1487 case ARM::PICLDRB:
1488 case ARM::PICLDRH:
1489 case ARM::PICLDRSB:
1490 case ARM::PICLDRSH: {
Jim Grosbach218e22d2010-09-16 17:43:25 +00001491 // This is a pseudo op for a label + instruction sequence, which looks like:
1492 // LPC0:
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001493 // OP r0, [pc, r0]
Jim Grosbach218e22d2010-09-16 17:43:25 +00001494 // The LCP0 label is referenced by a constant pool entry in order to get
1495 // a PC-relative address at the ldr instruction.
1496
1497 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001498 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001499 getFunctionNumber(), MI->getOperand(2).getImm(),
1500 OutContext));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001501
1502 // Form and emit the load
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001503 unsigned Opcode;
1504 switch (MI->getOpcode()) {
1505 default:
1506 llvm_unreachable("Unexpected opcode!");
Jim Grosbach338de3e2010-10-27 23:12:14 +00001507 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1508 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001509 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001510 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001511 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001512 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1513 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1514 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1515 }
David Woodhousee6c13e42014-01-28 23:12:42 +00001516 EmitToStreamer(OutStreamer, MCInstBuilder(Opcode)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001517 .addReg(MI->getOperand(0).getReg())
1518 .addReg(ARM::PC)
1519 .addReg(MI->getOperand(1).getReg())
1520 .addImm(0)
1521 // Add predicate operands.
1522 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001523 .addReg(MI->getOperand(4).getReg()));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001524
1525 return;
1526 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001527 case ARM::CONSTPOOL_ENTRY: {
Chris Lattner186c6b02009-10-19 22:33:05 +00001528 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1529 /// in the function. The first operand is the ID# for this instruction, the
1530 /// second is the index into the MachineConstantPool that this is, the third
1531 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen2e05db22011-12-06 01:43:02 +00001532 /// The required alignment is specified on the basic block holding this MI.
Chris Lattner186c6b02009-10-19 22:33:05 +00001533 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1534 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1535
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001536 // If this is the first entry of the pool, mark it.
1537 if (!InConstantPool) {
1538 OutStreamer.EmitDataRegion(MCDR_DataRegion);
1539 InConstantPool = true;
1540 }
1541
Chris Lattnerc55ea3f2010-01-23 07:00:21 +00001542 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattner186c6b02009-10-19 22:33:05 +00001543
1544 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1545 if (MCPE.isMachineConstantPoolEntry())
1546 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1547 else
1548 EmitGlobalConstant(MCPE.Val.ConstVal);
Chris Lattner186c6b02009-10-19 22:33:05 +00001549 return;
1550 }
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001551 case ARM::t2BR_JT: {
1552 // Lower and emit the instruction itself, then the jump table following it.
David Woodhousee6c13e42014-01-28 23:12:42 +00001553 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001554 .addReg(ARM::PC)
1555 .addReg(MI->getOperand(0).getReg())
1556 // Add predicate operands.
1557 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001558 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001559
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001560 // Output the data for the jump table itself
1561 EmitJump2Table(MI);
1562 return;
1563 }
1564 case ARM::t2TBB_JT: {
1565 // Lower and emit the instruction itself, then the jump table following it.
David Woodhousee6c13e42014-01-28 23:12:42 +00001566 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2TBB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001567 .addReg(ARM::PC)
1568 .addReg(MI->getOperand(0).getReg())
1569 // Add predicate operands.
1570 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001571 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001572
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001573 // Output the data for the jump table itself
1574 EmitJump2Table(MI);
1575 // Make sure the next instruction is 2-byte aligned.
1576 EmitAlignment(1);
1577 return;
1578 }
1579 case ARM::t2TBH_JT: {
1580 // Lower and emit the instruction itself, then the jump table following it.
David Woodhousee6c13e42014-01-28 23:12:42 +00001581 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2TBH)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001582 .addReg(ARM::PC)
1583 .addReg(MI->getOperand(0).getReg())
1584 // Add predicate operands.
1585 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001586 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001587
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001588 // Output the data for the jump table itself
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001589 EmitJump2Table(MI);
1590 return;
1591 }
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001592 case ARM::tBR_JTr:
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001593 case ARM::BR_JTr: {
1594 // Lower and emit the instruction itself, then the jump table following it.
1595 // mov pc, target
1596 MCInst TmpInst;
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001597 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbache9cc9012011-06-30 23:38:17 +00001598 ARM::MOVr : ARM::tMOVr;
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001599 TmpInst.setOpcode(Opc);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001600 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1601 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1602 // Add predicate operands.
1603 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1604 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001605 // Add 's' bit operand (always reg0 for this)
1606 if (Opc == ARM::MOVr)
1607 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001608 EmitToStreamer(OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001609
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001610 // Make sure the Thumb jump table is 4-byte aligned.
Jim Grosbache9cc9012011-06-30 23:38:17 +00001611 if (Opc == ARM::tMOVr)
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001612 EmitAlignment(2);
1613
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001614 // Output the data for the jump table itself
1615 EmitJumpTable(MI);
1616 return;
1617 }
1618 case ARM::BR_JTm: {
1619 // Lower and emit the instruction itself, then the jump table following it.
1620 // ldr pc, target
1621 MCInst TmpInst;
1622 if (MI->getOperand(1).getReg() == 0) {
1623 // literal offset
1624 TmpInst.setOpcode(ARM::LDRi12);
1625 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1626 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1627 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1628 } else {
1629 TmpInst.setOpcode(ARM::LDRrs);
1630 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1631 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1632 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1633 TmpInst.addOperand(MCOperand::CreateImm(0));
1634 }
1635 // Add predicate operands.
1636 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1637 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001638 EmitToStreamer(OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001639
1640 // Output the data for the jump table itself
Jim Grosbach284eebc2010-09-22 17:39:48 +00001641 EmitJumpTable(MI);
1642 return;
1643 }
Jim Grosbach08c562b2010-11-17 21:05:55 +00001644 case ARM::BR_JTadd: {
1645 // Lower and emit the instruction itself, then the jump table following it.
1646 // add pc, target, idx
David Woodhousee6c13e42014-01-28 23:12:42 +00001647 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001648 .addReg(ARM::PC)
1649 .addReg(MI->getOperand(0).getReg())
1650 .addReg(MI->getOperand(1).getReg())
1651 // Add predicate operands.
1652 .addImm(ARMCC::AL)
1653 .addReg(0)
1654 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001655 .addReg(0));
Jim Grosbach08c562b2010-11-17 21:05:55 +00001656
1657 // Output the data for the jump table itself
1658 EmitJumpTable(MI);
1659 return;
1660 }
Tim Northover650b0ee52014-11-13 17:58:48 +00001661 case ARM::SPACE:
1662 OutStreamer.EmitZeros(MI->getOperand(1).getImm());
1663 return;
Jim Grosbach85030542010-09-23 18:05:37 +00001664 case ARM::TRAP: {
1665 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1666 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001667 if (!Subtarget->isTargetMachO()) {
Jim Grosbachfae83052010-10-01 23:21:38 +00001668 //.long 0xe7ffdefe @ trap
Jim Grosbach7d348372010-09-23 19:42:17 +00001669 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach85030542010-09-23 18:05:37 +00001670 OutStreamer.AddComment("trap");
1671 OutStreamer.EmitIntValue(Val, 4);
1672 return;
1673 }
1674 break;
1675 }
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001676 case ARM::TRAPNaCl: {
1677 //.long 0xe7fedef0 @ trap
1678 uint32_t Val = 0xe7fedef0UL;
1679 OutStreamer.AddComment("trap");
1680 OutStreamer.EmitIntValue(Val, 4);
1681 return;
1682 }
Jim Grosbach85030542010-09-23 18:05:37 +00001683 case ARM::tTRAP: {
1684 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1685 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001686 if (!Subtarget->isTargetMachO()) {
Jim Grosbachfae83052010-10-01 23:21:38 +00001687 //.short 57086 @ trap
Benjamin Kramere38495d2010-09-23 18:57:26 +00001688 uint16_t Val = 0xdefe;
Jim Grosbach85030542010-09-23 18:05:37 +00001689 OutStreamer.AddComment("trap");
1690 OutStreamer.EmitIntValue(Val, 2);
1691 return;
1692 }
1693 break;
1694 }
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001695 case ARM::t2Int_eh_sjlj_setjmp:
1696 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001697 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001698 // Two incoming args: GPR:$src, GPR:$val
1699 // mov $val, pc
1700 // adds $val, #7
1701 // str $val, [$src, #4]
1702 // movs r0, #0
1703 // b 1f
1704 // movs r0, #1
1705 // 1:
1706 unsigned SrcReg = MI->getOperand(0).getReg();
1707 unsigned ValReg = MI->getOperand(1).getReg();
1708 MCSymbol *Label = GetARMSJLJEHLabel();
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001709 OutStreamer.AddComment("eh_setjmp begin");
David Woodhousee6c13e42014-01-28 23:12:42 +00001710 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001711 .addReg(ValReg)
1712 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001713 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001714 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001715 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001716
David Woodhousee6c13e42014-01-28 23:12:42 +00001717 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tADDi3)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001718 .addReg(ValReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001719 // 's' bit operand
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001720 .addReg(ARM::CPSR)
1721 .addReg(ValReg)
1722 .addImm(7)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001723 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001724 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001725 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001726
David Woodhousee6c13e42014-01-28 23:12:42 +00001727 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tSTRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001728 .addReg(ValReg)
1729 .addReg(SrcReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001730 // The offset immediate is #4. The operand value is scaled by 4 for the
1731 // tSTR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001732 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001733 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001734 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001735 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001736
David Woodhousee6c13e42014-01-28 23:12:42 +00001737 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001738 .addReg(ARM::R0)
1739 .addReg(ARM::CPSR)
1740 .addImm(0)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001741 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001742 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001743 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001744
1745 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
David Woodhousee6c13e42014-01-28 23:12:42 +00001746 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001747 .addExpr(SymbolExpr)
1748 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001749 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001750
1751 OutStreamer.AddComment("eh_setjmp end");
David Woodhousee6c13e42014-01-28 23:12:42 +00001752 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001753 .addReg(ARM::R0)
1754 .addReg(ARM::CPSR)
1755 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001756 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001757 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001758 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001759
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001760 OutStreamer.EmitLabel(Label);
1761 return;
1762 }
1763
Jim Grosbachc0aed712010-09-23 23:33:56 +00001764 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001765 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbachc0aed712010-09-23 23:33:56 +00001766 // Two incoming args: GPR:$src, GPR:$val
1767 // add $val, pc, #8
1768 // str $val, [$src, #+4]
1769 // mov r0, #0
1770 // add pc, pc, #0
1771 // mov r0, #1
1772 unsigned SrcReg = MI->getOperand(0).getReg();
1773 unsigned ValReg = MI->getOperand(1).getReg();
1774
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001775 OutStreamer.AddComment("eh_setjmp begin");
David Woodhousee6c13e42014-01-28 23:12:42 +00001776 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001777 .addReg(ValReg)
1778 .addReg(ARM::PC)
1779 .addImm(8)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001780 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001781 .addImm(ARMCC::AL)
1782 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001783 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001784 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001785
David Woodhousee6c13e42014-01-28 23:12:42 +00001786 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::STRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001787 .addReg(ValReg)
1788 .addReg(SrcReg)
1789 .addImm(4)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001790 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001791 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001792 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001793
David Woodhousee6c13e42014-01-28 23:12:42 +00001794 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001795 .addReg(ARM::R0)
1796 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001797 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001798 .addImm(ARMCC::AL)
1799 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001800 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001801 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001802
David Woodhousee6c13e42014-01-28 23:12:42 +00001803 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001804 .addReg(ARM::PC)
1805 .addReg(ARM::PC)
1806 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001807 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001808 .addImm(ARMCC::AL)
1809 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001810 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001811 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001812
1813 OutStreamer.AddComment("eh_setjmp end");
David Woodhousee6c13e42014-01-28 23:12:42 +00001814 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001815 .addReg(ARM::R0)
1816 .addImm(1)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001817 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001818 .addImm(ARMCC::AL)
1819 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001820 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001821 .addReg(0));
Jim Grosbachc0aed712010-09-23 23:33:56 +00001822 return;
1823 }
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001824 case ARM::Int_eh_sjlj_longjmp: {
1825 // ldr sp, [$src, #8]
1826 // ldr $scratch, [$src, #4]
1827 // ldr r7, [$src]
1828 // bx $scratch
1829 unsigned SrcReg = MI->getOperand(0).getReg();
1830 unsigned ScratchReg = MI->getOperand(1).getReg();
David Woodhousee6c13e42014-01-28 23:12:42 +00001831 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001832 .addReg(ARM::SP)
1833 .addReg(SrcReg)
1834 .addImm(8)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001835 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001836 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001837 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001838
David Woodhousee6c13e42014-01-28 23:12:42 +00001839 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001840 .addReg(ScratchReg)
1841 .addReg(SrcReg)
1842 .addImm(4)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001843 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001844 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001845 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001846
David Woodhousee6c13e42014-01-28 23:12:42 +00001847 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001848 .addReg(ARM::R7)
1849 .addReg(SrcReg)
1850 .addImm(0)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001851 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001852 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001853 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001854
David Woodhousee6c13e42014-01-28 23:12:42 +00001855 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001856 .addReg(ScratchReg)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001857 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001858 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001859 .addReg(0));
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001860 return;
1861 }
Jim Grosbach175d6412010-09-27 22:28:11 +00001862 case ARM::tInt_eh_sjlj_longjmp: {
1863 // ldr $scratch, [$src, #8]
1864 // mov sp, $scratch
1865 // ldr $scratch, [$src, #4]
1866 // ldr r7, [$src]
1867 // bx $scratch
1868 unsigned SrcReg = MI->getOperand(0).getReg();
1869 unsigned ScratchReg = MI->getOperand(1).getReg();
David Woodhousee6c13e42014-01-28 23:12:42 +00001870 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001871 .addReg(ScratchReg)
1872 .addReg(SrcReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001873 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendling092a7bd2010-12-14 03:36:38 +00001874 // tLDR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001875 .addImm(2)
Jim Grosbach175d6412010-09-27 22:28:11 +00001876 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001877 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001878 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001879
David Woodhousee6c13e42014-01-28 23:12:42 +00001880 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001881 .addReg(ARM::SP)
1882 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001883 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001884 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001885 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001886
David Woodhousee6c13e42014-01-28 23:12:42 +00001887 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001888 .addReg(ScratchReg)
1889 .addReg(SrcReg)
1890 .addImm(1)
Jim Grosbach175d6412010-09-27 22:28:11 +00001891 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001892 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001893 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001894
David Woodhousee6c13e42014-01-28 23:12:42 +00001895 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001896 .addReg(ARM::R7)
1897 .addReg(SrcReg)
1898 .addImm(0)
Jim Grosbach175d6412010-09-27 22:28:11 +00001899 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001900 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001901 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001902
David Woodhousee6c13e42014-01-28 23:12:42 +00001903 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001904 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001905 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001906 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001907 .addReg(0));
Jim Grosbach175d6412010-09-27 22:28:11 +00001908 return;
1909 }
Chris Lattner71eb0772009-10-19 20:20:46 +00001910 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001911
Chris Lattner71eb0772009-10-19 20:20:46 +00001912 MCInst TmpInst;
Chris Lattnerde16ca82010-11-14 21:00:02 +00001913 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001914
David Woodhousee6c13e42014-01-28 23:12:42 +00001915 EmitToStreamer(OutStreamer, TmpInst);
Chris Lattner71eb0772009-10-19 20:20:46 +00001916}
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001917
1918//===----------------------------------------------------------------------===//
1919// Target Registry Stuff
1920//===----------------------------------------------------------------------===//
1921
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001922// Force static initialization.
1923extern "C" void LLVMInitializeARMAsmPrinter() {
Christian Pirkerdc9ff752014-04-01 15:19:30 +00001924 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMLETarget);
1925 RegisterAsmPrinter<ARMAsmPrinter> Y(TheARMBETarget);
1926 RegisterAsmPrinter<ARMAsmPrinter> A(TheThumbLETarget);
1927 RegisterAsmPrinter<ARMAsmPrinter> B(TheThumbBETarget);
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001928}