blob: d8320b97736dec2ee5c1e6f95c13d1b6b78bffff [file] [log] [blame]
Evan Cheng3ddfbd32011-07-06 22:01:53 +00001//===-- X86MCTargetDesc.h - X86 Target Descriptions -------------*- C++ -*-===//
Evan Cheng24753312011-06-24 01:44:41 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides X86 specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000014#ifndef LLVM_LIB_TARGET_X86_MCTARGETDESC_X86MCTARGETDESC_H
15#define LLVM_LIB_TARGET_X86_MCTARGETDESC_X86MCTARGETDESC_H
Evan Chengb2681be2011-06-24 23:59:54 +000016
Oscar Fuentes47d4aaf2011-07-25 20:13:36 +000017#include "llvm/Support/DataTypes.h"
Evan Cheng13bcc6c2011-07-07 21:06:52 +000018#include <string>
19
Evan Chenge862d592011-06-24 20:42:09 +000020namespace llvm {
Evan Cheng5928e692011-07-25 23:24:55 +000021class MCAsmBackend;
Evan Cheng7e763d82011-07-25 18:43:53 +000022class MCCodeEmitter;
23class MCContext;
24class MCInstrInfo;
Evan Chengb2531002011-07-25 19:33:48 +000025class MCObjectWriter;
Evan Chengd60fa58b2011-07-18 20:57:22 +000026class MCRegisterInfo;
Evan Cheng4d1ca962011-07-08 01:53:10 +000027class MCSubtargetInfo;
Ahmed Bougachaad1084d2013-05-24 00:39:57 +000028class MCRelocationInfo;
Saleem Abdulrasoola8b1f722014-04-27 03:48:12 +000029class MCStreamer;
Evan Chenge862d592011-06-24 20:42:09 +000030class Target;
Eric Christopher1f8ad4f2014-06-10 22:34:28 +000031class Triple;
Evan Cheng13bcc6c2011-07-07 21:06:52 +000032class StringRef;
Evan Chengb2531002011-07-25 19:33:48 +000033class raw_ostream;
Evan Chenge862d592011-06-24 20:42:09 +000034
35extern Target TheX86_32Target, TheX86_64Target;
Evan Cheng13bcc6c2011-07-07 21:06:52 +000036
Evan Chengd60fa58b2011-07-18 20:57:22 +000037/// DWARFFlavour - Flavour of dwarf regnumbers
38///
39namespace DWARFFlavour {
40 enum {
41 X86_64 = 0, X86_32_DarwinEH = 1, X86_32_Generic = 2
42 };
Michael Liao5bf95782014-12-04 05:20:33 +000043}
44
Evan Chengd60fa58b2011-07-18 20:57:22 +000045/// N86 namespace - Native X86 register numbers
46///
47namespace N86 {
48 enum {
49 EAX = 0, ECX = 1, EDX = 2, EBX = 3, ESP = 4, EBP = 5, ESI = 6, EDI = 7
50 };
51}
52
Evan Cheng13bcc6c2011-07-07 21:06:52 +000053namespace X86_MC {
54 std::string ParseX86Triple(StringRef TT);
55
56 /// GetCpuIDAndInfo - Execute the specified cpuid and return the 4 values in
57 /// the specified arguments. If we can't run cpuid on the host, return true.
58 bool GetCpuIDAndInfo(unsigned value, unsigned *rEAX,
59 unsigned *rEBX, unsigned *rECX, unsigned *rEDX);
Craig Topper6c8879e2011-10-16 00:21:51 +000060 /// GetCpuIDAndInfoEx - Execute the specified cpuid with subleaf and return
61 /// the 4 values in the specified arguments. If we can't run cpuid on the
62 /// host, return true.
63 bool GetCpuIDAndInfoEx(unsigned value, unsigned subleaf, unsigned *rEAX,
64 unsigned *rEBX, unsigned *rECX, unsigned *rEDX);
Evan Cheng13bcc6c2011-07-07 21:06:52 +000065
66 void DetectFamilyModel(unsigned EAX, unsigned &Family, unsigned &Model);
Evan Cheng4d1ca962011-07-08 01:53:10 +000067
Eric Christopher1f8ad4f2014-06-10 22:34:28 +000068 unsigned getDwarfRegFlavour(Triple TT, bool isEH);
Evan Chengd60fa58b2011-07-18 20:57:22 +000069
Evan Chengd60fa58b2011-07-18 20:57:22 +000070 void InitLLVM2SEHRegisterMapping(MCRegisterInfo *MRI);
71
72 /// createX86MCSubtargetInfo - Create a X86 MCSubtargetInfo instance.
Evan Cheng4d1ca962011-07-08 01:53:10 +000073 /// This is exposed so Asm parser, etc. do not need to go through
74 /// TargetRegistry.
75 MCSubtargetInfo *createX86MCSubtargetInfo(StringRef TT, StringRef CPU,
76 StringRef FS);
Evan Cheng13bcc6c2011-07-07 21:06:52 +000077}
Evan Cheng4d1ca962011-07-08 01:53:10 +000078
Evan Cheng7e763d82011-07-25 18:43:53 +000079MCCodeEmitter *createX86MCCodeEmitter(const MCInstrInfo &MCII,
Jim Grosbachc3b04272012-05-15 17:35:52 +000080 const MCRegisterInfo &MRI,
Evan Cheng7e763d82011-07-25 18:43:53 +000081 const MCSubtargetInfo &STI,
82 MCContext &Ctx);
83
Bill Wendling58e2d3d2013-09-09 02:37:14 +000084MCAsmBackend *createX86_32AsmBackend(const Target &T, const MCRegisterInfo &MRI,
85 StringRef TT, StringRef CPU);
86MCAsmBackend *createX86_64AsmBackend(const Target &T, const MCRegisterInfo &MRI,
87 StringRef TT, StringRef CPU);
Evan Chengb2531002011-07-25 19:33:48 +000088
Saleem Abdulrasoola8b1f722014-04-27 03:48:12 +000089/// createX86WinCOFFStreamer - Construct an X86 Windows COFF machine code
90/// streamer which will generate PE/COFF format object files.
91///
92/// Takes ownership of \p AB and \p CE.
93MCStreamer *createX86WinCOFFStreamer(MCContext &C, MCAsmBackend &AB,
94 MCCodeEmitter *CE, raw_ostream &OS,
95 bool RelaxAll);
96
Evan Chengb2531002011-07-25 19:33:48 +000097/// createX86MachObjectWriter - Construct an X86 Mach-O object writer.
98MCObjectWriter *createX86MachObjectWriter(raw_ostream &OS,
99 bool Is64Bit,
100 uint32_t CPUType,
101 uint32_t CPUSubtype);
Evan Cheng7e763d82011-07-25 18:43:53 +0000102
Rafael Espindolab264d332011-12-21 17:30:17 +0000103/// createX86ELFObjectWriter - Construct an X86 ELF object writer.
104MCObjectWriter *createX86ELFObjectWriter(raw_ostream &OS,
Michael Liao83a77c32012-10-30 17:33:39 +0000105 bool IsELF64,
106 uint8_t OSABI,
107 uint16_t EMachine);
Rafael Espindola908d2ed2011-12-24 02:14:02 +0000108/// createX86WinCOFFObjectWriter - Construct an X86 Win COFF object writer.
109MCObjectWriter *createX86WinCOFFObjectWriter(raw_ostream &OS, bool Is64Bit);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000110
111/// createX86_64MachORelocationInfo - Construct X86-64 Mach-O relocation info.
112MCRelocationInfo *createX86_64MachORelocationInfo(MCContext &Ctx);
113
114/// createX86_64ELFORelocationInfo - Construct X86-64 ELF relocation info.
115MCRelocationInfo *createX86_64ELFRelocationInfo(MCContext &Ctx);
Evan Chenge862d592011-06-24 20:42:09 +0000116} // End llvm namespace
117
Evan Cheng4d1ca962011-07-08 01:53:10 +0000118
Evan Cheng24753312011-06-24 01:44:41 +0000119// Defines symbolic names for X86 registers. This defines a mapping from
120// register name to register number.
121//
Evan Chengd9997ac2011-06-27 18:32:37 +0000122#define GET_REGINFO_ENUM
123#include "X86GenRegisterInfo.inc"
Evan Chengb2681be2011-06-24 23:59:54 +0000124
Evan Cheng1e210d02011-06-28 20:07:07 +0000125// Defines symbolic names for the X86 instructions.
126//
127#define GET_INSTRINFO_ENUM
128#include "X86GenInstrInfo.inc"
129
Evan Chengbc153d42011-07-14 20:59:42 +0000130#define GET_SUBTARGETINFO_ENUM
131#include "X86GenSubtargetInfo.inc"
132
Evan Chengb2681be2011-06-24 23:59:54 +0000133#endif