blob: 1d081c748d432d60e65d51fa5d7d4e3558dca202 [file] [log] [blame]
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00001//===-- RegAllocGreedy.cpp - greedy register allocator --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the RAGreedy function pass for register allocation in
11// optimized builds.
12//
13//===----------------------------------------------------------------------===//
14
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "llvm/CodeGen/Passes.h"
Jakob Stoklund Olesen4d7432e2010-12-10 22:21:05 +000016#include "AllocationOrder.h"
Jakob Stoklund Olesen91cbcaf2011-04-02 06:03:35 +000017#include "InterferenceCache.h"
Jakob Stoklund Olesen6aa0fbf2011-04-05 21:40:37 +000018#include "LiveDebugVariables.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000019#include "RegAllocBase.h"
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +000020#include "SpillPlacement.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "Spiller.h"
Jakob Stoklund Olesene7601e92010-12-15 23:46:13 +000022#include "SplitKit.h"
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +000023#include "llvm/ADT/Statistic.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000024#include "llvm/Analysis/AliasAnalysis.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000025#include "llvm/CodeGen/CalcSpillWeights.h"
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +000026#include "llvm/CodeGen/EdgeBundles.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000027#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Pete Cooper3ca96f92012-04-02 22:44:18 +000028#include "llvm/CodeGen/LiveRangeEdit.h"
Jakob Stoklund Olesen26c9d702012-11-28 19:13:06 +000029#include "llvm/CodeGen/LiveRegMatrix.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000030#include "llvm/CodeGen/LiveStackAnalysis.h"
Benjamin Kramere2a1d892013-06-17 19:00:36 +000031#include "llvm/CodeGen/MachineBlockFrequencyInfo.h"
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +000032#include "llvm/CodeGen/MachineDominators.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000033#include "llvm/CodeGen/MachineFunctionPass.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000034#include "llvm/CodeGen/MachineLoopInfo.h"
35#include "llvm/CodeGen/MachineRegisterInfo.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000036#include "llvm/CodeGen/RegAllocRegistry.h"
Quentin Colombet1fb3362a2014-01-02 22:47:22 +000037#include "llvm/CodeGen/RegisterClassInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000038#include "llvm/CodeGen/VirtRegMap.h"
Quentin Colombet96bd2a12014-04-04 02:05:21 +000039#include "llvm/IR/LLVMContext.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000040#include "llvm/PassAnalysisSupport.h"
Duncan P. N. Exon Smitha5df8132014-04-08 19:18:56 +000041#include "llvm/Support/BranchProbability.h"
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +000042#include "llvm/Support/CommandLine.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000043#include "llvm/Support/Debug.h"
44#include "llvm/Support/ErrorHandling.h"
Jakob Stoklund Olesen92da7052010-12-11 00:19:56 +000045#include "llvm/Support/Timer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000046#include "llvm/Support/raw_ostream.h"
Quentin Colombet5caa6a22014-07-02 18:32:04 +000047#include "llvm/Target/TargetSubtargetInfo.h"
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +000048#include <queue>
49
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000050using namespace llvm;
51
Chandler Carruth1b9dde02014-04-22 02:02:50 +000052#define DEBUG_TYPE "regalloc"
53
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +000054STATISTIC(NumGlobalSplits, "Number of split global live ranges");
55STATISTIC(NumLocalSplits, "Number of split local live ranges");
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +000056STATISTIC(NumEvicted, "Number of interferences evicted");
57
Jakob Stoklund Oleseneecb2fb2011-09-12 16:49:21 +000058static cl::opt<SplitEditor::ComplementSpillMode>
59SplitSpillMode("split-spill-mode", cl::Hidden,
60 cl::desc("Spill mode for splitting live ranges"),
61 cl::values(clEnumValN(SplitEditor::SM_Partition, "default", "Default"),
62 clEnumValN(SplitEditor::SM_Size, "size", "Optimize for size"),
63 clEnumValN(SplitEditor::SM_Speed, "speed", "Optimize for speed"),
64 clEnumValEnd),
65 cl::init(SplitEditor::SM_Partition));
66
Quentin Colombet87769712014-02-05 22:13:59 +000067static cl::opt<unsigned>
68LastChanceRecoloringMaxDepth("lcr-max-depth", cl::Hidden,
69 cl::desc("Last chance recoloring max depth"),
70 cl::init(5));
71
72static cl::opt<unsigned> LastChanceRecoloringMaxInterference(
73 "lcr-max-interf", cl::Hidden,
74 cl::desc("Last chance recoloring maximum number of considered"
75 " interference at a time"),
76 cl::init(8));
77
Quentin Colombet567e30b2014-04-11 21:39:44 +000078static cl::opt<bool>
Quentin Colombet4344da12014-04-11 21:51:09 +000079ExhaustiveSearch("exhaustive-register-search", cl::NotHidden,
Quentin Colombet567e30b2014-04-11 21:39:44 +000080 cl::desc("Exhaustive Search for registers bypassing the depth "
81 "and interference cutoffs of last chance recoloring"));
82
Quentin Colombete1a36632014-07-01 14:08:37 +000083static cl::opt<bool> EnableLocalReassignment(
84 "enable-local-reassign", cl::Hidden,
85 cl::desc("Local reassignment can yield better allocation decisions, but "
86 "may be compile time intensive"),
Quentin Colombet5caa6a22014-07-02 18:32:04 +000087 cl::init(false));
Quentin Colombete1a36632014-07-01 14:08:37 +000088
Manman Ren78cf02a2014-03-25 00:16:25 +000089// FIXME: Find a good default for this flag and remove the flag.
90static cl::opt<unsigned>
91CSRFirstTimeCost("regalloc-csr-first-time-cost",
92 cl::desc("Cost for first time use of callee-saved register."),
93 cl::init(0), cl::Hidden);
94
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000095static RegisterRegAlloc greedyRegAlloc("greedy", "greedy register allocator",
96 createGreedyRegisterAllocator);
97
98namespace {
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +000099class RAGreedy : public MachineFunctionPass,
100 public RegAllocBase,
101 private LiveRangeEdit::Delegate {
Quentin Colombet87769712014-02-05 22:13:59 +0000102 // Convenient shortcuts.
103 typedef std::priority_queue<std::pair<unsigned, unsigned> > PQueue;
104 typedef SmallPtrSet<LiveInterval *, 4> SmallLISet;
105 typedef SmallSet<unsigned, 16> SmallVirtRegSet;
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +0000106
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000107 // context
108 MachineFunction *MF;
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000109
Quentin Colombet1fb3362a2014-01-02 22:47:22 +0000110 // Shortcuts to some useful interface.
111 const TargetInstrInfo *TII;
112 const TargetRegisterInfo *TRI;
113 RegisterClassInfo RCI;
114
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000115 // analyses
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000116 SlotIndexes *Indexes;
Benjamin Kramere2a1d892013-06-17 19:00:36 +0000117 MachineBlockFrequencyInfo *MBFI;
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +0000118 MachineDominatorTree *DomTree;
Jakob Stoklund Olesene7601e92010-12-15 23:46:13 +0000119 MachineLoopInfo *Loops;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000120 EdgeBundles *Bundles;
121 SpillPlacement *SpillPlacer;
Jakob Stoklund Olesenf8da0282011-05-06 18:00:02 +0000122 LiveDebugVariables *DebugVars;
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +0000123
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000124 // state
Ahmed Charles56440fd2014-03-06 05:51:42 +0000125 std::unique_ptr<Spiller> SpillerInstance;
Quentin Colombet87769712014-02-05 22:13:59 +0000126 PQueue Queue;
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000127 unsigned NextCascade;
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000128
129 // Live ranges pass through a number of stages as we try to allocate them.
130 // Some of the stages may also create new live ranges:
131 //
132 // - Region splitting.
133 // - Per-block splitting.
134 // - Local splitting.
135 // - Spilling.
136 //
137 // Ranges produced by one of the stages skip the previous stages when they are
138 // dequeued. This improves performance because we can skip interference checks
139 // that are unlikely to give any results. It also guarantees that the live
140 // range splitting algorithm terminates, something that is otherwise hard to
141 // ensure.
142 enum LiveRangeStage {
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000143 /// Newly created live range that has never been queued.
144 RS_New,
145
146 /// Only attempt assignment and eviction. Then requeue as RS_Split.
147 RS_Assign,
148
149 /// Attempt live range splitting if assignment is impossible.
150 RS_Split,
151
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +0000152 /// Attempt more aggressive live range splitting that is guaranteed to make
153 /// progress. This is used for split products that may not be making
154 /// progress.
155 RS_Split2,
156
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000157 /// Live range will be spilled. No more splitting will be attempted.
158 RS_Spill,
159
160 /// There is nothing more we can do to this live range. Abort compilation
161 /// if it can't be assigned.
162 RS_Done
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000163 };
164
Quentin Colombet96bd2a12014-04-04 02:05:21 +0000165 // Enum CutOffStage to keep a track whether the register allocation failed
166 // because of the cutoffs encountered in last chance recoloring.
167 // Note: This is used as bitmask. New value should be next power of 2.
168 enum CutOffStage {
169 // No cutoffs encountered
170 CO_None = 0,
171
172 // lcr-max-depth cutoff encountered
173 CO_Depth = 1,
174
175 // lcr-max-interf cutoff encountered
176 CO_Interf = 2
177 };
178
179 uint8_t CutOffInfo;
180
Eli Friedman78bffa52013-09-10 23:18:14 +0000181#ifndef NDEBUG
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000182 static const char *const StageName[];
Eli Friedman78bffa52013-09-10 23:18:14 +0000183#endif
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000184
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000185 // RegInfo - Keep additional information about each live range.
186 struct RegInfo {
187 LiveRangeStage Stage;
188
189 // Cascade - Eviction loop prevention. See canEvictInterference().
190 unsigned Cascade;
191
192 RegInfo() : Stage(RS_New), Cascade(0) {}
193 };
194
195 IndexedMap<RegInfo, VirtReg2IndexFunctor> ExtraRegInfo;
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000196
197 LiveRangeStage getStage(const LiveInterval &VirtReg) const {
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000198 return ExtraRegInfo[VirtReg.reg].Stage;
199 }
200
201 void setStage(const LiveInterval &VirtReg, LiveRangeStage Stage) {
202 ExtraRegInfo.resize(MRI->getNumVirtRegs());
203 ExtraRegInfo[VirtReg.reg].Stage = Stage;
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000204 }
205
206 template<typename Iterator>
207 void setStage(Iterator Begin, Iterator End, LiveRangeStage NewStage) {
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000208 ExtraRegInfo.resize(MRI->getNumVirtRegs());
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000209 for (;Begin != End; ++Begin) {
Mark Laceyf9ea8852013-08-14 23:50:04 +0000210 unsigned Reg = *Begin;
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000211 if (ExtraRegInfo[Reg].Stage == RS_New)
212 ExtraRegInfo[Reg].Stage = NewStage;
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000213 }
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000214 }
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000215
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000216 /// Cost of evicting interference.
217 struct EvictionCost {
218 unsigned BrokenHints; ///< Total number of broken hints.
219 float MaxWeight; ///< Maximum spill weight evicted.
220
Andrew Trick3621b8a2013-11-22 19:07:38 +0000221 EvictionCost(): BrokenHints(0), MaxWeight(0) {}
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000222
Andrew Trick84852572013-07-25 18:35:14 +0000223 bool isMax() const { return BrokenHints == ~0u; }
224
Andrew Trick3621b8a2013-11-22 19:07:38 +0000225 void setMax() { BrokenHints = ~0u; }
226
227 void setBrokenHints(unsigned NHints) { BrokenHints = NHints; }
228
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000229 bool operator<(const EvictionCost &O) const {
Benjamin Kramerb2f034b2014-03-03 19:58:30 +0000230 return std::tie(BrokenHints, MaxWeight) <
231 std::tie(O.BrokenHints, O.MaxWeight);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000232 }
233 };
234
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000235 // splitting state.
Ahmed Charles56440fd2014-03-06 05:51:42 +0000236 std::unique_ptr<SplitAnalysis> SA;
237 std::unique_ptr<SplitEditor> SE;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000238
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000239 /// Cached per-block interference maps
240 InterferenceCache IntfCache;
241
Jakob Stoklund Olesen6d2bbc12011-04-07 17:27:46 +0000242 /// All basic blocks where the current register has uses.
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000243 SmallVector<SpillPlacement::BlockConstraint, 8> SplitConstraints;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000244
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000245 /// Global live range splitting candidate info.
246 struct GlobalSplitCandidate {
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000247 // Register intended for assignment, or 0.
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000248 unsigned PhysReg;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000249
250 // SplitKit interval index for this candidate.
251 unsigned IntvIdx;
252
253 // Interference for PhysReg.
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000254 InterferenceCache::Cursor Intf;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000255
256 // Bundles where this candidate should be live.
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000257 BitVector LiveBundles;
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000258 SmallVector<unsigned, 8> ActiveBlocks;
259
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000260 void reset(InterferenceCache &Cache, unsigned Reg) {
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000261 PhysReg = Reg;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000262 IntvIdx = 0;
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000263 Intf.setPhysReg(Cache, Reg);
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000264 LiveBundles.clear();
265 ActiveBlocks.clear();
266 }
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000267
268 // Set B[i] = C for every live bundle where B[i] was NoCand.
269 unsigned getBundles(SmallVectorImpl<unsigned> &B, unsigned C) {
270 unsigned Count = 0;
271 for (int i = LiveBundles.find_first(); i >= 0;
272 i = LiveBundles.find_next(i))
273 if (B[i] == NoCand) {
274 B[i] = C;
275 Count++;
276 }
277 return Count;
278 }
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000279 };
280
Aditya Nandakumarc1fd0dd2013-11-19 23:51:32 +0000281 /// Candidate info for each PhysReg in AllocationOrder.
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000282 /// This vector never shrinks, but grows to the size of the largest register
283 /// class.
284 SmallVector<GlobalSplitCandidate, 32> GlobalCand;
285
Alp Toker61007d82014-03-02 03:20:38 +0000286 enum : unsigned { NoCand = ~0u };
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000287
288 /// Candidate map. Each edge bundle is assigned to a GlobalCand entry, or to
289 /// NoCand which indicates the stack interval.
290 SmallVector<unsigned, 32> BundleCand;
291
Duncan P. N. Exon Smitha5df8132014-04-08 19:18:56 +0000292 /// Callee-save register cost, calculated once per machine function.
293 BlockFrequency CSRCost;
294
Quentin Colombet5caa6a22014-07-02 18:32:04 +0000295 /// Run or not the local reassignment heuristic. This information is
296 /// obtained from the TargetSubtargetInfo.
297 bool EnableLocalReassign;
298
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000299public:
300 RAGreedy();
301
302 /// Return the pass name.
Craig Topper4584cd52014-03-07 09:26:03 +0000303 const char* getPassName() const override {
Jakob Stoklund Olesen92da7052010-12-11 00:19:56 +0000304 return "Greedy Register Allocator";
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000305 }
306
307 /// RAGreedy analysis usage.
Craig Topper4584cd52014-03-07 09:26:03 +0000308 void getAnalysisUsage(AnalysisUsage &AU) const override;
309 void releaseMemory() override;
310 Spiller &spiller() override { return *SpillerInstance; }
311 void enqueue(LiveInterval *LI) override;
312 LiveInterval *dequeue() override;
313 unsigned selectOrSplit(LiveInterval&, SmallVectorImpl<unsigned>&) override;
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000314
315 /// Perform register allocation.
Craig Topper4584cd52014-03-07 09:26:03 +0000316 bool runOnMachineFunction(MachineFunction &mf) override;
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000317
318 static char ID;
Andrew Trickccef0982010-12-09 18:15:21 +0000319
320private:
Quentin Colombet87769712014-02-05 22:13:59 +0000321 unsigned selectOrSplitImpl(LiveInterval &, SmallVectorImpl<unsigned> &,
322 SmallVirtRegSet &, unsigned = 0);
323
Craig Topper4584cd52014-03-07 09:26:03 +0000324 bool LRE_CanEraseVirtReg(unsigned) override;
325 void LRE_WillShrinkVirtReg(unsigned) override;
326 void LRE_DidCloneVirtReg(unsigned, unsigned) override;
Quentin Colombet87769712014-02-05 22:13:59 +0000327 void enqueue(PQueue &CurQueue, LiveInterval *LI);
328 LiveInterval *dequeue(PQueue &CurQueue);
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +0000329
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000330 BlockFrequency calcSpillCost();
331 bool addSplitConstraints(InterferenceCache::Cursor, BlockFrequency&);
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000332 void addThroughConstraints(InterferenceCache::Cursor, ArrayRef<unsigned>);
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000333 void growRegion(GlobalSplitCandidate &Cand);
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000334 BlockFrequency calcGlobalSplitCost(GlobalSplitCandidate&);
Jakob Stoklund Olesenecad62f2011-07-23 03:41:57 +0000335 bool calcCompactRegion(GlobalSplitCandidate&);
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000336 void splitAroundRegion(LiveRangeEdit&, ArrayRef<unsigned>);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +0000337 void calcGapWeights(unsigned, SmallVectorImpl<float>&);
Andrew Trick8bb0a252013-07-25 18:35:19 +0000338 unsigned canReassign(LiveInterval &VirtReg, unsigned PhysReg);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000339 bool shouldEvict(LiveInterval &A, bool, LiveInterval &B, bool);
340 bool canEvictInterference(LiveInterval&, unsigned, bool, EvictionCost&);
341 void evictInterference(LiveInterval&, unsigned,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000342 SmallVectorImpl<unsigned>&);
Quentin Colombet87769712014-02-05 22:13:59 +0000343 bool mayRecolorAllInterferences(unsigned PhysReg, LiveInterval &VirtReg,
344 SmallLISet &RecoloringCandidates,
345 const SmallVirtRegSet &FixedRegisters);
Jakob Stoklund Olesen3d7b8062010-12-14 00:37:44 +0000346
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000347 unsigned tryAssign(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000348 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000349 unsigned tryEvict(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000350 SmallVectorImpl<unsigned>&, unsigned = ~0u);
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000351 unsigned tryRegionSplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000352 SmallVectorImpl<unsigned>&);
Manman Ren9db66b32014-03-24 23:23:42 +0000353 /// Calculate cost of region splitting.
354 unsigned calculateRegionSplitCost(LiveInterval &VirtReg,
355 AllocationOrder &Order,
356 BlockFrequency &BestCost,
Manman Ren78cf02a2014-03-25 00:16:25 +0000357 unsigned &NumCands, bool IgnoreCSR);
Manman Ren9db66b32014-03-24 23:23:42 +0000358 /// Perform region splitting.
359 unsigned doRegionSplit(LiveInterval &VirtReg, unsigned BestCand,
360 bool HasCompact,
361 SmallVectorImpl<unsigned> &NewVRegs);
Manman Ren9dee4492014-03-27 21:21:57 +0000362 /// Check other options before using a callee-saved register for the first
363 /// time.
364 unsigned tryAssignCSRFirstTime(LiveInterval &VirtReg, AllocationOrder &Order,
365 unsigned PhysReg, unsigned &CostPerUseLimit,
366 SmallVectorImpl<unsigned> &NewVRegs);
Duncan P. N. Exon Smitha5df8132014-04-08 19:18:56 +0000367 void initializeCSRCost();
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +0000368 unsigned tryBlockSplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000369 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +0000370 unsigned tryInstructionSplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000371 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +0000372 unsigned tryLocalSplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000373 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesen3d7b8062010-12-14 00:37:44 +0000374 unsigned trySplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000375 SmallVectorImpl<unsigned>&);
Quentin Colombet87769712014-02-05 22:13:59 +0000376 unsigned tryLastChanceRecoloring(LiveInterval &, AllocationOrder &,
377 SmallVectorImpl<unsigned> &,
378 SmallVirtRegSet &, unsigned);
379 bool tryRecoloringCandidates(PQueue &, SmallVectorImpl<unsigned> &,
380 SmallVirtRegSet &, unsigned);
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000381};
382} // end anonymous namespace
383
384char RAGreedy::ID = 0;
385
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000386#ifndef NDEBUG
387const char *const RAGreedy::StageName[] = {
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000388 "RS_New",
389 "RS_Assign",
390 "RS_Split",
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +0000391 "RS_Split2",
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000392 "RS_Spill",
393 "RS_Done"
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000394};
395#endif
396
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +0000397// Hysteresis to use when comparing floats.
398// This helps stabilize decisions based on float comparisons.
NAKAMURA Takumia71003a2014-02-04 06:29:38 +0000399const float Hysteresis = (2007 / 2048.0f); // 0.97998046875
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +0000400
401
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000402FunctionPass* llvm::createGreedyRegisterAllocator() {
403 return new RAGreedy();
404}
405
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000406RAGreedy::RAGreedy(): MachineFunctionPass(ID) {
Jakob Stoklund Olesen6aa0fbf2011-04-05 21:40:37 +0000407 initializeLiveDebugVariablesPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000408 initializeSlotIndexesPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000409 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
410 initializeSlotIndexesPass(*PassRegistry::getPassRegistry());
Rafael Espindola676c4052011-06-26 22:34:10 +0000411 initializeRegisterCoalescerPass(*PassRegistry::getPassRegistry());
Andrew Tricke1c034f2012-01-17 06:55:03 +0000412 initializeMachineSchedulerPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000413 initializeLiveStacksPass(*PassRegistry::getPassRegistry());
414 initializeMachineDominatorTreePass(*PassRegistry::getPassRegistry());
415 initializeMachineLoopInfoPass(*PassRegistry::getPassRegistry());
416 initializeVirtRegMapPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000417 initializeLiveRegMatrixPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000418 initializeEdgeBundlesPass(*PassRegistry::getPassRegistry());
419 initializeSpillPlacementPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000420}
421
422void RAGreedy::getAnalysisUsage(AnalysisUsage &AU) const {
423 AU.setPreservesCFG();
Benjamin Kramere2a1d892013-06-17 19:00:36 +0000424 AU.addRequired<MachineBlockFrequencyInfo>();
425 AU.addPreserved<MachineBlockFrequencyInfo>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000426 AU.addRequired<AliasAnalysis>();
427 AU.addPreserved<AliasAnalysis>();
428 AU.addRequired<LiveIntervals>();
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000429 AU.addPreserved<LiveIntervals>();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000430 AU.addRequired<SlotIndexes>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000431 AU.addPreserved<SlotIndexes>();
Jakob Stoklund Olesen6aa0fbf2011-04-05 21:40:37 +0000432 AU.addRequired<LiveDebugVariables>();
433 AU.addPreserved<LiveDebugVariables>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000434 AU.addRequired<LiveStacks>();
435 AU.addPreserved<LiveStacks>();
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +0000436 AU.addRequired<MachineDominatorTree>();
437 AU.addPreserved<MachineDominatorTree>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000438 AU.addRequired<MachineLoopInfo>();
439 AU.addPreserved<MachineLoopInfo>();
440 AU.addRequired<VirtRegMap>();
441 AU.addPreserved<VirtRegMap>();
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000442 AU.addRequired<LiveRegMatrix>();
443 AU.addPreserved<LiveRegMatrix>();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000444 AU.addRequired<EdgeBundles>();
445 AU.addRequired<SpillPlacement>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000446 MachineFunctionPass::getAnalysisUsage(AU);
447}
448
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +0000449
450//===----------------------------------------------------------------------===//
451// LiveRangeEdit delegate methods
452//===----------------------------------------------------------------------===//
453
Jakob Stoklund Olesen43a87502011-03-13 01:23:11 +0000454bool RAGreedy::LRE_CanEraseVirtReg(unsigned VirtReg) {
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000455 if (VRM->hasPhys(VirtReg)) {
456 Matrix->unassign(LIS->getInterval(VirtReg));
Jakob Stoklund Olesen43a87502011-03-13 01:23:11 +0000457 return true;
458 }
459 // Unassigned virtreg is probably in the priority queue.
460 // RegAllocBase will erase it after dequeueing.
461 return false;
462}
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +0000463
Jakob Stoklund Olesene14b2b22011-03-16 22:56:16 +0000464void RAGreedy::LRE_WillShrinkVirtReg(unsigned VirtReg) {
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000465 if (!VRM->hasPhys(VirtReg))
Jakob Stoklund Olesene14b2b22011-03-16 22:56:16 +0000466 return;
467
468 // Register is assigned, put it back on the queue for reassignment.
469 LiveInterval &LI = LIS->getInterval(VirtReg);
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000470 Matrix->unassign(LI);
Jakob Stoklund Olesene14b2b22011-03-16 22:56:16 +0000471 enqueue(&LI);
472}
473
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000474void RAGreedy::LRE_DidCloneVirtReg(unsigned New, unsigned Old) {
Jakob Stoklund Olesen811b9c42011-09-14 17:34:37 +0000475 // Cloning a register we haven't even heard about yet? Just ignore it.
476 if (!ExtraRegInfo.inBounds(Old))
477 return;
478
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000479 // LRE may clone a virtual register because dead code elimination causes it to
Jakob Stoklund Olesen5387bd32011-07-26 00:54:56 +0000480 // be split into connected components. The new components are much smaller
481 // than the original, so they should get a new chance at being assigned.
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000482 // same stage as the parent.
Jakob Stoklund Olesen5387bd32011-07-26 00:54:56 +0000483 ExtraRegInfo[Old].Stage = RS_Assign;
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000484 ExtraRegInfo.grow(New);
485 ExtraRegInfo[New] = ExtraRegInfo[Old];
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000486}
487
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000488void RAGreedy::releaseMemory() {
David Blaikieb61064e2014-07-19 01:05:11 +0000489 SpillerInstance.reset();
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000490 ExtraRegInfo.clear();
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000491 GlobalCand.clear();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000492}
493
Quentin Colombet87769712014-02-05 22:13:59 +0000494void RAGreedy::enqueue(LiveInterval *LI) { enqueue(Queue, LI); }
495
496void RAGreedy::enqueue(PQueue &CurQueue, LiveInterval *LI) {
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +0000497 // Prioritize live ranges by size, assigning larger ranges first.
498 // The queue holds (size, reg) pairs.
Jakob Stoklund Olesene68a27e2011-02-24 23:21:36 +0000499 const unsigned Size = LI->getSize();
500 const unsigned Reg = LI->reg;
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +0000501 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
502 "Can only enqueue virtual registers");
Jakob Stoklund Olesene68a27e2011-02-24 23:21:36 +0000503 unsigned Prio;
Jakob Stoklund Oleseneaa650a2010-12-08 22:57:16 +0000504
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000505 ExtraRegInfo.grow(Reg);
506 if (ExtraRegInfo[Reg].Stage == RS_New)
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000507 ExtraRegInfo[Reg].Stage = RS_Assign;
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000508
Jakob Stoklund Olesencad845f2011-07-28 20:48:23 +0000509 if (ExtraRegInfo[Reg].Stage == RS_Split) {
Jakob Stoklund Olesen28d79cd2011-03-27 22:49:21 +0000510 // Unsplit ranges that couldn't be allocated immediately are deferred until
Jakob Stoklund Olesen45df7e02011-09-12 16:54:42 +0000511 // everything else has been allocated.
512 Prio = Size;
Jakob Stoklund Olesencad845f2011-07-28 20:48:23 +0000513 } else {
Andrew Trick52a00932014-02-26 22:07:26 +0000514 // Giant live ranges fall back to the global assignment heuristic, which
515 // prevents excessive spilling in pathological cases.
516 bool ReverseLocal = TRI->reverseLocalAssignment();
Renato Golin4e31ae12014-10-03 12:20:53 +0000517 bool ForceGlobal = !ReverseLocal &&
Andrew Trick52a00932014-02-26 22:07:26 +0000518 (Size / SlotIndex::InstrDist) > (2 * MRI->getRegClass(Reg)->getNumRegs());
519
520 if (ExtraRegInfo[Reg].Stage == RS_Assign && !ForceGlobal && !LI->empty() &&
Andrew Trick84852572013-07-25 18:35:14 +0000521 LIS->intervalIsInOneMBB(*LI)) {
522 // Allocate original local ranges in linear instruction order. Since they
523 // are singly defined, this produces optimal coloring in the absence of
524 // global interference and other constraints.
Andrew Trick52a00932014-02-26 22:07:26 +0000525 if (!ReverseLocal)
Andrew Trick2d8826a2013-12-11 03:40:15 +0000526 Prio = LI->beginIndex().getInstrDistance(Indexes->getLastIndex());
527 else {
528 // Allocating bottom up may allow many short LRGs to be assigned first
529 // to one of the cheap registers. This could be much faster for very
530 // large blocks on targets with many physical registers.
531 Prio = Indexes->getZeroIndex().getInstrDistance(LI->beginIndex());
532 }
Andrew Trick84852572013-07-25 18:35:14 +0000533 }
534 else {
535 // Allocate global and split ranges in long->short order. Long ranges that
536 // don't fit should be spilled (or split) ASAP so they don't create
537 // interference. Mark a bit to prioritize global above local ranges.
538 Prio = (1u << 29) + Size;
539 }
540 // Mark a higher bit to prioritize global and local above RS_Split.
541 Prio |= (1u << 31);
Jakob Stoklund Olesenb51f65c2011-02-23 00:56:56 +0000542
Jakob Stoklund Olesen28d79cd2011-03-27 22:49:21 +0000543 // Boost ranges that have a physical register hint.
Jakob Stoklund Olesen74052b02012-12-03 23:23:50 +0000544 if (VRM->hasKnownPreference(Reg))
Jakob Stoklund Olesen28d79cd2011-03-27 22:49:21 +0000545 Prio |= (1u << 30);
546 }
Andrew Trickf4b1ee32013-07-25 18:35:22 +0000547 // The virtual register number is a tie breaker for same-sized ranges.
548 // Give lower vreg numbers higher priority to assign them first.
Quentin Colombet87769712014-02-05 22:13:59 +0000549 CurQueue.push(std::make_pair(Prio, ~Reg));
Jakob Stoklund Oleseneaa650a2010-12-08 22:57:16 +0000550}
551
Quentin Colombet87769712014-02-05 22:13:59 +0000552LiveInterval *RAGreedy::dequeue() { return dequeue(Queue); }
553
554LiveInterval *RAGreedy::dequeue(PQueue &CurQueue) {
555 if (CurQueue.empty())
Craig Topperc0196b12014-04-14 00:51:57 +0000556 return nullptr;
Quentin Colombet87769712014-02-05 22:13:59 +0000557 LiveInterval *LI = &LIS->getInterval(~CurQueue.top().second);
558 CurQueue.pop();
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +0000559 return LI;
560}
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +0000561
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000562
563//===----------------------------------------------------------------------===//
564// Direct Assignment
565//===----------------------------------------------------------------------===//
566
567/// tryAssign - Try to assign VirtReg to an available register.
568unsigned RAGreedy::tryAssign(LiveInterval &VirtReg,
569 AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000570 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000571 Order.rewind();
572 unsigned PhysReg;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000573 while ((PhysReg = Order.next()))
574 if (!Matrix->checkInterference(VirtReg, PhysReg))
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000575 break;
Jakob Stoklund Olesen3cb2cb82012-12-04 22:25:16 +0000576 if (!PhysReg || Order.isHint())
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000577 return PhysReg;
578
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000579 // PhysReg is available, but there may be a better choice.
580
581 // If we missed a simple hint, try to cheaply evict interference from the
582 // preferred register.
583 if (unsigned Hint = MRI->getSimpleHint(VirtReg.reg))
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000584 if (Order.isHint(Hint)) {
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000585 DEBUG(dbgs() << "missed hint " << PrintReg(Hint, TRI) << '\n');
Andrew Trick3621b8a2013-11-22 19:07:38 +0000586 EvictionCost MaxCost;
587 MaxCost.setBrokenHints(1);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000588 if (canEvictInterference(VirtReg, Hint, true, MaxCost)) {
589 evictInterference(VirtReg, Hint, NewVRegs);
590 return Hint;
591 }
592 }
593
594 // Try to evict interference from a cheaper alternative.
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000595 unsigned Cost = TRI->getCostPerUse(PhysReg);
596
597 // Most registers have 0 additional cost.
598 if (!Cost)
599 return PhysReg;
600
601 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " is available at cost " << Cost
602 << '\n');
603 unsigned CheapReg = tryEvict(VirtReg, Order, NewVRegs, Cost);
604 return CheapReg ? CheapReg : PhysReg;
605}
606
607
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +0000608//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000609// Interference eviction
610//===----------------------------------------------------------------------===//
611
Andrew Trick8bb0a252013-07-25 18:35:19 +0000612unsigned RAGreedy::canReassign(LiveInterval &VirtReg, unsigned PrevReg) {
613 AllocationOrder Order(VirtReg.reg, *VRM, RegClassInfo);
614 unsigned PhysReg;
615 while ((PhysReg = Order.next())) {
616 if (PhysReg == PrevReg)
617 continue;
618
619 MCRegUnitIterator Units(PhysReg, TRI);
620 for (; Units.isValid(); ++Units) {
621 // Instantiate a "subquery", not to be confused with the Queries array.
622 LiveIntervalUnion::Query subQ(&VirtReg, &Matrix->getLiveUnions()[*Units]);
623 if (subQ.checkInterference())
624 break;
625 }
626 // If no units have interference, break out with the current PhysReg.
627 if (!Units.isValid())
628 break;
629 }
630 if (PhysReg)
631 DEBUG(dbgs() << "can reassign: " << VirtReg << " from "
632 << PrintReg(PrevReg, TRI) << " to " << PrintReg(PhysReg, TRI)
633 << '\n');
634 return PhysReg;
635}
636
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000637/// shouldEvict - determine if A should evict the assigned live range B. The
638/// eviction policy defined by this function together with the allocation order
639/// defined by enqueue() decides which registers ultimately end up being split
640/// and spilled.
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000641///
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000642/// Cascade numbers are used to prevent infinite loops if this function is a
643/// cyclic relation.
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000644///
645/// @param A The live range to be assigned.
646/// @param IsHint True when A is about to be assigned to its preferred
647/// register.
648/// @param B The live range to be evicted.
649/// @param BreaksHint True when B is already assigned to its preferred register.
650bool RAGreedy::shouldEvict(LiveInterval &A, bool IsHint,
651 LiveInterval &B, bool BreaksHint) {
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +0000652 bool CanSplit = getStage(B) < RS_Spill;
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000653
654 // Be fairly aggressive about following hints as long as the evictee can be
655 // split.
656 if (CanSplit && IsHint && !BreaksHint)
657 return true;
658
Andrew Trick059e8002013-11-22 19:07:42 +0000659 if (A.weight > B.weight) {
660 DEBUG(dbgs() << "should evict: " << B << " w= " << B.weight << '\n');
661 return true;
662 }
663 return false;
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000664}
665
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000666/// canEvictInterference - Return true if all interferences between VirtReg and
Manman Renfa32ca12014-02-25 19:47:15 +0000667/// PhysReg can be evicted.
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000668///
669/// @param VirtReg Live range that is about to be assigned.
670/// @param PhysReg Desired register for assignment.
Dmitri Gribenko881929c2012-09-12 16:59:47 +0000671/// @param IsHint True when PhysReg is VirtReg's preferred register.
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000672/// @param MaxCost Only look for cheaper candidates and update with new cost
673/// when returning true.
674/// @returns True when interference can be evicted cheaper than MaxCost.
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000675bool RAGreedy::canEvictInterference(LiveInterval &VirtReg, unsigned PhysReg,
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000676 bool IsHint, EvictionCost &MaxCost) {
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000677 // It is only possible to evict virtual register interference.
678 if (Matrix->checkInterference(VirtReg, PhysReg) > LiveRegMatrix::IK_VirtReg)
679 return false;
680
Andrew Trick84852572013-07-25 18:35:14 +0000681 bool IsLocal = LIS->intervalIsInOneMBB(VirtReg);
682
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000683 // Find VirtReg's cascade number. This will be unassigned if VirtReg was never
684 // involved in an eviction before. If a cascade number was assigned, deny
685 // evicting anything with the same or a newer cascade number. This prevents
686 // infinite eviction loops.
687 //
688 // This works out so a register without a cascade number is allowed to evict
689 // anything, and it can be evicted by anything.
690 unsigned Cascade = ExtraRegInfo[VirtReg.reg].Cascade;
691 if (!Cascade)
692 Cascade = NextCascade;
693
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000694 EvictionCost Cost;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000695 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
696 LiveIntervalUnion::Query &Q = Matrix->query(VirtReg, *Units);
Jakob Stoklund Olesen0f175eb2011-04-11 21:47:01 +0000697 // If there is 10 or more interferences, chances are one is heavier.
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000698 if (Q.collectInterferingVRegs(10) >= 10)
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000699 return false;
700
Jakob Stoklund Olesen0f175eb2011-04-11 21:47:01 +0000701 // Check if any interfering live range is heavier than MaxWeight.
702 for (unsigned i = Q.interferingVRegs().size(); i; --i) {
703 LiveInterval *Intf = Q.interferingVRegs()[i - 1];
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000704 assert(TargetRegisterInfo::isVirtualRegister(Intf->reg) &&
705 "Only expecting virtual register interference from query");
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000706 // Never evict spill products. They cannot split or spill.
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000707 if (getStage(*Intf) == RS_Done)
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000708 return false;
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000709 // Once a live range becomes small enough, it is urgent that we find a
710 // register for it. This is indicated by an infinite spill weight. These
711 // urgent live ranges get to evict almost anything.
Jakob Stoklund Olesen05e22452012-05-30 21:46:58 +0000712 //
713 // Also allow urgent evictions of unspillable ranges from a strictly
714 // larger allocation order.
715 bool Urgent = !VirtReg.isSpillable() &&
716 (Intf->isSpillable() ||
717 RegClassInfo.getNumAllocatableRegs(MRI->getRegClass(VirtReg.reg)) <
718 RegClassInfo.getNumAllocatableRegs(MRI->getRegClass(Intf->reg)));
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000719 // Only evict older cascades or live ranges without a cascade.
720 unsigned IntfCascade = ExtraRegInfo[Intf->reg].Cascade;
721 if (Cascade <= IntfCascade) {
722 if (!Urgent)
723 return false;
724 // We permit breaking cascades for urgent evictions. It should be the
725 // last resort, though, so make it really expensive.
726 Cost.BrokenHints += 10;
727 }
728 // Would this break a satisfied hint?
729 bool BreaksHint = VRM->hasPreferredPhys(Intf->reg);
730 // Update eviction cost.
731 Cost.BrokenHints += BreaksHint;
732 Cost.MaxWeight = std::max(Cost.MaxWeight, Intf->weight);
733 // Abort if this would be too expensive.
734 if (!(Cost < MaxCost))
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000735 return false;
Andrew Trick84852572013-07-25 18:35:14 +0000736 if (Urgent)
737 continue;
Andrew Trickc2ab53a2013-11-29 23:49:38 +0000738 // Apply the eviction policy for non-urgent evictions.
739 if (!shouldEvict(VirtReg, IsHint, *Intf, BreaksHint))
740 return false;
Andrew Trick84852572013-07-25 18:35:14 +0000741 // If !MaxCost.isMax(), then we're just looking for a cheap register.
742 // Evicting another local live range in this case could lead to suboptimal
743 // coloring.
Andrew Trick8bb0a252013-07-25 18:35:19 +0000744 if (!MaxCost.isMax() && IsLocal && LIS->intervalIsInOneMBB(*Intf) &&
Quentin Colombet5caa6a22014-07-02 18:32:04 +0000745 (!EnableLocalReassign || !canReassign(*Intf, PhysReg))) {
Andrew Trick84852572013-07-25 18:35:14 +0000746 return false;
Andrew Trick8bb0a252013-07-25 18:35:19 +0000747 }
Jakob Stoklund Olesen1305bc02011-02-09 01:14:03 +0000748 }
749 }
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000750 MaxCost = Cost;
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000751 return true;
752}
Jakob Stoklund Olesen1305bc02011-02-09 01:14:03 +0000753
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000754/// evictInterference - Evict any interferring registers that prevent VirtReg
755/// from being assigned to Physreg. This assumes that canEvictInterference
756/// returned true.
757void RAGreedy::evictInterference(LiveInterval &VirtReg, unsigned PhysReg,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000758 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000759 // Make sure that VirtReg has a cascade number, and assign that cascade
760 // number to every evicted register. These live ranges than then only be
761 // evicted by a newer cascade, preventing infinite loops.
762 unsigned Cascade = ExtraRegInfo[VirtReg.reg].Cascade;
763 if (!Cascade)
764 Cascade = ExtraRegInfo[VirtReg.reg].Cascade = NextCascade++;
765
766 DEBUG(dbgs() << "evicting " << PrintReg(PhysReg, TRI)
767 << " interference: Cascade " << Cascade << '\n');
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000768
769 // Collect all interfering virtregs first.
770 SmallVector<LiveInterval*, 8> Intfs;
771 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
772 LiveIntervalUnion::Query &Q = Matrix->query(VirtReg, *Units);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000773 assert(Q.seenAllInterferences() && "Didn't check all interfererences.");
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000774 ArrayRef<LiveInterval*> IVR = Q.interferingVRegs();
775 Intfs.append(IVR.begin(), IVR.end());
776 }
777
778 // Evict them second. This will invalidate the queries.
779 for (unsigned i = 0, e = Intfs.size(); i != e; ++i) {
780 LiveInterval *Intf = Intfs[i];
781 // The same VirtReg may be present in multiple RegUnits. Skip duplicates.
782 if (!VRM->hasPhys(Intf->reg))
783 continue;
784 Matrix->unassign(*Intf);
785 assert((ExtraRegInfo[Intf->reg].Cascade < Cascade ||
786 VirtReg.isSpillable() < Intf->isSpillable()) &&
787 "Cannot decrease cascade number, illegal eviction");
788 ExtraRegInfo[Intf->reg].Cascade = Cascade;
789 ++NumEvicted;
Mark Laceyf9ea8852013-08-14 23:50:04 +0000790 NewVRegs.push_back(Intf->reg);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000791 }
792}
793
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000794/// tryEvict - Try to evict all interferences for a physreg.
Jakob Stoklund Olesene9cc8e92011-06-01 18:45:02 +0000795/// @param VirtReg Currently unassigned virtual register.
796/// @param Order Physregs to try.
797/// @return Physreg to assign VirtReg, or 0.
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000798unsigned RAGreedy::tryEvict(LiveInterval &VirtReg,
799 AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000800 SmallVectorImpl<unsigned> &NewVRegs,
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000801 unsigned CostPerUseLimit) {
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000802 NamedRegionTimer T("Evict", TimerGroupName, TimePassesIsEnabled);
803
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000804 // Keep track of the cheapest interference seen so far.
Andrew Trick3621b8a2013-11-22 19:07:38 +0000805 EvictionCost BestCost;
806 BestCost.setMax();
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000807 unsigned BestPhys = 0;
Jakob Stoklund Olesen3dd236c2013-01-12 00:57:44 +0000808 unsigned OrderLimit = Order.getOrder().size();
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000809
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000810 // When we are just looking for a reduced cost per use, don't break any
811 // hints, and only evict smaller spill weights.
812 if (CostPerUseLimit < ~0u) {
813 BestCost.BrokenHints = 0;
814 BestCost.MaxWeight = VirtReg.weight;
Jakob Stoklund Olesen3dd236c2013-01-12 00:57:44 +0000815
816 // Check of any registers in RC are below CostPerUseLimit.
817 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg.reg);
818 unsigned MinCost = RegClassInfo.getMinCost(RC);
819 if (MinCost >= CostPerUseLimit) {
820 DEBUG(dbgs() << RC->getName() << " minimum cost = " << MinCost
821 << ", no cheaper registers to be found.\n");
822 return 0;
823 }
824
825 // It is normal for register classes to have a long tail of registers with
826 // the same cost. We don't need to look at them if they're too expensive.
827 if (TRI->getCostPerUse(Order.getOrder().back()) >= CostPerUseLimit) {
828 OrderLimit = RegClassInfo.getLastCostChange(RC);
829 DEBUG(dbgs() << "Only trying the first " << OrderLimit << " regs.\n");
830 }
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000831 }
832
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000833 Order.rewind();
Aditya Nandakumar73f3d332013-12-05 21:18:40 +0000834 while (unsigned PhysReg = Order.next(OrderLimit)) {
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000835 if (TRI->getCostPerUse(PhysReg) >= CostPerUseLimit)
836 continue;
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000837 // The first use of a callee-saved register in a function has cost 1.
838 // Don't start using a CSR when the CostPerUseLimit is low.
839 if (CostPerUseLimit == 1)
840 if (unsigned CSR = RegClassInfo.getLastCalleeSavedAlias(PhysReg))
841 if (!MRI->isPhysRegUsed(CSR)) {
842 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " would clobber CSR "
843 << PrintReg(CSR, TRI) << '\n');
844 continue;
845 }
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000846
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000847 if (!canEvictInterference(VirtReg, PhysReg, false, BestCost))
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000848 continue;
849
850 // Best so far.
851 BestPhys = PhysReg;
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000852
Jakob Stoklund Olesen9918b332011-02-25 01:04:22 +0000853 // Stop if the hint can be used.
Jakob Stoklund Olesen3cb2cb82012-12-04 22:25:16 +0000854 if (Order.isHint())
Jakob Stoklund Olesen9918b332011-02-25 01:04:22 +0000855 break;
Jakob Stoklund Olesen1305bc02011-02-09 01:14:03 +0000856 }
857
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000858 if (!BestPhys)
859 return 0;
860
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000861 evictInterference(VirtReg, BestPhys, NewVRegs);
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000862 return BestPhys;
Andrew Trickccef0982010-12-09 18:15:21 +0000863}
864
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +0000865
866//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000867// Region Splitting
868//===----------------------------------------------------------------------===//
869
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000870/// addSplitConstraints - Fill out the SplitConstraints vector based on the
871/// interference pattern in Physreg and its aliases. Add the constraints to
872/// SpillPlacement and return the static cost of this split in Cost, assuming
873/// that all preferences in SplitConstraints are met.
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000874/// Return false if there are no bundles with positive bias.
875bool RAGreedy::addSplitConstraints(InterferenceCache::Cursor Intf,
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000876 BlockFrequency &Cost) {
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000877 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000878
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000879 // Reset interference dependent info.
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000880 SplitConstraints.resize(UseBlocks.size());
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000881 BlockFrequency StaticCost = 0;
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000882 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
883 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000884 SpillPlacement::BlockConstraint &BC = SplitConstraints[i];
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000885
Jakob Stoklund Olesenb1b76ad2011-02-09 22:50:26 +0000886 BC.Number = BI.MBB->getNumber();
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000887 Intf.moveToBlock(BC.Number);
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000888 BC.Entry = BI.LiveIn ? SpillPlacement::PrefReg : SpillPlacement::DontCare;
889 BC.Exit = BI.LiveOut ? SpillPlacement::PrefReg : SpillPlacement::DontCare;
David Blaikie041f1aa2013-05-15 07:36:59 +0000890 BC.ChangesValue = BI.FirstDef.isValid();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000891
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000892 if (!Intf.hasInterference())
893 continue;
894
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000895 // Number of spill code instructions to insert.
896 unsigned Ins = 0;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000897
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000898 // Interference for the live-in value.
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000899 if (BI.LiveIn) {
Jakob Stoklund Olesen89339072011-04-04 15:32:15 +0000900 if (Intf.first() <= Indexes->getMBBStartIdx(BC.Number))
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000901 BC.Entry = SpillPlacement::MustSpill, ++Ins;
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +0000902 else if (Intf.first() < BI.FirstInstr)
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000903 BC.Entry = SpillPlacement::PrefSpill, ++Ins;
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +0000904 else if (Intf.first() < BI.LastInstr)
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000905 ++Ins;
Jakob Stoklund Olesenf248b202011-02-08 23:02:58 +0000906 }
907
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000908 // Interference for the live-out value.
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000909 if (BI.LiveOut) {
Jakob Stoklund Olesend93b0e32011-04-05 04:20:29 +0000910 if (Intf.last() >= SA->getLastSplitPoint(BC.Number))
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000911 BC.Exit = SpillPlacement::MustSpill, ++Ins;
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +0000912 else if (Intf.last() > BI.LastInstr)
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000913 BC.Exit = SpillPlacement::PrefSpill, ++Ins;
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +0000914 else if (Intf.last() > BI.FirstInstr)
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000915 ++Ins;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000916 }
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000917
918 // Accumulate the total frequency of inserted spill code.
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000919 while (Ins--)
920 StaticCost += SpillPlacer->getBlockFrequency(BC.Number);
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000921 }
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000922 Cost = StaticCost;
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000923
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000924 // Add constraints for use-blocks. Note that these are the only constraints
925 // that may add a positive bias, it is downhill from here.
926 SpillPlacer->addConstraints(SplitConstraints);
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000927 return SpillPlacer->scanActiveBundles();
928}
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000929
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000930
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000931/// addThroughConstraints - Add constraints and links to SpillPlacer from the
932/// live-through blocks in Blocks.
933void RAGreedy::addThroughConstraints(InterferenceCache::Cursor Intf,
934 ArrayRef<unsigned> Blocks) {
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000935 const unsigned GroupSize = 8;
936 SpillPlacement::BlockConstraint BCS[GroupSize];
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000937 unsigned TBS[GroupSize];
938 unsigned B = 0, T = 0;
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000939
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000940 for (unsigned i = 0; i != Blocks.size(); ++i) {
941 unsigned Number = Blocks[i];
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000942 Intf.moveToBlock(Number);
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000943
Jakob Stoklund Olesen6d2bbc12011-04-07 17:27:46 +0000944 if (!Intf.hasInterference()) {
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000945 assert(T < GroupSize && "Array overflow");
946 TBS[T] = Number;
947 if (++T == GroupSize) {
Frits van Bommel717d7ed2011-07-18 12:00:32 +0000948 SpillPlacer->addLinks(makeArrayRef(TBS, T));
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000949 T = 0;
950 }
Jakob Stoklund Olesen6d2bbc12011-04-07 17:27:46 +0000951 continue;
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000952 }
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000953
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000954 assert(B < GroupSize && "Array overflow");
955 BCS[B].Number = Number;
956
Jakob Stoklund Olesen6d2bbc12011-04-07 17:27:46 +0000957 // Interference for the live-in value.
958 if (Intf.first() <= Indexes->getMBBStartIdx(Number))
959 BCS[B].Entry = SpillPlacement::MustSpill;
960 else
961 BCS[B].Entry = SpillPlacement::PrefSpill;
962
963 // Interference for the live-out value.
964 if (Intf.last() >= SA->getLastSplitPoint(Number))
965 BCS[B].Exit = SpillPlacement::MustSpill;
966 else
967 BCS[B].Exit = SpillPlacement::PrefSpill;
968
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000969 if (++B == GroupSize) {
Craig Toppere1d12942014-08-27 05:25:25 +0000970 SpillPlacer->addConstraints(makeArrayRef(BCS, B));
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000971 B = 0;
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000972 }
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000973 }
974
Craig Toppere1d12942014-08-27 05:25:25 +0000975 SpillPlacer->addConstraints(makeArrayRef(BCS, B));
Frits van Bommel717d7ed2011-07-18 12:00:32 +0000976 SpillPlacer->addLinks(makeArrayRef(TBS, T));
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000977}
978
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000979void RAGreedy::growRegion(GlobalSplitCandidate &Cand) {
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000980 // Keep track of through blocks that have not been added to SpillPlacer.
981 BitVector Todo = SA->getThroughBlocks();
982 SmallVectorImpl<unsigned> &ActiveBlocks = Cand.ActiveBlocks;
983 unsigned AddedTo = 0;
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000984#ifndef NDEBUG
985 unsigned Visited = 0;
986#endif
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000987
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000988 for (;;) {
989 ArrayRef<unsigned> NewBundles = SpillPlacer->getRecentPositive();
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000990 // Find new through blocks in the periphery of PrefRegBundles.
991 for (int i = 0, e = NewBundles.size(); i != e; ++i) {
992 unsigned Bundle = NewBundles[i];
993 // Look at all blocks connected to Bundle in the full graph.
994 ArrayRef<unsigned> Blocks = Bundles->getBlocks(Bundle);
995 for (ArrayRef<unsigned>::iterator I = Blocks.begin(), E = Blocks.end();
996 I != E; ++I) {
997 unsigned Block = *I;
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000998 if (!Todo.test(Block))
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000999 continue;
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001000 Todo.reset(Block);
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001001 // This is a new through block. Add it to SpillPlacer later.
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001002 ActiveBlocks.push_back(Block);
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001003#ifndef NDEBUG
1004 ++Visited;
1005#endif
1006 }
1007 }
1008 // Any new blocks to add?
Jakob Stoklund Olesen91f3a302011-07-05 18:46:42 +00001009 if (ActiveBlocks.size() == AddedTo)
1010 break;
Jakob Stoklund Olesena953bf12011-07-23 03:22:33 +00001011
1012 // Compute through constraints from the interference, or assume that all
1013 // through blocks prefer spilling when forming compact regions.
Craig Toppere1d12942014-08-27 05:25:25 +00001014 auto NewBlocks = makeArrayRef(ActiveBlocks).slice(AddedTo);
Jakob Stoklund Olesena953bf12011-07-23 03:22:33 +00001015 if (Cand.PhysReg)
1016 addThroughConstraints(Cand.Intf, NewBlocks);
1017 else
Jakob Stoklund Olesen86954522011-08-03 23:09:38 +00001018 // Provide a strong negative bias on through blocks to prevent unwanted
1019 // liveness on loop backedges.
1020 SpillPlacer->addPrefSpill(NewBlocks, /* Strong= */ true);
Jakob Stoklund Olesen91f3a302011-07-05 18:46:42 +00001021 AddedTo = ActiveBlocks.size();
1022
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001023 // Perhaps iterating can enable more bundles?
1024 SpillPlacer->iterate();
1025 }
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001026 DEBUG(dbgs() << ", v=" << Visited);
1027}
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001028
Jakob Stoklund Olesenecad62f2011-07-23 03:41:57 +00001029/// calcCompactRegion - Compute the set of edge bundles that should be live
1030/// when splitting the current live range into compact regions. Compact
1031/// regions can be computed without looking at interference. They are the
1032/// regions formed by removing all the live-through blocks from the live range.
1033///
1034/// Returns false if the current live range is already compact, or if the
1035/// compact regions would form single block regions anyway.
1036bool RAGreedy::calcCompactRegion(GlobalSplitCandidate &Cand) {
1037 // Without any through blocks, the live range is already compact.
1038 if (!SA->getNumThroughBlocks())
1039 return false;
1040
1041 // Compact regions don't correspond to any physreg.
1042 Cand.reset(IntfCache, 0);
1043
1044 DEBUG(dbgs() << "Compact region bundles");
1045
1046 // Use the spill placer to determine the live bundles. GrowRegion pretends
1047 // that all the through blocks have interference when PhysReg is unset.
1048 SpillPlacer->prepare(Cand.LiveBundles);
1049
1050 // The static split cost will be zero since Cand.Intf reports no interference.
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001051 BlockFrequency Cost;
Jakob Stoklund Olesenecad62f2011-07-23 03:41:57 +00001052 if (!addSplitConstraints(Cand.Intf, Cost)) {
1053 DEBUG(dbgs() << ", none.\n");
1054 return false;
1055 }
1056
1057 growRegion(Cand);
1058 SpillPlacer->finish();
1059
1060 if (!Cand.LiveBundles.any()) {
1061 DEBUG(dbgs() << ", none.\n");
1062 return false;
1063 }
1064
1065 DEBUG({
1066 for (int i = Cand.LiveBundles.find_first(); i>=0;
1067 i = Cand.LiveBundles.find_next(i))
1068 dbgs() << " EB#" << i;
1069 dbgs() << ".\n";
1070 });
1071 return true;
1072}
1073
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001074/// calcSpillCost - Compute how expensive it would be to split the live range in
1075/// SA around all use blocks instead of forming bundle regions.
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001076BlockFrequency RAGreedy::calcSpillCost() {
1077 BlockFrequency Cost = 0;
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001078 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
1079 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
1080 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
1081 unsigned Number = BI.MBB->getNumber();
1082 // We normally only need one spill instruction - a load or a store.
1083 Cost += SpillPlacer->getBlockFrequency(Number);
1084
1085 // Unless the value is redefined in the block.
Jakob Stoklund Olesen3c145052011-08-02 23:04:08 +00001086 if (BI.LiveIn && BI.LiveOut && BI.FirstDef)
1087 Cost += SpillPlacer->getBlockFrequency(Number);
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001088 }
1089 return Cost;
1090}
1091
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001092/// calcGlobalSplitCost - Return the global split cost of following the split
1093/// pattern in LiveBundles. This cost should be added to the local cost of the
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001094/// interference pattern in SplitConstraints.
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001095///
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001096BlockFrequency RAGreedy::calcGlobalSplitCost(GlobalSplitCandidate &Cand) {
1097 BlockFrequency GlobalCost = 0;
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001098 const BitVector &LiveBundles = Cand.LiveBundles;
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001099 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
1100 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
1101 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001102 SpillPlacement::BlockConstraint &BC = SplitConstraints[i];
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001103 bool RegIn = LiveBundles[Bundles->getBundle(BC.Number, 0)];
1104 bool RegOut = LiveBundles[Bundles->getBundle(BC.Number, 1)];
1105 unsigned Ins = 0;
1106
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001107 if (BI.LiveIn)
1108 Ins += RegIn != (BC.Entry == SpillPlacement::PrefReg);
1109 if (BI.LiveOut)
1110 Ins += RegOut != (BC.Exit == SpillPlacement::PrefReg);
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001111 while (Ins--)
1112 GlobalCost += SpillPlacer->getBlockFrequency(BC.Number);
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001113 }
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001114
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001115 for (unsigned i = 0, e = Cand.ActiveBlocks.size(); i != e; ++i) {
1116 unsigned Number = Cand.ActiveBlocks[i];
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001117 bool RegIn = LiveBundles[Bundles->getBundle(Number, 0)];
1118 bool RegOut = LiveBundles[Bundles->getBundle(Number, 1)];
Jakob Stoklund Olesen8ce2f432011-04-06 21:32:41 +00001119 if (!RegIn && !RegOut)
1120 continue;
1121 if (RegIn && RegOut) {
1122 // We need double spill code if this block has interference.
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001123 Cand.Intf.moveToBlock(Number);
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001124 if (Cand.Intf.hasInterference()) {
1125 GlobalCost += SpillPlacer->getBlockFrequency(Number);
1126 GlobalCost += SpillPlacer->getBlockFrequency(Number);
1127 }
Jakob Stoklund Olesen8ce2f432011-04-06 21:32:41 +00001128 continue;
1129 }
1130 // live-in / stack-out or stack-in live-out.
1131 GlobalCost += SpillPlacer->getBlockFrequency(Number);
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001132 }
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001133 return GlobalCost;
1134}
1135
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001136/// splitAroundRegion - Split the current live range around the regions
1137/// determined by BundleCand and GlobalCand.
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001138///
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001139/// Before calling this function, GlobalCand and BundleCand must be initialized
1140/// so each bundle is assigned to a valid candidate, or NoCand for the
1141/// stack-bound bundles. The shared SA/SE SplitAnalysis and SplitEditor
1142/// objects must be initialized for the current live range, and intervals
1143/// created for the used candidates.
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001144///
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001145/// @param LREdit The LiveRangeEdit object handling the current split.
1146/// @param UsedCands List of used GlobalCand entries. Every BundleCand value
1147/// must appear in this list.
1148void RAGreedy::splitAroundRegion(LiveRangeEdit &LREdit,
1149 ArrayRef<unsigned> UsedCands) {
1150 // These are the intervals created for new global ranges. We may create more
1151 // intervals for local ranges.
1152 const unsigned NumGlobalIntvs = LREdit.size();
1153 DEBUG(dbgs() << "splitAroundRegion with " << NumGlobalIntvs << " globals.\n");
1154 assert(NumGlobalIntvs && "No global intervals configured");
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001155
Jakob Stoklund Olesen8627ea92011-08-05 22:20:45 +00001156 // Isolate even single instructions when dealing with a proper sub-class.
Jakob Stoklund Olesen22f37a12011-08-06 18:20:24 +00001157 // That guarantees register class inflation for the stack interval because it
Jakob Stoklund Olesen8627ea92011-08-05 22:20:45 +00001158 // is all copies.
1159 unsigned Reg = SA->getParent().reg;
1160 bool SingleInstrs = RegClassInfo.isProperSubClass(MRI->getRegClass(Reg));
1161
Jakob Stoklund Olesenadc6a4c2011-06-30 01:30:39 +00001162 // First handle all the blocks with uses.
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001163 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
1164 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
1165 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001166 unsigned Number = BI.MBB->getNumber();
1167 unsigned IntvIn = 0, IntvOut = 0;
1168 SlotIndex IntfIn, IntfOut;
1169 if (BI.LiveIn) {
1170 unsigned CandIn = BundleCand[Bundles->getBundle(Number, 0)];
1171 if (CandIn != NoCand) {
1172 GlobalSplitCandidate &Cand = GlobalCand[CandIn];
1173 IntvIn = Cand.IntvIdx;
1174 Cand.Intf.moveToBlock(Number);
1175 IntfIn = Cand.Intf.first();
1176 }
1177 }
1178 if (BI.LiveOut) {
1179 unsigned CandOut = BundleCand[Bundles->getBundle(Number, 1)];
1180 if (CandOut != NoCand) {
1181 GlobalSplitCandidate &Cand = GlobalCand[CandOut];
1182 IntvOut = Cand.IntvIdx;
1183 Cand.Intf.moveToBlock(Number);
1184 IntfOut = Cand.Intf.last();
1185 }
1186 }
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001187
Jakob Stoklund Olesenc70b6972011-04-12 19:32:53 +00001188 // Create separate intervals for isolated blocks with multiple uses.
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001189 if (!IntvIn && !IntvOut) {
Jakob Stoklund Olesenc70b6972011-04-12 19:32:53 +00001190 DEBUG(dbgs() << "BB#" << BI.MBB->getNumber() << " isolated.\n");
Jakob Stoklund Olesen8627ea92011-08-05 22:20:45 +00001191 if (SA->shouldSplitSingleBlock(BI, SingleInstrs))
Jakob Stoklund Olesenadc6a4c2011-06-30 01:30:39 +00001192 SE->splitSingleBlock(BI);
Jakob Stoklund Olesenc70b6972011-04-12 19:32:53 +00001193 continue;
1194 }
1195
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001196 if (IntvIn && IntvOut)
1197 SE->splitLiveThroughBlock(Number, IntvIn, IntfIn, IntvOut, IntfOut);
1198 else if (IntvIn)
1199 SE->splitRegInBlock(BI, IntvIn, IntfIn);
Jakob Stoklund Olesen795da1c2011-07-15 21:47:57 +00001200 else
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001201 SE->splitRegOutBlock(BI, IntvOut, IntfOut);
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001202 }
1203
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001204 // Handle live-through blocks. The relevant live-through blocks are stored in
1205 // the ActiveBlocks list with each candidate. We need to filter out
1206 // duplicates.
1207 BitVector Todo = SA->getThroughBlocks();
1208 for (unsigned c = 0; c != UsedCands.size(); ++c) {
1209 ArrayRef<unsigned> Blocks = GlobalCand[UsedCands[c]].ActiveBlocks;
1210 for (unsigned i = 0, e = Blocks.size(); i != e; ++i) {
1211 unsigned Number = Blocks[i];
1212 if (!Todo.test(Number))
1213 continue;
1214 Todo.reset(Number);
1215
1216 unsigned IntvIn = 0, IntvOut = 0;
1217 SlotIndex IntfIn, IntfOut;
1218
1219 unsigned CandIn = BundleCand[Bundles->getBundle(Number, 0)];
1220 if (CandIn != NoCand) {
1221 GlobalSplitCandidate &Cand = GlobalCand[CandIn];
1222 IntvIn = Cand.IntvIdx;
1223 Cand.Intf.moveToBlock(Number);
1224 IntfIn = Cand.Intf.first();
1225 }
1226
1227 unsigned CandOut = BundleCand[Bundles->getBundle(Number, 1)];
1228 if (CandOut != NoCand) {
1229 GlobalSplitCandidate &Cand = GlobalCand[CandOut];
1230 IntvOut = Cand.IntvIdx;
1231 Cand.Intf.moveToBlock(Number);
1232 IntfOut = Cand.Intf.last();
1233 }
1234 if (!IntvIn && !IntvOut)
1235 continue;
1236 SE->splitLiveThroughBlock(Number, IntvIn, IntfIn, IntvOut, IntfOut);
1237 }
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001238 }
1239
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +00001240 ++NumGlobalSplits;
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001241
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001242 SmallVector<unsigned, 8> IntvMap;
1243 SE->finish(&IntvMap);
Mark Laceyf9ea8852013-08-14 23:50:04 +00001244 DebugVars->splitRegister(Reg, LREdit.regs(), *LIS);
Jakob Stoklund Olesenf8da0282011-05-06 18:00:02 +00001245
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00001246 ExtraRegInfo.resize(MRI->getNumVirtRegs());
Jakob Stoklund Olesen5cc91b22011-05-28 02:32:57 +00001247 unsigned OrigBlocks = SA->getNumLiveBlocks();
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001248
1249 // Sort out the new intervals created by splitting. We get four kinds:
1250 // - Remainder intervals should not be split again.
1251 // - Candidate intervals can be assigned to Cand.PhysReg.
1252 // - Block-local splits are candidates for local splitting.
1253 // - DCE leftovers should go back on the queue.
1254 for (unsigned i = 0, e = LREdit.size(); i != e; ++i) {
Mark Laceyf9ea8852013-08-14 23:50:04 +00001255 LiveInterval &Reg = LIS->getInterval(LREdit.get(i));
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001256
1257 // Ignore old intervals from DCE.
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00001258 if (getStage(Reg) != RS_New)
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001259 continue;
1260
1261 // Remainder interval. Don't try splitting again, spill if it doesn't
1262 // allocate.
1263 if (IntvMap[i] == 0) {
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00001264 setStage(Reg, RS_Spill);
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001265 continue;
1266 }
1267
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001268 // Global intervals. Allow repeated splitting as long as the number of live
1269 // blocks is strictly decreasing.
1270 if (IntvMap[i] < NumGlobalIntvs) {
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00001271 if (SA->countLiveBlocks(&Reg) >= OrigBlocks) {
Jakob Stoklund Oleseneef23272011-04-26 22:33:12 +00001272 DEBUG(dbgs() << "Main interval covers the same " << OrigBlocks
1273 << " blocks as original.\n");
1274 // Don't allow repeated splitting as a safe guard against looping.
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001275 setStage(Reg, RS_Split2);
Jakob Stoklund Oleseneef23272011-04-26 22:33:12 +00001276 }
1277 continue;
1278 }
1279
1280 // Other intervals are treated as new. This includes local intervals created
1281 // for blocks with multiple uses, and anything created by DCE.
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001282 }
1283
Jakob Stoklund Olesen28d79cd2011-03-27 22:49:21 +00001284 if (VerifyEnabled)
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001285 MF->verify(this, "After splitting live range around region");
1286}
1287
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001288unsigned RAGreedy::tryRegionSplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001289 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001290 unsigned NumCands = 0;
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001291 BlockFrequency BestCost;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001292
1293 // Check if we can split this live range around a compact region.
Jakob Stoklund Olesen45df7e02011-09-12 16:54:42 +00001294 bool HasCompact = calcCompactRegion(GlobalCand.front());
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001295 if (HasCompact) {
1296 // Yes, keep GlobalCand[0] as the compact region candidate.
1297 NumCands = 1;
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001298 BestCost = BlockFrequency::getMaxFrequency();
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001299 } else {
1300 // No benefit from the compact region, our fallback will be per-block
1301 // splitting. Make sure we find a solution that is cheaper than spilling.
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001302 BestCost = calcSpillCost();
Michael Gottesmanb78dec82013-12-14 00:25:45 +00001303 DEBUG(dbgs() << "Cost of isolating all blocks = ";
1304 MBFI->printBlockFreq(dbgs(), BestCost) << '\n');
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001305 }
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001306
Manman Ren9db66b32014-03-24 23:23:42 +00001307 unsigned BestCand =
Manman Ren78cf02a2014-03-25 00:16:25 +00001308 calculateRegionSplitCost(VirtReg, Order, BestCost, NumCands,
1309 false/*IgnoreCSR*/);
Manman Ren9db66b32014-03-24 23:23:42 +00001310
1311 // No solutions found, fall back to single block splitting.
1312 if (!HasCompact && BestCand == NoCand)
1313 return 0;
1314
1315 return doRegionSplit(VirtReg, BestCand, HasCompact, NewVRegs);
1316}
1317
1318unsigned RAGreedy::calculateRegionSplitCost(LiveInterval &VirtReg,
1319 AllocationOrder &Order,
1320 BlockFrequency &BestCost,
Manman Ren78cf02a2014-03-25 00:16:25 +00001321 unsigned &NumCands,
1322 bool IgnoreCSR) {
Manman Ren9db66b32014-03-24 23:23:42 +00001323 unsigned BestCand = NoCand;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001324 Order.rewind();
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001325 while (unsigned PhysReg = Order.next()) {
Manman Ren78cf02a2014-03-25 00:16:25 +00001326 if (unsigned CSR = RegClassInfo.getLastCalleeSavedAlias(PhysReg))
1327 if (IgnoreCSR && !MRI->isPhysRegUsed(CSR))
1328 continue;
1329
Jakob Stoklund Olesena153ca52011-07-14 05:35:11 +00001330 // Discard bad candidates before we run out of interference cache cursors.
1331 // This will only affect register classes with a lot of registers (>32).
1332 if (NumCands == IntfCache.getMaxCursors()) {
1333 unsigned WorstCount = ~0u;
1334 unsigned Worst = 0;
1335 for (unsigned i = 0; i != NumCands; ++i) {
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001336 if (i == BestCand || !GlobalCand[i].PhysReg)
Jakob Stoklund Olesena153ca52011-07-14 05:35:11 +00001337 continue;
1338 unsigned Count = GlobalCand[i].LiveBundles.count();
1339 if (Count < WorstCount)
1340 Worst = i, WorstCount = Count;
1341 }
1342 --NumCands;
1343 GlobalCand[Worst] = GlobalCand[NumCands];
Jakob Stoklund Olesen559d4dc2011-11-01 00:02:31 +00001344 if (BestCand == NumCands)
1345 BestCand = Worst;
Jakob Stoklund Olesena153ca52011-07-14 05:35:11 +00001346 }
1347
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001348 if (GlobalCand.size() <= NumCands)
1349 GlobalCand.resize(NumCands+1);
1350 GlobalSplitCandidate &Cand = GlobalCand[NumCands];
1351 Cand.reset(IntfCache, PhysReg);
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001352
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001353 SpillPlacer->prepare(Cand.LiveBundles);
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001354 BlockFrequency Cost;
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001355 if (!addSplitConstraints(Cand.Intf, Cost)) {
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001356 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << "\tno positive bundles\n");
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +00001357 continue;
1358 }
Michael Gottesmanb78dec82013-12-14 00:25:45 +00001359 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << "\tstatic = ";
1360 MBFI->printBlockFreq(dbgs(), Cost));
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001361 if (Cost >= BestCost) {
1362 DEBUG({
1363 if (BestCand == NoCand)
1364 dbgs() << " worse than no bundles\n";
1365 else
1366 dbgs() << " worse than "
1367 << PrintReg(GlobalCand[BestCand].PhysReg, TRI) << '\n';
1368 });
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001369 continue;
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001370 }
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001371 growRegion(Cand);
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001372
Jakob Stoklund Olesen36b5d8a2011-04-06 19:13:57 +00001373 SpillPlacer->finish();
1374
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001375 // No live bundles, defer to splitSingleBlocks().
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001376 if (!Cand.LiveBundles.any()) {
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001377 DEBUG(dbgs() << " no bundles.\n");
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001378 continue;
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001379 }
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001380
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001381 Cost += calcGlobalSplitCost(Cand);
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001382 DEBUG({
Michael Gottesmanb78dec82013-12-14 00:25:45 +00001383 dbgs() << ", total = "; MBFI->printBlockFreq(dbgs(), Cost)
1384 << " with bundles";
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001385 for (int i = Cand.LiveBundles.find_first(); i>=0;
1386 i = Cand.LiveBundles.find_next(i))
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001387 dbgs() << " EB#" << i;
1388 dbgs() << ".\n";
1389 });
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001390 if (Cost < BestCost) {
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001391 BestCand = NumCands;
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001392 BestCost = Cost;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001393 }
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001394 ++NumCands;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001395 }
Manman Ren9db66b32014-03-24 23:23:42 +00001396 return BestCand;
1397}
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001398
Manman Ren9db66b32014-03-24 23:23:42 +00001399unsigned RAGreedy::doRegionSplit(LiveInterval &VirtReg, unsigned BestCand,
1400 bool HasCompact,
1401 SmallVectorImpl<unsigned> &NewVRegs) {
1402 SmallVector<unsigned, 8> UsedCands;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001403 // Prepare split editor.
Jakob Stoklund Olesene5bbe372012-05-19 05:25:46 +00001404 LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this);
Jakob Stoklund Oleseneecb2fb2011-09-12 16:49:21 +00001405 SE->reset(LREdit, SplitSpillMode);
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001406
1407 // Assign all edge bundles to the preferred candidate, or NoCand.
1408 BundleCand.assign(Bundles->getNumBundles(), NoCand);
1409
1410 // Assign bundles for the best candidate region.
1411 if (BestCand != NoCand) {
1412 GlobalSplitCandidate &Cand = GlobalCand[BestCand];
1413 if (unsigned B = Cand.getBundles(BundleCand, BestCand)) {
1414 UsedCands.push_back(BestCand);
1415 Cand.IntvIdx = SE->openIntv();
1416 DEBUG(dbgs() << "Split for " << PrintReg(Cand.PhysReg, TRI) << " in "
1417 << B << " bundles, intv " << Cand.IntvIdx << ".\n");
Chandler Carruth77eb5a02011-08-03 23:07:27 +00001418 (void)B;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001419 }
1420 }
1421
1422 // Assign bundles for the compact region.
1423 if (HasCompact) {
1424 GlobalSplitCandidate &Cand = GlobalCand.front();
1425 assert(!Cand.PhysReg && "Compact region has no physreg");
1426 if (unsigned B = Cand.getBundles(BundleCand, 0)) {
1427 UsedCands.push_back(0);
1428 Cand.IntvIdx = SE->openIntv();
1429 DEBUG(dbgs() << "Split for compact region in " << B << " bundles, intv "
1430 << Cand.IntvIdx << ".\n");
Chandler Carruth77eb5a02011-08-03 23:07:27 +00001431 (void)B;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001432 }
1433 }
1434
1435 splitAroundRegion(LREdit, UsedCands);
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001436 return 0;
1437}
1438
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001439
1440//===----------------------------------------------------------------------===//
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001441// Per-Block Splitting
1442//===----------------------------------------------------------------------===//
1443
1444/// tryBlockSplit - Split a global live range around every block with uses. This
1445/// creates a lot of local live ranges, that will be split by tryLocalSplit if
1446/// they don't allocate.
1447unsigned RAGreedy::tryBlockSplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001448 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001449 assert(&SA->getParent() == &VirtReg && "Live range wasn't analyzed");
1450 unsigned Reg = VirtReg.reg;
1451 bool SingleInstrs = RegClassInfo.isProperSubClass(MRI->getRegClass(Reg));
Jakob Stoklund Olesene5bbe372012-05-19 05:25:46 +00001452 LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this);
Jakob Stoklund Oleseneecb2fb2011-09-12 16:49:21 +00001453 SE->reset(LREdit, SplitSpillMode);
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001454 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
1455 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
1456 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
1457 if (SA->shouldSplitSingleBlock(BI, SingleInstrs))
1458 SE->splitSingleBlock(BI);
1459 }
1460 // No blocks were split.
1461 if (LREdit.empty())
1462 return 0;
1463
1464 // We did split for some blocks.
Jakob Stoklund Olesen02cf10b2011-08-05 23:50:31 +00001465 SmallVector<unsigned, 8> IntvMap;
1466 SE->finish(&IntvMap);
Jakob Stoklund Olesen0de95ef2011-08-05 23:10:40 +00001467
1468 // Tell LiveDebugVariables about the new ranges.
Mark Laceyf9ea8852013-08-14 23:50:04 +00001469 DebugVars->splitRegister(Reg, LREdit.regs(), *LIS);
Jakob Stoklund Olesen0de95ef2011-08-05 23:10:40 +00001470
Jakob Stoklund Olesen02cf10b2011-08-05 23:50:31 +00001471 ExtraRegInfo.resize(MRI->getNumVirtRegs());
1472
1473 // Sort out the new intervals created by splitting. The remainder interval
1474 // goes straight to spilling, the new local ranges get to stay RS_New.
1475 for (unsigned i = 0, e = LREdit.size(); i != e; ++i) {
Mark Laceyf9ea8852013-08-14 23:50:04 +00001476 LiveInterval &LI = LIS->getInterval(LREdit.get(i));
Jakob Stoklund Olesen02cf10b2011-08-05 23:50:31 +00001477 if (getStage(LI) == RS_New && IntvMap[i] == 0)
1478 setStage(LI, RS_Spill);
1479 }
1480
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001481 if (VerifyEnabled)
1482 MF->verify(this, "After splitting live range around basic blocks");
1483 return 0;
1484}
1485
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001486
1487//===----------------------------------------------------------------------===//
1488// Per-Instruction Splitting
1489//===----------------------------------------------------------------------===//
1490
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001491/// Get the number of allocatable registers that match the constraints of \p Reg
1492/// on \p MI and that are also in \p SuperRC.
1493static unsigned getNumAllocatableRegsForConstraints(
1494 const MachineInstr *MI, unsigned Reg, const TargetRegisterClass *SuperRC,
1495 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI,
1496 const RegisterClassInfo &RCI) {
1497 assert(SuperRC && "Invalid register class");
1498
1499 const TargetRegisterClass *ConstrainedRC =
1500 MI->getRegClassConstraintEffectForVReg(Reg, SuperRC, TII, TRI,
1501 /* ExploreBundle */ true);
1502 if (!ConstrainedRC)
1503 return 0;
1504 return RCI.getNumAllocatableRegs(ConstrainedRC);
1505}
1506
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001507/// tryInstructionSplit - Split a live range around individual instructions.
1508/// This is normally not worthwhile since the spiller is doing essentially the
1509/// same thing. However, when the live range is in a constrained register
1510/// class, it may help to insert copies such that parts of the live range can
1511/// be moved to a larger register class.
1512///
1513/// This is similar to spilling to a larger register class.
1514unsigned
1515RAGreedy::tryInstructionSplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001516 SmallVectorImpl<unsigned> &NewVRegs) {
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001517 const TargetRegisterClass *CurRC = MRI->getRegClass(VirtReg.reg);
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001518 // There is no point to this if there are no larger sub-classes.
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001519 if (!RegClassInfo.isProperSubClass(CurRC))
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001520 return 0;
1521
1522 // Always enable split spill mode, since we're effectively spilling to a
1523 // register.
1524 LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this);
1525 SE->reset(LREdit, SplitEditor::SM_Size);
1526
1527 ArrayRef<SlotIndex> Uses = SA->getUseSlots();
1528 if (Uses.size() <= 1)
1529 return 0;
1530
1531 DEBUG(dbgs() << "Split around " << Uses.size() << " individual instrs.\n");
1532
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001533 const TargetRegisterClass *SuperRC = TRI->getLargestLegalSuperClass(CurRC);
1534 unsigned SuperRCNumAllocatableRegs = RCI.getNumAllocatableRegs(SuperRC);
1535 // Split around every non-copy instruction if this split will relax
1536 // the constraints on the virtual register.
1537 // Otherwise, splitting just inserts uncoalescable copies that do not help
1538 // the allocation.
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001539 for (unsigned i = 0; i != Uses.size(); ++i) {
1540 if (const MachineInstr *MI = Indexes->getInstructionFromIndex(Uses[i]))
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001541 if (MI->isFullCopy() ||
1542 SuperRCNumAllocatableRegs ==
1543 getNumAllocatableRegsForConstraints(MI, VirtReg.reg, SuperRC, TII,
1544 TRI, RCI)) {
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001545 DEBUG(dbgs() << " skip:\t" << Uses[i] << '\t' << *MI);
1546 continue;
1547 }
1548 SE->openIntv();
1549 SlotIndex SegStart = SE->enterIntvBefore(Uses[i]);
1550 SlotIndex SegStop = SE->leaveIntvAfter(Uses[i]);
1551 SE->useIntv(SegStart, SegStop);
1552 }
1553
1554 if (LREdit.empty()) {
1555 DEBUG(dbgs() << "All uses were copies.\n");
1556 return 0;
1557 }
1558
1559 SmallVector<unsigned, 8> IntvMap;
1560 SE->finish(&IntvMap);
Mark Laceyf9ea8852013-08-14 23:50:04 +00001561 DebugVars->splitRegister(VirtReg.reg, LREdit.regs(), *LIS);
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001562 ExtraRegInfo.resize(MRI->getNumVirtRegs());
1563
1564 // Assign all new registers to RS_Spill. This was the last chance.
1565 setStage(LREdit.begin(), LREdit.end(), RS_Spill);
1566 return 0;
1567}
1568
1569
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001570//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001571// Local Splitting
1572//===----------------------------------------------------------------------===//
1573
1574
1575/// calcGapWeights - Compute the maximum spill weight that needs to be evicted
1576/// in order to use PhysReg between two entries in SA->UseSlots.
1577///
1578/// GapWeight[i] represents the gap between UseSlots[i] and UseSlots[i+1].
1579///
1580void RAGreedy::calcGapWeights(unsigned PhysReg,
1581 SmallVectorImpl<float> &GapWeight) {
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001582 assert(SA->getUseBlocks().size() == 1 && "Not a local interval");
1583 const SplitAnalysis::BlockInfo &BI = SA->getUseBlocks().front();
Jakob Stoklund Olesen994fed62012-01-12 17:53:44 +00001584 ArrayRef<SlotIndex> Uses = SA->getUseSlots();
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001585 const unsigned NumGaps = Uses.size()-1;
1586
1587 // Start and end points for the interference check.
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +00001588 SlotIndex StartIdx =
1589 BI.LiveIn ? BI.FirstInstr.getBaseIndex() : BI.FirstInstr;
1590 SlotIndex StopIdx =
1591 BI.LiveOut ? BI.LastInstr.getBoundaryIndex() : BI.LastInstr;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001592
1593 GapWeight.assign(NumGaps, 0.0f);
1594
1595 // Add interference from each overlapping register.
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001596 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
1597 if (!Matrix->query(const_cast<LiveInterval&>(SA->getParent()), *Units)
1598 .checkInterference())
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001599 continue;
1600
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +00001601 // We know that VirtReg is a continuous interval from FirstInstr to
1602 // LastInstr, so we don't need InterferenceQuery.
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001603 //
1604 // Interference that overlaps an instruction is counted in both gaps
1605 // surrounding the instruction. The exception is interference before
1606 // StartIdx and after StopIdx.
1607 //
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001608 LiveIntervalUnion::SegmentIter IntI =
1609 Matrix->getLiveUnions()[*Units] .find(StartIdx);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001610 for (unsigned Gap = 0; IntI.valid() && IntI.start() < StopIdx; ++IntI) {
1611 // Skip the gaps before IntI.
1612 while (Uses[Gap+1].getBoundaryIndex() < IntI.start())
1613 if (++Gap == NumGaps)
1614 break;
1615 if (Gap == NumGaps)
1616 break;
1617
1618 // Update the gaps covered by IntI.
1619 const float weight = IntI.value()->weight;
1620 for (; Gap != NumGaps; ++Gap) {
1621 GapWeight[Gap] = std::max(GapWeight[Gap], weight);
1622 if (Uses[Gap+1].getBaseIndex() >= IntI.stop())
1623 break;
1624 }
1625 if (Gap == NumGaps)
1626 break;
1627 }
1628 }
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001629
1630 // Add fixed interference.
1631 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
Matthias Braun34e1be92013-10-10 21:29:02 +00001632 const LiveRange &LR = LIS->getRegUnit(*Units);
1633 LiveRange::const_iterator I = LR.find(StartIdx);
1634 LiveRange::const_iterator E = LR.end();
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001635
1636 // Same loop as above. Mark any overlapped gaps as HUGE_VALF.
1637 for (unsigned Gap = 0; I != E && I->start < StopIdx; ++I) {
1638 while (Uses[Gap+1].getBoundaryIndex() < I->start)
1639 if (++Gap == NumGaps)
1640 break;
1641 if (Gap == NumGaps)
1642 break;
1643
1644 for (; Gap != NumGaps; ++Gap) {
Aaron Ballman04999042013-11-13 00:15:44 +00001645 GapWeight[Gap] = llvm::huge_valf;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001646 if (Uses[Gap+1].getBaseIndex() >= I->end)
1647 break;
1648 }
1649 if (Gap == NumGaps)
1650 break;
1651 }
1652 }
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001653}
1654
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001655/// tryLocalSplit - Try to split VirtReg into smaller intervals inside its only
1656/// basic block.
1657///
1658unsigned RAGreedy::tryLocalSplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001659 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001660 assert(SA->getUseBlocks().size() == 1 && "Not a local interval");
1661 const SplitAnalysis::BlockInfo &BI = SA->getUseBlocks().front();
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001662
1663 // Note that it is possible to have an interval that is live-in or live-out
1664 // while only covering a single block - A phi-def can use undef values from
1665 // predecessors, and the block could be a single-block loop.
1666 // We don't bother doing anything clever about such a case, we simply assume
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +00001667 // that the interval is continuous from FirstInstr to LastInstr. We should
1668 // make sure that we don't do anything illegal to such an interval, though.
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001669
Jakob Stoklund Olesen994fed62012-01-12 17:53:44 +00001670 ArrayRef<SlotIndex> Uses = SA->getUseSlots();
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001671 if (Uses.size() <= 2)
1672 return 0;
1673 const unsigned NumGaps = Uses.size()-1;
1674
1675 DEBUG({
1676 dbgs() << "tryLocalSplit: ";
1677 for (unsigned i = 0, e = Uses.size(); i != e; ++i)
Jakob Stoklund Olesen994fed62012-01-12 17:53:44 +00001678 dbgs() << ' ' << Uses[i];
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001679 dbgs() << '\n';
1680 });
1681
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001682 // If VirtReg is live across any register mask operands, compute a list of
1683 // gaps with register masks.
1684 SmallVector<unsigned, 8> RegMaskGaps;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001685 if (Matrix->checkRegMaskInterference(VirtReg)) {
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001686 // Get regmask slots for the whole block.
1687 ArrayRef<SlotIndex> RMS = LIS->getRegMaskSlotsInBlock(BI.MBB->getNumber());
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001688 DEBUG(dbgs() << RMS.size() << " regmasks in block:");
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001689 // Constrain to VirtReg's live range.
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001690 unsigned ri = std::lower_bound(RMS.begin(), RMS.end(),
1691 Uses.front().getRegSlot()) - RMS.begin();
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001692 unsigned re = RMS.size();
1693 for (unsigned i = 0; i != NumGaps && ri != re; ++i) {
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001694 // Look for Uses[i] <= RMS <= Uses[i+1].
1695 assert(!SlotIndex::isEarlierInstr(RMS[ri], Uses[i]));
1696 if (SlotIndex::isEarlierInstr(Uses[i+1], RMS[ri]))
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001697 continue;
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001698 // Skip a regmask on the same instruction as the last use. It doesn't
1699 // overlap the live range.
1700 if (SlotIndex::isSameInstr(Uses[i+1], RMS[ri]) && i+1 == NumGaps)
1701 break;
1702 DEBUG(dbgs() << ' ' << RMS[ri] << ':' << Uses[i] << '-' << Uses[i+1]);
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001703 RegMaskGaps.push_back(i);
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001704 // Advance ri to the next gap. A regmask on one of the uses counts in
1705 // both gaps.
1706 while (ri != re && SlotIndex::isEarlierInstr(RMS[ri], Uses[i+1]))
1707 ++ri;
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001708 }
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001709 DEBUG(dbgs() << '\n');
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001710 }
1711
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001712 // Since we allow local split results to be split again, there is a risk of
1713 // creating infinite loops. It is tempting to require that the new live
1714 // ranges have less instructions than the original. That would guarantee
1715 // convergence, but it is too strict. A live range with 3 instructions can be
1716 // split 2+3 (including the COPY), and we want to allow that.
1717 //
1718 // Instead we use these rules:
1719 //
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001720 // 1. Allow any split for ranges with getStage() < RS_Split2. (Except for the
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001721 // noop split, of course).
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001722 // 2. Require progress be made for ranges with getStage() == RS_Split2. All
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001723 // the new ranges must have fewer instructions than before the split.
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001724 // 3. New ranges with the same number of instructions are marked RS_Split2,
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001725 // smaller ranges are marked RS_New.
1726 //
1727 // These rules allow a 3 -> 2+3 split once, which we need. They also prevent
1728 // excessive splitting and infinite loops.
1729 //
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001730 bool ProgressRequired = getStage(VirtReg) >= RS_Split2;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001731
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001732 // Best split candidate.
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001733 unsigned BestBefore = NumGaps;
1734 unsigned BestAfter = 0;
1735 float BestDiff = 0;
1736
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001737 const float blockFreq =
1738 SpillPlacer->getBlockFrequency(BI.MBB->getNumber()).getFrequency() *
Michael Gottesman5e985ee2013-12-14 02:37:38 +00001739 (1.0f / MBFI->getEntryFreq());
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001740 SmallVector<float, 8> GapWeight;
1741
1742 Order.rewind();
1743 while (unsigned PhysReg = Order.next()) {
1744 // Keep track of the largest spill weight that would need to be evicted in
1745 // order to make use of PhysReg between UseSlots[i] and UseSlots[i+1].
1746 calcGapWeights(PhysReg, GapWeight);
1747
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001748 // Remove any gaps with regmask clobbers.
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001749 if (Matrix->checkRegMaskInterference(VirtReg, PhysReg))
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001750 for (unsigned i = 0, e = RegMaskGaps.size(); i != e; ++i)
Aaron Ballman04999042013-11-13 00:15:44 +00001751 GapWeight[RegMaskGaps[i]] = llvm::huge_valf;
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001752
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001753 // Try to find the best sequence of gaps to close.
1754 // The new spill weight must be larger than any gap interference.
1755
1756 // We will split before Uses[SplitBefore] and after Uses[SplitAfter].
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001757 unsigned SplitBefore = 0, SplitAfter = 1;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001758
1759 // MaxGap should always be max(GapWeight[SplitBefore..SplitAfter-1]).
1760 // It is the spill weight that needs to be evicted.
1761 float MaxGap = GapWeight[0];
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001762
1763 for (;;) {
1764 // Live before/after split?
1765 const bool LiveBefore = SplitBefore != 0 || BI.LiveIn;
1766 const bool LiveAfter = SplitAfter != NumGaps || BI.LiveOut;
1767
1768 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << ' '
1769 << Uses[SplitBefore] << '-' << Uses[SplitAfter]
1770 << " i=" << MaxGap);
1771
1772 // Stop before the interval gets so big we wouldn't be making progress.
1773 if (!LiveBefore && !LiveAfter) {
1774 DEBUG(dbgs() << " all\n");
1775 break;
1776 }
1777 // Should the interval be extended or shrunk?
1778 bool Shrink = true;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001779
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001780 // How many gaps would the new range have?
1781 unsigned NewGaps = LiveBefore + SplitAfter - SplitBefore + LiveAfter;
1782
1783 // Legally, without causing looping?
1784 bool Legal = !ProgressRequired || NewGaps < NumGaps;
1785
Aaron Ballman04999042013-11-13 00:15:44 +00001786 if (Legal && MaxGap < llvm::huge_valf) {
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001787 // Estimate the new spill weight. Each instruction reads or writes the
1788 // register. Conservatively assume there are no read-modify-write
1789 // instructions.
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001790 //
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001791 // Try to guess the size of the new interval.
1792 const float EstWeight = normalizeSpillWeight(blockFreq * (NewGaps + 1),
1793 Uses[SplitBefore].distance(Uses[SplitAfter]) +
1794 (LiveBefore + LiveAfter)*SlotIndex::InstrDist);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001795 // Would this split be possible to allocate?
1796 // Never allocate all gaps, we wouldn't be making progress.
Jakob Stoklund Olesen357dd362011-04-30 05:07:46 +00001797 DEBUG(dbgs() << " w=" << EstWeight);
1798 if (EstWeight * Hysteresis >= MaxGap) {
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001799 Shrink = false;
Jakob Stoklund Olesen357dd362011-04-30 05:07:46 +00001800 float Diff = EstWeight - MaxGap;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001801 if (Diff > BestDiff) {
1802 DEBUG(dbgs() << " (best)");
Jakob Stoklund Olesen357dd362011-04-30 05:07:46 +00001803 BestDiff = Hysteresis * Diff;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001804 BestBefore = SplitBefore;
1805 BestAfter = SplitAfter;
1806 }
1807 }
1808 }
1809
1810 // Try to shrink.
1811 if (Shrink) {
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001812 if (++SplitBefore < SplitAfter) {
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001813 DEBUG(dbgs() << " shrink\n");
1814 // Recompute the max when necessary.
1815 if (GapWeight[SplitBefore - 1] >= MaxGap) {
1816 MaxGap = GapWeight[SplitBefore];
1817 for (unsigned i = SplitBefore + 1; i != SplitAfter; ++i)
1818 MaxGap = std::max(MaxGap, GapWeight[i]);
1819 }
1820 continue;
1821 }
1822 MaxGap = 0;
1823 }
1824
1825 // Try to extend the interval.
1826 if (SplitAfter >= NumGaps) {
1827 DEBUG(dbgs() << " end\n");
1828 break;
1829 }
1830
1831 DEBUG(dbgs() << " extend\n");
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001832 MaxGap = std::max(MaxGap, GapWeight[SplitAfter++]);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001833 }
1834 }
1835
1836 // Didn't find any candidates?
1837 if (BestBefore == NumGaps)
1838 return 0;
1839
1840 DEBUG(dbgs() << "Best local split range: " << Uses[BestBefore]
1841 << '-' << Uses[BestAfter] << ", " << BestDiff
1842 << ", " << (BestAfter - BestBefore + 1) << " instrs\n");
1843
Jakob Stoklund Olesene5bbe372012-05-19 05:25:46 +00001844 LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this);
Jakob Stoklund Olesenc9601982011-03-03 01:29:13 +00001845 SE->reset(LREdit);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001846
Jakob Stoklund Olesenc9601982011-03-03 01:29:13 +00001847 SE->openIntv();
1848 SlotIndex SegStart = SE->enterIntvBefore(Uses[BestBefore]);
1849 SlotIndex SegStop = SE->leaveIntvAfter(Uses[BestAfter]);
1850 SE->useIntv(SegStart, SegStop);
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001851 SmallVector<unsigned, 8> IntvMap;
1852 SE->finish(&IntvMap);
Mark Laceyf9ea8852013-08-14 23:50:04 +00001853 DebugVars->splitRegister(VirtReg.reg, LREdit.regs(), *LIS);
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001854
1855 // If the new range has the same number of instructions as before, mark it as
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001856 // RS_Split2 so the next split will be forced to make progress. Otherwise,
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001857 // leave the new intervals as RS_New so they can compete.
1858 bool LiveBefore = BestBefore != 0 || BI.LiveIn;
1859 bool LiveAfter = BestAfter != NumGaps || BI.LiveOut;
1860 unsigned NewGaps = LiveBefore + BestAfter - BestBefore + LiveAfter;
1861 if (NewGaps >= NumGaps) {
1862 DEBUG(dbgs() << "Tagging non-progress ranges: ");
1863 assert(!ProgressRequired && "Didn't make progress when it was required.");
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001864 for (unsigned i = 0, e = IntvMap.size(); i != e; ++i)
1865 if (IntvMap[i] == 1) {
Mark Laceyf9ea8852013-08-14 23:50:04 +00001866 setStage(LIS->getInterval(LREdit.get(i)), RS_Split2);
1867 DEBUG(dbgs() << PrintReg(LREdit.get(i)));
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001868 }
1869 DEBUG(dbgs() << '\n');
1870 }
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +00001871 ++NumLocalSplits;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001872
1873 return 0;
1874}
1875
1876//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001877// Live Range Splitting
1878//===----------------------------------------------------------------------===//
1879
1880/// trySplit - Try to split VirtReg or one of its interferences, making it
1881/// assignable.
1882/// @return Physreg when VirtReg may be assigned and/or new NewVRegs.
1883unsigned RAGreedy::trySplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001884 SmallVectorImpl<unsigned>&NewVRegs) {
Jakob Stoklund Olesend4bb1d42011-08-05 23:50:33 +00001885 // Ranges must be Split2 or less.
1886 if (getStage(VirtReg) >= RS_Spill)
1887 return 0;
1888
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001889 // Local intervals are handled separately.
Jakob Stoklund Olesen609bc442011-02-19 00:38:40 +00001890 if (LIS->intervalIsInOneMBB(VirtReg)) {
1891 NamedRegionTimer T("Local Splitting", TimerGroupName, TimePassesIsEnabled);
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +00001892 SA->analyze(&VirtReg);
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001893 unsigned PhysReg = tryLocalSplit(VirtReg, Order, NewVRegs);
1894 if (PhysReg || !NewVRegs.empty())
1895 return PhysReg;
1896 return tryInstructionSplit(VirtReg, Order, NewVRegs);
Jakob Stoklund Olesen609bc442011-02-19 00:38:40 +00001897 }
1898
1899 NamedRegionTimer T("Global Splitting", TimerGroupName, TimePassesIsEnabled);
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001900
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +00001901 SA->analyze(&VirtReg);
1902
Jakob Stoklund Oleseneaa6ed12011-05-03 20:42:13 +00001903 // FIXME: SplitAnalysis may repair broken live ranges coming from the
1904 // coalescer. That may cause the range to become allocatable which means that
1905 // tryRegionSplit won't be making progress. This check should be replaced with
1906 // an assertion when the coalescer is fixed.
1907 if (SA->didRepairRange()) {
1908 // VirtReg has changed, so all cached queries are invalid.
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001909 Matrix->invalidateVirtRegs();
Jakob Stoklund Oleseneaa6ed12011-05-03 20:42:13 +00001910 if (unsigned PhysReg = tryAssign(VirtReg, Order, NewVRegs))
1911 return PhysReg;
1912 }
1913
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001914 // First try to split around a region spanning multiple blocks. RS_Split2
1915 // ranges already made dubious progress with region splitting, so they go
1916 // straight to single block splitting.
1917 if (getStage(VirtReg) < RS_Split2) {
1918 unsigned PhysReg = tryRegionSplit(VirtReg, Order, NewVRegs);
1919 if (PhysReg || !NewVRegs.empty())
1920 return PhysReg;
1921 }
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001922
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001923 // Then isolate blocks.
1924 return tryBlockSplit(VirtReg, Order, NewVRegs);
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001925}
1926
Quentin Colombet87769712014-02-05 22:13:59 +00001927//===----------------------------------------------------------------------===//
1928// Last Chance Recoloring
1929//===----------------------------------------------------------------------===//
1930
1931/// mayRecolorAllInterferences - Check if the virtual registers that
1932/// interfere with \p VirtReg on \p PhysReg (or one of its aliases) may be
1933/// recolored to free \p PhysReg.
1934/// When true is returned, \p RecoloringCandidates has been augmented with all
1935/// the live intervals that need to be recolored in order to free \p PhysReg
1936/// for \p VirtReg.
1937/// \p FixedRegisters contains all the virtual registers that cannot be
1938/// recolored.
1939bool
1940RAGreedy::mayRecolorAllInterferences(unsigned PhysReg, LiveInterval &VirtReg,
1941 SmallLISet &RecoloringCandidates,
1942 const SmallVirtRegSet &FixedRegisters) {
1943 const TargetRegisterClass *CurRC = MRI->getRegClass(VirtReg.reg);
1944
1945 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
1946 LiveIntervalUnion::Query &Q = Matrix->query(VirtReg, *Units);
1947 // If there is LastChanceRecoloringMaxInterference or more interferences,
1948 // chances are one would not be recolorable.
1949 if (Q.collectInterferingVRegs(LastChanceRecoloringMaxInterference) >=
Quentin Colombet567e30b2014-04-11 21:39:44 +00001950 LastChanceRecoloringMaxInterference && !ExhaustiveSearch) {
Quentin Colombet87769712014-02-05 22:13:59 +00001951 DEBUG(dbgs() << "Early abort: too many interferences.\n");
Quentin Colombet96bd2a12014-04-04 02:05:21 +00001952 CutOffInfo |= CO_Interf;
Quentin Colombet87769712014-02-05 22:13:59 +00001953 return false;
1954 }
1955 for (unsigned i = Q.interferingVRegs().size(); i; --i) {
1956 LiveInterval *Intf = Q.interferingVRegs()[i - 1];
1957 // If Intf is done and sit on the same register class as VirtReg,
1958 // it would not be recolorable as it is in the same state as VirtReg.
1959 if ((getStage(*Intf) == RS_Done &&
1960 MRI->getRegClass(Intf->reg) == CurRC) ||
1961 FixedRegisters.count(Intf->reg)) {
1962 DEBUG(dbgs() << "Early abort: the inteference is not recolorable.\n");
1963 return false;
1964 }
1965 RecoloringCandidates.insert(Intf);
1966 }
1967 }
1968 return true;
1969}
1970
1971/// tryLastChanceRecoloring - Try to assign a color to \p VirtReg by recoloring
1972/// its interferences.
1973/// Last chance recoloring chooses a color for \p VirtReg and recolors every
1974/// virtual register that was using it. The recoloring process may recursively
1975/// use the last chance recoloring. Therefore, when a virtual register has been
1976/// assigned a color by this mechanism, it is marked as Fixed, i.e., it cannot
1977/// be last-chance-recolored again during this recoloring "session".
1978/// E.g.,
1979/// Let
1980/// vA can use {R1, R2 }
1981/// vB can use { R2, R3}
1982/// vC can use {R1 }
1983/// Where vA, vB, and vC cannot be split anymore (they are reloads for
1984/// instance) and they all interfere.
1985///
1986/// vA is assigned R1
1987/// vB is assigned R2
1988/// vC tries to evict vA but vA is already done.
1989/// Regular register allocation fails.
1990///
1991/// Last chance recoloring kicks in:
1992/// vC does as if vA was evicted => vC uses R1.
1993/// vC is marked as fixed.
1994/// vA needs to find a color.
1995/// None are available.
1996/// vA cannot evict vC: vC is a fixed virtual register now.
1997/// vA does as if vB was evicted => vA uses R2.
1998/// vB needs to find a color.
1999/// R3 is available.
2000/// Recoloring => vC = R1, vA = R2, vB = R3
2001///
Alp Toker70b36992014-02-25 04:21:15 +00002002/// \p Order defines the preferred allocation order for \p VirtReg.
Quentin Colombet87769712014-02-05 22:13:59 +00002003/// \p NewRegs will contain any new virtual register that have been created
2004/// (split, spill) during the process and that must be assigned.
2005/// \p FixedRegisters contains all the virtual registers that cannot be
2006/// recolored.
2007/// \p Depth gives the current depth of the last chance recoloring.
2008/// \return a physical register that can be used for VirtReg or ~0u if none
2009/// exists.
2010unsigned RAGreedy::tryLastChanceRecoloring(LiveInterval &VirtReg,
2011 AllocationOrder &Order,
2012 SmallVectorImpl<unsigned> &NewVRegs,
2013 SmallVirtRegSet &FixedRegisters,
2014 unsigned Depth) {
2015 DEBUG(dbgs() << "Try last chance recoloring for " << VirtReg << '\n');
2016 // Ranges must be Done.
Quentin Colombet0e3b5e02014-02-13 05:17:37 +00002017 assert((getStage(VirtReg) >= RS_Done || !VirtReg.isSpillable()) &&
Quentin Colombet87769712014-02-05 22:13:59 +00002018 "Last chance recoloring should really be last chance");
2019 // Set the max depth to LastChanceRecoloringMaxDepth.
2020 // We may want to reconsider that if we end up with a too large search space
2021 // for target with hundreds of registers.
2022 // Indeed, in that case we may want to cut the search space earlier.
Quentin Colombet567e30b2014-04-11 21:39:44 +00002023 if (Depth >= LastChanceRecoloringMaxDepth && !ExhaustiveSearch) {
Quentin Colombet87769712014-02-05 22:13:59 +00002024 DEBUG(dbgs() << "Abort because max depth has been reached.\n");
Quentin Colombet96bd2a12014-04-04 02:05:21 +00002025 CutOffInfo |= CO_Depth;
Quentin Colombet87769712014-02-05 22:13:59 +00002026 return ~0u;
2027 }
2028
2029 // Set of Live intervals that will need to be recolored.
2030 SmallLISet RecoloringCandidates;
2031 // Record the original mapping virtual register to physical register in case
2032 // the recoloring fails.
2033 DenseMap<unsigned, unsigned> VirtRegToPhysReg;
2034 // Mark VirtReg as fixed, i.e., it will not be recolored pass this point in
2035 // this recoloring "session".
2036 FixedRegisters.insert(VirtReg.reg);
2037
2038 Order.rewind();
2039 while (unsigned PhysReg = Order.next()) {
2040 DEBUG(dbgs() << "Try to assign: " << VirtReg << " to "
2041 << PrintReg(PhysReg, TRI) << '\n');
2042 RecoloringCandidates.clear();
2043 VirtRegToPhysReg.clear();
2044
2045 // It is only possible to recolor virtual register interference.
2046 if (Matrix->checkInterference(VirtReg, PhysReg) >
2047 LiveRegMatrix::IK_VirtReg) {
2048 DEBUG(dbgs() << "Some inteferences are not with virtual registers.\n");
2049
2050 continue;
2051 }
2052
2053 // Early give up on this PhysReg if it is obvious we cannot recolor all
2054 // the interferences.
2055 if (!mayRecolorAllInterferences(PhysReg, VirtReg, RecoloringCandidates,
2056 FixedRegisters)) {
2057 DEBUG(dbgs() << "Some inteferences cannot be recolored.\n");
2058 continue;
2059 }
2060
2061 // RecoloringCandidates contains all the virtual registers that interfer
2062 // with VirtReg on PhysReg (or one of its aliases).
2063 // Enqueue them for recoloring and perform the actual recoloring.
2064 PQueue RecoloringQueue;
2065 for (SmallLISet::iterator It = RecoloringCandidates.begin(),
2066 EndIt = RecoloringCandidates.end();
2067 It != EndIt; ++It) {
2068 unsigned ItVirtReg = (*It)->reg;
2069 enqueue(RecoloringQueue, *It);
2070 assert(VRM->hasPhys(ItVirtReg) &&
2071 "Interferences are supposed to be with allocated vairables");
2072
2073 // Record the current allocation.
2074 VirtRegToPhysReg[ItVirtReg] = VRM->getPhys(ItVirtReg);
2075 // unset the related struct.
2076 Matrix->unassign(**It);
2077 }
2078
2079 // Do as if VirtReg was assigned to PhysReg so that the underlying
2080 // recoloring has the right information about the interferes and
2081 // available colors.
2082 Matrix->assign(VirtReg, PhysReg);
2083
2084 // Save the current recoloring state.
2085 // If we cannot recolor all the interferences, we will have to start again
2086 // at this point for the next physical register.
2087 SmallVirtRegSet SaveFixedRegisters(FixedRegisters);
2088 if (tryRecoloringCandidates(RecoloringQueue, NewVRegs, FixedRegisters,
2089 Depth)) {
2090 // Do not mess up with the global assignment process.
2091 // I.e., VirtReg must be unassigned.
2092 Matrix->unassign(VirtReg);
2093 return PhysReg;
2094 }
2095
2096 DEBUG(dbgs() << "Fail to assign: " << VirtReg << " to "
2097 << PrintReg(PhysReg, TRI) << '\n');
2098
2099 // The recoloring attempt failed, undo the changes.
2100 FixedRegisters = SaveFixedRegisters;
2101 Matrix->unassign(VirtReg);
2102
2103 for (SmallLISet::iterator It = RecoloringCandidates.begin(),
2104 EndIt = RecoloringCandidates.end();
2105 It != EndIt; ++It) {
2106 unsigned ItVirtReg = (*It)->reg;
2107 if (VRM->hasPhys(ItVirtReg))
2108 Matrix->unassign(**It);
2109 Matrix->assign(**It, VirtRegToPhysReg[ItVirtReg]);
2110 }
2111 }
2112
2113 // Last chance recoloring did not worked either, give up.
2114 return ~0u;
2115}
2116
2117/// tryRecoloringCandidates - Try to assign a new color to every register
2118/// in \RecoloringQueue.
2119/// \p NewRegs will contain any new virtual register created during the
2120/// recoloring process.
2121/// \p FixedRegisters[in/out] contains all the registers that have been
2122/// recolored.
2123/// \return true if all virtual registers in RecoloringQueue were successfully
2124/// recolored, false otherwise.
2125bool RAGreedy::tryRecoloringCandidates(PQueue &RecoloringQueue,
2126 SmallVectorImpl<unsigned> &NewVRegs,
2127 SmallVirtRegSet &FixedRegisters,
2128 unsigned Depth) {
2129 while (!RecoloringQueue.empty()) {
2130 LiveInterval *LI = dequeue(RecoloringQueue);
2131 DEBUG(dbgs() << "Try to recolor: " << *LI << '\n');
2132 unsigned PhysReg;
2133 PhysReg = selectOrSplitImpl(*LI, NewVRegs, FixedRegisters, Depth + 1);
2134 if (PhysReg == ~0u || !PhysReg)
2135 return false;
2136 DEBUG(dbgs() << "Recoloring of " << *LI
2137 << " succeeded with: " << PrintReg(PhysReg, TRI) << '\n');
2138 Matrix->assign(*LI, PhysReg);
2139 FixedRegisters.insert(LI->reg);
2140 }
2141 return true;
2142}
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00002143
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00002144//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +00002145// Main Entry Point
2146//===----------------------------------------------------------------------===//
2147
2148unsigned RAGreedy::selectOrSplit(LiveInterval &VirtReg,
Mark Laceyf9ea8852013-08-14 23:50:04 +00002149 SmallVectorImpl<unsigned> &NewVRegs) {
Quentin Colombet96bd2a12014-04-04 02:05:21 +00002150 CutOffInfo = CO_None;
2151 LLVMContext &Ctx = MF->getFunction()->getContext();
Quentin Colombet87769712014-02-05 22:13:59 +00002152 SmallVirtRegSet FixedRegisters;
Quentin Colombet96bd2a12014-04-04 02:05:21 +00002153 unsigned Reg = selectOrSplitImpl(VirtReg, NewVRegs, FixedRegisters);
2154 if (Reg == ~0U && (CutOffInfo != CO_None)) {
2155 uint8_t CutOffEncountered = CutOffInfo & (CO_Depth | CO_Interf);
2156 if (CutOffEncountered == CO_Depth)
Quentin Colombet567e30b2014-04-11 21:39:44 +00002157 Ctx.emitError("register allocation failed: maximum depth for recoloring "
2158 "reached. Use -fexhaustive-register-search to skip "
2159 "cutoffs");
Quentin Colombet96bd2a12014-04-04 02:05:21 +00002160 else if (CutOffEncountered == CO_Interf)
2161 Ctx.emitError("register allocation failed: maximum interference for "
Quentin Colombet567e30b2014-04-11 21:39:44 +00002162 "recoloring reached. Use -fexhaustive-register-search "
2163 "to skip cutoffs");
Quentin Colombet96bd2a12014-04-04 02:05:21 +00002164 else if (CutOffEncountered == (CO_Depth | CO_Interf))
2165 Ctx.emitError("register allocation failed: maximum interference and "
Quentin Colombet567e30b2014-04-11 21:39:44 +00002166 "depth for recoloring reached. Use "
2167 "-fexhaustive-register-search to skip cutoffs");
Quentin Colombet96bd2a12014-04-04 02:05:21 +00002168 }
2169 return Reg;
Quentin Colombet87769712014-02-05 22:13:59 +00002170}
2171
Manman Ren9dee4492014-03-27 21:21:57 +00002172/// Using a CSR for the first time has a cost because it causes push|pop
2173/// to be added to prologue|epilogue. Splitting a cold section of the live
2174/// range can have lower cost than using the CSR for the first time;
2175/// Spilling a live range in the cold path can have lower cost than using
2176/// the CSR for the first time. Returns the physical register if we decide
2177/// to use the CSR; otherwise return 0.
2178unsigned RAGreedy::tryAssignCSRFirstTime(LiveInterval &VirtReg,
2179 AllocationOrder &Order,
2180 unsigned PhysReg,
2181 unsigned &CostPerUseLimit,
2182 SmallVectorImpl<unsigned> &NewVRegs) {
Manman Ren9dee4492014-03-27 21:21:57 +00002183 if (getStage(VirtReg) == RS_Spill && VirtReg.isSpillable()) {
2184 // We choose spill over using the CSR for the first time if the spill cost
2185 // is lower than CSRCost.
2186 SA->analyze(&VirtReg);
2187 if (calcSpillCost() >= CSRCost)
2188 return PhysReg;
2189
2190 // We are going to spill, set CostPerUseLimit to 1 to make sure that
2191 // we will not use a callee-saved register in tryEvict.
2192 CostPerUseLimit = 1;
2193 return 0;
2194 }
2195 if (getStage(VirtReg) < RS_Split) {
2196 // We choose pre-splitting over using the CSR for the first time if
2197 // the cost of splitting is lower than CSRCost.
2198 SA->analyze(&VirtReg);
2199 unsigned NumCands = 0;
Duncan P. N. Exon Smitha5df8132014-04-08 19:18:56 +00002200 BlockFrequency BestCost = CSRCost; // Don't modify CSRCost.
2201 unsigned BestCand = calculateRegionSplitCost(VirtReg, Order, BestCost,
2202 NumCands, true /*IgnoreCSR*/);
Manman Ren9dee4492014-03-27 21:21:57 +00002203 if (BestCand == NoCand)
2204 // Use the CSR if we can't find a region split below CSRCost.
2205 return PhysReg;
2206
2207 // Perform the actual pre-splitting.
2208 doRegionSplit(VirtReg, BestCand, false/*HasCompact*/, NewVRegs);
2209 return 0;
2210 }
2211 return PhysReg;
2212}
2213
Duncan P. N. Exon Smitha5df8132014-04-08 19:18:56 +00002214void RAGreedy::initializeCSRCost() {
2215 // We use the larger one out of the command-line option and the value report
2216 // by TRI.
2217 CSRCost = BlockFrequency(
2218 std::max((unsigned)CSRFirstTimeCost, TRI->getCSRFirstUseCost()));
2219 if (!CSRCost.getFrequency())
2220 return;
2221
2222 // Raw cost is relative to Entry == 2^14; scale it appropriately.
2223 uint64_t ActualEntry = MBFI->getEntryFreq();
2224 if (!ActualEntry) {
2225 CSRCost = 0;
2226 return;
2227 }
2228 uint64_t FixedEntry = 1 << 14;
2229 if (ActualEntry < FixedEntry)
2230 CSRCost *= BranchProbability(ActualEntry, FixedEntry);
2231 else if (ActualEntry <= UINT32_MAX)
2232 // Invert the fraction and divide.
2233 CSRCost /= BranchProbability(FixedEntry, ActualEntry);
2234 else
2235 // Can't use BranchProbability in general, since it takes 32-bit numbers.
2236 CSRCost = CSRCost.getFrequency() * (ActualEntry / FixedEntry);
2237}
2238
Quentin Colombet87769712014-02-05 22:13:59 +00002239unsigned RAGreedy::selectOrSplitImpl(LiveInterval &VirtReg,
2240 SmallVectorImpl<unsigned> &NewVRegs,
2241 SmallVirtRegSet &FixedRegisters,
2242 unsigned Depth) {
Manman Ren78cf02a2014-03-25 00:16:25 +00002243 unsigned CostPerUseLimit = ~0u;
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +00002244 // First try assigning a free register.
Jakob Stoklund Olesenb8bf3c02011-06-03 20:34:53 +00002245 AllocationOrder Order(VirtReg.reg, *VRM, RegClassInfo);
Manman Ren78cf02a2014-03-25 00:16:25 +00002246 if (unsigned PhysReg = tryAssign(VirtReg, Order, NewVRegs)) {
2247 // We check other options if we are using a CSR for the first time.
2248 bool CSRFirstUse = false;
2249 if (unsigned CSR = RegClassInfo.getLastCalleeSavedAlias(PhysReg))
2250 if (!MRI->isPhysRegUsed(CSR))
2251 CSRFirstUse = true;
2252
Manman Ren9dee4492014-03-27 21:21:57 +00002253 // When NewVRegs is not empty, we may have made decisions such as evicting
2254 // a virtual register, go with the earlier decisions and use the physical
2255 // register.
Duncan P. N. Exon Smitha5df8132014-04-08 19:18:56 +00002256 if (CSRCost.getFrequency() && CSRFirstUse && NewVRegs.empty()) {
Manman Ren9dee4492014-03-27 21:21:57 +00002257 unsigned CSRReg = tryAssignCSRFirstTime(VirtReg, Order, PhysReg,
2258 CostPerUseLimit, NewVRegs);
2259 if (CSRReg || !NewVRegs.empty())
2260 // Return now if we decide to use a CSR or create new vregs due to
2261 // pre-splitting.
2262 return CSRReg;
Manman Ren78cf02a2014-03-25 00:16:25 +00002263 } else
2264 return PhysReg;
2265 }
Andrew Trickccef0982010-12-09 18:15:21 +00002266
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +00002267 LiveRangeStage Stage = getStage(VirtReg);
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00002268 DEBUG(dbgs() << StageName[Stage]
2269 << " Cascade " << ExtraRegInfo[VirtReg.reg].Cascade << '\n');
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +00002270
Jakob Stoklund Olesene9cc8e92011-06-01 18:45:02 +00002271 // Try to evict a less worthy live range, but only for ranges from the primary
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00002272 // queue. The RS_Split ranges already failed to do this, and they should not
Jakob Stoklund Olesene9cc8e92011-06-01 18:45:02 +00002273 // get a second chance until they have been split.
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00002274 if (Stage != RS_Split)
Manman Ren78cf02a2014-03-25 00:16:25 +00002275 if (unsigned PhysReg = tryEvict(VirtReg, Order, NewVRegs, CostPerUseLimit))
Jakob Stoklund Olesene9cc8e92011-06-01 18:45:02 +00002276 return PhysReg;
Andrew Trickccef0982010-12-09 18:15:21 +00002277
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00002278 assert(NewVRegs.empty() && "Cannot append to existing NewVRegs");
2279
Jakob Stoklund Olesene68a27e2011-02-24 23:21:36 +00002280 // The first time we see a live range, don't try to split or spill.
2281 // Wait until the second time, when all smaller ranges have been allocated.
2282 // This gives a better picture of the interference to split around.
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00002283 if (Stage < RS_Split) {
2284 setStage(VirtReg, RS_Split);
Jakob Stoklund Olesen86985072011-03-19 23:02:47 +00002285 DEBUG(dbgs() << "wait for second round\n");
Mark Laceyf9ea8852013-08-14 23:50:04 +00002286 NewVRegs.push_back(VirtReg.reg);
Jakob Stoklund Olesene68a27e2011-02-24 23:21:36 +00002287 return 0;
2288 }
2289
Jakob Stoklund Olesena5c88992011-05-06 21:58:30 +00002290 // If we couldn't allocate a register from spilling, there is probably some
2291 // invalid inline assembly. The base class wil report it.
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00002292 if (Stage >= RS_Done || !VirtReg.isSpillable())
Quentin Colombet87769712014-02-05 22:13:59 +00002293 return tryLastChanceRecoloring(VirtReg, Order, NewVRegs, FixedRegisters,
2294 Depth);
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +00002295
Jakob Stoklund Olesen903b6d32010-12-14 00:37:49 +00002296 // Try splitting VirtReg or interferences.
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00002297 unsigned PhysReg = trySplit(VirtReg, Order, NewVRegs);
2298 if (PhysReg || !NewVRegs.empty())
Jakob Stoklund Olesen3d7b8062010-12-14 00:37:44 +00002299 return PhysReg;
2300
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +00002301 // Finally spill VirtReg itself.
Jakob Stoklund Olesen92da7052010-12-11 00:19:56 +00002302 NamedRegionTimer T("Spiller", TimerGroupName, TimePassesIsEnabled);
Jakob Stoklund Olesene5bbe372012-05-19 05:25:46 +00002303 LiveRangeEdit LRE(&VirtReg, NewVRegs, *MF, *LIS, VRM, this);
Jakob Stoklund Olesen4d6eafa2011-03-10 01:51:42 +00002304 spiller().spill(LRE);
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00002305 setStage(NewVRegs.begin(), NewVRegs.end(), RS_Done);
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002306
Jakob Stoklund Olesen557a82c2011-03-16 22:56:08 +00002307 if (VerifyEnabled)
2308 MF->verify(this, "After spilling");
2309
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002310 // The live virtual register requesting allocation was spilled, so tell
2311 // the caller not to allocate anything during this round.
2312 return 0;
2313}
2314
2315bool RAGreedy::runOnMachineFunction(MachineFunction &mf) {
2316 DEBUG(dbgs() << "********** GREEDY REGISTER ALLOCATION **********\n"
David Blaikiec8c29202012-08-22 17:18:53 +00002317 << "********** Function: " << mf.getName() << '\n');
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002318
2319 MF = &mf;
Eric Christopher60621802014-10-14 07:22:00 +00002320 TRI = MF->getSubtarget().getRegisterInfo();
2321 TII = MF->getSubtarget().getInstrInfo();
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00002322 RCI.runOnMachineFunction(mf);
Quentin Colombet5caa6a22014-07-02 18:32:04 +00002323
2324 EnableLocalReassign = EnableLocalReassignment ||
Eric Christopher60621802014-10-14 07:22:00 +00002325 MF->getSubtarget().enableRALocalReassignment(
2326 MF->getTarget().getOptLevel());
Quentin Colombet5caa6a22014-07-02 18:32:04 +00002327
Jakob Stoklund Olesen2e98ee32010-12-17 23:16:35 +00002328 if (VerifyEnabled)
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +00002329 MF->verify(this, "Before greedy register allocator");
Jakob Stoklund Olesen2e98ee32010-12-17 23:16:35 +00002330
Jakob Stoklund Olesen2d2dec92012-06-20 22:52:29 +00002331 RegAllocBase::init(getAnalysis<VirtRegMap>(),
2332 getAnalysis<LiveIntervals>(),
2333 getAnalysis<LiveRegMatrix>());
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00002334 Indexes = &getAnalysis<SlotIndexes>();
Benjamin Kramere2a1d892013-06-17 19:00:36 +00002335 MBFI = &getAnalysis<MachineBlockFrequencyInfo>();
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +00002336 DomTree = &getAnalysis<MachineDominatorTree>();
Jakob Stoklund Olesenadecb5e2010-12-10 22:54:44 +00002337 SpillerInstance.reset(createInlineSpiller(*this, *MF, *VRM));
Jakob Stoklund Olesene7601e92010-12-15 23:46:13 +00002338 Loops = &getAnalysis<MachineLoopInfo>();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00002339 Bundles = &getAnalysis<EdgeBundles>();
2340 SpillPlacer = &getAnalysis<SpillPlacement>();
Jakob Stoklund Olesenf8da0282011-05-06 18:00:02 +00002341 DebugVars = &getAnalysis<LiveDebugVariables>();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00002342
Duncan P. N. Exon Smitha5df8132014-04-08 19:18:56 +00002343 initializeCSRCost();
2344
Arnaud A. de Grandmaisonea3ac162013-11-11 19:04:45 +00002345 calculateSpillWeightsAndHints(*LIS, mf, *Loops, *MBFI);
Arnaud A. de Grandmaison760c1e02013-11-10 17:46:31 +00002346
Andrew Trick97064962013-07-25 07:26:26 +00002347 DEBUG(LIS->dump());
2348
Jakob Stoklund Olesenf1a60a62011-02-19 00:53:42 +00002349 SA.reset(new SplitAnalysis(*VRM, *LIS, *Loops));
Benjamin Kramere2a1d892013-06-17 19:00:36 +00002350 SE.reset(new SplitEditor(*SA, *LIS, *VRM, *DomTree, *MBFI));
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00002351 ExtraRegInfo.clear();
2352 ExtraRegInfo.resize(MRI->getNumVirtRegs());
2353 NextCascade = 1;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00002354 IntfCache.init(MF, Matrix->getLiveUnions(), Indexes, LIS, TRI);
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00002355 GlobalCand.resize(32); // This will grow as needed.
Jakob Stoklund Olesene7601e92010-12-15 23:46:13 +00002356
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002357 allocatePhysRegs();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002358 releaseMemory();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002359 return true;
2360}