blob: d7324f2c1feb4d384de414a1c143a7a3aa0d7c4a [file] [log] [blame]
Justin Holewinskiae556d32012-05-04 20:18:50 +00001//
2// The LLVM Compiler Infrastructure
3//
4// This file is distributed under the University of Illinois Open Source
5// License. See LICENSE.TXT for details.
6//
7//===----------------------------------------------------------------------===//
8//
9// This file defines the interfaces that NVPTX uses to lower LLVM code into a
10// selection DAG.
11//
12//===----------------------------------------------------------------------===//
13
Justin Holewinskiae556d32012-05-04 20:18:50 +000014#include "NVPTXISelLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "NVPTX.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000016#include "NVPTXTargetMachine.h"
17#include "NVPTXTargetObjectFile.h"
18#include "NVPTXUtilities.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000019#include "llvm/CodeGen/Analysis.h"
20#include "llvm/CodeGen/MachineFrameInfo.h"
21#include "llvm/CodeGen/MachineFunction.h"
22#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/MachineRegisterInfo.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000024#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth219b89b2014-03-04 11:01:28 +000025#include "llvm/IR/CallSite.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000026#include "llvm/IR/DerivedTypes.h"
27#include "llvm/IR/Function.h"
28#include "llvm/IR/GlobalValue.h"
29#include "llvm/IR/IntrinsicInst.h"
30#include "llvm/IR/Intrinsics.h"
31#include "llvm/IR/Module.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000032#include "llvm/MC/MCSectionELF.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000033#include "llvm/Support/CommandLine.h"
34#include "llvm/Support/Debug.h"
35#include "llvm/Support/ErrorHandling.h"
Justin Holewinski9982f062014-06-27 19:36:25 +000036#include "llvm/Support/MathExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000037#include "llvm/Support/raw_ostream.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000038#include <sstream>
39
40#undef DEBUG_TYPE
41#define DEBUG_TYPE "nvptx-lower"
42
43using namespace llvm;
44
45static unsigned int uniqueCallSite = 0;
46
Justin Holewinski0497ab12013-03-30 14:29:21 +000047static cl::opt<bool> sched4reg(
48 "nvptx-sched4reg",
49 cl::desc("NVPTX Specific: schedule for register pressue"), cl::init(false));
Justin Holewinskiae556d32012-05-04 20:18:50 +000050
Justin Holewinski428cf0e2014-07-17 18:10:09 +000051static cl::opt<unsigned>
52FMAContractLevelOpt("nvptx-fma-level", cl::ZeroOrMore, cl::Hidden,
53 cl::desc("NVPTX Specific: FMA contraction (0: don't do it"
54 " 1: do it 2: do it aggressively"),
55 cl::init(2));
56
Justin Holewinskibe8dc642013-02-12 14:18:49 +000057static bool IsPTXVectorType(MVT VT) {
58 switch (VT.SimpleTy) {
Justin Holewinski0497ab12013-03-30 14:29:21 +000059 default:
60 return false;
Justin Holewinskif8f70912013-06-28 17:57:59 +000061 case MVT::v2i1:
62 case MVT::v4i1:
Justin Holewinskibe8dc642013-02-12 14:18:49 +000063 case MVT::v2i8:
64 case MVT::v4i8:
65 case MVT::v2i16:
66 case MVT::v4i16:
67 case MVT::v2i32:
68 case MVT::v4i32:
69 case MVT::v2i64:
70 case MVT::v2f32:
71 case MVT::v4f32:
72 case MVT::v2f64:
Justin Holewinski0497ab12013-03-30 14:29:21 +000073 return true;
Justin Holewinskibe8dc642013-02-12 14:18:49 +000074 }
75}
76
Justin Holewinskif8f70912013-06-28 17:57:59 +000077/// ComputePTXValueVTs - For the given Type \p Ty, returns the set of primitive
78/// EVTs that compose it. Unlike ComputeValueVTs, this will break apart vectors
79/// into their primitive components.
80/// NOTE: This is a band-aid for code that expects ComputeValueVTs to return the
81/// same number of types as the Ins/Outs arrays in LowerFormalArguments,
82/// LowerCall, and LowerReturn.
Mehdi Amini56228da2015-07-09 01:57:34 +000083static void ComputePTXValueVTs(const TargetLowering &TLI, const DataLayout &DL,
84 Type *Ty, SmallVectorImpl<EVT> &ValueVTs,
Craig Topper062a2ba2014-04-25 05:30:21 +000085 SmallVectorImpl<uint64_t> *Offsets = nullptr,
Justin Holewinskif8f70912013-06-28 17:57:59 +000086 uint64_t StartingOffset = 0) {
87 SmallVector<EVT, 16> TempVTs;
88 SmallVector<uint64_t, 16> TempOffsets;
89
Mehdi Amini56228da2015-07-09 01:57:34 +000090 ComputeValueVTs(TLI, DL, Ty, TempVTs, &TempOffsets, StartingOffset);
Justin Holewinskif8f70912013-06-28 17:57:59 +000091 for (unsigned i = 0, e = TempVTs.size(); i != e; ++i) {
92 EVT VT = TempVTs[i];
93 uint64_t Off = TempOffsets[i];
94 if (VT.isVector())
95 for (unsigned j = 0, je = VT.getVectorNumElements(); j != je; ++j) {
96 ValueVTs.push_back(VT.getVectorElementType());
97 if (Offsets)
98 Offsets->push_back(Off+j*VT.getVectorElementType().getStoreSize());
99 }
100 else {
101 ValueVTs.push_back(VT);
102 if (Offsets)
103 Offsets->push_back(Off);
104 }
105 }
106}
107
Justin Holewinskiae556d32012-05-04 20:18:50 +0000108// NVPTXTargetLowering Constructor.
Eric Christopherbef0a372015-01-30 01:50:07 +0000109NVPTXTargetLowering::NVPTXTargetLowering(const NVPTXTargetMachine &TM,
110 const NVPTXSubtarget &STI)
111 : TargetLowering(TM), nvTM(&TM), STI(STI) {
Justin Holewinskiae556d32012-05-04 20:18:50 +0000112
113 // always lower memset, memcpy, and memmove intrinsics to load/store
114 // instructions, rather
115 // then generating calls to memset, mempcy or memmove.
Justin Holewinski0497ab12013-03-30 14:29:21 +0000116 MaxStoresPerMemset = (unsigned) 0xFFFFFFFF;
117 MaxStoresPerMemcpy = (unsigned) 0xFFFFFFFF;
118 MaxStoresPerMemmove = (unsigned) 0xFFFFFFFF;
Justin Holewinskiae556d32012-05-04 20:18:50 +0000119
120 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Justin Holewinskid7d8fe02014-06-27 18:35:42 +0000121 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000122
123 // Jump is Expensive. Don't create extra control flow for 'and', 'or'
124 // condition branches.
125 setJumpIsExpensive(true);
126
Mark Heffernan438ffe52015-08-11 22:16:34 +0000127 // Wide divides are _very_ slow. Try to reduce the width of the divide if
128 // possible.
129 addBypassSlowDiv(64, 32);
130
Justin Holewinskiae556d32012-05-04 20:18:50 +0000131 // By default, use the Source scheduling
132 if (sched4reg)
133 setSchedulingPreference(Sched::RegPressure);
134 else
135 setSchedulingPreference(Sched::Source);
136
137 addRegisterClass(MVT::i1, &NVPTX::Int1RegsRegClass);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000138 addRegisterClass(MVT::i16, &NVPTX::Int16RegsRegClass);
139 addRegisterClass(MVT::i32, &NVPTX::Int32RegsRegClass);
140 addRegisterClass(MVT::i64, &NVPTX::Int64RegsRegClass);
141 addRegisterClass(MVT::f32, &NVPTX::Float32RegsRegClass);
142 addRegisterClass(MVT::f64, &NVPTX::Float64RegsRegClass);
143
Justin Holewinskiae556d32012-05-04 20:18:50 +0000144 // Operations not directly supported by NVPTX.
Tom Stellard3787b122014-06-10 16:01:29 +0000145 setOperationAction(ISD::SELECT_CC, MVT::f32, Expand);
146 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
147 setOperationAction(ISD::SELECT_CC, MVT::i1, Expand);
148 setOperationAction(ISD::SELECT_CC, MVT::i8, Expand);
149 setOperationAction(ISD::SELECT_CC, MVT::i16, Expand);
150 setOperationAction(ISD::SELECT_CC, MVT::i32, Expand);
151 setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
Justin Holewinski0497ab12013-03-30 14:29:21 +0000152 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
153 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
154 setOperationAction(ISD::BR_CC, MVT::i1, Expand);
155 setOperationAction(ISD::BR_CC, MVT::i8, Expand);
156 setOperationAction(ISD::BR_CC, MVT::i16, Expand);
157 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
158 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Justin Holewinski318c6252013-07-01 12:58:56 +0000159 // Some SIGN_EXTEND_INREG can be done using cvt instruction.
160 // For others we will expand to a SHL/SRA pair.
161 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i64, Legal);
162 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
163 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Legal);
164 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Justin Holewinski0497ab12013-03-30 14:29:21 +0000165 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000166
Justin Holewinski360a5cf2014-06-27 18:35:40 +0000167 setOperationAction(ISD::SHL_PARTS, MVT::i32 , Custom);
168 setOperationAction(ISD::SRA_PARTS, MVT::i32 , Custom);
169 setOperationAction(ISD::SRL_PARTS, MVT::i32 , Custom);
170 setOperationAction(ISD::SHL_PARTS, MVT::i64 , Custom);
171 setOperationAction(ISD::SRA_PARTS, MVT::i64 , Custom);
172 setOperationAction(ISD::SRL_PARTS, MVT::i64 , Custom);
173
Eric Christopherbef0a372015-01-30 01:50:07 +0000174 if (STI.hasROT64()) {
Justin Holewinski0497ab12013-03-30 14:29:21 +0000175 setOperationAction(ISD::ROTL, MVT::i64, Legal);
176 setOperationAction(ISD::ROTR, MVT::i64, Legal);
177 } else {
178 setOperationAction(ISD::ROTL, MVT::i64, Expand);
179 setOperationAction(ISD::ROTR, MVT::i64, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000180 }
Eric Christopherbef0a372015-01-30 01:50:07 +0000181 if (STI.hasROT32()) {
Justin Holewinski0497ab12013-03-30 14:29:21 +0000182 setOperationAction(ISD::ROTL, MVT::i32, Legal);
183 setOperationAction(ISD::ROTR, MVT::i32, Legal);
184 } else {
185 setOperationAction(ISD::ROTL, MVT::i32, Expand);
186 setOperationAction(ISD::ROTR, MVT::i32, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000187 }
188
Justin Holewinski0497ab12013-03-30 14:29:21 +0000189 setOperationAction(ISD::ROTL, MVT::i16, Expand);
190 setOperationAction(ISD::ROTR, MVT::i16, Expand);
191 setOperationAction(ISD::ROTL, MVT::i8, Expand);
192 setOperationAction(ISD::ROTR, MVT::i8, Expand);
193 setOperationAction(ISD::BSWAP, MVT::i16, Expand);
194 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
195 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000196
197 // Indirect branch is not supported.
198 // This also disables Jump Table creation.
Justin Holewinski0497ab12013-03-30 14:29:21 +0000199 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
200 setOperationAction(ISD::BRIND, MVT::Other, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000201
Justin Holewinski0497ab12013-03-30 14:29:21 +0000202 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
203 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000204
205 // We want to legalize constant related memmove and memcopy
206 // intrinsics.
207 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
208
209 // Turn FP extload into load/fextend
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000210 setLoadExtAction(ISD::EXTLOAD, MVT::f32, MVT::f16, Expand);
211 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f16, Expand);
212 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
Jingyue Wua0a56602015-07-01 21:32:42 +0000213 setLoadExtAction(ISD::EXTLOAD, MVT::v2f32, MVT::v2f16, Expand);
214 setLoadExtAction(ISD::EXTLOAD, MVT::v2f64, MVT::v2f16, Expand);
215 setLoadExtAction(ISD::EXTLOAD, MVT::v2f64, MVT::v2f32, Expand);
216 setLoadExtAction(ISD::EXTLOAD, MVT::v4f32, MVT::v4f16, Expand);
217 setLoadExtAction(ISD::EXTLOAD, MVT::v4f64, MVT::v4f16, Expand);
218 setLoadExtAction(ISD::EXTLOAD, MVT::v4f64, MVT::v4f32, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000219 // Turn FP truncstore into trunc + store.
Jingyue Wua0a56602015-07-01 21:32:42 +0000220 // FIXME: vector types should also be expanded
Tim Northover9e108a02014-07-18 13:01:43 +0000221 setTruncStoreAction(MVT::f32, MVT::f16, Expand);
222 setTruncStoreAction(MVT::f64, MVT::f16, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000223 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
224
225 // PTX does not support load / store predicate registers
Justin Holewinskic6462aa2012-11-14 19:19:16 +0000226 setOperationAction(ISD::LOAD, MVT::i1, Custom);
227 setOperationAction(ISD::STORE, MVT::i1, Custom);
228
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000229 for (MVT VT : MVT::integer_valuetypes()) {
230 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
231 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i1, Promote);
232 setTruncStoreAction(VT, MVT::i1, Expand);
233 }
Justin Holewinskiae556d32012-05-04 20:18:50 +0000234
235 // This is legal in NVPTX
Justin Holewinski0497ab12013-03-30 14:29:21 +0000236 setOperationAction(ISD::ConstantFP, MVT::f64, Legal);
237 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000238
239 // TRAP can be lowered to PTX trap
Justin Holewinski0497ab12013-03-30 14:29:21 +0000240 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000241
Justin Holewinski51cb1342013-07-01 12:59:04 +0000242 setOperationAction(ISD::ADDC, MVT::i64, Expand);
243 setOperationAction(ISD::ADDE, MVT::i64, Expand);
244
Justin Holewinskibe8dc642013-02-12 14:18:49 +0000245 // Register custom handling for vector loads/stores
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +0000246 for (MVT VT : MVT::vector_valuetypes()) {
Justin Holewinskibe8dc642013-02-12 14:18:49 +0000247 if (IsPTXVectorType(VT)) {
248 setOperationAction(ISD::LOAD, VT, Custom);
249 setOperationAction(ISD::STORE, VT, Custom);
250 setOperationAction(ISD::INTRINSIC_W_CHAIN, VT, Custom);
251 }
252 }
Justin Holewinskiae556d32012-05-04 20:18:50 +0000253
Justin Holewinskif8f70912013-06-28 17:57:59 +0000254 // Custom handling for i8 intrinsics
255 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i8, Custom);
256
Justin Holewinskidc372df2013-06-28 17:58:07 +0000257 setOperationAction(ISD::CTLZ, MVT::i16, Legal);
258 setOperationAction(ISD::CTLZ, MVT::i32, Legal);
259 setOperationAction(ISD::CTLZ, MVT::i64, Legal);
260 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16, Legal);
261 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Legal);
262 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Legal);
263 setOperationAction(ISD::CTTZ, MVT::i16, Expand);
264 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
265 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
266 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16, Expand);
267 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
268 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
269 setOperationAction(ISD::CTPOP, MVT::i16, Legal);
270 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
271 setOperationAction(ISD::CTPOP, MVT::i64, Legal);
272
Justin Holewinskid4d2e9b2015-01-26 19:52:20 +0000273 // PTX does not directly support SELP of i1, so promote to i32 first
274 setOperationAction(ISD::SELECT, MVT::i1, Custom);
275
Justin Holewinskieafe26d2014-06-27 18:35:37 +0000276 // We have some custom DAG combine patterns for these nodes
277 setTargetDAGCombine(ISD::ADD);
278 setTargetDAGCombine(ISD::AND);
279 setTargetDAGCombine(ISD::FADD);
280 setTargetDAGCombine(ISD::MUL);
281 setTargetDAGCombine(ISD::SHL);
Bjarke Hammersholt Roune6c647382015-08-26 23:22:02 +0000282 setTargetDAGCombine(ISD::SELECT);
Justin Holewinskieafe26d2014-06-27 18:35:37 +0000283
Justin Holewinskiae556d32012-05-04 20:18:50 +0000284 // Now deduce the information based on the above mentioned
285 // actions
Eric Christopher23a3a7c2015-02-26 00:00:24 +0000286 computeRegisterProperties(STI.getRegisterInfo());
Justin Holewinskiae556d32012-05-04 20:18:50 +0000287}
288
Justin Holewinskiae556d32012-05-04 20:18:50 +0000289const char *NVPTXTargetLowering::getTargetNodeName(unsigned Opcode) const {
Matthias Braund04893f2015-05-07 21:33:59 +0000290 switch ((NVPTXISD::NodeType)Opcode) {
291 case NVPTXISD::FIRST_NUMBER:
292 break;
Justin Holewinski0497ab12013-03-30 14:29:21 +0000293 case NVPTXISD::CALL:
294 return "NVPTXISD::CALL";
295 case NVPTXISD::RET_FLAG:
296 return "NVPTXISD::RET_FLAG";
Matthias Braund04893f2015-05-07 21:33:59 +0000297 case NVPTXISD::LOAD_PARAM:
298 return "NVPTXISD::LOAD_PARAM";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000299 case NVPTXISD::Wrapper:
300 return "NVPTXISD::Wrapper";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000301 case NVPTXISD::DeclareParam:
302 return "NVPTXISD::DeclareParam";
Justin Holewinskiae556d32012-05-04 20:18:50 +0000303 case NVPTXISD::DeclareScalarParam:
304 return "NVPTXISD::DeclareScalarParam";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000305 case NVPTXISD::DeclareRet:
306 return "NVPTXISD::DeclareRet";
Matthias Braund04893f2015-05-07 21:33:59 +0000307 case NVPTXISD::DeclareScalarRet:
308 return "NVPTXISD::DeclareScalarRet";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000309 case NVPTXISD::DeclareRetParam:
310 return "NVPTXISD::DeclareRetParam";
311 case NVPTXISD::PrintCall:
312 return "NVPTXISD::PrintCall";
Matthias Braund04893f2015-05-07 21:33:59 +0000313 case NVPTXISD::PrintCallUni:
314 return "NVPTXISD::PrintCallUni";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000315 case NVPTXISD::LoadParam:
316 return "NVPTXISD::LoadParam";
Justin Holewinskife44314f2013-06-28 17:57:51 +0000317 case NVPTXISD::LoadParamV2:
318 return "NVPTXISD::LoadParamV2";
319 case NVPTXISD::LoadParamV4:
320 return "NVPTXISD::LoadParamV4";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000321 case NVPTXISD::StoreParam:
322 return "NVPTXISD::StoreParam";
Justin Holewinskife44314f2013-06-28 17:57:51 +0000323 case NVPTXISD::StoreParamV2:
324 return "NVPTXISD::StoreParamV2";
325 case NVPTXISD::StoreParamV4:
326 return "NVPTXISD::StoreParamV4";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000327 case NVPTXISD::StoreParamS32:
328 return "NVPTXISD::StoreParamS32";
329 case NVPTXISD::StoreParamU32:
330 return "NVPTXISD::StoreParamU32";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000331 case NVPTXISD::CallArgBegin:
332 return "NVPTXISD::CallArgBegin";
333 case NVPTXISD::CallArg:
334 return "NVPTXISD::CallArg";
335 case NVPTXISD::LastCallArg:
336 return "NVPTXISD::LastCallArg";
337 case NVPTXISD::CallArgEnd:
338 return "NVPTXISD::CallArgEnd";
339 case NVPTXISD::CallVoid:
340 return "NVPTXISD::CallVoid";
341 case NVPTXISD::CallVal:
342 return "NVPTXISD::CallVal";
343 case NVPTXISD::CallSymbol:
344 return "NVPTXISD::CallSymbol";
345 case NVPTXISD::Prototype:
346 return "NVPTXISD::Prototype";
347 case NVPTXISD::MoveParam:
348 return "NVPTXISD::MoveParam";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000349 case NVPTXISD::StoreRetval:
350 return "NVPTXISD::StoreRetval";
Justin Holewinskife44314f2013-06-28 17:57:51 +0000351 case NVPTXISD::StoreRetvalV2:
352 return "NVPTXISD::StoreRetvalV2";
353 case NVPTXISD::StoreRetvalV4:
354 return "NVPTXISD::StoreRetvalV4";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000355 case NVPTXISD::PseudoUseParam:
356 return "NVPTXISD::PseudoUseParam";
357 case NVPTXISD::RETURN:
358 return "NVPTXISD::RETURN";
359 case NVPTXISD::CallSeqBegin:
360 return "NVPTXISD::CallSeqBegin";
361 case NVPTXISD::CallSeqEnd:
362 return "NVPTXISD::CallSeqEnd";
Justin Holewinski3d49e5c2013-11-15 12:30:04 +0000363 case NVPTXISD::CallPrototype:
364 return "NVPTXISD::CallPrototype";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000365 case NVPTXISD::LoadV2:
366 return "NVPTXISD::LoadV2";
367 case NVPTXISD::LoadV4:
368 return "NVPTXISD::LoadV4";
369 case NVPTXISD::LDGV2:
370 return "NVPTXISD::LDGV2";
371 case NVPTXISD::LDGV4:
372 return "NVPTXISD::LDGV4";
373 case NVPTXISD::LDUV2:
374 return "NVPTXISD::LDUV2";
375 case NVPTXISD::LDUV4:
376 return "NVPTXISD::LDUV4";
377 case NVPTXISD::StoreV2:
378 return "NVPTXISD::StoreV2";
379 case NVPTXISD::StoreV4:
380 return "NVPTXISD::StoreV4";
Justin Holewinskieafe26d2014-06-27 18:35:37 +0000381 case NVPTXISD::FUN_SHFL_CLAMP:
382 return "NVPTXISD::FUN_SHFL_CLAMP";
383 case NVPTXISD::FUN_SHFR_CLAMP:
384 return "NVPTXISD::FUN_SHFR_CLAMP";
Justin Holewinski360a5cf2014-06-27 18:35:40 +0000385 case NVPTXISD::IMAD:
386 return "NVPTXISD::IMAD";
Matthias Braund04893f2015-05-07 21:33:59 +0000387 case NVPTXISD::Dummy:
388 return "NVPTXISD::Dummy";
Justin Holewinski360a5cf2014-06-27 18:35:40 +0000389 case NVPTXISD::MUL_WIDE_SIGNED:
390 return "NVPTXISD::MUL_WIDE_SIGNED";
391 case NVPTXISD::MUL_WIDE_UNSIGNED:
392 return "NVPTXISD::MUL_WIDE_UNSIGNED";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000393 case NVPTXISD::Tex1DFloatS32: return "NVPTXISD::Tex1DFloatS32";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000394 case NVPTXISD::Tex1DFloatFloat: return "NVPTXISD::Tex1DFloatFloat";
395 case NVPTXISD::Tex1DFloatFloatLevel:
396 return "NVPTXISD::Tex1DFloatFloatLevel";
397 case NVPTXISD::Tex1DFloatFloatGrad:
398 return "NVPTXISD::Tex1DFloatFloatGrad";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000399 case NVPTXISD::Tex1DS32S32: return "NVPTXISD::Tex1DS32S32";
400 case NVPTXISD::Tex1DS32Float: return "NVPTXISD::Tex1DS32Float";
401 case NVPTXISD::Tex1DS32FloatLevel:
402 return "NVPTXISD::Tex1DS32FloatLevel";
403 case NVPTXISD::Tex1DS32FloatGrad:
404 return "NVPTXISD::Tex1DS32FloatGrad";
405 case NVPTXISD::Tex1DU32S32: return "NVPTXISD::Tex1DU32S32";
406 case NVPTXISD::Tex1DU32Float: return "NVPTXISD::Tex1DU32Float";
407 case NVPTXISD::Tex1DU32FloatLevel:
408 return "NVPTXISD::Tex1DU32FloatLevel";
409 case NVPTXISD::Tex1DU32FloatGrad:
410 return "NVPTXISD::Tex1DU32FloatGrad";
411 case NVPTXISD::Tex1DArrayFloatS32: return "NVPTXISD::Tex1DArrayFloatS32";
412 case NVPTXISD::Tex1DArrayFloatFloat: return "NVPTXISD::Tex1DArrayFloatFloat";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000413 case NVPTXISD::Tex1DArrayFloatFloatLevel:
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000414 return "NVPTXISD::Tex1DArrayFloatFloatLevel";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000415 case NVPTXISD::Tex1DArrayFloatFloatGrad:
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000416 return "NVPTXISD::Tex1DArrayFloatFloatGrad";
417 case NVPTXISD::Tex1DArrayS32S32: return "NVPTXISD::Tex1DArrayS32S32";
418 case NVPTXISD::Tex1DArrayS32Float: return "NVPTXISD::Tex1DArrayS32Float";
419 case NVPTXISD::Tex1DArrayS32FloatLevel:
420 return "NVPTXISD::Tex1DArrayS32FloatLevel";
421 case NVPTXISD::Tex1DArrayS32FloatGrad:
422 return "NVPTXISD::Tex1DArrayS32FloatGrad";
423 case NVPTXISD::Tex1DArrayU32S32: return "NVPTXISD::Tex1DArrayU32S32";
424 case NVPTXISD::Tex1DArrayU32Float: return "NVPTXISD::Tex1DArrayU32Float";
425 case NVPTXISD::Tex1DArrayU32FloatLevel:
426 return "NVPTXISD::Tex1DArrayU32FloatLevel";
427 case NVPTXISD::Tex1DArrayU32FloatGrad:
428 return "NVPTXISD::Tex1DArrayU32FloatGrad";
429 case NVPTXISD::Tex2DFloatS32: return "NVPTXISD::Tex2DFloatS32";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000430 case NVPTXISD::Tex2DFloatFloat: return "NVPTXISD::Tex2DFloatFloat";
431 case NVPTXISD::Tex2DFloatFloatLevel:
432 return "NVPTXISD::Tex2DFloatFloatLevel";
433 case NVPTXISD::Tex2DFloatFloatGrad:
434 return "NVPTXISD::Tex2DFloatFloatGrad";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000435 case NVPTXISD::Tex2DS32S32: return "NVPTXISD::Tex2DS32S32";
436 case NVPTXISD::Tex2DS32Float: return "NVPTXISD::Tex2DS32Float";
437 case NVPTXISD::Tex2DS32FloatLevel:
438 return "NVPTXISD::Tex2DS32FloatLevel";
439 case NVPTXISD::Tex2DS32FloatGrad:
440 return "NVPTXISD::Tex2DS32FloatGrad";
441 case NVPTXISD::Tex2DU32S32: return "NVPTXISD::Tex2DU32S32";
442 case NVPTXISD::Tex2DU32Float: return "NVPTXISD::Tex2DU32Float";
443 case NVPTXISD::Tex2DU32FloatLevel:
444 return "NVPTXISD::Tex2DU32FloatLevel";
445 case NVPTXISD::Tex2DU32FloatGrad:
446 return "NVPTXISD::Tex2DU32FloatGrad";
447 case NVPTXISD::Tex2DArrayFloatS32: return "NVPTXISD::Tex2DArrayFloatS32";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000448 case NVPTXISD::Tex2DArrayFloatFloat: return "NVPTXISD::Tex2DArrayFloatFloat";
449 case NVPTXISD::Tex2DArrayFloatFloatLevel:
450 return "NVPTXISD::Tex2DArrayFloatFloatLevel";
451 case NVPTXISD::Tex2DArrayFloatFloatGrad:
452 return "NVPTXISD::Tex2DArrayFloatFloatGrad";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000453 case NVPTXISD::Tex2DArrayS32S32: return "NVPTXISD::Tex2DArrayS32S32";
454 case NVPTXISD::Tex2DArrayS32Float: return "NVPTXISD::Tex2DArrayS32Float";
455 case NVPTXISD::Tex2DArrayS32FloatLevel:
456 return "NVPTXISD::Tex2DArrayS32FloatLevel";
457 case NVPTXISD::Tex2DArrayS32FloatGrad:
458 return "NVPTXISD::Tex2DArrayS32FloatGrad";
459 case NVPTXISD::Tex2DArrayU32S32: return "NVPTXISD::Tex2DArrayU32S32";
460 case NVPTXISD::Tex2DArrayU32Float: return "NVPTXISD::Tex2DArrayU32Float";
461 case NVPTXISD::Tex2DArrayU32FloatLevel:
462 return "NVPTXISD::Tex2DArrayU32FloatLevel";
463 case NVPTXISD::Tex2DArrayU32FloatGrad:
464 return "NVPTXISD::Tex2DArrayU32FloatGrad";
465 case NVPTXISD::Tex3DFloatS32: return "NVPTXISD::Tex3DFloatS32";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000466 case NVPTXISD::Tex3DFloatFloat: return "NVPTXISD::Tex3DFloatFloat";
467 case NVPTXISD::Tex3DFloatFloatLevel:
468 return "NVPTXISD::Tex3DFloatFloatLevel";
469 case NVPTXISD::Tex3DFloatFloatGrad:
470 return "NVPTXISD::Tex3DFloatFloatGrad";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000471 case NVPTXISD::Tex3DS32S32: return "NVPTXISD::Tex3DS32S32";
472 case NVPTXISD::Tex3DS32Float: return "NVPTXISD::Tex3DS32Float";
473 case NVPTXISD::Tex3DS32FloatLevel:
474 return "NVPTXISD::Tex3DS32FloatLevel";
475 case NVPTXISD::Tex3DS32FloatGrad:
476 return "NVPTXISD::Tex3DS32FloatGrad";
477 case NVPTXISD::Tex3DU32S32: return "NVPTXISD::Tex3DU32S32";
478 case NVPTXISD::Tex3DU32Float: return "NVPTXISD::Tex3DU32Float";
479 case NVPTXISD::Tex3DU32FloatLevel:
480 return "NVPTXISD::Tex3DU32FloatLevel";
481 case NVPTXISD::Tex3DU32FloatGrad:
482 return "NVPTXISD::Tex3DU32FloatGrad";
483 case NVPTXISD::TexCubeFloatFloat: return "NVPTXISD::TexCubeFloatFloat";
484 case NVPTXISD::TexCubeFloatFloatLevel:
485 return "NVPTXISD::TexCubeFloatFloatLevel";
486 case NVPTXISD::TexCubeS32Float: return "NVPTXISD::TexCubeS32Float";
487 case NVPTXISD::TexCubeS32FloatLevel:
488 return "NVPTXISD::TexCubeS32FloatLevel";
489 case NVPTXISD::TexCubeU32Float: return "NVPTXISD::TexCubeU32Float";
490 case NVPTXISD::TexCubeU32FloatLevel:
491 return "NVPTXISD::TexCubeU32FloatLevel";
492 case NVPTXISD::TexCubeArrayFloatFloat:
493 return "NVPTXISD::TexCubeArrayFloatFloat";
494 case NVPTXISD::TexCubeArrayFloatFloatLevel:
495 return "NVPTXISD::TexCubeArrayFloatFloatLevel";
496 case NVPTXISD::TexCubeArrayS32Float:
497 return "NVPTXISD::TexCubeArrayS32Float";
498 case NVPTXISD::TexCubeArrayS32FloatLevel:
499 return "NVPTXISD::TexCubeArrayS32FloatLevel";
500 case NVPTXISD::TexCubeArrayU32Float:
501 return "NVPTXISD::TexCubeArrayU32Float";
502 case NVPTXISD::TexCubeArrayU32FloatLevel:
503 return "NVPTXISD::TexCubeArrayU32FloatLevel";
504 case NVPTXISD::Tld4R2DFloatFloat:
505 return "NVPTXISD::Tld4R2DFloatFloat";
506 case NVPTXISD::Tld4G2DFloatFloat:
507 return "NVPTXISD::Tld4G2DFloatFloat";
508 case NVPTXISD::Tld4B2DFloatFloat:
509 return "NVPTXISD::Tld4B2DFloatFloat";
510 case NVPTXISD::Tld4A2DFloatFloat:
511 return "NVPTXISD::Tld4A2DFloatFloat";
512 case NVPTXISD::Tld4R2DS64Float:
513 return "NVPTXISD::Tld4R2DS64Float";
514 case NVPTXISD::Tld4G2DS64Float:
515 return "NVPTXISD::Tld4G2DS64Float";
516 case NVPTXISD::Tld4B2DS64Float:
517 return "NVPTXISD::Tld4B2DS64Float";
518 case NVPTXISD::Tld4A2DS64Float:
519 return "NVPTXISD::Tld4A2DS64Float";
520 case NVPTXISD::Tld4R2DU64Float:
521 return "NVPTXISD::Tld4R2DU64Float";
522 case NVPTXISD::Tld4G2DU64Float:
523 return "NVPTXISD::Tld4G2DU64Float";
524 case NVPTXISD::Tld4B2DU64Float:
525 return "NVPTXISD::Tld4B2DU64Float";
526 case NVPTXISD::Tld4A2DU64Float:
527 return "NVPTXISD::Tld4A2DU64Float";
528
529 case NVPTXISD::TexUnified1DFloatS32:
530 return "NVPTXISD::TexUnified1DFloatS32";
531 case NVPTXISD::TexUnified1DFloatFloat:
532 return "NVPTXISD::TexUnified1DFloatFloat";
533 case NVPTXISD::TexUnified1DFloatFloatLevel:
534 return "NVPTXISD::TexUnified1DFloatFloatLevel";
535 case NVPTXISD::TexUnified1DFloatFloatGrad:
536 return "NVPTXISD::TexUnified1DFloatFloatGrad";
537 case NVPTXISD::TexUnified1DS32S32:
538 return "NVPTXISD::TexUnified1DS32S32";
539 case NVPTXISD::TexUnified1DS32Float:
540 return "NVPTXISD::TexUnified1DS32Float";
541 case NVPTXISD::TexUnified1DS32FloatLevel:
542 return "NVPTXISD::TexUnified1DS32FloatLevel";
543 case NVPTXISD::TexUnified1DS32FloatGrad:
544 return "NVPTXISD::TexUnified1DS32FloatGrad";
545 case NVPTXISD::TexUnified1DU32S32:
546 return "NVPTXISD::TexUnified1DU32S32";
547 case NVPTXISD::TexUnified1DU32Float:
548 return "NVPTXISD::TexUnified1DU32Float";
549 case NVPTXISD::TexUnified1DU32FloatLevel:
550 return "NVPTXISD::TexUnified1DU32FloatLevel";
551 case NVPTXISD::TexUnified1DU32FloatGrad:
552 return "NVPTXISD::TexUnified1DU32FloatGrad";
553 case NVPTXISD::TexUnified1DArrayFloatS32:
554 return "NVPTXISD::TexUnified1DArrayFloatS32";
555 case NVPTXISD::TexUnified1DArrayFloatFloat:
556 return "NVPTXISD::TexUnified1DArrayFloatFloat";
557 case NVPTXISD::TexUnified1DArrayFloatFloatLevel:
558 return "NVPTXISD::TexUnified1DArrayFloatFloatLevel";
559 case NVPTXISD::TexUnified1DArrayFloatFloatGrad:
560 return "NVPTXISD::TexUnified1DArrayFloatFloatGrad";
561 case NVPTXISD::TexUnified1DArrayS32S32:
562 return "NVPTXISD::TexUnified1DArrayS32S32";
563 case NVPTXISD::TexUnified1DArrayS32Float:
564 return "NVPTXISD::TexUnified1DArrayS32Float";
565 case NVPTXISD::TexUnified1DArrayS32FloatLevel:
566 return "NVPTXISD::TexUnified1DArrayS32FloatLevel";
567 case NVPTXISD::TexUnified1DArrayS32FloatGrad:
568 return "NVPTXISD::TexUnified1DArrayS32FloatGrad";
569 case NVPTXISD::TexUnified1DArrayU32S32:
570 return "NVPTXISD::TexUnified1DArrayU32S32";
571 case NVPTXISD::TexUnified1DArrayU32Float:
572 return "NVPTXISD::TexUnified1DArrayU32Float";
573 case NVPTXISD::TexUnified1DArrayU32FloatLevel:
574 return "NVPTXISD::TexUnified1DArrayU32FloatLevel";
575 case NVPTXISD::TexUnified1DArrayU32FloatGrad:
576 return "NVPTXISD::TexUnified1DArrayU32FloatGrad";
577 case NVPTXISD::TexUnified2DFloatS32:
578 return "NVPTXISD::TexUnified2DFloatS32";
579 case NVPTXISD::TexUnified2DFloatFloat:
580 return "NVPTXISD::TexUnified2DFloatFloat";
581 case NVPTXISD::TexUnified2DFloatFloatLevel:
582 return "NVPTXISD::TexUnified2DFloatFloatLevel";
583 case NVPTXISD::TexUnified2DFloatFloatGrad:
584 return "NVPTXISD::TexUnified2DFloatFloatGrad";
585 case NVPTXISD::TexUnified2DS32S32:
586 return "NVPTXISD::TexUnified2DS32S32";
587 case NVPTXISD::TexUnified2DS32Float:
588 return "NVPTXISD::TexUnified2DS32Float";
589 case NVPTXISD::TexUnified2DS32FloatLevel:
590 return "NVPTXISD::TexUnified2DS32FloatLevel";
591 case NVPTXISD::TexUnified2DS32FloatGrad:
592 return "NVPTXISD::TexUnified2DS32FloatGrad";
593 case NVPTXISD::TexUnified2DU32S32:
594 return "NVPTXISD::TexUnified2DU32S32";
595 case NVPTXISD::TexUnified2DU32Float:
596 return "NVPTXISD::TexUnified2DU32Float";
597 case NVPTXISD::TexUnified2DU32FloatLevel:
598 return "NVPTXISD::TexUnified2DU32FloatLevel";
599 case NVPTXISD::TexUnified2DU32FloatGrad:
600 return "NVPTXISD::TexUnified2DU32FloatGrad";
601 case NVPTXISD::TexUnified2DArrayFloatS32:
602 return "NVPTXISD::TexUnified2DArrayFloatS32";
603 case NVPTXISD::TexUnified2DArrayFloatFloat:
604 return "NVPTXISD::TexUnified2DArrayFloatFloat";
605 case NVPTXISD::TexUnified2DArrayFloatFloatLevel:
606 return "NVPTXISD::TexUnified2DArrayFloatFloatLevel";
607 case NVPTXISD::TexUnified2DArrayFloatFloatGrad:
608 return "NVPTXISD::TexUnified2DArrayFloatFloatGrad";
609 case NVPTXISD::TexUnified2DArrayS32S32:
610 return "NVPTXISD::TexUnified2DArrayS32S32";
611 case NVPTXISD::TexUnified2DArrayS32Float:
612 return "NVPTXISD::TexUnified2DArrayS32Float";
613 case NVPTXISD::TexUnified2DArrayS32FloatLevel:
614 return "NVPTXISD::TexUnified2DArrayS32FloatLevel";
615 case NVPTXISD::TexUnified2DArrayS32FloatGrad:
616 return "NVPTXISD::TexUnified2DArrayS32FloatGrad";
617 case NVPTXISD::TexUnified2DArrayU32S32:
618 return "NVPTXISD::TexUnified2DArrayU32S32";
619 case NVPTXISD::TexUnified2DArrayU32Float:
620 return "NVPTXISD::TexUnified2DArrayU32Float";
621 case NVPTXISD::TexUnified2DArrayU32FloatLevel:
622 return "NVPTXISD::TexUnified2DArrayU32FloatLevel";
623 case NVPTXISD::TexUnified2DArrayU32FloatGrad:
624 return "NVPTXISD::TexUnified2DArrayU32FloatGrad";
625 case NVPTXISD::TexUnified3DFloatS32:
626 return "NVPTXISD::TexUnified3DFloatS32";
627 case NVPTXISD::TexUnified3DFloatFloat:
628 return "NVPTXISD::TexUnified3DFloatFloat";
629 case NVPTXISD::TexUnified3DFloatFloatLevel:
630 return "NVPTXISD::TexUnified3DFloatFloatLevel";
631 case NVPTXISD::TexUnified3DFloatFloatGrad:
632 return "NVPTXISD::TexUnified3DFloatFloatGrad";
633 case NVPTXISD::TexUnified3DS32S32:
634 return "NVPTXISD::TexUnified3DS32S32";
635 case NVPTXISD::TexUnified3DS32Float:
636 return "NVPTXISD::TexUnified3DS32Float";
637 case NVPTXISD::TexUnified3DS32FloatLevel:
638 return "NVPTXISD::TexUnified3DS32FloatLevel";
639 case NVPTXISD::TexUnified3DS32FloatGrad:
640 return "NVPTXISD::TexUnified3DS32FloatGrad";
641 case NVPTXISD::TexUnified3DU32S32:
642 return "NVPTXISD::TexUnified3DU32S32";
643 case NVPTXISD::TexUnified3DU32Float:
644 return "NVPTXISD::TexUnified3DU32Float";
645 case NVPTXISD::TexUnified3DU32FloatLevel:
646 return "NVPTXISD::TexUnified3DU32FloatLevel";
647 case NVPTXISD::TexUnified3DU32FloatGrad:
648 return "NVPTXISD::TexUnified3DU32FloatGrad";
649 case NVPTXISD::TexUnifiedCubeFloatFloat:
650 return "NVPTXISD::TexUnifiedCubeFloatFloat";
651 case NVPTXISD::TexUnifiedCubeFloatFloatLevel:
652 return "NVPTXISD::TexUnifiedCubeFloatFloatLevel";
653 case NVPTXISD::TexUnifiedCubeS32Float:
654 return "NVPTXISD::TexUnifiedCubeS32Float";
655 case NVPTXISD::TexUnifiedCubeS32FloatLevel:
656 return "NVPTXISD::TexUnifiedCubeS32FloatLevel";
657 case NVPTXISD::TexUnifiedCubeU32Float:
658 return "NVPTXISD::TexUnifiedCubeU32Float";
659 case NVPTXISD::TexUnifiedCubeU32FloatLevel:
660 return "NVPTXISD::TexUnifiedCubeU32FloatLevel";
661 case NVPTXISD::TexUnifiedCubeArrayFloatFloat:
662 return "NVPTXISD::TexUnifiedCubeArrayFloatFloat";
663 case NVPTXISD::TexUnifiedCubeArrayFloatFloatLevel:
664 return "NVPTXISD::TexUnifiedCubeArrayFloatFloatLevel";
665 case NVPTXISD::TexUnifiedCubeArrayS32Float:
666 return "NVPTXISD::TexUnifiedCubeArrayS32Float";
667 case NVPTXISD::TexUnifiedCubeArrayS32FloatLevel:
668 return "NVPTXISD::TexUnifiedCubeArrayS32FloatLevel";
669 case NVPTXISD::TexUnifiedCubeArrayU32Float:
670 return "NVPTXISD::TexUnifiedCubeArrayU32Float";
671 case NVPTXISD::TexUnifiedCubeArrayU32FloatLevel:
672 return "NVPTXISD::TexUnifiedCubeArrayU32FloatLevel";
673 case NVPTXISD::Tld4UnifiedR2DFloatFloat:
674 return "NVPTXISD::Tld4UnifiedR2DFloatFloat";
675 case NVPTXISD::Tld4UnifiedG2DFloatFloat:
676 return "NVPTXISD::Tld4UnifiedG2DFloatFloat";
677 case NVPTXISD::Tld4UnifiedB2DFloatFloat:
678 return "NVPTXISD::Tld4UnifiedB2DFloatFloat";
679 case NVPTXISD::Tld4UnifiedA2DFloatFloat:
680 return "NVPTXISD::Tld4UnifiedA2DFloatFloat";
681 case NVPTXISD::Tld4UnifiedR2DS64Float:
682 return "NVPTXISD::Tld4UnifiedR2DS64Float";
683 case NVPTXISD::Tld4UnifiedG2DS64Float:
684 return "NVPTXISD::Tld4UnifiedG2DS64Float";
685 case NVPTXISD::Tld4UnifiedB2DS64Float:
686 return "NVPTXISD::Tld4UnifiedB2DS64Float";
687 case NVPTXISD::Tld4UnifiedA2DS64Float:
688 return "NVPTXISD::Tld4UnifiedA2DS64Float";
689 case NVPTXISD::Tld4UnifiedR2DU64Float:
690 return "NVPTXISD::Tld4UnifiedR2DU64Float";
691 case NVPTXISD::Tld4UnifiedG2DU64Float:
692 return "NVPTXISD::Tld4UnifiedG2DU64Float";
693 case NVPTXISD::Tld4UnifiedB2DU64Float:
694 return "NVPTXISD::Tld4UnifiedB2DU64Float";
695 case NVPTXISD::Tld4UnifiedA2DU64Float:
696 return "NVPTXISD::Tld4UnifiedA2DU64Float";
697
698 case NVPTXISD::Suld1DI8Clamp: return "NVPTXISD::Suld1DI8Clamp";
699 case NVPTXISD::Suld1DI16Clamp: return "NVPTXISD::Suld1DI16Clamp";
700 case NVPTXISD::Suld1DI32Clamp: return "NVPTXISD::Suld1DI32Clamp";
701 case NVPTXISD::Suld1DI64Clamp: return "NVPTXISD::Suld1DI64Clamp";
702 case NVPTXISD::Suld1DV2I8Clamp: return "NVPTXISD::Suld1DV2I8Clamp";
703 case NVPTXISD::Suld1DV2I16Clamp: return "NVPTXISD::Suld1DV2I16Clamp";
704 case NVPTXISD::Suld1DV2I32Clamp: return "NVPTXISD::Suld1DV2I32Clamp";
705 case NVPTXISD::Suld1DV2I64Clamp: return "NVPTXISD::Suld1DV2I64Clamp";
706 case NVPTXISD::Suld1DV4I8Clamp: return "NVPTXISD::Suld1DV4I8Clamp";
707 case NVPTXISD::Suld1DV4I16Clamp: return "NVPTXISD::Suld1DV4I16Clamp";
708 case NVPTXISD::Suld1DV4I32Clamp: return "NVPTXISD::Suld1DV4I32Clamp";
709
710 case NVPTXISD::Suld1DArrayI8Clamp: return "NVPTXISD::Suld1DArrayI8Clamp";
711 case NVPTXISD::Suld1DArrayI16Clamp: return "NVPTXISD::Suld1DArrayI16Clamp";
712 case NVPTXISD::Suld1DArrayI32Clamp: return "NVPTXISD::Suld1DArrayI32Clamp";
713 case NVPTXISD::Suld1DArrayI64Clamp: return "NVPTXISD::Suld1DArrayI64Clamp";
714 case NVPTXISD::Suld1DArrayV2I8Clamp: return "NVPTXISD::Suld1DArrayV2I8Clamp";
715 case NVPTXISD::Suld1DArrayV2I16Clamp:return "NVPTXISD::Suld1DArrayV2I16Clamp";
716 case NVPTXISD::Suld1DArrayV2I32Clamp:return "NVPTXISD::Suld1DArrayV2I32Clamp";
717 case NVPTXISD::Suld1DArrayV2I64Clamp:return "NVPTXISD::Suld1DArrayV2I64Clamp";
718 case NVPTXISD::Suld1DArrayV4I8Clamp: return "NVPTXISD::Suld1DArrayV4I8Clamp";
719 case NVPTXISD::Suld1DArrayV4I16Clamp:return "NVPTXISD::Suld1DArrayV4I16Clamp";
720 case NVPTXISD::Suld1DArrayV4I32Clamp:return "NVPTXISD::Suld1DArrayV4I32Clamp";
721
722 case NVPTXISD::Suld2DI8Clamp: return "NVPTXISD::Suld2DI8Clamp";
723 case NVPTXISD::Suld2DI16Clamp: return "NVPTXISD::Suld2DI16Clamp";
724 case NVPTXISD::Suld2DI32Clamp: return "NVPTXISD::Suld2DI32Clamp";
725 case NVPTXISD::Suld2DI64Clamp: return "NVPTXISD::Suld2DI64Clamp";
726 case NVPTXISD::Suld2DV2I8Clamp: return "NVPTXISD::Suld2DV2I8Clamp";
727 case NVPTXISD::Suld2DV2I16Clamp: return "NVPTXISD::Suld2DV2I16Clamp";
728 case NVPTXISD::Suld2DV2I32Clamp: return "NVPTXISD::Suld2DV2I32Clamp";
729 case NVPTXISD::Suld2DV2I64Clamp: return "NVPTXISD::Suld2DV2I64Clamp";
730 case NVPTXISD::Suld2DV4I8Clamp: return "NVPTXISD::Suld2DV4I8Clamp";
731 case NVPTXISD::Suld2DV4I16Clamp: return "NVPTXISD::Suld2DV4I16Clamp";
732 case NVPTXISD::Suld2DV4I32Clamp: return "NVPTXISD::Suld2DV4I32Clamp";
733
734 case NVPTXISD::Suld2DArrayI8Clamp: return "NVPTXISD::Suld2DArrayI8Clamp";
735 case NVPTXISD::Suld2DArrayI16Clamp: return "NVPTXISD::Suld2DArrayI16Clamp";
736 case NVPTXISD::Suld2DArrayI32Clamp: return "NVPTXISD::Suld2DArrayI32Clamp";
737 case NVPTXISD::Suld2DArrayI64Clamp: return "NVPTXISD::Suld2DArrayI64Clamp";
738 case NVPTXISD::Suld2DArrayV2I8Clamp: return "NVPTXISD::Suld2DArrayV2I8Clamp";
739 case NVPTXISD::Suld2DArrayV2I16Clamp:return "NVPTXISD::Suld2DArrayV2I16Clamp";
740 case NVPTXISD::Suld2DArrayV2I32Clamp:return "NVPTXISD::Suld2DArrayV2I32Clamp";
741 case NVPTXISD::Suld2DArrayV2I64Clamp:return "NVPTXISD::Suld2DArrayV2I64Clamp";
742 case NVPTXISD::Suld2DArrayV4I8Clamp: return "NVPTXISD::Suld2DArrayV4I8Clamp";
743 case NVPTXISD::Suld2DArrayV4I16Clamp:return "NVPTXISD::Suld2DArrayV4I16Clamp";
744 case NVPTXISD::Suld2DArrayV4I32Clamp:return "NVPTXISD::Suld2DArrayV4I32Clamp";
745
746 case NVPTXISD::Suld3DI8Clamp: return "NVPTXISD::Suld3DI8Clamp";
747 case NVPTXISD::Suld3DI16Clamp: return "NVPTXISD::Suld3DI16Clamp";
748 case NVPTXISD::Suld3DI32Clamp: return "NVPTXISD::Suld3DI32Clamp";
749 case NVPTXISD::Suld3DI64Clamp: return "NVPTXISD::Suld3DI64Clamp";
750 case NVPTXISD::Suld3DV2I8Clamp: return "NVPTXISD::Suld3DV2I8Clamp";
751 case NVPTXISD::Suld3DV2I16Clamp: return "NVPTXISD::Suld3DV2I16Clamp";
752 case NVPTXISD::Suld3DV2I32Clamp: return "NVPTXISD::Suld3DV2I32Clamp";
753 case NVPTXISD::Suld3DV2I64Clamp: return "NVPTXISD::Suld3DV2I64Clamp";
754 case NVPTXISD::Suld3DV4I8Clamp: return "NVPTXISD::Suld3DV4I8Clamp";
755 case NVPTXISD::Suld3DV4I16Clamp: return "NVPTXISD::Suld3DV4I16Clamp";
756 case NVPTXISD::Suld3DV4I32Clamp: return "NVPTXISD::Suld3DV4I32Clamp";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000757
758 case NVPTXISD::Suld1DI8Trap: return "NVPTXISD::Suld1DI8Trap";
759 case NVPTXISD::Suld1DI16Trap: return "NVPTXISD::Suld1DI16Trap";
760 case NVPTXISD::Suld1DI32Trap: return "NVPTXISD::Suld1DI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000761 case NVPTXISD::Suld1DI64Trap: return "NVPTXISD::Suld1DI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000762 case NVPTXISD::Suld1DV2I8Trap: return "NVPTXISD::Suld1DV2I8Trap";
763 case NVPTXISD::Suld1DV2I16Trap: return "NVPTXISD::Suld1DV2I16Trap";
764 case NVPTXISD::Suld1DV2I32Trap: return "NVPTXISD::Suld1DV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000765 case NVPTXISD::Suld1DV2I64Trap: return "NVPTXISD::Suld1DV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000766 case NVPTXISD::Suld1DV4I8Trap: return "NVPTXISD::Suld1DV4I8Trap";
767 case NVPTXISD::Suld1DV4I16Trap: return "NVPTXISD::Suld1DV4I16Trap";
768 case NVPTXISD::Suld1DV4I32Trap: return "NVPTXISD::Suld1DV4I32Trap";
769
770 case NVPTXISD::Suld1DArrayI8Trap: return "NVPTXISD::Suld1DArrayI8Trap";
771 case NVPTXISD::Suld1DArrayI16Trap: return "NVPTXISD::Suld1DArrayI16Trap";
772 case NVPTXISD::Suld1DArrayI32Trap: return "NVPTXISD::Suld1DArrayI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000773 case NVPTXISD::Suld1DArrayI64Trap: return "NVPTXISD::Suld1DArrayI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000774 case NVPTXISD::Suld1DArrayV2I8Trap: return "NVPTXISD::Suld1DArrayV2I8Trap";
775 case NVPTXISD::Suld1DArrayV2I16Trap: return "NVPTXISD::Suld1DArrayV2I16Trap";
776 case NVPTXISD::Suld1DArrayV2I32Trap: return "NVPTXISD::Suld1DArrayV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000777 case NVPTXISD::Suld1DArrayV2I64Trap: return "NVPTXISD::Suld1DArrayV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000778 case NVPTXISD::Suld1DArrayV4I8Trap: return "NVPTXISD::Suld1DArrayV4I8Trap";
779 case NVPTXISD::Suld1DArrayV4I16Trap: return "NVPTXISD::Suld1DArrayV4I16Trap";
780 case NVPTXISD::Suld1DArrayV4I32Trap: return "NVPTXISD::Suld1DArrayV4I32Trap";
781
782 case NVPTXISD::Suld2DI8Trap: return "NVPTXISD::Suld2DI8Trap";
783 case NVPTXISD::Suld2DI16Trap: return "NVPTXISD::Suld2DI16Trap";
784 case NVPTXISD::Suld2DI32Trap: return "NVPTXISD::Suld2DI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000785 case NVPTXISD::Suld2DI64Trap: return "NVPTXISD::Suld2DI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000786 case NVPTXISD::Suld2DV2I8Trap: return "NVPTXISD::Suld2DV2I8Trap";
787 case NVPTXISD::Suld2DV2I16Trap: return "NVPTXISD::Suld2DV2I16Trap";
788 case NVPTXISD::Suld2DV2I32Trap: return "NVPTXISD::Suld2DV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000789 case NVPTXISD::Suld2DV2I64Trap: return "NVPTXISD::Suld2DV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000790 case NVPTXISD::Suld2DV4I8Trap: return "NVPTXISD::Suld2DV4I8Trap";
791 case NVPTXISD::Suld2DV4I16Trap: return "NVPTXISD::Suld2DV4I16Trap";
792 case NVPTXISD::Suld2DV4I32Trap: return "NVPTXISD::Suld2DV4I32Trap";
793
794 case NVPTXISD::Suld2DArrayI8Trap: return "NVPTXISD::Suld2DArrayI8Trap";
795 case NVPTXISD::Suld2DArrayI16Trap: return "NVPTXISD::Suld2DArrayI16Trap";
796 case NVPTXISD::Suld2DArrayI32Trap: return "NVPTXISD::Suld2DArrayI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000797 case NVPTXISD::Suld2DArrayI64Trap: return "NVPTXISD::Suld2DArrayI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000798 case NVPTXISD::Suld2DArrayV2I8Trap: return "NVPTXISD::Suld2DArrayV2I8Trap";
799 case NVPTXISD::Suld2DArrayV2I16Trap: return "NVPTXISD::Suld2DArrayV2I16Trap";
800 case NVPTXISD::Suld2DArrayV2I32Trap: return "NVPTXISD::Suld2DArrayV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000801 case NVPTXISD::Suld2DArrayV2I64Trap: return "NVPTXISD::Suld2DArrayV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000802 case NVPTXISD::Suld2DArrayV4I8Trap: return "NVPTXISD::Suld2DArrayV4I8Trap";
803 case NVPTXISD::Suld2DArrayV4I16Trap: return "NVPTXISD::Suld2DArrayV4I16Trap";
804 case NVPTXISD::Suld2DArrayV4I32Trap: return "NVPTXISD::Suld2DArrayV4I32Trap";
805
806 case NVPTXISD::Suld3DI8Trap: return "NVPTXISD::Suld3DI8Trap";
807 case NVPTXISD::Suld3DI16Trap: return "NVPTXISD::Suld3DI16Trap";
808 case NVPTXISD::Suld3DI32Trap: return "NVPTXISD::Suld3DI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000809 case NVPTXISD::Suld3DI64Trap: return "NVPTXISD::Suld3DI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000810 case NVPTXISD::Suld3DV2I8Trap: return "NVPTXISD::Suld3DV2I8Trap";
811 case NVPTXISD::Suld3DV2I16Trap: return "NVPTXISD::Suld3DV2I16Trap";
812 case NVPTXISD::Suld3DV2I32Trap: return "NVPTXISD::Suld3DV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000813 case NVPTXISD::Suld3DV2I64Trap: return "NVPTXISD::Suld3DV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000814 case NVPTXISD::Suld3DV4I8Trap: return "NVPTXISD::Suld3DV4I8Trap";
815 case NVPTXISD::Suld3DV4I16Trap: return "NVPTXISD::Suld3DV4I16Trap";
816 case NVPTXISD::Suld3DV4I32Trap: return "NVPTXISD::Suld3DV4I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000817
818 case NVPTXISD::Suld1DI8Zero: return "NVPTXISD::Suld1DI8Zero";
819 case NVPTXISD::Suld1DI16Zero: return "NVPTXISD::Suld1DI16Zero";
820 case NVPTXISD::Suld1DI32Zero: return "NVPTXISD::Suld1DI32Zero";
821 case NVPTXISD::Suld1DI64Zero: return "NVPTXISD::Suld1DI64Zero";
822 case NVPTXISD::Suld1DV2I8Zero: return "NVPTXISD::Suld1DV2I8Zero";
823 case NVPTXISD::Suld1DV2I16Zero: return "NVPTXISD::Suld1DV2I16Zero";
824 case NVPTXISD::Suld1DV2I32Zero: return "NVPTXISD::Suld1DV2I32Zero";
825 case NVPTXISD::Suld1DV2I64Zero: return "NVPTXISD::Suld1DV2I64Zero";
826 case NVPTXISD::Suld1DV4I8Zero: return "NVPTXISD::Suld1DV4I8Zero";
827 case NVPTXISD::Suld1DV4I16Zero: return "NVPTXISD::Suld1DV4I16Zero";
828 case NVPTXISD::Suld1DV4I32Zero: return "NVPTXISD::Suld1DV4I32Zero";
829
830 case NVPTXISD::Suld1DArrayI8Zero: return "NVPTXISD::Suld1DArrayI8Zero";
831 case NVPTXISD::Suld1DArrayI16Zero: return "NVPTXISD::Suld1DArrayI16Zero";
832 case NVPTXISD::Suld1DArrayI32Zero: return "NVPTXISD::Suld1DArrayI32Zero";
833 case NVPTXISD::Suld1DArrayI64Zero: return "NVPTXISD::Suld1DArrayI64Zero";
834 case NVPTXISD::Suld1DArrayV2I8Zero: return "NVPTXISD::Suld1DArrayV2I8Zero";
835 case NVPTXISD::Suld1DArrayV2I16Zero: return "NVPTXISD::Suld1DArrayV2I16Zero";
836 case NVPTXISD::Suld1DArrayV2I32Zero: return "NVPTXISD::Suld1DArrayV2I32Zero";
837 case NVPTXISD::Suld1DArrayV2I64Zero: return "NVPTXISD::Suld1DArrayV2I64Zero";
838 case NVPTXISD::Suld1DArrayV4I8Zero: return "NVPTXISD::Suld1DArrayV4I8Zero";
839 case NVPTXISD::Suld1DArrayV4I16Zero: return "NVPTXISD::Suld1DArrayV4I16Zero";
840 case NVPTXISD::Suld1DArrayV4I32Zero: return "NVPTXISD::Suld1DArrayV4I32Zero";
841
842 case NVPTXISD::Suld2DI8Zero: return "NVPTXISD::Suld2DI8Zero";
843 case NVPTXISD::Suld2DI16Zero: return "NVPTXISD::Suld2DI16Zero";
844 case NVPTXISD::Suld2DI32Zero: return "NVPTXISD::Suld2DI32Zero";
845 case NVPTXISD::Suld2DI64Zero: return "NVPTXISD::Suld2DI64Zero";
846 case NVPTXISD::Suld2DV2I8Zero: return "NVPTXISD::Suld2DV2I8Zero";
847 case NVPTXISD::Suld2DV2I16Zero: return "NVPTXISD::Suld2DV2I16Zero";
848 case NVPTXISD::Suld2DV2I32Zero: return "NVPTXISD::Suld2DV2I32Zero";
849 case NVPTXISD::Suld2DV2I64Zero: return "NVPTXISD::Suld2DV2I64Zero";
850 case NVPTXISD::Suld2DV4I8Zero: return "NVPTXISD::Suld2DV4I8Zero";
851 case NVPTXISD::Suld2DV4I16Zero: return "NVPTXISD::Suld2DV4I16Zero";
852 case NVPTXISD::Suld2DV4I32Zero: return "NVPTXISD::Suld2DV4I32Zero";
853
854 case NVPTXISD::Suld2DArrayI8Zero: return "NVPTXISD::Suld2DArrayI8Zero";
855 case NVPTXISD::Suld2DArrayI16Zero: return "NVPTXISD::Suld2DArrayI16Zero";
856 case NVPTXISD::Suld2DArrayI32Zero: return "NVPTXISD::Suld2DArrayI32Zero";
857 case NVPTXISD::Suld2DArrayI64Zero: return "NVPTXISD::Suld2DArrayI64Zero";
858 case NVPTXISD::Suld2DArrayV2I8Zero: return "NVPTXISD::Suld2DArrayV2I8Zero";
859 case NVPTXISD::Suld2DArrayV2I16Zero: return "NVPTXISD::Suld2DArrayV2I16Zero";
860 case NVPTXISD::Suld2DArrayV2I32Zero: return "NVPTXISD::Suld2DArrayV2I32Zero";
861 case NVPTXISD::Suld2DArrayV2I64Zero: return "NVPTXISD::Suld2DArrayV2I64Zero";
862 case NVPTXISD::Suld2DArrayV4I8Zero: return "NVPTXISD::Suld2DArrayV4I8Zero";
863 case NVPTXISD::Suld2DArrayV4I16Zero: return "NVPTXISD::Suld2DArrayV4I16Zero";
864 case NVPTXISD::Suld2DArrayV4I32Zero: return "NVPTXISD::Suld2DArrayV4I32Zero";
865
866 case NVPTXISD::Suld3DI8Zero: return "NVPTXISD::Suld3DI8Zero";
867 case NVPTXISD::Suld3DI16Zero: return "NVPTXISD::Suld3DI16Zero";
868 case NVPTXISD::Suld3DI32Zero: return "NVPTXISD::Suld3DI32Zero";
869 case NVPTXISD::Suld3DI64Zero: return "NVPTXISD::Suld3DI64Zero";
870 case NVPTXISD::Suld3DV2I8Zero: return "NVPTXISD::Suld3DV2I8Zero";
871 case NVPTXISD::Suld3DV2I16Zero: return "NVPTXISD::Suld3DV2I16Zero";
872 case NVPTXISD::Suld3DV2I32Zero: return "NVPTXISD::Suld3DV2I32Zero";
873 case NVPTXISD::Suld3DV2I64Zero: return "NVPTXISD::Suld3DV2I64Zero";
874 case NVPTXISD::Suld3DV4I8Zero: return "NVPTXISD::Suld3DV4I8Zero";
875 case NVPTXISD::Suld3DV4I16Zero: return "NVPTXISD::Suld3DV4I16Zero";
876 case NVPTXISD::Suld3DV4I32Zero: return "NVPTXISD::Suld3DV4I32Zero";
Justin Holewinskiae556d32012-05-04 20:18:50 +0000877 }
Matthias Braund04893f2015-05-07 21:33:59 +0000878 return nullptr;
Justin Holewinskiae556d32012-05-04 20:18:50 +0000879}
880
Chandler Carruth9d010ff2014-07-03 00:23:43 +0000881TargetLoweringBase::LegalizeTypeAction
882NVPTXTargetLowering::getPreferredVectorAction(EVT VT) const {
883 if (VT.getVectorNumElements() != 1 && VT.getScalarType() == MVT::i1)
884 return TypeSplitVector;
885
886 return TargetLoweringBase::getPreferredVectorAction(VT);
Justin Holewinskibc451192012-11-29 14:26:24 +0000887}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000888
889SDValue
890NVPTXTargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +0000891 SDLoc dl(Op);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000892 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Mehdi Amini44ede332015-07-09 02:09:04 +0000893 auto PtrVT = getPointerTy(DAG.getDataLayout());
894 Op = DAG.getTargetGlobalAddress(GV, dl, PtrVT);
895 return DAG.getNode(NVPTXISD::Wrapper, dl, PtrVT, Op);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000896}
897
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000898std::string NVPTXTargetLowering::getPrototype(
899 const DataLayout &DL, Type *retTy, const ArgListTy &Args,
900 const SmallVectorImpl<ISD::OutputArg> &Outs, unsigned retAlignment,
901 const ImmutableCallSite *CS) const {
902 auto PtrVT = getPointerTy(DL);
903
Eric Christopherbef0a372015-01-30 01:50:07 +0000904 bool isABI = (STI.getSmVersion() >= 20);
Justin Holewinskif8f70912013-06-28 17:57:59 +0000905 assert(isABI && "Non-ABI compilation is not supported");
906 if (!isABI)
907 return "";
908
909 std::stringstream O;
910 O << "prototype_" << uniqueCallSite << " : .callprototype ";
911
912 if (retTy->getTypeID() == Type::VoidTyID) {
913 O << "()";
914 } else {
915 O << "(";
Rafael Espindola08013342013-12-07 19:34:20 +0000916 if (retTy->isFloatingPointTy() || retTy->isIntegerTy()) {
Justin Holewinskif8f70912013-06-28 17:57:59 +0000917 unsigned size = 0;
Craig Toppere3dcce92015-08-01 22:20:21 +0000918 if (auto *ITy = dyn_cast<IntegerType>(retTy)) {
Justin Holewinskif8f70912013-06-28 17:57:59 +0000919 size = ITy->getBitWidth();
920 if (size < 32)
921 size = 32;
922 } else {
923 assert(retTy->isFloatingPointTy() &&
924 "Floating point type expected here");
925 size = retTy->getPrimitiveSizeInBits();
926 }
927
928 O << ".param .b" << size << " _";
929 } else if (isa<PointerType>(retTy)) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000930 O << ".param .b" << PtrVT.getSizeInBits() << " _";
Craig Topperd3c02f12015-01-05 10:15:49 +0000931 } else if ((retTy->getTypeID() == Type::StructTyID) ||
932 isa<VectorType>(retTy)) {
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000933 auto &DL = CS->getCalledFunction()->getParent()->getDataLayout();
934 O << ".param .align " << retAlignment << " .b8 _["
935 << DL.getTypeAllocSize(retTy) << "]";
Justin Holewinskif8f70912013-06-28 17:57:59 +0000936 } else {
Craig Topperd3c02f12015-01-05 10:15:49 +0000937 llvm_unreachable("Unknown return type");
Justin Holewinskif8f70912013-06-28 17:57:59 +0000938 }
939 O << ") ";
940 }
941 O << "_ (";
942
943 bool first = true;
Justin Holewinskif8f70912013-06-28 17:57:59 +0000944
945 unsigned OIdx = 0;
946 for (unsigned i = 0, e = Args.size(); i != e; ++i, ++OIdx) {
947 Type *Ty = Args[i].Ty;
948 if (!first) {
949 O << ", ";
950 }
951 first = false;
952
Eli Bendersky3e840192015-03-23 16:26:23 +0000953 if (!Outs[OIdx].Flags.isByVal()) {
Justin Holewinskif8f70912013-06-28 17:57:59 +0000954 if (Ty->isAggregateType() || Ty->isVectorTy()) {
955 unsigned align = 0;
956 const CallInst *CallI = cast<CallInst>(CS->getInstruction());
Justin Holewinskif8f70912013-06-28 17:57:59 +0000957 // +1 because index 0 is reserved for return type alignment
958 if (!llvm::getAlign(*CallI, i + 1, align))
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000959 align = DL.getABITypeAlignment(Ty);
960 unsigned sz = DL.getTypeAllocSize(Ty);
Justin Holewinskif8f70912013-06-28 17:57:59 +0000961 O << ".param .align " << align << " .b8 ";
962 O << "_";
963 O << "[" << sz << "]";
964 // update the index for Outs
965 SmallVector<EVT, 16> vtparts;
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000966 ComputeValueVTs(*this, DL, Ty, vtparts);
Justin Holewinskif8f70912013-06-28 17:57:59 +0000967 if (unsigned len = vtparts.size())
968 OIdx += len - 1;
969 continue;
970 }
Justin Holewinskidff28d22013-07-01 12:59:01 +0000971 // i8 types in IR will be i16 types in SDAG
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000972 assert((getValueType(DL, Ty) == Outs[OIdx].VT ||
973 (getValueType(DL, Ty) == MVT::i8 && Outs[OIdx].VT == MVT::i16)) &&
974 "type mismatch between callee prototype and arguments");
Justin Holewinskif8f70912013-06-28 17:57:59 +0000975 // scalar type
976 unsigned sz = 0;
977 if (isa<IntegerType>(Ty)) {
978 sz = cast<IntegerType>(Ty)->getBitWidth();
979 if (sz < 32)
980 sz = 32;
981 } else if (isa<PointerType>(Ty))
Mehdi Amini44ede332015-07-09 02:09:04 +0000982 sz = PtrVT.getSizeInBits();
Justin Holewinskif8f70912013-06-28 17:57:59 +0000983 else
984 sz = Ty->getPrimitiveSizeInBits();
985 O << ".param .b" << sz << " ";
986 O << "_";
987 continue;
988 }
Craig Toppere3dcce92015-08-01 22:20:21 +0000989 auto *PTy = dyn_cast<PointerType>(Ty);
Justin Holewinskif8f70912013-06-28 17:57:59 +0000990 assert(PTy && "Param with byval attribute should be a pointer type");
991 Type *ETy = PTy->getElementType();
992
993 unsigned align = Outs[OIdx].Flags.getByValAlign();
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000994 unsigned sz = DL.getTypeAllocSize(ETy);
Justin Holewinskif8f70912013-06-28 17:57:59 +0000995 O << ".param .align " << align << " .b8 ";
996 O << "_";
997 O << "[" << sz << "]";
998 }
999 O << ");";
1000 return O.str();
1001}
1002
1003unsigned
1004NVPTXTargetLowering::getArgumentAlignment(SDValue Callee,
1005 const ImmutableCallSite *CS,
1006 Type *Ty,
1007 unsigned Idx) const {
Justin Holewinski124e93d2013-11-11 19:28:19 +00001008 unsigned Align = 0;
1009 const Value *DirectCallee = CS->getCalledFunction();
Justin Holewinskif8f70912013-06-28 17:57:59 +00001010
Justin Holewinski124e93d2013-11-11 19:28:19 +00001011 if (!DirectCallee) {
1012 // We don't have a direct function symbol, but that may be because of
1013 // constant cast instructions in the call.
1014 const Instruction *CalleeI = CS->getInstruction();
1015 assert(CalleeI && "Call target is not a function or derived value?");
1016
1017 // With bitcast'd call targets, the instruction will be the call
1018 if (isa<CallInst>(CalleeI)) {
1019 // Check if we have call alignment metadata
1020 if (llvm::getAlign(*cast<CallInst>(CalleeI), Idx, Align))
1021 return Align;
1022
1023 const Value *CalleeV = cast<CallInst>(CalleeI)->getCalledValue();
1024 // Ignore any bitcast instructions
1025 while(isa<ConstantExpr>(CalleeV)) {
1026 const ConstantExpr *CE = cast<ConstantExpr>(CalleeV);
1027 if (!CE->isCast())
1028 break;
1029 // Look through the bitcast
1030 CalleeV = cast<ConstantExpr>(CalleeV)->getOperand(0);
1031 }
1032
1033 // We have now looked past all of the bitcasts. Do we finally have a
1034 // Function?
1035 if (isa<Function>(CalleeV))
1036 DirectCallee = CalleeV;
1037 }
Justin Holewinskif8f70912013-06-28 17:57:59 +00001038 }
1039
Justin Holewinski124e93d2013-11-11 19:28:19 +00001040 // Check for function alignment information if we found that the
1041 // ultimate target is a Function
1042 if (DirectCallee)
1043 if (llvm::getAlign(*cast<Function>(DirectCallee), Idx, Align))
1044 return Align;
1045
1046 // Call is indirect or alignment information is not available, fall back to
1047 // the ABI type alignment
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001048 auto &DL = CS->getCaller()->getParent()->getDataLayout();
1049 return DL.getABITypeAlignment(Ty);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001050}
1051
Justin Holewinski0497ab12013-03-30 14:29:21 +00001052SDValue NVPTXTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
1053 SmallVectorImpl<SDValue> &InVals) const {
1054 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001055 SDLoc dl = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +00001056 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
1057 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
1058 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinski0497ab12013-03-30 14:29:21 +00001059 SDValue Chain = CLI.Chain;
1060 SDValue Callee = CLI.Callee;
1061 bool &isTailCall = CLI.IsTailCall;
Saleem Abdulrasool9f664c12014-05-17 21:50:01 +00001062 ArgListTy &Args = CLI.getArgs();
Justin Holewinski0497ab12013-03-30 14:29:21 +00001063 Type *retTy = CLI.RetTy;
1064 ImmutableCallSite *CS = CLI.CS;
Justin Holewinskiaa583972012-05-25 16:35:28 +00001065
Eric Christopherbef0a372015-01-30 01:50:07 +00001066 bool isABI = (STI.getSmVersion() >= 20);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001067 assert(isABI && "Non-ABI compilation is not supported");
1068 if (!isABI)
1069 return Chain;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001070 MachineFunction &MF = DAG.getMachineFunction();
1071 const Function *F = MF.getFunction();
Mehdi Amini56228da2015-07-09 01:57:34 +00001072 auto &DL = MF.getDataLayout();
Justin Holewinskiae556d32012-05-04 20:18:50 +00001073
1074 SDValue tempChain = Chain;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001075 Chain = DAG.getCALLSEQ_START(Chain,
1076 DAG.getIntPtrConstant(uniqueCallSite, dl, true),
1077 dl);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001078 SDValue InFlag = Chain.getValue(1);
1079
Justin Holewinskiae556d32012-05-04 20:18:50 +00001080 unsigned paramCount = 0;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001081 // Args.size() and Outs.size() need not match.
1082 // Outs.size() will be larger
1083 // * if there is an aggregate argument with multiple fields (each field
1084 // showing up separately in Outs)
1085 // * if there is a vector argument with more than typical vector-length
1086 // elements (generally if more than 4) where each vector element is
1087 // individually present in Outs.
1088 // So a different index should be used for indexing into Outs/OutVals.
1089 // See similar issue in LowerFormalArguments.
1090 unsigned OIdx = 0;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001091 // Declare the .params or .reg need to pass values
1092 // to the function
Justin Holewinskif8f70912013-06-28 17:57:59 +00001093 for (unsigned i = 0, e = Args.size(); i != e; ++i, ++OIdx) {
1094 EVT VT = Outs[OIdx].VT;
1095 Type *Ty = Args[i].Ty;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001096
Eli Bendersky3e840192015-03-23 16:26:23 +00001097 if (!Outs[OIdx].Flags.isByVal()) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001098 if (Ty->isAggregateType()) {
1099 // aggregate
1100 SmallVector<EVT, 16> vtparts;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001101 SmallVector<uint64_t, 16> Offsets;
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001102 ComputePTXValueVTs(*this, DAG.getDataLayout(), Ty, vtparts, &Offsets,
1103 0);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001104
1105 unsigned align = getArgumentAlignment(Callee, CS, Ty, paramCount + 1);
1106 // declare .param .align <align> .b8 .param<n>[<size>];
Mehdi Amini56228da2015-07-09 01:57:34 +00001107 unsigned sz = DL.getTypeAllocSize(Ty);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001108 SDVTList DeclareParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001109 SDValue DeclareParamOps[] = { Chain, DAG.getConstant(align, dl,
1110 MVT::i32),
1111 DAG.getConstant(paramCount, dl, MVT::i32),
1112 DAG.getConstant(sz, dl, MVT::i32),
1113 InFlag };
Justin Holewinskif8f70912013-06-28 17:57:59 +00001114 Chain = DAG.getNode(NVPTXISD::DeclareParam, dl, DeclareParamVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001115 DeclareParamOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001116 InFlag = Chain.getValue(1);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001117 for (unsigned j = 0, je = vtparts.size(); j != je; ++j) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001118 EVT elemtype = vtparts[j];
Justin Holewinski9982f062014-06-27 19:36:25 +00001119 unsigned ArgAlign = GreatestCommonDivisor64(align, Offsets[j]);
Justin Holewinski6e40f632014-06-27 18:35:44 +00001120 if (elemtype.isInteger() && (sz < 8))
1121 sz = 8;
1122 SDValue StVal = OutVals[OIdx];
1123 if (elemtype.getSizeInBits() < 16) {
1124 StVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i16, StVal);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001125 }
Justin Holewinski6e40f632014-06-27 18:35:44 +00001126 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1127 SDValue CopyParamOps[] = { Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001128 DAG.getConstant(paramCount, dl, MVT::i32),
1129 DAG.getConstant(Offsets[j], dl, MVT::i32),
Justin Holewinski6e40f632014-06-27 18:35:44 +00001130 StVal, InFlag };
1131 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreParam, dl,
1132 CopyParamVTs, CopyParamOps,
1133 elemtype, MachinePointerInfo(),
1134 ArgAlign);
1135 InFlag = Chain.getValue(1);
1136 ++OIdx;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001137 }
1138 if (vtparts.size() > 0)
1139 --OIdx;
1140 ++paramCount;
1141 continue;
1142 }
1143 if (Ty->isVectorTy()) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001144 EVT ObjectVT = getValueType(DL, Ty);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001145 unsigned align = getArgumentAlignment(Callee, CS, Ty, paramCount + 1);
1146 // declare .param .align <align> .b8 .param<n>[<size>];
Mehdi Amini56228da2015-07-09 01:57:34 +00001147 unsigned sz = DL.getTypeAllocSize(Ty);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001148 SDVTList DeclareParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001149 SDValue DeclareParamOps[] = { Chain,
1150 DAG.getConstant(align, dl, MVT::i32),
1151 DAG.getConstant(paramCount, dl, MVT::i32),
1152 DAG.getConstant(sz, dl, MVT::i32),
1153 InFlag };
Justin Holewinskif8f70912013-06-28 17:57:59 +00001154 Chain = DAG.getNode(NVPTXISD::DeclareParam, dl, DeclareParamVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001155 DeclareParamOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001156 InFlag = Chain.getValue(1);
1157 unsigned NumElts = ObjectVT.getVectorNumElements();
1158 EVT EltVT = ObjectVT.getVectorElementType();
1159 EVT MemVT = EltVT;
1160 bool NeedExtend = false;
1161 if (EltVT.getSizeInBits() < 16) {
1162 NeedExtend = true;
1163 EltVT = MVT::i16;
1164 }
1165
1166 // V1 store
1167 if (NumElts == 1) {
1168 SDValue Elt = OutVals[OIdx++];
1169 if (NeedExtend)
1170 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Elt);
1171
1172 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1173 SDValue CopyParamOps[] = { Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001174 DAG.getConstant(paramCount, dl, MVT::i32),
1175 DAG.getConstant(0, dl, MVT::i32), Elt,
Justin Holewinskif8f70912013-06-28 17:57:59 +00001176 InFlag };
1177 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreParam, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001178 CopyParamVTs, CopyParamOps,
Justin Holewinskif8f70912013-06-28 17:57:59 +00001179 MemVT, MachinePointerInfo());
1180 InFlag = Chain.getValue(1);
1181 } else if (NumElts == 2) {
1182 SDValue Elt0 = OutVals[OIdx++];
1183 SDValue Elt1 = OutVals[OIdx++];
1184 if (NeedExtend) {
1185 Elt0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Elt0);
1186 Elt1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Elt1);
1187 }
1188
1189 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1190 SDValue CopyParamOps[] = { Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001191 DAG.getConstant(paramCount, dl, MVT::i32),
1192 DAG.getConstant(0, dl, MVT::i32), Elt0,
1193 Elt1, InFlag };
Justin Holewinskif8f70912013-06-28 17:57:59 +00001194 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreParamV2, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001195 CopyParamVTs, CopyParamOps,
Justin Holewinskif8f70912013-06-28 17:57:59 +00001196 MemVT, MachinePointerInfo());
1197 InFlag = Chain.getValue(1);
1198 } else {
1199 unsigned curOffset = 0;
1200 // V4 stores
1201 // We have at least 4 elements (<3 x Ty> expands to 4 elements) and
1202 // the
1203 // vector will be expanded to a power of 2 elements, so we know we can
1204 // always round up to the next multiple of 4 when creating the vector
1205 // stores.
1206 // e.g. 4 elem => 1 st.v4
1207 // 6 elem => 2 st.v4
1208 // 8 elem => 2 st.v4
1209 // 11 elem => 3 st.v4
1210 unsigned VecSize = 4;
1211 if (EltVT.getSizeInBits() == 64)
1212 VecSize = 2;
1213
1214 // This is potentially only part of a vector, so assume all elements
1215 // are packed together.
1216 unsigned PerStoreOffset = MemVT.getStoreSizeInBits() / 8 * VecSize;
1217
1218 for (unsigned i = 0; i < NumElts; i += VecSize) {
1219 // Get values
1220 SDValue StoreVal;
1221 SmallVector<SDValue, 8> Ops;
1222 Ops.push_back(Chain);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001223 Ops.push_back(DAG.getConstant(paramCount, dl, MVT::i32));
1224 Ops.push_back(DAG.getConstant(curOffset, dl, MVT::i32));
Justin Holewinskif8f70912013-06-28 17:57:59 +00001225
1226 unsigned Opc = NVPTXISD::StoreParamV2;
1227
1228 StoreVal = OutVals[OIdx++];
1229 if (NeedExtend)
1230 StoreVal = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
1231 Ops.push_back(StoreVal);
1232
1233 if (i + 1 < NumElts) {
1234 StoreVal = OutVals[OIdx++];
1235 if (NeedExtend)
1236 StoreVal =
1237 DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
1238 } else {
1239 StoreVal = DAG.getUNDEF(EltVT);
1240 }
1241 Ops.push_back(StoreVal);
1242
1243 if (VecSize == 4) {
1244 Opc = NVPTXISD::StoreParamV4;
1245 if (i + 2 < NumElts) {
1246 StoreVal = OutVals[OIdx++];
1247 if (NeedExtend)
1248 StoreVal =
1249 DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
1250 } else {
1251 StoreVal = DAG.getUNDEF(EltVT);
1252 }
1253 Ops.push_back(StoreVal);
1254
1255 if (i + 3 < NumElts) {
1256 StoreVal = OutVals[OIdx++];
1257 if (NeedExtend)
1258 StoreVal =
1259 DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
1260 } else {
1261 StoreVal = DAG.getUNDEF(EltVT);
1262 }
1263 Ops.push_back(StoreVal);
1264 }
1265
Justin Holewinskidff28d22013-07-01 12:59:01 +00001266 Ops.push_back(InFlag);
1267
Justin Holewinskif8f70912013-06-28 17:57:59 +00001268 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Craig Topper206fcd42014-04-26 19:29:41 +00001269 Chain = DAG.getMemIntrinsicNode(Opc, dl, CopyParamVTs, Ops,
1270 MemVT, MachinePointerInfo());
Justin Holewinskif8f70912013-06-28 17:57:59 +00001271 InFlag = Chain.getValue(1);
1272 curOffset += PerStoreOffset;
1273 }
1274 }
1275 ++paramCount;
1276 --OIdx;
1277 continue;
1278 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00001279 // Plain scalar
1280 // for ABI, declare .param .b<size> .param<n>;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001281 unsigned sz = VT.getSizeInBits();
Justin Holewinskif8f70912013-06-28 17:57:59 +00001282 bool needExtend = false;
1283 if (VT.isInteger()) {
1284 if (sz < 16)
1285 needExtend = true;
1286 if (sz < 32)
1287 sz = 32;
1288 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00001289 SDVTList DeclareParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1290 SDValue DeclareParamOps[] = { Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001291 DAG.getConstant(paramCount, dl, MVT::i32),
1292 DAG.getConstant(sz, dl, MVT::i32),
1293 DAG.getConstant(0, dl, MVT::i32), InFlag };
Justin Holewinskiae556d32012-05-04 20:18:50 +00001294 Chain = DAG.getNode(NVPTXISD::DeclareScalarParam, dl, DeclareParamVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001295 DeclareParamOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001296 InFlag = Chain.getValue(1);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001297 SDValue OutV = OutVals[OIdx];
1298 if (needExtend) {
1299 // zext/sext i1 to i16
1300 unsigned opc = ISD::ZERO_EXTEND;
1301 if (Outs[OIdx].Flags.isSExt())
1302 opc = ISD::SIGN_EXTEND;
1303 OutV = DAG.getNode(opc, dl, MVT::i16, OutV);
1304 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00001305 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001306 SDValue CopyParamOps[] = { Chain,
1307 DAG.getConstant(paramCount, dl, MVT::i32),
1308 DAG.getConstant(0, dl, MVT::i32), OutV,
1309 InFlag };
Justin Holewinskiae556d32012-05-04 20:18:50 +00001310
1311 unsigned opcode = NVPTXISD::StoreParam;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001312 if (Outs[OIdx].Flags.isZExt())
1313 opcode = NVPTXISD::StoreParamU32;
1314 else if (Outs[OIdx].Flags.isSExt())
1315 opcode = NVPTXISD::StoreParamS32;
Craig Topper206fcd42014-04-26 19:29:41 +00001316 Chain = DAG.getMemIntrinsicNode(opcode, dl, CopyParamVTs, CopyParamOps,
Justin Holewinskif8f70912013-06-28 17:57:59 +00001317 VT, MachinePointerInfo());
Justin Holewinskiae556d32012-05-04 20:18:50 +00001318
1319 InFlag = Chain.getValue(1);
1320 ++paramCount;
1321 continue;
1322 }
1323 // struct or vector
1324 SmallVector<EVT, 16> vtparts;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001325 SmallVector<uint64_t, 16> Offsets;
Craig Toppere3dcce92015-08-01 22:20:21 +00001326 auto *PTy = dyn_cast<PointerType>(Args[i].Ty);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001327 assert(PTy && "Type of a byval parameter should be pointer");
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001328 ComputePTXValueVTs(*this, DAG.getDataLayout(), PTy->getElementType(),
1329 vtparts, &Offsets, 0);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001330
Justin Holewinskif8f70912013-06-28 17:57:59 +00001331 // declare .param .align <align> .b8 .param<n>[<size>];
1332 unsigned sz = Outs[OIdx].Flags.getByValSize();
1333 SDVTList DeclareParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Justin Holewinski6e40f632014-06-27 18:35:44 +00001334 unsigned ArgAlign = Outs[OIdx].Flags.getByValAlign();
Justin Holewinskif8f70912013-06-28 17:57:59 +00001335 // The ByValAlign in the Outs[OIdx].Flags is alway set at this point,
1336 // so we don't need to worry about natural alignment or not.
1337 // See TargetLowering::LowerCallTo().
1338 SDValue DeclareParamOps[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001339 Chain, DAG.getConstant(Outs[OIdx].Flags.getByValAlign(), dl, MVT::i32),
1340 DAG.getConstant(paramCount, dl, MVT::i32),
1341 DAG.getConstant(sz, dl, MVT::i32), InFlag
Justin Holewinskif8f70912013-06-28 17:57:59 +00001342 };
1343 Chain = DAG.getNode(NVPTXISD::DeclareParam, dl, DeclareParamVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001344 DeclareParamOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001345 InFlag = Chain.getValue(1);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001346 for (unsigned j = 0, je = vtparts.size(); j != je; ++j) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001347 EVT elemtype = vtparts[j];
Justin Holewinski6e40f632014-06-27 18:35:44 +00001348 int curOffset = Offsets[j];
Justin Holewinski9982f062014-06-27 19:36:25 +00001349 unsigned PartAlign = GreatestCommonDivisor64(ArgAlign, curOffset);
Mehdi Amini44ede332015-07-09 02:09:04 +00001350 auto PtrVT = getPointerTy(DAG.getDataLayout());
1351 SDValue srcAddr = DAG.getNode(ISD::ADD, dl, PtrVT, OutVals[OIdx],
1352 DAG.getConstant(curOffset, dl, PtrVT));
Justin Holewinski6e40f632014-06-27 18:35:44 +00001353 SDValue theVal = DAG.getLoad(elemtype, dl, tempChain, srcAddr,
1354 MachinePointerInfo(), false, false, false,
1355 PartAlign);
1356 if (elemtype.getSizeInBits() < 16) {
1357 theVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i16, theVal);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001358 }
Justin Holewinski6e40f632014-06-27 18:35:44 +00001359 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001360 SDValue CopyParamOps[] = { Chain,
1361 DAG.getConstant(paramCount, dl, MVT::i32),
1362 DAG.getConstant(curOffset, dl, MVT::i32),
1363 theVal, InFlag };
Justin Holewinski6e40f632014-06-27 18:35:44 +00001364 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreParam, dl, CopyParamVTs,
1365 CopyParamOps, elemtype,
1366 MachinePointerInfo());
Justin Holewinskif8f70912013-06-28 17:57:59 +00001367
Justin Holewinski6e40f632014-06-27 18:35:44 +00001368 InFlag = Chain.getValue(1);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001369 }
Justin Holewinskif8f70912013-06-28 17:57:59 +00001370 ++paramCount;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001371 }
1372
1373 GlobalAddressSDNode *Func = dyn_cast<GlobalAddressSDNode>(Callee.getNode());
1374 unsigned retAlignment = 0;
1375
1376 // Handle Result
Justin Holewinskiae556d32012-05-04 20:18:50 +00001377 if (Ins.size() > 0) {
1378 SmallVector<EVT, 16> resvtparts;
Mehdi Amini56228da2015-07-09 01:57:34 +00001379 ComputeValueVTs(*this, DL, retTy, resvtparts);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001380
Justin Holewinskif8f70912013-06-28 17:57:59 +00001381 // Declare
1382 // .param .align 16 .b8 retval0[<size-in-bytes>], or
1383 // .param .b<size-in-bits> retval0
Mehdi Amini56228da2015-07-09 01:57:34 +00001384 unsigned resultsz = DL.getTypeAllocSizeInBits(retTy);
Jingyue Wuea511612014-10-25 03:46:16 +00001385 // Emit ".param .b<size-in-bits> retval0" instead of byte arrays only for
1386 // these three types to match the logic in
1387 // NVPTXAsmPrinter::printReturnValStr and NVPTXTargetLowering::getPrototype.
1388 // Plus, this behavior is consistent with nvcc's.
1389 if (retTy->isFloatingPointTy() || retTy->isIntegerTy() ||
1390 retTy->isPointerTy()) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001391 // Scalar needs to be at least 32bit wide
1392 if (resultsz < 32)
1393 resultsz = 32;
1394 SDVTList DeclareRetVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001395 SDValue DeclareRetOps[] = { Chain, DAG.getConstant(1, dl, MVT::i32),
1396 DAG.getConstant(resultsz, dl, MVT::i32),
1397 DAG.getConstant(0, dl, MVT::i32), InFlag };
Justin Holewinskif8f70912013-06-28 17:57:59 +00001398 Chain = DAG.getNode(NVPTXISD::DeclareRet, dl, DeclareRetVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001399 DeclareRetOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001400 InFlag = Chain.getValue(1);
1401 } else {
1402 retAlignment = getArgumentAlignment(Callee, CS, retTy, 0);
1403 SDVTList DeclareRetVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1404 SDValue DeclareRetOps[] = { Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001405 DAG.getConstant(retAlignment, dl, MVT::i32),
1406 DAG.getConstant(resultsz / 8, dl, MVT::i32),
1407 DAG.getConstant(0, dl, MVT::i32), InFlag };
Justin Holewinskif8f70912013-06-28 17:57:59 +00001408 Chain = DAG.getNode(NVPTXISD::DeclareRetParam, dl, DeclareRetVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001409 DeclareRetOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001410 InFlag = Chain.getValue(1);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001411 }
1412 }
1413
1414 if (!Func) {
1415 // This is indirect function call case : PTX requires a prototype of the
1416 // form
1417 // proto_0 : .callprototype(.param .b32 _) _ (.param .b32 _);
1418 // to be emitted, and the label has to used as the last arg of call
1419 // instruction.
Justin Holewinski3d49e5c2013-11-15 12:30:04 +00001420 // The prototype is embedded in a string and put as the operand for a
1421 // CallPrototype SDNode which will print out to the value of the string.
1422 SDVTList ProtoVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001423 std::string Proto =
1424 getPrototype(DAG.getDataLayout(), retTy, Args, Outs, retAlignment, CS);
Justin Holewinski3d49e5c2013-11-15 12:30:04 +00001425 const char *ProtoStr =
1426 nvTM->getManagedStrPool()->getManagedString(Proto.c_str())->c_str();
1427 SDValue ProtoOps[] = {
1428 Chain, DAG.getTargetExternalSymbol(ProtoStr, MVT::i32), InFlag,
Justin Holewinski0497ab12013-03-30 14:29:21 +00001429 };
Craig Topper48d114b2014-04-26 18:35:24 +00001430 Chain = DAG.getNode(NVPTXISD::CallPrototype, dl, ProtoVTs, ProtoOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001431 InFlag = Chain.getValue(1);
1432 }
1433 // Op to just print "call"
1434 SDVTList PrintCallVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001435 SDValue PrintCallOps[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001436 Chain, DAG.getConstant((Ins.size() == 0) ? 0 : 1, dl, MVT::i32), InFlag
Justin Holewinski0497ab12013-03-30 14:29:21 +00001437 };
1438 Chain = DAG.getNode(Func ? (NVPTXISD::PrintCallUni) : (NVPTXISD::PrintCall),
Craig Topper48d114b2014-04-26 18:35:24 +00001439 dl, PrintCallVTs, PrintCallOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001440 InFlag = Chain.getValue(1);
1441
1442 // Ops to print out the function name
1443 SDVTList CallVoidVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1444 SDValue CallVoidOps[] = { Chain, Callee, InFlag };
Craig Topper48d114b2014-04-26 18:35:24 +00001445 Chain = DAG.getNode(NVPTXISD::CallVoid, dl, CallVoidVTs, CallVoidOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001446 InFlag = Chain.getValue(1);
1447
1448 // Ops to print out the param list
1449 SDVTList CallArgBeginVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1450 SDValue CallArgBeginOps[] = { Chain, InFlag };
1451 Chain = DAG.getNode(NVPTXISD::CallArgBegin, dl, CallArgBeginVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001452 CallArgBeginOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001453 InFlag = Chain.getValue(1);
1454
Justin Holewinski0497ab12013-03-30 14:29:21 +00001455 for (unsigned i = 0, e = paramCount; i != e; ++i) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001456 unsigned opcode;
Justin Holewinski0497ab12013-03-30 14:29:21 +00001457 if (i == (e - 1))
Justin Holewinskiae556d32012-05-04 20:18:50 +00001458 opcode = NVPTXISD::LastCallArg;
1459 else
1460 opcode = NVPTXISD::CallArg;
1461 SDVTList CallArgVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001462 SDValue CallArgOps[] = { Chain, DAG.getConstant(1, dl, MVT::i32),
1463 DAG.getConstant(i, dl, MVT::i32), InFlag };
Craig Topper48d114b2014-04-26 18:35:24 +00001464 Chain = DAG.getNode(opcode, dl, CallArgVTs, CallArgOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001465 InFlag = Chain.getValue(1);
1466 }
1467 SDVTList CallArgEndVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001468 SDValue CallArgEndOps[] = { Chain,
1469 DAG.getConstant(Func ? 1 : 0, dl, MVT::i32),
Justin Holewinskiae556d32012-05-04 20:18:50 +00001470 InFlag };
Craig Topper48d114b2014-04-26 18:35:24 +00001471 Chain = DAG.getNode(NVPTXISD::CallArgEnd, dl, CallArgEndVTs, CallArgEndOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001472 InFlag = Chain.getValue(1);
1473
1474 if (!Func) {
1475 SDVTList PrototypeVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001476 SDValue PrototypeOps[] = { Chain,
1477 DAG.getConstant(uniqueCallSite, dl, MVT::i32),
Justin Holewinskiae556d32012-05-04 20:18:50 +00001478 InFlag };
Craig Topper48d114b2014-04-26 18:35:24 +00001479 Chain = DAG.getNode(NVPTXISD::Prototype, dl, PrototypeVTs, PrototypeOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001480 InFlag = Chain.getValue(1);
1481 }
1482
1483 // Generate loads from param memory/moves from registers for result
1484 if (Ins.size() > 0) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001485 if (retTy && retTy->isVectorTy()) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001486 EVT ObjectVT = getValueType(DL, retTy);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001487 unsigned NumElts = ObjectVT.getVectorNumElements();
1488 EVT EltVT = ObjectVT.getVectorElementType();
Eric Christopherbef0a372015-01-30 01:50:07 +00001489 assert(STI.getTargetLowering()->getNumRegisters(F->getContext(),
1490 ObjectVT) == NumElts &&
Justin Holewinskif8f70912013-06-28 17:57:59 +00001491 "Vector was not scalarized");
1492 unsigned sz = EltVT.getSizeInBits();
Eli Bendersky3e840192015-03-23 16:26:23 +00001493 bool needTruncate = sz < 8;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001494
1495 if (NumElts == 1) {
1496 // Just a simple load
Craig Topper59f626d2014-04-26 19:29:47 +00001497 SmallVector<EVT, 4> LoadRetVTs;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001498 if (EltVT == MVT::i1 || EltVT == MVT::i8) {
1499 // If loading i1/i8 result, generate
1500 // load.b8 i16
1501 // if i1
Justin Holewinskif8f70912013-06-28 17:57:59 +00001502 // trunc i16 to i1
1503 LoadRetVTs.push_back(MVT::i16);
1504 } else
1505 LoadRetVTs.push_back(EltVT);
1506 LoadRetVTs.push_back(MVT::Other);
1507 LoadRetVTs.push_back(MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001508 SDValue LoadRetOps[] = {Chain, DAG.getConstant(1, dl, MVT::i32),
1509 DAG.getConstant(0, dl, MVT::i32), InFlag};
Justin Holewinskif8f70912013-06-28 17:57:59 +00001510 SDValue retval = DAG.getMemIntrinsicNode(
1511 NVPTXISD::LoadParam, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001512 DAG.getVTList(LoadRetVTs), LoadRetOps, EltVT, MachinePointerInfo());
Justin Holewinskiae556d32012-05-04 20:18:50 +00001513 Chain = retval.getValue(1);
1514 InFlag = retval.getValue(2);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001515 SDValue Ret0 = retval;
1516 if (needTruncate)
1517 Ret0 = DAG.getNode(ISD::TRUNCATE, dl, EltVT, Ret0);
1518 InVals.push_back(Ret0);
1519 } else if (NumElts == 2) {
1520 // LoadV2
Craig Topper59f626d2014-04-26 19:29:47 +00001521 SmallVector<EVT, 4> LoadRetVTs;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001522 if (EltVT == MVT::i1 || EltVT == MVT::i8) {
1523 // If loading i1/i8 result, generate
1524 // load.b8 i16
1525 // if i1
Justin Holewinskif8f70912013-06-28 17:57:59 +00001526 // trunc i16 to i1
1527 LoadRetVTs.push_back(MVT::i16);
1528 LoadRetVTs.push_back(MVT::i16);
1529 } else {
1530 LoadRetVTs.push_back(EltVT);
1531 LoadRetVTs.push_back(EltVT);
1532 }
1533 LoadRetVTs.push_back(MVT::Other);
1534 LoadRetVTs.push_back(MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001535 SDValue LoadRetOps[] = {Chain, DAG.getConstant(1, dl, MVT::i32),
1536 DAG.getConstant(0, dl, MVT::i32), InFlag};
Justin Holewinskif8f70912013-06-28 17:57:59 +00001537 SDValue retval = DAG.getMemIntrinsicNode(
1538 NVPTXISD::LoadParamV2, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001539 DAG.getVTList(LoadRetVTs), LoadRetOps, EltVT, MachinePointerInfo());
Justin Holewinskif8f70912013-06-28 17:57:59 +00001540 Chain = retval.getValue(2);
1541 InFlag = retval.getValue(3);
1542 SDValue Ret0 = retval.getValue(0);
1543 SDValue Ret1 = retval.getValue(1);
1544 if (needTruncate) {
1545 Ret0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ret0);
1546 InVals.push_back(Ret0);
1547 Ret1 = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ret1);
1548 InVals.push_back(Ret1);
1549 } else {
1550 InVals.push_back(Ret0);
1551 InVals.push_back(Ret1);
1552 }
1553 } else {
1554 // Split into N LoadV4
1555 unsigned Ofst = 0;
1556 unsigned VecSize = 4;
1557 unsigned Opc = NVPTXISD::LoadParamV4;
1558 if (EltVT.getSizeInBits() == 64) {
1559 VecSize = 2;
1560 Opc = NVPTXISD::LoadParamV2;
1561 }
1562 EVT VecVT = EVT::getVectorVT(F->getContext(), EltVT, VecSize);
1563 for (unsigned i = 0; i < NumElts; i += VecSize) {
1564 SmallVector<EVT, 8> LoadRetVTs;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001565 if (EltVT == MVT::i1 || EltVT == MVT::i8) {
1566 // If loading i1/i8 result, generate
1567 // load.b8 i16
1568 // if i1
Justin Holewinskif8f70912013-06-28 17:57:59 +00001569 // trunc i16 to i1
1570 for (unsigned j = 0; j < VecSize; ++j)
1571 LoadRetVTs.push_back(MVT::i16);
1572 } else {
1573 for (unsigned j = 0; j < VecSize; ++j)
1574 LoadRetVTs.push_back(EltVT);
1575 }
1576 LoadRetVTs.push_back(MVT::Other);
1577 LoadRetVTs.push_back(MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001578 SDValue LoadRetOps[] = {Chain, DAG.getConstant(1, dl, MVT::i32),
1579 DAG.getConstant(Ofst, dl, MVT::i32), InFlag};
Justin Holewinskif8f70912013-06-28 17:57:59 +00001580 SDValue retval = DAG.getMemIntrinsicNode(
Craig Topperabb4ac72014-04-16 06:10:51 +00001581 Opc, dl, DAG.getVTList(LoadRetVTs),
Craig Topper206fcd42014-04-26 19:29:41 +00001582 LoadRetOps, EltVT, MachinePointerInfo());
Justin Holewinskif8f70912013-06-28 17:57:59 +00001583 if (VecSize == 2) {
1584 Chain = retval.getValue(2);
1585 InFlag = retval.getValue(3);
1586 } else {
1587 Chain = retval.getValue(4);
1588 InFlag = retval.getValue(5);
1589 }
1590
1591 for (unsigned j = 0; j < VecSize; ++j) {
1592 if (i + j >= NumElts)
1593 break;
1594 SDValue Elt = retval.getValue(j);
1595 if (needTruncate)
1596 Elt = DAG.getNode(ISD::TRUNCATE, dl, EltVT, Elt);
1597 InVals.push_back(Elt);
1598 }
Mehdi Amini56228da2015-07-09 01:57:34 +00001599 Ofst += DL.getTypeAllocSize(VecVT.getTypeForEVT(F->getContext()));
Justin Holewinskif8f70912013-06-28 17:57:59 +00001600 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00001601 }
Justin Holewinski0497ab12013-03-30 14:29:21 +00001602 } else {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001603 SmallVector<EVT, 16> VTs;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001604 SmallVector<uint64_t, 16> Offsets;
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001605 ComputePTXValueVTs(*this, DAG.getDataLayout(), retTy, VTs, &Offsets, 0);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001606 assert(VTs.size() == Ins.size() && "Bad value decomposition");
Justin Holewinski6e40f632014-06-27 18:35:44 +00001607 unsigned RetAlign = getArgumentAlignment(Callee, CS, retTy, 0);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001608 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001609 unsigned sz = VTs[i].getSizeInBits();
Justin Holewinski9982f062014-06-27 19:36:25 +00001610 unsigned AlignI = GreatestCommonDivisor64(RetAlign, Offsets[i]);
Eli Bendersky3e840192015-03-23 16:26:23 +00001611 bool needTruncate = sz < 8;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001612 if (VTs[i].isInteger() && (sz < 8))
1613 sz = 8;
1614
1615 SmallVector<EVT, 4> LoadRetVTs;
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00001616 EVT TheLoadType = VTs[i];
Mehdi Amini56228da2015-07-09 01:57:34 +00001617 if (retTy->isIntegerTy() && DL.getTypeAllocSizeInBits(retTy) < 32) {
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00001618 // This is for integer types only, and specifically not for
1619 // aggregates.
1620 LoadRetVTs.push_back(MVT::i32);
1621 TheLoadType = MVT::i32;
1622 } else if (sz < 16) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001623 // If loading i1/i8 result, generate
1624 // load i8 (-> i16)
1625 // trunc i16 to i1/i8
1626 LoadRetVTs.push_back(MVT::i16);
1627 } else
1628 LoadRetVTs.push_back(Ins[i].VT);
1629 LoadRetVTs.push_back(MVT::Other);
1630 LoadRetVTs.push_back(MVT::Glue);
1631
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001632 SDValue LoadRetOps[] = {Chain, DAG.getConstant(1, dl, MVT::i32),
1633 DAG.getConstant(Offsets[i], dl, MVT::i32),
1634 InFlag};
Justin Holewinskif8f70912013-06-28 17:57:59 +00001635 SDValue retval = DAG.getMemIntrinsicNode(
1636 NVPTXISD::LoadParam, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001637 DAG.getVTList(LoadRetVTs), LoadRetOps,
Justin Holewinski6e40f632014-06-27 18:35:44 +00001638 TheLoadType, MachinePointerInfo(), AlignI);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001639 Chain = retval.getValue(1);
1640 InFlag = retval.getValue(2);
1641 SDValue Ret0 = retval.getValue(0);
1642 if (needTruncate)
1643 Ret0 = DAG.getNode(ISD::TRUNCATE, dl, Ins[i].VT, Ret0);
1644 InVals.push_back(Ret0);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001645 }
1646 }
1647 }
Justin Holewinskif8f70912013-06-28 17:57:59 +00001648
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001649 Chain = DAG.getCALLSEQ_END(Chain,
1650 DAG.getIntPtrConstant(uniqueCallSite, dl, true),
1651 DAG.getIntPtrConstant(uniqueCallSite + 1, dl,
1652 true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00001653 InFlag, dl);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001654 uniqueCallSite++;
1655
1656 // set isTailCall to false for now, until we figure out how to express
1657 // tail call optimization in PTX
1658 isTailCall = false;
1659 return Chain;
1660}
Justin Holewinskiae556d32012-05-04 20:18:50 +00001661
1662// By default CONCAT_VECTORS is lowered by ExpandVectorBuildThroughStack()
1663// (see LegalizeDAG.cpp). This is slow and uses local memory.
1664// We use extract/insert/build vector just as what LegalizeOp() does in llvm 2.5
Justin Holewinski0497ab12013-03-30 14:29:21 +00001665SDValue
1666NVPTXTargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001667 SDNode *Node = Op.getNode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001668 SDLoc dl(Node);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001669 SmallVector<SDValue, 8> Ops;
1670 unsigned NumOperands = Node->getNumOperands();
Justin Holewinski0497ab12013-03-30 14:29:21 +00001671 for (unsigned i = 0; i < NumOperands; ++i) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001672 SDValue SubOp = Node->getOperand(i);
1673 EVT VVT = SubOp.getNode()->getValueType(0);
1674 EVT EltVT = VVT.getVectorElementType();
1675 unsigned NumSubElem = VVT.getVectorNumElements();
Justin Holewinski0497ab12013-03-30 14:29:21 +00001676 for (unsigned j = 0; j < NumSubElem; ++j) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001677 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, SubOp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001678 DAG.getIntPtrConstant(j, dl)));
Justin Holewinskiae556d32012-05-04 20:18:50 +00001679 }
1680 }
Craig Topper48d114b2014-04-26 18:35:24 +00001681 return DAG.getNode(ISD::BUILD_VECTOR, dl, Node->getValueType(0), Ops);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001682}
1683
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001684/// LowerShiftRightParts - Lower SRL_PARTS, SRA_PARTS, which
1685/// 1) returns two i32 values and take a 2 x i32 value to shift plus a shift
1686/// amount, or
1687/// 2) returns two i64 values and take a 2 x i64 value to shift plus a shift
1688/// amount.
1689SDValue NVPTXTargetLowering::LowerShiftRightParts(SDValue Op,
1690 SelectionDAG &DAG) const {
1691 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
1692 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
1693
1694 EVT VT = Op.getValueType();
1695 unsigned VTBits = VT.getSizeInBits();
1696 SDLoc dl(Op);
1697 SDValue ShOpLo = Op.getOperand(0);
1698 SDValue ShOpHi = Op.getOperand(1);
1699 SDValue ShAmt = Op.getOperand(2);
1700 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
1701
Eric Christopherbef0a372015-01-30 01:50:07 +00001702 if (VTBits == 32 && STI.getSmVersion() >= 35) {
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001703
1704 // For 32bit and sm35, we can use the funnel shift 'shf' instruction.
1705 // {dHi, dLo} = {aHi, aLo} >> Amt
1706 // dHi = aHi >> Amt
1707 // dLo = shf.r.clamp aLo, aHi, Amt
1708
1709 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
1710 SDValue Lo = DAG.getNode(NVPTXISD::FUN_SHFR_CLAMP, dl, VT, ShOpLo, ShOpHi,
1711 ShAmt);
1712
1713 SDValue Ops[2] = { Lo, Hi };
1714 return DAG.getMergeValues(Ops, dl);
1715 }
1716 else {
1717
1718 // {dHi, dLo} = {aHi, aLo} >> Amt
1719 // - if (Amt>=size) then
1720 // dLo = aHi >> (Amt-size)
1721 // dHi = aHi >> Amt (this is either all 0 or all 1)
1722 // else
1723 // dLo = (aLo >>logic Amt) | (aHi << (size-Amt))
1724 // dHi = aHi >> Amt
1725
1726 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001727 DAG.getConstant(VTBits, dl, MVT::i32),
1728 ShAmt);
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001729 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
1730 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001731 DAG.getConstant(VTBits, dl, MVT::i32));
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001732 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
1733 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
1734 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
1735
1736 SDValue Cmp = DAG.getSetCC(dl, MVT::i1, ShAmt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001737 DAG.getConstant(VTBits, dl, MVT::i32),
1738 ISD::SETGE);
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001739 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
1740 SDValue Lo = DAG.getNode(ISD::SELECT, dl, VT, Cmp, TrueVal, FalseVal);
1741
1742 SDValue Ops[2] = { Lo, Hi };
1743 return DAG.getMergeValues(Ops, dl);
1744 }
1745}
1746
1747/// LowerShiftLeftParts - Lower SHL_PARTS, which
1748/// 1) returns two i32 values and take a 2 x i32 value to shift plus a shift
1749/// amount, or
1750/// 2) returns two i64 values and take a 2 x i64 value to shift plus a shift
1751/// amount.
1752SDValue NVPTXTargetLowering::LowerShiftLeftParts(SDValue Op,
1753 SelectionDAG &DAG) const {
1754 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
1755 assert(Op.getOpcode() == ISD::SHL_PARTS);
1756
1757 EVT VT = Op.getValueType();
1758 unsigned VTBits = VT.getSizeInBits();
1759 SDLoc dl(Op);
1760 SDValue ShOpLo = Op.getOperand(0);
1761 SDValue ShOpHi = Op.getOperand(1);
1762 SDValue ShAmt = Op.getOperand(2);
1763
Eric Christopherbef0a372015-01-30 01:50:07 +00001764 if (VTBits == 32 && STI.getSmVersion() >= 35) {
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001765
1766 // For 32bit and sm35, we can use the funnel shift 'shf' instruction.
1767 // {dHi, dLo} = {aHi, aLo} << Amt
1768 // dHi = shf.l.clamp aLo, aHi, Amt
1769 // dLo = aLo << Amt
1770
1771 SDValue Hi = DAG.getNode(NVPTXISD::FUN_SHFL_CLAMP, dl, VT, ShOpLo, ShOpHi,
1772 ShAmt);
1773 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
1774
1775 SDValue Ops[2] = { Lo, Hi };
1776 return DAG.getMergeValues(Ops, dl);
1777 }
1778 else {
1779
1780 // {dHi, dLo} = {aHi, aLo} << Amt
1781 // - if (Amt>=size) then
1782 // dLo = aLo << Amt (all 0)
1783 // dLo = aLo << (Amt-size)
1784 // else
1785 // dLo = aLo << Amt
1786 // dHi = (aHi << Amt) | (aLo >> (size-Amt))
1787
1788 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001789 DAG.getConstant(VTBits, dl, MVT::i32),
1790 ShAmt);
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001791 SDValue Tmp1 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
1792 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001793 DAG.getConstant(VTBits, dl, MVT::i32));
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001794 SDValue Tmp2 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
1795 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
1796 SDValue TrueVal = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
1797
1798 SDValue Cmp = DAG.getSetCC(dl, MVT::i1, ShAmt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001799 DAG.getConstant(VTBits, dl, MVT::i32),
1800 ISD::SETGE);
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001801 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
1802 SDValue Hi = DAG.getNode(ISD::SELECT, dl, VT, Cmp, TrueVal, FalseVal);
1803
1804 SDValue Ops[2] = { Lo, Hi };
1805 return DAG.getMergeValues(Ops, dl);
1806 }
1807}
1808
Justin Holewinski0497ab12013-03-30 14:29:21 +00001809SDValue
1810NVPTXTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001811 switch (Op.getOpcode()) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00001812 case ISD::RETURNADDR:
1813 return SDValue();
1814 case ISD::FRAMEADDR:
1815 return SDValue();
1816 case ISD::GlobalAddress:
1817 return LowerGlobalAddress(Op, DAG);
1818 case ISD::INTRINSIC_W_CHAIN:
1819 return Op;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001820 case ISD::BUILD_VECTOR:
1821 case ISD::EXTRACT_SUBVECTOR:
1822 return Op;
Justin Holewinski0497ab12013-03-30 14:29:21 +00001823 case ISD::CONCAT_VECTORS:
1824 return LowerCONCAT_VECTORS(Op, DAG);
1825 case ISD::STORE:
1826 return LowerSTORE(Op, DAG);
1827 case ISD::LOAD:
1828 return LowerLOAD(Op, DAG);
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001829 case ISD::SHL_PARTS:
1830 return LowerShiftLeftParts(Op, DAG);
1831 case ISD::SRA_PARTS:
1832 case ISD::SRL_PARTS:
1833 return LowerShiftRightParts(Op, DAG);
Justin Holewinskid4d2e9b2015-01-26 19:52:20 +00001834 case ISD::SELECT:
1835 return LowerSelect(Op, DAG);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001836 default:
David Blaikie891d0a32012-05-04 22:34:16 +00001837 llvm_unreachable("Custom lowering not defined for operation");
Justin Holewinskiae556d32012-05-04 20:18:50 +00001838 }
1839}
1840
Justin Holewinskid4d2e9b2015-01-26 19:52:20 +00001841SDValue NVPTXTargetLowering::LowerSelect(SDValue Op, SelectionDAG &DAG) const {
1842 SDValue Op0 = Op->getOperand(0);
1843 SDValue Op1 = Op->getOperand(1);
1844 SDValue Op2 = Op->getOperand(2);
1845 SDLoc DL(Op.getNode());
1846
1847 assert(Op.getValueType() == MVT::i1 && "Custom lowering enabled only for i1");
1848
1849 Op1 = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, Op1);
1850 Op2 = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, Op2);
1851 SDValue Select = DAG.getNode(ISD::SELECT, DL, MVT::i32, Op0, Op1, Op2);
1852 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, DL, MVT::i1, Select);
1853
1854 return Trunc;
1855}
1856
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001857SDValue NVPTXTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
1858 if (Op.getValueType() == MVT::i1)
1859 return LowerLOADi1(Op, DAG);
1860 else
1861 return SDValue();
1862}
1863
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001864// v = ld i1* addr
1865// =>
Justin Holewinskif8f70912013-06-28 17:57:59 +00001866// v1 = ld i8* addr (-> i16)
1867// v = trunc i16 to i1
Justin Holewinski0497ab12013-03-30 14:29:21 +00001868SDValue NVPTXTargetLowering::LowerLOADi1(SDValue Op, SelectionDAG &DAG) const {
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001869 SDNode *Node = Op.getNode();
1870 LoadSDNode *LD = cast<LoadSDNode>(Node);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001871 SDLoc dl(Node);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001872 assert(LD->getExtensionType() == ISD::NON_EXTLOAD);
NAKAMURA Takumi5bbe0e12012-11-14 23:46:15 +00001873 assert(Node->getValueType(0) == MVT::i1 &&
1874 "Custom lowering for i1 load only");
Justin Holewinski0497ab12013-03-30 14:29:21 +00001875 SDValue newLD =
Justin Holewinskif8f70912013-06-28 17:57:59 +00001876 DAG.getLoad(MVT::i16, dl, LD->getChain(), LD->getBasePtr(),
Justin Holewinski0497ab12013-03-30 14:29:21 +00001877 LD->getPointerInfo(), LD->isVolatile(), LD->isNonTemporal(),
1878 LD->isInvariant(), LD->getAlignment());
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001879 SDValue result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, newLD);
1880 // The legalizer (the caller) is expecting two values from the legalized
1881 // load, so we build a MergeValues node for it. See ExpandUnalignedLoad()
1882 // in LegalizeDAG.cpp which also uses MergeValues.
Justin Holewinski0497ab12013-03-30 14:29:21 +00001883 SDValue Ops[] = { result, LD->getChain() };
Craig Topper64941d92014-04-27 19:20:57 +00001884 return DAG.getMergeValues(Ops, dl);
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001885}
1886
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001887SDValue NVPTXTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
1888 EVT ValVT = Op.getOperand(1).getValueType();
1889 if (ValVT == MVT::i1)
1890 return LowerSTOREi1(Op, DAG);
1891 else if (ValVT.isVector())
1892 return LowerSTOREVector(Op, DAG);
1893 else
1894 return SDValue();
1895}
1896
1897SDValue
1898NVPTXTargetLowering::LowerSTOREVector(SDValue Op, SelectionDAG &DAG) const {
1899 SDNode *N = Op.getNode();
1900 SDValue Val = N->getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001901 SDLoc DL(N);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001902 EVT ValVT = Val.getValueType();
1903
1904 if (ValVT.isVector()) {
1905 // We only handle "native" vector sizes for now, e.g. <4 x double> is not
1906 // legal. We can (and should) split that into 2 stores of <2 x double> here
1907 // but I'm leaving that as a TODO for now.
1908 if (!ValVT.isSimple())
1909 return SDValue();
1910 switch (ValVT.getSimpleVT().SimpleTy) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00001911 default:
1912 return SDValue();
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001913 case MVT::v2i8:
1914 case MVT::v2i16:
1915 case MVT::v2i32:
1916 case MVT::v2i64:
1917 case MVT::v2f32:
1918 case MVT::v2f64:
1919 case MVT::v4i8:
1920 case MVT::v4i16:
1921 case MVT::v4i32:
1922 case MVT::v4f32:
1923 // This is a "native" vector type
1924 break;
1925 }
1926
Justin Holewinskiac451062014-07-16 19:45:35 +00001927 MemSDNode *MemSD = cast<MemSDNode>(N);
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001928 const DataLayout &TD = DAG.getDataLayout();
Justin Holewinskiac451062014-07-16 19:45:35 +00001929
1930 unsigned Align = MemSD->getAlignment();
1931 unsigned PrefAlign =
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001932 TD.getPrefTypeAlignment(ValVT.getTypeForEVT(*DAG.getContext()));
Justin Holewinskiac451062014-07-16 19:45:35 +00001933 if (Align < PrefAlign) {
1934 // This store is not sufficiently aligned, so bail out and let this vector
1935 // store be scalarized. Note that we may still be able to emit smaller
1936 // vector stores. For example, if we are storing a <4 x float> with an
1937 // alignment of 8, this check will fail but the legalizer will try again
1938 // with 2 x <2 x float>, which will succeed with an alignment of 8.
1939 return SDValue();
1940 }
1941
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001942 unsigned Opcode = 0;
1943 EVT EltVT = ValVT.getVectorElementType();
1944 unsigned NumElts = ValVT.getVectorNumElements();
1945
1946 // Since StoreV2 is a target node, we cannot rely on DAG type legalization.
1947 // Therefore, we must ensure the type is legal. For i1 and i8, we set the
Alp Tokercb402912014-01-24 17:20:08 +00001948 // stored type to i16 and propagate the "real" type as the memory type.
Justin Holewinskia2911282013-07-01 12:58:58 +00001949 bool NeedExt = false;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001950 if (EltVT.getSizeInBits() < 16)
Justin Holewinskia2911282013-07-01 12:58:58 +00001951 NeedExt = true;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001952
1953 switch (NumElts) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00001954 default:
1955 return SDValue();
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001956 case 2:
1957 Opcode = NVPTXISD::StoreV2;
1958 break;
1959 case 4: {
1960 Opcode = NVPTXISD::StoreV4;
1961 break;
1962 }
1963 }
1964
1965 SmallVector<SDValue, 8> Ops;
1966
1967 // First is the chain
1968 Ops.push_back(N->getOperand(0));
1969
1970 // Then the split values
1971 for (unsigned i = 0; i < NumElts; ++i) {
1972 SDValue ExtVal = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001973 DAG.getIntPtrConstant(i, DL));
Justin Holewinskia2911282013-07-01 12:58:58 +00001974 if (NeedExt)
1975 ExtVal = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i16, ExtVal);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001976 Ops.push_back(ExtVal);
1977 }
1978
1979 // Then any remaining arguments
Benjamin Kramer5fbfe2f2015-02-28 13:20:15 +00001980 Ops.append(N->op_begin() + 2, N->op_end());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001981
Justin Holewinski0497ab12013-03-30 14:29:21 +00001982 SDValue NewSt = DAG.getMemIntrinsicNode(
Craig Topper206fcd42014-04-26 19:29:41 +00001983 Opcode, DL, DAG.getVTList(MVT::Other), Ops,
Justin Holewinski0497ab12013-03-30 14:29:21 +00001984 MemSD->getMemoryVT(), MemSD->getMemOperand());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001985
1986 //return DCI.CombineTo(N, NewSt, true);
1987 return NewSt;
1988 }
1989
1990 return SDValue();
1991}
1992
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001993// st i1 v, addr
1994// =>
Justin Holewinskif8f70912013-06-28 17:57:59 +00001995// v1 = zxt v to i16
1996// st.u8 i16, addr
Justin Holewinski0497ab12013-03-30 14:29:21 +00001997SDValue NVPTXTargetLowering::LowerSTOREi1(SDValue Op, SelectionDAG &DAG) const {
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001998 SDNode *Node = Op.getNode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001999 SDLoc dl(Node);
Justin Holewinskic6462aa2012-11-14 19:19:16 +00002000 StoreSDNode *ST = cast<StoreSDNode>(Node);
2001 SDValue Tmp1 = ST->getChain();
2002 SDValue Tmp2 = ST->getBasePtr();
2003 SDValue Tmp3 = ST->getValue();
NAKAMURA Takumi5bbe0e12012-11-14 23:46:15 +00002004 assert(Tmp3.getValueType() == MVT::i1 && "Custom lowering for i1 store only");
Justin Holewinskic6462aa2012-11-14 19:19:16 +00002005 unsigned Alignment = ST->getAlignment();
2006 bool isVolatile = ST->isVolatile();
2007 bool isNonTemporal = ST->isNonTemporal();
Justin Holewinskif8f70912013-06-28 17:57:59 +00002008 Tmp3 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Tmp3);
2009 SDValue Result = DAG.getTruncStore(Tmp1, dl, Tmp3, Tmp2,
2010 ST->getPointerInfo(), MVT::i8, isNonTemporal,
2011 isVolatile, Alignment);
Justin Holewinskic6462aa2012-11-14 19:19:16 +00002012 return Result;
2013}
2014
Justin Holewinskiae556d32012-05-04 20:18:50 +00002015SDValue
2016NVPTXTargetLowering::getParamSymbol(SelectionDAG &DAG, int idx, EVT v) const {
Justin Holewinskia2a63d22013-08-06 14:13:27 +00002017 std::string ParamSym;
2018 raw_string_ostream ParamStr(ParamSym);
2019
2020 ParamStr << DAG.getMachineFunction().getName() << "_param_" << idx;
2021 ParamStr.flush();
2022
2023 std::string *SavedStr =
2024 nvTM->getManagedStrPool()->getManagedString(ParamSym.c_str());
2025 return DAG.getTargetExternalSymbol(SavedStr->c_str(), v);
Justin Holewinskiae556d32012-05-04 20:18:50 +00002026}
2027
Justin Holewinskiae556d32012-05-04 20:18:50 +00002028// Check to see if the kernel argument is image*_t or sampler_t
2029
2030bool llvm::isImageOrSamplerVal(const Value *arg, const Module *context) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00002031 static const char *const specialTypes[] = { "struct._image2d_t",
2032 "struct._image3d_t",
2033 "struct._sampler_t" };
Justin Holewinskiae556d32012-05-04 20:18:50 +00002034
Craig Toppere3dcce92015-08-01 22:20:21 +00002035 Type *Ty = arg->getType();
2036 auto *PTy = dyn_cast<PointerType>(Ty);
Justin Holewinskiae556d32012-05-04 20:18:50 +00002037
2038 if (!PTy)
2039 return false;
2040
2041 if (!context)
2042 return false;
2043
Craig Toppere3dcce92015-08-01 22:20:21 +00002044 auto *STy = dyn_cast<StructType>(PTy->getElementType());
Justin Holewinskifb711152012-12-05 20:50:28 +00002045 const std::string TypeName = STy && !STy->isLiteral() ? STy->getName() : "";
Justin Holewinskiae556d32012-05-04 20:18:50 +00002046
Craig Topperec15ea12015-10-17 21:32:28 +00002047 return std::find(std::begin(specialTypes), std::end(specialTypes),
2048 TypeName) != std::end(specialTypes);
Justin Holewinskiae556d32012-05-04 20:18:50 +00002049}
2050
Justin Holewinski0497ab12013-03-30 14:29:21 +00002051SDValue NVPTXTargetLowering::LowerFormalArguments(
2052 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002053 const SmallVectorImpl<ISD::InputArg> &Ins, SDLoc dl, SelectionDAG &DAG,
Justin Holewinski0497ab12013-03-30 14:29:21 +00002054 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002055 MachineFunction &MF = DAG.getMachineFunction();
Mehdi Aminia749f2a2015-07-09 02:09:52 +00002056 const DataLayout &DL = DAG.getDataLayout();
2057 auto PtrVT = getPointerTy(DAG.getDataLayout());
Justin Holewinskiae556d32012-05-04 20:18:50 +00002058
2059 const Function *F = MF.getFunction();
Bill Wendlinge94d8432012-12-07 23:16:57 +00002060 const AttributeSet &PAL = F->getAttributes();
Eric Christopherbef0a372015-01-30 01:50:07 +00002061 const TargetLowering *TLI = STI.getTargetLowering();
Justin Holewinskiae556d32012-05-04 20:18:50 +00002062
2063 SDValue Root = DAG.getRoot();
2064 std::vector<SDValue> OutChains;
2065
2066 bool isKernel = llvm::isKernelFunction(*F);
Eric Christopherbef0a372015-01-30 01:50:07 +00002067 bool isABI = (STI.getSmVersion() >= 20);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002068 assert(isABI && "Non-ABI compilation is not supported");
2069 if (!isABI)
2070 return Chain;
Justin Holewinskiae556d32012-05-04 20:18:50 +00002071
2072 std::vector<Type *> argTypes;
2073 std::vector<const Argument *> theArgs;
2074 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
Justin Holewinski0497ab12013-03-30 14:29:21 +00002075 I != E; ++I) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002076 theArgs.push_back(I);
2077 argTypes.push_back(I->getType());
2078 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002079 // argTypes.size() (or theArgs.size()) and Ins.size() need not match.
2080 // Ins.size() will be larger
2081 // * if there is an aggregate argument with multiple fields (each field
2082 // showing up separately in Ins)
2083 // * if there is a vector argument with more than typical vector-length
2084 // elements (generally if more than 4) where each vector element is
2085 // individually present in Ins.
2086 // So a different index should be used for indexing into Ins.
2087 // See similar issue in LowerCall.
2088 unsigned InsIdx = 0;
Justin Holewinskiae556d32012-05-04 20:18:50 +00002089
2090 int idx = 0;
Justin Holewinski44f5c602013-06-28 17:57:53 +00002091 for (unsigned i = 0, e = theArgs.size(); i != e; ++i, ++idx, ++InsIdx) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002092 Type *Ty = argTypes[i];
Justin Holewinskiae556d32012-05-04 20:18:50 +00002093
2094 // If the kernel argument is image*_t or sampler_t, convert it to
2095 // a i32 constant holding the parameter position. This can later
2096 // matched in the AsmPrinter to output the correct mangled name.
Justin Holewinski0497ab12013-03-30 14:29:21 +00002097 if (isImageOrSamplerVal(
2098 theArgs[i],
2099 (theArgs[i]->getParent() ? theArgs[i]->getParent()->getParent()
Craig Topper062a2ba2014-04-25 05:30:21 +00002100 : nullptr))) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002101 assert(isKernel && "Only kernels can have image/sampler params");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002102 InVals.push_back(DAG.getConstant(i + 1, dl, MVT::i32));
Justin Holewinskiae556d32012-05-04 20:18:50 +00002103 continue;
2104 }
2105
2106 if (theArgs[i]->use_empty()) {
2107 // argument is dead
Justin Holewinski44f5c602013-06-28 17:57:53 +00002108 if (Ty->isAggregateType()) {
2109 SmallVector<EVT, 16> vtparts;
2110
Mehdi Aminia749f2a2015-07-09 02:09:52 +00002111 ComputePTXValueVTs(*this, DAG.getDataLayout(), Ty, vtparts);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002112 assert(vtparts.size() > 0 && "empty aggregate type not expected");
2113 for (unsigned parti = 0, parte = vtparts.size(); parti != parte;
2114 ++parti) {
Justin Holewinskib5db95e2014-06-27 18:36:04 +00002115 InVals.push_back(DAG.getNode(ISD::UNDEF, dl, Ins[InsIdx].VT));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002116 ++InsIdx;
Justin Holewinskie9884092013-03-24 21:17:47 +00002117 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002118 if (vtparts.size() > 0)
2119 --InsIdx;
2120 continue;
Justin Holewinskie9884092013-03-24 21:17:47 +00002121 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002122 if (Ty->isVectorTy()) {
Mehdi Amini44ede332015-07-09 02:09:04 +00002123 EVT ObjectVT = getValueType(DL, Ty);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002124 unsigned NumRegs = TLI->getNumRegisters(F->getContext(), ObjectVT);
2125 for (unsigned parti = 0; parti < NumRegs; ++parti) {
2126 InVals.push_back(DAG.getNode(ISD::UNDEF, dl, Ins[InsIdx].VT));
2127 ++InsIdx;
2128 }
2129 if (NumRegs > 0)
2130 --InsIdx;
2131 continue;
2132 }
2133 InVals.push_back(DAG.getNode(ISD::UNDEF, dl, Ins[InsIdx].VT));
Justin Holewinskiae556d32012-05-04 20:18:50 +00002134 continue;
2135 }
2136
2137 // In the following cases, assign a node order of "idx+1"
Justin Holewinski44f5c602013-06-28 17:57:53 +00002138 // to newly created nodes. The SDNodes for params have to
Justin Holewinskiae556d32012-05-04 20:18:50 +00002139 // appear in the same order as their order of appearance
2140 // in the original function. "idx+1" holds that order.
Eli Bendersky3e840192015-03-23 16:26:23 +00002141 if (!PAL.hasAttribute(i + 1, Attribute::ByVal)) {
Justin Holewinski44f5c602013-06-28 17:57:53 +00002142 if (Ty->isAggregateType()) {
2143 SmallVector<EVT, 16> vtparts;
2144 SmallVector<uint64_t, 16> offsets;
2145
Justin Holewinskif8f70912013-06-28 17:57:59 +00002146 // NOTE: Here, we lose the ability to issue vector loads for vectors
2147 // that are a part of a struct. This should be investigated in the
2148 // future.
Mehdi Aminia749f2a2015-07-09 02:09:52 +00002149 ComputePTXValueVTs(*this, DAG.getDataLayout(), Ty, vtparts, &offsets,
2150 0);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002151 assert(vtparts.size() > 0 && "empty aggregate type not expected");
2152 bool aggregateIsPacked = false;
2153 if (StructType *STy = llvm::dyn_cast<StructType>(Ty))
2154 aggregateIsPacked = STy->isPacked();
2155
Mehdi Amini44ede332015-07-09 02:09:04 +00002156 SDValue Arg = getParamSymbol(DAG, idx, PtrVT);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002157 for (unsigned parti = 0, parte = vtparts.size(); parti != parte;
2158 ++parti) {
2159 EVT partVT = vtparts[parti];
2160 Value *srcValue = Constant::getNullValue(
2161 PointerType::get(partVT.getTypeForEVT(F->getContext()),
2162 llvm::ADDRESS_SPACE_PARAM));
2163 SDValue srcAddr =
Mehdi Amini44ede332015-07-09 02:09:04 +00002164 DAG.getNode(ISD::ADD, dl, PtrVT, Arg,
2165 DAG.getConstant(offsets[parti], dl, PtrVT));
Mehdi Amini56228da2015-07-09 01:57:34 +00002166 unsigned partAlign = aggregateIsPacked
2167 ? 1
2168 : DL.getABITypeAlignment(
2169 partVT.getTypeForEVT(F->getContext()));
Justin Holewinskia2911282013-07-01 12:58:58 +00002170 SDValue p;
2171 if (Ins[InsIdx].VT.getSizeInBits() > partVT.getSizeInBits()) {
2172 ISD::LoadExtType ExtOp = Ins[InsIdx].Flags.isSExt() ?
2173 ISD::SEXTLOAD : ISD::ZEXTLOAD;
2174 p = DAG.getExtLoad(ExtOp, dl, Ins[InsIdx].VT, Root, srcAddr,
Justin Holewinskif8f70912013-06-28 17:57:59 +00002175 MachinePointerInfo(srcValue), partVT, false,
Louis Gerbarg67474e32014-07-31 21:45:05 +00002176 false, false, partAlign);
Justin Holewinskia2911282013-07-01 12:58:58 +00002177 } else {
Justin Holewinskif8f70912013-06-28 17:57:59 +00002178 p = DAG.getLoad(partVT, dl, Root, srcAddr,
2179 MachinePointerInfo(srcValue), false, false, false,
2180 partAlign);
Justin Holewinskia2911282013-07-01 12:58:58 +00002181 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002182 if (p.getNode())
2183 p.getNode()->setIROrder(idx + 1);
2184 InVals.push_back(p);
2185 ++InsIdx;
Justin Holewinskie9884092013-03-24 21:17:47 +00002186 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002187 if (vtparts.size() > 0)
2188 --InsIdx;
Justin Holewinskie9884092013-03-24 21:17:47 +00002189 continue;
2190 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002191 if (Ty->isVectorTy()) {
Mehdi Amini44ede332015-07-09 02:09:04 +00002192 EVT ObjectVT = getValueType(DL, Ty);
2193 SDValue Arg = getParamSymbol(DAG, idx, PtrVT);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002194 unsigned NumElts = ObjectVT.getVectorNumElements();
2195 assert(TLI->getNumRegisters(F->getContext(), ObjectVT) == NumElts &&
2196 "Vector was not scalarized");
Justin Holewinski44f5c602013-06-28 17:57:53 +00002197 EVT EltVT = ObjectVT.getVectorElementType();
2198
2199 // V1 load
2200 // f32 = load ...
2201 if (NumElts == 1) {
2202 // We only have one element, so just directly load it
2203 Value *SrcValue = Constant::getNullValue(PointerType::get(
2204 EltVT.getTypeForEVT(F->getContext()), llvm::ADDRESS_SPACE_PARAM));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002205 SDValue P = DAG.getLoad(
Mehdi Amini56228da2015-07-09 01:57:34 +00002206 EltVT, dl, Root, Arg, MachinePointerInfo(SrcValue), false, false,
2207 true,
2208 DL.getABITypeAlignment(EltVT.getTypeForEVT(F->getContext())));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002209 if (P.getNode())
2210 P.getNode()->setIROrder(idx + 1);
2211
Justin Holewinskif8f70912013-06-28 17:57:59 +00002212 if (Ins[InsIdx].VT.getSizeInBits() > EltVT.getSizeInBits())
Justin Holewinskia2911282013-07-01 12:58:58 +00002213 P = DAG.getNode(ISD::ANY_EXTEND, dl, Ins[InsIdx].VT, P);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002214 InVals.push_back(P);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002215 ++InsIdx;
2216 } else if (NumElts == 2) {
2217 // V2 load
2218 // f32,f32 = load ...
2219 EVT VecVT = EVT::getVectorVT(F->getContext(), EltVT, 2);
2220 Value *SrcValue = Constant::getNullValue(PointerType::get(
2221 VecVT.getTypeForEVT(F->getContext()), llvm::ADDRESS_SPACE_PARAM));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002222 SDValue P = DAG.getLoad(
Mehdi Amini56228da2015-07-09 01:57:34 +00002223 VecVT, dl, Root, Arg, MachinePointerInfo(SrcValue), false, false,
2224 true,
2225 DL.getABITypeAlignment(VecVT.getTypeForEVT(F->getContext())));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002226 if (P.getNode())
2227 P.getNode()->setIROrder(idx + 1);
2228
2229 SDValue Elt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, P,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002230 DAG.getIntPtrConstant(0, dl));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002231 SDValue Elt1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, P,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002232 DAG.getIntPtrConstant(1, dl));
Justin Holewinskif8f70912013-06-28 17:57:59 +00002233
2234 if (Ins[InsIdx].VT.getSizeInBits() > EltVT.getSizeInBits()) {
Justin Holewinskia2911282013-07-01 12:58:58 +00002235 Elt0 = DAG.getNode(ISD::ANY_EXTEND, dl, Ins[InsIdx].VT, Elt0);
2236 Elt1 = DAG.getNode(ISD::ANY_EXTEND, dl, Ins[InsIdx].VT, Elt1);
Justin Holewinskif8f70912013-06-28 17:57:59 +00002237 }
2238
Justin Holewinski44f5c602013-06-28 17:57:53 +00002239 InVals.push_back(Elt0);
2240 InVals.push_back(Elt1);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002241 InsIdx += 2;
2242 } else {
2243 // V4 loads
2244 // We have at least 4 elements (<3 x Ty> expands to 4 elements) and
2245 // the
2246 // vector will be expanded to a power of 2 elements, so we know we can
2247 // always round up to the next multiple of 4 when creating the vector
2248 // loads.
2249 // e.g. 4 elem => 1 ld.v4
2250 // 6 elem => 2 ld.v4
2251 // 8 elem => 2 ld.v4
2252 // 11 elem => 3 ld.v4
2253 unsigned VecSize = 4;
2254 if (EltVT.getSizeInBits() == 64) {
2255 VecSize = 2;
2256 }
2257 EVT VecVT = EVT::getVectorVT(F->getContext(), EltVT, VecSize);
Tilmann Scheller383b4ff2014-10-02 15:12:48 +00002258 unsigned Ofst = 0;
Justin Holewinski44f5c602013-06-28 17:57:53 +00002259 for (unsigned i = 0; i < NumElts; i += VecSize) {
2260 Value *SrcValue = Constant::getNullValue(
2261 PointerType::get(VecVT.getTypeForEVT(F->getContext()),
2262 llvm::ADDRESS_SPACE_PARAM));
Mehdi Amini44ede332015-07-09 02:09:04 +00002263 SDValue SrcAddr = DAG.getNode(ISD::ADD, dl, PtrVT, Arg,
2264 DAG.getConstant(Ofst, dl, PtrVT));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002265 SDValue P = DAG.getLoad(
2266 VecVT, dl, Root, SrcAddr, MachinePointerInfo(SrcValue), false,
2267 false, true,
Mehdi Amini56228da2015-07-09 01:57:34 +00002268 DL.getABITypeAlignment(VecVT.getTypeForEVT(F->getContext())));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002269 if (P.getNode())
2270 P.getNode()->setIROrder(idx + 1);
2271
2272 for (unsigned j = 0; j < VecSize; ++j) {
2273 if (i + j >= NumElts)
2274 break;
2275 SDValue Elt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, P,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002276 DAG.getIntPtrConstant(j, dl));
Justin Holewinskif8f70912013-06-28 17:57:59 +00002277 if (Ins[InsIdx].VT.getSizeInBits() > EltVT.getSizeInBits())
Justin Holewinskia2911282013-07-01 12:58:58 +00002278 Elt = DAG.getNode(ISD::ANY_EXTEND, dl, Ins[InsIdx].VT, Elt);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002279 InVals.push_back(Elt);
2280 }
Mehdi Amini56228da2015-07-09 01:57:34 +00002281 Ofst += DL.getTypeAllocSize(VecVT.getTypeForEVT(F->getContext()));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002282 }
Justin Holewinski4f5bc9b2013-11-11 19:28:16 +00002283 InsIdx += NumElts;
Justin Holewinski44f5c602013-06-28 17:57:53 +00002284 }
2285
2286 if (NumElts > 0)
2287 --InsIdx;
2288 continue;
Justin Holewinskiae556d32012-05-04 20:18:50 +00002289 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002290 // A plain scalar.
Mehdi Amini44ede332015-07-09 02:09:04 +00002291 EVT ObjectVT = getValueType(DL, Ty);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002292 // If ABI, load from the param symbol
Mehdi Amini44ede332015-07-09 02:09:04 +00002293 SDValue Arg = getParamSymbol(DAG, idx, PtrVT);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002294 Value *srcValue = Constant::getNullValue(PointerType::get(
2295 ObjectVT.getTypeForEVT(F->getContext()), llvm::ADDRESS_SPACE_PARAM));
Justin Holewinskif8f70912013-06-28 17:57:59 +00002296 SDValue p;
Justin Holewinskia2911282013-07-01 12:58:58 +00002297 if (ObjectVT.getSizeInBits() < Ins[InsIdx].VT.getSizeInBits()) {
2298 ISD::LoadExtType ExtOp = Ins[InsIdx].Flags.isSExt() ?
2299 ISD::SEXTLOAD : ISD::ZEXTLOAD;
Mehdi Amini56228da2015-07-09 01:57:34 +00002300 p = DAG.getExtLoad(
2301 ExtOp, dl, Ins[InsIdx].VT, Root, Arg, MachinePointerInfo(srcValue),
2302 ObjectVT, false, false, false,
2303 DL.getABITypeAlignment(ObjectVT.getTypeForEVT(F->getContext())));
Justin Holewinskia2911282013-07-01 12:58:58 +00002304 } else {
Mehdi Amini56228da2015-07-09 01:57:34 +00002305 p = DAG.getLoad(
2306 Ins[InsIdx].VT, dl, Root, Arg, MachinePointerInfo(srcValue), false,
2307 false, false,
2308 DL.getABITypeAlignment(ObjectVT.getTypeForEVT(F->getContext())));
Justin Holewinskia2911282013-07-01 12:58:58 +00002309 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002310 if (p.getNode())
2311 p.getNode()->setIROrder(idx + 1);
2312 InVals.push_back(p);
Justin Holewinskiae556d32012-05-04 20:18:50 +00002313 continue;
2314 }
2315
2316 // Param has ByVal attribute
Justin Holewinski44f5c602013-06-28 17:57:53 +00002317 // Return MoveParam(param symbol).
2318 // Ideally, the param symbol can be returned directly,
2319 // but when SDNode builder decides to use it in a CopyToReg(),
2320 // machine instruction fails because TargetExternalSymbol
2321 // (not lowered) is target dependent, and CopyToReg assumes
2322 // the source is lowered.
Mehdi Amini44ede332015-07-09 02:09:04 +00002323 EVT ObjectVT = getValueType(DL, Ty);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002324 assert(ObjectVT == Ins[InsIdx].VT &&
2325 "Ins type did not match function type");
Mehdi Amini44ede332015-07-09 02:09:04 +00002326 SDValue Arg = getParamSymbol(DAG, idx, PtrVT);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002327 SDValue p = DAG.getNode(NVPTXISD::MoveParam, dl, ObjectVT, Arg);
2328 if (p.getNode())
2329 p.getNode()->setIROrder(idx + 1);
2330 if (isKernel)
2331 InVals.push_back(p);
2332 else {
2333 SDValue p2 = DAG.getNode(
2334 ISD::INTRINSIC_WO_CHAIN, dl, ObjectVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002335 DAG.getConstant(Intrinsic::nvvm_ptr_local_to_gen, dl, MVT::i32), p);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002336 InVals.push_back(p2);
Justin Holewinskiae556d32012-05-04 20:18:50 +00002337 }
2338 }
2339
2340 // Clang will check explicit VarArg and issue error if any. However, Clang
2341 // will let code with
Justin Holewinski44f5c602013-06-28 17:57:53 +00002342 // implicit var arg like f() pass. See bug 617733.
Justin Holewinskiae556d32012-05-04 20:18:50 +00002343 // We treat this case as if the arg list is empty.
Justin Holewinski44f5c602013-06-28 17:57:53 +00002344 // if (F.isVarArg()) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002345 // assert(0 && "VarArg not supported yet!");
2346 //}
2347
2348 if (!OutChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002349 DAG.setRoot(DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains));
Justin Holewinskiae556d32012-05-04 20:18:50 +00002350
2351 return Chain;
2352}
2353
Justin Holewinski44f5c602013-06-28 17:57:53 +00002354
Justin Holewinski120baee2013-06-28 17:57:55 +00002355SDValue
2356NVPTXTargetLowering::LowerReturn(SDValue Chain, CallingConv::ID CallConv,
2357 bool isVarArg,
2358 const SmallVectorImpl<ISD::OutputArg> &Outs,
2359 const SmallVectorImpl<SDValue> &OutVals,
2360 SDLoc dl, SelectionDAG &DAG) const {
2361 MachineFunction &MF = DAG.getMachineFunction();
2362 const Function *F = MF.getFunction();
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002363 Type *RetTy = F->getReturnType();
Mehdi Amini44ede332015-07-09 02:09:04 +00002364 const DataLayout &TD = DAG.getDataLayout();
Justin Holewinskiae556d32012-05-04 20:18:50 +00002365
Eric Christopherbef0a372015-01-30 01:50:07 +00002366 bool isABI = (STI.getSmVersion() >= 20);
Justin Holewinski120baee2013-06-28 17:57:55 +00002367 assert(isABI && "Non-ABI compilation is not supported");
2368 if (!isABI)
2369 return Chain;
Justin Holewinskiae556d32012-05-04 20:18:50 +00002370
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002371 if (VectorType *VTy = dyn_cast<VectorType>(RetTy)) {
Justin Holewinski120baee2013-06-28 17:57:55 +00002372 // If we have a vector type, the OutVals array will be the scalarized
2373 // components and we have combine them into 1 or more vector stores.
2374 unsigned NumElts = VTy->getNumElements();
2375 assert(NumElts == Outs.size() && "Bad scalarization of return value");
2376
Justin Holewinskif8f70912013-06-28 17:57:59 +00002377 // const_cast can be removed in later LLVM versions
Mehdi Amini44ede332015-07-09 02:09:04 +00002378 EVT EltVT = getValueType(TD, RetTy).getVectorElementType();
Justin Holewinskif8f70912013-06-28 17:57:59 +00002379 bool NeedExtend = false;
2380 if (EltVT.getSizeInBits() < 16)
2381 NeedExtend = true;
2382
Justin Holewinski120baee2013-06-28 17:57:55 +00002383 // V1 store
2384 if (NumElts == 1) {
2385 SDValue StoreVal = OutVals[0];
2386 // We only have one element, so just directly store it
Justin Holewinskif8f70912013-06-28 17:57:59 +00002387 if (NeedExtend)
2388 StoreVal = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002389 SDValue Ops[] = { Chain, DAG.getConstant(0, dl, MVT::i32), StoreVal };
Justin Holewinskif8f70912013-06-28 17:57:59 +00002390 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreRetval, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00002391 DAG.getVTList(MVT::Other), Ops,
Justin Holewinskif8f70912013-06-28 17:57:59 +00002392 EltVT, MachinePointerInfo());
2393
Justin Holewinski120baee2013-06-28 17:57:55 +00002394 } else if (NumElts == 2) {
2395 // V2 store
2396 SDValue StoreVal0 = OutVals[0];
2397 SDValue StoreVal1 = OutVals[1];
2398
Justin Holewinskif8f70912013-06-28 17:57:59 +00002399 if (NeedExtend) {
2400 StoreVal0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal0);
2401 StoreVal1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal1);
Justin Holewinski120baee2013-06-28 17:57:55 +00002402 }
2403
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002404 SDValue Ops[] = { Chain, DAG.getConstant(0, dl, MVT::i32), StoreVal0,
Justin Holewinskif8f70912013-06-28 17:57:59 +00002405 StoreVal1 };
2406 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreRetvalV2, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00002407 DAG.getVTList(MVT::Other), Ops,
Justin Holewinskif8f70912013-06-28 17:57:59 +00002408 EltVT, MachinePointerInfo());
Justin Holewinski120baee2013-06-28 17:57:55 +00002409 } else {
2410 // V4 stores
2411 // We have at least 4 elements (<3 x Ty> expands to 4 elements) and the
2412 // vector will be expanded to a power of 2 elements, so we know we can
2413 // always round up to the next multiple of 4 when creating the vector
2414 // stores.
2415 // e.g. 4 elem => 1 st.v4
2416 // 6 elem => 2 st.v4
2417 // 8 elem => 2 st.v4
2418 // 11 elem => 3 st.v4
2419
2420 unsigned VecSize = 4;
2421 if (OutVals[0].getValueType().getSizeInBits() == 64)
2422 VecSize = 2;
2423
2424 unsigned Offset = 0;
2425
2426 EVT VecVT =
Justin Holewinskib5db95e2014-06-27 18:36:04 +00002427 EVT::getVectorVT(F->getContext(), EltVT, VecSize);
Justin Holewinski120baee2013-06-28 17:57:55 +00002428 unsigned PerStoreOffset =
Mehdi Amini44ede332015-07-09 02:09:04 +00002429 TD.getTypeAllocSize(VecVT.getTypeForEVT(F->getContext()));
Justin Holewinski120baee2013-06-28 17:57:55 +00002430
Justin Holewinski120baee2013-06-28 17:57:55 +00002431 for (unsigned i = 0; i < NumElts; i += VecSize) {
2432 // Get values
2433 SDValue StoreVal;
2434 SmallVector<SDValue, 8> Ops;
2435 Ops.push_back(Chain);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002436 Ops.push_back(DAG.getConstant(Offset, dl, MVT::i32));
Justin Holewinski120baee2013-06-28 17:57:55 +00002437 unsigned Opc = NVPTXISD::StoreRetvalV2;
Justin Holewinskif8f70912013-06-28 17:57:59 +00002438 EVT ExtendedVT = (NeedExtend) ? MVT::i16 : OutVals[0].getValueType();
Justin Holewinski120baee2013-06-28 17:57:55 +00002439
2440 StoreVal = OutVals[i];
Justin Holewinskif8f70912013-06-28 17:57:59 +00002441 if (NeedExtend)
2442 StoreVal = DAG.getNode(ISD::ZERO_EXTEND, dl, ExtendedVT, StoreVal);
Justin Holewinski120baee2013-06-28 17:57:55 +00002443 Ops.push_back(StoreVal);
2444
2445 if (i + 1 < NumElts) {
2446 StoreVal = OutVals[i + 1];
Justin Holewinskif8f70912013-06-28 17:57:59 +00002447 if (NeedExtend)
2448 StoreVal = DAG.getNode(ISD::ZERO_EXTEND, dl, ExtendedVT, StoreVal);
Justin Holewinski120baee2013-06-28 17:57:55 +00002449 } else {
2450 StoreVal = DAG.getUNDEF(ExtendedVT);
2451 }
2452 Ops.push_back(StoreVal);
2453
2454 if (VecSize == 4) {
2455 Opc = NVPTXISD::StoreRetvalV4;
2456 if (i + 2 < NumElts) {
2457 StoreVal = OutVals[i + 2];
Justin Holewinskif8f70912013-06-28 17:57:59 +00002458 if (NeedExtend)
2459 StoreVal =
2460 DAG.getNode(ISD::ZERO_EXTEND, dl, ExtendedVT, StoreVal);
Justin Holewinski120baee2013-06-28 17:57:55 +00002461 } else {
2462 StoreVal = DAG.getUNDEF(ExtendedVT);
2463 }
2464 Ops.push_back(StoreVal);
2465
2466 if (i + 3 < NumElts) {
2467 StoreVal = OutVals[i + 3];
Justin Holewinskif8f70912013-06-28 17:57:59 +00002468 if (NeedExtend)
2469 StoreVal =
2470 DAG.getNode(ISD::ZERO_EXTEND, dl, ExtendedVT, StoreVal);
Justin Holewinski120baee2013-06-28 17:57:55 +00002471 } else {
2472 StoreVal = DAG.getUNDEF(ExtendedVT);
2473 }
2474 Ops.push_back(StoreVal);
2475 }
2476
Justin Holewinskif8f70912013-06-28 17:57:59 +00002477 // Chain = DAG.getNode(Opc, dl, MVT::Other, &Ops[0], Ops.size());
2478 Chain =
Craig Topper206fcd42014-04-26 19:29:41 +00002479 DAG.getMemIntrinsicNode(Opc, dl, DAG.getVTList(MVT::Other), Ops,
2480 EltVT, MachinePointerInfo());
Justin Holewinski120baee2013-06-28 17:57:55 +00002481 Offset += PerStoreOffset;
2482 }
2483 }
2484 } else {
Justin Holewinskif8f70912013-06-28 17:57:59 +00002485 SmallVector<EVT, 16> ValVTs;
Justin Holewinskib5db95e2014-06-27 18:36:04 +00002486 SmallVector<uint64_t, 16> Offsets;
Mehdi Amini56228da2015-07-09 01:57:34 +00002487 ComputePTXValueVTs(*this, DAG.getDataLayout(), RetTy, ValVTs, &Offsets, 0);
Justin Holewinskif8f70912013-06-28 17:57:59 +00002488 assert(ValVTs.size() == OutVals.size() && "Bad return value decomposition");
2489
Justin Holewinski120baee2013-06-28 17:57:55 +00002490 for (unsigned i = 0, e = Outs.size(); i != e; ++i) {
2491 SDValue theVal = OutVals[i];
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002492 EVT TheValType = theVal.getValueType();
Justin Holewinski120baee2013-06-28 17:57:55 +00002493 unsigned numElems = 1;
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002494 if (TheValType.isVector())
2495 numElems = TheValType.getVectorNumElements();
Justin Holewinski120baee2013-06-28 17:57:55 +00002496 for (unsigned j = 0, je = numElems; j != je; ++j) {
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002497 SDValue TmpVal = theVal;
2498 if (TheValType.isVector())
2499 TmpVal = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
2500 TheValType.getVectorElementType(), TmpVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002501 DAG.getIntPtrConstant(j, dl));
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002502 EVT TheStoreType = ValVTs[i];
Mehdi Amini44ede332015-07-09 02:09:04 +00002503 if (RetTy->isIntegerTy() && TD.getTypeAllocSizeInBits(RetTy) < 32) {
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002504 // The following zero-extension is for integer types only, and
2505 // specifically not for aggregates.
2506 TmpVal = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, TmpVal);
2507 TheStoreType = MVT::i32;
2508 }
2509 else if (TmpVal.getValueType().getSizeInBits() < 16)
2510 TmpVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i16, TmpVal);
2511
Justin Holewinskib5db95e2014-06-27 18:36:04 +00002512 SDValue Ops[] = {
2513 Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002514 DAG.getConstant(Offsets[i], dl, MVT::i32),
Justin Holewinskib5db95e2014-06-27 18:36:04 +00002515 TmpVal };
Justin Holewinskif8f70912013-06-28 17:57:59 +00002516 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreRetval, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00002517 DAG.getVTList(MVT::Other), Ops,
2518 TheStoreType,
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002519 MachinePointerInfo());
Justin Holewinski120baee2013-06-28 17:57:55 +00002520 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00002521 }
2522 }
2523
2524 return DAG.getNode(NVPTXISD::RET_FLAG, dl, MVT::Other, Chain);
2525}
2526
Justin Holewinskif8f70912013-06-28 17:57:59 +00002527
Justin Holewinski0497ab12013-03-30 14:29:21 +00002528void NVPTXTargetLowering::LowerAsmOperandForConstraint(
2529 SDValue Op, std::string &Constraint, std::vector<SDValue> &Ops,
2530 SelectionDAG &DAG) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002531 if (Constraint.length() > 1)
2532 return;
2533 else
2534 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
2535}
2536
Justin Holewinski30d56a72014-04-09 15:39:15 +00002537static unsigned getOpcForTextureInstr(unsigned Intrinsic) {
2538 switch (Intrinsic) {
2539 default:
2540 return 0;
2541
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002542 case Intrinsic::nvvm_tex_1d_v4f32_s32:
2543 return NVPTXISD::Tex1DFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002544 case Intrinsic::nvvm_tex_1d_v4f32_f32:
2545 return NVPTXISD::Tex1DFloatFloat;
2546 case Intrinsic::nvvm_tex_1d_level_v4f32_f32:
2547 return NVPTXISD::Tex1DFloatFloatLevel;
2548 case Intrinsic::nvvm_tex_1d_grad_v4f32_f32:
2549 return NVPTXISD::Tex1DFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002550 case Intrinsic::nvvm_tex_1d_v4s32_s32:
2551 return NVPTXISD::Tex1DS32S32;
2552 case Intrinsic::nvvm_tex_1d_v4s32_f32:
2553 return NVPTXISD::Tex1DS32Float;
2554 case Intrinsic::nvvm_tex_1d_level_v4s32_f32:
2555 return NVPTXISD::Tex1DS32FloatLevel;
2556 case Intrinsic::nvvm_tex_1d_grad_v4s32_f32:
2557 return NVPTXISD::Tex1DS32FloatGrad;
2558 case Intrinsic::nvvm_tex_1d_v4u32_s32:
2559 return NVPTXISD::Tex1DU32S32;
2560 case Intrinsic::nvvm_tex_1d_v4u32_f32:
2561 return NVPTXISD::Tex1DU32Float;
2562 case Intrinsic::nvvm_tex_1d_level_v4u32_f32:
2563 return NVPTXISD::Tex1DU32FloatLevel;
2564 case Intrinsic::nvvm_tex_1d_grad_v4u32_f32:
2565 return NVPTXISD::Tex1DU32FloatGrad;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002566
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002567 case Intrinsic::nvvm_tex_1d_array_v4f32_s32:
2568 return NVPTXISD::Tex1DArrayFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002569 case Intrinsic::nvvm_tex_1d_array_v4f32_f32:
2570 return NVPTXISD::Tex1DArrayFloatFloat;
2571 case Intrinsic::nvvm_tex_1d_array_level_v4f32_f32:
2572 return NVPTXISD::Tex1DArrayFloatFloatLevel;
2573 case Intrinsic::nvvm_tex_1d_array_grad_v4f32_f32:
2574 return NVPTXISD::Tex1DArrayFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002575 case Intrinsic::nvvm_tex_1d_array_v4s32_s32:
2576 return NVPTXISD::Tex1DArrayS32S32;
2577 case Intrinsic::nvvm_tex_1d_array_v4s32_f32:
2578 return NVPTXISD::Tex1DArrayS32Float;
2579 case Intrinsic::nvvm_tex_1d_array_level_v4s32_f32:
2580 return NVPTXISD::Tex1DArrayS32FloatLevel;
2581 case Intrinsic::nvvm_tex_1d_array_grad_v4s32_f32:
2582 return NVPTXISD::Tex1DArrayS32FloatGrad;
2583 case Intrinsic::nvvm_tex_1d_array_v4u32_s32:
2584 return NVPTXISD::Tex1DArrayU32S32;
2585 case Intrinsic::nvvm_tex_1d_array_v4u32_f32:
2586 return NVPTXISD::Tex1DArrayU32Float;
2587 case Intrinsic::nvvm_tex_1d_array_level_v4u32_f32:
2588 return NVPTXISD::Tex1DArrayU32FloatLevel;
2589 case Intrinsic::nvvm_tex_1d_array_grad_v4u32_f32:
2590 return NVPTXISD::Tex1DArrayU32FloatGrad;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002591
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002592 case Intrinsic::nvvm_tex_2d_v4f32_s32:
2593 return NVPTXISD::Tex2DFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002594 case Intrinsic::nvvm_tex_2d_v4f32_f32:
2595 return NVPTXISD::Tex2DFloatFloat;
2596 case Intrinsic::nvvm_tex_2d_level_v4f32_f32:
2597 return NVPTXISD::Tex2DFloatFloatLevel;
2598 case Intrinsic::nvvm_tex_2d_grad_v4f32_f32:
2599 return NVPTXISD::Tex2DFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002600 case Intrinsic::nvvm_tex_2d_v4s32_s32:
2601 return NVPTXISD::Tex2DS32S32;
2602 case Intrinsic::nvvm_tex_2d_v4s32_f32:
2603 return NVPTXISD::Tex2DS32Float;
2604 case Intrinsic::nvvm_tex_2d_level_v4s32_f32:
2605 return NVPTXISD::Tex2DS32FloatLevel;
2606 case Intrinsic::nvvm_tex_2d_grad_v4s32_f32:
2607 return NVPTXISD::Tex2DS32FloatGrad;
2608 case Intrinsic::nvvm_tex_2d_v4u32_s32:
2609 return NVPTXISD::Tex2DU32S32;
2610 case Intrinsic::nvvm_tex_2d_v4u32_f32:
2611 return NVPTXISD::Tex2DU32Float;
2612 case Intrinsic::nvvm_tex_2d_level_v4u32_f32:
2613 return NVPTXISD::Tex2DU32FloatLevel;
2614 case Intrinsic::nvvm_tex_2d_grad_v4u32_f32:
2615 return NVPTXISD::Tex2DU32FloatGrad;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002616
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002617 case Intrinsic::nvvm_tex_2d_array_v4f32_s32:
2618 return NVPTXISD::Tex2DArrayFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002619 case Intrinsic::nvvm_tex_2d_array_v4f32_f32:
2620 return NVPTXISD::Tex2DArrayFloatFloat;
2621 case Intrinsic::nvvm_tex_2d_array_level_v4f32_f32:
2622 return NVPTXISD::Tex2DArrayFloatFloatLevel;
2623 case Intrinsic::nvvm_tex_2d_array_grad_v4f32_f32:
2624 return NVPTXISD::Tex2DArrayFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002625 case Intrinsic::nvvm_tex_2d_array_v4s32_s32:
2626 return NVPTXISD::Tex2DArrayS32S32;
2627 case Intrinsic::nvvm_tex_2d_array_v4s32_f32:
2628 return NVPTXISD::Tex2DArrayS32Float;
2629 case Intrinsic::nvvm_tex_2d_array_level_v4s32_f32:
2630 return NVPTXISD::Tex2DArrayS32FloatLevel;
2631 case Intrinsic::nvvm_tex_2d_array_grad_v4s32_f32:
2632 return NVPTXISD::Tex2DArrayS32FloatGrad;
2633 case Intrinsic::nvvm_tex_2d_array_v4u32_s32:
2634 return NVPTXISD::Tex2DArrayU32S32;
2635 case Intrinsic::nvvm_tex_2d_array_v4u32_f32:
2636 return NVPTXISD::Tex2DArrayU32Float;
2637 case Intrinsic::nvvm_tex_2d_array_level_v4u32_f32:
2638 return NVPTXISD::Tex2DArrayU32FloatLevel;
2639 case Intrinsic::nvvm_tex_2d_array_grad_v4u32_f32:
2640 return NVPTXISD::Tex2DArrayU32FloatGrad;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002641
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002642 case Intrinsic::nvvm_tex_3d_v4f32_s32:
2643 return NVPTXISD::Tex3DFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002644 case Intrinsic::nvvm_tex_3d_v4f32_f32:
2645 return NVPTXISD::Tex3DFloatFloat;
2646 case Intrinsic::nvvm_tex_3d_level_v4f32_f32:
2647 return NVPTXISD::Tex3DFloatFloatLevel;
2648 case Intrinsic::nvvm_tex_3d_grad_v4f32_f32:
2649 return NVPTXISD::Tex3DFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002650 case Intrinsic::nvvm_tex_3d_v4s32_s32:
2651 return NVPTXISD::Tex3DS32S32;
2652 case Intrinsic::nvvm_tex_3d_v4s32_f32:
2653 return NVPTXISD::Tex3DS32Float;
2654 case Intrinsic::nvvm_tex_3d_level_v4s32_f32:
2655 return NVPTXISD::Tex3DS32FloatLevel;
2656 case Intrinsic::nvvm_tex_3d_grad_v4s32_f32:
2657 return NVPTXISD::Tex3DS32FloatGrad;
2658 case Intrinsic::nvvm_tex_3d_v4u32_s32:
2659 return NVPTXISD::Tex3DU32S32;
2660 case Intrinsic::nvvm_tex_3d_v4u32_f32:
2661 return NVPTXISD::Tex3DU32Float;
2662 case Intrinsic::nvvm_tex_3d_level_v4u32_f32:
2663 return NVPTXISD::Tex3DU32FloatLevel;
2664 case Intrinsic::nvvm_tex_3d_grad_v4u32_f32:
2665 return NVPTXISD::Tex3DU32FloatGrad;
2666
2667 case Intrinsic::nvvm_tex_cube_v4f32_f32:
2668 return NVPTXISD::TexCubeFloatFloat;
2669 case Intrinsic::nvvm_tex_cube_level_v4f32_f32:
2670 return NVPTXISD::TexCubeFloatFloatLevel;
2671 case Intrinsic::nvvm_tex_cube_v4s32_f32:
2672 return NVPTXISD::TexCubeS32Float;
2673 case Intrinsic::nvvm_tex_cube_level_v4s32_f32:
2674 return NVPTXISD::TexCubeS32FloatLevel;
2675 case Intrinsic::nvvm_tex_cube_v4u32_f32:
2676 return NVPTXISD::TexCubeU32Float;
2677 case Intrinsic::nvvm_tex_cube_level_v4u32_f32:
2678 return NVPTXISD::TexCubeU32FloatLevel;
2679
2680 case Intrinsic::nvvm_tex_cube_array_v4f32_f32:
2681 return NVPTXISD::TexCubeArrayFloatFloat;
2682 case Intrinsic::nvvm_tex_cube_array_level_v4f32_f32:
2683 return NVPTXISD::TexCubeArrayFloatFloatLevel;
2684 case Intrinsic::nvvm_tex_cube_array_v4s32_f32:
2685 return NVPTXISD::TexCubeArrayS32Float;
2686 case Intrinsic::nvvm_tex_cube_array_level_v4s32_f32:
2687 return NVPTXISD::TexCubeArrayS32FloatLevel;
2688 case Intrinsic::nvvm_tex_cube_array_v4u32_f32:
2689 return NVPTXISD::TexCubeArrayU32Float;
2690 case Intrinsic::nvvm_tex_cube_array_level_v4u32_f32:
2691 return NVPTXISD::TexCubeArrayU32FloatLevel;
2692
2693 case Intrinsic::nvvm_tld4_r_2d_v4f32_f32:
2694 return NVPTXISD::Tld4R2DFloatFloat;
2695 case Intrinsic::nvvm_tld4_g_2d_v4f32_f32:
2696 return NVPTXISD::Tld4G2DFloatFloat;
2697 case Intrinsic::nvvm_tld4_b_2d_v4f32_f32:
2698 return NVPTXISD::Tld4B2DFloatFloat;
2699 case Intrinsic::nvvm_tld4_a_2d_v4f32_f32:
2700 return NVPTXISD::Tld4A2DFloatFloat;
2701 case Intrinsic::nvvm_tld4_r_2d_v4s32_f32:
2702 return NVPTXISD::Tld4R2DS64Float;
2703 case Intrinsic::nvvm_tld4_g_2d_v4s32_f32:
2704 return NVPTXISD::Tld4G2DS64Float;
2705 case Intrinsic::nvvm_tld4_b_2d_v4s32_f32:
2706 return NVPTXISD::Tld4B2DS64Float;
2707 case Intrinsic::nvvm_tld4_a_2d_v4s32_f32:
2708 return NVPTXISD::Tld4A2DS64Float;
2709 case Intrinsic::nvvm_tld4_r_2d_v4u32_f32:
2710 return NVPTXISD::Tld4R2DU64Float;
2711 case Intrinsic::nvvm_tld4_g_2d_v4u32_f32:
2712 return NVPTXISD::Tld4G2DU64Float;
2713 case Intrinsic::nvvm_tld4_b_2d_v4u32_f32:
2714 return NVPTXISD::Tld4B2DU64Float;
2715 case Intrinsic::nvvm_tld4_a_2d_v4u32_f32:
2716 return NVPTXISD::Tld4A2DU64Float;
2717
2718 case Intrinsic::nvvm_tex_unified_1d_v4f32_s32:
2719 return NVPTXISD::TexUnified1DFloatS32;
2720 case Intrinsic::nvvm_tex_unified_1d_v4f32_f32:
2721 return NVPTXISD::TexUnified1DFloatFloat;
2722 case Intrinsic::nvvm_tex_unified_1d_level_v4f32_f32:
2723 return NVPTXISD::TexUnified1DFloatFloatLevel;
2724 case Intrinsic::nvvm_tex_unified_1d_grad_v4f32_f32:
2725 return NVPTXISD::TexUnified1DFloatFloatGrad;
2726 case Intrinsic::nvvm_tex_unified_1d_v4s32_s32:
2727 return NVPTXISD::TexUnified1DS32S32;
2728 case Intrinsic::nvvm_tex_unified_1d_v4s32_f32:
2729 return NVPTXISD::TexUnified1DS32Float;
2730 case Intrinsic::nvvm_tex_unified_1d_level_v4s32_f32:
2731 return NVPTXISD::TexUnified1DS32FloatLevel;
2732 case Intrinsic::nvvm_tex_unified_1d_grad_v4s32_f32:
2733 return NVPTXISD::TexUnified1DS32FloatGrad;
2734 case Intrinsic::nvvm_tex_unified_1d_v4u32_s32:
2735 return NVPTXISD::TexUnified1DU32S32;
2736 case Intrinsic::nvvm_tex_unified_1d_v4u32_f32:
2737 return NVPTXISD::TexUnified1DU32Float;
2738 case Intrinsic::nvvm_tex_unified_1d_level_v4u32_f32:
2739 return NVPTXISD::TexUnified1DU32FloatLevel;
2740 case Intrinsic::nvvm_tex_unified_1d_grad_v4u32_f32:
2741 return NVPTXISD::TexUnified1DU32FloatGrad;
2742
2743 case Intrinsic::nvvm_tex_unified_1d_array_v4f32_s32:
2744 return NVPTXISD::TexUnified1DArrayFloatS32;
2745 case Intrinsic::nvvm_tex_unified_1d_array_v4f32_f32:
2746 return NVPTXISD::TexUnified1DArrayFloatFloat;
2747 case Intrinsic::nvvm_tex_unified_1d_array_level_v4f32_f32:
2748 return NVPTXISD::TexUnified1DArrayFloatFloatLevel;
2749 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4f32_f32:
2750 return NVPTXISD::TexUnified1DArrayFloatFloatGrad;
2751 case Intrinsic::nvvm_tex_unified_1d_array_v4s32_s32:
2752 return NVPTXISD::TexUnified1DArrayS32S32;
2753 case Intrinsic::nvvm_tex_unified_1d_array_v4s32_f32:
2754 return NVPTXISD::TexUnified1DArrayS32Float;
2755 case Intrinsic::nvvm_tex_unified_1d_array_level_v4s32_f32:
2756 return NVPTXISD::TexUnified1DArrayS32FloatLevel;
2757 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4s32_f32:
2758 return NVPTXISD::TexUnified1DArrayS32FloatGrad;
2759 case Intrinsic::nvvm_tex_unified_1d_array_v4u32_s32:
2760 return NVPTXISD::TexUnified1DArrayU32S32;
2761 case Intrinsic::nvvm_tex_unified_1d_array_v4u32_f32:
2762 return NVPTXISD::TexUnified1DArrayU32Float;
2763 case Intrinsic::nvvm_tex_unified_1d_array_level_v4u32_f32:
2764 return NVPTXISD::TexUnified1DArrayU32FloatLevel;
2765 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4u32_f32:
2766 return NVPTXISD::TexUnified1DArrayU32FloatGrad;
2767
2768 case Intrinsic::nvvm_tex_unified_2d_v4f32_s32:
2769 return NVPTXISD::TexUnified2DFloatS32;
2770 case Intrinsic::nvvm_tex_unified_2d_v4f32_f32:
2771 return NVPTXISD::TexUnified2DFloatFloat;
2772 case Intrinsic::nvvm_tex_unified_2d_level_v4f32_f32:
2773 return NVPTXISD::TexUnified2DFloatFloatLevel;
2774 case Intrinsic::nvvm_tex_unified_2d_grad_v4f32_f32:
2775 return NVPTXISD::TexUnified2DFloatFloatGrad;
2776 case Intrinsic::nvvm_tex_unified_2d_v4s32_s32:
2777 return NVPTXISD::TexUnified2DS32S32;
2778 case Intrinsic::nvvm_tex_unified_2d_v4s32_f32:
2779 return NVPTXISD::TexUnified2DS32Float;
2780 case Intrinsic::nvvm_tex_unified_2d_level_v4s32_f32:
2781 return NVPTXISD::TexUnified2DS32FloatLevel;
2782 case Intrinsic::nvvm_tex_unified_2d_grad_v4s32_f32:
2783 return NVPTXISD::TexUnified2DS32FloatGrad;
2784 case Intrinsic::nvvm_tex_unified_2d_v4u32_s32:
2785 return NVPTXISD::TexUnified2DU32S32;
2786 case Intrinsic::nvvm_tex_unified_2d_v4u32_f32:
2787 return NVPTXISD::TexUnified2DU32Float;
2788 case Intrinsic::nvvm_tex_unified_2d_level_v4u32_f32:
2789 return NVPTXISD::TexUnified2DU32FloatLevel;
2790 case Intrinsic::nvvm_tex_unified_2d_grad_v4u32_f32:
2791 return NVPTXISD::TexUnified2DU32FloatGrad;
2792
2793 case Intrinsic::nvvm_tex_unified_2d_array_v4f32_s32:
2794 return NVPTXISD::TexUnified2DArrayFloatS32;
2795 case Intrinsic::nvvm_tex_unified_2d_array_v4f32_f32:
2796 return NVPTXISD::TexUnified2DArrayFloatFloat;
2797 case Intrinsic::nvvm_tex_unified_2d_array_level_v4f32_f32:
2798 return NVPTXISD::TexUnified2DArrayFloatFloatLevel;
2799 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4f32_f32:
2800 return NVPTXISD::TexUnified2DArrayFloatFloatGrad;
2801 case Intrinsic::nvvm_tex_unified_2d_array_v4s32_s32:
2802 return NVPTXISD::TexUnified2DArrayS32S32;
2803 case Intrinsic::nvvm_tex_unified_2d_array_v4s32_f32:
2804 return NVPTXISD::TexUnified2DArrayS32Float;
2805 case Intrinsic::nvvm_tex_unified_2d_array_level_v4s32_f32:
2806 return NVPTXISD::TexUnified2DArrayS32FloatLevel;
2807 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4s32_f32:
2808 return NVPTXISD::TexUnified2DArrayS32FloatGrad;
2809 case Intrinsic::nvvm_tex_unified_2d_array_v4u32_s32:
2810 return NVPTXISD::TexUnified2DArrayU32S32;
2811 case Intrinsic::nvvm_tex_unified_2d_array_v4u32_f32:
2812 return NVPTXISD::TexUnified2DArrayU32Float;
2813 case Intrinsic::nvvm_tex_unified_2d_array_level_v4u32_f32:
2814 return NVPTXISD::TexUnified2DArrayU32FloatLevel;
2815 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4u32_f32:
2816 return NVPTXISD::TexUnified2DArrayU32FloatGrad;
2817
2818 case Intrinsic::nvvm_tex_unified_3d_v4f32_s32:
2819 return NVPTXISD::TexUnified3DFloatS32;
2820 case Intrinsic::nvvm_tex_unified_3d_v4f32_f32:
2821 return NVPTXISD::TexUnified3DFloatFloat;
2822 case Intrinsic::nvvm_tex_unified_3d_level_v4f32_f32:
2823 return NVPTXISD::TexUnified3DFloatFloatLevel;
2824 case Intrinsic::nvvm_tex_unified_3d_grad_v4f32_f32:
2825 return NVPTXISD::TexUnified3DFloatFloatGrad;
2826 case Intrinsic::nvvm_tex_unified_3d_v4s32_s32:
2827 return NVPTXISD::TexUnified3DS32S32;
2828 case Intrinsic::nvvm_tex_unified_3d_v4s32_f32:
2829 return NVPTXISD::TexUnified3DS32Float;
2830 case Intrinsic::nvvm_tex_unified_3d_level_v4s32_f32:
2831 return NVPTXISD::TexUnified3DS32FloatLevel;
2832 case Intrinsic::nvvm_tex_unified_3d_grad_v4s32_f32:
2833 return NVPTXISD::TexUnified3DS32FloatGrad;
2834 case Intrinsic::nvvm_tex_unified_3d_v4u32_s32:
2835 return NVPTXISD::TexUnified3DU32S32;
2836 case Intrinsic::nvvm_tex_unified_3d_v4u32_f32:
2837 return NVPTXISD::TexUnified3DU32Float;
2838 case Intrinsic::nvvm_tex_unified_3d_level_v4u32_f32:
2839 return NVPTXISD::TexUnified3DU32FloatLevel;
2840 case Intrinsic::nvvm_tex_unified_3d_grad_v4u32_f32:
2841 return NVPTXISD::TexUnified3DU32FloatGrad;
2842
2843 case Intrinsic::nvvm_tex_unified_cube_v4f32_f32:
2844 return NVPTXISD::TexUnifiedCubeFloatFloat;
2845 case Intrinsic::nvvm_tex_unified_cube_level_v4f32_f32:
2846 return NVPTXISD::TexUnifiedCubeFloatFloatLevel;
2847 case Intrinsic::nvvm_tex_unified_cube_v4s32_f32:
2848 return NVPTXISD::TexUnifiedCubeS32Float;
2849 case Intrinsic::nvvm_tex_unified_cube_level_v4s32_f32:
2850 return NVPTXISD::TexUnifiedCubeS32FloatLevel;
2851 case Intrinsic::nvvm_tex_unified_cube_v4u32_f32:
2852 return NVPTXISD::TexUnifiedCubeU32Float;
2853 case Intrinsic::nvvm_tex_unified_cube_level_v4u32_f32:
2854 return NVPTXISD::TexUnifiedCubeU32FloatLevel;
2855
2856 case Intrinsic::nvvm_tex_unified_cube_array_v4f32_f32:
2857 return NVPTXISD::TexUnifiedCubeArrayFloatFloat;
2858 case Intrinsic::nvvm_tex_unified_cube_array_level_v4f32_f32:
2859 return NVPTXISD::TexUnifiedCubeArrayFloatFloatLevel;
2860 case Intrinsic::nvvm_tex_unified_cube_array_v4s32_f32:
2861 return NVPTXISD::TexUnifiedCubeArrayS32Float;
2862 case Intrinsic::nvvm_tex_unified_cube_array_level_v4s32_f32:
2863 return NVPTXISD::TexUnifiedCubeArrayS32FloatLevel;
2864 case Intrinsic::nvvm_tex_unified_cube_array_v4u32_f32:
2865 return NVPTXISD::TexUnifiedCubeArrayU32Float;
2866 case Intrinsic::nvvm_tex_unified_cube_array_level_v4u32_f32:
2867 return NVPTXISD::TexUnifiedCubeArrayU32FloatLevel;
2868
2869 case Intrinsic::nvvm_tld4_unified_r_2d_v4f32_f32:
2870 return NVPTXISD::Tld4UnifiedR2DFloatFloat;
2871 case Intrinsic::nvvm_tld4_unified_g_2d_v4f32_f32:
2872 return NVPTXISD::Tld4UnifiedG2DFloatFloat;
2873 case Intrinsic::nvvm_tld4_unified_b_2d_v4f32_f32:
2874 return NVPTXISD::Tld4UnifiedB2DFloatFloat;
2875 case Intrinsic::nvvm_tld4_unified_a_2d_v4f32_f32:
2876 return NVPTXISD::Tld4UnifiedA2DFloatFloat;
2877 case Intrinsic::nvvm_tld4_unified_r_2d_v4s32_f32:
2878 return NVPTXISD::Tld4UnifiedR2DS64Float;
2879 case Intrinsic::nvvm_tld4_unified_g_2d_v4s32_f32:
2880 return NVPTXISD::Tld4UnifiedG2DS64Float;
2881 case Intrinsic::nvvm_tld4_unified_b_2d_v4s32_f32:
2882 return NVPTXISD::Tld4UnifiedB2DS64Float;
2883 case Intrinsic::nvvm_tld4_unified_a_2d_v4s32_f32:
2884 return NVPTXISD::Tld4UnifiedA2DS64Float;
2885 case Intrinsic::nvvm_tld4_unified_r_2d_v4u32_f32:
2886 return NVPTXISD::Tld4UnifiedR2DU64Float;
2887 case Intrinsic::nvvm_tld4_unified_g_2d_v4u32_f32:
2888 return NVPTXISD::Tld4UnifiedG2DU64Float;
2889 case Intrinsic::nvvm_tld4_unified_b_2d_v4u32_f32:
2890 return NVPTXISD::Tld4UnifiedB2DU64Float;
2891 case Intrinsic::nvvm_tld4_unified_a_2d_v4u32_f32:
2892 return NVPTXISD::Tld4UnifiedA2DU64Float;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002893 }
2894}
2895
2896static unsigned getOpcForSurfaceInstr(unsigned Intrinsic) {
2897 switch (Intrinsic) {
2898 default:
2899 return 0;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002900 case Intrinsic::nvvm_suld_1d_i8_clamp:
2901 return NVPTXISD::Suld1DI8Clamp;
2902 case Intrinsic::nvvm_suld_1d_i16_clamp:
2903 return NVPTXISD::Suld1DI16Clamp;
2904 case Intrinsic::nvvm_suld_1d_i32_clamp:
2905 return NVPTXISD::Suld1DI32Clamp;
2906 case Intrinsic::nvvm_suld_1d_i64_clamp:
2907 return NVPTXISD::Suld1DI64Clamp;
2908 case Intrinsic::nvvm_suld_1d_v2i8_clamp:
2909 return NVPTXISD::Suld1DV2I8Clamp;
2910 case Intrinsic::nvvm_suld_1d_v2i16_clamp:
2911 return NVPTXISD::Suld1DV2I16Clamp;
2912 case Intrinsic::nvvm_suld_1d_v2i32_clamp:
2913 return NVPTXISD::Suld1DV2I32Clamp;
2914 case Intrinsic::nvvm_suld_1d_v2i64_clamp:
2915 return NVPTXISD::Suld1DV2I64Clamp;
2916 case Intrinsic::nvvm_suld_1d_v4i8_clamp:
2917 return NVPTXISD::Suld1DV4I8Clamp;
2918 case Intrinsic::nvvm_suld_1d_v4i16_clamp:
2919 return NVPTXISD::Suld1DV4I16Clamp;
2920 case Intrinsic::nvvm_suld_1d_v4i32_clamp:
2921 return NVPTXISD::Suld1DV4I32Clamp;
2922 case Intrinsic::nvvm_suld_1d_array_i8_clamp:
2923 return NVPTXISD::Suld1DArrayI8Clamp;
2924 case Intrinsic::nvvm_suld_1d_array_i16_clamp:
2925 return NVPTXISD::Suld1DArrayI16Clamp;
2926 case Intrinsic::nvvm_suld_1d_array_i32_clamp:
2927 return NVPTXISD::Suld1DArrayI32Clamp;
2928 case Intrinsic::nvvm_suld_1d_array_i64_clamp:
2929 return NVPTXISD::Suld1DArrayI64Clamp;
2930 case Intrinsic::nvvm_suld_1d_array_v2i8_clamp:
2931 return NVPTXISD::Suld1DArrayV2I8Clamp;
2932 case Intrinsic::nvvm_suld_1d_array_v2i16_clamp:
2933 return NVPTXISD::Suld1DArrayV2I16Clamp;
2934 case Intrinsic::nvvm_suld_1d_array_v2i32_clamp:
2935 return NVPTXISD::Suld1DArrayV2I32Clamp;
2936 case Intrinsic::nvvm_suld_1d_array_v2i64_clamp:
2937 return NVPTXISD::Suld1DArrayV2I64Clamp;
2938 case Intrinsic::nvvm_suld_1d_array_v4i8_clamp:
2939 return NVPTXISD::Suld1DArrayV4I8Clamp;
2940 case Intrinsic::nvvm_suld_1d_array_v4i16_clamp:
2941 return NVPTXISD::Suld1DArrayV4I16Clamp;
2942 case Intrinsic::nvvm_suld_1d_array_v4i32_clamp:
2943 return NVPTXISD::Suld1DArrayV4I32Clamp;
2944 case Intrinsic::nvvm_suld_2d_i8_clamp:
2945 return NVPTXISD::Suld2DI8Clamp;
2946 case Intrinsic::nvvm_suld_2d_i16_clamp:
2947 return NVPTXISD::Suld2DI16Clamp;
2948 case Intrinsic::nvvm_suld_2d_i32_clamp:
2949 return NVPTXISD::Suld2DI32Clamp;
2950 case Intrinsic::nvvm_suld_2d_i64_clamp:
2951 return NVPTXISD::Suld2DI64Clamp;
2952 case Intrinsic::nvvm_suld_2d_v2i8_clamp:
2953 return NVPTXISD::Suld2DV2I8Clamp;
2954 case Intrinsic::nvvm_suld_2d_v2i16_clamp:
2955 return NVPTXISD::Suld2DV2I16Clamp;
2956 case Intrinsic::nvvm_suld_2d_v2i32_clamp:
2957 return NVPTXISD::Suld2DV2I32Clamp;
2958 case Intrinsic::nvvm_suld_2d_v2i64_clamp:
2959 return NVPTXISD::Suld2DV2I64Clamp;
2960 case Intrinsic::nvvm_suld_2d_v4i8_clamp:
2961 return NVPTXISD::Suld2DV4I8Clamp;
2962 case Intrinsic::nvvm_suld_2d_v4i16_clamp:
2963 return NVPTXISD::Suld2DV4I16Clamp;
2964 case Intrinsic::nvvm_suld_2d_v4i32_clamp:
2965 return NVPTXISD::Suld2DV4I32Clamp;
2966 case Intrinsic::nvvm_suld_2d_array_i8_clamp:
2967 return NVPTXISD::Suld2DArrayI8Clamp;
2968 case Intrinsic::nvvm_suld_2d_array_i16_clamp:
2969 return NVPTXISD::Suld2DArrayI16Clamp;
2970 case Intrinsic::nvvm_suld_2d_array_i32_clamp:
2971 return NVPTXISD::Suld2DArrayI32Clamp;
2972 case Intrinsic::nvvm_suld_2d_array_i64_clamp:
2973 return NVPTXISD::Suld2DArrayI64Clamp;
2974 case Intrinsic::nvvm_suld_2d_array_v2i8_clamp:
2975 return NVPTXISD::Suld2DArrayV2I8Clamp;
2976 case Intrinsic::nvvm_suld_2d_array_v2i16_clamp:
2977 return NVPTXISD::Suld2DArrayV2I16Clamp;
2978 case Intrinsic::nvvm_suld_2d_array_v2i32_clamp:
2979 return NVPTXISD::Suld2DArrayV2I32Clamp;
2980 case Intrinsic::nvvm_suld_2d_array_v2i64_clamp:
2981 return NVPTXISD::Suld2DArrayV2I64Clamp;
2982 case Intrinsic::nvvm_suld_2d_array_v4i8_clamp:
2983 return NVPTXISD::Suld2DArrayV4I8Clamp;
2984 case Intrinsic::nvvm_suld_2d_array_v4i16_clamp:
2985 return NVPTXISD::Suld2DArrayV4I16Clamp;
2986 case Intrinsic::nvvm_suld_2d_array_v4i32_clamp:
2987 return NVPTXISD::Suld2DArrayV4I32Clamp;
2988 case Intrinsic::nvvm_suld_3d_i8_clamp:
2989 return NVPTXISD::Suld3DI8Clamp;
2990 case Intrinsic::nvvm_suld_3d_i16_clamp:
2991 return NVPTXISD::Suld3DI16Clamp;
2992 case Intrinsic::nvvm_suld_3d_i32_clamp:
2993 return NVPTXISD::Suld3DI32Clamp;
2994 case Intrinsic::nvvm_suld_3d_i64_clamp:
2995 return NVPTXISD::Suld3DI64Clamp;
2996 case Intrinsic::nvvm_suld_3d_v2i8_clamp:
2997 return NVPTXISD::Suld3DV2I8Clamp;
2998 case Intrinsic::nvvm_suld_3d_v2i16_clamp:
2999 return NVPTXISD::Suld3DV2I16Clamp;
3000 case Intrinsic::nvvm_suld_3d_v2i32_clamp:
3001 return NVPTXISD::Suld3DV2I32Clamp;
3002 case Intrinsic::nvvm_suld_3d_v2i64_clamp:
3003 return NVPTXISD::Suld3DV2I64Clamp;
3004 case Intrinsic::nvvm_suld_3d_v4i8_clamp:
3005 return NVPTXISD::Suld3DV4I8Clamp;
3006 case Intrinsic::nvvm_suld_3d_v4i16_clamp:
3007 return NVPTXISD::Suld3DV4I16Clamp;
3008 case Intrinsic::nvvm_suld_3d_v4i32_clamp:
3009 return NVPTXISD::Suld3DV4I32Clamp;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003010 case Intrinsic::nvvm_suld_1d_i8_trap:
3011 return NVPTXISD::Suld1DI8Trap;
3012 case Intrinsic::nvvm_suld_1d_i16_trap:
3013 return NVPTXISD::Suld1DI16Trap;
3014 case Intrinsic::nvvm_suld_1d_i32_trap:
3015 return NVPTXISD::Suld1DI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003016 case Intrinsic::nvvm_suld_1d_i64_trap:
3017 return NVPTXISD::Suld1DI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003018 case Intrinsic::nvvm_suld_1d_v2i8_trap:
3019 return NVPTXISD::Suld1DV2I8Trap;
3020 case Intrinsic::nvvm_suld_1d_v2i16_trap:
3021 return NVPTXISD::Suld1DV2I16Trap;
3022 case Intrinsic::nvvm_suld_1d_v2i32_trap:
3023 return NVPTXISD::Suld1DV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003024 case Intrinsic::nvvm_suld_1d_v2i64_trap:
3025 return NVPTXISD::Suld1DV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003026 case Intrinsic::nvvm_suld_1d_v4i8_trap:
3027 return NVPTXISD::Suld1DV4I8Trap;
3028 case Intrinsic::nvvm_suld_1d_v4i16_trap:
3029 return NVPTXISD::Suld1DV4I16Trap;
3030 case Intrinsic::nvvm_suld_1d_v4i32_trap:
3031 return NVPTXISD::Suld1DV4I32Trap;
3032 case Intrinsic::nvvm_suld_1d_array_i8_trap:
3033 return NVPTXISD::Suld1DArrayI8Trap;
3034 case Intrinsic::nvvm_suld_1d_array_i16_trap:
3035 return NVPTXISD::Suld1DArrayI16Trap;
3036 case Intrinsic::nvvm_suld_1d_array_i32_trap:
3037 return NVPTXISD::Suld1DArrayI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003038 case Intrinsic::nvvm_suld_1d_array_i64_trap:
3039 return NVPTXISD::Suld1DArrayI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003040 case Intrinsic::nvvm_suld_1d_array_v2i8_trap:
3041 return NVPTXISD::Suld1DArrayV2I8Trap;
3042 case Intrinsic::nvvm_suld_1d_array_v2i16_trap:
3043 return NVPTXISD::Suld1DArrayV2I16Trap;
3044 case Intrinsic::nvvm_suld_1d_array_v2i32_trap:
3045 return NVPTXISD::Suld1DArrayV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003046 case Intrinsic::nvvm_suld_1d_array_v2i64_trap:
3047 return NVPTXISD::Suld1DArrayV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003048 case Intrinsic::nvvm_suld_1d_array_v4i8_trap:
3049 return NVPTXISD::Suld1DArrayV4I8Trap;
3050 case Intrinsic::nvvm_suld_1d_array_v4i16_trap:
3051 return NVPTXISD::Suld1DArrayV4I16Trap;
3052 case Intrinsic::nvvm_suld_1d_array_v4i32_trap:
3053 return NVPTXISD::Suld1DArrayV4I32Trap;
3054 case Intrinsic::nvvm_suld_2d_i8_trap:
3055 return NVPTXISD::Suld2DI8Trap;
3056 case Intrinsic::nvvm_suld_2d_i16_trap:
3057 return NVPTXISD::Suld2DI16Trap;
3058 case Intrinsic::nvvm_suld_2d_i32_trap:
3059 return NVPTXISD::Suld2DI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003060 case Intrinsic::nvvm_suld_2d_i64_trap:
3061 return NVPTXISD::Suld2DI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003062 case Intrinsic::nvvm_suld_2d_v2i8_trap:
3063 return NVPTXISD::Suld2DV2I8Trap;
3064 case Intrinsic::nvvm_suld_2d_v2i16_trap:
3065 return NVPTXISD::Suld2DV2I16Trap;
3066 case Intrinsic::nvvm_suld_2d_v2i32_trap:
3067 return NVPTXISD::Suld2DV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003068 case Intrinsic::nvvm_suld_2d_v2i64_trap:
3069 return NVPTXISD::Suld2DV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003070 case Intrinsic::nvvm_suld_2d_v4i8_trap:
3071 return NVPTXISD::Suld2DV4I8Trap;
3072 case Intrinsic::nvvm_suld_2d_v4i16_trap:
3073 return NVPTXISD::Suld2DV4I16Trap;
3074 case Intrinsic::nvvm_suld_2d_v4i32_trap:
3075 return NVPTXISD::Suld2DV4I32Trap;
3076 case Intrinsic::nvvm_suld_2d_array_i8_trap:
3077 return NVPTXISD::Suld2DArrayI8Trap;
3078 case Intrinsic::nvvm_suld_2d_array_i16_trap:
3079 return NVPTXISD::Suld2DArrayI16Trap;
3080 case Intrinsic::nvvm_suld_2d_array_i32_trap:
3081 return NVPTXISD::Suld2DArrayI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003082 case Intrinsic::nvvm_suld_2d_array_i64_trap:
3083 return NVPTXISD::Suld2DArrayI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003084 case Intrinsic::nvvm_suld_2d_array_v2i8_trap:
3085 return NVPTXISD::Suld2DArrayV2I8Trap;
3086 case Intrinsic::nvvm_suld_2d_array_v2i16_trap:
3087 return NVPTXISD::Suld2DArrayV2I16Trap;
3088 case Intrinsic::nvvm_suld_2d_array_v2i32_trap:
3089 return NVPTXISD::Suld2DArrayV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003090 case Intrinsic::nvvm_suld_2d_array_v2i64_trap:
3091 return NVPTXISD::Suld2DArrayV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003092 case Intrinsic::nvvm_suld_2d_array_v4i8_trap:
3093 return NVPTXISD::Suld2DArrayV4I8Trap;
3094 case Intrinsic::nvvm_suld_2d_array_v4i16_trap:
3095 return NVPTXISD::Suld2DArrayV4I16Trap;
3096 case Intrinsic::nvvm_suld_2d_array_v4i32_trap:
3097 return NVPTXISD::Suld2DArrayV4I32Trap;
3098 case Intrinsic::nvvm_suld_3d_i8_trap:
3099 return NVPTXISD::Suld3DI8Trap;
3100 case Intrinsic::nvvm_suld_3d_i16_trap:
3101 return NVPTXISD::Suld3DI16Trap;
3102 case Intrinsic::nvvm_suld_3d_i32_trap:
3103 return NVPTXISD::Suld3DI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003104 case Intrinsic::nvvm_suld_3d_i64_trap:
3105 return NVPTXISD::Suld3DI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003106 case Intrinsic::nvvm_suld_3d_v2i8_trap:
3107 return NVPTXISD::Suld3DV2I8Trap;
3108 case Intrinsic::nvvm_suld_3d_v2i16_trap:
3109 return NVPTXISD::Suld3DV2I16Trap;
3110 case Intrinsic::nvvm_suld_3d_v2i32_trap:
3111 return NVPTXISD::Suld3DV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003112 case Intrinsic::nvvm_suld_3d_v2i64_trap:
3113 return NVPTXISD::Suld3DV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003114 case Intrinsic::nvvm_suld_3d_v4i8_trap:
3115 return NVPTXISD::Suld3DV4I8Trap;
3116 case Intrinsic::nvvm_suld_3d_v4i16_trap:
3117 return NVPTXISD::Suld3DV4I16Trap;
3118 case Intrinsic::nvvm_suld_3d_v4i32_trap:
3119 return NVPTXISD::Suld3DV4I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003120 case Intrinsic::nvvm_suld_1d_i8_zero:
3121 return NVPTXISD::Suld1DI8Zero;
3122 case Intrinsic::nvvm_suld_1d_i16_zero:
3123 return NVPTXISD::Suld1DI16Zero;
3124 case Intrinsic::nvvm_suld_1d_i32_zero:
3125 return NVPTXISD::Suld1DI32Zero;
3126 case Intrinsic::nvvm_suld_1d_i64_zero:
3127 return NVPTXISD::Suld1DI64Zero;
3128 case Intrinsic::nvvm_suld_1d_v2i8_zero:
3129 return NVPTXISD::Suld1DV2I8Zero;
3130 case Intrinsic::nvvm_suld_1d_v2i16_zero:
3131 return NVPTXISD::Suld1DV2I16Zero;
3132 case Intrinsic::nvvm_suld_1d_v2i32_zero:
3133 return NVPTXISD::Suld1DV2I32Zero;
3134 case Intrinsic::nvvm_suld_1d_v2i64_zero:
3135 return NVPTXISD::Suld1DV2I64Zero;
3136 case Intrinsic::nvvm_suld_1d_v4i8_zero:
3137 return NVPTXISD::Suld1DV4I8Zero;
3138 case Intrinsic::nvvm_suld_1d_v4i16_zero:
3139 return NVPTXISD::Suld1DV4I16Zero;
3140 case Intrinsic::nvvm_suld_1d_v4i32_zero:
3141 return NVPTXISD::Suld1DV4I32Zero;
3142 case Intrinsic::nvvm_suld_1d_array_i8_zero:
3143 return NVPTXISD::Suld1DArrayI8Zero;
3144 case Intrinsic::nvvm_suld_1d_array_i16_zero:
3145 return NVPTXISD::Suld1DArrayI16Zero;
3146 case Intrinsic::nvvm_suld_1d_array_i32_zero:
3147 return NVPTXISD::Suld1DArrayI32Zero;
3148 case Intrinsic::nvvm_suld_1d_array_i64_zero:
3149 return NVPTXISD::Suld1DArrayI64Zero;
3150 case Intrinsic::nvvm_suld_1d_array_v2i8_zero:
3151 return NVPTXISD::Suld1DArrayV2I8Zero;
3152 case Intrinsic::nvvm_suld_1d_array_v2i16_zero:
3153 return NVPTXISD::Suld1DArrayV2I16Zero;
3154 case Intrinsic::nvvm_suld_1d_array_v2i32_zero:
3155 return NVPTXISD::Suld1DArrayV2I32Zero;
3156 case Intrinsic::nvvm_suld_1d_array_v2i64_zero:
3157 return NVPTXISD::Suld1DArrayV2I64Zero;
3158 case Intrinsic::nvvm_suld_1d_array_v4i8_zero:
3159 return NVPTXISD::Suld1DArrayV4I8Zero;
3160 case Intrinsic::nvvm_suld_1d_array_v4i16_zero:
3161 return NVPTXISD::Suld1DArrayV4I16Zero;
3162 case Intrinsic::nvvm_suld_1d_array_v4i32_zero:
3163 return NVPTXISD::Suld1DArrayV4I32Zero;
3164 case Intrinsic::nvvm_suld_2d_i8_zero:
3165 return NVPTXISD::Suld2DI8Zero;
3166 case Intrinsic::nvvm_suld_2d_i16_zero:
3167 return NVPTXISD::Suld2DI16Zero;
3168 case Intrinsic::nvvm_suld_2d_i32_zero:
3169 return NVPTXISD::Suld2DI32Zero;
3170 case Intrinsic::nvvm_suld_2d_i64_zero:
3171 return NVPTXISD::Suld2DI64Zero;
3172 case Intrinsic::nvvm_suld_2d_v2i8_zero:
3173 return NVPTXISD::Suld2DV2I8Zero;
3174 case Intrinsic::nvvm_suld_2d_v2i16_zero:
3175 return NVPTXISD::Suld2DV2I16Zero;
3176 case Intrinsic::nvvm_suld_2d_v2i32_zero:
3177 return NVPTXISD::Suld2DV2I32Zero;
3178 case Intrinsic::nvvm_suld_2d_v2i64_zero:
3179 return NVPTXISD::Suld2DV2I64Zero;
3180 case Intrinsic::nvvm_suld_2d_v4i8_zero:
3181 return NVPTXISD::Suld2DV4I8Zero;
3182 case Intrinsic::nvvm_suld_2d_v4i16_zero:
3183 return NVPTXISD::Suld2DV4I16Zero;
3184 case Intrinsic::nvvm_suld_2d_v4i32_zero:
3185 return NVPTXISD::Suld2DV4I32Zero;
3186 case Intrinsic::nvvm_suld_2d_array_i8_zero:
3187 return NVPTXISD::Suld2DArrayI8Zero;
3188 case Intrinsic::nvvm_suld_2d_array_i16_zero:
3189 return NVPTXISD::Suld2DArrayI16Zero;
3190 case Intrinsic::nvvm_suld_2d_array_i32_zero:
3191 return NVPTXISD::Suld2DArrayI32Zero;
3192 case Intrinsic::nvvm_suld_2d_array_i64_zero:
3193 return NVPTXISD::Suld2DArrayI64Zero;
3194 case Intrinsic::nvvm_suld_2d_array_v2i8_zero:
3195 return NVPTXISD::Suld2DArrayV2I8Zero;
3196 case Intrinsic::nvvm_suld_2d_array_v2i16_zero:
3197 return NVPTXISD::Suld2DArrayV2I16Zero;
3198 case Intrinsic::nvvm_suld_2d_array_v2i32_zero:
3199 return NVPTXISD::Suld2DArrayV2I32Zero;
3200 case Intrinsic::nvvm_suld_2d_array_v2i64_zero:
3201 return NVPTXISD::Suld2DArrayV2I64Zero;
3202 case Intrinsic::nvvm_suld_2d_array_v4i8_zero:
3203 return NVPTXISD::Suld2DArrayV4I8Zero;
3204 case Intrinsic::nvvm_suld_2d_array_v4i16_zero:
3205 return NVPTXISD::Suld2DArrayV4I16Zero;
3206 case Intrinsic::nvvm_suld_2d_array_v4i32_zero:
3207 return NVPTXISD::Suld2DArrayV4I32Zero;
3208 case Intrinsic::nvvm_suld_3d_i8_zero:
3209 return NVPTXISD::Suld3DI8Zero;
3210 case Intrinsic::nvvm_suld_3d_i16_zero:
3211 return NVPTXISD::Suld3DI16Zero;
3212 case Intrinsic::nvvm_suld_3d_i32_zero:
3213 return NVPTXISD::Suld3DI32Zero;
3214 case Intrinsic::nvvm_suld_3d_i64_zero:
3215 return NVPTXISD::Suld3DI64Zero;
3216 case Intrinsic::nvvm_suld_3d_v2i8_zero:
3217 return NVPTXISD::Suld3DV2I8Zero;
3218 case Intrinsic::nvvm_suld_3d_v2i16_zero:
3219 return NVPTXISD::Suld3DV2I16Zero;
3220 case Intrinsic::nvvm_suld_3d_v2i32_zero:
3221 return NVPTXISD::Suld3DV2I32Zero;
3222 case Intrinsic::nvvm_suld_3d_v2i64_zero:
3223 return NVPTXISD::Suld3DV2I64Zero;
3224 case Intrinsic::nvvm_suld_3d_v4i8_zero:
3225 return NVPTXISD::Suld3DV4I8Zero;
3226 case Intrinsic::nvvm_suld_3d_v4i16_zero:
3227 return NVPTXISD::Suld3DV4I16Zero;
3228 case Intrinsic::nvvm_suld_3d_v4i32_zero:
3229 return NVPTXISD::Suld3DV4I32Zero;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003230 }
3231}
3232
Justin Holewinskiae556d32012-05-04 20:18:50 +00003233// llvm.ptx.memcpy.const and llvm.ptx.memmove.const need to be modeled as
3234// TgtMemIntrinsic
3235// because we need the information that is only available in the "Value" type
3236// of destination
3237// pointer. In particular, the address space information.
Justin Holewinski0497ab12013-03-30 14:29:21 +00003238bool NVPTXTargetLowering::getTgtMemIntrinsic(
3239 IntrinsicInfo &Info, const CallInst &I, unsigned Intrinsic) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00003240 switch (Intrinsic) {
3241 default:
3242 return false;
3243
3244 case Intrinsic::nvvm_atomic_load_add_f32:
3245 Info.opc = ISD::INTRINSIC_W_CHAIN;
3246 Info.memVT = MVT::f32;
3247 Info.ptrVal = I.getArgOperand(0);
3248 Info.offset = 0;
3249 Info.vol = 0;
3250 Info.readMem = true;
3251 Info.writeMem = true;
3252 Info.align = 0;
3253 return true;
3254
3255 case Intrinsic::nvvm_atomic_load_inc_32:
3256 case Intrinsic::nvvm_atomic_load_dec_32:
3257 Info.opc = ISD::INTRINSIC_W_CHAIN;
3258 Info.memVT = MVT::i32;
3259 Info.ptrVal = I.getArgOperand(0);
3260 Info.offset = 0;
3261 Info.vol = 0;
3262 Info.readMem = true;
3263 Info.writeMem = true;
3264 Info.align = 0;
3265 return true;
3266
3267 case Intrinsic::nvvm_ldu_global_i:
3268 case Intrinsic::nvvm_ldu_global_f:
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003269 case Intrinsic::nvvm_ldu_global_p: {
Mehdi Amini44ede332015-07-09 02:09:04 +00003270 auto &DL = I.getModule()->getDataLayout();
Justin Holewinskiae556d32012-05-04 20:18:50 +00003271 Info.opc = ISD::INTRINSIC_W_CHAIN;
3272 if (Intrinsic == Intrinsic::nvvm_ldu_global_i)
Mehdi Amini44ede332015-07-09 02:09:04 +00003273 Info.memVT = getValueType(DL, I.getType());
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003274 else if(Intrinsic == Intrinsic::nvvm_ldu_global_p)
Mehdi Amini44ede332015-07-09 02:09:04 +00003275 Info.memVT = getPointerTy(DL);
Justin Holewinskiae556d32012-05-04 20:18:50 +00003276 else
Mehdi Amini44ede332015-07-09 02:09:04 +00003277 Info.memVT = getValueType(DL, I.getType());
Justin Holewinskiae556d32012-05-04 20:18:50 +00003278 Info.ptrVal = I.getArgOperand(0);
3279 Info.offset = 0;
3280 Info.vol = 0;
3281 Info.readMem = true;
3282 Info.writeMem = false;
Jingyue Wucb83a152014-08-29 15:30:20 +00003283 Info.align = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003284
Justin Holewinskiae556d32012-05-04 20:18:50 +00003285 return true;
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003286 }
3287 case Intrinsic::nvvm_ldg_global_i:
3288 case Intrinsic::nvvm_ldg_global_f:
3289 case Intrinsic::nvvm_ldg_global_p: {
Mehdi Amini44ede332015-07-09 02:09:04 +00003290 auto &DL = I.getModule()->getDataLayout();
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003291
3292 Info.opc = ISD::INTRINSIC_W_CHAIN;
3293 if (Intrinsic == Intrinsic::nvvm_ldg_global_i)
Mehdi Amini44ede332015-07-09 02:09:04 +00003294 Info.memVT = getValueType(DL, I.getType());
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003295 else if(Intrinsic == Intrinsic::nvvm_ldg_global_p)
Mehdi Amini44ede332015-07-09 02:09:04 +00003296 Info.memVT = getPointerTy(DL);
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003297 else
Mehdi Amini44ede332015-07-09 02:09:04 +00003298 Info.memVT = getValueType(DL, I.getType());
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003299 Info.ptrVal = I.getArgOperand(0);
3300 Info.offset = 0;
3301 Info.vol = 0;
3302 Info.readMem = true;
3303 Info.writeMem = false;
Jingyue Wucb83a152014-08-29 15:30:20 +00003304 Info.align = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003305
3306 return true;
3307 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00003308
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003309 case Intrinsic::nvvm_tex_1d_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003310 case Intrinsic::nvvm_tex_1d_v4f32_f32:
3311 case Intrinsic::nvvm_tex_1d_level_v4f32_f32:
3312 case Intrinsic::nvvm_tex_1d_grad_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003313 case Intrinsic::nvvm_tex_1d_array_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003314 case Intrinsic::nvvm_tex_1d_array_v4f32_f32:
3315 case Intrinsic::nvvm_tex_1d_array_level_v4f32_f32:
3316 case Intrinsic::nvvm_tex_1d_array_grad_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003317 case Intrinsic::nvvm_tex_2d_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003318 case Intrinsic::nvvm_tex_2d_v4f32_f32:
3319 case Intrinsic::nvvm_tex_2d_level_v4f32_f32:
3320 case Intrinsic::nvvm_tex_2d_grad_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003321 case Intrinsic::nvvm_tex_2d_array_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003322 case Intrinsic::nvvm_tex_2d_array_v4f32_f32:
3323 case Intrinsic::nvvm_tex_2d_array_level_v4f32_f32:
3324 case Intrinsic::nvvm_tex_2d_array_grad_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003325 case Intrinsic::nvvm_tex_3d_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003326 case Intrinsic::nvvm_tex_3d_v4f32_f32:
3327 case Intrinsic::nvvm_tex_3d_level_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003328 case Intrinsic::nvvm_tex_3d_grad_v4f32_f32:
3329 case Intrinsic::nvvm_tex_cube_v4f32_f32:
3330 case Intrinsic::nvvm_tex_cube_level_v4f32_f32:
3331 case Intrinsic::nvvm_tex_cube_array_v4f32_f32:
3332 case Intrinsic::nvvm_tex_cube_array_level_v4f32_f32:
3333 case Intrinsic::nvvm_tld4_r_2d_v4f32_f32:
3334 case Intrinsic::nvvm_tld4_g_2d_v4f32_f32:
3335 case Intrinsic::nvvm_tld4_b_2d_v4f32_f32:
3336 case Intrinsic::nvvm_tld4_a_2d_v4f32_f32:
3337 case Intrinsic::nvvm_tex_unified_1d_v4f32_s32:
3338 case Intrinsic::nvvm_tex_unified_1d_v4f32_f32:
3339 case Intrinsic::nvvm_tex_unified_1d_level_v4f32_f32:
3340 case Intrinsic::nvvm_tex_unified_1d_grad_v4f32_f32:
3341 case Intrinsic::nvvm_tex_unified_1d_array_v4f32_s32:
3342 case Intrinsic::nvvm_tex_unified_1d_array_v4f32_f32:
3343 case Intrinsic::nvvm_tex_unified_1d_array_level_v4f32_f32:
3344 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4f32_f32:
3345 case Intrinsic::nvvm_tex_unified_2d_v4f32_s32:
3346 case Intrinsic::nvvm_tex_unified_2d_v4f32_f32:
3347 case Intrinsic::nvvm_tex_unified_2d_level_v4f32_f32:
3348 case Intrinsic::nvvm_tex_unified_2d_grad_v4f32_f32:
3349 case Intrinsic::nvvm_tex_unified_2d_array_v4f32_s32:
3350 case Intrinsic::nvvm_tex_unified_2d_array_v4f32_f32:
3351 case Intrinsic::nvvm_tex_unified_2d_array_level_v4f32_f32:
3352 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4f32_f32:
3353 case Intrinsic::nvvm_tex_unified_3d_v4f32_s32:
3354 case Intrinsic::nvvm_tex_unified_3d_v4f32_f32:
3355 case Intrinsic::nvvm_tex_unified_3d_level_v4f32_f32:
3356 case Intrinsic::nvvm_tex_unified_3d_grad_v4f32_f32:
3357 case Intrinsic::nvvm_tex_unified_cube_v4f32_f32:
3358 case Intrinsic::nvvm_tex_unified_cube_level_v4f32_f32:
3359 case Intrinsic::nvvm_tex_unified_cube_array_v4f32_f32:
3360 case Intrinsic::nvvm_tex_unified_cube_array_level_v4f32_f32:
3361 case Intrinsic::nvvm_tld4_unified_r_2d_v4f32_f32:
3362 case Intrinsic::nvvm_tld4_unified_g_2d_v4f32_f32:
3363 case Intrinsic::nvvm_tld4_unified_b_2d_v4f32_f32:
3364 case Intrinsic::nvvm_tld4_unified_a_2d_v4f32_f32: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003365 Info.opc = getOpcForTextureInstr(Intrinsic);
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003366 Info.memVT = MVT::v4f32;
Craig Topper062a2ba2014-04-25 05:30:21 +00003367 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003368 Info.offset = 0;
3369 Info.vol = 0;
3370 Info.readMem = true;
3371 Info.writeMem = false;
3372 Info.align = 16;
3373 return true;
3374 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003375 case Intrinsic::nvvm_tex_1d_v4s32_s32:
3376 case Intrinsic::nvvm_tex_1d_v4s32_f32:
3377 case Intrinsic::nvvm_tex_1d_level_v4s32_f32:
3378 case Intrinsic::nvvm_tex_1d_grad_v4s32_f32:
3379 case Intrinsic::nvvm_tex_1d_array_v4s32_s32:
3380 case Intrinsic::nvvm_tex_1d_array_v4s32_f32:
3381 case Intrinsic::nvvm_tex_1d_array_level_v4s32_f32:
3382 case Intrinsic::nvvm_tex_1d_array_grad_v4s32_f32:
3383 case Intrinsic::nvvm_tex_2d_v4s32_s32:
3384 case Intrinsic::nvvm_tex_2d_v4s32_f32:
3385 case Intrinsic::nvvm_tex_2d_level_v4s32_f32:
3386 case Intrinsic::nvvm_tex_2d_grad_v4s32_f32:
3387 case Intrinsic::nvvm_tex_2d_array_v4s32_s32:
3388 case Intrinsic::nvvm_tex_2d_array_v4s32_f32:
3389 case Intrinsic::nvvm_tex_2d_array_level_v4s32_f32:
3390 case Intrinsic::nvvm_tex_2d_array_grad_v4s32_f32:
3391 case Intrinsic::nvvm_tex_3d_v4s32_s32:
3392 case Intrinsic::nvvm_tex_3d_v4s32_f32:
3393 case Intrinsic::nvvm_tex_3d_level_v4s32_f32:
3394 case Intrinsic::nvvm_tex_3d_grad_v4s32_f32:
3395 case Intrinsic::nvvm_tex_cube_v4s32_f32:
3396 case Intrinsic::nvvm_tex_cube_level_v4s32_f32:
3397 case Intrinsic::nvvm_tex_cube_array_v4s32_f32:
3398 case Intrinsic::nvvm_tex_cube_array_level_v4s32_f32:
3399 case Intrinsic::nvvm_tex_cube_v4u32_f32:
3400 case Intrinsic::nvvm_tex_cube_level_v4u32_f32:
3401 case Intrinsic::nvvm_tex_cube_array_v4u32_f32:
3402 case Intrinsic::nvvm_tex_cube_array_level_v4u32_f32:
3403 case Intrinsic::nvvm_tex_1d_v4u32_s32:
3404 case Intrinsic::nvvm_tex_1d_v4u32_f32:
3405 case Intrinsic::nvvm_tex_1d_level_v4u32_f32:
3406 case Intrinsic::nvvm_tex_1d_grad_v4u32_f32:
3407 case Intrinsic::nvvm_tex_1d_array_v4u32_s32:
3408 case Intrinsic::nvvm_tex_1d_array_v4u32_f32:
3409 case Intrinsic::nvvm_tex_1d_array_level_v4u32_f32:
3410 case Intrinsic::nvvm_tex_1d_array_grad_v4u32_f32:
3411 case Intrinsic::nvvm_tex_2d_v4u32_s32:
3412 case Intrinsic::nvvm_tex_2d_v4u32_f32:
3413 case Intrinsic::nvvm_tex_2d_level_v4u32_f32:
3414 case Intrinsic::nvvm_tex_2d_grad_v4u32_f32:
3415 case Intrinsic::nvvm_tex_2d_array_v4u32_s32:
3416 case Intrinsic::nvvm_tex_2d_array_v4u32_f32:
3417 case Intrinsic::nvvm_tex_2d_array_level_v4u32_f32:
3418 case Intrinsic::nvvm_tex_2d_array_grad_v4u32_f32:
3419 case Intrinsic::nvvm_tex_3d_v4u32_s32:
3420 case Intrinsic::nvvm_tex_3d_v4u32_f32:
3421 case Intrinsic::nvvm_tex_3d_level_v4u32_f32:
3422 case Intrinsic::nvvm_tex_3d_grad_v4u32_f32:
3423 case Intrinsic::nvvm_tld4_r_2d_v4s32_f32:
3424 case Intrinsic::nvvm_tld4_g_2d_v4s32_f32:
3425 case Intrinsic::nvvm_tld4_b_2d_v4s32_f32:
3426 case Intrinsic::nvvm_tld4_a_2d_v4s32_f32:
3427 case Intrinsic::nvvm_tld4_r_2d_v4u32_f32:
3428 case Intrinsic::nvvm_tld4_g_2d_v4u32_f32:
3429 case Intrinsic::nvvm_tld4_b_2d_v4u32_f32:
3430 case Intrinsic::nvvm_tld4_a_2d_v4u32_f32:
3431 case Intrinsic::nvvm_tex_unified_1d_v4s32_s32:
3432 case Intrinsic::nvvm_tex_unified_1d_v4s32_f32:
3433 case Intrinsic::nvvm_tex_unified_1d_level_v4s32_f32:
3434 case Intrinsic::nvvm_tex_unified_1d_grad_v4s32_f32:
3435 case Intrinsic::nvvm_tex_unified_1d_array_v4s32_s32:
3436 case Intrinsic::nvvm_tex_unified_1d_array_v4s32_f32:
3437 case Intrinsic::nvvm_tex_unified_1d_array_level_v4s32_f32:
3438 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4s32_f32:
3439 case Intrinsic::nvvm_tex_unified_2d_v4s32_s32:
3440 case Intrinsic::nvvm_tex_unified_2d_v4s32_f32:
3441 case Intrinsic::nvvm_tex_unified_2d_level_v4s32_f32:
3442 case Intrinsic::nvvm_tex_unified_2d_grad_v4s32_f32:
3443 case Intrinsic::nvvm_tex_unified_2d_array_v4s32_s32:
3444 case Intrinsic::nvvm_tex_unified_2d_array_v4s32_f32:
3445 case Intrinsic::nvvm_tex_unified_2d_array_level_v4s32_f32:
3446 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4s32_f32:
3447 case Intrinsic::nvvm_tex_unified_3d_v4s32_s32:
3448 case Intrinsic::nvvm_tex_unified_3d_v4s32_f32:
3449 case Intrinsic::nvvm_tex_unified_3d_level_v4s32_f32:
3450 case Intrinsic::nvvm_tex_unified_3d_grad_v4s32_f32:
3451 case Intrinsic::nvvm_tex_unified_1d_v4u32_s32:
3452 case Intrinsic::nvvm_tex_unified_1d_v4u32_f32:
3453 case Intrinsic::nvvm_tex_unified_1d_level_v4u32_f32:
3454 case Intrinsic::nvvm_tex_unified_1d_grad_v4u32_f32:
3455 case Intrinsic::nvvm_tex_unified_1d_array_v4u32_s32:
3456 case Intrinsic::nvvm_tex_unified_1d_array_v4u32_f32:
3457 case Intrinsic::nvvm_tex_unified_1d_array_level_v4u32_f32:
3458 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4u32_f32:
3459 case Intrinsic::nvvm_tex_unified_2d_v4u32_s32:
3460 case Intrinsic::nvvm_tex_unified_2d_v4u32_f32:
3461 case Intrinsic::nvvm_tex_unified_2d_level_v4u32_f32:
3462 case Intrinsic::nvvm_tex_unified_2d_grad_v4u32_f32:
3463 case Intrinsic::nvvm_tex_unified_2d_array_v4u32_s32:
3464 case Intrinsic::nvvm_tex_unified_2d_array_v4u32_f32:
3465 case Intrinsic::nvvm_tex_unified_2d_array_level_v4u32_f32:
3466 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4u32_f32:
3467 case Intrinsic::nvvm_tex_unified_3d_v4u32_s32:
3468 case Intrinsic::nvvm_tex_unified_3d_v4u32_f32:
3469 case Intrinsic::nvvm_tex_unified_3d_level_v4u32_f32:
3470 case Intrinsic::nvvm_tex_unified_3d_grad_v4u32_f32:
3471 case Intrinsic::nvvm_tex_unified_cube_v4s32_f32:
3472 case Intrinsic::nvvm_tex_unified_cube_level_v4s32_f32:
3473 case Intrinsic::nvvm_tex_unified_cube_array_v4s32_f32:
3474 case Intrinsic::nvvm_tex_unified_cube_array_level_v4s32_f32:
3475 case Intrinsic::nvvm_tex_unified_cube_v4u32_f32:
3476 case Intrinsic::nvvm_tex_unified_cube_level_v4u32_f32:
3477 case Intrinsic::nvvm_tex_unified_cube_array_v4u32_f32:
3478 case Intrinsic::nvvm_tex_unified_cube_array_level_v4u32_f32:
3479 case Intrinsic::nvvm_tld4_unified_r_2d_v4s32_f32:
3480 case Intrinsic::nvvm_tld4_unified_g_2d_v4s32_f32:
3481 case Intrinsic::nvvm_tld4_unified_b_2d_v4s32_f32:
3482 case Intrinsic::nvvm_tld4_unified_a_2d_v4s32_f32:
3483 case Intrinsic::nvvm_tld4_unified_r_2d_v4u32_f32:
3484 case Intrinsic::nvvm_tld4_unified_g_2d_v4u32_f32:
3485 case Intrinsic::nvvm_tld4_unified_b_2d_v4u32_f32:
3486 case Intrinsic::nvvm_tld4_unified_a_2d_v4u32_f32: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003487 Info.opc = getOpcForTextureInstr(Intrinsic);
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003488 Info.memVT = MVT::v4i32;
Craig Topper062a2ba2014-04-25 05:30:21 +00003489 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003490 Info.offset = 0;
3491 Info.vol = 0;
3492 Info.readMem = true;
3493 Info.writeMem = false;
3494 Info.align = 16;
3495 return true;
3496 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003497 case Intrinsic::nvvm_suld_1d_i8_clamp:
3498 case Intrinsic::nvvm_suld_1d_v2i8_clamp:
3499 case Intrinsic::nvvm_suld_1d_v4i8_clamp:
3500 case Intrinsic::nvvm_suld_1d_array_i8_clamp:
3501 case Intrinsic::nvvm_suld_1d_array_v2i8_clamp:
3502 case Intrinsic::nvvm_suld_1d_array_v4i8_clamp:
3503 case Intrinsic::nvvm_suld_2d_i8_clamp:
3504 case Intrinsic::nvvm_suld_2d_v2i8_clamp:
3505 case Intrinsic::nvvm_suld_2d_v4i8_clamp:
3506 case Intrinsic::nvvm_suld_2d_array_i8_clamp:
3507 case Intrinsic::nvvm_suld_2d_array_v2i8_clamp:
3508 case Intrinsic::nvvm_suld_2d_array_v4i8_clamp:
3509 case Intrinsic::nvvm_suld_3d_i8_clamp:
3510 case Intrinsic::nvvm_suld_3d_v2i8_clamp:
3511 case Intrinsic::nvvm_suld_3d_v4i8_clamp:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003512 case Intrinsic::nvvm_suld_1d_i8_trap:
3513 case Intrinsic::nvvm_suld_1d_v2i8_trap:
3514 case Intrinsic::nvvm_suld_1d_v4i8_trap:
3515 case Intrinsic::nvvm_suld_1d_array_i8_trap:
3516 case Intrinsic::nvvm_suld_1d_array_v2i8_trap:
3517 case Intrinsic::nvvm_suld_1d_array_v4i8_trap:
3518 case Intrinsic::nvvm_suld_2d_i8_trap:
3519 case Intrinsic::nvvm_suld_2d_v2i8_trap:
3520 case Intrinsic::nvvm_suld_2d_v4i8_trap:
3521 case Intrinsic::nvvm_suld_2d_array_i8_trap:
3522 case Intrinsic::nvvm_suld_2d_array_v2i8_trap:
3523 case Intrinsic::nvvm_suld_2d_array_v4i8_trap:
3524 case Intrinsic::nvvm_suld_3d_i8_trap:
3525 case Intrinsic::nvvm_suld_3d_v2i8_trap:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003526 case Intrinsic::nvvm_suld_3d_v4i8_trap:
3527 case Intrinsic::nvvm_suld_1d_i8_zero:
3528 case Intrinsic::nvvm_suld_1d_v2i8_zero:
3529 case Intrinsic::nvvm_suld_1d_v4i8_zero:
3530 case Intrinsic::nvvm_suld_1d_array_i8_zero:
3531 case Intrinsic::nvvm_suld_1d_array_v2i8_zero:
3532 case Intrinsic::nvvm_suld_1d_array_v4i8_zero:
3533 case Intrinsic::nvvm_suld_2d_i8_zero:
3534 case Intrinsic::nvvm_suld_2d_v2i8_zero:
3535 case Intrinsic::nvvm_suld_2d_v4i8_zero:
3536 case Intrinsic::nvvm_suld_2d_array_i8_zero:
3537 case Intrinsic::nvvm_suld_2d_array_v2i8_zero:
3538 case Intrinsic::nvvm_suld_2d_array_v4i8_zero:
3539 case Intrinsic::nvvm_suld_3d_i8_zero:
3540 case Intrinsic::nvvm_suld_3d_v2i8_zero:
3541 case Intrinsic::nvvm_suld_3d_v4i8_zero: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003542 Info.opc = getOpcForSurfaceInstr(Intrinsic);
3543 Info.memVT = MVT::i8;
Craig Topper062a2ba2014-04-25 05:30:21 +00003544 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003545 Info.offset = 0;
3546 Info.vol = 0;
3547 Info.readMem = true;
3548 Info.writeMem = false;
3549 Info.align = 16;
3550 return true;
3551 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003552 case Intrinsic::nvvm_suld_1d_i16_clamp:
3553 case Intrinsic::nvvm_suld_1d_v2i16_clamp:
3554 case Intrinsic::nvvm_suld_1d_v4i16_clamp:
3555 case Intrinsic::nvvm_suld_1d_array_i16_clamp:
3556 case Intrinsic::nvvm_suld_1d_array_v2i16_clamp:
3557 case Intrinsic::nvvm_suld_1d_array_v4i16_clamp:
3558 case Intrinsic::nvvm_suld_2d_i16_clamp:
3559 case Intrinsic::nvvm_suld_2d_v2i16_clamp:
3560 case Intrinsic::nvvm_suld_2d_v4i16_clamp:
3561 case Intrinsic::nvvm_suld_2d_array_i16_clamp:
3562 case Intrinsic::nvvm_suld_2d_array_v2i16_clamp:
3563 case Intrinsic::nvvm_suld_2d_array_v4i16_clamp:
3564 case Intrinsic::nvvm_suld_3d_i16_clamp:
3565 case Intrinsic::nvvm_suld_3d_v2i16_clamp:
3566 case Intrinsic::nvvm_suld_3d_v4i16_clamp:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003567 case Intrinsic::nvvm_suld_1d_i16_trap:
3568 case Intrinsic::nvvm_suld_1d_v2i16_trap:
3569 case Intrinsic::nvvm_suld_1d_v4i16_trap:
3570 case Intrinsic::nvvm_suld_1d_array_i16_trap:
3571 case Intrinsic::nvvm_suld_1d_array_v2i16_trap:
3572 case Intrinsic::nvvm_suld_1d_array_v4i16_trap:
3573 case Intrinsic::nvvm_suld_2d_i16_trap:
3574 case Intrinsic::nvvm_suld_2d_v2i16_trap:
3575 case Intrinsic::nvvm_suld_2d_v4i16_trap:
3576 case Intrinsic::nvvm_suld_2d_array_i16_trap:
3577 case Intrinsic::nvvm_suld_2d_array_v2i16_trap:
3578 case Intrinsic::nvvm_suld_2d_array_v4i16_trap:
3579 case Intrinsic::nvvm_suld_3d_i16_trap:
3580 case Intrinsic::nvvm_suld_3d_v2i16_trap:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003581 case Intrinsic::nvvm_suld_3d_v4i16_trap:
3582 case Intrinsic::nvvm_suld_1d_i16_zero:
3583 case Intrinsic::nvvm_suld_1d_v2i16_zero:
3584 case Intrinsic::nvvm_suld_1d_v4i16_zero:
3585 case Intrinsic::nvvm_suld_1d_array_i16_zero:
3586 case Intrinsic::nvvm_suld_1d_array_v2i16_zero:
3587 case Intrinsic::nvvm_suld_1d_array_v4i16_zero:
3588 case Intrinsic::nvvm_suld_2d_i16_zero:
3589 case Intrinsic::nvvm_suld_2d_v2i16_zero:
3590 case Intrinsic::nvvm_suld_2d_v4i16_zero:
3591 case Intrinsic::nvvm_suld_2d_array_i16_zero:
3592 case Intrinsic::nvvm_suld_2d_array_v2i16_zero:
3593 case Intrinsic::nvvm_suld_2d_array_v4i16_zero:
3594 case Intrinsic::nvvm_suld_3d_i16_zero:
3595 case Intrinsic::nvvm_suld_3d_v2i16_zero:
3596 case Intrinsic::nvvm_suld_3d_v4i16_zero: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003597 Info.opc = getOpcForSurfaceInstr(Intrinsic);
3598 Info.memVT = MVT::i16;
Craig Topper062a2ba2014-04-25 05:30:21 +00003599 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003600 Info.offset = 0;
3601 Info.vol = 0;
3602 Info.readMem = true;
3603 Info.writeMem = false;
3604 Info.align = 16;
3605 return true;
3606 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003607 case Intrinsic::nvvm_suld_1d_i32_clamp:
3608 case Intrinsic::nvvm_suld_1d_v2i32_clamp:
3609 case Intrinsic::nvvm_suld_1d_v4i32_clamp:
3610 case Intrinsic::nvvm_suld_1d_array_i32_clamp:
3611 case Intrinsic::nvvm_suld_1d_array_v2i32_clamp:
3612 case Intrinsic::nvvm_suld_1d_array_v4i32_clamp:
3613 case Intrinsic::nvvm_suld_2d_i32_clamp:
3614 case Intrinsic::nvvm_suld_2d_v2i32_clamp:
3615 case Intrinsic::nvvm_suld_2d_v4i32_clamp:
3616 case Intrinsic::nvvm_suld_2d_array_i32_clamp:
3617 case Intrinsic::nvvm_suld_2d_array_v2i32_clamp:
3618 case Intrinsic::nvvm_suld_2d_array_v4i32_clamp:
3619 case Intrinsic::nvvm_suld_3d_i32_clamp:
3620 case Intrinsic::nvvm_suld_3d_v2i32_clamp:
3621 case Intrinsic::nvvm_suld_3d_v4i32_clamp:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003622 case Intrinsic::nvvm_suld_1d_i32_trap:
3623 case Intrinsic::nvvm_suld_1d_v2i32_trap:
3624 case Intrinsic::nvvm_suld_1d_v4i32_trap:
3625 case Intrinsic::nvvm_suld_1d_array_i32_trap:
3626 case Intrinsic::nvvm_suld_1d_array_v2i32_trap:
3627 case Intrinsic::nvvm_suld_1d_array_v4i32_trap:
3628 case Intrinsic::nvvm_suld_2d_i32_trap:
3629 case Intrinsic::nvvm_suld_2d_v2i32_trap:
3630 case Intrinsic::nvvm_suld_2d_v4i32_trap:
3631 case Intrinsic::nvvm_suld_2d_array_i32_trap:
3632 case Intrinsic::nvvm_suld_2d_array_v2i32_trap:
3633 case Intrinsic::nvvm_suld_2d_array_v4i32_trap:
3634 case Intrinsic::nvvm_suld_3d_i32_trap:
3635 case Intrinsic::nvvm_suld_3d_v2i32_trap:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003636 case Intrinsic::nvvm_suld_3d_v4i32_trap:
3637 case Intrinsic::nvvm_suld_1d_i32_zero:
3638 case Intrinsic::nvvm_suld_1d_v2i32_zero:
3639 case Intrinsic::nvvm_suld_1d_v4i32_zero:
3640 case Intrinsic::nvvm_suld_1d_array_i32_zero:
3641 case Intrinsic::nvvm_suld_1d_array_v2i32_zero:
3642 case Intrinsic::nvvm_suld_1d_array_v4i32_zero:
3643 case Intrinsic::nvvm_suld_2d_i32_zero:
3644 case Intrinsic::nvvm_suld_2d_v2i32_zero:
3645 case Intrinsic::nvvm_suld_2d_v4i32_zero:
3646 case Intrinsic::nvvm_suld_2d_array_i32_zero:
3647 case Intrinsic::nvvm_suld_2d_array_v2i32_zero:
3648 case Intrinsic::nvvm_suld_2d_array_v4i32_zero:
3649 case Intrinsic::nvvm_suld_3d_i32_zero:
3650 case Intrinsic::nvvm_suld_3d_v2i32_zero:
3651 case Intrinsic::nvvm_suld_3d_v4i32_zero: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003652 Info.opc = getOpcForSurfaceInstr(Intrinsic);
3653 Info.memVT = MVT::i32;
Craig Topper062a2ba2014-04-25 05:30:21 +00003654 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003655 Info.offset = 0;
3656 Info.vol = 0;
3657 Info.readMem = true;
3658 Info.writeMem = false;
3659 Info.align = 16;
3660 return true;
3661 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003662 case Intrinsic::nvvm_suld_1d_i64_clamp:
3663 case Intrinsic::nvvm_suld_1d_v2i64_clamp:
3664 case Intrinsic::nvvm_suld_1d_array_i64_clamp:
3665 case Intrinsic::nvvm_suld_1d_array_v2i64_clamp:
3666 case Intrinsic::nvvm_suld_2d_i64_clamp:
3667 case Intrinsic::nvvm_suld_2d_v2i64_clamp:
3668 case Intrinsic::nvvm_suld_2d_array_i64_clamp:
3669 case Intrinsic::nvvm_suld_2d_array_v2i64_clamp:
3670 case Intrinsic::nvvm_suld_3d_i64_clamp:
3671 case Intrinsic::nvvm_suld_3d_v2i64_clamp:
3672 case Intrinsic::nvvm_suld_1d_i64_trap:
3673 case Intrinsic::nvvm_suld_1d_v2i64_trap:
3674 case Intrinsic::nvvm_suld_1d_array_i64_trap:
3675 case Intrinsic::nvvm_suld_1d_array_v2i64_trap:
3676 case Intrinsic::nvvm_suld_2d_i64_trap:
3677 case Intrinsic::nvvm_suld_2d_v2i64_trap:
3678 case Intrinsic::nvvm_suld_2d_array_i64_trap:
3679 case Intrinsic::nvvm_suld_2d_array_v2i64_trap:
3680 case Intrinsic::nvvm_suld_3d_i64_trap:
3681 case Intrinsic::nvvm_suld_3d_v2i64_trap:
3682 case Intrinsic::nvvm_suld_1d_i64_zero:
3683 case Intrinsic::nvvm_suld_1d_v2i64_zero:
3684 case Intrinsic::nvvm_suld_1d_array_i64_zero:
3685 case Intrinsic::nvvm_suld_1d_array_v2i64_zero:
3686 case Intrinsic::nvvm_suld_2d_i64_zero:
3687 case Intrinsic::nvvm_suld_2d_v2i64_zero:
3688 case Intrinsic::nvvm_suld_2d_array_i64_zero:
3689 case Intrinsic::nvvm_suld_2d_array_v2i64_zero:
3690 case Intrinsic::nvvm_suld_3d_i64_zero:
3691 case Intrinsic::nvvm_suld_3d_v2i64_zero: {
3692 Info.opc = getOpcForSurfaceInstr(Intrinsic);
3693 Info.memVT = MVT::i64;
3694 Info.ptrVal = nullptr;
3695 Info.offset = 0;
3696 Info.vol = 0;
3697 Info.readMem = true;
3698 Info.writeMem = false;
3699 Info.align = 16;
3700 return true;
3701 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00003702 }
3703 return false;
3704}
3705
3706/// isLegalAddressingMode - Return true if the addressing mode represented
3707/// by AM is legal for this target, for a load/store of the specified type.
3708/// Used to guide target specific optimizations, like loop strength reduction
3709/// (LoopStrengthReduce.cpp) and memory optimization for address mode
3710/// (CodeGenPrepare.cpp)
Mehdi Amini0cdec1e2015-07-09 02:09:40 +00003711bool NVPTXTargetLowering::isLegalAddressingMode(const DataLayout &DL,
3712 const AddrMode &AM, Type *Ty,
Matt Arsenaultbd7d80a2015-06-01 05:31:59 +00003713 unsigned AS) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00003714
3715 // AddrMode - This represents an addressing mode of:
3716 // BaseGV + BaseOffs + BaseReg + Scale*ScaleReg
3717 //
3718 // The legal address modes are
3719 // - [avar]
3720 // - [areg]
3721 // - [areg+immoff]
3722 // - [immAddr]
3723
3724 if (AM.BaseGV) {
Jingyue Wu4be014a2015-07-31 05:09:47 +00003725 return !AM.BaseOffs && !AM.HasBaseReg && !AM.Scale;
Justin Holewinskiae556d32012-05-04 20:18:50 +00003726 }
3727
3728 switch (AM.Scale) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00003729 case 0: // "r", "r+i" or "i" is allowed
Justin Holewinskiae556d32012-05-04 20:18:50 +00003730 break;
3731 case 1:
Justin Holewinski0497ab12013-03-30 14:29:21 +00003732 if (AM.HasBaseReg) // "r+r+i" or "r+r" is not allowed.
Justin Holewinskiae556d32012-05-04 20:18:50 +00003733 return false;
3734 // Otherwise we have r+i.
3735 break;
3736 default:
3737 // No scale > 1 is allowed
3738 return false;
3739 }
3740 return true;
3741}
3742
3743//===----------------------------------------------------------------------===//
3744// NVPTX Inline Assembly Support
3745//===----------------------------------------------------------------------===//
3746
3747/// getConstraintType - Given a constraint letter, return the type of
3748/// constraint it is for this target.
3749NVPTXTargetLowering::ConstraintType
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003750NVPTXTargetLowering::getConstraintType(StringRef Constraint) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00003751 if (Constraint.size() == 1) {
3752 switch (Constraint[0]) {
3753 default:
3754 break;
Justin Holewinski2739c012014-06-27 18:36:06 +00003755 case 'b':
Justin Holewinskiae556d32012-05-04 20:18:50 +00003756 case 'r':
3757 case 'h':
3758 case 'c':
3759 case 'l':
3760 case 'f':
3761 case 'd':
3762 case '0':
3763 case 'N':
3764 return C_RegisterClass;
3765 }
3766 }
3767 return TargetLowering::getConstraintType(Constraint);
3768}
3769
Justin Holewinski0497ab12013-03-30 14:29:21 +00003770std::pair<unsigned, const TargetRegisterClass *>
Eric Christopher11e4df72015-02-26 22:38:43 +00003771NVPTXTargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003772 StringRef Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00003773 MVT VT) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00003774 if (Constraint.size() == 1) {
3775 switch (Constraint[0]) {
Justin Holewinski2739c012014-06-27 18:36:06 +00003776 case 'b':
3777 return std::make_pair(0U, &NVPTX::Int1RegsRegClass);
Justin Holewinskiae556d32012-05-04 20:18:50 +00003778 case 'c':
Justin Holewinskif8f70912013-06-28 17:57:59 +00003779 return std::make_pair(0U, &NVPTX::Int16RegsRegClass);
Justin Holewinskiae556d32012-05-04 20:18:50 +00003780 case 'h':
3781 return std::make_pair(0U, &NVPTX::Int16RegsRegClass);
3782 case 'r':
3783 return std::make_pair(0U, &NVPTX::Int32RegsRegClass);
3784 case 'l':
3785 case 'N':
3786 return std::make_pair(0U, &NVPTX::Int64RegsRegClass);
3787 case 'f':
3788 return std::make_pair(0U, &NVPTX::Float32RegsRegClass);
3789 case 'd':
3790 return std::make_pair(0U, &NVPTX::Float64RegsRegClass);
3791 }
3792 }
Eric Christopher11e4df72015-02-26 22:38:43 +00003793 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
Justin Holewinskiae556d32012-05-04 20:18:50 +00003794}
3795
Justin Holewinskieafe26d2014-06-27 18:35:37 +00003796//===----------------------------------------------------------------------===//
3797// NVPTX DAG Combining
3798//===----------------------------------------------------------------------===//
3799
Justin Holewinski428cf0e2014-07-17 18:10:09 +00003800bool NVPTXTargetLowering::allowFMA(MachineFunction &MF,
3801 CodeGenOpt::Level OptLevel) const {
3802 const Function *F = MF.getFunction();
3803 const TargetOptions &TO = MF.getTarget().Options;
3804
3805 // Always honor command-line argument
3806 if (FMAContractLevelOpt.getNumOccurrences() > 0) {
3807 return FMAContractLevelOpt > 0;
3808 } else if (OptLevel == 0) {
3809 // Do not contract if we're not optimizing the code
3810 return false;
3811 } else if (TO.AllowFPOpFusion == FPOpFusion::Fast || TO.UnsafeFPMath) {
3812 // Honor TargetOptions flags that explicitly say fusion is okay
3813 return true;
3814 } else if (F->hasFnAttribute("unsafe-fp-math")) {
3815 // Check for unsafe-fp-math=true coming from Clang
3816 Attribute Attr = F->getFnAttribute("unsafe-fp-math");
3817 StringRef Val = Attr.getValueAsString();
3818 if (Val == "true")
3819 return true;
3820 }
3821
3822 // We did not have a clear indication that fusion is allowed, so assume not
3823 return false;
3824}
Justin Holewinskieafe26d2014-06-27 18:35:37 +00003825
3826/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
3827/// operands N0 and N1. This is a helper for PerformADDCombine that is
3828/// called with the default operands, and if that fails, with commuted
3829/// operands.
3830static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
3831 TargetLowering::DAGCombinerInfo &DCI,
3832 const NVPTXSubtarget &Subtarget,
3833 CodeGenOpt::Level OptLevel) {
3834 SelectionDAG &DAG = DCI.DAG;
3835 // Skip non-integer, non-scalar case
3836 EVT VT=N0.getValueType();
3837 if (VT.isVector())
3838 return SDValue();
3839
3840 // fold (add (mul a, b), c) -> (mad a, b, c)
3841 //
3842 if (N0.getOpcode() == ISD::MUL) {
3843 assert (VT.isInteger());
3844 // For integer:
3845 // Since integer multiply-add costs the same as integer multiply
3846 // but is more costly than integer add, do the fusion only when
3847 // the mul is only used in the add.
3848 if (OptLevel==CodeGenOpt::None || VT != MVT::i32 ||
3849 !N0.getNode()->hasOneUse())
3850 return SDValue();
3851
3852 // Do the folding
3853 return DAG.getNode(NVPTXISD::IMAD, SDLoc(N), VT,
3854 N0.getOperand(0), N0.getOperand(1), N1);
3855 }
3856 else if (N0.getOpcode() == ISD::FMUL) {
3857 if (VT == MVT::f32 || VT == MVT::f64) {
Aaron Ballman53201af2014-07-31 12:55:49 +00003858 const auto *TLI = static_cast<const NVPTXTargetLowering *>(
3859 &DAG.getTargetLoweringInfo());
Justin Holewinski428cf0e2014-07-17 18:10:09 +00003860 if (!TLI->allowFMA(DAG.getMachineFunction(), OptLevel))
Justin Holewinskieafe26d2014-06-27 18:35:37 +00003861 return SDValue();
3862
3863 // For floating point:
3864 // Do the fusion only when the mul has less than 5 uses and all
3865 // are add.
3866 // The heuristic is that if a use is not an add, then that use
3867 // cannot be fused into fma, therefore mul is still needed anyway.
3868 // If there are more than 4 uses, even if they are all add, fusing
3869 // them will increase register pressue.
3870 //
3871 int numUses = 0;
3872 int nonAddCount = 0;
3873 for (SDNode::use_iterator UI = N0.getNode()->use_begin(),
3874 UE = N0.getNode()->use_end();
3875 UI != UE; ++UI) {
3876 numUses++;
3877 SDNode *User = *UI;
3878 if (User->getOpcode() != ISD::FADD)
3879 ++nonAddCount;
3880 }
3881 if (numUses >= 5)
3882 return SDValue();
3883 if (nonAddCount) {
3884 int orderNo = N->getIROrder();
3885 int orderNo2 = N0.getNode()->getIROrder();
3886 // simple heuristics here for considering potential register
3887 // pressure, the logics here is that the differnce are used
3888 // to measure the distance between def and use, the longer distance
3889 // more likely cause register pressure.
3890 if (orderNo - orderNo2 < 500)
3891 return SDValue();
3892
3893 // Now, check if at least one of the FMUL's operands is live beyond the node N,
3894 // which guarantees that the FMA will not increase register pressure at node N.
3895 bool opIsLive = false;
3896 const SDNode *left = N0.getOperand(0).getNode();
3897 const SDNode *right = N0.getOperand(1).getNode();
3898
Benjamin Kramer619c4e52015-04-10 11:24:51 +00003899 if (isa<ConstantSDNode>(left) || isa<ConstantSDNode>(right))
Justin Holewinskieafe26d2014-06-27 18:35:37 +00003900 opIsLive = true;
3901
3902 if (!opIsLive)
3903 for (SDNode::use_iterator UI = left->use_begin(), UE = left->use_end(); UI != UE; ++UI) {
3904 SDNode *User = *UI;
3905 int orderNo3 = User->getIROrder();
3906 if (orderNo3 > orderNo) {
3907 opIsLive = true;
3908 break;
3909 }
3910 }
3911
3912 if (!opIsLive)
3913 for (SDNode::use_iterator UI = right->use_begin(), UE = right->use_end(); UI != UE; ++UI) {
3914 SDNode *User = *UI;
3915 int orderNo3 = User->getIROrder();
3916 if (orderNo3 > orderNo) {
3917 opIsLive = true;
3918 break;
3919 }
3920 }
3921
3922 if (!opIsLive)
3923 return SDValue();
3924 }
3925
3926 return DAG.getNode(ISD::FMA, SDLoc(N), VT,
3927 N0.getOperand(0), N0.getOperand(1), N1);
3928 }
3929 }
3930
3931 return SDValue();
3932}
3933
3934/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
3935///
3936static SDValue PerformADDCombine(SDNode *N,
3937 TargetLowering::DAGCombinerInfo &DCI,
3938 const NVPTXSubtarget &Subtarget,
3939 CodeGenOpt::Level OptLevel) {
3940 SDValue N0 = N->getOperand(0);
3941 SDValue N1 = N->getOperand(1);
3942
3943 // First try with the default operand order.
3944 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI, Subtarget,
3945 OptLevel);
3946 if (Result.getNode())
3947 return Result;
3948
3949 // If that didn't work, try again with the operands commuted.
3950 return PerformADDCombineWithOperands(N, N1, N0, DCI, Subtarget, OptLevel);
3951}
3952
3953static SDValue PerformANDCombine(SDNode *N,
3954 TargetLowering::DAGCombinerInfo &DCI) {
3955 // The type legalizer turns a vector load of i8 values into a zextload to i16
3956 // registers, optionally ANY_EXTENDs it (if target type is integer),
3957 // and ANDs off the high 8 bits. Since we turn this load into a
3958 // target-specific DAG node, the DAG combiner fails to eliminate these AND
3959 // nodes. Do that here.
3960 SDValue Val = N->getOperand(0);
3961 SDValue Mask = N->getOperand(1);
3962
3963 if (isa<ConstantSDNode>(Val)) {
3964 std::swap(Val, Mask);
3965 }
3966
3967 SDValue AExt;
3968 // Generally, we will see zextload -> IMOV16rr -> ANY_EXTEND -> and
3969 if (Val.getOpcode() == ISD::ANY_EXTEND) {
3970 AExt = Val;
3971 Val = Val->getOperand(0);
3972 }
3973
3974 if (Val->isMachineOpcode() && Val->getMachineOpcode() == NVPTX::IMOV16rr) {
3975 Val = Val->getOperand(0);
3976 }
3977
3978 if (Val->getOpcode() == NVPTXISD::LoadV2 ||
3979 Val->getOpcode() == NVPTXISD::LoadV4) {
3980 ConstantSDNode *MaskCnst = dyn_cast<ConstantSDNode>(Mask);
3981 if (!MaskCnst) {
3982 // Not an AND with a constant
3983 return SDValue();
3984 }
3985
3986 uint64_t MaskVal = MaskCnst->getZExtValue();
3987 if (MaskVal != 0xff) {
3988 // Not an AND that chops off top 8 bits
3989 return SDValue();
3990 }
3991
3992 MemSDNode *Mem = dyn_cast<MemSDNode>(Val);
3993 if (!Mem) {
3994 // Not a MemSDNode?!?
3995 return SDValue();
3996 }
3997
3998 EVT MemVT = Mem->getMemoryVT();
3999 if (MemVT != MVT::v2i8 && MemVT != MVT::v4i8) {
4000 // We only handle the i8 case
4001 return SDValue();
4002 }
4003
4004 unsigned ExtType =
4005 cast<ConstantSDNode>(Val->getOperand(Val->getNumOperands()-1))->
4006 getZExtValue();
4007 if (ExtType == ISD::SEXTLOAD) {
4008 // If for some reason the load is a sextload, the and is needed to zero
4009 // out the high 8 bits
4010 return SDValue();
4011 }
4012
4013 bool AddTo = false;
4014 if (AExt.getNode() != 0) {
4015 // Re-insert the ext as a zext.
4016 Val = DCI.DAG.getNode(ISD::ZERO_EXTEND, SDLoc(N),
4017 AExt.getValueType(), Val);
4018 AddTo = true;
4019 }
4020
4021 // If we get here, the AND is unnecessary. Just replace it with the load
4022 DCI.CombineTo(N, Val, AddTo);
4023 }
4024
4025 return SDValue();
4026}
4027
Bjarke Hammersholt Roune6c647382015-08-26 23:22:02 +00004028static SDValue PerformSELECTCombine(SDNode *N,
4029 TargetLowering::DAGCombinerInfo &DCI) {
4030 // Currently this detects patterns for integer min and max and
4031 // lowers them to PTX-specific intrinsics that enable hardware
4032 // support.
4033
4034 const SDValue Cond = N->getOperand(0);
4035 if (Cond.getOpcode() != ISD::SETCC) return SDValue();
4036
4037 const SDValue LHS = Cond.getOperand(0);
4038 const SDValue RHS = Cond.getOperand(1);
4039 const SDValue True = N->getOperand(1);
4040 const SDValue False = N->getOperand(2);
4041 if (!(LHS == True && RHS == False) && !(LHS == False && RHS == True))
4042 return SDValue();
4043
4044 const EVT VT = N->getValueType(0);
4045 if (VT != MVT::i32 && VT != MVT::i64) return SDValue();
4046
4047 const ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
4048 SDValue Larger; // The larger of LHS and RHS when condition is true.
4049 switch (CC) {
4050 case ISD::SETULT:
4051 case ISD::SETULE:
4052 case ISD::SETLT:
4053 case ISD::SETLE:
4054 Larger = RHS;
4055 break;
4056
4057 case ISD::SETGT:
4058 case ISD::SETGE:
4059 case ISD::SETUGT:
4060 case ISD::SETUGE:
4061 Larger = LHS;
4062 break;
4063
4064 default:
4065 return SDValue();
4066 }
4067 const bool IsMax = (Larger == True);
4068 const bool IsSigned = ISD::isSignedIntSetCC(CC);
4069
4070 unsigned IntrinsicId;
4071 if (VT == MVT::i32) {
4072 if (IsSigned)
4073 IntrinsicId = IsMax ? Intrinsic::nvvm_max_i : Intrinsic::nvvm_min_i;
4074 else
4075 IntrinsicId = IsMax ? Intrinsic::nvvm_max_ui : Intrinsic::nvvm_min_ui;
4076 } else {
4077 assert(VT == MVT::i64);
4078 if (IsSigned)
4079 IntrinsicId = IsMax ? Intrinsic::nvvm_max_ll : Intrinsic::nvvm_min_ll;
4080 else
4081 IntrinsicId = IsMax ? Intrinsic::nvvm_max_ull : Intrinsic::nvvm_min_ull;
4082 }
4083
4084 SDLoc DL(N);
4085 return DCI.DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
4086 DCI.DAG.getConstant(IntrinsicId, DL, VT), LHS, RHS);
4087}
4088
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004089enum OperandSignedness {
4090 Signed = 0,
4091 Unsigned,
4092 Unknown
4093};
4094
4095/// IsMulWideOperandDemotable - Checks if the provided DAG node is an operand
4096/// that can be demoted to \p OptSize bits without loss of information. The
4097/// signedness of the operand, if determinable, is placed in \p S.
4098static bool IsMulWideOperandDemotable(SDValue Op,
4099 unsigned OptSize,
4100 OperandSignedness &S) {
4101 S = Unknown;
4102
4103 if (Op.getOpcode() == ISD::SIGN_EXTEND ||
4104 Op.getOpcode() == ISD::SIGN_EXTEND_INREG) {
4105 EVT OrigVT = Op.getOperand(0).getValueType();
Justin Holewinskiecca7152014-07-23 18:46:03 +00004106 if (OrigVT.getSizeInBits() <= OptSize) {
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004107 S = Signed;
4108 return true;
4109 }
4110 } else if (Op.getOpcode() == ISD::ZERO_EXTEND) {
4111 EVT OrigVT = Op.getOperand(0).getValueType();
Justin Holewinskiecca7152014-07-23 18:46:03 +00004112 if (OrigVT.getSizeInBits() <= OptSize) {
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004113 S = Unsigned;
4114 return true;
4115 }
4116 }
4117
4118 return false;
4119}
4120
4121/// AreMulWideOperandsDemotable - Checks if the given LHS and RHS operands can
4122/// be demoted to \p OptSize bits without loss of information. If the operands
4123/// contain a constant, it should appear as the RHS operand. The signedness of
4124/// the operands is placed in \p IsSigned.
4125static bool AreMulWideOperandsDemotable(SDValue LHS, SDValue RHS,
4126 unsigned OptSize,
4127 bool &IsSigned) {
4128
4129 OperandSignedness LHSSign;
4130
4131 // The LHS operand must be a demotable op
4132 if (!IsMulWideOperandDemotable(LHS, OptSize, LHSSign))
4133 return false;
4134
4135 // We should have been able to determine the signedness from the LHS
4136 if (LHSSign == Unknown)
4137 return false;
4138
4139 IsSigned = (LHSSign == Signed);
4140
4141 // The RHS can be a demotable op or a constant
4142 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(RHS)) {
4143 APInt Val = CI->getAPIntValue();
4144 if (LHSSign == Unsigned) {
Jingyue Wu4be014a2015-07-31 05:09:47 +00004145 return Val.isIntN(OptSize);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004146 } else {
Jingyue Wu4be014a2015-07-31 05:09:47 +00004147 return Val.isSignedIntN(OptSize);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004148 }
4149 } else {
4150 OperandSignedness RHSSign;
4151 if (!IsMulWideOperandDemotable(RHS, OptSize, RHSSign))
4152 return false;
4153
Jingyue Wu4be014a2015-07-31 05:09:47 +00004154 return LHSSign == RHSSign;
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004155 }
4156}
4157
4158/// TryMULWIDECombine - Attempt to replace a multiply of M bits with a multiply
4159/// of M/2 bits that produces an M-bit result (i.e. mul.wide). This transform
4160/// works on both multiply DAG nodes and SHL DAG nodes with a constant shift
4161/// amount.
4162static SDValue TryMULWIDECombine(SDNode *N,
4163 TargetLowering::DAGCombinerInfo &DCI) {
4164 EVT MulType = N->getValueType(0);
4165 if (MulType != MVT::i32 && MulType != MVT::i64) {
4166 return SDValue();
4167 }
4168
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004169 SDLoc DL(N);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004170 unsigned OptSize = MulType.getSizeInBits() >> 1;
4171 SDValue LHS = N->getOperand(0);
4172 SDValue RHS = N->getOperand(1);
4173
4174 // Canonicalize the multiply so the constant (if any) is on the right
4175 if (N->getOpcode() == ISD::MUL) {
4176 if (isa<ConstantSDNode>(LHS)) {
4177 std::swap(LHS, RHS);
4178 }
4179 }
4180
4181 // If we have a SHL, determine the actual multiply amount
4182 if (N->getOpcode() == ISD::SHL) {
4183 ConstantSDNode *ShlRHS = dyn_cast<ConstantSDNode>(RHS);
4184 if (!ShlRHS) {
4185 return SDValue();
4186 }
4187
4188 APInt ShiftAmt = ShlRHS->getAPIntValue();
4189 unsigned BitWidth = MulType.getSizeInBits();
4190 if (ShiftAmt.sge(0) && ShiftAmt.slt(BitWidth)) {
4191 APInt MulVal = APInt(BitWidth, 1) << ShiftAmt;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004192 RHS = DCI.DAG.getConstant(MulVal, DL, MulType);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004193 } else {
4194 return SDValue();
4195 }
4196 }
4197
4198 bool Signed;
4199 // Verify that our operands are demotable
4200 if (!AreMulWideOperandsDemotable(LHS, RHS, OptSize, Signed)) {
4201 return SDValue();
4202 }
4203
4204 EVT DemotedVT;
4205 if (MulType == MVT::i32) {
4206 DemotedVT = MVT::i16;
4207 } else {
4208 DemotedVT = MVT::i32;
4209 }
4210
4211 // Truncate the operands to the correct size. Note that these are just for
4212 // type consistency and will (likely) be eliminated in later phases.
4213 SDValue TruncLHS =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004214 DCI.DAG.getNode(ISD::TRUNCATE, DL, DemotedVT, LHS);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004215 SDValue TruncRHS =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004216 DCI.DAG.getNode(ISD::TRUNCATE, DL, DemotedVT, RHS);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004217
4218 unsigned Opc;
4219 if (Signed) {
4220 Opc = NVPTXISD::MUL_WIDE_SIGNED;
4221 } else {
4222 Opc = NVPTXISD::MUL_WIDE_UNSIGNED;
4223 }
4224
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004225 return DCI.DAG.getNode(Opc, DL, MulType, TruncLHS, TruncRHS);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004226}
4227
4228/// PerformMULCombine - Runs PTX-specific DAG combine patterns on MUL nodes.
4229static SDValue PerformMULCombine(SDNode *N,
4230 TargetLowering::DAGCombinerInfo &DCI,
4231 CodeGenOpt::Level OptLevel) {
4232 if (OptLevel > 0) {
4233 // Try mul.wide combining at OptLevel > 0
4234 SDValue Ret = TryMULWIDECombine(N, DCI);
4235 if (Ret.getNode())
4236 return Ret;
4237 }
4238
4239 return SDValue();
4240}
4241
4242/// PerformSHLCombine - Runs PTX-specific DAG combine patterns on SHL nodes.
4243static SDValue PerformSHLCombine(SDNode *N,
4244 TargetLowering::DAGCombinerInfo &DCI,
4245 CodeGenOpt::Level OptLevel) {
4246 if (OptLevel > 0) {
4247 // Try mul.wide combining at OptLevel > 0
4248 SDValue Ret = TryMULWIDECombine(N, DCI);
4249 if (Ret.getNode())
4250 return Ret;
4251 }
4252
4253 return SDValue();
4254}
4255
4256SDValue NVPTXTargetLowering::PerformDAGCombine(SDNode *N,
4257 DAGCombinerInfo &DCI) const {
Justin Holewinski511664d2014-07-23 17:40:45 +00004258 CodeGenOpt::Level OptLevel = getTargetMachine().getOptLevel();
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004259 switch (N->getOpcode()) {
4260 default: break;
4261 case ISD::ADD:
4262 case ISD::FADD:
Eric Christopherbef0a372015-01-30 01:50:07 +00004263 return PerformADDCombine(N, DCI, STI, OptLevel);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004264 case ISD::MUL:
4265 return PerformMULCombine(N, DCI, OptLevel);
4266 case ISD::SHL:
4267 return PerformSHLCombine(N, DCI, OptLevel);
4268 case ISD::AND:
4269 return PerformANDCombine(N, DCI);
Bjarke Hammersholt Roune6c647382015-08-26 23:22:02 +00004270 case ISD::SELECT:
4271 return PerformSELECTCombine(N, DCI);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004272 }
4273 return SDValue();
4274}
4275
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004276/// ReplaceVectorLoad - Convert vector loads into multi-output scalar loads.
4277static void ReplaceLoadVector(SDNode *N, SelectionDAG &DAG,
Justin Holewinski0497ab12013-03-30 14:29:21 +00004278 SmallVectorImpl<SDValue> &Results) {
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004279 EVT ResVT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004280 SDLoc DL(N);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004281
4282 assert(ResVT.isVector() && "Vector load must have vector type");
4283
4284 // We only handle "native" vector sizes for now, e.g. <4 x double> is not
4285 // legal. We can (and should) split that into 2 loads of <2 x double> here
4286 // but I'm leaving that as a TODO for now.
4287 assert(ResVT.isSimple() && "Can only handle simple types");
4288 switch (ResVT.getSimpleVT().SimpleTy) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004289 default:
4290 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004291 case MVT::v2i8:
4292 case MVT::v2i16:
4293 case MVT::v2i32:
4294 case MVT::v2i64:
4295 case MVT::v2f32:
4296 case MVT::v2f64:
4297 case MVT::v4i8:
4298 case MVT::v4i16:
4299 case MVT::v4i32:
4300 case MVT::v4f32:
4301 // This is a "native" vector type
4302 break;
4303 }
4304
Justin Holewinskiac451062014-07-16 19:45:35 +00004305 LoadSDNode *LD = cast<LoadSDNode>(N);
4306
4307 unsigned Align = LD->getAlignment();
Mehdi Aminia749f2a2015-07-09 02:09:52 +00004308 auto &TD = DAG.getDataLayout();
Justin Holewinskiac451062014-07-16 19:45:35 +00004309 unsigned PrefAlign =
Mehdi Aminia749f2a2015-07-09 02:09:52 +00004310 TD.getPrefTypeAlignment(ResVT.getTypeForEVT(*DAG.getContext()));
Justin Holewinskiac451062014-07-16 19:45:35 +00004311 if (Align < PrefAlign) {
4312 // This load is not sufficiently aligned, so bail out and let this vector
4313 // load be scalarized. Note that we may still be able to emit smaller
4314 // vector loads. For example, if we are loading a <4 x float> with an
4315 // alignment of 8, this check will fail but the legalizer will try again
4316 // with 2 x <2 x float>, which will succeed with an alignment of 8.
4317 return;
4318 }
4319
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004320 EVT EltVT = ResVT.getVectorElementType();
4321 unsigned NumElts = ResVT.getVectorNumElements();
4322
4323 // Since LoadV2 is a target node, we cannot rely on DAG type legalization.
4324 // Therefore, we must ensure the type is legal. For i1 and i8, we set the
Alp Tokercb402912014-01-24 17:20:08 +00004325 // loaded type to i16 and propagate the "real" type as the memory type.
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004326 bool NeedTrunc = false;
4327 if (EltVT.getSizeInBits() < 16) {
4328 EltVT = MVT::i16;
4329 NeedTrunc = true;
4330 }
4331
4332 unsigned Opcode = 0;
4333 SDVTList LdResVTs;
4334
4335 switch (NumElts) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004336 default:
4337 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004338 case 2:
4339 Opcode = NVPTXISD::LoadV2;
4340 LdResVTs = DAG.getVTList(EltVT, EltVT, MVT::Other);
4341 break;
4342 case 4: {
4343 Opcode = NVPTXISD::LoadV4;
4344 EVT ListVTs[] = { EltVT, EltVT, EltVT, EltVT, MVT::Other };
Craig Topperabb4ac72014-04-16 06:10:51 +00004345 LdResVTs = DAG.getVTList(ListVTs);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004346 break;
4347 }
4348 }
4349
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004350 // Copy regular operands
Benjamin Kramerea68a942015-02-19 15:26:17 +00004351 SmallVector<SDValue, 8> OtherOps(N->op_begin(), N->op_end());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004352
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004353 // The select routine does not have access to the LoadSDNode instance, so
4354 // pass along the extension information
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004355 OtherOps.push_back(DAG.getIntPtrConstant(LD->getExtensionType(), DL));
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004356
Craig Topper206fcd42014-04-26 19:29:41 +00004357 SDValue NewLD = DAG.getMemIntrinsicNode(Opcode, DL, LdResVTs, OtherOps,
4358 LD->getMemoryVT(),
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004359 LD->getMemOperand());
4360
4361 SmallVector<SDValue, 4> ScalarRes;
4362
4363 for (unsigned i = 0; i < NumElts; ++i) {
4364 SDValue Res = NewLD.getValue(i);
4365 if (NeedTrunc)
4366 Res = DAG.getNode(ISD::TRUNCATE, DL, ResVT.getVectorElementType(), Res);
4367 ScalarRes.push_back(Res);
4368 }
4369
4370 SDValue LoadChain = NewLD.getValue(NumElts);
4371
Craig Topper48d114b2014-04-26 18:35:24 +00004372 SDValue BuildVec = DAG.getNode(ISD::BUILD_VECTOR, DL, ResVT, ScalarRes);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004373
4374 Results.push_back(BuildVec);
4375 Results.push_back(LoadChain);
4376}
4377
Justin Holewinski0497ab12013-03-30 14:29:21 +00004378static void ReplaceINTRINSIC_W_CHAIN(SDNode *N, SelectionDAG &DAG,
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004379 SmallVectorImpl<SDValue> &Results) {
4380 SDValue Chain = N->getOperand(0);
4381 SDValue Intrin = N->getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004382 SDLoc DL(N);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004383
4384 // Get the intrinsic ID
4385 unsigned IntrinNo = cast<ConstantSDNode>(Intrin.getNode())->getZExtValue();
Justin Holewinski0497ab12013-03-30 14:29:21 +00004386 switch (IntrinNo) {
4387 default:
4388 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004389 case Intrinsic::nvvm_ldg_global_i:
4390 case Intrinsic::nvvm_ldg_global_f:
4391 case Intrinsic::nvvm_ldg_global_p:
4392 case Intrinsic::nvvm_ldu_global_i:
4393 case Intrinsic::nvvm_ldu_global_f:
4394 case Intrinsic::nvvm_ldu_global_p: {
4395 EVT ResVT = N->getValueType(0);
4396
4397 if (ResVT.isVector()) {
4398 // Vector LDG/LDU
4399
4400 unsigned NumElts = ResVT.getVectorNumElements();
4401 EVT EltVT = ResVT.getVectorElementType();
4402
Justin Holewinskif8f70912013-06-28 17:57:59 +00004403 // Since LDU/LDG are target nodes, we cannot rely on DAG type
4404 // legalization.
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004405 // Therefore, we must ensure the type is legal. For i1 and i8, we set the
Alp Tokercb402912014-01-24 17:20:08 +00004406 // loaded type to i16 and propagate the "real" type as the memory type.
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004407 bool NeedTrunc = false;
4408 if (EltVT.getSizeInBits() < 16) {
4409 EltVT = MVT::i16;
4410 NeedTrunc = true;
4411 }
4412
4413 unsigned Opcode = 0;
4414 SDVTList LdResVTs;
4415
4416 switch (NumElts) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004417 default:
4418 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004419 case 2:
Justin Holewinski0497ab12013-03-30 14:29:21 +00004420 switch (IntrinNo) {
4421 default:
4422 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004423 case Intrinsic::nvvm_ldg_global_i:
4424 case Intrinsic::nvvm_ldg_global_f:
4425 case Intrinsic::nvvm_ldg_global_p:
4426 Opcode = NVPTXISD::LDGV2;
4427 break;
4428 case Intrinsic::nvvm_ldu_global_i:
4429 case Intrinsic::nvvm_ldu_global_f:
4430 case Intrinsic::nvvm_ldu_global_p:
4431 Opcode = NVPTXISD::LDUV2;
4432 break;
4433 }
4434 LdResVTs = DAG.getVTList(EltVT, EltVT, MVT::Other);
4435 break;
4436 case 4: {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004437 switch (IntrinNo) {
4438 default:
4439 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004440 case Intrinsic::nvvm_ldg_global_i:
4441 case Intrinsic::nvvm_ldg_global_f:
4442 case Intrinsic::nvvm_ldg_global_p:
4443 Opcode = NVPTXISD::LDGV4;
4444 break;
4445 case Intrinsic::nvvm_ldu_global_i:
4446 case Intrinsic::nvvm_ldu_global_f:
4447 case Intrinsic::nvvm_ldu_global_p:
4448 Opcode = NVPTXISD::LDUV4;
4449 break;
4450 }
4451 EVT ListVTs[] = { EltVT, EltVT, EltVT, EltVT, MVT::Other };
Craig Topperabb4ac72014-04-16 06:10:51 +00004452 LdResVTs = DAG.getVTList(ListVTs);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004453 break;
4454 }
4455 }
4456
4457 SmallVector<SDValue, 8> OtherOps;
4458
4459 // Copy regular operands
4460
4461 OtherOps.push_back(Chain); // Chain
Justin Holewinski0497ab12013-03-30 14:29:21 +00004462 // Skip operand 1 (intrinsic ID)
Justin Holewinskif8f70912013-06-28 17:57:59 +00004463 // Others
Benjamin Kramerea68a942015-02-19 15:26:17 +00004464 OtherOps.append(N->op_begin() + 2, N->op_end());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004465
4466 MemIntrinsicSDNode *MemSD = cast<MemIntrinsicSDNode>(N);
4467
Craig Topper206fcd42014-04-26 19:29:41 +00004468 SDValue NewLD = DAG.getMemIntrinsicNode(Opcode, DL, LdResVTs, OtherOps,
4469 MemSD->getMemoryVT(),
4470 MemSD->getMemOperand());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004471
4472 SmallVector<SDValue, 4> ScalarRes;
4473
4474 for (unsigned i = 0; i < NumElts; ++i) {
4475 SDValue Res = NewLD.getValue(i);
4476 if (NeedTrunc)
Justin Holewinski0497ab12013-03-30 14:29:21 +00004477 Res =
4478 DAG.getNode(ISD::TRUNCATE, DL, ResVT.getVectorElementType(), Res);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004479 ScalarRes.push_back(Res);
4480 }
4481
4482 SDValue LoadChain = NewLD.getValue(NumElts);
4483
Justin Holewinski0497ab12013-03-30 14:29:21 +00004484 SDValue BuildVec =
Craig Topper48d114b2014-04-26 18:35:24 +00004485 DAG.getNode(ISD::BUILD_VECTOR, DL, ResVT, ScalarRes);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004486
4487 Results.push_back(BuildVec);
4488 Results.push_back(LoadChain);
4489 } else {
4490 // i8 LDG/LDU
4491 assert(ResVT.isSimple() && ResVT.getSimpleVT().SimpleTy == MVT::i8 &&
4492 "Custom handling of non-i8 ldu/ldg?");
4493
4494 // Just copy all operands as-is
Benjamin Kramerea68a942015-02-19 15:26:17 +00004495 SmallVector<SDValue, 4> Ops(N->op_begin(), N->op_end());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004496
4497 // Force output to i16
4498 SDVTList LdResVTs = DAG.getVTList(MVT::i16, MVT::Other);
4499
4500 MemIntrinsicSDNode *MemSD = cast<MemIntrinsicSDNode>(N);
4501
4502 // We make sure the memory type is i8, which will be used during isel
4503 // to select the proper instruction.
Justin Holewinski0497ab12013-03-30 14:29:21 +00004504 SDValue NewLD =
Craig Topper206fcd42014-04-26 19:29:41 +00004505 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, DL, LdResVTs, Ops,
4506 MVT::i8, MemSD->getMemOperand());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004507
Justin Holewinskie8c93e32013-07-01 12:58:48 +00004508 Results.push_back(DAG.getNode(ISD::TRUNCATE, DL, MVT::i8,
4509 NewLD.getValue(0)));
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004510 Results.push_back(NewLD.getValue(1));
4511 }
4512 }
4513 }
4514}
4515
Justin Holewinski0497ab12013-03-30 14:29:21 +00004516void NVPTXTargetLowering::ReplaceNodeResults(
4517 SDNode *N, SmallVectorImpl<SDValue> &Results, SelectionDAG &DAG) const {
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004518 switch (N->getOpcode()) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004519 default:
4520 report_fatal_error("Unhandled custom legalization");
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004521 case ISD::LOAD:
Mehdi Aminia749f2a2015-07-09 02:09:52 +00004522 ReplaceLoadVector(N, DAG, Results);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004523 return;
4524 case ISD::INTRINSIC_W_CHAIN:
4525 ReplaceINTRINSIC_W_CHAIN(N, DAG, Results);
4526 return;
4527 }
4528}
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +00004529
4530// Pin NVPTXSection's and NVPTXTargetObjectFile's vtables to this file.
4531void NVPTXSection::anchor() {}
4532
4533NVPTXTargetObjectFile::~NVPTXTargetObjectFile() {
Rafael Espindola28409302015-10-07 20:32:24 +00004534 delete static_cast<NVPTXSection *>(TextSection);
4535 delete static_cast<NVPTXSection *>(DataSection);
4536 delete static_cast<NVPTXSection *>(BSSSection);
4537 delete static_cast<NVPTXSection *>(ReadOnlySection);
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +00004538
Rafael Espindola28409302015-10-07 20:32:24 +00004539 delete static_cast<NVPTXSection *>(StaticCtorSection);
4540 delete static_cast<NVPTXSection *>(StaticDtorSection);
4541 delete static_cast<NVPTXSection *>(LSDASection);
4542 delete static_cast<NVPTXSection *>(EHFrameSection);
4543 delete static_cast<NVPTXSection *>(DwarfAbbrevSection);
4544 delete static_cast<NVPTXSection *>(DwarfInfoSection);
4545 delete static_cast<NVPTXSection *>(DwarfLineSection);
4546 delete static_cast<NVPTXSection *>(DwarfFrameSection);
4547 delete static_cast<NVPTXSection *>(DwarfPubTypesSection);
4548 delete static_cast<const NVPTXSection *>(DwarfDebugInlineSection);
4549 delete static_cast<NVPTXSection *>(DwarfStrSection);
4550 delete static_cast<NVPTXSection *>(DwarfLocSection);
4551 delete static_cast<NVPTXSection *>(DwarfARangesSection);
4552 delete static_cast<NVPTXSection *>(DwarfRangesSection);
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +00004553}
Rafael Espindola35a12a82014-11-12 01:27:22 +00004554
Rafael Espindola0709a7b2015-05-21 19:20:38 +00004555MCSection *
Rafael Espindola35a12a82014-11-12 01:27:22 +00004556NVPTXTargetObjectFile::SelectSectionForGlobal(const GlobalValue *GV,
4557 SectionKind Kind, Mangler &Mang,
4558 const TargetMachine &TM) const {
4559 return getDataSection();
4560}