blob: d15411026cbd9d0baa4bacb5701574475ec75775 [file] [log] [blame]
Chris Lattner0cb9dd72008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaekee8f7c2f2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner959a5fb2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adveab9e5572001-07-21 12:41:50 +000013
Chris Lattner23fcc082001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "llvm/ADT/FoldingSet.h"
16#include "llvm/ADT/Hashing.h"
17#include "llvm/Analysis/AliasAnalysis.h"
Evan Chenge9c46c22010-03-03 01:44:33 +000018#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner63f41ab2004-02-19 16:17:08 +000019#include "llvm/CodeGen/MachineFunction.h"
Dan Gohman48b185d2009-09-25 20:36:54 +000020#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +000021#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner961e7422008-01-01 01:12:31 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman2d489b52008-02-06 22:27:42 +000023#include "llvm/CodeGen/PseudoSourceValue.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000024#include "llvm/IR/Constants.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000025#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000026#include "llvm/IR/Function.h"
27#include "llvm/IR/InlineAsm.h"
28#include "llvm/IR/LLVMContext.h"
29#include "llvm/IR/Metadata.h"
30#include "llvm/IR/Module.h"
31#include "llvm/IR/Type.h"
32#include "llvm/IR/Value.h"
Evan Cheng6cc775f2011-06-28 19:10:37 +000033#include "llvm/MC/MCInstrDesc.h"
Chris Lattner6c604e32010-03-13 08:14:18 +000034#include "llvm/MC/MCSymbol.h"
David Greene29388d62010-01-04 23:48:20 +000035#include "llvm/Support/Debug.h"
Torok Edwin56d06592009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
Dan Gohmanaedb4a62008-07-07 20:32:02 +000037#include "llvm/Support/MathExtras.h"
Chris Lattnera078d832008-08-24 20:37:32 +000038#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000039#include "llvm/Target/TargetInstrInfo.h"
40#include "llvm/Target/TargetMachine.h"
41#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000042#include "llvm/Target/TargetSubtargetInfo.h"
Chris Lattner43df6c22004-02-23 18:38:20 +000043using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000044
Chris Lattner60055892007-12-30 21:56:09 +000045//===----------------------------------------------------------------------===//
46// MachineOperand Implementation
47//===----------------------------------------------------------------------===//
48
Chris Lattner961e7422008-01-01 01:12:31 +000049void MachineOperand::setReg(unsigned Reg) {
50 if (getReg() == Reg) return; // No change.
Jim Grosbachdee9e8a2011-08-24 16:44:17 +000051
Chris Lattner961e7422008-01-01 01:12:31 +000052 // Otherwise, we have to change the register. If this operand is embedded
53 // into a machine function, we need to update the old and new register's
54 // use/def lists.
55 if (MachineInstr *MI = getParent())
56 if (MachineBasicBlock *MBB = MI->getParent())
57 if (MachineFunction *MF = MBB->getParent()) {
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +000058 MachineRegisterInfo &MRI = MF->getRegInfo();
59 MRI.removeRegOperandFromUseList(this);
Jakob Stoklund Olesena4941692010-10-19 20:56:32 +000060 SmallContents.RegNo = Reg;
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +000061 MRI.addRegOperandToUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +000062 return;
63 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +000064
Chris Lattner961e7422008-01-01 01:12:31 +000065 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesena4941692010-10-19 20:56:32 +000066 SmallContents.RegNo = Reg;
Chris Lattner961e7422008-01-01 01:12:31 +000067}
68
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000069void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
70 const TargetRegisterInfo &TRI) {
71 assert(TargetRegisterInfo::isVirtualRegister(Reg));
72 if (SubIdx && getSubReg())
73 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
74 setReg(Reg);
Jakob Stoklund Olesen7b0ac862010-06-01 22:39:25 +000075 if (SubIdx)
76 setSubReg(SubIdx);
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000077}
78
79void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
80 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
81 if (getSubReg()) {
82 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesen89bd2ae2011-05-08 19:21:08 +000083 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
84 // That won't happen in legal code.
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000085 setSubReg(0);
86 }
87 setReg(Reg);
88}
89
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +000090/// Change a def to a use, or a use to a def.
91void MachineOperand::setIsDef(bool Val) {
92 assert(isReg() && "Wrong MachineOperand accessor");
93 assert((!Val || !isDebug()) && "Marking a debug operation as def");
94 if (IsDef == Val)
95 return;
96 // MRI may keep uses and defs in different list positions.
97 if (MachineInstr *MI = getParent())
98 if (MachineBasicBlock *MBB = MI->getParent())
99 if (MachineFunction *MF = MBB->getParent()) {
100 MachineRegisterInfo &MRI = MF->getRegInfo();
101 MRI.removeRegOperandFromUseList(this);
102 IsDef = Val;
103 MRI.addRegOperandToUseList(this);
104 return;
105 }
106 IsDef = Val;
107}
108
Matt Arsenault93ffe582014-09-28 19:24:59 +0000109// If this operand is currently a register operand, and if this is in a
110// function, deregister the operand from the register's use/def list.
111void MachineOperand::removeRegFromUses() {
112 if (!isReg() || !isOnRegUseList())
113 return;
114
115 if (MachineInstr *MI = getParent()) {
116 if (MachineBasicBlock *MBB = MI->getParent()) {
117 if (MachineFunction *MF = MBB->getParent())
118 MF->getRegInfo().removeRegOperandFromUseList(this);
119 }
120 }
121}
122
Chris Lattner961e7422008-01-01 01:12:31 +0000123/// ChangeToImmediate - Replace this operand with a new immediate operand of
124/// the specified value. If an operand is known to be an immediate already,
125/// the setImm method should be used.
126void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000127 assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
Matt Arsenault93ffe582014-09-28 19:24:59 +0000128
129 removeRegFromUses();
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000130
Chris Lattner961e7422008-01-01 01:12:31 +0000131 OpKind = MO_Immediate;
132 Contents.ImmVal = ImmVal;
133}
134
Matt Arsenault93ffe582014-09-28 19:24:59 +0000135void MachineOperand::ChangeToFPImmediate(const ConstantFP *FPImm) {
136 assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
137
138 removeRegFromUses();
139
140 OpKind = MO_FPImmediate;
141 Contents.CFP = FPImm;
142}
143
Chris Lattner961e7422008-01-01 01:12:31 +0000144/// ChangeToRegister - Replace this operand with a new register operand of
145/// the specified value. If an operand is known to be an register already,
146/// the setReg method should be used.
147void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesend40d42c2010-02-10 00:41:49 +0000148 bool isKill, bool isDead, bool isUndef,
149 bool isDebug) {
Craig Topperc0196b12014-04-14 00:51:57 +0000150 MachineRegisterInfo *RegInfo = nullptr;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000151 if (MachineInstr *MI = getParent())
152 if (MachineBasicBlock *MBB = MI->getParent())
153 if (MachineFunction *MF = MBB->getParent())
154 RegInfo = &MF->getRegInfo();
155 // If this operand is already a register operand, remove it from the
Chris Lattner961e7422008-01-01 01:12:31 +0000156 // register's use/def lists.
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000157 bool WasReg = isReg();
158 if (RegInfo && WasReg)
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000159 RegInfo->removeRegOperandFromUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +0000160
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000161 // Change this to a register and set the reg#.
162 OpKind = MO_Register;
163 SmallContents.RegNo = Reg;
Jakob Stoklund Olesena1b246d2013-01-07 23:21:44 +0000164 SubReg_TargetFlags = 0;
Chris Lattner961e7422008-01-01 01:12:31 +0000165 IsDef = isDef;
166 IsImp = isImp;
167 IsKill = isKill;
168 IsDead = isDead;
Evan Cheng0dc101b2009-06-30 08:49:04 +0000169 IsUndef = isUndef;
Jakob Stoklund Olesenb0d91ab2011-12-07 00:22:07 +0000170 IsInternalRead = false;
Dale Johannesenc0d712d2008-09-14 01:44:36 +0000171 IsEarlyClobber = false;
Dale Johannesend40d42c2010-02-10 00:41:49 +0000172 IsDebug = isDebug;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000173 // Ensure isOnRegUseList() returns false.
Craig Topperc0196b12014-04-14 00:51:57 +0000174 Contents.Reg.Prev = nullptr;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000175 // Preserve the tie when the operand was already a register.
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000176 if (!WasReg)
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000177 TiedTo = 0;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000178
179 // If this operand is embedded in a function, add the operand to the
180 // register's use/def list.
181 if (RegInfo)
182 RegInfo->addRegOperandToUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +0000183}
184
Chris Lattner60055892007-12-30 21:56:09 +0000185/// isIdenticalTo - Return true if this operand is identical to the specified
Chandler Carruth264854f2012-07-05 11:06:22 +0000186/// operand. Note that this should stay in sync with the hash_value overload
187/// below.
Chris Lattner60055892007-12-30 21:56:09 +0000188bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattnerfd682802009-06-24 17:54:48 +0000189 if (getType() != Other.getType() ||
190 getTargetFlags() != Other.getTargetFlags())
191 return false;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000192
Chris Lattner60055892007-12-30 21:56:09 +0000193 switch (getType()) {
Chris Lattner60055892007-12-30 21:56:09 +0000194 case MachineOperand::MO_Register:
195 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
196 getSubReg() == Other.getSubReg();
197 case MachineOperand::MO_Immediate:
198 return getImm() == Other.getImm();
Cameron Zwarich7da0f9a2011-07-01 23:45:21 +0000199 case MachineOperand::MO_CImmediate:
200 return getCImm() == Other.getCImm();
Nate Begeman26b76b62008-02-14 07:39:30 +0000201 case MachineOperand::MO_FPImmediate:
202 return getFPImm() == Other.getFPImm();
Chris Lattner60055892007-12-30 21:56:09 +0000203 case MachineOperand::MO_MachineBasicBlock:
204 return getMBB() == Other.getMBB();
205 case MachineOperand::MO_FrameIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000206 return getIndex() == Other.getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000207 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000208 case MachineOperand::MO_TargetIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000209 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattner60055892007-12-30 21:56:09 +0000210 case MachineOperand::MO_JumpTableIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000211 return getIndex() == Other.getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000212 case MachineOperand::MO_GlobalAddress:
213 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
214 case MachineOperand::MO_ExternalSymbol:
215 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
216 getOffset() == Other.getOffset();
Dan Gohman6c938802009-10-30 01:27:03 +0000217 case MachineOperand::MO_BlockAddress:
Michael Liaoabb87d42012-09-12 21:43:09 +0000218 return getBlockAddress() == Other.getBlockAddress() &&
219 getOffset() == Other.getOffset();
Juergen Ributzkae8294752013-12-14 06:53:06 +0000220 case MachineOperand::MO_RegisterMask:
221 case MachineOperand::MO_RegisterLiveOut:
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000222 return getRegMask() == Other.getRegMask();
Chris Lattner6c604e32010-03-13 08:14:18 +0000223 case MachineOperand::MO_MCSymbol:
224 return getMCSymbol() == Other.getMCSymbol();
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000225 case MachineOperand::MO_CFIIndex:
226 return getCFIIndex() == Other.getCFIIndex();
Chris Lattnerf839ee02010-04-07 18:03:19 +0000227 case MachineOperand::MO_Metadata:
228 return getMetadata() == Other.getMetadata();
Chris Lattner60055892007-12-30 21:56:09 +0000229 }
Chandler Carruthf3e85022012-01-10 18:08:01 +0000230 llvm_unreachable("Invalid machine operand type");
Chris Lattner60055892007-12-30 21:56:09 +0000231}
232
Chandler Carruth264854f2012-07-05 11:06:22 +0000233// Note: this must stay exactly in sync with isIdenticalTo above.
234hash_code llvm::hash_value(const MachineOperand &MO) {
235 switch (MO.getType()) {
236 case MachineOperand::MO_Register:
Jakob Stoklund Olesendba99d02012-08-28 18:05:48 +0000237 // Register operands don't have target flags.
238 return hash_combine(MO.getType(), MO.getReg(), MO.getSubReg(), MO.isDef());
Chandler Carruth264854f2012-07-05 11:06:22 +0000239 case MachineOperand::MO_Immediate:
240 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm());
241 case MachineOperand::MO_CImmediate:
242 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm());
243 case MachineOperand::MO_FPImmediate:
244 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm());
245 case MachineOperand::MO_MachineBasicBlock:
246 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB());
247 case MachineOperand::MO_FrameIndex:
248 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
249 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000250 case MachineOperand::MO_TargetIndex:
Chandler Carruth264854f2012-07-05 11:06:22 +0000251 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(),
252 MO.getOffset());
253 case MachineOperand::MO_JumpTableIndex:
254 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
255 case MachineOperand::MO_ExternalSymbol:
256 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(),
257 MO.getSymbolName());
258 case MachineOperand::MO_GlobalAddress:
259 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(),
260 MO.getOffset());
261 case MachineOperand::MO_BlockAddress:
262 return hash_combine(MO.getType(), MO.getTargetFlags(),
Michael Liaoabb87d42012-09-12 21:43:09 +0000263 MO.getBlockAddress(), MO.getOffset());
Chandler Carruth264854f2012-07-05 11:06:22 +0000264 case MachineOperand::MO_RegisterMask:
Juergen Ributzkae8294752013-12-14 06:53:06 +0000265 case MachineOperand::MO_RegisterLiveOut:
Chandler Carruth264854f2012-07-05 11:06:22 +0000266 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask());
267 case MachineOperand::MO_Metadata:
268 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata());
269 case MachineOperand::MO_MCSymbol:
270 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol());
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000271 case MachineOperand::MO_CFIIndex:
272 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCFIIndex());
Chandler Carruth264854f2012-07-05 11:06:22 +0000273 }
274 llvm_unreachable("Invalid machine operand type");
275}
276
Chris Lattner60055892007-12-30 21:56:09 +0000277/// print - Print the specified machine operand.
278///
Eric Christopher1cdefae2015-02-27 00:11:34 +0000279void MachineOperand::print(raw_ostream &OS,
280 const TargetRegisterInfo *TRI) const {
Chris Lattner60055892007-12-30 21:56:09 +0000281 switch (getType()) {
282 case MachineOperand::MO_Register:
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000283 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman0ab11442008-12-18 21:51:27 +0000284
Evan Cheng0dc101b2009-06-30 08:49:04 +0000285 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000286 isInternalRead() || isEarlyClobber() || isTied()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000287 OS << '<';
Chris Lattner60055892007-12-30 21:56:09 +0000288 bool NeedComma = false;
Evan Cheng70b1fa52009-10-14 23:37:31 +0000289 if (isDef()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000290 if (NeedComma) OS << ',';
Dale Johannesen1f3ab862008-09-12 17:49:03 +0000291 if (isEarlyClobber())
292 OS << "earlyclobber,";
Evan Cheng70b1fa52009-10-14 23:37:31 +0000293 if (isImplicit())
294 OS << "imp-";
Chris Lattner60055892007-12-30 21:56:09 +0000295 OS << "def";
296 NeedComma = true;
Jakob Stoklund Olesen7111a632012-04-20 21:45:33 +0000297 // <def,read-undef> only makes sense when getSubReg() is set.
298 // Don't clutter the output otherwise.
299 if (isUndef() && getSubReg())
300 OS << ",read-undef";
Evan Chengf781bd82009-10-21 07:56:02 +0000301 } else if (isImplicit()) {
Evan Cheng70b1fa52009-10-14 23:37:31 +0000302 OS << "imp-use";
Evan Chengf781bd82009-10-21 07:56:02 +0000303 NeedComma = true;
304 }
Evan Cheng70b1fa52009-10-14 23:37:31 +0000305
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000306 if (isKill()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000307 if (NeedComma) OS << ',';
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000308 OS << "kill";
309 NeedComma = true;
310 }
311 if (isDead()) {
312 if (NeedComma) OS << ',';
313 OS << "dead";
314 NeedComma = true;
315 }
316 if (isUndef() && isUse()) {
317 if (NeedComma) OS << ',';
318 OS << "undef";
319 NeedComma = true;
320 }
321 if (isInternalRead()) {
322 if (NeedComma) OS << ',';
323 OS << "internal";
324 NeedComma = true;
325 }
326 if (isTied()) {
327 if (NeedComma) OS << ',';
328 OS << "tied";
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000329 if (TiedTo != 15)
330 OS << unsigned(TiedTo - 1);
Chris Lattner60055892007-12-30 21:56:09 +0000331 }
Chris Lattnerfd682802009-06-24 17:54:48 +0000332 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000333 }
334 break;
335 case MachineOperand::MO_Immediate:
336 OS << getImm();
337 break;
Devang Patelf071d722011-06-24 20:46:11 +0000338 case MachineOperand::MO_CImmediate:
339 getCImm()->getValue().print(OS, false);
340 break;
Nate Begeman26b76b62008-02-14 07:39:30 +0000341 case MachineOperand::MO_FPImmediate:
Chris Lattnerfdd87902009-10-05 05:54:46 +0000342 if (getFPImm()->getType()->isFloatTy())
Nate Begeman26b76b62008-02-14 07:39:30 +0000343 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattnerfd682802009-06-24 17:54:48 +0000344 else
Nate Begeman26b76b62008-02-14 07:39:30 +0000345 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begeman26b76b62008-02-14 07:39:30 +0000346 break;
Chris Lattner60055892007-12-30 21:56:09 +0000347 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman34341e62009-10-31 20:19:03 +0000348 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattner60055892007-12-30 21:56:09 +0000349 break;
350 case MachineOperand::MO_FrameIndex:
Chris Lattnerfd682802009-06-24 17:54:48 +0000351 OS << "<fi#" << getIndex() << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000352 break;
353 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000354 OS << "<cp#" << getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000355 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000356 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000357 break;
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000358 case MachineOperand::MO_TargetIndex:
359 OS << "<ti#" << getIndex();
360 if (getOffset()) OS << "+" << getOffset();
361 OS << '>';
362 break;
Chris Lattner60055892007-12-30 21:56:09 +0000363 case MachineOperand::MO_JumpTableIndex:
Chris Lattnerfd682802009-06-24 17:54:48 +0000364 OS << "<jt#" << getIndex() << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000365 break;
366 case MachineOperand::MO_GlobalAddress:
Dan Gohman0080ee22009-11-06 18:03:10 +0000367 OS << "<ga:";
Chandler Carruthd48cdbf2014-01-09 02:29:41 +0000368 getGlobal()->printAsOperand(OS, /*PrintType=*/false);
Chris Lattner60055892007-12-30 21:56:09 +0000369 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000370 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000371 break;
372 case MachineOperand::MO_ExternalSymbol:
373 OS << "<es:" << getSymbolName();
374 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000375 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000376 break;
Dan Gohman6c938802009-10-30 01:27:03 +0000377 case MachineOperand::MO_BlockAddress:
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000378 OS << '<';
Chandler Carruthd48cdbf2014-01-09 02:29:41 +0000379 getBlockAddress()->printAsOperand(OS, /*PrintType=*/false);
Michael Liaoabb87d42012-09-12 21:43:09 +0000380 if (getOffset()) OS << "+" << getOffset();
Dan Gohman6c938802009-10-30 01:27:03 +0000381 OS << '>';
382 break;
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000383 case MachineOperand::MO_RegisterMask:
Jakob Stoklund Olesen5e1ac452012-02-02 23:52:57 +0000384 OS << "<regmask>";
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000385 break;
Juergen Ributzkae8294752013-12-14 06:53:06 +0000386 case MachineOperand::MO_RegisterLiveOut:
387 OS << "<regliveout>";
388 break;
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000389 case MachineOperand::MO_Metadata:
390 OS << '<';
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000391 getMetadata()->printAsOperand(OS);
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000392 OS << '>';
393 break;
Chris Lattner6c604e32010-03-13 08:14:18 +0000394 case MachineOperand::MO_MCSymbol:
395 OS << "<MCSym=" << *getMCSymbol() << '>';
396 break;
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000397 case MachineOperand::MO_CFIIndex:
398 OS << "<call frame instruction>";
399 break;
Chris Lattner60055892007-12-30 21:56:09 +0000400 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000401
Chris Lattnerfd682802009-06-24 17:54:48 +0000402 if (unsigned TF = getTargetFlags())
403 OS << "[TF=" << TF << ']';
Chris Lattner60055892007-12-30 21:56:09 +0000404}
405
406//===----------------------------------------------------------------------===//
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000407// MachineMemOperand Implementation
408//===----------------------------------------------------------------------===//
409
Chris Lattnerde93bb02010-09-21 05:39:30 +0000410/// getAddrSpace - Return the LLVM IR address space number that this pointer
411/// points into.
412unsigned MachinePointerInfo::getAddrSpace() const {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000413 if (V.isNull() || V.is<const PseudoSourceValue*>()) return 0;
414 return cast<PointerType>(V.get<const Value*>()->getType())->getAddressSpace();
Chris Lattnerde93bb02010-09-21 05:39:30 +0000415}
416
Chris Lattner82fd06d2010-09-21 06:22:23 +0000417/// getConstantPool - Return a MachinePointerInfo record that refers to the
418/// constant pool.
419MachinePointerInfo MachinePointerInfo::getConstantPool() {
420 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
421}
422
423/// getFixedStack - Return a MachinePointerInfo record that refers to the
424/// the specified FrameIndex.
425MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
426 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
427}
428
Chris Lattner50287ea2010-09-21 06:43:24 +0000429MachinePointerInfo MachinePointerInfo::getJumpTable() {
430 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
431}
432
433MachinePointerInfo MachinePointerInfo::getGOT() {
434 return MachinePointerInfo(PseudoSourceValue::getGOT());
435}
Chris Lattnerde93bb02010-09-21 05:39:30 +0000436
Chris Lattner886250c2010-09-21 18:51:21 +0000437MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
438 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
439}
440
Chris Lattner00ca0b82010-09-21 04:32:08 +0000441MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000442 uint64_t s, unsigned int a,
Hal Finkelcc39b672014-07-24 12:16:19 +0000443 const AAMDNodes &AAInfo,
Rafael Espindola80c540e2012-03-31 18:14:00 +0000444 const MDNode *Ranges)
Chris Lattner00ca0b82010-09-21 04:32:08 +0000445 : PtrInfo(ptrinfo), Size(s),
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000446 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
Hal Finkelcc39b672014-07-24 12:16:19 +0000447 AAInfo(AAInfo), Ranges(Ranges) {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000448 assert((PtrInfo.V.isNull() || PtrInfo.V.is<const PseudoSourceValue*>() ||
449 isa<PointerType>(PtrInfo.V.get<const Value*>()->getType())) &&
Chris Lattner00ca0b82010-09-21 04:32:08 +0000450 "invalid pointer value");
Dan Gohmane7c82422009-09-21 19:47:04 +0000451 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanbf98f682008-07-16 15:56:42 +0000452 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000453}
454
Dan Gohman2da2bed2008-08-20 15:58:01 +0000455/// Profile - Gather unique data for the object.
456///
457void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattner187f6532010-09-21 04:23:39 +0000458 ID.AddInteger(getOffset());
Dan Gohman2da2bed2008-08-20 15:58:01 +0000459 ID.AddInteger(Size);
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000460 ID.AddPointer(getOpaqueValue());
Dan Gohman2da2bed2008-08-20 15:58:01 +0000461 ID.AddInteger(Flags);
462}
463
Dan Gohman48b185d2009-09-25 20:36:54 +0000464void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
465 // The Value and Offset may differ due to CSE. But the flags and size
466 // should be the same.
467 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
468 assert(MMO->getSize() == getSize() && "Size mismatch!");
469
470 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
471 // Update the alignment value.
David Greene3a0412f2010-02-15 16:48:31 +0000472 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
473 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohman48b185d2009-09-25 20:36:54 +0000474 // Also update the base and offset, because the new alignment may
475 // not be applicable with the old ones.
Chris Lattner187f6532010-09-21 04:23:39 +0000476 PtrInfo = MMO->PtrInfo;
Dan Gohman48b185d2009-09-25 20:36:54 +0000477 }
478}
479
Dan Gohman5a6b11c2009-09-25 23:33:20 +0000480/// getAlignment - Return the minimum known alignment in bytes of the
481/// actual memory reference.
482uint64_t MachineMemOperand::getAlignment() const {
483 return MinAlign(getBaseAlignment(), getOffset());
484}
485
Dan Gohman48b185d2009-09-25 20:36:54 +0000486raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
487 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000488 "SV has to be a load, store or both.");
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000489
Dan Gohman48b185d2009-09-25 20:36:54 +0000490 if (MMO.isVolatile())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000491 OS << "Volatile ";
492
Dan Gohman48b185d2009-09-25 20:36:54 +0000493 if (MMO.isLoad())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000494 OS << "LD";
Dan Gohman48b185d2009-09-25 20:36:54 +0000495 if (MMO.isStore())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000496 OS << "ST";
Dan Gohman48b185d2009-09-25 20:36:54 +0000497 OS << MMO.getSize();
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000498
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000499 // Print the address information.
500 OS << "[";
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000501 if (const Value *V = MMO.getValue())
502 V->printAsOperand(OS, /*PrintType=*/false);
503 else if (const PseudoSourceValue *PSV = MMO.getPseudoValue())
504 PSV->printCustom(OS);
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000505 else
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000506 OS << "<unknown>";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000507
Matt Arsenault68c38fd2013-12-14 00:24:02 +0000508 unsigned AS = MMO.getAddrSpace();
509 if (AS != 0)
510 OS << "(addrspace=" << AS << ')';
511
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000512 // If the alignment of the memory reference itself differs from the alignment
513 // of the base pointer, print the base alignment explicitly, next to the base
514 // pointer.
Dan Gohman48b185d2009-09-25 20:36:54 +0000515 if (MMO.getBaseAlignment() != MMO.getAlignment())
516 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000517
Dan Gohman48b185d2009-09-25 20:36:54 +0000518 if (MMO.getOffset() != 0)
519 OS << "+" << MMO.getOffset();
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000520 OS << "]";
521
522 // Print the alignment of the reference.
Dan Gohman48b185d2009-09-25 20:36:54 +0000523 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
524 MMO.getBaseAlignment() != MMO.getSize())
525 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000526
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000527 // Print TBAA info.
Hal Finkelcc39b672014-07-24 12:16:19 +0000528 if (const MDNode *TBAAInfo = MMO.getAAInfo().TBAA) {
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000529 OS << "(tbaa=";
530 if (TBAAInfo->getNumOperands() > 0)
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000531 TBAAInfo->getOperand(0)->printAsOperand(OS);
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000532 else
533 OS << "<unknown>";
534 OS << ")";
535 }
536
Hal Finkel94146652014-07-24 14:25:39 +0000537 // Print AA scope info.
538 if (const MDNode *ScopeInfo = MMO.getAAInfo().Scope) {
539 OS << "(alias.scope=";
540 if (ScopeInfo->getNumOperands() > 0)
541 for (unsigned i = 0, ie = ScopeInfo->getNumOperands(); i != ie; ++i) {
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000542 ScopeInfo->getOperand(i)->printAsOperand(OS);
Hal Finkel94146652014-07-24 14:25:39 +0000543 if (i != ie-1)
544 OS << ",";
545 }
546 else
547 OS << "<unknown>";
548 OS << ")";
549 }
550
551 // Print AA noalias scope info.
552 if (const MDNode *NoAliasInfo = MMO.getAAInfo().NoAlias) {
553 OS << "(noalias=";
554 if (NoAliasInfo->getNumOperands() > 0)
555 for (unsigned i = 0, ie = NoAliasInfo->getNumOperands(); i != ie; ++i) {
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000556 NoAliasInfo->getOperand(i)->printAsOperand(OS);
Hal Finkel94146652014-07-24 14:25:39 +0000557 if (i != ie-1)
558 OS << ",";
559 }
560 else
561 OS << "<unknown>";
562 OS << ")";
563 }
564
Bill Wendling9f638ab2011-04-29 23:45:22 +0000565 // Print nontemporal info.
566 if (MMO.isNonTemporal())
567 OS << "(nontemporal)";
568
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000569 return OS;
570}
571
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000572//===----------------------------------------------------------------------===//
Chris Lattner60055892007-12-30 21:56:09 +0000573// MachineInstr Implementation
574//===----------------------------------------------------------------------===//
575
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000576void MachineInstr::addImplicitDefUseOperands(MachineFunction &MF) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000577 if (MCID->ImplicitDefs)
Craig Topper5a4bcc72012-03-08 08:22:45 +0000578 for (const uint16_t *ImpDefs = MCID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000579 addOperand(MF, MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Cheng6cc775f2011-06-28 19:10:37 +0000580 if (MCID->ImplicitUses)
Craig Topper5a4bcc72012-03-08 08:22:45 +0000581 for (const uint16_t *ImpUses = MCID->getImplicitUses(); *ImpUses; ++ImpUses)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000582 addOperand(MF, MachineOperand::CreateReg(*ImpUses, false, true));
Evan Cheng77af6ac2006-11-13 23:34:06 +0000583}
584
Bob Wilson406f2702010-04-09 04:34:03 +0000585/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
586/// implicit operands. It reserves space for the number of operands specified by
Evan Cheng6cc775f2011-06-28 19:10:37 +0000587/// the MCInstrDesc.
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000588MachineInstr::MachineInstr(MachineFunction &MF, const MCInstrDesc &tid,
Benjamin Kramera9591b52015-02-07 12:28:15 +0000589 DebugLoc dl, bool NoImp)
590 : MCID(&tid), Parent(nullptr), Operands(nullptr), NumOperands(0), Flags(0),
591 AsmPrinterFlags(0), NumMemRefs(0), MemRefs(nullptr),
592 debugLoc(std::move(dl)) {
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000593 assert(debugLoc.hasTrivialDestructor() && "Expected trivial destructor");
594
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000595 // Reserve space for the expected number of operands.
596 if (unsigned NumOps = MCID->getNumOperands() +
597 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses()) {
598 CapOperands = OperandCapacity::get(NumOps);
599 Operands = MF.allocateOperandArray(CapOperands);
600 }
601
Dale Johannesen4e04ef32009-01-27 23:20:29 +0000602 if (!NoImp)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000603 addImplicitDefUseOperands(MF);
Dale Johannesen4e04ef32009-01-27 23:20:29 +0000604}
605
Misha Brukmanb47ab7a2004-07-09 14:45:17 +0000606/// MachineInstr ctor - Copies MachineInstr arg exactly
607///
Evan Chenga7a20c42008-07-19 00:37:25 +0000608MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Craig Topperc0196b12014-04-14 00:51:57 +0000609 : MCID(&MI.getDesc()), Parent(nullptr), Operands(nullptr), NumOperands(0),
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000610 Flags(0), AsmPrinterFlags(0),
Benjamin Kramerd03878b2012-03-16 16:39:27 +0000611 NumMemRefs(MI.NumMemRefs), MemRefs(MI.MemRefs),
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000612 debugLoc(MI.getDebugLoc()) {
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000613 assert(debugLoc.hasTrivialDestructor() && "Expected trivial destructor");
614
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000615 CapOperands = OperandCapacity::get(MI.getNumOperands());
616 Operands = MF.allocateOperandArray(CapOperands);
Tanya Lattner9953d862004-05-23 20:58:02 +0000617
Jakob Stoklund Olesendc5285f2013-01-05 05:05:51 +0000618 // Copy operands.
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +0000619 for (const MachineOperand &MO : MI.operands())
620 addOperand(MF, MO);
Tanya Lattnerbcee21b2004-05-24 03:14:18 +0000621
Jakob Stoklund Olesena33f5042012-12-18 21:36:05 +0000622 // Copy all the sensible flags.
623 setFlags(MI.Flags);
Alkis Evlogimenos14f3fe82004-02-16 07:17:43 +0000624}
625
Chris Lattner961e7422008-01-01 01:12:31 +0000626/// getRegInfo - If this instruction is embedded into a MachineFunction,
627/// return the MachineRegisterInfo object for the current function, otherwise
628/// return null.
629MachineRegisterInfo *MachineInstr::getRegInfo() {
630 if (MachineBasicBlock *MBB = getParent())
Dan Gohmanf188fa42008-07-08 23:59:09 +0000631 return &MBB->getParent()->getRegInfo();
Craig Topperc0196b12014-04-14 00:51:57 +0000632 return nullptr;
Chris Lattner961e7422008-01-01 01:12:31 +0000633}
634
635/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
636/// this instruction from their respective use lists. This requires that the
637/// operands already be on their use lists.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000638void MachineInstr::RemoveRegOperandsFromUseLists(MachineRegisterInfo &MRI) {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +0000639 for (MachineOperand &MO : operands())
640 if (MO.isReg())
641 MRI.removeRegOperandFromUseList(&MO);
Chris Lattner961e7422008-01-01 01:12:31 +0000642}
643
644/// AddRegOperandsToUseLists - Add all of the register operands in
645/// this instruction from their respective use lists. This requires that the
646/// operands not be on their use lists yet.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000647void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &MRI) {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +0000648 for (MachineOperand &MO : operands())
649 if (MO.isReg())
650 MRI.addRegOperandToUseList(&MO);
Chris Lattner961e7422008-01-01 01:12:31 +0000651}
652
Jakob Stoklund Olesen2455b5852012-12-20 22:54:05 +0000653void MachineInstr::addOperand(const MachineOperand &Op) {
654 MachineBasicBlock *MBB = getParent();
655 assert(MBB && "Use MachineInstrBuilder to add operands to dangling instrs");
656 MachineFunction *MF = MBB->getParent();
657 assert(MF && "Use MachineInstrBuilder to add operands to dangling instrs");
658 addOperand(*MF, Op);
659}
660
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000661/// Move NumOps MachineOperands from Src to Dst, with support for overlapping
662/// ranges. If MRI is non-null also update use-def chains.
663static void moveOperands(MachineOperand *Dst, MachineOperand *Src,
664 unsigned NumOps, MachineRegisterInfo *MRI) {
665 if (MRI)
666 return MRI->moveOperands(Dst, Src, NumOps);
667
Benjamin Kramer5c0e64f2015-02-21 16:22:48 +0000668 // MachineOperand is a trivially copyable type so we can just use memmove.
669 std::memmove(Dst, Src, NumOps * sizeof(MachineOperand));
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000670}
671
Chris Lattner961e7422008-01-01 01:12:31 +0000672/// addOperand - Add the specified operand to the instruction. If it is an
673/// implicit operand, it is added to the end of the operand list. If it is
674/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000675/// (before the first implicit operand).
Jakob Stoklund Olesen2455b5852012-12-20 22:54:05 +0000676void MachineInstr::addOperand(MachineFunction &MF, const MachineOperand &Op) {
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000677 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohman9356d8f2008-12-09 22:45:08 +0000678
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000679 // Check if we're adding one of our existing operands.
680 if (&Op >= Operands && &Op < Operands + NumOperands) {
681 // This is unusual: MI->addOperand(MI->getOperand(i)).
682 // If adding Op requires reallocating or moving existing operands around,
683 // the Op reference could go stale. Support it by copying Op.
684 MachineOperand CopyOp(Op);
685 return addOperand(MF, CopyOp);
686 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000687
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000688 // Find the insert location for the new operand. Implicit registers go at
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000689 // the end, everything else goes before the implicit regs.
690 //
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000691 // FIXME: Allow mixed explicit and implicit operands on inline asm.
692 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
693 // implicit-defs, but they must not be moved around. See the FIXME in
694 // InstrEmitter.cpp.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000695 unsigned OpNo = getNumOperands();
696 bool isImpReg = Op.isReg() && Op.isImplicit();
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000697 if (!isImpReg && !isInlineAsm()) {
698 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
699 --OpNo;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000700 assert(!Operands[OpNo].isTied() && "Cannot move tied operands");
Chris Lattner961e7422008-01-01 01:12:31 +0000701 }
702 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000703
Pekka Jaaskelaineneb4a6e72013-10-15 14:40:46 +0000704#ifndef NDEBUG
Pekka Jaaskelaineneb08e2e2013-10-15 14:18:10 +0000705 bool isMetaDataOp = Op.getType() == MachineOperand::MO_Metadata;
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000706 // OpNo now points as the desired insertion point. Unless this is a variadic
707 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
Jakob Stoklund Olesenc300ef02012-07-04 23:53:23 +0000708 // RegMask operands go between the explicit and implicit operands.
709 assert((isImpReg || Op.isRegMask() || MCID->isVariadic() ||
Pekka Jaaskelaineneb08e2e2013-10-15 14:18:10 +0000710 OpNo < MCID->getNumOperands() || isMetaDataOp) &&
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000711 "Trying to add an operand to a machine instr that is already done!");
Pekka Jaaskelaineneb4a6e72013-10-15 14:40:46 +0000712#endif
Chris Lattner961e7422008-01-01 01:12:31 +0000713
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000714 MachineRegisterInfo *MRI = getRegInfo();
Chris Lattner961e7422008-01-01 01:12:31 +0000715
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000716 // Determine if the Operands array needs to be reallocated.
717 // Save the old capacity and operand array.
718 OperandCapacity OldCap = CapOperands;
719 MachineOperand *OldOperands = Operands;
720 if (!OldOperands || OldCap.getSize() == getNumOperands()) {
721 CapOperands = OldOperands ? OldCap.getNext() : OldCap.get(1);
722 Operands = MF.allocateOperandArray(CapOperands);
723 // Move the operands before the insertion point.
724 if (OpNo)
725 moveOperands(Operands, OldOperands, OpNo, MRI);
726 }
Chris Lattner961e7422008-01-01 01:12:31 +0000727
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000728 // Move the operands following the insertion point.
729 if (OpNo != NumOperands)
730 moveOperands(Operands + OpNo + 1, OldOperands + OpNo, NumOperands - OpNo,
731 MRI);
732 ++NumOperands;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000733
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000734 // Deallocate the old operand array.
735 if (OldOperands != Operands && OldOperands)
736 MF.deallocateOperandArray(OldCap, OldOperands);
737
738 // Copy Op into place. It still needs to be inserted into the MRI use lists.
739 MachineOperand *NewMO = new (Operands + OpNo) MachineOperand(Op);
740 NewMO->ParentMI = this;
741
742 // When adding a register operand, tell MRI about it.
743 if (NewMO->isReg()) {
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000744 // Ensure isOnRegUseList() returns false, regardless of Op's status.
Craig Topperc0196b12014-04-14 00:51:57 +0000745 NewMO->Contents.Reg.Prev = nullptr;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000746 // Ignore existing ties. This is not a property that can be copied.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000747 NewMO->TiedTo = 0;
748 // Add the new operand to MRI, but only for instructions in an MBB.
749 if (MRI)
750 MRI->addRegOperandToUseList(NewMO);
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000751 // The MCID operand information isn't accurate until we start adding
752 // explicit operands. The implicit operands are added first, then the
753 // explicits are inserted before them.
754 if (!isImpReg) {
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000755 // Tie uses to defs as indicated in MCInstrDesc.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000756 if (NewMO->isUse()) {
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000757 int DefIdx = MCID->getOperandConstraint(OpNo, MCOI::TIED_TO);
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +0000758 if (DefIdx != -1)
759 tieOperands(DefIdx, OpNo);
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000760 }
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000761 // If the register operand is flagged as early, mark the operand as such.
762 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000763 NewMO->setIsEarlyClobber(true);
Chris Lattner961e7422008-01-01 01:12:31 +0000764 }
Chris Lattner961e7422008-01-01 01:12:31 +0000765 }
766}
767
768/// RemoveOperand - Erase an operand from an instruction, leaving it with one
769/// fewer operand than it started with.
770///
771void MachineInstr::RemoveOperand(unsigned OpNo) {
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000772 assert(OpNo < getNumOperands() && "Invalid operand number");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000773 untieRegOperand(OpNo);
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000774
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000775#ifndef NDEBUG
776 // Moving tied operands would break the ties.
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000777 for (unsigned i = OpNo + 1, e = getNumOperands(); i != e; ++i)
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000778 if (Operands[i].isReg())
779 assert(!Operands[i].isTied() && "Cannot move tied operands");
780#endif
781
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000782 MachineRegisterInfo *MRI = getRegInfo();
783 if (MRI && Operands[OpNo].isReg())
784 MRI->removeRegOperandFromUseList(Operands + OpNo);
Chris Lattner961e7422008-01-01 01:12:31 +0000785
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000786 // Don't call the MachineOperand destructor. A lot of this code depends on
787 // MachineOperand having a trivial destructor anyway, and adding a call here
788 // wouldn't make it 'destructor-correct'.
789
790 if (unsigned N = NumOperands - 1 - OpNo)
791 moveOperands(Operands + OpNo, Operands + OpNo + 1, N, MRI);
792 --NumOperands;
Chris Lattner961e7422008-01-01 01:12:31 +0000793}
794
Dan Gohman48b185d2009-09-25 20:36:54 +0000795/// addMemOperand - Add a MachineMemOperand to the machine instruction.
796/// This function should be used only occasionally. The setMemRefs function
797/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman3b460302008-07-07 23:14:23 +0000798void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohman48b185d2009-09-25 20:36:54 +0000799 MachineMemOperand *MO) {
800 mmo_iterator OldMemRefs = MemRefs;
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000801 unsigned OldNumMemRefs = NumMemRefs;
Dan Gohman3b460302008-07-07 23:14:23 +0000802
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000803 unsigned NewNum = NumMemRefs + 1;
Dan Gohman48b185d2009-09-25 20:36:54 +0000804 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
Dan Gohman3b460302008-07-07 23:14:23 +0000805
Benjamin Kramerd03878b2012-03-16 16:39:27 +0000806 std::copy(OldMemRefs, OldMemRefs + OldNumMemRefs, NewMemRefs);
Dan Gohman48b185d2009-09-25 20:36:54 +0000807 NewMemRefs[NewNum - 1] = MO;
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000808 setMemRefs(NewMemRefs, NewMemRefs + NewNum);
Dan Gohman48b185d2009-09-25 20:36:54 +0000809}
Chris Lattner961e7422008-01-01 01:12:31 +0000810
Benjamin Kramer97f889f2012-03-17 17:03:45 +0000811bool MachineInstr::hasPropertyInBundle(unsigned Mask, QueryType Type) const {
Jakob Stoklund Olesenf0615c72013-01-10 18:42:44 +0000812 assert(!isBundledWithPred() && "Must be called on bundle header");
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000813 for (MachineBasicBlock::const_instr_iterator MII = this;; ++MII) {
Benjamin Kramer97f889f2012-03-17 17:03:45 +0000814 if (MII->getDesc().getFlags() & Mask) {
Evan Chengcdf89fd2011-12-08 19:23:10 +0000815 if (Type == AnyInBundle)
Evan Cheng7f8e5632011-12-07 07:15:52 +0000816 return true;
817 } else {
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000818 if (Type == AllInBundle && !MII->isBundle())
Evan Cheng7f8e5632011-12-07 07:15:52 +0000819 return false;
820 }
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000821 // This was the last instruction in the bundle.
822 if (!MII->isBundledWithSucc())
823 return Type == AllInBundle;
Evan Cheng2a81dd42011-12-06 22:12:01 +0000824 }
Evan Cheng2a81dd42011-12-06 22:12:01 +0000825}
826
Evan Chenge9c46c22010-03-03 01:44:33 +0000827bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
828 MICheckType Check) const {
Evan Cheng0f260e12010-03-03 21:54:14 +0000829 // If opcodes or number of operands are not the same then the two
830 // instructions are obviously not identical.
831 if (Other->getOpcode() != getOpcode() ||
832 Other->getNumOperands() != getNumOperands())
833 return false;
834
Evan Cheng7fae11b2011-12-14 02:11:42 +0000835 if (isBundle()) {
836 // Both instructions are bundles, compare MIs inside the bundle.
837 MachineBasicBlock::const_instr_iterator I1 = *this;
838 MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end();
839 MachineBasicBlock::const_instr_iterator I2 = *Other;
840 MachineBasicBlock::const_instr_iterator E2= Other->getParent()->instr_end();
841 while (++I1 != E1 && I1->isInsideBundle()) {
842 ++I2;
843 if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(I2, Check))
844 return false;
845 }
846 }
847
Evan Cheng0f260e12010-03-03 21:54:14 +0000848 // Check operands to make sure they match.
849 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
850 const MachineOperand &MO = getOperand(i);
851 const MachineOperand &OMO = Other->getOperand(i);
Evan Chengcfdf3392011-05-12 00:56:58 +0000852 if (!MO.isReg()) {
853 if (!MO.isIdenticalTo(OMO))
854 return false;
855 continue;
856 }
857
Evan Cheng0f260e12010-03-03 21:54:14 +0000858 // Clients may or may not want to ignore defs when testing for equality.
859 // For example, machine CSE pass only cares about finding common
860 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcfdf3392011-05-12 00:56:58 +0000861 if (MO.isDef()) {
Evan Cheng0f260e12010-03-03 21:54:14 +0000862 if (Check == IgnoreDefs)
863 continue;
Evan Chengcfdf3392011-05-12 00:56:58 +0000864 else if (Check == IgnoreVRegDefs) {
865 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
866 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
867 if (MO.getReg() != OMO.getReg())
868 return false;
869 } else {
870 if (!MO.isIdenticalTo(OMO))
Evan Cheng0f260e12010-03-03 21:54:14 +0000871 return false;
Evan Chengcfdf3392011-05-12 00:56:58 +0000872 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
873 return false;
874 }
875 } else {
876 if (!MO.isIdenticalTo(OMO))
877 return false;
878 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
879 return false;
880 }
Evan Cheng0f260e12010-03-03 21:54:14 +0000881 }
Devang Patelbf8cc602011-07-07 17:45:33 +0000882 // If DebugLoc does not match then two dbg.values are not identical.
883 if (isDebugValue())
Duncan P. N. Exon Smith9dffcd02015-03-30 19:14:47 +0000884 if (getDebugLoc() && Other->getDebugLoc() &&
885 getDebugLoc() != Other->getDebugLoc())
Devang Patelbf8cc602011-07-07 17:45:33 +0000886 return false;
Evan Cheng0f260e12010-03-03 21:54:14 +0000887 return true;
Evan Chenge9c46c22010-03-03 01:44:33 +0000888}
889
Chris Lattnerbec79b42006-04-17 21:35:41 +0000890MachineInstr *MachineInstr::removeFromParent() {
891 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000892 return getParent()->remove(this);
Chris Lattnerbec79b42006-04-17 21:35:41 +0000893}
894
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000895MachineInstr *MachineInstr::removeFromBundle() {
896 assert(getParent() && "Not embedded in a basic block!");
897 return getParent()->remove_instr(this);
898}
Chris Lattnerbec79b42006-04-17 21:35:41 +0000899
Dan Gohman3b460302008-07-07 23:14:23 +0000900void MachineInstr::eraseFromParent() {
901 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000902 getParent()->erase(this);
Dan Gohman3b460302008-07-07 23:14:23 +0000903}
904
Gerolf Hoflehnercaa8bfd2014-08-13 21:15:23 +0000905void MachineInstr::eraseFromParentAndMarkDBGValuesForRemoval() {
906 assert(getParent() && "Not embedded in a basic block!");
907 MachineBasicBlock *MBB = getParent();
908 MachineFunction *MF = MBB->getParent();
909 assert(MF && "Not embedded in a function!");
910
911 MachineInstr *MI = (MachineInstr *)this;
912 MachineRegisterInfo &MRI = MF->getRegInfo();
913
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +0000914 for (const MachineOperand &MO : MI->operands()) {
Gerolf Hoflehnercaa8bfd2014-08-13 21:15:23 +0000915 if (!MO.isReg() || !MO.isDef())
916 continue;
917 unsigned Reg = MO.getReg();
918 if (!TargetRegisterInfo::isVirtualRegister(Reg))
919 continue;
920 MRI.markUsesInDebugValueAsUndef(Reg);
921 }
922 MI->eraseFromParent();
923}
924
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000925void MachineInstr::eraseFromBundle() {
926 assert(getParent() && "Not embedded in a basic block!");
927 getParent()->erase_instr(this);
928}
Dan Gohman3b460302008-07-07 23:14:23 +0000929
Evan Cheng4d728b02007-05-15 01:26:09 +0000930/// getNumExplicitOperands - Returns the number of non-implicit operands.
931///
932unsigned MachineInstr::getNumExplicitOperands() const {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000933 unsigned NumOperands = MCID->getNumOperands();
934 if (!MCID->isVariadic())
Evan Cheng4d728b02007-05-15 01:26:09 +0000935 return NumOperands;
936
Dan Gohman37608532009-04-15 17:59:11 +0000937 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
938 const MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000939 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng4d728b02007-05-15 01:26:09 +0000940 NumOperands++;
941 }
942 return NumOperands;
943}
944
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000945void MachineInstr::bundleWithPred() {
946 assert(!isBundledWithPred() && "MI is already bundled with its predecessor");
947 setFlag(BundledPred);
948 MachineBasicBlock::instr_iterator Pred = this;
949 --Pred;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000950 assert(!Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000951 Pred->setFlag(BundledSucc);
952}
953
954void MachineInstr::bundleWithSucc() {
955 assert(!isBundledWithSucc() && "MI is already bundled with its successor");
956 setFlag(BundledSucc);
957 MachineBasicBlock::instr_iterator Succ = this;
958 ++Succ;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000959 assert(!Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000960 Succ->setFlag(BundledPred);
961}
962
963void MachineInstr::unbundleFromPred() {
964 assert(isBundledWithPred() && "MI isn't bundled with its predecessor");
965 clearFlag(BundledPred);
966 MachineBasicBlock::instr_iterator Pred = this;
967 --Pred;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000968 assert(Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000969 Pred->clearFlag(BundledSucc);
970}
971
972void MachineInstr::unbundleFromSucc() {
973 assert(isBundledWithSucc() && "MI isn't bundled with its successor");
974 clearFlag(BundledSucc);
975 MachineBasicBlock::instr_iterator Succ = this;
Sergei Larin3b46d7e2013-01-09 17:54:33 +0000976 ++Succ;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000977 assert(Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000978 Succ->clearFlag(BundledPred);
979}
980
Evan Cheng6eb516d2011-01-07 23:50:32 +0000981bool MachineInstr::isStackAligningInlineAsm() const {
982 if (isInlineAsm()) {
983 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
984 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
985 return true;
986 }
987 return false;
988}
Chris Lattner33f5af02006-10-20 22:39:59 +0000989
Chad Rosier994f4042012-09-05 21:00:58 +0000990InlineAsm::AsmDialect MachineInstr::getInlineAsmDialect() const {
991 assert(isInlineAsm() && "getInlineAsmDialect() only works for inline asms!");
992 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
Chad Rosiere53314f2012-09-05 22:40:13 +0000993 return InlineAsm::AsmDialect((ExtraInfo & InlineAsm::Extra_AsmDialect) != 0);
Chad Rosier994f4042012-09-05 21:00:58 +0000994}
995
Jakob Stoklund Olesen1e737162011-10-12 23:37:33 +0000996int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
997 unsigned *GroupNo) const {
998 assert(isInlineAsm() && "Expected an inline asm instruction");
999 assert(OpIdx < getNumOperands() && "OpIdx out of range");
1000
1001 // Ignore queries about the initial operands.
1002 if (OpIdx < InlineAsm::MIOp_FirstOperand)
1003 return -1;
1004
1005 unsigned Group = 0;
1006 unsigned NumOps;
1007 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
1008 i += NumOps) {
1009 const MachineOperand &FlagMO = getOperand(i);
1010 // If we reach the implicit register operands, stop looking.
1011 if (!FlagMO.isImm())
1012 return -1;
1013 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
1014 if (i + NumOps > OpIdx) {
1015 if (GroupNo)
1016 *GroupNo = Group;
1017 return i;
1018 }
1019 ++Group;
1020 }
1021 return -1;
1022}
1023
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001024const TargetRegisterClass*
1025MachineInstr::getRegClassConstraint(unsigned OpIdx,
1026 const TargetInstrInfo *TII,
1027 const TargetRegisterInfo *TRI) const {
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001028 assert(getParent() && "Can't have an MBB reference here!");
1029 assert(getParent()->getParent() && "Can't have an MF reference here!");
1030 const MachineFunction &MF = *getParent()->getParent();
1031
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001032 // Most opcodes have fixed constraints in their MCInstrDesc.
1033 if (!isInlineAsm())
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001034 return TII->getRegClass(getDesc(), OpIdx, TRI, MF);
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001035
1036 if (!getOperand(OpIdx).isReg())
Craig Topperc0196b12014-04-14 00:51:57 +00001037 return nullptr;
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001038
1039 // For tied uses on inline asm, get the constraint from the def.
1040 unsigned DefIdx;
1041 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
1042 OpIdx = DefIdx;
1043
1044 // Inline asm stores register class constraints in the flag word.
1045 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
1046 if (FlagIdx < 0)
Craig Topperc0196b12014-04-14 00:51:57 +00001047 return nullptr;
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001048
1049 unsigned Flag = getOperand(FlagIdx).getImm();
1050 unsigned RCID;
1051 if (InlineAsm::hasRegClassConstraint(Flag, RCID))
1052 return TRI->getRegClass(RCID);
1053
1054 // Assume that all registers in a memory operand are pointers.
1055 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001056 return TRI->getPointerRegClass(MF);
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001057
Craig Topperc0196b12014-04-14 00:51:57 +00001058 return nullptr;
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001059}
1060
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001061const TargetRegisterClass *MachineInstr::getRegClassConstraintEffectForVReg(
1062 unsigned Reg, const TargetRegisterClass *CurRC, const TargetInstrInfo *TII,
1063 const TargetRegisterInfo *TRI, bool ExploreBundle) const {
1064 // Check every operands inside the bundle if we have
1065 // been asked to.
1066 if (ExploreBundle)
1067 for (ConstMIBundleOperands OpndIt(this); OpndIt.isValid() && CurRC;
1068 ++OpndIt)
1069 CurRC = OpndIt->getParent()->getRegClassConstraintEffectForVRegImpl(
1070 OpndIt.getOperandNo(), Reg, CurRC, TII, TRI);
1071 else
1072 // Otherwise, just check the current operands.
1073 for (ConstMIOperands OpndIt(this); OpndIt.isValid() && CurRC; ++OpndIt)
1074 CurRC = getRegClassConstraintEffectForVRegImpl(OpndIt.getOperandNo(), Reg,
1075 CurRC, TII, TRI);
1076 return CurRC;
1077}
1078
1079const TargetRegisterClass *MachineInstr::getRegClassConstraintEffectForVRegImpl(
1080 unsigned OpIdx, unsigned Reg, const TargetRegisterClass *CurRC,
1081 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI) const {
1082 assert(CurRC && "Invalid initial register class");
1083 // Check if Reg is constrained by some of its use/def from MI.
1084 const MachineOperand &MO = getOperand(OpIdx);
1085 if (!MO.isReg() || MO.getReg() != Reg)
1086 return CurRC;
1087 // If yes, accumulate the constraints through the operand.
1088 return getRegClassConstraintEffect(OpIdx, CurRC, TII, TRI);
1089}
1090
1091const TargetRegisterClass *MachineInstr::getRegClassConstraintEffect(
1092 unsigned OpIdx, const TargetRegisterClass *CurRC,
1093 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI) const {
1094 const TargetRegisterClass *OpRC = getRegClassConstraint(OpIdx, TII, TRI);
1095 const MachineOperand &MO = getOperand(OpIdx);
1096 assert(MO.isReg() &&
1097 "Cannot get register constraints for non-register operand");
1098 assert(CurRC && "Invalid initial register class");
1099 if (unsigned SubIdx = MO.getSubReg()) {
1100 if (OpRC)
1101 CurRC = TRI->getMatchingSuperRegClass(CurRC, OpRC, SubIdx);
1102 else
1103 CurRC = TRI->getSubClassWithSubReg(CurRC, SubIdx);
1104 } else if (OpRC)
1105 CurRC = TRI->getCommonSubClass(CurRC, OpRC);
1106 return CurRC;
1107}
1108
Jakob Stoklund Olesen68d752b2013-01-09 18:28:16 +00001109/// Return the number of instructions inside the MI bundle, not counting the
1110/// header instruction.
Evan Cheng7fae11b2011-12-14 02:11:42 +00001111unsigned MachineInstr::getBundleSize() const {
Jakob Stoklund Olesen68d752b2013-01-09 18:28:16 +00001112 MachineBasicBlock::const_instr_iterator I = this;
Evan Cheng7fae11b2011-12-14 02:11:42 +00001113 unsigned Size = 0;
Jakob Stoklund Olesen68d752b2013-01-09 18:28:16 +00001114 while (I->isBundledWithSucc())
1115 ++Size, ++I;
Evan Cheng7fae11b2011-12-14 02:11:42 +00001116 return Size;
1117}
1118
Evan Cheng910c8082007-04-26 19:00:32 +00001119/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbach9632c142009-09-17 17:57:26 +00001120/// the specific register or -1 if it is not found. It further tightens
Evan Cheng9965aeb2007-02-23 01:04:26 +00001121/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng63254462008-03-05 00:59:57 +00001122int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
1123 const TargetRegisterInfo *TRI) const {
Evan Cheng75c21942006-12-06 08:27:42 +00001124 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng5983bdb2007-05-29 18:35:22 +00001125 const MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001126 if (!MO.isReg() || !MO.isUse())
Evan Cheng63254462008-03-05 00:59:57 +00001127 continue;
1128 unsigned MOReg = MO.getReg();
1129 if (!MOReg)
1130 continue;
1131 if (MOReg == Reg ||
1132 (TRI &&
1133 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
1134 TargetRegisterInfo::isPhysicalRegister(Reg) &&
1135 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng9965aeb2007-02-23 01:04:26 +00001136 if (!isKill || MO.isKill())
Evan Chengec3ac312007-03-26 22:37:45 +00001137 return i;
Evan Cheng75c21942006-12-06 08:27:42 +00001138 }
Evan Chengec3ac312007-03-26 22:37:45 +00001139 return -1;
Evan Cheng75c21942006-12-06 08:27:42 +00001140}
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001141
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001142/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
1143/// indicating if this instruction reads or writes Reg. This also considers
1144/// partial defines.
1145std::pair<bool,bool>
1146MachineInstr::readsWritesVirtualRegister(unsigned Reg,
1147 SmallVectorImpl<unsigned> *Ops) const {
1148 bool PartDef = false; // Partial redefine.
1149 bool FullDef = false; // Full define.
1150 bool Use = false;
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001151
1152 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1153 const MachineOperand &MO = getOperand(i);
1154 if (!MO.isReg() || MO.getReg() != Reg)
1155 continue;
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001156 if (Ops)
1157 Ops->push_back(i);
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001158 if (MO.isUse())
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001159 Use |= !MO.isUndef();
Jakob Stoklund Olesen9eb77bf2011-08-19 00:30:17 +00001160 else if (MO.getSubReg() && !MO.isUndef())
1161 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001162 PartDef = true;
1163 else
1164 FullDef = true;
1165 }
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001166 // A partial redefine uses Reg unless there is also a full define.
1167 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001168}
1169
Evan Cheng63254462008-03-05 00:59:57 +00001170/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman72a0bc12008-05-06 00:20:10 +00001171/// the specified register or -1 if it is not found. If isDead is true, defs
1172/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
1173/// also checks if there is a def of a super-register.
Evan Cheng38584512010-05-21 20:53:24 +00001174int
1175MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1176 const TargetRegisterInfo *TRI) const {
1177 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengf7ed82d2007-02-19 21:49:54 +00001178 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng63254462008-03-05 00:59:57 +00001179 const MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesene7d3f442012-02-14 23:49:37 +00001180 // Accept regmask operands when Overlap is set.
1181 // Ignore them when looking for a specific def operand (Overlap == false).
1182 if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg))
1183 return i;
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001184 if (!MO.isReg() || !MO.isDef())
Evan Cheng63254462008-03-05 00:59:57 +00001185 continue;
1186 unsigned MOReg = MO.getReg();
Evan Cheng38584512010-05-21 20:53:24 +00001187 bool Found = (MOReg == Reg);
1188 if (!Found && TRI && isPhys &&
1189 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1190 if (Overlap)
1191 Found = TRI->regsOverlap(MOReg, Reg);
1192 else
1193 Found = TRI->isSubRegister(MOReg, Reg);
1194 }
1195 if (Found && (!isDead || MO.isDead()))
1196 return i;
Evan Chengf7ed82d2007-02-19 21:49:54 +00001197 }
Evan Cheng63254462008-03-05 00:59:57 +00001198 return -1;
Evan Chengf7ed82d2007-02-19 21:49:54 +00001199}
Evan Cheng4d728b02007-05-15 01:26:09 +00001200
Evan Cheng5983bdb2007-05-29 18:35:22 +00001201/// findFirstPredOperandIdx() - Find the index of the first operand in the
1202/// operand list that is used to represent the predicate. It returns -1 if
1203/// none is found.
1204int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbached16ec42011-08-29 22:24:09 +00001205 // Don't call MCID.findFirstPredOperandIdx() because this variant
1206 // is sometimes called on an instruction that's not yet complete, and
1207 // so the number of operands is less than the MCID indicates. In
1208 // particular, the PTX target does this.
Evan Cheng6cc775f2011-06-28 19:10:37 +00001209 const MCInstrDesc &MCID = getDesc();
1210 if (MCID.isPredicable()) {
Evan Cheng4d728b02007-05-15 01:26:09 +00001211 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Cheng6cc775f2011-06-28 19:10:37 +00001212 if (MCID.OpInfo[i].isPredicate())
Evan Cheng5983bdb2007-05-29 18:35:22 +00001213 return i;
Evan Cheng4d728b02007-05-15 01:26:09 +00001214 }
1215
Evan Cheng5983bdb2007-05-29 18:35:22 +00001216 return -1;
Evan Cheng4d728b02007-05-15 01:26:09 +00001217}
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001218
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001219// MachineOperand::TiedTo is 4 bits wide.
1220const unsigned TiedMax = 15;
1221
1222/// tieOperands - Mark operands at DefIdx and UseIdx as tied to each other.
1223///
1224/// Use and def operands can be tied together, indicated by a non-zero TiedTo
1225/// field. TiedTo can have these values:
1226///
1227/// 0: Operand is not tied to anything.
1228/// 1 to TiedMax-1: Tied to getOperand(TiedTo-1).
1229/// TiedMax: Tied to an operand >= TiedMax-1.
1230///
1231/// The tied def must be one of the first TiedMax operands on a normal
1232/// instruction. INLINEASM instructions allow more tied defs.
1233///
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001234void MachineInstr::tieOperands(unsigned DefIdx, unsigned UseIdx) {
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001235 MachineOperand &DefMO = getOperand(DefIdx);
1236 MachineOperand &UseMO = getOperand(UseIdx);
1237 assert(DefMO.isDef() && "DefIdx must be a def operand");
1238 assert(UseMO.isUse() && "UseIdx must be a use operand");
1239 assert(!DefMO.isTied() && "Def is already tied to another use");
1240 assert(!UseMO.isTied() && "Use is already tied to another def");
1241
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001242 if (DefIdx < TiedMax)
1243 UseMO.TiedTo = DefIdx + 1;
1244 else {
1245 // Inline asm can use the group descriptors to find tied operands, but on
1246 // normal instruction, the tied def must be within the first TiedMax
1247 // operands.
1248 assert(isInlineAsm() && "DefIdx out of range");
1249 UseMO.TiedTo = TiedMax;
1250 }
1251
1252 // UseIdx can be out of range, we'll search for it in findTiedOperandIdx().
1253 DefMO.TiedTo = std::min(UseIdx + 1, TiedMax);
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001254}
1255
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001256/// Given the index of a tied register operand, find the operand it is tied to.
1257/// Defs are tied to uses and vice versa. Returns the index of the tied operand
1258/// which must exist.
1259unsigned MachineInstr::findTiedOperandIdx(unsigned OpIdx) const {
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001260 const MachineOperand &MO = getOperand(OpIdx);
1261 assert(MO.isTied() && "Operand isn't tied");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001262
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001263 // Normally TiedTo is in range.
1264 if (MO.TiedTo < TiedMax)
1265 return MO.TiedTo - 1;
1266
1267 // Uses on normal instructions can be out of range.
1268 if (!isInlineAsm()) {
1269 // Normal tied defs must be in the 0..TiedMax-1 range.
1270 if (MO.isUse())
1271 return TiedMax - 1;
1272 // MO is a def. Search for the tied use.
1273 for (unsigned i = TiedMax - 1, e = getNumOperands(); i != e; ++i) {
1274 const MachineOperand &UseMO = getOperand(i);
1275 if (UseMO.isReg() && UseMO.isUse() && UseMO.TiedTo == OpIdx + 1)
1276 return i;
1277 }
1278 llvm_unreachable("Can't find tied use");
1279 }
1280
1281 // Now deal with inline asm by parsing the operand group descriptor flags.
1282 // Find the beginning of each operand group.
1283 SmallVector<unsigned, 8> GroupIdx;
1284 unsigned OpIdxGroup = ~0u;
1285 unsigned NumOps;
1286 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
1287 i += NumOps) {
1288 const MachineOperand &FlagMO = getOperand(i);
1289 assert(FlagMO.isImm() && "Invalid tied operand on inline asm");
1290 unsigned CurGroup = GroupIdx.size();
1291 GroupIdx.push_back(i);
1292 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
1293 // OpIdx belongs to this operand group.
1294 if (OpIdx > i && OpIdx < i + NumOps)
1295 OpIdxGroup = CurGroup;
1296 unsigned TiedGroup;
1297 if (!InlineAsm::isUseOperandTiedToDef(FlagMO.getImm(), TiedGroup))
1298 continue;
1299 // Operands in this group are tied to operands in TiedGroup which must be
1300 // earlier. Find the number of operands between the two groups.
1301 unsigned Delta = i - GroupIdx[TiedGroup];
1302
1303 // OpIdx is a use tied to TiedGroup.
1304 if (OpIdxGroup == CurGroup)
1305 return OpIdx - Delta;
1306
1307 // OpIdx is a def tied to this use group.
1308 if (OpIdxGroup == TiedGroup)
1309 return OpIdx + Delta;
1310 }
1311 llvm_unreachable("Invalid tied operand on inline asm");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001312}
1313
Dan Gohmanc90f51c2010-05-13 20:34:42 +00001314/// clearKillInfo - Clears kill flags on all operands.
1315///
1316void MachineInstr::clearKillInfo() {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001317 for (MachineOperand &MO : operands()) {
Dan Gohmanc90f51c2010-05-13 20:34:42 +00001318 if (MO.isReg() && MO.isUse())
1319 MO.setIsKill(false);
1320 }
1321}
1322
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +00001323void MachineInstr::substituteRegister(unsigned FromReg,
1324 unsigned ToReg,
1325 unsigned SubIdx,
1326 const TargetRegisterInfo &RegInfo) {
1327 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1328 if (SubIdx)
1329 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001330 for (MachineOperand &MO : operands()) {
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +00001331 if (!MO.isReg() || MO.getReg() != FromReg)
1332 continue;
1333 MO.substPhysReg(ToReg, RegInfo);
1334 }
1335 } else {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001336 for (MachineOperand &MO : operands()) {
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +00001337 if (!MO.isReg() || MO.getReg() != FromReg)
1338 continue;
1339 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1340 }
1341 }
1342}
1343
Evan Cheng7d98a482008-07-03 09:09:37 +00001344/// isSafeToMove - Return true if it is safe to move this instruction. If
1345/// SawStore is set to true, it means that there is a store (or call) between
1346/// the instruction's location and its intended destination.
Dan Gohman0d9d8ae2008-11-18 19:04:29 +00001347bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Cheng62e795a2010-03-02 19:03:01 +00001348 AliasAnalysis *AA,
1349 bool &SawStore) const {
Evan Cheng399e1102008-03-13 00:44:09 +00001350 // Ignore stuff that we obviously can't move.
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001351 //
1352 // Treat volatile loads as stores. This is not strictly necessary for
Jakob Stoklund Olesend92e2bc2012-09-04 18:44:43 +00001353 // volatiles, but it is required for atomic loads. It is not allowed to move
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001354 // a load across an atomic load with Ordering > Monotonic.
1355 if (mayStore() || isCall() ||
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001356 (mayLoad() && hasOrderedMemoryRef())) {
Evan Cheng399e1102008-03-13 00:44:09 +00001357 SawStore = true;
1358 return false;
1359 }
Evan Cheng0638c202011-01-07 21:08:26 +00001360
Rafael Espindolab1f25f12014-03-07 06:08:31 +00001361 if (isPosition() || isDebugValue() || isTerminator() ||
1362 hasUnmodeledSideEffects())
Evan Cheng399e1102008-03-13 00:44:09 +00001363 return false;
1364
1365 // See if this instruction does a load. If so, we have to guarantee that the
1366 // loaded value doesn't change between the load and the its intended
1367 // destination. The check for isInvariantLoad gives the targe the chance to
1368 // classify the load as always returning a constant, e.g. a constant pool
1369 // load.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001370 if (mayLoad() && !isInvariantLoad(AA))
Evan Cheng399e1102008-03-13 00:44:09 +00001371 // Otherwise, this is a real load. If there is a store between the load and
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001372 // end of block, we can't move it.
1373 return !SawStore;
Dan Gohman7c59ed62008-09-24 00:06:15 +00001374
Evan Cheng399e1102008-03-13 00:44:09 +00001375 return true;
1376}
1377
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001378/// hasOrderedMemoryRef - Return true if this instruction may have an ordered
1379/// or volatile memory reference, or if the information describing the memory
1380/// reference is not available. Return false if it is known to have no ordered
1381/// memory references.
1382bool MachineInstr::hasOrderedMemoryRef() const {
Dan Gohman7c59ed62008-09-24 00:06:15 +00001383 // An instruction known never to access memory won't have a volatile access.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001384 if (!mayStore() &&
1385 !mayLoad() &&
1386 !isCall() &&
Evan Cheng6eb516d2011-01-07 23:50:32 +00001387 !hasUnmodeledSideEffects())
Dan Gohman7c59ed62008-09-24 00:06:15 +00001388 return false;
1389
1390 // Otherwise, if the instruction has no memory reference information,
1391 // conservatively assume it wasn't preserved.
1392 if (memoperands_empty())
1393 return true;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001394
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001395 // Check the memory reference information for ordered references.
Dan Gohman48b185d2009-09-25 20:36:54 +00001396 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001397 if (!(*I)->isUnordered())
Dan Gohman7c59ed62008-09-24 00:06:15 +00001398 return true;
1399
1400 return false;
1401}
1402
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001403/// isInvariantLoad - Return true if this instruction is loading from a
1404/// location whose value is invariant across the function. For example,
Dan Gohman4a618822010-02-10 16:03:48 +00001405/// loading a value from the constant pool or from the argument area
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001406/// of a function if it does not change. This should only return true of
1407/// *all* loads the instruction does are invariant (if it does multiple loads).
1408bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1409 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001410 if (!mayLoad())
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001411 return false;
1412
1413 // If the instruction has lost its memoperands, conservatively assume that
1414 // it may not be an invariant load.
1415 if (memoperands_empty())
1416 return false;
1417
1418 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1419
1420 for (mmo_iterator I = memoperands_begin(),
1421 E = memoperands_end(); I != E; ++I) {
1422 if ((*I)->isVolatile()) return false;
1423 if ((*I)->isStore()) return false;
Pete Cooper82cd9e82011-11-08 18:42:53 +00001424 if ((*I)->isInvariant()) return true;
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001425
Nick Lewyckyaad475b2014-04-15 07:22:52 +00001426
1427 // A load from a constant PseudoSourceValue is invariant.
1428 if (const PseudoSourceValue *PSV = (*I)->getPseudoValue())
1429 if (PSV->isConstant(MFI))
1430 continue;
1431
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001432 if (const Value *V = (*I)->getValue()) {
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001433 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmana94cc6d2010-10-20 00:31:05 +00001434 if (AA && AA->pointsToConstantMemory(
1435 AliasAnalysis::Location(V, (*I)->getSize(),
Hal Finkelcc39b672014-07-24 12:16:19 +00001436 (*I)->getAAInfo())))
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001437 continue;
1438 }
1439
1440 // Otherwise assume conservatively.
1441 return false;
1442 }
1443
1444 // Everything checks out.
1445 return true;
1446}
1447
Evan Cheng71453822009-12-03 02:31:43 +00001448/// isConstantValuePHI - If the specified instruction is a PHI that always
1449/// merges together the same virtual register, return the register, otherwise
1450/// return 0.
1451unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattnerb06015a2010-02-09 19:54:29 +00001452 if (!isPHI())
Evan Cheng71453822009-12-03 02:31:43 +00001453 return 0;
Evan Cheng5c668a22009-12-07 23:10:34 +00001454 assert(getNumOperands() >= 3 &&
1455 "It's illegal to have a PHI without source operands");
Evan Cheng71453822009-12-03 02:31:43 +00001456
1457 unsigned Reg = getOperand(1).getReg();
1458 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1459 if (getOperand(i).getReg() != Reg)
1460 return 0;
1461 return Reg;
1462}
1463
Evan Cheng6eb516d2011-01-07 23:50:32 +00001464bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng7f8e5632011-12-07 07:15:52 +00001465 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Cheng6eb516d2011-01-07 23:50:32 +00001466 return true;
1467 if (isInlineAsm()) {
1468 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1469 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1470 return true;
1471 }
1472
1473 return false;
1474}
1475
Evan Chengb083c472010-04-08 20:02:37 +00001476/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1477///
1478bool MachineInstr::allDefsAreDead() const {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001479 for (const MachineOperand &MO : operands()) {
Evan Chengb083c472010-04-08 20:02:37 +00001480 if (!MO.isReg() || MO.isUse())
1481 continue;
1482 if (!MO.isDead())
1483 return false;
1484 }
1485 return true;
1486}
1487
Evan Cheng21eedfb2010-10-22 21:49:09 +00001488/// copyImplicitOps - Copy implicit register operands from specified
1489/// instruction to this instruction.
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001490void MachineInstr::copyImplicitOps(MachineFunction &MF,
1491 const MachineInstr *MI) {
Evan Cheng21eedfb2010-10-22 21:49:09 +00001492 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1493 i != e; ++i) {
1494 const MachineOperand &MO = MI->getOperand(i);
Lang Hames7c8189c2014-03-17 01:22:54 +00001495 if ((MO.isReg() && MO.isImplicit()) || MO.isRegMask())
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001496 addOperand(MF, MO);
Evan Cheng21eedfb2010-10-22 21:49:09 +00001497 }
1498}
1499
Brian Gaekee8f7c2f2004-02-13 04:39:32 +00001500void MachineInstr::dump() const {
Manman Ren19f49ac2012-09-11 22:23:19 +00001501#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
David Greene29388d62010-01-04 23:48:20 +00001502 dbgs() << " " << *this;
Manman Ren742534c2012-09-06 19:06:06 +00001503#endif
Mon P Wangdfcc1ff2008-10-10 01:43:55 +00001504}
1505
Eric Christopher1cdefae2015-02-27 00:11:34 +00001506void MachineInstr::print(raw_ostream &OS, bool SkipOpers) const {
1507 // We can be a bit tidier if we know the MachineFunction.
Craig Topperc0196b12014-04-14 00:51:57 +00001508 const MachineFunction *MF = nullptr;
Eric Christopher1cdefae2015-02-27 00:11:34 +00001509 const TargetRegisterInfo *TRI = nullptr;
Craig Topperc0196b12014-04-14 00:51:57 +00001510 const MachineRegisterInfo *MRI = nullptr;
Eric Christopher1cdefae2015-02-27 00:11:34 +00001511 const TargetInstrInfo *TII = nullptr;
Dan Gohman2745d192009-11-09 19:38:45 +00001512 if (const MachineBasicBlock *MBB = getParent()) {
1513 MF = MBB->getParent();
Eric Christopher1cdefae2015-02-27 00:11:34 +00001514 if (MF) {
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001515 MRI = &MF->getRegInfo();
Eric Christopher1cdefae2015-02-27 00:11:34 +00001516 TRI = MF->getSubtarget().getRegisterInfo();
1517 TII = MF->getSubtarget().getInstrInfo();
1518 }
Dan Gohman2745d192009-11-09 19:38:45 +00001519 }
Dan Gohman34341e62009-10-31 20:19:03 +00001520
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001521 // Save a list of virtual registers.
1522 SmallVector<unsigned, 8> VirtRegs;
1523
Dan Gohman34341e62009-10-31 20:19:03 +00001524 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman2745d192009-11-09 19:38:45 +00001525 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman34341e62009-10-31 20:19:03 +00001526 for (; StartOp < e && getOperand(StartOp).isReg() &&
1527 getOperand(StartOp).isDef() &&
1528 !getOperand(StartOp).isImplicit();
1529 ++StartOp) {
1530 if (StartOp != 0) OS << ", ";
Eric Christopher1cdefae2015-02-27 00:11:34 +00001531 getOperand(StartOp).print(OS, TRI);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001532 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001533 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001534 VirtRegs.push_back(Reg);
Chris Lattnerac6e9742002-10-30 01:55:38 +00001535 }
Tanya Lattner23dbc812004-06-25 00:13:11 +00001536
Dan Gohman34341e62009-10-31 20:19:03 +00001537 if (StartOp != 0)
1538 OS << " = ";
1539
1540 // Print the opcode name.
Eric Christopher1cdefae2015-02-27 00:11:34 +00001541 if (TII)
1542 OS << TII->getName(getOpcode());
Benjamin Kramerbf152d52012-02-10 13:18:44 +00001543 else
1544 OS << "UNKNOWN";
Misha Brukman835702a2005-04-21 22:36:52 +00001545
Andrew Trickb36388a2013-01-25 07:45:25 +00001546 if (SkipOpers)
1547 return;
1548
Dan Gohman34341e62009-10-31 20:19:03 +00001549 // Print the rest of the operands.
Dan Gohman2745d192009-11-09 19:38:45 +00001550 bool OmittedAnyCallClobbers = false;
1551 bool FirstOp = true;
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001552 unsigned AsmDescOp = ~0u;
1553 unsigned AsmOpCount = 0;
Evan Cheng6eb516d2011-01-07 23:50:32 +00001554
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +00001555 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Cheng6eb516d2011-01-07 23:50:32 +00001556 // Print asm string.
1557 OS << " ";
Eric Christopher1cdefae2015-02-27 00:11:34 +00001558 getOperand(InlineAsm::MIOp_AsmString).print(OS, TRI);
Evan Cheng6eb516d2011-01-07 23:50:32 +00001559
Eric Christopher0cb6fd92013-01-11 18:12:39 +00001560 // Print HasSideEffects, MayLoad, MayStore, IsAlignStack
Evan Cheng6eb516d2011-01-07 23:50:32 +00001561 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1562 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1563 OS << " [sideeffect]";
Eric Christopher0cb6fd92013-01-11 18:12:39 +00001564 if (ExtraInfo & InlineAsm::Extra_MayLoad)
1565 OS << " [mayload]";
1566 if (ExtraInfo & InlineAsm::Extra_MayStore)
1567 OS << " [maystore]";
Evan Cheng6eb516d2011-01-07 23:50:32 +00001568 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1569 OS << " [alignstack]";
Chad Rosiercbd2a192012-09-05 22:17:43 +00001570 if (getInlineAsmDialect() == InlineAsm::AD_ATT)
Chad Rosier994f4042012-09-05 21:00:58 +00001571 OS << " [attdialect]";
Chad Rosiercbd2a192012-09-05 22:17:43 +00001572 if (getInlineAsmDialect() == InlineAsm::AD_Intel)
Chad Rosier994f4042012-09-05 21:00:58 +00001573 OS << " [inteldialect]";
Evan Cheng6eb516d2011-01-07 23:50:32 +00001574
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001575 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Cheng6eb516d2011-01-07 23:50:32 +00001576 FirstOp = false;
1577 }
1578
1579
Chris Lattnerac6e9742002-10-30 01:55:38 +00001580 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman2745d192009-11-09 19:38:45 +00001581 const MachineOperand &MO = getOperand(i);
1582
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001583 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001584 VirtRegs.push_back(MO.getReg());
1585
Dan Gohman2745d192009-11-09 19:38:45 +00001586 // Omit call-clobbered registers which aren't used anywhere. This makes
1587 // call instructions much less noisy on targets where calls clobber lots
1588 // of registers. Don't rely on MO.isDead() because we may be called before
1589 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Craig Toppercf0444b2014-11-17 05:50:14 +00001590 if (MRI && isCall() &&
Dan Gohman2745d192009-11-09 19:38:45 +00001591 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1592 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001593 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Craig Toppercf0444b2014-11-17 05:50:14 +00001594 if (MRI->use_empty(Reg)) {
Dan Gohman2745d192009-11-09 19:38:45 +00001595 bool HasAliasLive = false;
Eric Christopher1cdefae2015-02-27 00:11:34 +00001596 for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI) {
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001597 unsigned AliasReg = *AI;
Craig Toppercf0444b2014-11-17 05:50:14 +00001598 if (!MRI->use_empty(AliasReg)) {
Dan Gohman2745d192009-11-09 19:38:45 +00001599 HasAliasLive = true;
1600 break;
1601 }
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001602 }
Dan Gohman2745d192009-11-09 19:38:45 +00001603 if (!HasAliasLive) {
1604 OmittedAnyCallClobbers = true;
1605 continue;
1606 }
1607 }
1608 }
1609 }
1610
1611 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattnerac6e9742002-10-30 01:55:38 +00001612 OS << " ";
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001613 if (i < getDesc().NumOperands) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001614 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1615 if (MCOI.isPredicate())
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001616 OS << "pred:";
Evan Cheng6cc775f2011-06-28 19:10:37 +00001617 if (MCOI.isOptionalDef())
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001618 OS << "opt:";
1619 }
Evan Chengd4d1a512010-04-28 20:03:13 +00001620 if (isDebugValue() && MO.isMetadata()) {
1621 // Pretty print DBG_VALUE instructions.
Duncan P. N. Exon Smithe686f152015-04-06 23:27:40 +00001622 DIVariable DIV = dyn_cast<MDLocalVariable>(MO.getMetadata());
Duncan P. N. Exon Smith7348dda2015-04-14 02:22:36 +00001623 if (DIV && !DIV->getName().empty())
1624 OS << "!\"" << DIV->getName() << '\"';
Evan Chengd4d1a512010-04-28 20:03:13 +00001625 else
Eric Christopher1cdefae2015-02-27 00:11:34 +00001626 MO.print(OS, TRI);
1627 } else if (TRI && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1628 OS << TRI->getSubRegIndexName(MO.getImm());
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001629 } else if (i == AsmDescOp && MO.isImm()) {
1630 // Pretty print the inline asm operand descriptor.
1631 OS << '$' << AsmOpCount++;
1632 unsigned Flag = MO.getImm();
1633 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001634 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1635 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1636 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1637 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1638 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1639 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1640 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001641 }
1642
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001643 unsigned RCID = 0;
Nick Lewycky84882252011-10-13 00:54:59 +00001644 if (InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Eric Christopher1cdefae2015-02-27 00:11:34 +00001645 if (TRI) {
1646 OS << ':' << TRI->getRegClassName(TRI->getRegClass(RCID));
Craig Toppercf0444b2014-11-17 05:50:14 +00001647 } else
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001648 OS << ":RC" << RCID;
Nick Lewycky84882252011-10-13 00:54:59 +00001649 }
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001650
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001651 unsigned TiedTo = 0;
1652 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001653 OS << " tiedto:$" << TiedTo;
1654
1655 OS << ']';
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001656
1657 // Compute the index of the next operand descriptor.
1658 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Chengd4d1a512010-04-28 20:03:13 +00001659 } else
Eric Christopher1cdefae2015-02-27 00:11:34 +00001660 MO.print(OS, TRI);
Dan Gohman2745d192009-11-09 19:38:45 +00001661 }
1662
1663 // Briefly indicate whether any call clobbers were omitted.
1664 if (OmittedAnyCallClobbers) {
Bill Wendlingec030f22009-12-25 13:45:50 +00001665 if (!FirstOp) OS << ",";
Dan Gohman2745d192009-11-09 19:38:45 +00001666 OS << " ...";
Chris Lattner214808f2002-10-30 00:48:05 +00001667 }
Misha Brukman835702a2005-04-21 22:36:52 +00001668
Dan Gohman34341e62009-10-31 20:19:03 +00001669 bool HaveSemi = false;
Jakob Stoklund Olesen6922e9c2013-01-09 18:35:09 +00001670 const unsigned PrintableFlags = FrameSetup;
1671 if (Flags & PrintableFlags) {
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001672 if (!HaveSemi) OS << ";"; HaveSemi = true;
1673 OS << " flags: ";
1674
1675 if (Flags & FrameSetup)
1676 OS << "FrameSetup";
1677 }
1678
Dan Gohman3b460302008-07-07 23:14:23 +00001679 if (!memoperands_empty()) {
Dan Gohman34341e62009-10-31 20:19:03 +00001680 if (!HaveSemi) OS << ";"; HaveSemi = true;
1681
1682 OS << " mem:";
Dan Gohman48b185d2009-09-25 20:36:54 +00001683 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1684 i != e; ++i) {
1685 OS << **i;
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001686 if (std::next(i) != e)
Dan Gohmanc0353bf2009-09-23 01:33:16 +00001687 OS << " ";
Dan Gohman2d489b52008-02-06 22:27:42 +00001688 }
1689 }
1690
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001691 // Print the regclass of any virtual registers encountered.
1692 if (MRI && !VirtRegs.empty()) {
1693 if (!HaveSemi) OS << ";"; HaveSemi = true;
1694 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1695 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Eric Christopher1cdefae2015-02-27 00:11:34 +00001696 OS << " " << TRI->getRegClassName(RC)
Craig Toppercf0444b2014-11-17 05:50:14 +00001697 << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001698 for (unsigned j = i+1; j != VirtRegs.size();) {
1699 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1700 ++j;
1701 continue;
1702 }
1703 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +00001704 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001705 VirtRegs.erase(VirtRegs.begin()+j);
1706 }
1707 }
1708 }
1709
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001710 // Print debug location information.
Duncan P. N. Exon Smithc5bd3e02015-04-03 16:23:04 +00001711 if (isDebugValue() && getOperand(e - 2).isMetadata()) {
Arnaud A. de Grandmaisonc97727a2014-03-21 21:54:46 +00001712 if (!HaveSemi) OS << ";";
Duncan P. N. Exon Smithe686f152015-04-06 23:27:40 +00001713 DIVariable DV = cast<MDLocalVariable>(getOperand(e - 2).getMetadata());
Duncan P. N. Exon Smith7348dda2015-04-14 02:22:36 +00001714 OS << " line no:" << DV->getLine();
Duncan P. N. Exon Smith62e0f452015-04-15 22:29:27 +00001715 if (auto *InlinedAt = debugLoc->getInlinedAt()) {
Duncan P. N. Exon Smith9dffcd02015-03-30 19:14:47 +00001716 DebugLoc InlinedAtDL(InlinedAt);
1717 if (InlinedAtDL && MF) {
Devang Pateld61b1d52011-08-04 20:44:26 +00001718 OS << " inlined @[ ";
Eric Christopherb9f00092015-02-26 23:32:17 +00001719 InlinedAtDL.print(OS);
Devang Pateld61b1d52011-08-04 20:44:26 +00001720 OS << " ]";
1721 }
1722 }
Adrian Prantl87b7eb92014-10-01 18:55:02 +00001723 if (isIndirectDebugValue())
1724 OS << " indirect";
Duncan P. N. Exon Smith9dffcd02015-03-30 19:14:47 +00001725 } else if (debugLoc && MF) {
Arnaud A. de Grandmaison75c9e6d2014-03-15 22:13:15 +00001726 if (!HaveSemi) OS << ";";
Dan Gohman2e3f1872009-11-23 21:29:08 +00001727 OS << " dbg:";
Eric Christopherb9f00092015-02-26 23:32:17 +00001728 debugLoc.print(OS);
Bill Wendling1a0a3d02009-02-19 21:44:55 +00001729 }
1730
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001731 OS << '\n';
Chris Lattner214808f2002-10-30 00:48:05 +00001732}
1733
Owen Anderson2a8a4852008-01-24 01:10:07 +00001734bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman3a4be0f2008-02-10 18:45:23 +00001735 const TargetRegisterInfo *RegInfo,
Owen Anderson2a8a4852008-01-24 01:10:07 +00001736 bool AddIfNotFound) {
Evan Cheng6c177732008-04-16 09:41:59 +00001737 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001738 bool hasAliases = isPhysReg &&
1739 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohmanc7367b42008-09-03 15:56:16 +00001740 bool Found = false;
Evan Cheng6c177732008-04-16 09:41:59 +00001741 SmallVector<unsigned,4> DeadOps;
Bill Wendling7921ad02008-03-03 22:14:33 +00001742 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1743 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenf465f062009-08-04 20:09:25 +00001744 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng6c177732008-04-16 09:41:59 +00001745 continue;
1746 unsigned Reg = MO.getReg();
1747 if (!Reg)
1748 continue;
Bill Wendling7921ad02008-03-03 22:14:33 +00001749
Evan Cheng6c177732008-04-16 09:41:59 +00001750 if (Reg == IncomingReg) {
Dan Gohmanc7367b42008-09-03 15:56:16 +00001751 if (!Found) {
1752 if (MO.isKill())
1753 // The register is already marked kill.
1754 return true;
Jakob Stoklund Olesenc59cd9b2009-08-02 19:13:03 +00001755 if (isPhysReg && isRegTiedToDefOperand(i))
1756 // Two-address uses of physregs must not be marked kill.
1757 return true;
Dan Gohmanc7367b42008-09-03 15:56:16 +00001758 MO.setIsKill();
1759 Found = true;
1760 }
1761 } else if (hasAliases && MO.isKill() &&
1762 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng6c177732008-04-16 09:41:59 +00001763 // A super-register kill already exists.
1764 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohmanb2612922008-07-03 01:18:51 +00001765 return true;
1766 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng6c177732008-04-16 09:41:59 +00001767 DeadOps.push_back(i);
Bill Wendling7921ad02008-03-03 22:14:33 +00001768 }
1769 }
1770
Evan Cheng6c177732008-04-16 09:41:59 +00001771 // Trim unneeded kill operands.
1772 while (!DeadOps.empty()) {
1773 unsigned OpIdx = DeadOps.back();
1774 if (getOperand(OpIdx).isImplicit())
1775 RemoveOperand(OpIdx);
1776 else
1777 getOperand(OpIdx).setIsKill(false);
1778 DeadOps.pop_back();
1779 }
1780
Bill Wendling7921ad02008-03-03 22:14:33 +00001781 // If not found, this means an alias of one of the operands is killed. Add a
Owen Anderson2a8a4852008-01-24 01:10:07 +00001782 // new implicit operand if required.
Dan Gohmanc7367b42008-09-03 15:56:16 +00001783 if (!Found && AddIfNotFound) {
Bill Wendling7921ad02008-03-03 22:14:33 +00001784 addOperand(MachineOperand::CreateReg(IncomingReg,
1785 false /*IsDef*/,
1786 true /*IsImp*/,
1787 true /*IsKill*/));
Owen Anderson2a8a4852008-01-24 01:10:07 +00001788 return true;
1789 }
Dan Gohmanc7367b42008-09-03 15:56:16 +00001790 return Found;
Owen Anderson2a8a4852008-01-24 01:10:07 +00001791}
1792
Jakob Stoklund Olesen8c139a52012-01-26 17:52:15 +00001793void MachineInstr::clearRegisterKills(unsigned Reg,
1794 const TargetRegisterInfo *RegInfo) {
1795 if (!TargetRegisterInfo::isPhysicalRegister(Reg))
Craig Topperc0196b12014-04-14 00:51:57 +00001796 RegInfo = nullptr;
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001797 for (MachineOperand &MO : operands()) {
Jakob Stoklund Olesen8c139a52012-01-26 17:52:15 +00001798 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
1799 continue;
1800 unsigned OpReg = MO.getReg();
1801 if (OpReg == Reg || (RegInfo && RegInfo->isSuperRegister(Reg, OpReg)))
1802 MO.setIsKill(false);
1803 }
1804}
1805
Matthias Braun1965bfa2013-10-10 21:28:38 +00001806bool MachineInstr::addRegisterDead(unsigned Reg,
Dan Gohman3a4be0f2008-02-10 18:45:23 +00001807 const TargetRegisterInfo *RegInfo,
Owen Anderson2a8a4852008-01-24 01:10:07 +00001808 bool AddIfNotFound) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00001809 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(Reg);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001810 bool hasAliases = isPhysReg &&
Matthias Braun1965bfa2013-10-10 21:28:38 +00001811 MCRegAliasIterator(Reg, RegInfo, false).isValid();
Dan Gohmanc7367b42008-09-03 15:56:16 +00001812 bool Found = false;
Evan Cheng6c177732008-04-16 09:41:59 +00001813 SmallVector<unsigned,4> DeadOps;
Owen Anderson2a8a4852008-01-24 01:10:07 +00001814 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1815 MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001816 if (!MO.isReg() || !MO.isDef())
Evan Cheng6c177732008-04-16 09:41:59 +00001817 continue;
Matthias Braun1965bfa2013-10-10 21:28:38 +00001818 unsigned MOReg = MO.getReg();
1819 if (!MOReg)
Dan Gohmanc7367b42008-09-03 15:56:16 +00001820 continue;
1821
Matthias Braun1965bfa2013-10-10 21:28:38 +00001822 if (MOReg == Reg) {
Jakob Stoklund Olesen76ad3de2011-04-05 16:53:50 +00001823 MO.setIsDead();
1824 Found = true;
Dan Gohmanc7367b42008-09-03 15:56:16 +00001825 } else if (hasAliases && MO.isDead() &&
Matthias Braun1965bfa2013-10-10 21:28:38 +00001826 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
Evan Cheng6c177732008-04-16 09:41:59 +00001827 // There exists a super-register that's marked dead.
Matthias Braun1965bfa2013-10-10 21:28:38 +00001828 if (RegInfo->isSuperRegister(Reg, MOReg))
Dan Gohmanb2612922008-07-03 01:18:51 +00001829 return true;
Matthias Braun1965bfa2013-10-10 21:28:38 +00001830 if (RegInfo->isSubRegister(Reg, MOReg))
Evan Cheng6c177732008-04-16 09:41:59 +00001831 DeadOps.push_back(i);
Owen Anderson2a8a4852008-01-24 01:10:07 +00001832 }
1833 }
1834
Evan Cheng6c177732008-04-16 09:41:59 +00001835 // Trim unneeded dead operands.
1836 while (!DeadOps.empty()) {
1837 unsigned OpIdx = DeadOps.back();
1838 if (getOperand(OpIdx).isImplicit())
1839 RemoveOperand(OpIdx);
1840 else
1841 getOperand(OpIdx).setIsDead(false);
1842 DeadOps.pop_back();
1843 }
1844
Dan Gohmanc7367b42008-09-03 15:56:16 +00001845 // If not found, this means an alias of one of the operands is dead. Add a
1846 // new implicit operand if required.
Chris Lattnerfd682802009-06-24 17:54:48 +00001847 if (Found || !AddIfNotFound)
1848 return Found;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001849
Matthias Braun1965bfa2013-10-10 21:28:38 +00001850 addOperand(MachineOperand::CreateReg(Reg,
Chris Lattnerfd682802009-06-24 17:54:48 +00001851 true /*IsDef*/,
1852 true /*IsImp*/,
1853 false /*IsKill*/,
1854 true /*IsDead*/));
1855 return true;
Owen Anderson2a8a4852008-01-24 01:10:07 +00001856}
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00001857
Matthias Braun26e7ea62015-02-04 19:35:16 +00001858void MachineInstr::clearRegisterDeads(unsigned Reg) {
1859 for (MachineOperand &MO : operands()) {
1860 if (!MO.isReg() || !MO.isDef() || MO.getReg() != Reg)
1861 continue;
1862 MO.setIsDead(false);
1863 }
1864}
1865
Matthias Braunc1988f32015-01-21 22:55:13 +00001866void MachineInstr::addRegisterDefReadUndef(unsigned Reg) {
1867 for (MachineOperand &MO : operands()) {
1868 if (!MO.isReg() || !MO.isDef() || MO.getReg() != Reg || MO.getSubReg() == 0)
1869 continue;
1870 MO.setIsUndef();
1871 }
1872}
1873
Matthias Braun1965bfa2013-10-10 21:28:38 +00001874void MachineInstr::addRegisterDefined(unsigned Reg,
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00001875 const TargetRegisterInfo *RegInfo) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00001876 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
1877 MachineOperand *MO = findRegisterDefOperand(Reg, false, RegInfo);
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00001878 if (MO)
1879 return;
1880 } else {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001881 for (const MachineOperand &MO : operands()) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00001882 if (MO.isReg() && MO.getReg() == Reg && MO.isDef() &&
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00001883 MO.getSubReg() == 0)
1884 return;
1885 }
1886 }
Matthias Braun1965bfa2013-10-10 21:28:38 +00001887 addOperand(MachineOperand::CreateReg(Reg,
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00001888 true /*IsDef*/,
1889 true /*IsImp*/));
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00001890}
Evan Cheng59d27fe2010-03-03 23:37:30 +00001891
Jakob Stoklund Olesen4290be42012-02-03 20:43:39 +00001892void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs,
Dan Gohman86936502010-06-18 23:28:01 +00001893 const TargetRegisterInfo &TRI) {
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00001894 bool HasRegMask = false;
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001895 for (MachineOperand &MO : operands()) {
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00001896 if (MO.isRegMask()) {
1897 HasRegMask = true;
1898 continue;
1899 }
Dan Gohman86936502010-06-18 23:28:01 +00001900 if (!MO.isReg() || !MO.isDef()) continue;
1901 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenf6507322012-02-03 20:43:35 +00001902 if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Dan Gohman86936502010-06-18 23:28:01 +00001903 // If there are no uses, including partial uses, the def is dead.
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001904 if (std::none_of(UsedRegs.begin(), UsedRegs.end(),
1905 [&](unsigned Use) { return TRI.regsOverlap(Use, Reg); }))
1906 MO.setIsDead();
Dan Gohman86936502010-06-18 23:28:01 +00001907 }
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00001908
1909 // This is a call with a register mask operand.
1910 // Mask clobbers are always dead, so add defs for the non-dead defines.
1911 if (HasRegMask)
1912 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1913 I != E; ++I)
1914 addRegisterDefined(*I, &TRI);
Dan Gohman86936502010-06-18 23:28:01 +00001915}
1916
Evan Cheng59d27fe2010-03-03 23:37:30 +00001917unsigned
1918MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
Chandler Carruth962152c2012-03-07 09:39:46 +00001919 // Build up a buffer of hash code components.
Chandler Carruth962152c2012-03-07 09:39:46 +00001920 SmallVector<size_t, 8> HashComponents;
1921 HashComponents.reserve(MI->getNumOperands() + 1);
1922 HashComponents.push_back(MI->getOpcode());
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001923 for (const MachineOperand &MO : MI->operands()) {
Chandler Carruth264854f2012-07-05 11:06:22 +00001924 if (MO.isReg() && MO.isDef() &&
1925 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1926 continue; // Skip virtual register defs.
1927
1928 HashComponents.push_back(hash_value(MO));
Evan Cheng59d27fe2010-03-03 23:37:30 +00001929 }
Chandler Carruth962152c2012-03-07 09:39:46 +00001930 return hash_combine_range(HashComponents.begin(), HashComponents.end());
Evan Cheng59d27fe2010-03-03 23:37:30 +00001931}
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +00001932
1933void MachineInstr::emitError(StringRef Msg) const {
1934 // Find the source location cookie.
1935 unsigned LocCookie = 0;
Craig Topperc0196b12014-04-14 00:51:57 +00001936 const MDNode *LocMD = nullptr;
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +00001937 for (unsigned i = getNumOperands(); i != 0; --i) {
1938 if (getOperand(i-1).isMetadata() &&
1939 (LocMD = getOperand(i-1).getMetadata()) &&
1940 LocMD->getNumOperands() != 0) {
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00001941 if (const ConstantInt *CI =
1942 mdconst::dyn_extract<ConstantInt>(LocMD->getOperand(0))) {
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +00001943 LocCookie = CI->getZExtValue();
1944 break;
1945 }
1946 }
1947 }
1948
1949 if (const MachineBasicBlock *MBB = getParent())
1950 if (const MachineFunction *MF = MBB->getParent())
1951 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
1952 report_fatal_error(Msg);
1953}