blob: 02b066f58257ff25da652ae3397172a112450fcd [file] [log] [blame]
Chris Lattner7503d462005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukmane05203f2004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman5295e1d2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukmane05203f2004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner7503d462005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukmane05203f2004-06-21 16:55:25 +000016
Chris Lattnercd7f1012005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner27f53452006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
23def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
24 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
25]>;
26def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Chris Lattner27f53452006-03-01 05:50:56 +000027
Chris Lattnera8713b12006-03-20 01:53:53 +000028def SDT_PPCvperm : SDTypeProfile<1, 3, [
29 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
30]>;
31
Chris Lattnerd7495ae2006-03-31 05:13:27 +000032def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6961fc72006-03-26 10:06:40 +000033 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
34]>;
35
Chris Lattner9754d142006-04-18 17:59:36 +000036def SDT_PPCcondbr : SDTypeProfile<0, 3, [
37 SDTCisVT<1, i32>, SDTCisVT<2, OtherVT>
38]>;
39
Chris Lattnera7976d32006-07-10 20:56:58 +000040def SDT_PPClbrx : SDTypeProfile<1, 3, [
41 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
42]>;
43def SDT_PPCstbrx : SDTypeProfile<0, 4, [
44 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
45]>;
46
Chris Lattner27f53452006-03-01 05:50:56 +000047//===----------------------------------------------------------------------===//
Chris Lattnercd7f1012005-10-25 20:41:46 +000048// PowerPC specific DAG Nodes.
49//
50
51def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
52def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
53def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattner27f53452006-03-01 05:50:56 +000054def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, [SDNPHasChain]>;
Chris Lattnercd7f1012005-10-25 20:41:46 +000055
Chris Lattner261009a2005-10-25 20:55:47 +000056def PPCfsel : SDNode<"PPCISD::FSEL",
57 // Type constraint for fsel.
58 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
59 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +000060
Nate Begeman69caef22005-12-13 22:55:22 +000061def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
62def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
63def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
64def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner595088a2005-11-17 07:30:41 +000065
Chris Lattnera8713b12006-03-20 01:53:53 +000066def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattner7e9440a2006-03-19 06:55:52 +000067
Chris Lattnerfea33f72005-12-06 02:10:38 +000068// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
69// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattnerfea33f72005-12-06 02:10:38 +000070def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
71def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
72def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
73
Chris Lattner4a66d692006-03-22 05:30:33 +000074def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
75def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore, [SDNPHasChain]>;
76
Chris Lattnerf9797942005-12-04 19:01:59 +000077// These are target-independent nodes, but have target-specific formats.
Evan Cheng81b645a2006-08-11 09:03:33 +000078def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,
79 [SDNPHasChain, SDNPOutFlag]>;
80def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,
81 [SDNPHasChain, SDNPOutFlag]>;
Chris Lattnerf9797942005-12-04 19:01:59 +000082
Chris Lattner3b587342006-06-27 18:36:44 +000083def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Chris Lattnereb755fc2006-05-17 19:00:46 +000084def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall,
Chris Lattnerb1e9e372006-05-17 06:01:33 +000085 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattnereb755fc2006-05-17 19:00:46 +000086def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
87 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
88def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTRet,
89 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattnerb1e9e372006-05-17 06:01:33 +000090
Chris Lattnereb755fc2006-05-17 19:00:46 +000091def retflag : SDNode<"PPCISD::RET_FLAG", SDTRet,
Evan Cheng7785e5b2006-01-09 18:28:21 +000092 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begemanb11b8e42005-12-20 00:26:01 +000093
Chris Lattnerd7495ae2006-03-31 05:13:27 +000094def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
95def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutFlag]>;
Chris Lattner6961fc72006-03-26 10:06:40 +000096
Chris Lattner9754d142006-04-18 17:59:36 +000097def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
98 [SDNPHasChain, SDNPOptInFlag]>;
99
Chris Lattnera7976d32006-07-10 20:56:58 +0000100def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx, [SDNPHasChain]>;
101def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx, [SDNPHasChain]>;
102
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000103//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000104// PowerPC specific transformation functions and pattern fragments.
105//
Nate Begeman9eaa6ba2005-10-19 01:12:32 +0000106
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000107def SHL32 : SDNodeXForm<imm, [{
108 // Transformation function: 31 - imm
109 return getI32Imm(31 - N->getValue());
110}]>;
111
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000112def SRL32 : SDNodeXForm<imm, [{
113 // Transformation function: 32 - imm
114 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
115}]>;
116
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000117def LO16 : SDNodeXForm<imm, [{
118 // Transformation function: get the low 16 bits.
119 return getI32Imm((unsigned short)N->getValue());
120}]>;
121
122def HI16 : SDNodeXForm<imm, [{
123 // Transformation function: shift the immediate value down into the low bits.
124 return getI32Imm((unsigned)N->getValue() >> 16);
125}]>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000126
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000127def HA16 : SDNodeXForm<imm, [{
128 // Transformation function: shift the immediate value down into the low bits.
129 signed int Val = N->getValue();
130 return getI32Imm((Val - (signed short)Val) >> 16);
131}]>;
Nate Begemand31efd12006-09-22 05:01:56 +0000132def MB : SDNodeXForm<imm, [{
133 // Transformation function: get the start bit of a mask
134 unsigned mb, me;
135 (void)isRunOfOnes((unsigned)N->getValue(), mb, me);
136 return getI32Imm(mb);
137}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000138
Nate Begemand31efd12006-09-22 05:01:56 +0000139def ME : SDNodeXForm<imm, [{
140 // Transformation function: get the end bit of a mask
141 unsigned mb, me;
142 (void)isRunOfOnes((unsigned)N->getValue(), mb, me);
143 return getI32Imm(me);
144}]>;
145def maskimm32 : PatLeaf<(imm), [{
146 // maskImm predicate - True if immediate is a run of ones.
147 unsigned mb, me;
148 if (N->getValueType(0) == MVT::i32)
149 return isRunOfOnes((unsigned)N->getValue(), mb, me);
150 else
151 return false;
152}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000153
Chris Lattner2d8032b2005-09-08 17:33:10 +0000154def immSExt16 : PatLeaf<(imm), [{
155 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
156 // field. Used by instructions like 'addi'.
Chris Lattner1f1b0962006-06-20 23:21:20 +0000157 if (N->getValueType(0) == MVT::i32)
158 return (int32_t)N->getValue() == (short)N->getValue();
159 else
160 return (int64_t)N->getValue() == (short)N->getValue();
Chris Lattner2d8032b2005-09-08 17:33:10 +0000161}]>;
Chris Lattner76cb0062005-09-08 17:40:49 +0000162def immZExt16 : PatLeaf<(imm), [{
163 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
164 // field. Used by instructions like 'ori'.
Chris Lattner1f1b0962006-06-20 23:21:20 +0000165 return (uint64_t)N->getValue() == (unsigned short)N->getValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000166}], LO16>;
167
Chris Lattner7e742e42006-06-20 22:34:10 +0000168// imm16Shifted* - These match immediates where the low 16-bits are zero. There
169// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
170// identical in 32-bit mode, but in 64-bit mode, they return true if the
171// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
172// clear).
173def imm16ShiftedZExt : PatLeaf<(imm), [{
174 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
175 // immediate are set. Used by instructions like 'xoris'.
176 return (N->getValue() & ~uint64_t(0xFFFF0000)) == 0;
177}], HI16>;
178
179def imm16ShiftedSExt : PatLeaf<(imm), [{
180 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
181 // immediate are set. Used by instructions like 'addis'. Identical to
182 // imm16ShiftedZExt in 32-bit mode.
Chris Lattnerd6e160d2006-06-20 21:39:30 +0000183 if (N->getValue() & 0xFFFF) return false;
184 if (N->getValueType(0) == MVT::i32)
185 return true;
186 // For 64-bit, make sure it is sext right.
187 return N->getValue() == (uint64_t)(int)N->getValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000188}], HI16>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000189
Chris Lattner2771e2c2006-03-25 06:12:06 +0000190
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000191//===----------------------------------------------------------------------===//
192// PowerPC Flag Definitions.
193
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000194class isPPC64 { bit PPC64 = 1; }
Chris Lattnerf9172e12005-04-19 05:15:18 +0000195class isDOT {
196 list<Register> Defs = [CR0];
197 bit RC = 1;
198}
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000199
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000200
201
202//===----------------------------------------------------------------------===//
203// PowerPC Operand Definitions.
Chris Lattnerec1cc1b2004-08-14 23:27:29 +0000204
Chris Lattner2771e2c2006-03-25 06:12:06 +0000205def s5imm : Operand<i32> {
206 let PrintMethod = "printS5ImmOperand";
207}
Chris Lattnerf006d152005-09-14 20:53:05 +0000208def u5imm : Operand<i32> {
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000209 let PrintMethod = "printU5ImmOperand";
210}
Chris Lattnerf006d152005-09-14 20:53:05 +0000211def u6imm : Operand<i32> {
Nate Begeman143cf942004-08-30 02:28:06 +0000212 let PrintMethod = "printU6ImmOperand";
213}
Chris Lattnerf006d152005-09-14 20:53:05 +0000214def s16imm : Operand<i32> {
Nate Begeman4bfceb12004-09-04 05:00:00 +0000215 let PrintMethod = "printS16ImmOperand";
216}
Chris Lattnerf006d152005-09-14 20:53:05 +0000217def u16imm : Operand<i32> {
Chris Lattner8a796852004-08-15 05:20:16 +0000218 let PrintMethod = "printU16ImmOperand";
219}
Chris Lattner5a2fb972005-10-18 16:51:22 +0000220def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
221 let PrintMethod = "printS16X4ImmOperand";
222}
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000223def target : Operand<OtherVT> {
Nate Begeman61738782004-09-02 08:13:00 +0000224 let PrintMethod = "printBranchOperand";
225}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000226def calltarget : Operand<iPTR> {
Chris Lattnerbd9efdb2005-11-17 19:16:08 +0000227 let PrintMethod = "printCallOperand";
228}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000229def aaddr : Operand<iPTR> {
Nate Begemana171f6b2005-11-16 00:48:01 +0000230 let PrintMethod = "printAbsAddrOperand";
231}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000232def piclabel: Operand<iPTR> {
Nate Begeman61738782004-09-02 08:13:00 +0000233 let PrintMethod = "printPICLabel";
234}
Nate Begeman4bfceb12004-09-04 05:00:00 +0000235def symbolHi: Operand<i32> {
236 let PrintMethod = "printSymbolHi";
237}
238def symbolLo: Operand<i32> {
239 let PrintMethod = "printSymbolLo";
240}
Nate Begeman8465fe82005-07-20 22:42:00 +0000241def crbitm: Operand<i8> {
242 let PrintMethod = "printcrbitm";
243}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000244// Address operands
Chris Lattnera5190ae2006-06-16 21:01:35 +0000245def memri : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000246 let PrintMethod = "printMemRegImm";
Chris Lattnere8fe5e22006-06-16 21:29:03 +0000247 let MIOperandInfo = (ops i32imm, ptr_rc);
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000248}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000249def memrr : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000250 let PrintMethod = "printMemRegReg";
Chris Lattnere8fe5e22006-06-16 21:29:03 +0000251 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000252}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000253def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattner4a66d692006-03-22 05:30:33 +0000254 let PrintMethod = "printMemRegImmShifted";
Chris Lattnere8fe5e22006-06-16 21:29:03 +0000255 let MIOperandInfo = (ops i32imm, ptr_rc);
Chris Lattner4a66d692006-03-22 05:30:33 +0000256}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000257
Chris Lattnerc8a68d02006-11-03 23:53:25 +0000258// PowerPC Predicate operand. 20 = always, CR0 is a dummy reg that doesn't
259// matter.
260def pred : PredicateOperand<(ops imm, CRRC), (ops 20, CR0)>;
261
Chris Lattner268d3582006-01-12 02:05:36 +0000262// Define PowerPC specific addressing mode.
Evan Cheng577ef762006-10-11 21:03:53 +0000263def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
264def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
265def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
266def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
Chris Lattner8a796852004-08-15 05:20:16 +0000267
Evan Cheng3db275d2005-12-14 22:07:12 +0000268//===----------------------------------------------------------------------===//
269// PowerPC Instruction Predicate Definitions.
Evan Cheng82285c52005-12-20 20:08:53 +0000270def FPContractions : Predicate<"!NoExcessFPPrecision">;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000271
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000272//===----------------------------------------------------------------------===//
273// PowerPC Instruction Definitions.
274
Misha Brukmane05203f2004-06-21 16:55:25 +0000275// Pseudo-instructions:
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000276
Chris Lattner51348c52006-03-12 09:13:49 +0000277let hasCtrlDep = 1 in {
Chris Lattnerf9797942005-12-04 19:01:59 +0000278def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt),
Chris Lattner67f8cc52006-09-27 02:55:21 +0000279 "${:comment} ADJCALLSTACKDOWN",
Chris Lattner7374bc02006-10-12 17:56:34 +0000280 [(callseq_start imm:$amt)]>, Imp<[R1],[R1]>;
Chris Lattnerf9797942005-12-04 19:01:59 +0000281def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt),
Chris Lattner67f8cc52006-09-27 02:55:21 +0000282 "${:comment} ADJCALLSTACKUP",
Chris Lattner7374bc02006-10-12 17:56:34 +0000283 [(callseq_end imm:$amt)]>, Imp<[R1],[R1]>;
Chris Lattner02e2c182006-03-13 21:52:10 +0000284
285def UPDATE_VRSAVE : Pseudo<(ops GPRC:$rD, GPRC:$rS),
286 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000287}
Chris Lattner67f8cc52006-09-27 02:55:21 +0000288def IMPLICIT_DEF_GPRC: Pseudo<(ops GPRC:$rD),"${:comment}IMPLICIT_DEF_GPRC $rD",
Chris Lattner81ff73e2005-10-25 21:03:41 +0000289 [(set GPRC:$rD, (undef))]>;
Chris Lattner67f8cc52006-09-27 02:55:21 +0000290def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "${:comment} IMPLICIT_DEF_F8 $rD",
Chris Lattner81ff73e2005-10-25 21:03:41 +0000291 [(set F8RC:$rD, (undef))]>;
Chris Lattner67f8cc52006-09-27 02:55:21 +0000292def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "${:comment} IMPLICIT_DEF_F4 $rD",
Chris Lattner81ff73e2005-10-25 21:03:41 +0000293 [(set F4RC:$rD, (undef))]>;
Chris Lattner915fd0d2005-02-15 20:26:49 +0000294
Chris Lattner9b577f12005-08-26 21:23:58 +0000295// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
296// scheduler into a branch sequence.
Chris Lattner51348c52006-03-12 09:13:49 +0000297let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
298 PPC970_Single = 1 in {
Chris Lattner97b3da12006-06-27 00:04:13 +0000299 def SELECT_CC_I4 : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattner67f8cc52006-09-27 02:55:21 +0000300 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
301 []>;
Chris Lattner97b3da12006-06-27 00:04:13 +0000302 def SELECT_CC_I8 : Pseudo<(ops G8RC:$dst, CRRC:$cond, G8RC:$T, G8RC:$F,
Chris Lattner67f8cc52006-09-27 02:55:21 +0000303 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
304 []>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000305 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner67f8cc52006-09-27 02:55:21 +0000306 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
307 []>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000308 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner67f8cc52006-09-27 02:55:21 +0000309 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
310 []>;
Chris Lattner0a3d1bb2006-04-08 22:45:08 +0000311 def SELECT_CC_VRRC: Pseudo<(ops VRRC:$dst, CRRC:$cond, VRRC:$T, VRRC:$F,
Chris Lattner67f8cc52006-09-27 02:55:21 +0000312 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
313 []>;
Chris Lattner9b577f12005-08-26 21:23:58 +0000314}
315
Chris Lattnercf569172006-10-13 19:10:34 +0000316let isTerminator = 1, isBarrier = 1, noResults = 1, PPC970_Unit = 7 in {
Evan Cheng7785e5b2006-01-09 18:28:21 +0000317 let isReturn = 1 in
318 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr", BrB, [(retflag)]>;
Nate Begemanb11b8e42005-12-20 00:26:01 +0000319 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000320}
321
Chris Lattner915fd0d2005-02-15 20:26:49 +0000322let Defs = [LR] in
Chris Lattner51348c52006-03-12 09:13:49 +0000323 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>,
324 PPC970_Unit_BRU;
Misha Brukmane05203f2004-06-21 16:55:25 +0000325
Chris Lattner51348c52006-03-12 09:13:49 +0000326let isBranch = 1, isTerminator = 1, hasCtrlDep = 1,
327 noResults = 1, PPC970_Unit = 7 in {
Chris Lattnercf569172006-10-13 19:10:34 +0000328 // COND_BRANCH is formed before branch selection, it is turned into Bcc below.
Chris Lattner9754d142006-04-18 17:59:36 +0000329 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc, target:$dst),
Chris Lattner67f8cc52006-09-27 02:55:21 +0000330 "${:comment} COND_BRANCH $crS, $opc, $dst",
Chris Lattner9754d142006-04-18 17:59:36 +0000331 [(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]>;
Chris Lattnercf569172006-10-13 19:10:34 +0000332 let isBarrier = 1 in {
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000333 def B : IForm<18, 0, 0, (ops target:$dst),
334 "b $dst", BrB,
335 [(br bb:$dst)]>;
Chris Lattnercf569172006-10-13 19:10:34 +0000336 }
Chris Lattner40565d72004-11-22 23:07:01 +0000337
Nate Begeman7b809f52005-08-26 04:11:42 +0000338 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000339 "blt $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000340 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000341 "ble $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000342 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000343 "beq $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000344 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000345 "bge $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000346 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000347 "bgt $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000348 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000349 "bne $crS, $block", BrB>;
Chris Lattner5d6cb602005-10-28 20:32:44 +0000350 def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block),
351 "bun $crS, $block", BrB>;
352 def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block),
353 "bnu $crS, $block", BrB>;
Misha Brukman767fa112004-06-28 18:23:35 +0000354}
355
Chris Lattner51348c52006-03-12 09:13:49 +0000356let isCall = 1, noResults = 1, PPC970_Unit = 7,
Misha Brukman7454c6f2004-06-29 23:37:36 +0000357 // All calls clobber the non-callee saved registers...
Misha Brukman0648a902004-06-30 22:00:45 +0000358 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
359 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner1e6dfa42006-03-16 22:35:59 +0000360 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner46323cf2005-08-22 22:32:13 +0000361 LR,CTR,
Misha Brukman0648a902004-06-30 22:00:45 +0000362 CR0,CR1,CR5,CR6,CR7] in {
363 // Convenient aliases for call instructions
Chris Lattner006b2c62006-06-10 01:14:28 +0000364 def BL : IForm<18, 0, 1, (ops calltarget:$func, variable_ops),
Chris Lattnereb755fc2006-05-17 19:00:46 +0000365 "bl $func", BrB, []>; // See Pat patterns below.
Chris Lattner006b2c62006-06-10 01:14:28 +0000366 def BLA : IForm<18, 1, 1, (ops aaddr:$func, variable_ops),
Chris Lattner3b587342006-06-27 18:36:44 +0000367 "bla $func", BrB, [(PPCcall (i32 imm:$func))]>;
Chris Lattner006b2c62006-06-10 01:14:28 +0000368 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops variable_ops), "bctrl", BrB,
Chris Lattnereb755fc2006-05-17 19:00:46 +0000369 [(PPCbctrl)]>;
Misha Brukman7454c6f2004-06-29 23:37:36 +0000370}
371
Chris Lattnerc8587d42006-06-06 21:29:23 +0000372// DCB* instructions.
Chris Lattnerd43e8a72006-10-24 01:08:42 +0000373def DCBA : DCB_Form<758, 0, (ops memrr:$dst),
374 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
375 PPC970_DGroup_Single;
376def DCBF : DCB_Form<86, 0, (ops memrr:$dst),
377 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
378 PPC970_DGroup_Single;
379def DCBI : DCB_Form<470, 0, (ops memrr:$dst),
380 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
381 PPC970_DGroup_Single;
382def DCBST : DCB_Form<54, 0, (ops memrr:$dst),
383 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
384 PPC970_DGroup_Single;
385def DCBT : DCB_Form<278, 0, (ops memrr:$dst),
386 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
387 PPC970_DGroup_Single;
388def DCBTST : DCB_Form<246, 0, (ops memrr:$dst),
389 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
390 PPC970_DGroup_Single;
391def DCBZ : DCB_Form<1014, 0, (ops memrr:$dst),
392 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
393 PPC970_DGroup_Single;
394def DCBZL : DCB_Form<1014, 1, (ops memrr:$dst),
395 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
396 PPC970_DGroup_Single;
Chris Lattnerc8587d42006-06-06 21:29:23 +0000397
Nate Begeman143cf942004-08-30 02:28:06 +0000398// D-Form instructions. Most instructions that perform an operation on a
399// register and an immediate are of this type.
400//
Chris Lattner51348c52006-03-12 09:13:49 +0000401let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000402def LBZ : DForm_1<34, (ops GPRC:$rD, memri:$src),
403 "lbz $rD, $src", LdStGeneral,
Evan Chenge71fe34d2006-10-09 20:57:25 +0000404 [(set GPRC:$rD, (zextloadi8 iaddr:$src))]>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000405def LHA : DForm_1<42, (ops GPRC:$rD, memri:$src),
406 "lha $rD, $src", LdStLHA,
Evan Chenge71fe34d2006-10-09 20:57:25 +0000407 [(set GPRC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000408 PPC970_DGroup_Cracked;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000409def LHZ : DForm_1<40, (ops GPRC:$rD, memri:$src),
410 "lhz $rD, $src", LdStGeneral,
Evan Chenge71fe34d2006-10-09 20:57:25 +0000411 [(set GPRC:$rD, (zextloadi16 iaddr:$src))]>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000412def LWZ : DForm_1<32, (ops GPRC:$rD, memri:$src),
413 "lwz $rD, $src", LdStGeneral,
414 [(set GPRC:$rD, (load iaddr:$src))]>;
Nate Begemana9443f22005-07-21 20:44:43 +0000415def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000416 "lwzu $rD, $disp($rA)", LdStGeneral,
417 []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000418}
Chris Lattner51348c52006-03-12 09:13:49 +0000419let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattnerb2367e32005-04-19 04:59:28 +0000420def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000421 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000422 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000423def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000424 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000425 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
426 PPC970_DGroup_Cracked;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000427def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000428 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000429 []>;
Nate Begemana9443f22005-07-21 20:44:43 +0000430def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000431 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000432 [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000433def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Jim Laskey74ab9962005-10-19 19:51:16 +0000434 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner4b11fa22005-11-17 17:52:01 +0000435 [(set GPRC:$rD, (add GPRC:$rA,
436 (PPClo tglobaladdr:$sym, 0)))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000437def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000438 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000439 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000440def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000441 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman21f87d02006-03-17 22:41:37 +0000442 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Chris Lattner63ed7492005-11-17 07:04:43 +0000443def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000444 "li $rD, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000445 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begemana9443f22005-07-21 20:44:43 +0000446def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000447 "lis $rD, $imm", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000448 [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000449}
450let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000451def STB : DForm_3<38, (ops GPRC:$rS, memri:$src),
452 "stb $rS, $src", LdStGeneral,
Evan Chengab51cf22006-10-13 21:14:26 +0000453 [(truncstorei8 GPRC:$rS, iaddr:$src)]>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000454def STH : DForm_3<44, (ops GPRC:$rS, memri:$src),
455 "sth $rS, $src", LdStGeneral,
Evan Chengab51cf22006-10-13 21:14:26 +0000456 [(truncstorei16 GPRC:$rS, iaddr:$src)]>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000457def STW : DForm_3<36, (ops GPRC:$rS, memri:$src),
458 "stw $rS, $src", LdStGeneral,
459 [(store GPRC:$rS, iaddr:$src)]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000460def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000461 "stwu $rS, $disp($rA)", LdStGeneral,
462 []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000463}
Chris Lattner51348c52006-03-12 09:13:49 +0000464let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattnerb2367e32005-04-19 04:59:28 +0000465def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000466 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +0000467 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
468 isDOT;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000469def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000470 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000471 [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +0000472 isDOT;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000473def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000474 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000475 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000476def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000477 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000478 [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000479def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000480 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000481 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000482def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000483 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000484 [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>;
Nate Begemanade6f9a2005-12-09 23:54:18 +0000485def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral,
486 []>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000487def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000488 "cmpwi $crD, $rA, $imm", IntCompare>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000489def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000490 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner51348c52006-03-12 09:13:49 +0000491}
492let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000493def LFS : DForm_8<48, (ops F4RC:$rD, memri:$src),
494 "lfs $rD, $src", LdStLFDU,
495 [(set F4RC:$rD, (load iaddr:$src))]>;
496def LFD : DForm_8<50, (ops F8RC:$rD, memri:$src),
497 "lfd $rD, $src", LdStLFD,
498 [(set F8RC:$rD, (load iaddr:$src))]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000499}
Chris Lattner51348c52006-03-12 09:13:49 +0000500let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000501def STFS : DForm_9<52, (ops F4RC:$rS, memri:$dst),
502 "stfs $rS, $dst", LdStUX,
503 [(store F4RC:$rS, iaddr:$dst)]>;
504def STFD : DForm_9<54, (ops F8RC:$rS, memri:$dst),
505 "stfd $rS, $dst", LdStUX,
506 [(store F8RC:$rS, iaddr:$dst)]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000507}
Nate Begeman4bfceb12004-09-04 05:00:00 +0000508
Nate Begeman143cf942004-08-30 02:28:06 +0000509// X-Form instructions. Most instructions that perform an operation on a
510// register and another register are of this type.
511//
Chris Lattner51348c52006-03-12 09:13:49 +0000512let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000513def LBZX : XForm_1<31, 87, (ops GPRC:$rD, memrr:$src),
514 "lbzx $rD, $src", LdStGeneral,
Evan Chenge71fe34d2006-10-09 20:57:25 +0000515 [(set GPRC:$rD, (zextloadi8 xaddr:$src))]>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000516def LHAX : XForm_1<31, 343, (ops GPRC:$rD, memrr:$src),
517 "lhax $rD, $src", LdStLHA,
Evan Chenge71fe34d2006-10-09 20:57:25 +0000518 [(set GPRC:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000519 PPC970_DGroup_Cracked;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000520def LHZX : XForm_1<31, 279, (ops GPRC:$rD, memrr:$src),
521 "lhzx $rD, $src", LdStGeneral,
Evan Chenge71fe34d2006-10-09 20:57:25 +0000522 [(set GPRC:$rD, (zextloadi16 xaddr:$src))]>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000523def LWZX : XForm_1<31, 23, (ops GPRC:$rD, memrr:$src),
524 "lwzx $rD, $src", LdStGeneral,
525 [(set GPRC:$rD, (load xaddr:$src))]>;
Chris Lattnera7976d32006-07-10 20:56:58 +0000526
527
528def LHBRX : XForm_1<31, 790, (ops GPRC:$rD, memrr:$src),
529 "lhbrx $rD, $src", LdStGeneral,
Chris Lattner4f8eb5c2006-07-19 17:15:36 +0000530 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i16))]>;
Chris Lattnera7976d32006-07-10 20:56:58 +0000531def LWBRX : XForm_1<31, 534, (ops GPRC:$rD, memrr:$src),
532 "lwbrx $rD, $src", LdStGeneral,
Chris Lattner4f8eb5c2006-07-19 17:15:36 +0000533 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i32))]>;
Chris Lattnera7976d32006-07-10 20:56:58 +0000534
Nate Begeman6e6514c2004-10-07 22:30:03 +0000535}
Chris Lattner2a85fa12006-03-25 07:51:43 +0000536
Chris Lattner51348c52006-03-12 09:13:49 +0000537let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner9220f922005-09-03 00:21:51 +0000538def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000539 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000540 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000541def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000542 "and $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000543 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000544def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000545 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000546 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Chris Lattner52a956d2006-06-20 23:18:58 +0000547def OR : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000548 "or $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000549 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Chris Lattner9220f922005-09-03 00:21:51 +0000550def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000551 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000552 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000553def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000554 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000555 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
556def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000557 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000558 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner9220f922005-09-03 00:21:51 +0000559def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000560 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattner868a75b2006-06-20 00:39:56 +0000561 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000562def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000563 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000564 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000565def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000566 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000567 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000568def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000569 "sraw $rA, $rS, $rB", IntShift,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000570 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000571}
572let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000573def STBX : XForm_8<31, 215, (ops GPRC:$rS, memrr:$dst),
574 "stbx $rS, $dst", LdStGeneral,
Evan Chengab51cf22006-10-13 21:14:26 +0000575 [(truncstorei8 GPRC:$rS, xaddr:$dst)]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000576 PPC970_DGroup_Cracked;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000577def STHX : XForm_8<31, 407, (ops GPRC:$rS, memrr:$dst),
578 "sthx $rS, $dst", LdStGeneral,
Evan Chengab51cf22006-10-13 21:14:26 +0000579 [(truncstorei16 GPRC:$rS, xaddr:$dst)]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000580 PPC970_DGroup_Cracked;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000581def STWX : XForm_8<31, 151, (ops GPRC:$rS, memrr:$dst),
582 "stwx $rS, $dst", LdStGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000583 [(store GPRC:$rS, xaddr:$dst)]>,
584 PPC970_DGroup_Cracked;
Chris Lattner15709c22005-04-19 04:51:30 +0000585def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000586 "stwux $rS, $rA, $rB", LdStGeneral,
587 []>;
Chris Lattnera7976d32006-07-10 20:56:58 +0000588def STHBRX: XForm_8<31, 918, (ops GPRC:$rS, memrr:$dst),
589 "sthbrx $rS, $dst", LdStGeneral,
Chris Lattner4f8eb5c2006-07-19 17:15:36 +0000590 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i16)]>,
Chris Lattnera7976d32006-07-10 20:56:58 +0000591 PPC970_DGroup_Cracked;
592def STWBRX: XForm_8<31, 662, (ops GPRC:$rS, memrr:$dst),
593 "stwbrx $rS, $dst", LdStGeneral,
Chris Lattner4f8eb5c2006-07-19 17:15:36 +0000594 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i32)]>,
Chris Lattnera7976d32006-07-10 20:56:58 +0000595 PPC970_DGroup_Cracked;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000596}
Chris Lattner51348c52006-03-12 09:13:49 +0000597let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattnerf9172e12005-04-19 05:15:18 +0000598def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Jim Laskey74ab9962005-10-19 19:51:16 +0000599 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerf3322af2005-12-05 02:34:05 +0000600 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000601def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000602 "cntlzw $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000603 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000604def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000605 "extsb $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000606 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000607def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000608 "extsh $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000609 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattner4a66d692006-03-22 05:30:33 +0000610
Chris Lattner15709c22005-04-19 04:51:30 +0000611def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000612 "cmpw $crD, $rA, $rB", IntCompare>;
Chris Lattner15709c22005-04-19 04:51:30 +0000613def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000614 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner51348c52006-03-12 09:13:49 +0000615}
616let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000617//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000618// "fcmpo $crD, $fA, $fB", FPCompare>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000619def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000620 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000621def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000622 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner51348c52006-03-12 09:13:49 +0000623}
624let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000625def LFSX : XForm_25<31, 535, (ops F4RC:$frD, memrr:$src),
626 "lfsx $frD, $src", LdStLFDU,
627 [(set F4RC:$frD, (load xaddr:$src))]>;
628def LFDX : XForm_25<31, 599, (ops F8RC:$frD, memrr:$src),
629 "lfdx $frD, $src", LdStLFDU,
630 [(set F8RC:$frD, (load xaddr:$src))]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000631}
Chris Lattner51348c52006-03-12 09:13:49 +0000632let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000633def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000634 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnercd7f1012005-10-25 20:41:46 +0000635 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000636def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000637 "frsp $frD, $frB", FPGeneral,
Chris Lattner9c0d3c52005-10-14 04:55:50 +0000638 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000639def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000640 "fsqrt $frD, $frB", FPSqrt,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000641 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
642def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000643 "fsqrts $frD, $frB", FPSqrt,
Chris Lattner286c1d72005-10-15 21:44:15 +0000644 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000645}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000646
647/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
Chris Lattner51348c52006-03-12 09:13:49 +0000648///
649/// Note that these are defined as pseudo-ops on the PPC970 because they are
Chris Lattnerf5efddf2006-03-24 07:12:19 +0000650/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner51348c52006-03-12 09:13:49 +0000651/// that they will fill slots (which could cause the load of a LSU reject to
652/// sneak into a d-group with a store).
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000653def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000654 "fmr $frD, $frB", FPGeneral,
Chris Lattner51348c52006-03-12 09:13:49 +0000655 []>, // (set F4RC:$frD, F4RC:$frB)
656 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000657def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000658 "fmr $frD, $frB", FPGeneral,
Chris Lattner51348c52006-03-12 09:13:49 +0000659 []>, // (set F8RC:$frD, F8RC:$frB)
660 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000661def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000662 "fmr $frD, $frB", FPGeneral,
Chris Lattner51348c52006-03-12 09:13:49 +0000663 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
664 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000665
Chris Lattner51348c52006-03-12 09:13:49 +0000666let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000667// These are artificially split into two different forms, for 4/8 byte FP.
668def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000669 "fabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000670 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
671def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000672 "fabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000673 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
674def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000675 "fnabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000676 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
677def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000678 "fnabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000679 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
680def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000681 "fneg $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000682 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
683def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000684 "fneg $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000685 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000686}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000687
Chris Lattner51348c52006-03-12 09:13:49 +0000688let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner27f53452006-03-01 05:50:56 +0000689def STFIWX: XForm_28<31, 983, (ops F8RC:$frS, memrr:$dst),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000690 "stfiwx $frS, $dst", LdStUX,
Chris Lattner27f53452006-03-01 05:50:56 +0000691 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000692def STFSX : XForm_28<31, 663, (ops F4RC:$frS, memrr:$dst),
693 "stfsx $frS, $dst", LdStUX,
694 [(store F4RC:$frS, xaddr:$dst)]>;
695def STFDX : XForm_28<31, 727, (ops F8RC:$frS, memrr:$dst),
696 "stfdx $frS, $dst", LdStUX,
697 [(store F8RC:$frS, xaddr:$dst)]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000698}
Nate Begeman6cdbd222004-08-29 22:45:13 +0000699
Nate Begeman143cf942004-08-30 02:28:06 +0000700// XL-Form instructions. condition register logical ops.
701//
Chris Lattner15709c22005-04-19 04:51:30 +0000702def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Chris Lattner51348c52006-03-12 09:13:49 +0000703 "mcrf $BF, $BFA", BrMCR>,
704 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +0000705
Chris Lattner51348c52006-03-12 09:13:49 +0000706// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman143cf942004-08-30 02:28:06 +0000707//
Chris Lattner51348c52006-03-12 09:13:49 +0000708def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>,
709 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000710let Pattern = [(PPCmtctr GPRC:$rS)] in {
Chris Lattner02e2c182006-03-13 21:52:10 +0000711def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>,
712 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000713}
Chris Lattner02e2c182006-03-13 21:52:10 +0000714
715def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>,
716 PPC970_DGroup_First, PPC970_Unit_FXU;
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000717def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +0000718 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner02e2c182006-03-13 21:52:10 +0000719
720// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
721// a GPR on the PPC970. As such, copies in and out have the same performance
722// characteristics as an OR instruction.
723def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS),
724 "mtspr 256, $rS", IntGeneral>,
Nate Begeman2e1fde72006-03-15 05:25:05 +0000725 PPC970_DGroup_Single, PPC970_Unit_FXU;
Chris Lattner02e2c182006-03-13 21:52:10 +0000726def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT),
727 "mfspr $rT, 256", IntGeneral>,
Nate Begeman2e1fde72006-03-15 05:25:05 +0000728 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner02e2c182006-03-13 21:52:10 +0000729
Chris Lattner422e23d2005-08-26 22:05:54 +0000730def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Chris Lattner51348c52006-03-12 09:13:49 +0000731 "mtcrf $FXM, $rS", BrMCRX>,
732 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner6961fc72006-03-26 10:06:40 +0000733def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>,
734 PPC970_MicroCode, PPC970_Unit_CRU;
Nate Begeman048b2632005-11-29 22:42:50 +0000735def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
Chris Lattner51348c52006-03-12 09:13:49 +0000736 "mfcr $rT, $FXM", SprMFCR>,
737 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +0000738
Chris Lattner51348c52006-03-12 09:13:49 +0000739let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman143cf942004-08-30 02:28:06 +0000740
741// XO-Form instructions. Arithmetic instructions that can set overflow bit
742//
Nate Begeman0b71e002005-10-18 00:28:58 +0000743def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000744 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000745 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000746def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000747 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000748 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
749 PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000750def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000751 "adde $rT, $rA, $rB", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000752 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000753def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000754 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner51348c52006-03-12 09:13:49 +0000755 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000756 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000757def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000758 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner51348c52006-03-12 09:13:49 +0000759 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000760 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000761def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000762 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000763 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000764def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000765 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000766 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000767def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000768 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000769 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000770def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000771 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000772 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000773def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000774 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000775 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
776 PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000777def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000778 "subfe $rT, $rA, $rB", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000779 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000780def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000781 "addme $rT, $rA", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000782 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000783def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000784 "addze $rT, $rA", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000785 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000786def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000787 "neg $rT, $rA", IntGeneral,
Chris Lattnercf9b0e62005-09-08 17:01:54 +0000788 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Nate Begeman5965bd12006-02-17 05:43:56 +0000789def SUBFME : XOForm_3<31, 232, 0, (ops GPRC:$rT, GPRC:$rA),
790 "subfme $rT, $rA", IntGeneral,
791 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000792def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000793 "subfze $rT, $rA", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000794 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000795}
Nate Begeman143cf942004-08-30 02:28:06 +0000796
797// A-Form instructions. Most of the instructions executed in the FPU are of
798// this type.
799//
Chris Lattner51348c52006-03-12 09:13:49 +0000800let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000801def FMADD : AForm_1<63, 29,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000802 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000803 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000804 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +0000805 F8RC:$FRB))]>,
806 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000807def FMADDS : AForm_1<59, 29,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000808 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000809 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000810 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +0000811 F4RC:$FRB))]>,
812 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000813def FMSUB : AForm_1<63, 28,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000814 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000815 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000816 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +0000817 F8RC:$FRB))]>,
818 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000819def FMSUBS : AForm_1<59, 28,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000820 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000821 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000822 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +0000823 F4RC:$FRB))]>,
824 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000825def FNMADD : AForm_1<63, 31,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000826 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000827 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000828 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +0000829 F8RC:$FRB)))]>,
830 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000831def FNMADDS : AForm_1<59, 31,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000832 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000833 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000834 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +0000835 F4RC:$FRB)))]>,
836 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000837def FNMSUB : AForm_1<63, 30,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000838 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000839 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000840 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +0000841 F8RC:$FRB)))]>,
842 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000843def FNMSUBS : AForm_1<59, 30,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000844 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000845 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000846 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +0000847 F4RC:$FRB)))]>,
848 Requires<[FPContractions]>;
Chris Lattner3734d202005-10-02 07:07:49 +0000849// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
850// having 4 of these, force the comparison to always be an 8-byte double (code
851// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner9e986722005-10-02 06:58:23 +0000852// and 4/8 byte forms for the result and operand type..
Chris Lattner3734d202005-10-02 07:07:49 +0000853def FSELD : AForm_1<63, 23,
854 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000855 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner261009a2005-10-25 20:55:47 +0000856 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner3734d202005-10-02 07:07:49 +0000857def FSELS : AForm_1<63, 23,
Chris Lattner9e986722005-10-02 06:58:23 +0000858 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000859 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner261009a2005-10-25 20:55:47 +0000860 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000861def FADD : AForm_2<63, 21,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000862 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000863 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000864 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000865def FADDS : AForm_2<59, 21,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000866 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000867 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000868 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000869def FDIV : AForm_2<63, 18,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000870 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000871 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000872 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000873def FDIVS : AForm_2<59, 18,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000874 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000875 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattner68303a72005-10-02 07:46:28 +0000876 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000877def FMUL : AForm_3<63, 25,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000878 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000879 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000880 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000881def FMULS : AForm_3<59, 25,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000882 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000883 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000884 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000885def FSUB : AForm_2<63, 20,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000886 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000887 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000888 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000889def FSUBS : AForm_2<59, 20,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000890 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000891 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000892 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000893}
Nate Begeman143cf942004-08-30 02:28:06 +0000894
Chris Lattner51348c52006-03-12 09:13:49 +0000895let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemana113d742004-08-31 02:28:08 +0000896// M-Form instructions. rotate and mask instructions.
897//
Chris Lattnerc37a2f12005-09-09 18:17:41 +0000898let isTwoAddress = 1, isCommutable = 1 in {
899// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000900def RLWIMI : MForm_2<20,
Nate Begeman29dc5f22004-10-16 20:43:38 +0000901 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey74ab9962005-10-19 19:51:16 +0000902 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000903 []>, PPC970_DGroup_Cracked;
Nate Begeman29dc5f22004-10-16 20:43:38 +0000904}
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000905def RLWINM : MForm_2<21,
Nate Begemana113d742004-08-31 02:28:08 +0000906 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +0000907 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000908 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000909def RLWINMo : MForm_2<21,
Nate Begeman79a3bea2005-04-12 00:10:02 +0000910 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +0000911 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000912 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000913def RLWNM : MForm_2<23,
Nate Begeman8309a332005-04-09 20:09:12 +0000914 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +0000915 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000916 []>;
Chris Lattner51348c52006-03-12 09:13:49 +0000917}
Nate Begemana113d742004-08-31 02:28:08 +0000918
Chris Lattner382f3562006-03-20 06:15:45 +0000919
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000920//===----------------------------------------------------------------------===//
Jim Laskey7c462762005-12-16 22:45:29 +0000921// DWARF Pseudo Instructions
922//
923
Jim Laskey762e9ec2006-01-05 01:25:28 +0000924def DWARF_LOC : Pseudo<(ops i32imm:$line, i32imm:$col, i32imm:$file),
Chris Lattner67f8cc52006-09-27 02:55:21 +0000925 "${:comment} .loc $file, $line, $col",
Jim Laskey7c462762005-12-16 22:45:29 +0000926 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskey762e9ec2006-01-05 01:25:28 +0000927 (i32 imm:$file))]>;
928
929def DWARF_LABEL : Pseudo<(ops i32imm:$id),
Chris Lattner67f8cc52006-09-27 02:55:21 +0000930 "\n${:private}debug_loc$id:",
Jim Laskey762e9ec2006-01-05 01:25:28 +0000931 [(dwarf_label (i32 imm:$id))]>;
Jim Laskey7c462762005-12-16 22:45:29 +0000932
933//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000934// PowerPC Instruction Patterns
935//
936
Chris Lattner4435b142005-09-26 22:20:16 +0000937// Arbitrary immediate support. Implement in terms of LIS/ORI.
938def : Pat<(i32 imm:$imm),
939 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner8cd7b882005-09-28 17:13:15 +0000940
941// Implement the 'not' operation with the NOR instruction.
942def NOT : Pat<(not GPRC:$in),
943 (NOR GPRC:$in, GPRC:$in)>;
944
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000945// ADD an arbitrary immediate.
946def : Pat<(add GPRC:$in, imm:$imm),
947 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
948// OR an arbitrary immediate.
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000949def : Pat<(or GPRC:$in, imm:$imm),
950 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000951// XOR an arbitrary immediate.
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000952def : Pat<(xor GPRC:$in, imm:$imm),
953 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman5965bd12006-02-17 05:43:56 +0000954// SUBFIC
Nate Begeman21f87d02006-03-17 22:41:37 +0000955def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman5965bd12006-02-17 05:43:56 +0000956 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner5b6f4dc2005-10-19 01:38:02 +0000957
Chris Lattnerbfb2de92006-01-09 23:20:37 +0000958// Return void support.
959def : Pat<(ret), (BLR)>;
960
Chris Lattnerb4299832006-06-16 20:22:01 +0000961// SHL/SRL
Chris Lattnerf3322af2005-12-05 02:34:05 +0000962def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000963 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerf3322af2005-12-05 02:34:05 +0000964def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000965 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000966
Nate Begeman1b8121b2006-01-11 21:21:00 +0000967// ROTL
968def : Pat<(rotl GPRC:$in, GPRC:$sh),
969 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
970def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
971 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000972
Nate Begemand31efd12006-09-22 05:01:56 +0000973// RLWNM
974def : Pat<(and (rotl GPRC:$in, GPRC:$sh), maskimm32:$imm),
975 (RLWNM GPRC:$in, GPRC:$sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
976
Chris Lattnereb755fc2006-05-17 19:00:46 +0000977// Calls
978def : Pat<(PPCcall tglobaladdr:$dst),
979 (BL tglobaladdr:$dst)>;
980def : Pat<(PPCcall texternalsym:$dst),
981 (BL texternalsym:$dst)>;
982
Chris Lattner595088a2005-11-17 07:30:41 +0000983// Hi and Lo for Darwin Global Addresses.
Chris Lattner090eed02005-12-11 07:45:47 +0000984def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
985def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
986def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
987def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000988def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
989def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Chris Lattner4b11fa22005-11-17 17:52:01 +0000990def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
991 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman4e56db62005-12-10 02:36:00 +0000992def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
993 (ADDIS GPRC:$in, tconstpool:$g)>;
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000994def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
995 (ADDIS GPRC:$in, tjumptable:$g)>;
Chris Lattner595088a2005-11-17 07:30:41 +0000996
Nate Begemane37cb602005-12-14 22:54:33 +0000997// Fused negative multiply subtract, alternate pattern
998def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
999 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1000 Requires<[FPContractions]>;
1001def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1002 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1003 Requires<[FPContractions]>;
1004
Chris Lattnerfea33f72005-12-06 02:10:38 +00001005// Standard shifts. These are represented separately from the real shifts above
1006// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1007// amounts.
1008def : Pat<(sra GPRC:$rS, GPRC:$rB),
1009 (SRAW GPRC:$rS, GPRC:$rB)>;
1010def : Pat<(srl GPRC:$rS, GPRC:$rB),
1011 (SRW GPRC:$rS, GPRC:$rB)>;
1012def : Pat<(shl GPRC:$rS, GPRC:$rB),
1013 (SLW GPRC:$rS, GPRC:$rB)>;
1014
Evan Chenge71fe34d2006-10-09 20:57:25 +00001015def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001016 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001017def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001018 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001019def : Pat<(extloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001020 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001021def : Pat<(extloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001022 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001023def : Pat<(extloadi8 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001024 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001025def : Pat<(extloadi8 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001026 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001027def : Pat<(extloadi16 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001028 (LHZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001029def : Pat<(extloadi16 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001030 (LHZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001031def : Pat<(extloadf32 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001032 (FMRSD (LFS iaddr:$src))>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001033def : Pat<(extloadf32 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001034 (FMRSD (LFSX xaddr:$src))>;
1035
Chris Lattner2a85fa12006-03-25 07:51:43 +00001036include "PPCInstrAltivec.td"
Chris Lattnerb4299832006-06-16 20:22:01 +00001037include "PPCInstr64Bit.td"