blob: 81b5e10c11731699b22973ec11bffe471ead47d6 [file] [log] [blame]
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001// Pattern fragment that combines the value type and the register class
2// into a single parameter.
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003
4// Pattern fragments to extract the low and high subregisters from a
5// 64-bit value.
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00006def LoReg: OutPatFrag<(ops node:$Rs), (EXTRACT_SUBREG (i64 $Rs), isub_lo)>;
7def HiReg: OutPatFrag<(ops node:$Rs), (EXTRACT_SUBREG (i64 $Rs), isub_hi)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00008
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00009def IsOrAdd: PatFrag<(ops node:$Addr, node:$off),
10 (or node:$Addr, node:$off), [{ return isOrEquivalentToAdd(N); }]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000011
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +000012def Iss4_6 : PatLeaf<(i32 imm), [{
13 int32_t V = N->getSExtValue();
14 return isShiftedInt<4,6>(V);
15}]>;
16
17def Iss4_7 : PatLeaf<(i32 imm), [{
18 int32_t V = N->getSExtValue();
19 return isShiftedInt<4,7>(V);
20}]>;
21
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000022def IsPow2_32 : PatLeaf<(i32 imm), [{
23 uint32_t V = N->getZExtValue();
24 return isPowerOf2_32(V);
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +000025}]>;
26
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000027def IsPow2_64 : PatLeaf<(i64 imm), [{
28 uint64_t V = N->getZExtValue();
29 return isPowerOf2_64(V);
30}]>;
31
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000032def IsNPow2_32 : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000033 uint32_t NV = ~N->getZExtValue();
34 return isPowerOf2_32(NV);
35}]>;
36
37def IsPow2_64L : PatLeaf<(i64 imm), [{
38 uint64_t V = N->getZExtValue();
39 return isPowerOf2_64(V) && Log2_64(V) < 32;
40}]>;
41
42def IsPow2_64H : PatLeaf<(i64 imm), [{
43 uint64_t V = N->getZExtValue();
44 return isPowerOf2_64(V) && Log2_64(V) >= 32;
45}]>;
46
47def IsNPow2_64L : PatLeaf<(i64 imm), [{
48 uint64_t NV = ~N->getZExtValue();
49 return isPowerOf2_64(NV) && Log2_64(NV) < 32;
50}]>;
51
52def IsNPow2_64H : PatLeaf<(i64 imm), [{
53 uint64_t NV = ~N->getZExtValue();
54 return isPowerOf2_64(NV) && Log2_64(NV) >= 32;
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +000055}]>;
56
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000057def SDEC1 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +000058 int32_t V = N->getSExtValue();
59 return CurDAG->getTargetConstant(V-1, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000060}]>;
61
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000062def UDEC1 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +000063 uint32_t V = N->getZExtValue();
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000064 assert(V >= 1);
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +000065 return CurDAG->getTargetConstant(V-1, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000066}]>;
67
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000068def UDEC32 : SDNodeXForm<imm, [{
69 uint32_t V = N->getZExtValue();
70 assert(V >= 32);
71 return CurDAG->getTargetConstant(V-32, SDLoc(N), MVT::i32);
72}]>;
73
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000074def Log2_32 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +000075 uint32_t V = N->getZExtValue();
76 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
77}]>;
78
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000079def Log2_64 : SDNodeXForm<imm, [{
80 uint64_t V = N->getZExtValue();
81 return CurDAG->getTargetConstant(Log2_64(V), SDLoc(N), MVT::i32);
82}]>;
83
84def LogN2_32 : SDNodeXForm<imm, [{
85 uint32_t NV = ~N->getZExtValue();
86 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
87}]>;
88
89def LogN2_64 : SDNodeXForm<imm, [{
90 uint64_t NV = ~N->getZExtValue();
91 return CurDAG->getTargetConstant(Log2_64(NV), SDLoc(N), MVT::i32);
92}]>;
93
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +000094def ToZext64: OutPatFrag<(ops node:$Rs),
95 (i64 (A4_combineir 0, (i32 $Rs)))>;
96def ToSext64: OutPatFrag<(ops node:$Rs),
97 (i64 (A2_sxtw (i32 $Rs)))>;
98
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +000099
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000100class T_CMP_pat <InstHexagon MI, PatFrag OpNode, PatLeaf ImmPred>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000101 : Pat<(i1 (OpNode I32:$src1, ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000102 (MI IntRegs:$src1, ImmPred:$src2)>;
103
104def : T_CMP_pat <C2_cmpeqi, seteq, s10_0ImmPred>;
105def : T_CMP_pat <C2_cmpgti, setgt, s10_0ImmPred>;
106def : T_CMP_pat <C2_cmpgtui, setugt, u9_0ImmPred>;
107
108def SDTHexagonI64I32I32 : SDTypeProfile<1, 2,
109 [SDTCisVT<0, i64>, SDTCisVT<1, i32>, SDTCisSameAs<1, 2>]>;
110
111def HexagonCOMBINE : SDNode<"HexagonISD::COMBINE", SDTHexagonI64I32I32>;
112def HexagonPACKHL : SDNode<"HexagonISD::PACKHL", SDTHexagonI64I32I32>;
113
114// Pats for instruction selection.
115class BinOp32_pat<SDNode Op, InstHexagon MI, ValueType ResT>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000116 : Pat<(ResT (Op I32:$Rs, I32:$Rt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000117 (ResT (MI IntRegs:$Rs, IntRegs:$Rt))>;
118
119def: BinOp32_pat<add, A2_add, i32>;
120def: BinOp32_pat<and, A2_and, i32>;
121def: BinOp32_pat<or, A2_or, i32>;
122def: BinOp32_pat<sub, A2_sub, i32>;
123def: BinOp32_pat<xor, A2_xor, i32>;
124
125def: BinOp32_pat<HexagonCOMBINE, A2_combinew, i64>;
126def: BinOp32_pat<HexagonPACKHL, S2_packhl, i64>;
127
128// Patfrag to convert the usual comparison patfrags (e.g. setlt) to ones
129// that reverse the order of the operands.
130class RevCmp<PatFrag F> : PatFrag<(ops node:$rhs, node:$lhs), F.Fragment>;
131
132// Pats for compares. They use PatFrags as operands, not SDNodes,
133// since seteq/setgt/etc. are defined as ParFrags.
134class T_cmp32_rr_pat<InstHexagon MI, PatFrag Op, ValueType VT>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000135 : Pat<(VT (Op I32:$Rs, I32:$Rt)),
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000136 (MI IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000137
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000138def: T_cmp32_rr_pat<C2_cmpeq, seteq, i1>;
139def: T_cmp32_rr_pat<C2_cmpgt, setgt, i1>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000140def: T_cmp32_rr_pat<C2_cmpgtu, setugt, i1>;
141
142def: T_cmp32_rr_pat<C2_cmpgt, RevCmp<setlt>, i1>;
143def: T_cmp32_rr_pat<C2_cmpgtu, RevCmp<setult>, i1>;
144
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000145def: Pat<(select I1:$Pu, I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000146 (C2_mux PredRegs:$Pu, IntRegs:$Rs, IntRegs:$Rt)>;
147
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000148def: Pat<(add I32:$Rs, s32_0ImmPred:$s16),
149 (A2_addi I32:$Rs, imm:$s16)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000150
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000151def: Pat<(or I32:$Rs, s32_0ImmPred:$s10),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000152 (A2_orir IntRegs:$Rs, imm:$s10)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000153def: Pat<(and I32:$Rs, s32_0ImmPred:$s10),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000154 (A2_andir IntRegs:$Rs, imm:$s10)>;
155
156def: Pat<(sub s32_0ImmPred:$s10, IntRegs:$Rs),
157 (A2_subri imm:$s10, IntRegs:$Rs)>;
158
159// Rd = not(Rs) gets mapped to Rd=sub(#-1, Rs).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000160def: Pat<(not I32:$src1),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000161 (A2_subri -1, IntRegs:$src1)>;
162
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +0000163def TruncI64ToI32: SDNodeXForm<imm, [{
164 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i32);
165}]>;
166
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000167def: Pat<(s32_0ImmPred:$s16), (A2_tfrsi imm:$s16)>;
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +0000168def: Pat<(s8_0Imm64Pred:$s8), (A2_tfrpi (TruncI64ToI32 $s8))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000169
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000170def : Pat<(select I1:$Pu, s32_0ImmPred:$s8, I32:$Rs),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000171 (C2_muxri I1:$Pu, imm:$s8, I32:$Rs)>;
172
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000173def : Pat<(select I1:$Pu, I32:$Rs, s32_0ImmPred:$s8),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000174 (C2_muxir I1:$Pu, I32:$Rs, imm:$s8)>;
175
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000176def : Pat<(select I1:$Pu, s32_0ImmPred:$s8, s8_0ImmPred:$S8),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000177 (C2_muxii I1:$Pu, imm:$s8, imm:$S8)>;
178
179def: Pat<(shl I32:$src1, (i32 16)), (A2_aslh I32:$src1)>;
180def: Pat<(sra I32:$src1, (i32 16)), (A2_asrh I32:$src1)>;
181def: Pat<(sext_inreg I32:$src1, i8), (A2_sxtb I32:$src1)>;
182def: Pat<(sext_inreg I32:$src1, i16), (A2_sxth I32:$src1)>;
183
184class T_vcmp_pat<InstHexagon MI, PatFrag Op, ValueType T>
185 : Pat<(i1 (Op (T DoubleRegs:$Rss), (T DoubleRegs:$Rtt))),
186 (i1 (MI DoubleRegs:$Rss, DoubleRegs:$Rtt))>;
187
188def: T_vcmp_pat<A2_vcmpbeq, seteq, v8i8>;
189def: T_vcmp_pat<A2_vcmpbgtu, setugt, v8i8>;
190def: T_vcmp_pat<A2_vcmpheq, seteq, v4i16>;
191def: T_vcmp_pat<A2_vcmphgt, setgt, v4i16>;
192def: T_vcmp_pat<A2_vcmphgtu, setugt, v4i16>;
193def: T_vcmp_pat<A2_vcmpweq, seteq, v2i32>;
194def: T_vcmp_pat<A2_vcmpwgt, setgt, v2i32>;
195def: T_vcmp_pat<A2_vcmpwgtu, setugt, v2i32>;
196
197// Add halfword.
198def: Pat<(sext_inreg (add I32:$src1, I32:$src2), i16),
199 (A2_addh_l16_ll I32:$src1, I32:$src2)>;
200
201def: Pat<(sra (add (shl I32:$src1, (i32 16)), I32:$src2), (i32 16)),
202 (A2_addh_l16_hl I32:$src1, I32:$src2)>;
203
204def: Pat<(shl (add I32:$src1, I32:$src2), (i32 16)),
205 (A2_addh_h16_ll I32:$src1, I32:$src2)>;
206
207// Subtract halfword.
208def: Pat<(sext_inreg (sub I32:$src1, I32:$src2), i16),
209 (A2_subh_l16_ll I32:$src1, I32:$src2)>;
210
211def: Pat<(shl (sub I32:$src1, I32:$src2), (i32 16)),
212 (A2_subh_h16_ll I32:$src1, I32:$src2)>;
213
214// Here, depending on the operand being selected, we'll either generate a
215// min or max instruction.
216// Ex:
217// (a>b)?a:b --> max(a,b) => Here check performed is '>' and the value selected
218// is the larger of two. So, the corresponding HexagonInst is passed in 'Inst'.
219// (a>b)?b:a --> min(a,b) => Here check performed is '>' but the smaller value
220// is selected and the corresponding HexagonInst is passed in 'SwapInst'.
221
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000222multiclass T_MinMax_pats <PatFrag Op, PatLeaf Val,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000223 InstHexagon Inst, InstHexagon SwapInst> {
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000224 def: Pat<(select (i1 (Op Val:$src1, Val:$src2)), Val:$src1, Val:$src2),
225 (Inst Val:$src1, Val:$src2)>;
226 def: Pat<(select (i1 (Op Val:$src1, Val:$src2)), Val:$src2, Val:$src1),
227 (SwapInst Val:$src1, Val:$src2)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000228}
229
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000230def IsPosHalf : PatLeaf<(i32 IntRegs:$a), [{
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000231 return isPositiveHalfWord(N);
232}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000233
234multiclass MinMax_pats <PatFrag Op, InstHexagon Inst, InstHexagon SwapInst> {
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000235 defm: T_MinMax_pats<Op, I32, Inst, SwapInst>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000236
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000237 def: Pat<(sext_inreg (select (i1 (Op IsPosHalf:$src1, IsPosHalf:$src2)),
238 IsPosHalf:$src1, IsPosHalf:$src2),
239 i16),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000240 (Inst IntRegs:$src1, IntRegs:$src2)>;
241
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000242 def: Pat<(sext_inreg (select (i1 (Op IsPosHalf:$src1, IsPosHalf:$src2)),
243 IsPosHalf:$src2, IsPosHalf:$src1),
244 i16),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000245 (SwapInst IntRegs:$src1, IntRegs:$src2)>;
246}
247
248let AddedComplexity = 200 in {
249 defm: MinMax_pats<setge, A2_max, A2_min>;
250 defm: MinMax_pats<setgt, A2_max, A2_min>;
251 defm: MinMax_pats<setle, A2_min, A2_max>;
252 defm: MinMax_pats<setlt, A2_min, A2_max>;
253 defm: MinMax_pats<setuge, A2_maxu, A2_minu>;
254 defm: MinMax_pats<setugt, A2_maxu, A2_minu>;
255 defm: MinMax_pats<setule, A2_minu, A2_maxu>;
256 defm: MinMax_pats<setult, A2_minu, A2_maxu>;
257}
258
259class T_cmp64_rr_pat<InstHexagon MI, PatFrag CmpOp>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000260 : Pat<(i1 (CmpOp I64:$Rs, I64:$Rt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000261 (i1 (MI DoubleRegs:$Rs, DoubleRegs:$Rt))>;
262
263def: T_cmp64_rr_pat<C2_cmpeqp, seteq>;
264def: T_cmp64_rr_pat<C2_cmpgtp, setgt>;
265def: T_cmp64_rr_pat<C2_cmpgtup, setugt>;
266def: T_cmp64_rr_pat<C2_cmpgtp, RevCmp<setlt>>;
267def: T_cmp64_rr_pat<C2_cmpgtup, RevCmp<setult>>;
268
269def: Pat<(i64 (add I64:$Rs, I64:$Rt)), (A2_addp I64:$Rs, I64:$Rt)>;
270def: Pat<(i64 (sub I64:$Rs, I64:$Rt)), (A2_subp I64:$Rs, I64:$Rt)>;
271
272def: Pat<(i64 (and I64:$Rs, I64:$Rt)), (A2_andp I64:$Rs, I64:$Rt)>;
273def: Pat<(i64 (or I64:$Rs, I64:$Rt)), (A2_orp I64:$Rs, I64:$Rt)>;
274def: Pat<(i64 (xor I64:$Rs, I64:$Rt)), (A2_xorp I64:$Rs, I64:$Rt)>;
275
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000276def: Pat<(i1 (not I1:$Ps)), (C2_not PredRegs:$Ps)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000277
278def: Pat<(i1 (and I1:$Ps, I1:$Pt)), (C2_and I1:$Ps, I1:$Pt)>;
279def: Pat<(i1 (or I1:$Ps, I1:$Pt)), (C2_or I1:$Ps, I1:$Pt)>;
280def: Pat<(i1 (xor I1:$Ps, I1:$Pt)), (C2_xor I1:$Ps, I1:$Pt)>;
281def: Pat<(i1 (and I1:$Ps, (not I1:$Pt))), (C2_andn I1:$Ps, I1:$Pt)>;
282def: Pat<(i1 (or I1:$Ps, (not I1:$Pt))), (C2_orn I1:$Ps, I1:$Pt)>;
283
284def retflag : SDNode<"HexagonISD::RET_FLAG", SDTNone,
285 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
286def eh_return: SDNode<"HexagonISD::EH_RETURN", SDTNone, [SDNPHasChain]>;
287
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +0000288def: Pat<(br bb:$dst), (J2_jump b30_2Imm:$dst)>;
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000289def: Pat<(brcond I1:$src1, bb:$block), (J2_jumpt PredRegs:$src1, bb:$block)>;
290def: Pat<(brind I32:$dst), (J2_jumpr IntRegs:$dst)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000291
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000292def: Pat<(retflag), (PS_jmpret (i32 R31))>;
293def: Pat<(eh_return), (EH_RETURN_JMPR (i32 R31))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000294
295// Patterns to select load-indexed (i.e. load from base+offset).
296multiclass Loadx_pat<PatFrag Load, ValueType VT, PatLeaf ImmPred,
297 InstHexagon MI> {
298 def: Pat<(VT (Load AddrFI:$fi)), (VT (MI AddrFI:$fi, 0))>;
299 def: Pat<(VT (Load (add (i32 AddrFI:$fi), ImmPred:$Off))),
300 (VT (MI AddrFI:$fi, imm:$Off))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000301 def: Pat<(VT (Load (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000302 (VT (MI AddrFI:$fi, imm:$Off))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000303 def: Pat<(VT (Load (add I32:$Rs, ImmPred:$Off))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000304 (VT (MI IntRegs:$Rs, imm:$Off))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000305 def: Pat<(VT (Load I32:$Rs)), (VT (MI IntRegs:$Rs, 0))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000306}
307
308let AddedComplexity = 20 in {
309 defm: Loadx_pat<load, i32, s30_2ImmPred, L2_loadri_io>;
310 defm: Loadx_pat<load, i64, s29_3ImmPred, L2_loadrd_io>;
311 defm: Loadx_pat<atomic_load_8 , i32, s32_0ImmPred, L2_loadrub_io>;
312 defm: Loadx_pat<atomic_load_16, i32, s31_1ImmPred, L2_loadruh_io>;
313 defm: Loadx_pat<atomic_load_32, i32, s30_2ImmPred, L2_loadri_io>;
314 defm: Loadx_pat<atomic_load_64, i64, s29_3ImmPred, L2_loadrd_io>;
315
316 defm: Loadx_pat<extloadi1, i32, s32_0ImmPred, L2_loadrub_io>;
317 defm: Loadx_pat<extloadi8, i32, s32_0ImmPred, L2_loadrub_io>;
318 defm: Loadx_pat<extloadi16, i32, s31_1ImmPred, L2_loadruh_io>;
319 defm: Loadx_pat<sextloadi8, i32, s32_0ImmPred, L2_loadrb_io>;
320 defm: Loadx_pat<sextloadi16, i32, s31_1ImmPred, L2_loadrh_io>;
321 defm: Loadx_pat<zextloadi1, i32, s32_0ImmPred, L2_loadrub_io>;
322 defm: Loadx_pat<zextloadi8, i32, s32_0ImmPred, L2_loadrub_io>;
323 defm: Loadx_pat<zextloadi16, i32, s31_1ImmPred, L2_loadruh_io>;
324 // No sextloadi1.
325}
326
327// Sign-extending loads of i1 need to replicate the lowest bit throughout
328// the 32-bit value. Since the loaded value can only be 0 or 1, 0-v should
329// do the trick.
330let AddedComplexity = 20 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000331def: Pat<(i32 (sextloadi1 I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000332 (A2_subri 0, (L2_loadrub_io IntRegs:$Rs, 0))>;
333
334def: Pat<(i32 (mul I32:$src1, I32:$src2)), (M2_mpyi I32:$src1, I32:$src2)>;
335def: Pat<(i32 (mulhs I32:$src1, I32:$src2)), (M2_mpy_up I32:$src1, I32:$src2)>;
336def: Pat<(i32 (mulhu I32:$src1, I32:$src2)), (M2_mpyu_up I32:$src1, I32:$src2)>;
337
338def: Pat<(mul IntRegs:$Rs, u32_0ImmPred:$u8),
339 (M2_mpysip IntRegs:$Rs, imm:$u8)>;
340def: Pat<(ineg (mul IntRegs:$Rs, u8_0ImmPred:$u8)),
341 (M2_mpysin IntRegs:$Rs, imm:$u8)>;
342def: Pat<(mul IntRegs:$src1, s32_0ImmPred:$src2),
343 (M2_mpysmi IntRegs:$src1, imm:$src2)>;
344def: Pat<(add (mul IntRegs:$src2, u32_0ImmPred:$src3), IntRegs:$src1),
345 (M2_macsip IntRegs:$src1, IntRegs:$src2, imm:$src3)>;
346def: Pat<(add (mul I32:$src2, I32:$src3), I32:$src1),
347 (M2_maci IntRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
348def: Pat<(add (add IntRegs:$src2, u32_0ImmPred:$src3), IntRegs:$src1),
349 (M2_accii IntRegs:$src1, IntRegs:$src2, imm:$src3)>;
350def: Pat<(add (add I32:$src2, I32:$src3), I32:$src1),
351 (M2_acci IntRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
352
353class T_MType_acc_pat1 <InstHexagon MI, SDNode firstOp, SDNode secOp,
354 PatLeaf ImmPred>
355 : Pat <(secOp IntRegs:$src1, (firstOp IntRegs:$src2, ImmPred:$src3)),
356 (MI IntRegs:$src1, IntRegs:$src2, ImmPred:$src3)>;
357
358class T_MType_acc_pat2 <InstHexagon MI, SDNode firstOp, SDNode secOp>
359 : Pat <(i32 (secOp IntRegs:$src1, (firstOp IntRegs:$src2, IntRegs:$src3))),
360 (MI IntRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
361
362def : T_MType_acc_pat2 <M2_xor_xacc, xor, xor>;
363def : T_MType_acc_pat1 <M2_macsin, mul, sub, u32_0ImmPred>;
364
365def : T_MType_acc_pat1 <M2_naccii, add, sub, s32_0ImmPred>;
366def : T_MType_acc_pat2 <M2_nacci, add, sub>;
367
368def: T_MType_acc_pat2 <M4_or_xor, xor, or>;
369def: T_MType_acc_pat2 <M4_and_xor, xor, and>;
370def: T_MType_acc_pat2 <M4_or_and, and, or>;
371def: T_MType_acc_pat2 <M4_and_and, and, and>;
372def: T_MType_acc_pat2 <M4_xor_and, and, xor>;
373def: T_MType_acc_pat2 <M4_or_or, or, or>;
374def: T_MType_acc_pat2 <M4_and_or, or, and>;
375def: T_MType_acc_pat2 <M4_xor_or, or, xor>;
376
377class T_MType_acc_pat3 <InstHexagon MI, SDNode firstOp, SDNode secOp>
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000378 : Pat <(secOp I32:$src1, (firstOp I32:$src2, (not I32:$src3))),
379 (MI IntRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000380
381def: T_MType_acc_pat3 <M4_or_andn, and, or>;
382def: T_MType_acc_pat3 <M4_and_andn, and, and>;
383def: T_MType_acc_pat3 <M4_xor_andn, and, xor>;
384
Krzysztof Parzyszek84755102016-11-06 17:56:48 +0000385def Aext64: PatFrag<(ops node:$Rs), (i64 (anyext node:$Rs))>;
386def Sext64: PatFrag<(ops node:$Rs), (i64 (sext node:$Rs))>;
387def Zext64: PatFrag<(ops node:$Rs), (i64 (zext node:$Rs))>;
388
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000389// Return true if for a 32 to 64-bit sign-extended load.
390def Sext64Ld : PatLeaf<(i64 DoubleRegs:$src1), [{
391 LoadSDNode *LD = dyn_cast<LoadSDNode>(N);
392 if (!LD)
393 return false;
394 return LD->getExtensionType() == ISD::SEXTLOAD &&
395 LD->getMemoryVT().getScalarType() == MVT::i32;
396}]>;
397
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000398def: Pat<(mul (Aext64 I32:$src1), (Aext64 I32:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000399 (M2_dpmpyuu_s0 IntRegs:$src1, IntRegs:$src2)>;
400
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000401def: Pat<(mul (Sext64 I32:$src1), (Sext64 I32:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000402 (M2_dpmpyss_s0 IntRegs:$src1, IntRegs:$src2)>;
403
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000404def: Pat<(mul Sext64Ld:$src1, Sext64Ld:$src2),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000405 (M2_dpmpyss_s0 (LoReg DoubleRegs:$src1), (LoReg DoubleRegs:$src2))>;
406
407// Multiply and accumulate, use full result.
408// Rxx[+-]=mpy(Rs,Rt)
409
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000410def: Pat<(add I64:$src1, (mul (Sext64 I32:$src2), (Sext64 I32:$src3))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000411 (M2_dpmpyss_acc_s0 DoubleRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
412
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000413def: Pat<(sub I64:$src1, (mul (Sext64 I32:$src2), (Sext64 I32:$src3))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000414 (M2_dpmpyss_nac_s0 DoubleRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
415
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000416def: Pat<(add I64:$src1, (mul (Aext64 I32:$src2), (Aext64 I32:$src3))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000417 (M2_dpmpyuu_acc_s0 DoubleRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
418
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000419def: Pat<(add I64:$src1, (mul (Zext64 I32:$src2), (Zext64 I32:$src3))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000420 (M2_dpmpyuu_acc_s0 DoubleRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
421
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000422def: Pat<(sub I64:$src1, (mul (Aext64 I32:$src2), (Aext64 I32:$src3))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000423 (M2_dpmpyuu_nac_s0 DoubleRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
424
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000425def: Pat<(sub I64:$src1, (mul (Zext64 I32:$src2), (Zext64 I32:$src3))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000426 (M2_dpmpyuu_nac_s0 DoubleRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
427
428class Storepi_pat<PatFrag Store, PatFrag Value, PatFrag Offset,
429 InstHexagon MI>
430 : Pat<(Store Value:$src1, I32:$src2, Offset:$offset),
431 (MI I32:$src2, imm:$offset, Value:$src1)>;
432
433def: Storepi_pat<post_truncsti8, I32, s4_0ImmPred, S2_storerb_pi>;
434def: Storepi_pat<post_truncsti16, I32, s4_1ImmPred, S2_storerh_pi>;
435def: Storepi_pat<post_store, I32, s4_2ImmPred, S2_storeri_pi>;
436def: Storepi_pat<post_store, I64, s4_3ImmPred, S2_storerd_pi>;
437
438// Patterns for generating stores, where the address takes different forms:
439// - frameindex,
440// - frameindex + offset,
441// - base + offset,
442// - simple (base address without offset).
443// These would usually be used together (via Storex_pat defined below), but
444// in some cases one may want to apply different properties (such as
445// AddedComplexity) to the individual patterns.
446class Storex_fi_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
447 : Pat<(Store Value:$Rs, AddrFI:$fi), (MI AddrFI:$fi, 0, Value:$Rs)>;
448multiclass Storex_fi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
449 InstHexagon MI> {
450 def: Pat<(Store Value:$Rs, (add (i32 AddrFI:$fi), ImmPred:$Off)),
451 (MI AddrFI:$fi, imm:$Off, Value:$Rs)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000452 def: Pat<(Store Value:$Rs, (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000453 (MI AddrFI:$fi, imm:$Off, Value:$Rs)>;
454}
455multiclass Storex_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
456 InstHexagon MI> {
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000457 def: Pat<(Store Value:$Rt, (add I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000458 (MI IntRegs:$Rs, imm:$Off, Value:$Rt)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000459 def: Pat<(Store Value:$Rt, (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000460 (MI IntRegs:$Rs, imm:$Off, Value:$Rt)>;
461}
462class Storex_simple_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000463 : Pat<(Store Value:$Rt, I32:$Rs),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000464 (MI IntRegs:$Rs, 0, Value:$Rt)>;
465
466// Patterns for generating stores, where the address takes different forms,
467// and where the value being stored is transformed through the value modifier
468// ValueMod. The address forms are same as above.
469class Storexm_fi_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod,
470 InstHexagon MI>
471 : Pat<(Store Value:$Rs, AddrFI:$fi),
472 (MI AddrFI:$fi, 0, (ValueMod Value:$Rs))>;
473multiclass Storexm_fi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
474 PatFrag ValueMod, InstHexagon MI> {
475 def: Pat<(Store Value:$Rs, (add (i32 AddrFI:$fi), ImmPred:$Off)),
476 (MI AddrFI:$fi, imm:$Off, (ValueMod Value:$Rs))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000477 def: Pat<(Store Value:$Rs, (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000478 (MI AddrFI:$fi, imm:$Off, (ValueMod Value:$Rs))>;
479}
480multiclass Storexm_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
481 PatFrag ValueMod, InstHexagon MI> {
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000482 def: Pat<(Store Value:$Rt, (add I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000483 (MI IntRegs:$Rs, imm:$Off, (ValueMod Value:$Rt))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000484 def: Pat<(Store Value:$Rt, (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000485 (MI IntRegs:$Rs, imm:$Off, (ValueMod Value:$Rt))>;
486}
487class Storexm_simple_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod,
488 InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000489 : Pat<(Store Value:$Rt, I32:$Rs),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000490 (MI IntRegs:$Rs, 0, (ValueMod Value:$Rt))>;
491
492multiclass Storex_pat<PatFrag Store, PatFrag Value, PatLeaf ImmPred,
493 InstHexagon MI> {
494 def: Storex_fi_pat <Store, Value, MI>;
495 defm: Storex_fi_add_pat <Store, Value, ImmPred, MI>;
496 defm: Storex_add_pat <Store, Value, ImmPred, MI>;
497}
498
499multiclass Storexm_pat<PatFrag Store, PatFrag Value, PatLeaf ImmPred,
500 PatFrag ValueMod, InstHexagon MI> {
501 def: Storexm_fi_pat <Store, Value, ValueMod, MI>;
502 defm: Storexm_fi_add_pat <Store, Value, ImmPred, ValueMod, MI>;
503 defm: Storexm_add_pat <Store, Value, ImmPred, ValueMod, MI>;
504}
505
506// Regular stores in the DAG have two operands: value and address.
507// Atomic stores also have two, but they are reversed: address, value.
508// To use atomic stores with the patterns, they need to have their operands
509// swapped. This relies on the knowledge that the F.Fragment uses names
510// "ptr" and "val".
511class SwapSt<PatFrag F>
512 : PatFrag<(ops node:$val, node:$ptr), F.Fragment, F.PredicateCode,
513 F.OperandTransform>;
514
515let AddedComplexity = 20 in {
516 defm: Storex_pat<truncstorei8, I32, s32_0ImmPred, S2_storerb_io>;
517 defm: Storex_pat<truncstorei16, I32, s31_1ImmPred, S2_storerh_io>;
518 defm: Storex_pat<store, I32, s30_2ImmPred, S2_storeri_io>;
519 defm: Storex_pat<store, I64, s29_3ImmPred, S2_storerd_io>;
520
521 defm: Storex_pat<SwapSt<atomic_store_8>, I32, s32_0ImmPred, S2_storerb_io>;
522 defm: Storex_pat<SwapSt<atomic_store_16>, I32, s31_1ImmPred, S2_storerh_io>;
523 defm: Storex_pat<SwapSt<atomic_store_32>, I32, s30_2ImmPred, S2_storeri_io>;
524 defm: Storex_pat<SwapSt<atomic_store_64>, I64, s29_3ImmPred, S2_storerd_io>;
525}
526
527// Simple patterns should be tried with the least priority.
528def: Storex_simple_pat<truncstorei8, I32, S2_storerb_io>;
529def: Storex_simple_pat<truncstorei16, I32, S2_storerh_io>;
530def: Storex_simple_pat<store, I32, S2_storeri_io>;
531def: Storex_simple_pat<store, I64, S2_storerd_io>;
532
533def: Storex_simple_pat<SwapSt<atomic_store_8>, I32, S2_storerb_io>;
534def: Storex_simple_pat<SwapSt<atomic_store_16>, I32, S2_storerh_io>;
535def: Storex_simple_pat<SwapSt<atomic_store_32>, I32, S2_storeri_io>;
536def: Storex_simple_pat<SwapSt<atomic_store_64>, I64, S2_storerd_io>;
537
538let AddedComplexity = 20 in {
539 defm: Storexm_pat<truncstorei8, I64, s32_0ImmPred, LoReg, S2_storerb_io>;
540 defm: Storexm_pat<truncstorei16, I64, s31_1ImmPred, LoReg, S2_storerh_io>;
541 defm: Storexm_pat<truncstorei32, I64, s30_2ImmPred, LoReg, S2_storeri_io>;
542}
543
544def: Storexm_simple_pat<truncstorei8, I64, LoReg, S2_storerb_io>;
545def: Storexm_simple_pat<truncstorei16, I64, LoReg, S2_storerh_io>;
546def: Storexm_simple_pat<truncstorei32, I64, LoReg, S2_storeri_io>;
547
Krzysztof Parzyszek84755102016-11-06 17:56:48 +0000548def: Pat <(Sext64 I32:$src), (A2_sxtw I32:$src)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000549
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000550def: Pat<(select (i1 (setlt I32:$src, 0)), (sub 0, I32:$src), I32:$src),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000551 (A2_abs IntRegs:$src)>;
552
553let AddedComplexity = 50 in
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000554def: Pat<(xor (add (sra I32:$src, (i32 31)),
555 I32:$src),
556 (sra I32:$src, (i32 31))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000557 (A2_abs IntRegs:$src)>;
558
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000559def: Pat<(sra I32:$src, u5_0ImmPred:$u5),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000560 (S2_asr_i_r IntRegs:$src, imm:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000561def: Pat<(srl I32:$src, u5_0ImmPred:$u5),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000562 (S2_lsr_i_r IntRegs:$src, imm:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000563def: Pat<(shl I32:$src, u5_0ImmPred:$u5),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000564 (S2_asl_i_r IntRegs:$src, imm:$u5)>;
565
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000566def: Pat<(sra (add (sra I32:$src1, u5_0ImmPred:$src2), 1), (i32 1)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000567 (S2_asr_i_r_rnd IntRegs:$src1, u5_0ImmPred:$src2)>;
568
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000569def : Pat<(not I64:$src1),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000570 (A2_notp DoubleRegs:$src1)>;
571
572// Count leading zeros.
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000573def: Pat<(ctlz I32:$Rs), (S2_cl0 I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000574def: Pat<(i32 (trunc (ctlz I64:$Rss))), (S2_cl0p I64:$Rss)>;
575
576// Count trailing zeros: 32-bit.
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000577def: Pat<(cttz I32:$Rs), (S2_ct0 I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000578
579// Count leading ones.
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000580def: Pat<(ctlz (not I32:$Rs)), (S2_cl1 I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000581def: Pat<(i32 (trunc (ctlz (not I64:$Rss)))), (S2_cl1p I64:$Rss)>;
582
583// Count trailing ones: 32-bit.
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000584def: Pat<(cttz (not I32:$Rs)), (S2_ct1 I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000585
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000586let AddedComplexity = 20 in { // Complexity greater than and/or/xor
587 def: Pat<(and I32:$Rs, IsNPow2_32:$V),
588 (S2_clrbit_i IntRegs:$Rs, (LogN2_32 $V))>;
589 def: Pat<(or I32:$Rs, IsPow2_32:$V),
590 (S2_setbit_i IntRegs:$Rs, (Log2_32 $V))>;
591 def: Pat<(xor I32:$Rs, IsPow2_32:$V),
592 (S2_togglebit_i IntRegs:$Rs, (Log2_32 $V))>;
593
594 def: Pat<(and I32:$Rs, (not (shl 1, I32:$Rt))),
595 (S2_clrbit_r IntRegs:$Rs, IntRegs:$Rt)>;
596 def: Pat<(or I32:$Rs, (shl 1, I32:$Rt)),
597 (S2_setbit_r IntRegs:$Rs, IntRegs:$Rt)>;
598 def: Pat<(xor I32:$Rs, (shl 1, I32:$Rt)),
599 (S2_togglebit_r IntRegs:$Rs, IntRegs:$Rt)>;
600}
601
602// Clr/set/toggle bit for 64-bit values with immediate bit index.
603let AddedComplexity = 20 in { // Complexity greater than and/or/xor
604 def: Pat<(and I64:$Rss, IsNPow2_64L:$V),
605 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000606 (i32 (HiReg $Rss)), isub_hi,
607 (S2_clrbit_i (LoReg $Rss), (LogN2_64 $V)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000608 def: Pat<(and I64:$Rss, IsNPow2_64H:$V),
609 (REG_SEQUENCE DoubleRegs,
610 (S2_clrbit_i (HiReg $Rss), (UDEC32 (i32 (LogN2_64 $V)))),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000611 isub_hi,
612 (i32 (LoReg $Rss)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000613
614 def: Pat<(or I64:$Rss, IsPow2_64L:$V),
615 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000616 (i32 (HiReg $Rss)), isub_hi,
617 (S2_setbit_i (LoReg $Rss), (Log2_64 $V)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000618 def: Pat<(or I64:$Rss, IsPow2_64H:$V),
619 (REG_SEQUENCE DoubleRegs,
620 (S2_setbit_i (HiReg $Rss), (UDEC32 (i32 (Log2_64 $V)))),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000621 isub_hi,
622 (i32 (LoReg $Rss)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000623
624 def: Pat<(xor I64:$Rss, IsPow2_64L:$V),
625 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000626 (i32 (HiReg $Rss)), isub_hi,
627 (S2_togglebit_i (LoReg $Rss), (Log2_64 $V)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000628 def: Pat<(xor I64:$Rss, IsPow2_64H:$V),
629 (REG_SEQUENCE DoubleRegs,
630 (S2_togglebit_i (HiReg $Rss), (UDEC32 (i32 (Log2_64 $V)))),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000631 isub_hi,
632 (i32 (LoReg $Rss)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000633}
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000634
635let AddedComplexity = 20 in { // Complexity greater than cmp reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000636 def: Pat<(i1 (setne (and (shl 1, u5_0ImmPred:$u5), I32:$Rs), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000637 (S2_tstbit_i IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000638 def: Pat<(i1 (setne (and (shl 1, I32:$Rt), I32:$Rs), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000639 (S2_tstbit_r IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000640 def: Pat<(i1 (trunc I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000641 (S2_tstbit_i IntRegs:$Rs, 0)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000642 def: Pat<(i1 (trunc I64:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000643 (S2_tstbit_i (LoReg DoubleRegs:$Rs), 0)>;
644}
645
646let AddedComplexity = 20 in { // Complexity greater than compare reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000647 def: Pat<(i1 (seteq (and I32:$Rs, u6_0ImmPred:$u6), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000648 (C2_bitsclri IntRegs:$Rs, u6_0ImmPred:$u6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000649 def: Pat<(i1 (seteq (and I32:$Rs, I32:$Rt), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000650 (C2_bitsclr IntRegs:$Rs, IntRegs:$Rt)>;
651}
652
653let AddedComplexity = 10 in // Complexity greater than compare reg-reg.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000654def: Pat<(i1 (seteq (and I32:$Rs, I32:$Rt), IntRegs:$Rt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000655 (C2_bitsset IntRegs:$Rs, IntRegs:$Rt)>;
656
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000657def: Pat<(or (or (shl (or (shl (i32 (extloadi8 (add I32:$b, 3))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000658 (i32 8)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000659 (i32 (zextloadi8 (add I32:$b, 2)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000660 (i32 16)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000661 (shl (i32 (zextloadi8 (add I32:$b, 1))), (i32 8))),
662 (zextloadi8 I32:$b)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000663 (A2_swiz (L2_loadri_io IntRegs:$b, 0))>;
664
665// Patterns for loads of i1:
666def: Pat<(i1 (load AddrFI:$fi)),
667 (C2_tfrrp (L2_loadrub_io AddrFI:$fi, 0))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000668def: Pat<(i1 (load (add I32:$Rs, s32_0ImmPred:$Off))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000669 (C2_tfrrp (L2_loadrub_io IntRegs:$Rs, imm:$Off))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000670def: Pat<(i1 (load I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000671 (C2_tfrrp (L2_loadrub_io IntRegs:$Rs, 0))>;
672
673def I1toI32: OutPatFrag<(ops node:$Rs),
674 (C2_muxii (i1 $Rs), 1, 0)>;
675
676def I32toI1: OutPatFrag<(ops node:$Rs),
677 (i1 (C2_tfrrp (i32 $Rs)))>;
678
679defm: Storexm_pat<store, I1, s32_0ImmPred, I1toI32, S2_storerb_io>;
680def: Storexm_simple_pat<store, I1, I1toI32, S2_storerb_io>;
681
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000682def: Pat<(sra I64:$src, u6_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000683 (S2_asr_i_p DoubleRegs:$src, imm:$u6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000684def: Pat<(srl I64:$src, u6_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000685 (S2_lsr_i_p DoubleRegs:$src, imm:$u6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000686def: Pat<(shl I64:$src, u6_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000687 (S2_asl_i_p DoubleRegs:$src, imm:$u6)>;
688
689let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000690def: Pat<(add I32:$Rt, (shl I32:$Rs, u3_0ImmPred:$u3)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000691 (S2_addasl_rrri IntRegs:$Rt, IntRegs:$Rs, imm:$u3)>;
692
693def HexagonBARRIER: SDNode<"HexagonISD::BARRIER", SDTNone, [SDNPHasChain]>;
694def: Pat<(HexagonBARRIER), (Y2_barrier)>;
695
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000696def: Pat<(IsOrAdd (i32 AddrFI:$Rs), s32_0ImmPred:$off),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000697 (PS_fi (i32 AddrFI:$Rs), s32_0ImmPred:$off)>;
698
699
700// Support for generating global address.
701// Taken from X86InstrInfo.td.
702def SDTHexagonCONST32 : SDTypeProfile<1, 1, [SDTCisVT<0, i32>,
703 SDTCisVT<1, i32>,
704 SDTCisPtrTy<0>]>;
705def HexagonCONST32 : SDNode<"HexagonISD::CONST32", SDTHexagonCONST32>;
706def HexagonCONST32_GP : SDNode<"HexagonISD::CONST32_GP", SDTHexagonCONST32>;
707
708// Map TLS addressses to A2_tfrsi.
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +0000709def: Pat<(HexagonCONST32 tglobaltlsaddr:$addr), (A2_tfrsi s32_0Imm:$addr)>;
710def: Pat<(HexagonCONST32 bbl:$label), (A2_tfrsi s32_0Imm:$label)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000711
712def: Pat<(i64 imm:$v), (CONST64 imm:$v)>;
713def: Pat<(i1 0), (PS_false)>;
714def: Pat<(i1 1), (PS_true)>;
715
716// Pseudo instructions.
Serge Pavlovd526b132017-05-09 13:35:13 +0000717def SDT_SPCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32>,
718 SDTCisVT<1, i32> ]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000719def SDT_SPCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
720 SDTCisVT<1, i32> ]>;
721
722def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_SPCallSeqStart,
723 [SDNPHasChain, SDNPOutGlue]>;
724def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_SPCallSeqEnd,
725 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
726
727def SDT_SPCall : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
728
729// For tailcalls a HexagonTCRet SDNode has 3 SDNode Properties - a chain,
730// Optional Flag and Variable Arguments.
731// Its 1 Operand has pointer type.
732def HexagonTCRet : SDNode<"HexagonISD::TC_RETURN", SDT_SPCall,
733 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
734
735
Serge Pavlovd526b132017-05-09 13:35:13 +0000736def: Pat<(callseq_start timm:$amt, timm:$amt2),
737 (ADJCALLSTACKDOWN imm:$amt, imm:$amt2)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000738def: Pat<(callseq_end timm:$amt1, timm:$amt2),
739 (ADJCALLSTACKUP imm:$amt1, imm:$amt2)>;
740
741//Tail calls.
742def: Pat<(HexagonTCRet tglobaladdr:$dst),
743 (PS_tailcall_i tglobaladdr:$dst)>;
744def: Pat<(HexagonTCRet texternalsym:$dst),
745 (PS_tailcall_i texternalsym:$dst)>;
746def: Pat<(HexagonTCRet I32:$dst),
747 (PS_tailcall_r I32:$dst)>;
748
749// Map from r0 = and(r1, 65535) to r0 = zxth(r1)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000750def: Pat<(and I32:$src1, 65535),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000751 (A2_zxth IntRegs:$src1)>;
752
753// Map from r0 = and(r1, 255) to r0 = zxtb(r1).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000754def: Pat<(and I32:$src1, 255),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000755 (A2_zxtb IntRegs:$src1)>;
756
757// Map Add(p1, true) to p1 = not(p1).
758// Add(p1, false) should never be produced,
759// if it does, it got to be mapped to NOOP.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000760def: Pat<(add I1:$src1, -1),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000761 (C2_not PredRegs:$src1)>;
762
763// Map from p0 = pnot(p0); r0 = mux(p0, #i, #j) => r0 = mux(p0, #j, #i).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000764def: Pat<(select (not I1:$src1), s8_0ImmPred:$src2, s32_0ImmPred:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000765 (C2_muxii PredRegs:$src1, s32_0ImmPred:$src3, s8_0ImmPred:$src2)>;
766
767// Map from p0 = pnot(p0); r0 = select(p0, #i, r1)
768// => r0 = C2_muxir(p0, r1, #i)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000769def: Pat<(select (not I1:$src1), s32_0ImmPred:$src2,
770 I32:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000771 (C2_muxir PredRegs:$src1, IntRegs:$src3, s32_0ImmPred:$src2)>;
772
773// Map from p0 = pnot(p0); r0 = mux(p0, r1, #i)
774// => r0 = C2_muxri (p0, #i, r1)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000775def: Pat<(select (not I1:$src1), IntRegs:$src2, s32_0ImmPred:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000776 (C2_muxri PredRegs:$src1, s32_0ImmPred:$src3, IntRegs:$src2)>;
777
778// Map from p0 = pnot(p0); if (p0) jump => if (!p0) jump.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000779def: Pat<(brcond (not I1:$src1), bb:$offset),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000780 (J2_jumpf PredRegs:$src1, bb:$offset)>;
781
782// Map from Rdd = sign_extend_inreg(Rss, i32) -> Rdd = A2_sxtw(Rss.lo).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000783def: Pat<(i64 (sext_inreg I64:$src1, i32)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000784 (A2_sxtw (LoReg DoubleRegs:$src1))>;
785
786// Map from Rdd = sign_extend_inreg(Rss, i16) -> Rdd = A2_sxtw(A2_sxth(Rss.lo)).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000787def: Pat<(i64 (sext_inreg I64:$src1, i16)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000788 (A2_sxtw (A2_sxth (LoReg DoubleRegs:$src1)))>;
789
790// Map from Rdd = sign_extend_inreg(Rss, i8) -> Rdd = A2_sxtw(A2_sxtb(Rss.lo)).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000791def: Pat<(i64 (sext_inreg I64:$src1, i8)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000792 (A2_sxtw (A2_sxtb (LoReg DoubleRegs:$src1)))>;
793
794// We want to prevent emitting pnot's as much as possible.
795// Map brcond with an unsupported setcc to a J2_jumpf.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000796def : Pat <(brcond (i1 (setne I32:$src1, I32:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000797 bb:$offset),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000798 (J2_jumpf (C2_cmpeq I32:$src1, I32:$src2),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000799 bb:$offset)>;
800
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000801def : Pat <(brcond (i1 (setne I32:$src1, s10_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000802 bb:$offset),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000803 (J2_jumpf (C2_cmpeqi I32:$src1, s10_0ImmPred:$src2), bb:$offset)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000804
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000805def: Pat<(brcond (i1 (setne I1:$src1, (i1 -1))), bb:$offset),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000806 (J2_jumpf PredRegs:$src1, bb:$offset)>;
807
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000808def: Pat<(brcond (i1 (setne I1:$src1, (i1 0))), bb:$offset),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000809 (J2_jumpt PredRegs:$src1, bb:$offset)>;
810
811// cmp.lt(Rs, Imm) -> !cmp.ge(Rs, Imm) -> !cmp.gt(Rs, Imm-1)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000812def: Pat<(brcond (i1 (setlt I32:$src1, s8_0ImmPred:$src2)), bb:$offset),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +0000813 (J2_jumpf (C2_cmpgti IntRegs:$src1, (SDEC1 s8_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000814 bb:$offset)>;
815
816// Map from a 64-bit select to an emulated 64-bit mux.
817// Hexagon does not support 64-bit MUXes; so emulate with combines.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000818def: Pat<(select I1:$src1, I64:$src2,
819 I64:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000820 (A2_combinew (C2_mux PredRegs:$src1, (HiReg DoubleRegs:$src2),
821 (HiReg DoubleRegs:$src3)),
822 (C2_mux PredRegs:$src1, (LoReg DoubleRegs:$src2),
823 (LoReg DoubleRegs:$src3)))>;
824
825// Map from a 1-bit select to logical ops.
826// From LegalizeDAG.cpp: (B1 ? B2 : B3) <=> (B1 & B2)|(!B1&B3).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000827def: Pat<(select I1:$src1, I1:$src2, I1:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000828 (C2_or (C2_and PredRegs:$src1, PredRegs:$src2),
829 (C2_and (C2_not PredRegs:$src1), PredRegs:$src3))>;
830
831// Map for truncating from 64 immediates to 32 bit immediates.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000832def: Pat<(i32 (trunc I64:$src)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000833 (LoReg DoubleRegs:$src)>;
834
835// Map for truncating from i64 immediates to i1 bit immediates.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000836def: Pat<(i1 (trunc I64:$src)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000837 (C2_tfrrp (LoReg DoubleRegs:$src))>;
838
839// rs <= rt -> !(rs > rt).
840let AddedComplexity = 30 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000841def: Pat<(i1 (setle I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000842 (C2_not (C2_cmpgti IntRegs:$src1, s32_0ImmPred:$src2))>;
843
844// rs <= rt -> !(rs > rt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000845def : Pat<(i1 (setle I32:$src1, I32:$src2)),
846 (i1 (C2_not (C2_cmpgt I32:$src1, I32:$src2)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000847
848// Rss <= Rtt -> !(Rss > Rtt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000849def: Pat<(i1 (setle I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000850 (C2_not (C2_cmpgtp DoubleRegs:$src1, DoubleRegs:$src2))>;
851
852// Map cmpne -> cmpeq.
853// Hexagon_TODO: We should improve on this.
854// rs != rt -> !(rs == rt).
855let AddedComplexity = 30 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000856def: Pat<(i1 (setne I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000857 (C2_not (C2_cmpeqi IntRegs:$src1, s32_0ImmPred:$src2))>;
858
859// Convert setne back to xor for hexagon since we compute w/ pred registers.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000860def: Pat<(i1 (setne I1:$src1, I1:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000861 (C2_xor PredRegs:$src1, PredRegs:$src2)>;
862
863// Map cmpne(Rss) -> !cmpew(Rss).
864// rs != rt -> !(rs == rt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000865def: Pat<(i1 (setne I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000866 (C2_not (C2_cmpeqp DoubleRegs:$src1, DoubleRegs:$src2))>;
867
868// Map cmpge(Rs, Rt) -> !cmpgt(Rs, Rt).
869// rs >= rt -> !(rt > rs).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000870def : Pat <(i1 (setge I32:$src1, I32:$src2)),
871 (i1 (C2_not (i1 (C2_cmpgt I32:$src2, I32:$src1))))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000872
873// cmpge(Rs, Imm) -> cmpgt(Rs, Imm-1)
874let AddedComplexity = 30 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000875def: Pat<(i1 (setge I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +0000876 (C2_cmpgti IntRegs:$src1, (SDEC1 s32_0ImmPred:$src2))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000877
878// Map cmpge(Rss, Rtt) -> !cmpgt(Rtt, Rss).
879// rss >= rtt -> !(rtt > rss).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000880def: Pat<(i1 (setge I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000881 (C2_not (C2_cmpgtp DoubleRegs:$src2, DoubleRegs:$src1))>;
882
883// Map cmplt(Rs, Imm) -> !cmpge(Rs, Imm).
884// !cmpge(Rs, Imm) -> !cmpgt(Rs, Imm-1).
885// rs < rt -> !(rs >= rt).
886let AddedComplexity = 30 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000887def: Pat<(i1 (setlt I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +0000888 (C2_not (C2_cmpgti IntRegs:$src1, (SDEC1 s32_0ImmPred:$src2)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000889
890// Generate cmpgeu(Rs, #0) -> cmpeq(Rs, Rs)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000891def: Pat<(i1 (setuge I32:$src1, 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000892 (C2_cmpeq IntRegs:$src1, IntRegs:$src1)>;
893
894// Generate cmpgeu(Rs, #u8) -> cmpgtu(Rs, #u8 -1)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000895def: Pat<(i1 (setuge I32:$src1, u32_0ImmPred:$src2)),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +0000896 (C2_cmpgtui IntRegs:$src1, (UDEC1 u32_0ImmPred:$src2))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000897
898// Generate cmpgtu(Rs, #u9)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000899def: Pat<(i1 (setugt I32:$src1, u32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000900 (C2_cmpgtui IntRegs:$src1, u32_0ImmPred:$src2)>;
901
902// Map from Rs >= Rt -> !(Rt > Rs).
903// rs >= rt -> !(rt > rs).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000904def: Pat<(i1 (setuge I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000905 (C2_not (C2_cmpgtup DoubleRegs:$src2, DoubleRegs:$src1))>;
906
907// Map from cmpleu(Rss, Rtt) -> !cmpgtu(Rss, Rtt-1).
908// Map from (Rs <= Rt) -> !(Rs > Rt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000909def: Pat<(i1 (setule I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000910 (C2_not (C2_cmpgtup DoubleRegs:$src1, DoubleRegs:$src2))>;
911
912// Sign extends.
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000913// sext i1->i32
914def: Pat<(i32 (sext I1:$Pu)),
915 (C2_muxii I1:$Pu, -1, 0)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000916
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000917// sext i1->i64
918def: Pat<(i64 (sext I1:$Pu)),
919 (A2_combinew (C2_muxii PredRegs:$Pu, -1, 0),
920 (C2_muxii PredRegs:$Pu, -1, 0))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000921
922// Zero extends.
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000923// zext i1->i32
924def: Pat<(i32 (zext I1:$Pu)),
925 (C2_muxii PredRegs:$Pu, 1, 0)>;
926
927// zext i1->i64
928def: Pat<(i64 (zext I1:$Pu)),
929 (ToZext64 (C2_muxii PredRegs:$Pu, 1, 0))>;
930
931// zext i32->i64
932def: Pat<(Zext64 I32:$Rs),
933 (ToZext64 IntRegs:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000934
935// Map from Rs = Pd to Pd = mux(Pd, #1, #0)
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000936def: Pat<(i32 (anyext I1:$Pu)),
937 (C2_muxii PredRegs:$Pu, 1, 0)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000938
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000939// Map from Rss = Pd to Rdd = combine(#0, (mux(Pd, #1, #0)))
940def: Pat<(i64 (anyext I1:$Pu)),
941 (ToZext64 (C2_muxii PredRegs:$Pu, 1, 0))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000942
943// Clear the sign bit in a 64-bit register.
944def ClearSign : OutPatFrag<(ops node:$Rss),
945 (A2_combinew (S2_clrbit_i (HiReg $Rss), 31), (LoReg $Rss))>;
946
947def MulHU : OutPatFrag<(ops node:$Rss, node:$Rtt),
948 (A2_addp
949 (M2_dpmpyuu_acc_s0
950 (S2_lsr_i_p
951 (A2_addp
952 (M2_dpmpyuu_acc_s0
953 (S2_lsr_i_p (M2_dpmpyuu_s0 (LoReg $Rss), (LoReg $Rtt)), 32),
954 (HiReg $Rss),
955 (LoReg $Rtt)),
956 (A2_combinew (A2_tfrsi 0),
957 (LoReg (M2_dpmpyuu_s0 (LoReg $Rss), (HiReg $Rtt))))),
958 32),
959 (HiReg $Rss),
960 (HiReg $Rtt)),
961 (S2_lsr_i_p (M2_dpmpyuu_s0 (LoReg $Rss), (HiReg $Rtt)), 32))>;
962
963// Multiply 64-bit unsigned and use upper result.
964def : Pat <(mulhu I64:$Rss, I64:$Rtt), (MulHU $Rss, $Rtt)>;
965
966// Multiply 64-bit signed and use upper result.
967//
968// For two signed 64-bit integers A and B, let A' and B' denote A and B
969// with the sign bit cleared. Then A = -2^63*s(A) + A', where s(A) is the
970// sign bit of A (and identically for B). With this notation, the signed
971// product A*B can be written as:
972// AB = (-2^63 s(A) + A') * (-2^63 s(B) + B')
973// = 2^126 s(A)s(B) - 2^63 [s(A)B'+s(B)A'] + A'B'
974// = 2^126 s(A)s(B) + 2^63 [s(A)B'+s(B)A'] + A'B' - 2*2^63 [s(A)B'+s(B)A']
975// = (unsigned product AB) - 2^64 [s(A)B'+s(B)A']
976
977def : Pat <(mulhs I64:$Rss, I64:$Rtt),
978 (A2_subp
979 (MulHU $Rss, $Rtt),
980 (A2_addp
981 (A2_andp (S2_asr_i_p $Rss, 63), (ClearSign $Rtt)),
982 (A2_andp (S2_asr_i_p $Rtt, 63), (ClearSign $Rss))))>;
983
984// Hexagon specific ISD nodes.
985def SDTHexagonALLOCA : SDTypeProfile<1, 2,
986 [SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
987def HexagonALLOCA : SDNode<"HexagonISD::ALLOCA", SDTHexagonALLOCA,
988 [SDNPHasChain]>;
989
990
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000991def: Pat<(HexagonALLOCA I32:$Rs, (i32 imm:$A)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000992 (PS_alloca IntRegs:$Rs, imm:$A)>;
993
994def HexagonJT: SDNode<"HexagonISD::JT", SDTIntUnaryOp>;
995def HexagonCP: SDNode<"HexagonISD::CP", SDTIntUnaryOp>;
996
997def: Pat<(HexagonJT tjumptable:$dst), (A2_tfrsi imm:$dst)>;
998def: Pat<(HexagonCP tconstpool:$dst), (A2_tfrsi imm:$dst)>;
999
1000let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001001def: Pat<(add I32:$src1, (sra I32:$Rs, u5_0ImmPred:$u5)), (S2_asr_i_r_acc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1002def: Pat<(sub I32:$src1, (sra I32:$Rs, u5_0ImmPred:$u5)), (S2_asr_i_r_nac IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1003def: Pat<(and I32:$src1, (sra I32:$Rs, u5_0ImmPred:$u5)), (S2_asr_i_r_and IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1004def: Pat<(or I32:$src1, (sra I32:$Rs, u5_0ImmPred:$u5)), (S2_asr_i_r_or IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001005
1006let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001007def: Pat<(add I64:$src1, (sra I64:$Rs, u6_0ImmPred:$u5)), (S2_asr_i_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1008def: Pat<(sub I64:$src1, (sra I64:$Rs, u6_0ImmPred:$u5)), (S2_asr_i_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1009def: Pat<(and I64:$src1, (sra I64:$Rs, u6_0ImmPred:$u5)), (S2_asr_i_p_and DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1010def: Pat<(or I64:$src1, (sra I64:$Rs, u6_0ImmPred:$u5)), (S2_asr_i_p_or DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001011
1012let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001013def: Pat<(add I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_acc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1014def: Pat<(sub I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_nac IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1015def: Pat<(and I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_and IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1016def: Pat<(or I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_or IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001017let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001018def: Pat<(xor I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_xacc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001019
1020let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001021def: Pat<(add I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1022def: Pat<(sub I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1023def: Pat<(and I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_and DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1024def: Pat<(or I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_or DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001025let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001026def: Pat<(xor I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_xacc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001027
1028let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001029def: Pat<(add I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_acc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1030def: Pat<(sub I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_nac IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1031def: Pat<(and I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_and IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1032def: Pat<(or I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_or IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001033let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001034def: Pat<(xor I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_xacc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001035
1036let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001037def: Pat<(add I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1038def: Pat<(sub I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1039def: Pat<(and I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_and DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1040def: Pat<(or I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_or DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001041let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001042def: Pat<(xor I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_xacc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001043
1044let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001045def: Pat<(add I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_asl_r_r_acc IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1046def: Pat<(sub I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_asl_r_r_nac IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1047def: Pat<(and I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_asl_r_r_and IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1048def: Pat<(or I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_asl_r_r_or IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001049let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001050def: Pat<(add I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1051def: Pat<(sub I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1052def: Pat<(and I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_and DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1053def: Pat<(or I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_or DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1054def: Pat<(xor I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_xor DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001055
1056let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001057def: Pat<(add I32:$src1, (sra I32:$Rs, I32:$Rt)), (S2_asr_r_r_acc IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1058def: Pat<(sub I32:$src1, (sra I32:$Rs, I32:$Rt)), (S2_asr_r_r_nac IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1059def: Pat<(and I32:$src1, (sra I32:$Rs, I32:$Rt)), (S2_asr_r_r_and IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1060def: Pat<(or I32:$src1, (sra I32:$Rs, I32:$Rt)), (S2_asr_r_r_or IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001061let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001062def: Pat<(add I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1063def: Pat<(sub I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1064def: Pat<(and I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_and DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1065def: Pat<(or I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_or DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1066def: Pat<(xor I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_xor DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001067
1068let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001069def: Pat<(add I32:$src1, (srl I32:$Rs, I32:$Rt)), (S2_lsr_r_r_acc IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1070def: Pat<(sub I32:$src1, (srl I32:$Rs, I32:$Rt)), (S2_lsr_r_r_nac IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1071def: Pat<(and I32:$src1, (srl I32:$Rs, I32:$Rt)), (S2_lsr_r_r_and IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1072def: Pat<(or I32:$src1, (srl I32:$Rs, I32:$Rt)), (S2_lsr_r_r_or IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001073let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001074def: Pat<(add I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1075def: Pat<(sub I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1076def: Pat<(and I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_and DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1077def: Pat<(or I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_or DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1078def: Pat<(xor I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_xor DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001079
1080let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001081def: Pat<(add I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_lsl_r_r_acc IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1082def: Pat<(sub I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_lsl_r_r_nac IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1083def: Pat<(and I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_lsl_r_r_and IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1084def: Pat<(or I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_lsl_r_r_or IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001085let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001086def: Pat<(add I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1087def: Pat<(sub I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1088def: Pat<(and I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_and DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1089def: Pat<(or I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_or DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1090def: Pat<(xor I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_xor DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001091
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001092def: Pat<(sra I64:$src1, I32:$src2), (S2_asr_r_p DoubleRegs:$src1, IntRegs:$src2)>;
1093def: Pat<(srl I64:$src1, I32:$src2), (S2_lsr_r_p DoubleRegs:$src1, IntRegs:$src2)>;
1094def: Pat<(shl I64:$src1, I32:$src2), (S2_asl_r_p DoubleRegs:$src1, IntRegs:$src2)>;
1095def: Pat<(shl I64:$src1, I32:$src2), (S2_lsl_r_p DoubleRegs:$src1, IntRegs:$src2)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001096
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001097def: Pat<(sra I32:$src1, I32:$src2), (S2_asr_r_r IntRegs:$src1, IntRegs:$src2)>;
1098def: Pat<(srl I32:$src1, I32:$src2), (S2_lsr_r_r IntRegs:$src1, IntRegs:$src2)>;
1099def: Pat<(shl I32:$src1, I32:$src2), (S2_asl_r_r IntRegs:$src1, IntRegs:$src2)>;
1100def: Pat<(shl I32:$src1, I32:$src2), (S2_lsl_r_r IntRegs:$src1, IntRegs:$src2)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001101
1102def SDTHexagonINSERT:
1103 SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
1104 SDTCisInt<0>, SDTCisVT<3, i32>, SDTCisVT<4, i32>]>;
1105def SDTHexagonINSERTRP:
1106 SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
1107 SDTCisInt<0>, SDTCisVT<3, i64>]>;
1108
1109def HexagonINSERT : SDNode<"HexagonISD::INSERT", SDTHexagonINSERT>;
1110def HexagonINSERTRP : SDNode<"HexagonISD::INSERTRP", SDTHexagonINSERTRP>;
1111
1112def: Pat<(HexagonINSERT I32:$Rs, I32:$Rt, u5_0ImmPred:$u1, u5_0ImmPred:$u2),
1113 (S2_insert I32:$Rs, I32:$Rt, u5_0ImmPred:$u1, u5_0ImmPred:$u2)>;
1114def: Pat<(HexagonINSERT I64:$Rs, I64:$Rt, u6_0ImmPred:$u1, u6_0ImmPred:$u2),
1115 (S2_insertp I64:$Rs, I64:$Rt, u6_0ImmPred:$u1, u6_0ImmPred:$u2)>;
1116def: Pat<(HexagonINSERTRP I32:$Rs, I32:$Rt, I64:$Ru),
1117 (S2_insert_rp I32:$Rs, I32:$Rt, I64:$Ru)>;
1118def: Pat<(HexagonINSERTRP I64:$Rs, I64:$Rt, I64:$Ru),
1119 (S2_insertp_rp I64:$Rs, I64:$Rt, I64:$Ru)>;
1120
1121let AddedComplexity = 100 in
1122def: Pat<(or (or (shl (HexagonINSERT (i32 (zextloadi8 (add I32:$b, 2))),
1123 (i32 (extloadi8 (add I32:$b, 3))),
1124 24, 8),
1125 (i32 16)),
1126 (shl (i32 (zextloadi8 (add I32:$b, 1))), (i32 8))),
1127 (zextloadi8 I32:$b)),
1128 (A2_swiz (L2_loadri_io I32:$b, 0))>;
1129
1130def SDTHexagonEXTRACTU:
1131 SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisInt<1>,
1132 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
1133def SDTHexagonEXTRACTURP:
1134 SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisInt<1>,
1135 SDTCisVT<2, i64>]>;
1136
1137def HexagonEXTRACTU : SDNode<"HexagonISD::EXTRACTU", SDTHexagonEXTRACTU>;
1138def HexagonEXTRACTURP : SDNode<"HexagonISD::EXTRACTURP", SDTHexagonEXTRACTURP>;
1139
1140def: Pat<(HexagonEXTRACTU I32:$src1, u5_0ImmPred:$src2, u5_0ImmPred:$src3),
1141 (S2_extractu I32:$src1, u5_0ImmPred:$src2, u5_0ImmPred:$src3)>;
1142def: Pat<(HexagonEXTRACTU I64:$src1, u6_0ImmPred:$src2, u6_0ImmPred:$src3),
1143 (S2_extractup I64:$src1, u6_0ImmPred:$src2, u6_0ImmPred:$src3)>;
1144def: Pat<(HexagonEXTRACTURP I32:$src1, I64:$src2),
1145 (S2_extractu_rp I32:$src1, I64:$src2)>;
1146def: Pat<(HexagonEXTRACTURP I64:$src1, I64:$src2),
1147 (S2_extractup_rp I64:$src1, I64:$src2)>;
1148
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001149def n8_0ImmPred: PatLeaf<(i32 imm), [{
1150 int64_t V = N->getSExtValue();
1151 return -255 <= V && V <= 0;
1152}]>;
1153
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001154// Change the sign of the immediate for Rd=-mpyi(Rs,#u8)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001155def: Pat<(mul I32:$src1, (ineg n8_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001156 (M2_mpysin IntRegs:$src1, u8_0ImmPred:$src2)>;
1157
1158multiclass MinMax_pats_p<PatFrag Op, InstHexagon Inst, InstHexagon SwapInst> {
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00001159 defm: T_MinMax_pats<Op, I64, Inst, SwapInst>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001160}
1161
Krzysztof Parzyszek84755102016-11-06 17:56:48 +00001162def: Pat<(add (Sext64 I32:$Rs), I64:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001163 (A2_addsp IntRegs:$Rs, DoubleRegs:$Rt)>;
1164
1165let AddedComplexity = 200 in {
1166 defm: MinMax_pats_p<setge, A2_maxp, A2_minp>;
1167 defm: MinMax_pats_p<setgt, A2_maxp, A2_minp>;
1168 defm: MinMax_pats_p<setle, A2_minp, A2_maxp>;
1169 defm: MinMax_pats_p<setlt, A2_minp, A2_maxp>;
1170 defm: MinMax_pats_p<setuge, A2_maxup, A2_minup>;
1171 defm: MinMax_pats_p<setugt, A2_maxup, A2_minup>;
1172 defm: MinMax_pats_p<setule, A2_minup, A2_maxup>;
1173 defm: MinMax_pats_p<setult, A2_minup, A2_maxup>;
1174}
1175
1176def callv3 : SDNode<"HexagonISD::CALL", SDT_SPCall,
1177 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, SDNPVariadic]>;
1178
1179def callv3nr : SDNode<"HexagonISD::CALLnr", SDT_SPCall,
1180 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, SDNPVariadic]>;
1181
1182
1183// Map call instruction
1184def : Pat<(callv3 I32:$dst),
1185 (J2_callr I32:$dst)>;
1186def : Pat<(callv3 tglobaladdr:$dst),
1187 (J2_call tglobaladdr:$dst)>;
1188def : Pat<(callv3 texternalsym:$dst),
1189 (J2_call texternalsym:$dst)>;
1190def : Pat<(callv3 tglobaltlsaddr:$dst),
1191 (J2_call tglobaltlsaddr:$dst)>;
1192
1193def : Pat<(callv3nr I32:$dst),
1194 (PS_callr_nr I32:$dst)>;
1195def : Pat<(callv3nr tglobaladdr:$dst),
1196 (PS_call_nr tglobaladdr:$dst)>;
1197def : Pat<(callv3nr texternalsym:$dst),
1198 (PS_call_nr texternalsym:$dst)>;
1199
1200
1201def addrga: PatLeaf<(i32 AddrGA:$Addr)>;
1202def addrgp: PatLeaf<(i32 AddrGP:$Addr)>;
1203
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001204
1205// Pats for instruction selection.
1206
1207// A class to embed the usual comparison patfrags within a zext to i32.
1208// The seteq/setne frags use "lhs" and "rhs" as operands, so use the same
1209// names, or else the frag's "body" won't match the operands.
1210class CmpInReg<PatFrag Op>
1211 : PatFrag<(ops node:$lhs, node:$rhs),(i32 (zext (i1 Op.Fragment)))>;
1212
1213def: T_cmp32_rr_pat<A4_rcmpeq, CmpInReg<seteq>, i32>;
1214def: T_cmp32_rr_pat<A4_rcmpneq, CmpInReg<setne>, i32>;
1215
1216def: T_cmp32_rr_pat<C4_cmpneq, setne, i1>;
1217def: T_cmp32_rr_pat<C4_cmplte, setle, i1>;
1218def: T_cmp32_rr_pat<C4_cmplteu, setule, i1>;
1219
1220def: T_cmp32_rr_pat<C4_cmplte, RevCmp<setge>, i1>;
1221def: T_cmp32_rr_pat<C4_cmplteu, RevCmp<setuge>, i1>;
1222
1223let AddedComplexity = 100 in {
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001224 def: Pat<(i1 (seteq (and (xor I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001225 255), 0)),
1226 (A4_cmpbeq IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001227 def: Pat<(i1 (setne (and (xor I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001228 255), 0)),
1229 (C2_not (A4_cmpbeq IntRegs:$Rs, IntRegs:$Rt))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001230 def: Pat<(i1 (seteq (and (xor I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001231 65535), 0)),
1232 (A4_cmpheq IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001233 def: Pat<(i1 (setne (and (xor I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001234 65535), 0)),
1235 (C2_not (A4_cmpheq IntRegs:$Rs, IntRegs:$Rt))>;
1236}
1237
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001238def: Pat<(i32 (zext (i1 (seteq I32:$Rs, s32_0ImmPred:$s8)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001239 (A4_rcmpeqi IntRegs:$Rs, s32_0ImmPred:$s8)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001240def: Pat<(i32 (zext (i1 (setne I32:$Rs, s32_0ImmPred:$s8)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001241 (A4_rcmpneqi IntRegs:$Rs, s32_0ImmPred:$s8)>;
1242
1243// Preserve the S2_tstbit_r generation
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001244def: Pat<(i32 (zext (i1 (setne (i32 (and (i32 (shl 1, I32:$src2)),
1245 I32:$src1)), 0)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001246 (C2_muxii (S2_tstbit_r IntRegs:$src1, IntRegs:$src2), 1, 0)>;
1247
1248// The complexity of the combines involving immediates should be greater
1249// than the complexity of the combine with two registers.
1250let AddedComplexity = 50 in {
1251def: Pat<(HexagonCOMBINE IntRegs:$r, s32_0ImmPred:$i),
1252 (A4_combineri IntRegs:$r, s32_0ImmPred:$i)>;
1253
1254def: Pat<(HexagonCOMBINE s32_0ImmPred:$i, IntRegs:$r),
1255 (A4_combineir s32_0ImmPred:$i, IntRegs:$r)>;
1256}
1257
1258// The complexity of the combine with two immediates should be greater than
1259// the complexity of a combine involving a register.
1260let AddedComplexity = 75 in {
1261def: Pat<(HexagonCOMBINE s8_0ImmPred:$s8, u32_0ImmPred:$u6),
1262 (A4_combineii imm:$s8, imm:$u6)>;
1263def: Pat<(HexagonCOMBINE s32_0ImmPred:$s8, s8_0ImmPred:$S8),
1264 (A2_combineii imm:$s8, imm:$S8)>;
1265}
1266
1267
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001268// Patterns to generate indexed loads with different forms of the address:
1269// - frameindex,
1270// - base + offset,
1271// - base (without offset).
1272multiclass Loadxm_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1273 PatLeaf ImmPred, InstHexagon MI> {
1274 def: Pat<(VT (Load AddrFI:$fi)),
1275 (VT (ValueMod (MI AddrFI:$fi, 0)))>;
1276 def: Pat<(VT (Load (add AddrFI:$fi, ImmPred:$Off))),
1277 (VT (ValueMod (MI AddrFI:$fi, imm:$Off)))>;
1278 def: Pat<(VT (Load (add IntRegs:$Rs, ImmPred:$Off))),
1279 (VT (ValueMod (MI IntRegs:$Rs, imm:$Off)))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001280 def: Pat<(VT (Load I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001281 (VT (ValueMod (MI IntRegs:$Rs, 0)))>;
1282}
1283
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001284defm: Loadxm_pat<extloadi1, i64, ToZext64, s32_0ImmPred, L2_loadrub_io>;
1285defm: Loadxm_pat<extloadi8, i64, ToZext64, s32_0ImmPred, L2_loadrub_io>;
1286defm: Loadxm_pat<extloadi16, i64, ToZext64, s31_1ImmPred, L2_loadruh_io>;
1287defm: Loadxm_pat<zextloadi1, i64, ToZext64, s32_0ImmPred, L2_loadrub_io>;
1288defm: Loadxm_pat<zextloadi8, i64, ToZext64, s32_0ImmPred, L2_loadrub_io>;
1289defm: Loadxm_pat<zextloadi16, i64, ToZext64, s31_1ImmPred, L2_loadruh_io>;
1290defm: Loadxm_pat<sextloadi8, i64, ToSext64, s32_0ImmPred, L2_loadrb_io>;
1291defm: Loadxm_pat<sextloadi16, i64, ToSext64, s31_1ImmPred, L2_loadrh_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001292
1293// Map Rdd = anyext(Rs) -> Rdd = combine(#0, Rs).
Krzysztof Parzyszek84755102016-11-06 17:56:48 +00001294def: Pat<(Aext64 I32:$src1), (ToZext64 IntRegs:$src1)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001295
1296multiclass T_LoadAbsReg_Pat <PatFrag ldOp, InstHexagon MI, ValueType VT = i32> {
1297 def : Pat <(VT (ldOp (add (shl IntRegs:$src1, u2_0ImmPred:$src2),
1298 (HexagonCONST32 tglobaladdr:$src3)))),
1299 (MI IntRegs:$src1, u2_0ImmPred:$src2, tglobaladdr:$src3)>;
1300 def : Pat <(VT (ldOp (add IntRegs:$src1,
1301 (HexagonCONST32 tglobaladdr:$src2)))),
1302 (MI IntRegs:$src1, 0, tglobaladdr:$src2)>;
1303
1304 def : Pat <(VT (ldOp (add (shl IntRegs:$src1, u2_0ImmPred:$src2),
1305 (HexagonCONST32 tconstpool:$src3)))),
1306 (MI IntRegs:$src1, u2_0ImmPred:$src2, tconstpool:$src3)>;
1307 def : Pat <(VT (ldOp (add IntRegs:$src1,
1308 (HexagonCONST32 tconstpool:$src2)))),
1309 (MI IntRegs:$src1, 0, tconstpool:$src2)>;
1310
1311 def : Pat <(VT (ldOp (add (shl IntRegs:$src1, u2_0ImmPred:$src2),
1312 (HexagonCONST32 tjumptable:$src3)))),
1313 (MI IntRegs:$src1, u2_0ImmPred:$src2, tjumptable:$src3)>;
1314 def : Pat <(VT (ldOp (add IntRegs:$src1,
1315 (HexagonCONST32 tjumptable:$src2)))),
1316 (MI IntRegs:$src1, 0, tjumptable:$src2)>;
1317}
1318
1319let AddedComplexity = 60 in {
1320defm : T_LoadAbsReg_Pat <sextloadi8, L4_loadrb_ur>;
1321defm : T_LoadAbsReg_Pat <zextloadi8, L4_loadrub_ur>;
1322defm : T_LoadAbsReg_Pat <extloadi8, L4_loadrub_ur>;
1323
1324defm : T_LoadAbsReg_Pat <sextloadi16, L4_loadrh_ur>;
1325defm : T_LoadAbsReg_Pat <zextloadi16, L4_loadruh_ur>;
1326defm : T_LoadAbsReg_Pat <extloadi16, L4_loadruh_ur>;
1327
1328defm : T_LoadAbsReg_Pat <load, L4_loadri_ur>;
1329defm : T_LoadAbsReg_Pat <load, L4_loadrd_ur, i64>;
1330}
1331
1332// 'def pats' for load instructions with base + register offset and non-zero
1333// immediate value. Immediate value is used to left-shift the second
1334// register operand.
1335class Loadxs_pat<PatFrag Load, ValueType VT, InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001336 : Pat<(VT (Load (add I32:$Rs,
1337 (i32 (shl I32:$Rt, u2_0ImmPred:$u2))))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001338 (VT (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2))>;
1339
1340let AddedComplexity = 40 in {
1341 def: Loadxs_pat<extloadi8, i32, L4_loadrub_rr>;
1342 def: Loadxs_pat<zextloadi8, i32, L4_loadrub_rr>;
1343 def: Loadxs_pat<sextloadi8, i32, L4_loadrb_rr>;
1344 def: Loadxs_pat<extloadi16, i32, L4_loadruh_rr>;
1345 def: Loadxs_pat<zextloadi16, i32, L4_loadruh_rr>;
1346 def: Loadxs_pat<sextloadi16, i32, L4_loadrh_rr>;
1347 def: Loadxs_pat<load, i32, L4_loadri_rr>;
1348 def: Loadxs_pat<load, i64, L4_loadrd_rr>;
1349}
1350
1351// 'def pats' for load instruction base + register offset and
1352// zero immediate value.
1353class Loadxs_simple_pat<PatFrag Load, ValueType VT, InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001354 : Pat<(VT (Load (add I32:$Rs, I32:$Rt))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001355 (VT (MI IntRegs:$Rs, IntRegs:$Rt, 0))>;
1356
1357let AddedComplexity = 20 in {
1358 def: Loadxs_simple_pat<extloadi8, i32, L4_loadrub_rr>;
1359 def: Loadxs_simple_pat<zextloadi8, i32, L4_loadrub_rr>;
1360 def: Loadxs_simple_pat<sextloadi8, i32, L4_loadrb_rr>;
1361 def: Loadxs_simple_pat<extloadi16, i32, L4_loadruh_rr>;
1362 def: Loadxs_simple_pat<zextloadi16, i32, L4_loadruh_rr>;
1363 def: Loadxs_simple_pat<sextloadi16, i32, L4_loadrh_rr>;
1364 def: Loadxs_simple_pat<load, i32, L4_loadri_rr>;
1365 def: Loadxs_simple_pat<load, i64, L4_loadrd_rr>;
1366}
1367
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001368let AddedComplexity = 40 in
1369multiclass T_StoreAbsReg_Pats <InstHexagon MI, RegisterClass RC, ValueType VT,
1370 PatFrag stOp> {
1371 def : Pat<(stOp (VT RC:$src4),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001372 (add (shl I32:$src1, u2_0ImmPred:$src2),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001373 u32_0ImmPred:$src3)),
1374 (MI IntRegs:$src1, u2_0ImmPred:$src2, u32_0ImmPred:$src3, RC:$src4)>;
1375
1376 def : Pat<(stOp (VT RC:$src4),
1377 (add (shl IntRegs:$src1, u2_0ImmPred:$src2),
1378 (HexagonCONST32 tglobaladdr:$src3))),
1379 (MI IntRegs:$src1, u2_0ImmPred:$src2, tglobaladdr:$src3, RC:$src4)>;
1380
1381 def : Pat<(stOp (VT RC:$src4),
1382 (add IntRegs:$src1, (HexagonCONST32 tglobaladdr:$src3))),
1383 (MI IntRegs:$src1, 0, tglobaladdr:$src3, RC:$src4)>;
1384}
1385
1386defm : T_StoreAbsReg_Pats <S4_storerd_ur, DoubleRegs, i64, store>;
1387defm : T_StoreAbsReg_Pats <S4_storeri_ur, IntRegs, i32, store>;
1388defm : T_StoreAbsReg_Pats <S4_storerb_ur, IntRegs, i32, truncstorei8>;
1389defm : T_StoreAbsReg_Pats <S4_storerh_ur, IntRegs, i32, truncstorei16>;
1390
1391class Storexs_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001392 : Pat<(Store Value:$Ru, (add I32:$Rs,
1393 (i32 (shl I32:$Rt, u2_0ImmPred:$u2)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001394 (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2, Value:$Ru)>;
1395
1396let AddedComplexity = 40 in {
1397 def: Storexs_pat<truncstorei8, I32, S4_storerb_rr>;
1398 def: Storexs_pat<truncstorei16, I32, S4_storerh_rr>;
1399 def: Storexs_pat<store, I32, S4_storeri_rr>;
1400 def: Storexs_pat<store, I64, S4_storerd_rr>;
1401}
1402
1403def s30_2ProperPred : PatLeaf<(i32 imm), [{
1404 int64_t v = (int64_t)N->getSExtValue();
1405 return isShiftedInt<30,2>(v) && !isShiftedInt<29,3>(v);
1406}]>;
1407def RoundTo8 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001408 int32_t Imm = N->getSExtValue();
1409 return CurDAG->getTargetConstant(Imm & -8, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001410}]>;
1411
1412let AddedComplexity = 40 in
1413def: Pat<(store I64:$Ru, (add I32:$Rs, s30_2ProperPred:$Off)),
1414 (S2_storerd_io (A2_addi I32:$Rs, 4), (RoundTo8 $Off), I64:$Ru)>;
1415
1416class Store_rr_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
1417 : Pat<(Store Value:$Ru, (add I32:$Rs, I32:$Rt)),
1418 (MI IntRegs:$Rs, IntRegs:$Rt, 0, Value:$Ru)>;
1419
1420let AddedComplexity = 20 in {
1421 def: Store_rr_pat<truncstorei8, I32, S4_storerb_rr>;
1422 def: Store_rr_pat<truncstorei16, I32, S4_storerh_rr>;
1423 def: Store_rr_pat<store, I32, S4_storeri_rr>;
1424 def: Store_rr_pat<store, I64, S4_storerd_rr>;
1425}
1426
1427
1428def IMM_BYTE : SDNodeXForm<imm, [{
1429 // -1 etc is represented as 255 etc
1430 // assigning to a byte restores our desired signed value.
1431 int8_t imm = N->getSExtValue();
1432 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
1433}]>;
1434
1435def IMM_HALF : SDNodeXForm<imm, [{
1436 // -1 etc is represented as 65535 etc
1437 // assigning to a short restores our desired signed value.
1438 int16_t imm = N->getSExtValue();
1439 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
1440}]>;
1441
1442def IMM_WORD : SDNodeXForm<imm, [{
1443 // -1 etc can be represented as 4294967295 etc
1444 // Currently, it's not doing this. But some optimization
1445 // might convert -1 to a large +ve number.
1446 // assigning to a word restores our desired signed value.
1447 int32_t imm = N->getSExtValue();
1448 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
1449}]>;
1450
1451def ToImmByte : OutPatFrag<(ops node:$R), (IMM_BYTE $R)>;
1452def ToImmHalf : OutPatFrag<(ops node:$R), (IMM_HALF $R)>;
1453def ToImmWord : OutPatFrag<(ops node:$R), (IMM_WORD $R)>;
1454
1455// Emit store-immediate, but only when the stored value will not be constant-
1456// extended. The reason for that is that there is no pass that can optimize
1457// constant extenders in store-immediate instructions. In some cases we can
1458// end up will a number of such stores, all of which store the same extended
1459// value (e.g. after unrolling a loop that initializes floating point array).
1460
1461// Predicates to determine if the 16-bit immediate is expressible as a sign-
1462// extended 8-bit immediate. Store-immediate-halfword will ignore any bits
1463// beyond 0..15, so we don't care what is in there.
1464
1465def i16in8ImmPred: PatLeaf<(i32 imm), [{
1466 int64_t v = (int16_t)N->getSExtValue();
1467 return v == (int64_t)(int8_t)v;
1468}]>;
1469
1470// Predicates to determine if the 32-bit immediate is expressible as a sign-
1471// extended 8-bit immediate.
1472def i32in8ImmPred: PatLeaf<(i32 imm), [{
1473 int64_t v = (int32_t)N->getSExtValue();
1474 return v == (int64_t)(int8_t)v;
1475}]>;
1476
1477
1478let AddedComplexity = 40 in {
1479 // Even though the offset is not extendable in the store-immediate, we
1480 // can still generate the fi# in the base address. If the final offset
1481 // is not valid for the instruction, we will replace it with a scratch
1482 // register.
1483// def: Storexm_fi_pat <truncstorei8, s32_0ImmPred, ToImmByte, S4_storeirb_io>;
1484// def: Storexm_fi_pat <truncstorei16, i16in8ImmPred, ToImmHalf,
1485// S4_storeirh_io>;
1486// def: Storexm_fi_pat <store, i32in8ImmPred, ToImmWord, S4_storeiri_io>;
1487
1488// defm: Storexm_fi_add_pat <truncstorei8, s32_0ImmPred, u6_0ImmPred, ToImmByte,
1489// S4_storeirb_io>;
1490// defm: Storexm_fi_add_pat <truncstorei16, i16in8ImmPred, u6_1ImmPred,
1491// ToImmHalf, S4_storeirh_io>;
1492// defm: Storexm_fi_add_pat <store, i32in8ImmPred, u6_2ImmPred, ToImmWord,
1493// S4_storeiri_io>;
1494
1495 defm: Storexm_add_pat<truncstorei8, s32_0ImmPred, u6_0ImmPred, ToImmByte,
1496 S4_storeirb_io>;
1497 defm: Storexm_add_pat<truncstorei16, i16in8ImmPred, u6_1ImmPred, ToImmHalf,
1498 S4_storeirh_io>;
1499 defm: Storexm_add_pat<store, i32in8ImmPred, u6_2ImmPred, ToImmWord,
1500 S4_storeiri_io>;
1501}
1502
1503def: Storexm_simple_pat<truncstorei8, s32_0ImmPred, ToImmByte, S4_storeirb_io>;
1504def: Storexm_simple_pat<truncstorei16, s32_0ImmPred, ToImmHalf, S4_storeirh_io>;
1505def: Storexm_simple_pat<store, s32_0ImmPred, ToImmWord, S4_storeiri_io>;
1506
1507// op(Ps, op(Pt, Pu))
1508class LogLog_pat<SDNode Op1, SDNode Op2, InstHexagon MI>
1509 : Pat<(i1 (Op1 I1:$Ps, (Op2 I1:$Pt, I1:$Pu))),
1510 (MI I1:$Ps, I1:$Pt, I1:$Pu)>;
1511
1512// op(Ps, op(Pt, ~Pu))
1513class LogLogNot_pat<SDNode Op1, SDNode Op2, InstHexagon MI>
1514 : Pat<(i1 (Op1 I1:$Ps, (Op2 I1:$Pt, (not I1:$Pu)))),
1515 (MI I1:$Ps, I1:$Pt, I1:$Pu)>;
1516
1517def: LogLog_pat<and, and, C4_and_and>;
1518def: LogLog_pat<and, or, C4_and_or>;
1519def: LogLog_pat<or, and, C4_or_and>;
1520def: LogLog_pat<or, or, C4_or_or>;
1521
1522def: LogLogNot_pat<and, and, C4_and_andn>;
1523def: LogLogNot_pat<and, or, C4_and_orn>;
1524def: LogLogNot_pat<or, and, C4_or_andn>;
1525def: LogLogNot_pat<or, or, C4_or_orn>;
1526
1527//===----------------------------------------------------------------------===//
1528// PIC: Support for PIC compilations. The patterns and SD nodes defined
1529// below are needed to support code generation for PIC
1530//===----------------------------------------------------------------------===//
1531
1532def SDT_HexagonAtGot
1533 : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>]>;
1534def SDT_HexagonAtPcrel
1535 : SDTypeProfile<1, 1, [SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
1536
1537// AT_GOT address-of-GOT, address-of-global, offset-in-global
1538def HexagonAtGot : SDNode<"HexagonISD::AT_GOT", SDT_HexagonAtGot>;
1539// AT_PCREL address-of-global
1540def HexagonAtPcrel : SDNode<"HexagonISD::AT_PCREL", SDT_HexagonAtPcrel>;
1541
1542def: Pat<(HexagonAtGot I32:$got, I32:$addr, (i32 0)),
1543 (L2_loadri_io I32:$got, imm:$addr)>;
1544def: Pat<(HexagonAtGot I32:$got, I32:$addr, s30_2ImmPred:$off),
1545 (A2_addi (L2_loadri_io I32:$got, imm:$addr), imm:$off)>;
1546def: Pat<(HexagonAtPcrel I32:$addr),
1547 (C4_addipc imm:$addr)>;
1548
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001549def: Pat<(i64 (and I64:$Rs, (i64 (not I64:$Rt)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001550 (A4_andnp DoubleRegs:$Rs, DoubleRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001551def: Pat<(i64 (or I64:$Rs, (i64 (not I64:$Rt)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001552 (A4_ornp DoubleRegs:$Rs, DoubleRegs:$Rt)>;
1553
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001554def: Pat<(add I32:$Rs, (add I32:$Ru, s32_0ImmPred:$s6)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001555 (S4_addaddi IntRegs:$Rs, IntRegs:$Ru, imm:$s6)>;
1556
1557// Rd=add(Rs,sub(#s6,Ru))
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001558def: Pat<(add I32:$src1, (sub s32_0ImmPred:$src2,
1559 I32:$src3)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001560 (S4_subaddi IntRegs:$src1, s32_0ImmPred:$src2, IntRegs:$src3)>;
1561
1562// Rd=sub(add(Rs,#s6),Ru)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001563def: Pat<(sub (add I32:$src1, s32_0ImmPred:$src2),
1564 I32:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001565 (S4_subaddi IntRegs:$src1, s32_0ImmPred:$src2, IntRegs:$src3)>;
1566
1567// Rd=add(sub(Rs,Ru),#s6)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001568def: Pat<(add (sub I32:$src1, I32:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001569 (s32_0ImmPred:$src2)),
1570 (S4_subaddi IntRegs:$src1, s32_0ImmPred:$src2, IntRegs:$src3)>;
1571
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001572def: Pat<(xor I64:$dst2,
1573 (xor I64:$Rss, I64:$Rtt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001574 (M4_xor_xacc DoubleRegs:$dst2, DoubleRegs:$Rss, DoubleRegs:$Rtt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001575def: Pat<(or I32:$Ru, (and (i32 IntRegs:$_src_), s32_0ImmPred:$s10)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001576 (S4_or_andix IntRegs:$Ru, IntRegs:$_src_, imm:$s10)>;
1577
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001578def: Pat<(or I32:$src1, (and I32:$Rs, s32_0ImmPred:$s10)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001579 (S4_or_andi IntRegs:$src1, IntRegs:$Rs, imm:$s10)>;
1580
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001581def: Pat<(or I32:$src1, (or I32:$Rs, s32_0ImmPred:$s10)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001582 (S4_or_ori IntRegs:$src1, IntRegs:$Rs, imm:$s10)>;
1583
1584
1585
1586// Count trailing zeros: 64-bit.
1587def: Pat<(i32 (trunc (cttz I64:$Rss))), (S2_ct0p I64:$Rss)>;
1588
1589// Count trailing ones: 64-bit.
1590def: Pat<(i32 (trunc (cttz (not I64:$Rss)))), (S2_ct1p I64:$Rss)>;
1591
1592// Define leading/trailing patterns that require zero-extensions to 64 bits.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001593def: Pat<(i64 (ctlz I64:$Rss)), (ToZext64 (S2_cl0p I64:$Rss))>;
1594def: Pat<(i64 (cttz I64:$Rss)), (ToZext64 (S2_ct0p I64:$Rss))>;
1595def: Pat<(i64 (ctlz (not I64:$Rss))), (ToZext64 (S2_cl1p I64:$Rss))>;
1596def: Pat<(i64 (cttz (not I64:$Rss))), (ToZext64 (S2_ct1p I64:$Rss))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001597
Krzysztof Parzyszekaf5ff652017-02-23 15:02:09 +00001598def: Pat<(i64 (ctpop I64:$Rss)), (ToZext64 (S5_popcountp I64:$Rss))>;
1599def: Pat<(i32 (ctpop I32:$Rs)), (S5_popcountp (A4_combineir 0, I32:$Rs))>;
1600
1601def: Pat<(bitreverse I32:$Rs), (S2_brev I32:$Rs)>;
1602def: Pat<(bitreverse I64:$Rss), (S2_brevp I64:$Rss)>;
1603
1604def: Pat<(bswap I32:$Rs), (A2_swiz I32:$Rs)>;
1605def: Pat<(bswap I64:$Rss), (A2_combinew (A2_swiz (LoReg $Rss)),
1606 (A2_swiz (HiReg $Rss)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001607
1608let AddedComplexity = 20 in { // Complexity greater than cmp reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001609 def: Pat<(i1 (seteq (and (shl 1, u5_0ImmPred:$u5), I32:$Rs), 0)),
1610 (S4_ntstbit_i I32:$Rs, u5_0ImmPred:$u5)>;
1611 def: Pat<(i1 (seteq (and (shl 1, I32:$Rt), I32:$Rs), 0)),
1612 (S4_ntstbit_r I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001613}
1614
1615// Add extra complexity to prefer these instructions over bitsset/bitsclr.
1616// The reason is that tstbit/ntstbit can be folded into a compound instruction:
1617// if ([!]tstbit(...)) jump ...
1618let AddedComplexity = 100 in
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001619def: Pat<(i1 (setne (and I32:$Rs, (i32 IsPow2_32:$u5)), (i32 0))),
1620 (S2_tstbit_i I32:$Rs, (Log2_32 imm:$u5))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001621
1622let AddedComplexity = 100 in
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001623def: Pat<(i1 (seteq (and I32:$Rs, (i32 IsPow2_32:$u5)), (i32 0))),
1624 (S4_ntstbit_i I32:$Rs, (Log2_32 imm:$u5))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001625
1626// Do not increase complexity of these patterns. In the DAG, "cmp i8" may be
1627// represented as a compare against "value & 0xFF", which is an exact match
1628// for cmpb (same for cmph). The patterns below do not contain any additional
1629// complexity that would make them preferable, and if they were actually used
1630// instead of cmpb/cmph, they would result in a compare against register that
1631// is loaded with the byte/half mask (i.e. 0xFF or 0xFFFF).
1632def: Pat<(i1 (setne (and I32:$Rs, u6_0ImmPred:$u6), 0)),
1633 (C4_nbitsclri I32:$Rs, u6_0ImmPred:$u6)>;
1634def: Pat<(i1 (setne (and I32:$Rs, I32:$Rt), 0)),
1635 (C4_nbitsclr I32:$Rs, I32:$Rt)>;
1636def: Pat<(i1 (setne (and I32:$Rs, I32:$Rt), I32:$Rt)),
1637 (C4_nbitsset I32:$Rs, I32:$Rt)>;
1638
1639
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001640def: Pat<(add (mul I32:$Rs, u6_0ImmPred:$U6), u32_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001641 (M4_mpyri_addi imm:$u6, IntRegs:$Rs, imm:$U6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001642def: Pat<(add (mul I32:$Rs, I32:$Rt), u32_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001643 (M4_mpyrr_addi imm:$u6, IntRegs:$Rs, IntRegs:$Rt)>;
1644
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001645def: Pat<(add I32:$src1, (mul I32:$src3, u6_2ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001646 (M4_mpyri_addr_u2 IntRegs:$src1, imm:$src2, IntRegs:$src3)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001647def: Pat<(add I32:$src1, (mul I32:$src3, u32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001648 (M4_mpyri_addr IntRegs:$src1, IntRegs:$src3, imm:$src2)>;
1649
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001650def: Pat<(add I32:$Ru, (mul (i32 IntRegs:$_src_), I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001651 (M4_mpyrr_addr IntRegs:$Ru, IntRegs:$_src_, IntRegs:$Rs)>;
1652
1653def: T_vcmp_pat<A4_vcmpbgt, setgt, v8i8>;
1654
1655class T_Shift_CommOp_pat<InstHexagon MI, SDNode Op, SDNode ShOp>
1656 : Pat<(Op (ShOp IntRegs:$Rx, u5_0ImmPred:$U5), u32_0ImmPred:$u8),
1657 (MI u32_0ImmPred:$u8, IntRegs:$Rx, u5_0ImmPred:$U5)>;
1658
1659let AddedComplexity = 200 in {
1660 def : T_Shift_CommOp_pat <S4_addi_asl_ri, add, shl>;
1661 def : T_Shift_CommOp_pat <S4_addi_lsr_ri, add, srl>;
1662 def : T_Shift_CommOp_pat <S4_andi_asl_ri, and, shl>;
1663 def : T_Shift_CommOp_pat <S4_andi_lsr_ri, and, srl>;
1664}
1665
1666let AddedComplexity = 30 in {
1667 def : T_Shift_CommOp_pat <S4_ori_asl_ri, or, shl>;
1668 def : T_Shift_CommOp_pat <S4_ori_lsr_ri, or, srl>;
1669}
1670
1671class T_Shift_Op_pat<InstHexagon MI, SDNode Op, SDNode ShOp>
1672 : Pat<(Op u32_0ImmPred:$u8, (ShOp IntRegs:$Rx, u5_0ImmPred:$U5)),
1673 (MI u32_0ImmPred:$u8, IntRegs:$Rx, u5_0ImmPred:$U5)>;
1674
1675def : T_Shift_Op_pat <S4_subi_asl_ri, sub, shl>;
1676def : T_Shift_Op_pat <S4_subi_lsr_ri, sub, srl>;
1677
1678let AddedComplexity = 200 in {
1679 def: Pat<(add addrga:$addr, (shl I32:$src2, u5_0ImmPred:$src3)),
1680 (S4_addi_asl_ri addrga:$addr, IntRegs:$src2, u5_0ImmPred:$src3)>;
1681 def: Pat<(add addrga:$addr, (srl I32:$src2, u5_0ImmPred:$src3)),
1682 (S4_addi_lsr_ri addrga:$addr, IntRegs:$src2, u5_0ImmPred:$src3)>;
1683 def: Pat<(sub addrga:$addr, (shl I32:$src2, u5_0ImmPred:$src3)),
1684 (S4_subi_asl_ri addrga:$addr, IntRegs:$src2, u5_0ImmPred:$src3)>;
1685 def: Pat<(sub addrga:$addr, (srl I32:$src2, u5_0ImmPred:$src3)),
1686 (S4_subi_lsr_ri addrga:$addr, IntRegs:$src2, u5_0ImmPred:$src3)>;
1687}
1688
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001689def: Pat<(shl s6_0ImmPred:$s6, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001690 (S4_lsli imm:$s6, IntRegs:$Rt)>;
1691
1692
1693//===----------------------------------------------------------------------===//
1694// MEMOP
1695//===----------------------------------------------------------------------===//
1696
1697def m5_0Imm8Pred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001698 int8_t V = N->getSExtValue();
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001699 return -32 < V && V <= -1;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001700}]>;
1701
1702def m5_0Imm16Pred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001703 int16_t V = N->getSExtValue();
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001704 return -32 < V && V <= -1;
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001705}]>;
1706
1707def m5_0ImmPred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001708 int64_t V = N->getSExtValue();
1709 return -31 <= V && V <= -1;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001710}]>;
1711
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001712def IsNPow2_8 : PatLeaf<(i32 imm), [{
1713 uint8_t NV = ~N->getZExtValue();
1714 return isPowerOf2_32(NV);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001715}]>;
1716
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001717def IsNPow2_16 : PatLeaf<(i32 imm), [{
1718 uint16_t NV = ~N->getZExtValue();
1719 return isPowerOf2_32(NV);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001720}]>;
1721
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001722def Log2_8 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001723 uint8_t V = N->getZExtValue();
1724 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001725}]>;
1726
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001727def Log2_16 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001728 uint16_t V = N->getZExtValue();
1729 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001730}]>;
1731
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001732def LogN2_8 : SDNodeXForm<imm, [{
1733 uint8_t NV = ~N->getZExtValue();
1734 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001735}]>;
1736
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001737def LogN2_16 : SDNodeXForm<imm, [{
1738 uint16_t NV = ~N->getZExtValue();
1739 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001740}]>;
1741
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001742def NegImm8 : SDNodeXForm<imm, [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001743 int8_t NV = -N->getSExtValue();
1744 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001745}]>;
1746
1747def NegImm16 : SDNodeXForm<imm, [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001748 int16_t NV = -N->getSExtValue();
1749 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001750}]>;
1751
1752def NegImm32 : SDNodeXForm<imm, [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001753 int32_t NV = -N->getSExtValue();
1754 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001755}]>;
1756
1757def IdImm : SDNodeXForm<imm, [{ return SDValue(N, 0); }]>;
1758
1759multiclass Memopxr_simple_pat<PatFrag Load, PatFrag Store, SDNode Oper,
1760 InstHexagon MI> {
1761 // Addr: i32
1762 def: Pat<(Store (Oper (Load I32:$Rs), I32:$A), I32:$Rs),
1763 (MI I32:$Rs, 0, I32:$A)>;
1764 // Addr: fi
1765 def: Pat<(Store (Oper (Load AddrFI:$Rs), I32:$A), AddrFI:$Rs),
1766 (MI AddrFI:$Rs, 0, I32:$A)>;
1767}
1768
1769multiclass Memopxr_add_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
1770 SDNode Oper, InstHexagon MI> {
1771 // Addr: i32
1772 def: Pat<(Store (Oper (Load (add I32:$Rs, ImmPred:$Off)), I32:$A),
1773 (add I32:$Rs, ImmPred:$Off)),
1774 (MI I32:$Rs, imm:$Off, I32:$A)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00001775 def: Pat<(Store (Oper (Load (IsOrAdd I32:$Rs, ImmPred:$Off)), I32:$A),
1776 (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001777 (MI I32:$Rs, imm:$Off, I32:$A)>;
1778 // Addr: fi
1779 def: Pat<(Store (Oper (Load (add AddrFI:$Rs, ImmPred:$Off)), I32:$A),
1780 (add AddrFI:$Rs, ImmPred:$Off)),
1781 (MI AddrFI:$Rs, imm:$Off, I32:$A)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00001782 def: Pat<(Store (Oper (Load (IsOrAdd AddrFI:$Rs, ImmPred:$Off)), I32:$A),
1783 (IsOrAdd AddrFI:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001784 (MI AddrFI:$Rs, imm:$Off, I32:$A)>;
1785}
1786
1787multiclass Memopxr_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
1788 SDNode Oper, InstHexagon MI> {
1789 defm: Memopxr_simple_pat <Load, Store, Oper, MI>;
1790 defm: Memopxr_add_pat <Load, Store, ImmPred, Oper, MI>;
1791}
1792
1793let AddedComplexity = 180 in {
1794 // add reg
1795 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, add,
1796 /*anyext*/ L4_add_memopb_io>;
1797 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, add,
1798 /*sext*/ L4_add_memopb_io>;
1799 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, add,
1800 /*zext*/ L4_add_memopb_io>;
1801 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, add,
1802 /*anyext*/ L4_add_memoph_io>;
1803 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, add,
1804 /*sext*/ L4_add_memoph_io>;
1805 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, add,
1806 /*zext*/ L4_add_memoph_io>;
1807 defm: Memopxr_pat<load, store, u6_2ImmPred, add, L4_add_memopw_io>;
1808
1809 // sub reg
1810 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, sub,
1811 /*anyext*/ L4_sub_memopb_io>;
1812 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub,
1813 /*sext*/ L4_sub_memopb_io>;
1814 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub,
1815 /*zext*/ L4_sub_memopb_io>;
1816 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, sub,
1817 /*anyext*/ L4_sub_memoph_io>;
1818 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub,
1819 /*sext*/ L4_sub_memoph_io>;
1820 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub,
1821 /*zext*/ L4_sub_memoph_io>;
1822 defm: Memopxr_pat<load, store, u6_2ImmPred, sub, L4_sub_memopw_io>;
1823
1824 // and reg
1825 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, and,
1826 /*anyext*/ L4_and_memopb_io>;
1827 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, and,
1828 /*sext*/ L4_and_memopb_io>;
1829 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, and,
1830 /*zext*/ L4_and_memopb_io>;
1831 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, and,
1832 /*anyext*/ L4_and_memoph_io>;
1833 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, and,
1834 /*sext*/ L4_and_memoph_io>;
1835 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, and,
1836 /*zext*/ L4_and_memoph_io>;
1837 defm: Memopxr_pat<load, store, u6_2ImmPred, and, L4_and_memopw_io>;
1838
1839 // or reg
1840 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, or,
1841 /*anyext*/ L4_or_memopb_io>;
1842 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, or,
1843 /*sext*/ L4_or_memopb_io>;
1844 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, or,
1845 /*zext*/ L4_or_memopb_io>;
1846 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, or,
1847 /*anyext*/ L4_or_memoph_io>;
1848 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, or,
1849 /*sext*/ L4_or_memoph_io>;
1850 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, or,
1851 /*zext*/ L4_or_memoph_io>;
1852 defm: Memopxr_pat<load, store, u6_2ImmPred, or, L4_or_memopw_io>;
1853}
1854
1855
1856multiclass Memopxi_simple_pat<PatFrag Load, PatFrag Store, SDNode Oper,
1857 PatFrag Arg, SDNodeXForm ArgMod,
1858 InstHexagon MI> {
1859 // Addr: i32
1860 def: Pat<(Store (Oper (Load I32:$Rs), Arg:$A), I32:$Rs),
1861 (MI I32:$Rs, 0, (ArgMod Arg:$A))>;
1862 // Addr: fi
1863 def: Pat<(Store (Oper (Load AddrFI:$Rs), Arg:$A), AddrFI:$Rs),
1864 (MI AddrFI:$Rs, 0, (ArgMod Arg:$A))>;
1865}
1866
1867multiclass Memopxi_add_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
1868 SDNode Oper, PatFrag Arg, SDNodeXForm ArgMod,
1869 InstHexagon MI> {
1870 // Addr: i32
1871 def: Pat<(Store (Oper (Load (add I32:$Rs, ImmPred:$Off)), Arg:$A),
1872 (add I32:$Rs, ImmPred:$Off)),
1873 (MI I32:$Rs, imm:$Off, (ArgMod Arg:$A))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00001874 def: Pat<(Store (Oper (Load (IsOrAdd I32:$Rs, ImmPred:$Off)), Arg:$A),
1875 (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001876 (MI I32:$Rs, imm:$Off, (ArgMod Arg:$A))>;
1877 // Addr: fi
1878 def: Pat<(Store (Oper (Load (add AddrFI:$Rs, ImmPred:$Off)), Arg:$A),
1879 (add AddrFI:$Rs, ImmPred:$Off)),
1880 (MI AddrFI:$Rs, imm:$Off, (ArgMod Arg:$A))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00001881 def: Pat<(Store (Oper (Load (IsOrAdd AddrFI:$Rs, ImmPred:$Off)), Arg:$A),
1882 (IsOrAdd AddrFI:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001883 (MI AddrFI:$Rs, imm:$Off, (ArgMod Arg:$A))>;
1884}
1885
1886multiclass Memopxi_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
1887 SDNode Oper, PatFrag Arg, SDNodeXForm ArgMod,
1888 InstHexagon MI> {
1889 defm: Memopxi_simple_pat <Load, Store, Oper, Arg, ArgMod, MI>;
1890 defm: Memopxi_add_pat <Load, Store, ImmPred, Oper, Arg, ArgMod, MI>;
1891}
1892
1893
1894let AddedComplexity = 200 in {
1895 // add imm
1896 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
1897 /*anyext*/ IdImm, L4_iadd_memopb_io>;
1898 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
1899 /*sext*/ IdImm, L4_iadd_memopb_io>;
1900 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
1901 /*zext*/ IdImm, L4_iadd_memopb_io>;
1902 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
1903 /*anyext*/ IdImm, L4_iadd_memoph_io>;
1904 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
1905 /*sext*/ IdImm, L4_iadd_memoph_io>;
1906 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
1907 /*zext*/ IdImm, L4_iadd_memoph_io>;
1908 defm: Memopxi_pat<load, store, u6_2ImmPred, add, u5_0ImmPred, IdImm,
1909 L4_iadd_memopw_io>;
1910 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
1911 /*anyext*/ NegImm8, L4_iadd_memopb_io>;
1912 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
1913 /*sext*/ NegImm8, L4_iadd_memopb_io>;
1914 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
1915 /*zext*/ NegImm8, L4_iadd_memopb_io>;
1916 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
1917 /*anyext*/ NegImm16, L4_iadd_memoph_io>;
1918 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
1919 /*sext*/ NegImm16, L4_iadd_memoph_io>;
1920 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
1921 /*zext*/ NegImm16, L4_iadd_memoph_io>;
1922 defm: Memopxi_pat<load, store, u6_2ImmPred, sub, m5_0ImmPred, NegImm32,
1923 L4_iadd_memopw_io>;
1924
1925 // sub imm
1926 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
1927 /*anyext*/ IdImm, L4_isub_memopb_io>;
1928 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
1929 /*sext*/ IdImm, L4_isub_memopb_io>;
1930 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
1931 /*zext*/ IdImm, L4_isub_memopb_io>;
1932 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
1933 /*anyext*/ IdImm, L4_isub_memoph_io>;
1934 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
1935 /*sext*/ IdImm, L4_isub_memoph_io>;
1936 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
1937 /*zext*/ IdImm, L4_isub_memoph_io>;
1938 defm: Memopxi_pat<load, store, u6_2ImmPred, sub, u5_0ImmPred, IdImm,
1939 L4_isub_memopw_io>;
1940 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
1941 /*anyext*/ NegImm8, L4_isub_memopb_io>;
1942 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
1943 /*sext*/ NegImm8, L4_isub_memopb_io>;
1944 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
1945 /*zext*/ NegImm8, L4_isub_memopb_io>;
1946 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
1947 /*anyext*/ NegImm16, L4_isub_memoph_io>;
1948 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
1949 /*sext*/ NegImm16, L4_isub_memoph_io>;
1950 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
1951 /*zext*/ NegImm16, L4_isub_memoph_io>;
1952 defm: Memopxi_pat<load, store, u6_2ImmPred, add, m5_0ImmPred, NegImm32,
1953 L4_isub_memopw_io>;
1954
1955 // clrbit imm
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001956 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
1957 /*anyext*/ LogN2_8, L4_iand_memopb_io>;
1958 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
1959 /*sext*/ LogN2_8, L4_iand_memopb_io>;
1960 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
1961 /*zext*/ LogN2_8, L4_iand_memopb_io>;
1962 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
1963 /*anyext*/ LogN2_16, L4_iand_memoph_io>;
1964 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
1965 /*sext*/ LogN2_16, L4_iand_memoph_io>;
1966 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
1967 /*zext*/ LogN2_16, L4_iand_memoph_io>;
1968 defm: Memopxi_pat<load, store, u6_2ImmPred, and, IsNPow2_32,
1969 LogN2_32, L4_iand_memopw_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001970
1971 // setbit imm
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001972 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
1973 /*anyext*/ Log2_8, L4_ior_memopb_io>;
1974 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
1975 /*sext*/ Log2_8, L4_ior_memopb_io>;
1976 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
1977 /*zext*/ Log2_8, L4_ior_memopb_io>;
1978 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
1979 /*anyext*/ Log2_16, L4_ior_memoph_io>;
1980 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
1981 /*sext*/ Log2_16, L4_ior_memoph_io>;
1982 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
1983 /*zext*/ Log2_16, L4_ior_memoph_io>;
1984 defm: Memopxi_pat<load, store, u6_2ImmPred, or, IsPow2_32,
1985 Log2_32, L4_ior_memopw_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001986}
1987
1988def : T_CMP_pat <C4_cmpneqi, setne, s32_0ImmPred>;
1989def : T_CMP_pat <C4_cmpltei, setle, s32_0ImmPred>;
1990def : T_CMP_pat <C4_cmplteui, setule, u9_0ImmPred>;
1991
1992// Map cmplt(Rs, Imm) -> !cmpgt(Rs, Imm-1).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001993def: Pat<(i1 (setlt I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001994 (C4_cmpltei IntRegs:$src1, (SDEC1 s32_0ImmPred:$src2))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001995
1996// rs != rt -> !(rs == rt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001997def: Pat<(i1 (setne I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001998 (C4_cmpneqi IntRegs:$src1, s32_0ImmPred:$src2)>;
1999
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002000// For the sequence
2001// zext( setult ( and(Rs, 255), u8))
2002// Use the isdigit transformation below
2003
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002004
2005def u7_0PosImmPred : ImmLeaf<i32, [{
2006 // True if the immediate fits in an 7-bit unsigned field and
2007 // is strictly greater than 0.
2008 return Imm > 0 && isUInt<7>(Imm);
2009}]>;
2010
2011
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002012// Generate code of the form 'C2_muxii(cmpbgtui(Rdd, C-1),0,1)'
2013// for C code of the form r = ((c>='0') & (c<='9')) ? 1 : 0;.
2014// The isdigit transformation relies on two 'clever' aspects:
2015// 1) The data type is unsigned which allows us to eliminate a zero test after
2016// biasing the expression by 48. We are depending on the representation of
2017// the unsigned types, and semantics.
2018// 2) The front end has converted <= 9 into < 10 on entry to LLVM
2019//
2020// For the C code:
2021// retval = ((c>='0') & (c<='9')) ? 1 : 0;
2022// The code is transformed upstream of llvm into
2023// retval = (c-48) < 10 ? 1 : 0;
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002024
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002025let AddedComplexity = 139 in
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00002026def: Pat<(i32 (zext (i1 (setult (and I32:$src1, 255), u7_0PosImmPred:$src2)))),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002027 (C2_muxii (A4_cmpbgtui IntRegs:$src1, (UDEC1 imm:$src2)), 0, 1)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002028
2029class Loada_pat<PatFrag Load, ValueType VT, PatFrag Addr, InstHexagon MI>
2030 : Pat<(VT (Load Addr:$addr)), (MI Addr:$addr)>;
2031
2032class Loadam_pat<PatFrag Load, ValueType VT, PatFrag Addr, PatFrag ValueMod,
2033 InstHexagon MI>
2034 : Pat<(VT (Load Addr:$addr)), (ValueMod (MI Addr:$addr))>;
2035
2036class Storea_pat<PatFrag Store, PatFrag Value, PatFrag Addr, InstHexagon MI>
2037 : Pat<(Store Value:$val, Addr:$addr), (MI Addr:$addr, Value:$val)>;
2038
2039class Stoream_pat<PatFrag Store, PatFrag Value, PatFrag Addr, PatFrag ValueMod,
2040 InstHexagon MI>
2041 : Pat<(Store Value:$val, Addr:$addr),
2042 (MI Addr:$addr, (ValueMod Value:$val))>;
2043
2044let AddedComplexity = 30 in {
2045 def: Storea_pat<truncstorei8, I32, addrga, PS_storerbabs>;
2046 def: Storea_pat<truncstorei16, I32, addrga, PS_storerhabs>;
2047 def: Storea_pat<store, I32, addrga, PS_storeriabs>;
2048 def: Storea_pat<store, I64, addrga, PS_storerdabs>;
2049
2050 def: Stoream_pat<truncstorei8, I64, addrga, LoReg, PS_storerbabs>;
2051 def: Stoream_pat<truncstorei16, I64, addrga, LoReg, PS_storerhabs>;
2052 def: Stoream_pat<truncstorei32, I64, addrga, LoReg, PS_storeriabs>;
2053}
2054
2055def: Storea_pat<SwapSt<atomic_store_8>, I32, addrgp, S2_storerbgp>;
2056def: Storea_pat<SwapSt<atomic_store_16>, I32, addrgp, S2_storerhgp>;
2057def: Storea_pat<SwapSt<atomic_store_32>, I32, addrgp, S2_storerigp>;
2058def: Storea_pat<SwapSt<atomic_store_64>, I64, addrgp, S2_storerdgp>;
2059
2060let AddedComplexity = 100 in {
2061 def: Storea_pat<truncstorei8, I32, addrgp, S2_storerbgp>;
2062 def: Storea_pat<truncstorei16, I32, addrgp, S2_storerhgp>;
2063 def: Storea_pat<store, I32, addrgp, S2_storerigp>;
2064 def: Storea_pat<store, I64, addrgp, S2_storerdgp>;
2065
2066 // Map from "i1 = constant<-1>; memw(CONST32(#foo)) = i1"
2067 // to "r0 = 1; memw(#foo) = r0"
2068 let AddedComplexity = 100 in
2069 def: Pat<(store (i1 -1), (HexagonCONST32_GP tglobaladdr:$global)),
2070 (S2_storerbgp tglobaladdr:$global, (A2_tfrsi 1))>;
2071}
2072
2073class LoadAbs_pats <PatFrag ldOp, InstHexagon MI, ValueType VT = i32>
2074 : Pat <(VT (ldOp (HexagonCONST32 tglobaladdr:$absaddr))),
2075 (VT (MI tglobaladdr:$absaddr))>;
2076
2077let AddedComplexity = 30 in {
2078 def: LoadAbs_pats <load, PS_loadriabs>;
2079 def: LoadAbs_pats <zextloadi1, PS_loadrubabs>;
2080 def: LoadAbs_pats <sextloadi8, PS_loadrbabs>;
2081 def: LoadAbs_pats <extloadi8, PS_loadrubabs>;
2082 def: LoadAbs_pats <zextloadi8, PS_loadrubabs>;
2083 def: LoadAbs_pats <sextloadi16, PS_loadrhabs>;
2084 def: LoadAbs_pats <extloadi16, PS_loadruhabs>;
2085 def: LoadAbs_pats <zextloadi16, PS_loadruhabs>;
2086 def: LoadAbs_pats <load, PS_loadrdabs, i64>;
2087}
2088
2089let AddedComplexity = 30 in
2090def: Pat<(i64 (zextloadi1 (HexagonCONST32 tglobaladdr:$absaddr))),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002091 (ToZext64 (PS_loadrubabs tglobaladdr:$absaddr))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002092
2093def: Loada_pat<atomic_load_8, i32, addrgp, L2_loadrubgp>;
2094def: Loada_pat<atomic_load_16, i32, addrgp, L2_loadruhgp>;
2095def: Loada_pat<atomic_load_32, i32, addrgp, L2_loadrigp>;
2096def: Loada_pat<atomic_load_64, i64, addrgp, L2_loadrdgp>;
2097
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002098def: Loadam_pat<load, i1, addrga, I32toI1, PS_loadrubabs>;
2099def: Loadam_pat<load, i1, addrgp, I32toI1, L2_loadrubgp>;
2100
2101def: Stoream_pat<store, I1, addrga, I1toI32, PS_storerbabs>;
2102def: Stoream_pat<store, I1, addrgp, I1toI32, S2_storerbgp>;
2103
2104// Map from load(globaladdress) -> mem[u][bhwd](#foo)
2105class LoadGP_pats <PatFrag ldOp, InstHexagon MI, ValueType VT = i32>
2106 : Pat <(VT (ldOp (HexagonCONST32_GP tglobaladdr:$global))),
2107 (VT (MI tglobaladdr:$global))>;
2108
2109let AddedComplexity = 100 in {
2110 def: LoadGP_pats <extloadi8, L2_loadrubgp>;
2111 def: LoadGP_pats <sextloadi8, L2_loadrbgp>;
2112 def: LoadGP_pats <zextloadi8, L2_loadrubgp>;
2113 def: LoadGP_pats <extloadi16, L2_loadruhgp>;
2114 def: LoadGP_pats <sextloadi16, L2_loadrhgp>;
2115 def: LoadGP_pats <zextloadi16, L2_loadruhgp>;
2116 def: LoadGP_pats <load, L2_loadrigp>;
2117 def: LoadGP_pats <load, L2_loadrdgp, i64>;
2118}
2119
2120// When the Interprocedural Global Variable optimizer realizes that a certain
2121// global variable takes only two constant values, it shrinks the global to
2122// a boolean. Catch those loads here in the following 3 patterns.
2123let AddedComplexity = 100 in {
2124 def: LoadGP_pats <extloadi1, L2_loadrubgp>;
2125 def: LoadGP_pats <zextloadi1, L2_loadrubgp>;
2126}
2127
2128// Transfer global address into a register
2129def: Pat<(HexagonCONST32 tglobaladdr:$Rs), (A2_tfrsi imm:$Rs)>;
2130def: Pat<(HexagonCONST32_GP tblockaddress:$Rs), (A2_tfrsi imm:$Rs)>;
2131def: Pat<(HexagonCONST32_GP tglobaladdr:$Rs), (A2_tfrsi imm:$Rs)>;
2132
2133let AddedComplexity = 30 in {
2134 def: Storea_pat<truncstorei8, I32, u32_0ImmPred, PS_storerbabs>;
2135 def: Storea_pat<truncstorei16, I32, u32_0ImmPred, PS_storerhabs>;
2136 def: Storea_pat<store, I32, u32_0ImmPred, PS_storeriabs>;
2137}
2138
2139let AddedComplexity = 30 in {
2140 def: Loada_pat<load, i32, u32_0ImmPred, PS_loadriabs>;
2141 def: Loada_pat<sextloadi8, i32, u32_0ImmPred, PS_loadrbabs>;
2142 def: Loada_pat<zextloadi8, i32, u32_0ImmPred, PS_loadrubabs>;
2143 def: Loada_pat<sextloadi16, i32, u32_0ImmPred, PS_loadrhabs>;
2144 def: Loada_pat<zextloadi16, i32, u32_0ImmPred, PS_loadruhabs>;
2145}
2146
2147// Indexed store word - global address.
2148// memw(Rs+#u6:2)=#S8
2149let AddedComplexity = 100 in
2150defm: Storex_add_pat<store, addrga, u6_2ImmPred, S4_storeiri_io>;
2151
2152// Load from a global address that has only one use in the current basic block.
2153let AddedComplexity = 100 in {
2154 def: Loada_pat<extloadi8, i32, addrga, PS_loadrubabs>;
2155 def: Loada_pat<sextloadi8, i32, addrga, PS_loadrbabs>;
2156 def: Loada_pat<zextloadi8, i32, addrga, PS_loadrubabs>;
2157
2158 def: Loada_pat<extloadi16, i32, addrga, PS_loadruhabs>;
2159 def: Loada_pat<sextloadi16, i32, addrga, PS_loadrhabs>;
2160 def: Loada_pat<zextloadi16, i32, addrga, PS_loadruhabs>;
2161
2162 def: Loada_pat<load, i32, addrga, PS_loadriabs>;
2163 def: Loada_pat<load, i64, addrga, PS_loadrdabs>;
2164}
2165
2166// Store to a global address that has only one use in the current basic block.
2167let AddedComplexity = 100 in {
2168 def: Storea_pat<truncstorei8, I32, addrga, PS_storerbabs>;
2169 def: Storea_pat<truncstorei16, I32, addrga, PS_storerhabs>;
2170 def: Storea_pat<store, I32, addrga, PS_storeriabs>;
2171 def: Storea_pat<store, I64, addrga, PS_storerdabs>;
2172
2173 def: Stoream_pat<truncstorei32, I64, addrga, LoReg, PS_storeriabs>;
2174}
2175
2176// i8/i16/i32 -> i64 loads
2177// We need a complexity of 120 here to override preceding handling of
2178// zextload.
2179let AddedComplexity = 120 in {
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002180 def: Loadam_pat<extloadi8, i64, addrga, ToZext64, PS_loadrubabs>;
2181 def: Loadam_pat<sextloadi8, i64, addrga, ToSext64, PS_loadrbabs>;
2182 def: Loadam_pat<zextloadi8, i64, addrga, ToZext64, PS_loadrubabs>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002183
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002184 def: Loadam_pat<extloadi16, i64, addrga, ToZext64, PS_loadruhabs>;
2185 def: Loadam_pat<sextloadi16, i64, addrga, ToSext64, PS_loadrhabs>;
2186 def: Loadam_pat<zextloadi16, i64, addrga, ToZext64, PS_loadruhabs>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002187
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002188 def: Loadam_pat<extloadi32, i64, addrga, ToZext64, PS_loadriabs>;
2189 def: Loadam_pat<sextloadi32, i64, addrga, ToSext64, PS_loadriabs>;
2190 def: Loadam_pat<zextloadi32, i64, addrga, ToZext64, PS_loadriabs>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002191}
2192
2193let AddedComplexity = 100 in {
2194 def: Loada_pat<extloadi8, i32, addrgp, PS_loadrubabs>;
2195 def: Loada_pat<sextloadi8, i32, addrgp, PS_loadrbabs>;
2196 def: Loada_pat<zextloadi8, i32, addrgp, PS_loadrubabs>;
2197
2198 def: Loada_pat<extloadi16, i32, addrgp, PS_loadruhabs>;
2199 def: Loada_pat<sextloadi16, i32, addrgp, PS_loadrhabs>;
2200 def: Loada_pat<zextloadi16, i32, addrgp, PS_loadruhabs>;
2201
2202 def: Loada_pat<load, i32, addrgp, PS_loadriabs>;
2203 def: Loada_pat<load, i64, addrgp, PS_loadrdabs>;
2204}
2205
2206let AddedComplexity = 100 in {
2207 def: Storea_pat<truncstorei8, I32, addrgp, PS_storerbabs>;
2208 def: Storea_pat<truncstorei16, I32, addrgp, PS_storerhabs>;
2209 def: Storea_pat<store, I32, addrgp, PS_storeriabs>;
2210 def: Storea_pat<store, I64, addrgp, PS_storerdabs>;
2211}
2212
2213def: Loada_pat<atomic_load_8, i32, addrgp, PS_loadrubabs>;
2214def: Loada_pat<atomic_load_16, i32, addrgp, PS_loadruhabs>;
2215def: Loada_pat<atomic_load_32, i32, addrgp, PS_loadriabs>;
2216def: Loada_pat<atomic_load_64, i64, addrgp, PS_loadrdabs>;
2217
2218def: Storea_pat<SwapSt<atomic_store_8>, I32, addrgp, PS_storerbabs>;
2219def: Storea_pat<SwapSt<atomic_store_16>, I32, addrgp, PS_storerhabs>;
2220def: Storea_pat<SwapSt<atomic_store_32>, I32, addrgp, PS_storeriabs>;
2221def: Storea_pat<SwapSt<atomic_store_64>, I64, addrgp, PS_storerdabs>;
2222
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00002223def: Pat<(or (or (or (shl (i64 (zext (and I32:$b, (i32 65535)))), (i32 16)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002224 (i64 (zext (i32 (and I32:$a, (i32 65535)))))),
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00002225 (shl (i64 (anyext (and I32:$c, (i32 65535)))), (i32 32))),
Krzysztof Parzyszek84755102016-11-06 17:56:48 +00002226 (shl (Aext64 I32:$d), (i32 48))),
Krzysztof Parzyszek601d7eb2016-11-09 14:16:29 +00002227 (A2_combinew (A2_combine_ll I32:$d, I32:$c),
2228 (A2_combine_ll I32:$b, I32:$a))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002229
2230// We need custom lowering of ISD::PREFETCH into HexagonISD::DCFETCH
2231// because the SDNode ISD::PREFETCH has properties MayLoad and MayStore.
2232// We don't really want either one here.
2233def SDTHexagonDCFETCH : SDTypeProfile<0, 2, [SDTCisPtrTy<0>,SDTCisInt<1>]>;
2234def HexagonDCFETCH : SDNode<"HexagonISD::DCFETCH", SDTHexagonDCFETCH,
2235 [SDNPHasChain]>;
2236
2237def: Pat<(HexagonDCFETCH IntRegs:$Rs, u11_3ImmPred:$u11_3),
2238 (Y2_dcfetchbo IntRegs:$Rs, imm:$u11_3)>;
2239def: Pat<(HexagonDCFETCH (i32 (add IntRegs:$Rs, u11_3ImmPred:$u11_3)), (i32 0)),
2240 (Y2_dcfetchbo IntRegs:$Rs, imm:$u11_3)>;
2241
2242def f32ImmPred : PatLeaf<(f32 fpimm:$F)>;
2243def f64ImmPred : PatLeaf<(f64 fpimm:$F)>;
2244
2245def ftoi : SDNodeXForm<fpimm, [{
2246 APInt I = N->getValueAPF().bitcastToAPInt();
2247 return CurDAG->getTargetConstant(I.getZExtValue(), SDLoc(N),
2248 MVT::getIntegerVT(I.getBitWidth()));
2249}]>;
2250
2251
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00002252def: Pat<(sra (i64 (add (sra I64:$src1, u6_0ImmPred:$src2), 1)), (i32 1)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002253 (S2_asr_i_p_rnd I64:$src1, imm:$src2)>;
2254
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002255let AddedComplexity = 20 in {
2256 defm: Loadx_pat<load, f32, s30_2ImmPred, L2_loadri_io>;
2257 defm: Loadx_pat<load, f64, s29_3ImmPred, L2_loadrd_io>;
2258}
2259
2260let AddedComplexity = 60 in {
2261 defm : T_LoadAbsReg_Pat <load, L4_loadri_ur, f32>;
2262 defm : T_LoadAbsReg_Pat <load, L4_loadrd_ur, f64>;
2263}
2264
2265let AddedComplexity = 40 in {
2266 def: Loadxs_pat<load, f32, L4_loadri_rr>;
2267 def: Loadxs_pat<load, f64, L4_loadrd_rr>;
2268}
2269
2270let AddedComplexity = 20 in {
2271 def: Loadxs_simple_pat<load, f32, L4_loadri_rr>;
2272 def: Loadxs_simple_pat<load, f64, L4_loadrd_rr>;
2273}
2274
2275let AddedComplexity = 80 in {
2276 def: Loada_pat<load, f32, u32_0ImmPred, PS_loadriabs>;
2277 def: Loada_pat<load, f32, addrga, PS_loadriabs>;
2278 def: Loada_pat<load, f64, addrga, PS_loadrdabs>;
2279}
2280
2281let AddedComplexity = 100 in {
2282 def: LoadGP_pats <load, L2_loadrigp, f32>;
2283 def: LoadGP_pats <load, L2_loadrdgp, f64>;
2284}
2285
2286let AddedComplexity = 20 in {
2287 defm: Storex_pat<store, F32, s30_2ImmPred, S2_storeri_io>;
2288 defm: Storex_pat<store, F64, s29_3ImmPred, S2_storerd_io>;
2289}
2290
2291// Simple patterns should be tried with the least priority.
2292def: Storex_simple_pat<store, F32, S2_storeri_io>;
2293def: Storex_simple_pat<store, F64, S2_storerd_io>;
2294
2295let AddedComplexity = 60 in {
2296 defm : T_StoreAbsReg_Pats <S4_storeri_ur, IntRegs, f32, store>;
2297 defm : T_StoreAbsReg_Pats <S4_storerd_ur, DoubleRegs, f64, store>;
2298}
2299
2300let AddedComplexity = 40 in {
2301 def: Storexs_pat<store, F32, S4_storeri_rr>;
2302 def: Storexs_pat<store, F64, S4_storerd_rr>;
2303}
2304
2305let AddedComplexity = 20 in {
2306 def: Store_rr_pat<store, F32, S4_storeri_rr>;
2307 def: Store_rr_pat<store, F64, S4_storerd_rr>;
2308}
2309
2310let AddedComplexity = 80 in {
2311 def: Storea_pat<store, F32, addrga, PS_storeriabs>;
2312 def: Storea_pat<store, F64, addrga, PS_storerdabs>;
2313}
2314
2315let AddedComplexity = 100 in {
2316 def: Storea_pat<store, F32, addrgp, S2_storerigp>;
2317 def: Storea_pat<store, F64, addrgp, S2_storerdgp>;
2318}
2319
2320defm: Storex_pat<store, F32, s30_2ImmPred, S2_storeri_io>;
2321defm: Storex_pat<store, F64, s29_3ImmPred, S2_storerd_io>;
2322def: Storex_simple_pat<store, F32, S2_storeri_io>;
2323def: Storex_simple_pat<store, F64, S2_storerd_io>;
2324
2325def: Pat<(fadd F32:$src1, F32:$src2),
2326 (F2_sfadd F32:$src1, F32:$src2)>;
2327
2328def: Pat<(fsub F32:$src1, F32:$src2),
2329 (F2_sfsub F32:$src1, F32:$src2)>;
2330
2331def: Pat<(fmul F32:$src1, F32:$src2),
2332 (F2_sfmpy F32:$src1, F32:$src2)>;
2333
2334let Predicates = [HasV5T] in {
2335 def: Pat<(f32 (fminnum F32:$Rs, F32:$Rt)), (F2_sfmin F32:$Rs, F32:$Rt)>;
2336 def: Pat<(f32 (fmaxnum F32:$Rs, F32:$Rt)), (F2_sfmax F32:$Rs, F32:$Rt)>;
2337}
2338
2339let AddedComplexity = 100, Predicates = [HasV5T] in {
2340 class SfSel12<PatFrag Cmp, InstHexagon MI>
2341 : Pat<(select (i1 (Cmp F32:$Rs, F32:$Rt)), F32:$Rs, F32:$Rt),
2342 (MI F32:$Rs, F32:$Rt)>;
2343 class SfSel21<PatFrag Cmp, InstHexagon MI>
2344 : Pat<(select (i1 (Cmp F32:$Rs, F32:$Rt)), F32:$Rt, F32:$Rs),
2345 (MI F32:$Rs, F32:$Rt)>;
2346
2347 def: SfSel12<setolt, F2_sfmin>;
2348 def: SfSel12<setole, F2_sfmin>;
2349 def: SfSel12<setogt, F2_sfmax>;
2350 def: SfSel12<setoge, F2_sfmax>;
2351 def: SfSel21<setolt, F2_sfmax>;
2352 def: SfSel21<setole, F2_sfmax>;
2353 def: SfSel21<setogt, F2_sfmin>;
2354 def: SfSel21<setoge, F2_sfmin>;
2355}
2356
2357class T_fcmp32_pat<PatFrag OpNode, InstHexagon MI>
2358 : Pat<(i1 (OpNode F32:$src1, F32:$src2)),
2359 (MI F32:$src1, F32:$src2)>;
2360class T_fcmp64_pat<PatFrag OpNode, InstHexagon MI>
2361 : Pat<(i1 (OpNode F64:$src1, F64:$src2)),
2362 (MI F64:$src1, F64:$src2)>;
2363
2364def: T_fcmp32_pat<setoge, F2_sfcmpge>;
2365def: T_fcmp32_pat<setuo, F2_sfcmpuo>;
2366def: T_fcmp32_pat<setoeq, F2_sfcmpeq>;
2367def: T_fcmp32_pat<setogt, F2_sfcmpgt>;
2368
2369def: T_fcmp64_pat<setoge, F2_dfcmpge>;
2370def: T_fcmp64_pat<setuo, F2_dfcmpuo>;
2371def: T_fcmp64_pat<setoeq, F2_dfcmpeq>;
2372def: T_fcmp64_pat<setogt, F2_dfcmpgt>;
2373
2374let Predicates = [HasV5T] in
2375multiclass T_fcmp_pats<PatFrag cmpOp, InstHexagon IntMI, InstHexagon DoubleMI> {
2376 // IntRegs
2377 def: Pat<(i1 (cmpOp F32:$src1, F32:$src2)),
2378 (IntMI F32:$src1, F32:$src2)>;
2379 // DoubleRegs
2380 def: Pat<(i1 (cmpOp F64:$src1, F64:$src2)),
2381 (DoubleMI F64:$src1, F64:$src2)>;
2382}
2383
2384defm : T_fcmp_pats <seteq, F2_sfcmpeq, F2_dfcmpeq>;
2385defm : T_fcmp_pats <setgt, F2_sfcmpgt, F2_dfcmpgt>;
2386defm : T_fcmp_pats <setge, F2_sfcmpge, F2_dfcmpge>;
2387
2388//===----------------------------------------------------------------------===//
2389// Multiclass to define 'Def Pats' for unordered gt, ge, eq operations.
2390//===----------------------------------------------------------------------===//
2391let Predicates = [HasV5T] in
2392multiclass unord_Pats <PatFrag cmpOp, InstHexagon IntMI, InstHexagon DoubleMI> {
2393 // IntRegs
2394 def: Pat<(i1 (cmpOp F32:$src1, F32:$src2)),
2395 (C2_or (F2_sfcmpuo F32:$src1, F32:$src2),
2396 (IntMI F32:$src1, F32:$src2))>;
2397
2398 // DoubleRegs
2399 def: Pat<(i1 (cmpOp F64:$src1, F64:$src2)),
2400 (C2_or (F2_dfcmpuo F64:$src1, F64:$src2),
2401 (DoubleMI F64:$src1, F64:$src2))>;
2402}
2403
2404defm : unord_Pats <setuge, F2_sfcmpge, F2_dfcmpge>;
2405defm : unord_Pats <setugt, F2_sfcmpgt, F2_dfcmpgt>;
2406defm : unord_Pats <setueq, F2_sfcmpeq, F2_dfcmpeq>;
2407
2408//===----------------------------------------------------------------------===//
2409// Multiclass to define 'Def Pats' for the following dags:
2410// seteq(setoeq(op1, op2), 0) -> not(setoeq(op1, op2))
2411// seteq(setoeq(op1, op2), 1) -> setoeq(op1, op2)
2412// setne(setoeq(op1, op2), 0) -> setoeq(op1, op2)
2413// setne(setoeq(op1, op2), 1) -> not(setoeq(op1, op2))
2414//===----------------------------------------------------------------------===//
2415let Predicates = [HasV5T] in
2416multiclass eq_ordgePats <PatFrag cmpOp, InstHexagon IntMI,
2417 InstHexagon DoubleMI> {
2418 // IntRegs
2419 def: Pat<(i1 (seteq (i1 (cmpOp F32:$src1, F32:$src2)), 0)),
2420 (C2_not (IntMI F32:$src1, F32:$src2))>;
2421 def: Pat<(i1 (seteq (i1 (cmpOp F32:$src1, F32:$src2)), 1)),
2422 (IntMI F32:$src1, F32:$src2)>;
2423 def: Pat<(i1 (setne (i1 (cmpOp F32:$src1, F32:$src2)), 0)),
2424 (IntMI F32:$src1, F32:$src2)>;
2425 def: Pat<(i1 (setne (i1 (cmpOp F32:$src1, F32:$src2)), 1)),
2426 (C2_not (IntMI F32:$src1, F32:$src2))>;
2427
2428 // DoubleRegs
2429 def : Pat<(i1 (seteq (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2430 (C2_not (DoubleMI F64:$src1, F64:$src2))>;
2431 def : Pat<(i1 (seteq (i1 (cmpOp F64:$src1, F64:$src2)), 1)),
2432 (DoubleMI F64:$src1, F64:$src2)>;
2433 def : Pat<(i1 (setne (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2434 (DoubleMI F64:$src1, F64:$src2)>;
2435 def : Pat<(i1 (setne (i1 (cmpOp F64:$src1, F64:$src2)), 1)),
2436 (C2_not (DoubleMI F64:$src1, F64:$src2))>;
2437}
2438
2439defm : eq_ordgePats<setoeq, F2_sfcmpeq, F2_dfcmpeq>;
2440defm : eq_ordgePats<setoge, F2_sfcmpge, F2_dfcmpge>;
2441defm : eq_ordgePats<setogt, F2_sfcmpgt, F2_dfcmpgt>;
2442
2443//===----------------------------------------------------------------------===//
2444// Multiclass to define 'Def Pats' for the following dags:
2445// seteq(setolt(op1, op2), 0) -> not(setogt(op2, op1))
2446// seteq(setolt(op1, op2), 1) -> setogt(op2, op1)
2447// setne(setolt(op1, op2), 0) -> setogt(op2, op1)
2448// setne(setolt(op1, op2), 1) -> not(setogt(op2, op1))
2449//===----------------------------------------------------------------------===//
2450let Predicates = [HasV5T] in
2451multiclass eq_ordltPats <PatFrag cmpOp, InstHexagon IntMI,
2452 InstHexagon DoubleMI> {
2453 // IntRegs
2454 def: Pat<(i1 (seteq (i1 (cmpOp F32:$src1, F32:$src2)), 0)),
2455 (C2_not (IntMI F32:$src2, F32:$src1))>;
2456 def: Pat<(i1 (seteq (i1 (cmpOp F32:$src1, F32:$src2)), 1)),
2457 (IntMI F32:$src2, F32:$src1)>;
2458 def: Pat<(i1 (setne (i1 (cmpOp F32:$src1, F32:$src2)), 0)),
2459 (IntMI F32:$src2, F32:$src1)>;
2460 def: Pat<(i1 (setne (i1 (cmpOp F32:$src1, F32:$src2)), 1)),
2461 (C2_not (IntMI F32:$src2, F32:$src1))>;
2462
2463 // DoubleRegs
2464 def: Pat<(i1 (seteq (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2465 (C2_not (DoubleMI F64:$src2, F64:$src1))>;
2466 def: Pat<(i1 (seteq (i1 (cmpOp F64:$src1, F64:$src2)), 1)),
2467 (DoubleMI F64:$src2, F64:$src1)>;
2468 def: Pat<(i1 (setne (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2469 (DoubleMI F64:$src2, F64:$src1)>;
2470 def: Pat<(i1 (setne (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2471 (C2_not (DoubleMI F64:$src2, F64:$src1))>;
2472}
2473
2474defm : eq_ordltPats<setole, F2_sfcmpge, F2_dfcmpge>;
2475defm : eq_ordltPats<setolt, F2_sfcmpgt, F2_dfcmpgt>;
2476
2477
2478// o. seto inverse of setuo. http://llvm.org/docs/LangRef.html#i_fcmp
2479let Predicates = [HasV5T] in {
2480 def: Pat<(i1 (seto F32:$src1, F32:$src2)),
2481 (C2_not (F2_sfcmpuo F32:$src2, F32:$src1))>;
2482 def: Pat<(i1 (seto F32:$src1, f32ImmPred:$src2)),
2483 (C2_not (F2_sfcmpuo (f32 (A2_tfrsi (ftoi $src2))), F32:$src1))>;
2484 def: Pat<(i1 (seto F64:$src1, F64:$src2)),
2485 (C2_not (F2_dfcmpuo F64:$src2, F64:$src1))>;
2486 def: Pat<(i1 (seto F64:$src1, f64ImmPred:$src2)),
2487 (C2_not (F2_dfcmpuo (CONST64 (ftoi $src2)), F64:$src1))>;
2488}
2489
2490// Ordered lt.
2491let Predicates = [HasV5T] in {
2492 def: Pat<(i1 (setolt F32:$src1, F32:$src2)),
2493 (F2_sfcmpgt F32:$src2, F32:$src1)>;
2494 def: Pat<(i1 (setolt F32:$src1, f32ImmPred:$src2)),
2495 (F2_sfcmpgt (f32 (A2_tfrsi (ftoi $src2))), F32:$src1)>;
2496 def: Pat<(i1 (setolt F64:$src1, F64:$src2)),
2497 (F2_dfcmpgt F64:$src2, F64:$src1)>;
2498 def: Pat<(i1 (setolt F64:$src1, f64ImmPred:$src2)),
2499 (F2_dfcmpgt (CONST64 (ftoi $src2)), F64:$src1)>;
2500}
2501
2502// Unordered lt.
2503let Predicates = [HasV5T] in {
2504 def: Pat<(i1 (setult F32:$src1, F32:$src2)),
2505 (C2_or (F2_sfcmpuo F32:$src1, F32:$src2),
2506 (F2_sfcmpgt F32:$src2, F32:$src1))>;
2507 def: Pat<(i1 (setult F32:$src1, f32ImmPred:$src2)),
2508 (C2_or (F2_sfcmpuo F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))),
2509 (F2_sfcmpgt (f32 (A2_tfrsi (ftoi $src2))), F32:$src1))>;
2510 def: Pat<(i1 (setult F64:$src1, F64:$src2)),
2511 (C2_or (F2_dfcmpuo F64:$src1, F64:$src2),
2512 (F2_dfcmpgt F64:$src2, F64:$src1))>;
2513 def: Pat<(i1 (setult F64:$src1, f64ImmPred:$src2)),
2514 (C2_or (F2_dfcmpuo F64:$src1, (CONST64 (ftoi $src2))),
2515 (F2_dfcmpgt (CONST64 (ftoi $src2)), F64:$src1))>;
2516}
2517
2518// Ordered le.
2519let Predicates = [HasV5T] in {
2520 // rs <= rt -> rt >= rs.
2521 def: Pat<(i1 (setole F32:$src1, F32:$src2)),
2522 (F2_sfcmpge F32:$src2, F32:$src1)>;
2523 def: Pat<(i1 (setole F32:$src1, f32ImmPred:$src2)),
2524 (F2_sfcmpge (f32 (A2_tfrsi (ftoi $src2))), F32:$src1)>;
2525
2526 // Rss <= Rtt -> Rtt >= Rss.
2527 def: Pat<(i1 (setole F64:$src1, F64:$src2)),
2528 (F2_dfcmpge F64:$src2, F64:$src1)>;
2529 def: Pat<(i1 (setole F64:$src1, f64ImmPred:$src2)),
2530 (F2_dfcmpge (CONST64 (ftoi $src2)), F64:$src1)>;
2531}
2532
2533// Unordered le.
2534let Predicates = [HasV5T] in {
2535// rs <= rt -> rt >= rs.
2536 def: Pat<(i1 (setule F32:$src1, F32:$src2)),
2537 (C2_or (F2_sfcmpuo F32:$src1, F32:$src2),
2538 (F2_sfcmpge F32:$src2, F32:$src1))>;
2539 def: Pat<(i1 (setule F32:$src1, f32ImmPred:$src2)),
2540 (C2_or (F2_sfcmpuo F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))),
2541 (F2_sfcmpge (f32 (A2_tfrsi (ftoi $src2))), F32:$src1))>;
2542 def: Pat<(i1 (setule F64:$src1, F64:$src2)),
2543 (C2_or (F2_dfcmpuo F64:$src1, F64:$src2),
2544 (F2_dfcmpge F64:$src2, F64:$src1))>;
2545 def: Pat<(i1 (setule F64:$src1, f64ImmPred:$src2)),
2546 (C2_or (F2_dfcmpuo F64:$src1, (CONST64 (ftoi $src2))),
2547 (F2_dfcmpge (CONST64 (ftoi $src2)), F64:$src1))>;
2548}
2549
2550// Ordered ne.
2551let Predicates = [HasV5T] in {
2552 def: Pat<(i1 (setone F32:$src1, F32:$src2)),
2553 (C2_not (F2_sfcmpeq F32:$src1, F32:$src2))>;
2554 def: Pat<(i1 (setone F64:$src1, F64:$src2)),
2555 (C2_not (F2_dfcmpeq F64:$src1, F64:$src2))>;
2556 def: Pat<(i1 (setone F32:$src1, f32ImmPred:$src2)),
2557 (C2_not (F2_sfcmpeq F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))))>;
2558 def: Pat<(i1 (setone F64:$src1, f64ImmPred:$src2)),
2559 (C2_not (F2_dfcmpeq F64:$src1, (CONST64 (ftoi $src2))))>;
2560}
2561
2562// Unordered ne.
2563let Predicates = [HasV5T] in {
2564 def: Pat<(i1 (setune F32:$src1, F32:$src2)),
2565 (C2_or (F2_sfcmpuo F32:$src1, F32:$src2),
2566 (C2_not (F2_sfcmpeq F32:$src1, F32:$src2)))>;
2567 def: Pat<(i1 (setune F64:$src1, F64:$src2)),
2568 (C2_or (F2_dfcmpuo F64:$src1, F64:$src2),
2569 (C2_not (F2_dfcmpeq F64:$src1, F64:$src2)))>;
2570 def: Pat<(i1 (setune F32:$src1, f32ImmPred:$src2)),
2571 (C2_or (F2_sfcmpuo F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))),
2572 (C2_not (F2_sfcmpeq F32:$src1,
2573 (f32 (A2_tfrsi (ftoi $src2))))))>;
2574 def: Pat<(i1 (setune F64:$src1, f64ImmPred:$src2)),
2575 (C2_or (F2_dfcmpuo F64:$src1, (CONST64 (ftoi $src2))),
2576 (C2_not (F2_dfcmpeq F64:$src1,
2577 (CONST64 (ftoi $src2)))))>;
2578}
2579
2580// Besides set[o|u][comparions], we also need set[comparisons].
2581let Predicates = [HasV5T] in {
2582 // lt.
2583 def: Pat<(i1 (setlt F32:$src1, F32:$src2)),
2584 (F2_sfcmpgt F32:$src2, F32:$src1)>;
2585 def: Pat<(i1 (setlt F32:$src1, f32ImmPred:$src2)),
2586 (F2_sfcmpgt (f32 (A2_tfrsi (ftoi $src2))), F32:$src1)>;
2587 def: Pat<(i1 (setlt F64:$src1, F64:$src2)),
2588 (F2_dfcmpgt F64:$src2, F64:$src1)>;
2589 def: Pat<(i1 (setlt F64:$src1, f64ImmPred:$src2)),
2590 (F2_dfcmpgt (CONST64 (ftoi $src2)), F64:$src1)>;
2591
2592 // le.
2593 // rs <= rt -> rt >= rs.
2594 def: Pat<(i1 (setle F32:$src1, F32:$src2)),
2595 (F2_sfcmpge F32:$src2, F32:$src1)>;
2596 def: Pat<(i1 (setle F32:$src1, f32ImmPred:$src2)),
2597 (F2_sfcmpge (f32 (A2_tfrsi (ftoi $src2))), F32:$src1)>;
2598
2599 // Rss <= Rtt -> Rtt >= Rss.
2600 def: Pat<(i1 (setle F64:$src1, F64:$src2)),
2601 (F2_dfcmpge F64:$src2, F64:$src1)>;
2602 def: Pat<(i1 (setle F64:$src1, f64ImmPred:$src2)),
2603 (F2_dfcmpge (CONST64 (ftoi $src2)), F64:$src1)>;
2604
2605 // ne.
2606 def: Pat<(i1 (setne F32:$src1, F32:$src2)),
2607 (C2_not (F2_sfcmpeq F32:$src1, F32:$src2))>;
2608 def: Pat<(i1 (setne F64:$src1, F64:$src2)),
2609 (C2_not (F2_dfcmpeq F64:$src1, F64:$src2))>;
2610 def: Pat<(i1 (setne F32:$src1, f32ImmPred:$src2)),
2611 (C2_not (F2_sfcmpeq F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))))>;
2612 def: Pat<(i1 (setne F64:$src1, f64ImmPred:$src2)),
2613 (C2_not (F2_dfcmpeq F64:$src1, (CONST64 (ftoi $src2))))>;
2614}
2615
2616
2617def: Pat<(f64 (fpextend F32:$Rs)), (F2_conv_sf2df F32:$Rs)>;
2618def: Pat<(f32 (fpround F64:$Rs)), (F2_conv_df2sf F64:$Rs)>;
2619
2620def: Pat<(f32 (sint_to_fp I32:$Rs)), (F2_conv_w2sf I32:$Rs)>;
2621def: Pat<(f32 (sint_to_fp I64:$Rs)), (F2_conv_d2sf I64:$Rs)>;
2622def: Pat<(f64 (sint_to_fp I32:$Rs)), (F2_conv_w2df I32:$Rs)>;
2623def: Pat<(f64 (sint_to_fp I64:$Rs)), (F2_conv_d2df I64:$Rs)>;
2624
2625def: Pat<(f32 (uint_to_fp I32:$Rs)), (F2_conv_uw2sf I32:$Rs)>;
2626def: Pat<(f32 (uint_to_fp I64:$Rs)), (F2_conv_ud2sf I64:$Rs)>;
2627def: Pat<(f64 (uint_to_fp I32:$Rs)), (F2_conv_uw2df I32:$Rs)>;
2628def: Pat<(f64 (uint_to_fp I64:$Rs)), (F2_conv_ud2df I64:$Rs)>;
2629
2630def: Pat<(i32 (fp_to_sint F32:$Rs)), (F2_conv_sf2w_chop F32:$Rs)>;
2631def: Pat<(i32 (fp_to_sint F64:$Rs)), (F2_conv_df2w_chop F64:$Rs)>;
2632def: Pat<(i64 (fp_to_sint F32:$Rs)), (F2_conv_sf2d_chop F32:$Rs)>;
2633def: Pat<(i64 (fp_to_sint F64:$Rs)), (F2_conv_df2d_chop F64:$Rs)>;
2634
2635def: Pat<(i32 (fp_to_uint F32:$Rs)), (F2_conv_sf2uw_chop F32:$Rs)>;
2636def: Pat<(i32 (fp_to_uint F64:$Rs)), (F2_conv_df2uw_chop F64:$Rs)>;
2637def: Pat<(i64 (fp_to_uint F32:$Rs)), (F2_conv_sf2ud_chop F32:$Rs)>;
2638def: Pat<(i64 (fp_to_uint F64:$Rs)), (F2_conv_df2ud_chop F64:$Rs)>;
2639
2640// Bitcast is different than [fp|sint|uint]_to_[sint|uint|fp].
2641let Predicates = [HasV5T] in {
2642 def: Pat <(i32 (bitconvert F32:$src)), (I32:$src)>;
2643 def: Pat <(f32 (bitconvert I32:$src)), (F32:$src)>;
2644 def: Pat <(i64 (bitconvert F64:$src)), (I64:$src)>;
2645 def: Pat <(f64 (bitconvert I64:$src)), (F64:$src)>;
2646}
2647
2648def : Pat <(fma F32:$src2, F32:$src3, F32:$src1),
2649 (F2_sffma F32:$src1, F32:$src2, F32:$src3)>;
2650
2651def : Pat <(fma (fneg F32:$src2), F32:$src3, F32:$src1),
2652 (F2_sffms F32:$src1, F32:$src2, F32:$src3)>;
2653
2654def : Pat <(fma F32:$src2, (fneg F32:$src3), F32:$src1),
2655 (F2_sffms F32:$src1, F32:$src2, F32:$src3)>;
2656
2657def: Pat<(select I1:$Pu, F32:$Rs, f32ImmPred:$imm),
2658 (C2_muxir I1:$Pu, F32:$Rs, (ftoi $imm))>,
2659 Requires<[HasV5T]>;
2660
2661def: Pat<(select I1:$Pu, f32ImmPred:$imm, F32:$Rt),
2662 (C2_muxri I1:$Pu, (ftoi $imm), F32:$Rt)>,
2663 Requires<[HasV5T]>;
2664
2665def: Pat<(select I1:$src1, F32:$src2, F32:$src3),
2666 (C2_mux I1:$src1, F32:$src2, F32:$src3)>,
2667 Requires<[HasV5T]>;
2668
2669def: Pat<(select (i1 (setult F32:$src1, F32:$src2)), F32:$src3, F32:$src4),
2670 (C2_mux (F2_sfcmpgt F32:$src2, F32:$src1), F32:$src4, F32:$src3)>,
2671 Requires<[HasV5T]>;
2672
2673def: Pat<(select I1:$src1, F64:$src2, F64:$src3),
2674 (C2_vmux I1:$src1, F64:$src2, F64:$src3)>,
2675 Requires<[HasV5T]>;
2676
2677def: Pat<(select (i1 (setult F64:$src1, F64:$src2)), F64:$src3, F64:$src4),
2678 (C2_vmux (F2_dfcmpgt F64:$src2, F64:$src1), F64:$src3, F64:$src4)>,
2679 Requires<[HasV5T]>;
2680
2681// Map from p0 = pnot(p0); r0 = select(p0, #i, r1)
2682// => r0 = mux(p0, #i, r1)
2683def: Pat<(select (not I1:$src1), f32ImmPred:$src2, F32:$src3),
2684 (C2_muxir I1:$src1, F32:$src3, (ftoi $src2))>,
2685 Requires<[HasV5T]>;
2686
2687// Map from p0 = pnot(p0); r0 = mux(p0, r1, #i)
2688// => r0 = mux(p0, r1, #i)
2689def: Pat<(select (not I1:$src1), F32:$src2, f32ImmPred:$src3),
2690 (C2_muxri I1:$src1, (ftoi $src3), F32:$src2)>,
2691 Requires<[HasV5T]>;
2692
2693def: Pat<(i32 (fp_to_sint F64:$src1)),
2694 (LoReg (F2_conv_df2d_chop F64:$src1))>,
2695 Requires<[HasV5T]>;
2696
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002697def : Pat <(fabs F32:$src1),
2698 (S2_clrbit_i F32:$src1, 31)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002699 Requires<[HasV5T]>;
2700
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002701def : Pat <(fneg F32:$src1),
2702 (S2_togglebit_i F32:$src1, 31)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002703 Requires<[HasV5T]>;
2704
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00002705def: Pat<(fabs F64:$Rs),
2706 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00002707 (S2_clrbit_i (HiReg $Rs), 31), isub_hi,
2708 (i32 (LoReg $Rs)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00002709
2710def: Pat<(fneg F64:$Rs),
2711 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00002712 (S2_togglebit_i (HiReg $Rs), 31), isub_hi,
2713 (i32 (LoReg $Rs)), isub_lo)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002714
2715def alignedload : PatFrag<(ops node:$addr), (load $addr), [{
2716 return isAlignedMemNode(dyn_cast<MemSDNode>(N));
2717}]>;
2718
2719def unalignedload : PatFrag<(ops node:$addr), (load $addr), [{
2720 return !isAlignedMemNode(dyn_cast<MemSDNode>(N));
2721}]>;
2722
2723def alignedstore : PatFrag<(ops node:$val, node:$addr), (store $val, $addr), [{
2724 return isAlignedMemNode(dyn_cast<MemSDNode>(N));
2725}]>;
2726
2727def unalignedstore : PatFrag<(ops node:$val, node:$addr), (store $val, $addr), [{
2728 return !isAlignedMemNode(dyn_cast<MemSDNode>(N));
2729}]>;
2730
2731
2732multiclass vS32b_ai_pats <ValueType VTSgl, ValueType VTDbl> {
2733 // Aligned stores
2734 def : Pat<(alignedstore (VTSgl VectorRegs:$src1), IntRegs:$addr),
2735 (V6_vS32b_ai IntRegs:$addr, 0, (VTSgl VectorRegs:$src1))>,
2736 Requires<[UseHVXSgl]>;
2737 def : Pat<(unalignedstore (VTSgl VectorRegs:$src1), IntRegs:$addr),
2738 (V6_vS32Ub_ai IntRegs:$addr, 0, (VTSgl VectorRegs:$src1))>,
2739 Requires<[UseHVXSgl]>;
2740
2741 // 128B Aligned stores
2742 def : Pat<(alignedstore (VTDbl VectorRegs128B:$src1), IntRegs:$addr),
2743 (V6_vS32b_ai_128B IntRegs:$addr, 0, (VTDbl VectorRegs128B:$src1))>,
2744 Requires<[UseHVXDbl]>;
2745 def : Pat<(unalignedstore (VTDbl VectorRegs128B:$src1), IntRegs:$addr),
2746 (V6_vS32Ub_ai_128B IntRegs:$addr, 0, (VTDbl VectorRegs128B:$src1))>,
2747 Requires<[UseHVXDbl]>;
2748
2749 // Fold Add R+OFF into vector store.
2750 let AddedComplexity = 10 in {
2751 def : Pat<(alignedstore (VTSgl VectorRegs:$src1),
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002752 (add IntRegs:$src2, Iss4_6:$offset)),
2753 (V6_vS32b_ai IntRegs:$src2, Iss4_6:$offset,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002754 (VTSgl VectorRegs:$src1))>,
2755 Requires<[UseHVXSgl]>;
2756 def : Pat<(unalignedstore (VTSgl VectorRegs:$src1),
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002757 (add IntRegs:$src2, Iss4_6:$offset)),
2758 (V6_vS32Ub_ai IntRegs:$src2, Iss4_6:$offset,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002759 (VTSgl VectorRegs:$src1))>,
2760 Requires<[UseHVXSgl]>;
2761
2762 // Fold Add R+OFF into vector store 128B.
2763 def : Pat<(alignedstore (VTDbl VectorRegs128B:$src1),
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002764 (add IntRegs:$src2, Iss4_7:$offset)),
2765 (V6_vS32b_ai_128B IntRegs:$src2, Iss4_7:$offset,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002766 (VTDbl VectorRegs128B:$src1))>,
2767 Requires<[UseHVXDbl]>;
2768 def : Pat<(unalignedstore (VTDbl VectorRegs128B:$src1),
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002769 (add IntRegs:$src2, Iss4_7:$offset)),
2770 (V6_vS32Ub_ai_128B IntRegs:$src2, Iss4_7:$offset,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002771 (VTDbl VectorRegs128B:$src1))>,
2772 Requires<[UseHVXDbl]>;
2773 }
2774}
2775
2776defm : vS32b_ai_pats <v64i8, v128i8>;
2777defm : vS32b_ai_pats <v32i16, v64i16>;
2778defm : vS32b_ai_pats <v16i32, v32i32>;
2779defm : vS32b_ai_pats <v8i64, v16i64>;
2780
2781
2782multiclass vL32b_ai_pats <ValueType VTSgl, ValueType VTDbl> {
2783 // Aligned loads
2784 def : Pat < (VTSgl (alignedload IntRegs:$addr)),
2785 (V6_vL32b_ai IntRegs:$addr, 0) >,
2786 Requires<[UseHVXSgl]>;
2787 def : Pat < (VTSgl (unalignedload IntRegs:$addr)),
2788 (V6_vL32Ub_ai IntRegs:$addr, 0) >,
2789 Requires<[UseHVXSgl]>;
2790
2791 // 128B Load
2792 def : Pat < (VTDbl (alignedload IntRegs:$addr)),
2793 (V6_vL32b_ai_128B IntRegs:$addr, 0) >,
2794 Requires<[UseHVXDbl]>;
2795 def : Pat < (VTDbl (unalignedload IntRegs:$addr)),
2796 (V6_vL32Ub_ai_128B IntRegs:$addr, 0) >,
2797 Requires<[UseHVXDbl]>;
2798
2799 // Fold Add R+OFF into vector load.
2800 let AddedComplexity = 10 in {
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002801 def : Pat<(VTDbl (alignedload (add IntRegs:$src2, Iss4_7:$offset))),
2802 (V6_vL32b_ai_128B IntRegs:$src2, Iss4_7:$offset)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002803 Requires<[UseHVXDbl]>;
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002804 def : Pat<(VTDbl (unalignedload (add IntRegs:$src2, Iss4_7:$offset))),
2805 (V6_vL32Ub_ai_128B IntRegs:$src2, Iss4_7:$offset)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002806 Requires<[UseHVXDbl]>;
2807
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002808 def : Pat<(VTSgl (alignedload (add IntRegs:$src2, Iss4_6:$offset))),
2809 (V6_vL32b_ai IntRegs:$src2, Iss4_6:$offset)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002810 Requires<[UseHVXSgl]>;
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002811 def : Pat<(VTSgl (unalignedload (add IntRegs:$src2, Iss4_6:$offset))),
2812 (V6_vL32Ub_ai IntRegs:$src2, Iss4_6:$offset)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002813 Requires<[UseHVXSgl]>;
2814 }
2815}
2816
2817defm : vL32b_ai_pats <v64i8, v128i8>;
2818defm : vL32b_ai_pats <v32i16, v64i16>;
2819defm : vL32b_ai_pats <v16i32, v32i32>;
2820defm : vL32b_ai_pats <v8i64, v16i64>;
2821
2822multiclass STrivv_pats <ValueType VTSgl, ValueType VTDbl> {
2823 def : Pat<(alignedstore (VTSgl VecDblRegs:$src1), IntRegs:$addr),
2824 (PS_vstorerw_ai IntRegs:$addr, 0, (VTSgl VecDblRegs:$src1))>,
2825 Requires<[UseHVXSgl]>;
2826 def : Pat<(unalignedstore (VTSgl VecDblRegs:$src1), IntRegs:$addr),
2827 (PS_vstorerwu_ai IntRegs:$addr, 0, (VTSgl VecDblRegs:$src1))>,
2828 Requires<[UseHVXSgl]>;
2829
2830 def : Pat<(alignedstore (VTDbl VecDblRegs128B:$src1), IntRegs:$addr),
2831 (PS_vstorerw_ai_128B IntRegs:$addr, 0,
2832 (VTDbl VecDblRegs128B:$src1))>,
2833 Requires<[UseHVXDbl]>;
2834 def : Pat<(unalignedstore (VTDbl VecDblRegs128B:$src1), IntRegs:$addr),
2835 (PS_vstorerwu_ai_128B IntRegs:$addr, 0,
2836 (VTDbl VecDblRegs128B:$src1))>,
2837 Requires<[UseHVXDbl]>;
2838}
2839
2840defm : STrivv_pats <v128i8, v256i8>;
2841defm : STrivv_pats <v64i16, v128i16>;
2842defm : STrivv_pats <v32i32, v64i32>;
2843defm : STrivv_pats <v16i64, v32i64>;
2844
2845multiclass LDrivv_pats <ValueType VTSgl, ValueType VTDbl> {
2846 def : Pat<(VTSgl (alignedload I32:$addr)),
2847 (PS_vloadrw_ai I32:$addr, 0)>,
2848 Requires<[UseHVXSgl]>;
2849 def : Pat<(VTSgl (unalignedload I32:$addr)),
2850 (PS_vloadrwu_ai I32:$addr, 0)>,
2851 Requires<[UseHVXSgl]>;
2852
2853 def : Pat<(VTDbl (alignedload I32:$addr)),
2854 (PS_vloadrw_ai_128B I32:$addr, 0)>,
2855 Requires<[UseHVXDbl]>;
2856 def : Pat<(VTDbl (unalignedload I32:$addr)),
2857 (PS_vloadrwu_ai_128B I32:$addr, 0)>,
2858 Requires<[UseHVXDbl]>;
2859}
2860
2861defm : LDrivv_pats <v128i8, v256i8>;
2862defm : LDrivv_pats <v64i16, v128i16>;
2863defm : LDrivv_pats <v32i32, v64i32>;
2864defm : LDrivv_pats <v16i64, v32i64>;
2865
2866let Predicates = [HasV60T,UseHVXSgl] in {
2867 def: Pat<(select I1:$Pu, (v16i32 VectorRegs:$Vs), VectorRegs:$Vt),
2868 (PS_vselect I1:$Pu, VectorRegs:$Vs, VectorRegs:$Vt)>;
2869 def: Pat<(select I1:$Pu, (v32i32 VecDblRegs:$Vs), VecDblRegs:$Vt),
2870 (PS_wselect I1:$Pu, VecDblRegs:$Vs, VecDblRegs:$Vt)>;
2871}
2872let Predicates = [HasV60T,UseHVXDbl] in {
2873 def: Pat<(select I1:$Pu, (v32i32 VectorRegs128B:$Vs), VectorRegs128B:$Vt),
2874 (PS_vselect_128B I1:$Pu, VectorRegs128B:$Vs, VectorRegs128B:$Vt)>;
2875 def: Pat<(select I1:$Pu, (v64i32 VecDblRegs128B:$Vs), VecDblRegs128B:$Vt),
2876 (PS_wselect_128B I1:$Pu, VecDblRegs128B:$Vs, VecDblRegs128B:$Vt)>;
2877}
2878
2879
2880def SDTHexagonVCOMBINE: SDTypeProfile<1, 2, [SDTCisSameAs<1, 2>,
2881 SDTCisSubVecOfVec<1, 0>]>;
2882
2883def HexagonVCOMBINE: SDNode<"HexagonISD::VCOMBINE", SDTHexagonVCOMBINE>;
2884
2885def: Pat<(v32i32 (HexagonVCOMBINE (v16i32 VectorRegs:$Vs),
2886 (v16i32 VectorRegs:$Vt))),
2887 (V6_vcombine VectorRegs:$Vs, VectorRegs:$Vt)>,
2888 Requires<[UseHVXSgl]>;
2889def: Pat<(v64i32 (HexagonVCOMBINE (v32i32 VecDblRegs:$Vs),
2890 (v32i32 VecDblRegs:$Vt))),
2891 (V6_vcombine_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2892 Requires<[UseHVXDbl]>;
2893
2894def SDTHexagonVPACK: SDTypeProfile<1, 3, [SDTCisSameAs<1, 2>,
2895 SDTCisInt<3>]>;
2896
2897def HexagonVPACK: SDNode<"HexagonISD::VPACK", SDTHexagonVPACK>;
2898
2899// 0 as the last argument denotes vpacke. 1 denotes vpacko
2900def: Pat<(v64i8 (HexagonVPACK (v64i8 VectorRegs:$Vs),
2901 (v64i8 VectorRegs:$Vt), (i32 0))),
2902 (V6_vpackeb VectorRegs:$Vs, VectorRegs:$Vt)>,
2903 Requires<[UseHVXSgl]>;
2904def: Pat<(v64i8 (HexagonVPACK (v64i8 VectorRegs:$Vs),
2905 (v64i8 VectorRegs:$Vt), (i32 1))),
2906 (V6_vpackob VectorRegs:$Vs, VectorRegs:$Vt)>,
2907 Requires<[UseHVXSgl]>;
2908def: Pat<(v32i16 (HexagonVPACK (v32i16 VectorRegs:$Vs),
2909 (v32i16 VectorRegs:$Vt), (i32 0))),
2910 (V6_vpackeh VectorRegs:$Vs, VectorRegs:$Vt)>,
2911 Requires<[UseHVXSgl]>;
2912def: Pat<(v32i16 (HexagonVPACK (v32i16 VectorRegs:$Vs),
2913 (v32i16 VectorRegs:$Vt), (i32 1))),
2914 (V6_vpackoh VectorRegs:$Vs, VectorRegs:$Vt)>,
2915 Requires<[UseHVXSgl]>;
2916
2917def: Pat<(v128i8 (HexagonVPACK (v128i8 VecDblRegs:$Vs),
2918 (v128i8 VecDblRegs:$Vt), (i32 0))),
2919 (V6_vpackeb_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2920 Requires<[UseHVXDbl]>;
2921def: Pat<(v128i8 (HexagonVPACK (v128i8 VecDblRegs:$Vs),
2922 (v128i8 VecDblRegs:$Vt), (i32 1))),
2923 (V6_vpackob_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2924 Requires<[UseHVXDbl]>;
2925def: Pat<(v64i16 (HexagonVPACK (v64i16 VecDblRegs:$Vs),
2926 (v64i16 VecDblRegs:$Vt), (i32 0))),
2927 (V6_vpackeh_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2928 Requires<[UseHVXDbl]>;
2929def: Pat<(v64i16 (HexagonVPACK (v64i16 VecDblRegs:$Vs),
2930 (v64i16 VecDblRegs:$Vt), (i32 1))),
2931 (V6_vpackoh_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2932 Requires<[UseHVXDbl]>;
2933
2934def V2I1: PatLeaf<(v2i1 PredRegs:$R)>;
2935def V4I1: PatLeaf<(v4i1 PredRegs:$R)>;
2936def V8I1: PatLeaf<(v8i1 PredRegs:$R)>;
2937def V4I8: PatLeaf<(v4i8 IntRegs:$R)>;
2938def V2I16: PatLeaf<(v2i16 IntRegs:$R)>;
2939def V8I8: PatLeaf<(v8i8 DoubleRegs:$R)>;
2940def V4I16: PatLeaf<(v4i16 DoubleRegs:$R)>;
2941def V2I32: PatLeaf<(v2i32 DoubleRegs:$R)>;
2942
2943
2944multiclass bitconvert_32<ValueType a, ValueType b> {
2945 def : Pat <(b (bitconvert (a IntRegs:$src))),
2946 (b IntRegs:$src)>;
2947 def : Pat <(a (bitconvert (b IntRegs:$src))),
2948 (a IntRegs:$src)>;
2949}
2950
2951multiclass bitconvert_64<ValueType a, ValueType b> {
2952 def : Pat <(b (bitconvert (a DoubleRegs:$src))),
2953 (b DoubleRegs:$src)>;
2954 def : Pat <(a (bitconvert (b DoubleRegs:$src))),
2955 (a DoubleRegs:$src)>;
2956}
2957
2958// Bit convert vector types to integers.
2959defm : bitconvert_32<v4i8, i32>;
2960defm : bitconvert_32<v2i16, i32>;
2961defm : bitconvert_64<v8i8, i64>;
2962defm : bitconvert_64<v4i16, i64>;
2963defm : bitconvert_64<v2i32, i64>;
2964
2965def: Pat<(sra (v4i16 DoubleRegs:$src1), u4_0ImmPred:$src2),
2966 (S2_asr_i_vh DoubleRegs:$src1, imm:$src2)>;
2967def: Pat<(srl (v4i16 DoubleRegs:$src1), u4_0ImmPred:$src2),
2968 (S2_lsr_i_vh DoubleRegs:$src1, imm:$src2)>;
2969def: Pat<(shl (v4i16 DoubleRegs:$src1), u4_0ImmPred:$src2),
2970 (S2_asl_i_vh DoubleRegs:$src1, imm:$src2)>;
2971
2972def: Pat<(sra (v2i32 DoubleRegs:$src1), u5_0ImmPred:$src2),
2973 (S2_asr_i_vw DoubleRegs:$src1, imm:$src2)>;
2974def: Pat<(srl (v2i32 DoubleRegs:$src1), u5_0ImmPred:$src2),
2975 (S2_lsr_i_vw DoubleRegs:$src1, imm:$src2)>;
2976def: Pat<(shl (v2i32 DoubleRegs:$src1), u5_0ImmPred:$src2),
2977 (S2_asl_i_vw DoubleRegs:$src1, imm:$src2)>;
2978
2979def : Pat<(v2i16 (add (v2i16 IntRegs:$src1), (v2i16 IntRegs:$src2))),
2980 (A2_svaddh IntRegs:$src1, IntRegs:$src2)>;
2981
2982def : Pat<(v2i16 (sub (v2i16 IntRegs:$src1), (v2i16 IntRegs:$src2))),
2983 (A2_svsubh IntRegs:$src1, IntRegs:$src2)>;
2984
2985def HexagonVSPLATB: SDNode<"HexagonISD::VSPLATB", SDTUnaryOp>;
2986def HexagonVSPLATH: SDNode<"HexagonISD::VSPLATH", SDTUnaryOp>;
2987
2988// Replicate the low 8-bits from 32-bits input register into each of the
2989// four bytes of 32-bits destination register.
2990def: Pat<(v4i8 (HexagonVSPLATB I32:$Rs)), (S2_vsplatrb I32:$Rs)>;
2991
2992// Replicate the low 16-bits from 32-bits input register into each of the
2993// four halfwords of 64-bits destination register.
2994def: Pat<(v4i16 (HexagonVSPLATH I32:$Rs)), (S2_vsplatrh I32:$Rs)>;
2995
2996
2997class VArith_pat <InstHexagon MI, SDNode Op, PatFrag Type>
2998 : Pat <(Op Type:$Rss, Type:$Rtt),
2999 (MI Type:$Rss, Type:$Rtt)>;
3000
3001def: VArith_pat <A2_vaddub, add, V8I8>;
3002def: VArith_pat <A2_vaddh, add, V4I16>;
3003def: VArith_pat <A2_vaddw, add, V2I32>;
3004def: VArith_pat <A2_vsubub, sub, V8I8>;
3005def: VArith_pat <A2_vsubh, sub, V4I16>;
3006def: VArith_pat <A2_vsubw, sub, V2I32>;
3007
3008def: VArith_pat <A2_and, and, V2I16>;
3009def: VArith_pat <A2_xor, xor, V2I16>;
3010def: VArith_pat <A2_or, or, V2I16>;
3011
3012def: VArith_pat <A2_andp, and, V8I8>;
3013def: VArith_pat <A2_andp, and, V4I16>;
3014def: VArith_pat <A2_andp, and, V2I32>;
3015def: VArith_pat <A2_orp, or, V8I8>;
3016def: VArith_pat <A2_orp, or, V4I16>;
3017def: VArith_pat <A2_orp, or, V2I32>;
3018def: VArith_pat <A2_xorp, xor, V8I8>;
3019def: VArith_pat <A2_xorp, xor, V4I16>;
3020def: VArith_pat <A2_xorp, xor, V2I32>;
3021
3022def: Pat<(v2i32 (sra V2I32:$b, (i64 (HexagonCOMBINE (i32 u5_0ImmPred:$c),
3023 (i32 u5_0ImmPred:$c))))),
3024 (S2_asr_i_vw V2I32:$b, imm:$c)>;
3025def: Pat<(v2i32 (srl V2I32:$b, (i64 (HexagonCOMBINE (i32 u5_0ImmPred:$c),
3026 (i32 u5_0ImmPred:$c))))),
3027 (S2_lsr_i_vw V2I32:$b, imm:$c)>;
3028def: Pat<(v2i32 (shl V2I32:$b, (i64 (HexagonCOMBINE (i32 u5_0ImmPred:$c),
3029 (i32 u5_0ImmPred:$c))))),
3030 (S2_asl_i_vw V2I32:$b, imm:$c)>;
3031
3032def: Pat<(v4i16 (sra V4I16:$b, (v4i16 (HexagonVSPLATH (i32 (u4_0ImmPred:$c)))))),
3033 (S2_asr_i_vh V4I16:$b, imm:$c)>;
3034def: Pat<(v4i16 (srl V4I16:$b, (v4i16 (HexagonVSPLATH (i32 (u4_0ImmPred:$c)))))),
3035 (S2_lsr_i_vh V4I16:$b, imm:$c)>;
3036def: Pat<(v4i16 (shl V4I16:$b, (v4i16 (HexagonVSPLATH (i32 (u4_0ImmPred:$c)))))),
3037 (S2_asl_i_vh V4I16:$b, imm:$c)>;
3038
3039
3040def SDTHexagon_v2i32_v2i32_i32 : SDTypeProfile<1, 2,
3041 [SDTCisSameAs<0, 1>, SDTCisVT<0, v2i32>, SDTCisInt<2>]>;
3042def SDTHexagon_v4i16_v4i16_i32 : SDTypeProfile<1, 2,
3043 [SDTCisSameAs<0, 1>, SDTCisVT<0, v4i16>, SDTCisInt<2>]>;
3044
3045def HexagonVSRAW: SDNode<"HexagonISD::VSRAW", SDTHexagon_v2i32_v2i32_i32>;
3046def HexagonVSRAH: SDNode<"HexagonISD::VSRAH", SDTHexagon_v4i16_v4i16_i32>;
3047def HexagonVSRLW: SDNode<"HexagonISD::VSRLW", SDTHexagon_v2i32_v2i32_i32>;
3048def HexagonVSRLH: SDNode<"HexagonISD::VSRLH", SDTHexagon_v4i16_v4i16_i32>;
3049def HexagonVSHLW: SDNode<"HexagonISD::VSHLW", SDTHexagon_v2i32_v2i32_i32>;
3050def HexagonVSHLH: SDNode<"HexagonISD::VSHLH", SDTHexagon_v4i16_v4i16_i32>;
3051
3052def: Pat<(v2i32 (HexagonVSRAW V2I32:$Rs, u5_0ImmPred:$u5)),
3053 (S2_asr_i_vw V2I32:$Rs, imm:$u5)>;
3054def: Pat<(v4i16 (HexagonVSRAH V4I16:$Rs, u4_0ImmPred:$u4)),
3055 (S2_asr_i_vh V4I16:$Rs, imm:$u4)>;
3056def: Pat<(v2i32 (HexagonVSRLW V2I32:$Rs, u5_0ImmPred:$u5)),
3057 (S2_lsr_i_vw V2I32:$Rs, imm:$u5)>;
3058def: Pat<(v4i16 (HexagonVSRLH V4I16:$Rs, u4_0ImmPred:$u4)),
3059 (S2_lsr_i_vh V4I16:$Rs, imm:$u4)>;
3060def: Pat<(v2i32 (HexagonVSHLW V2I32:$Rs, u5_0ImmPred:$u5)),
3061 (S2_asl_i_vw V2I32:$Rs, imm:$u5)>;
3062def: Pat<(v4i16 (HexagonVSHLH V4I16:$Rs, u4_0ImmPred:$u4)),
3063 (S2_asl_i_vh V4I16:$Rs, imm:$u4)>;
3064
3065class vshift_rr_pat<InstHexagon MI, SDNode Op, PatFrag Value>
3066 : Pat <(Op Value:$Rs, I32:$Rt),
3067 (MI Value:$Rs, I32:$Rt)>;
3068
3069def: vshift_rr_pat <S2_asr_r_vw, HexagonVSRAW, V2I32>;
3070def: vshift_rr_pat <S2_asr_r_vh, HexagonVSRAH, V4I16>;
3071def: vshift_rr_pat <S2_lsr_r_vw, HexagonVSRLW, V2I32>;
3072def: vshift_rr_pat <S2_lsr_r_vh, HexagonVSRLH, V4I16>;
3073def: vshift_rr_pat <S2_asl_r_vw, HexagonVSHLW, V2I32>;
3074def: vshift_rr_pat <S2_asl_r_vh, HexagonVSHLH, V4I16>;
3075
3076
3077def SDTHexagonVecCompare_v8i8 : SDTypeProfile<1, 2,
3078 [SDTCisSameAs<1, 2>, SDTCisVT<0, i1>, SDTCisVT<1, v8i8>]>;
3079def SDTHexagonVecCompare_v4i16 : SDTypeProfile<1, 2,
3080 [SDTCisSameAs<1, 2>, SDTCisVT<0, i1>, SDTCisVT<1, v4i16>]>;
3081def SDTHexagonVecCompare_v2i32 : SDTypeProfile<1, 2,
3082 [SDTCisSameAs<1, 2>, SDTCisVT<0, i1>, SDTCisVT<1, v2i32>]>;
3083
3084def HexagonVCMPBEQ: SDNode<"HexagonISD::VCMPBEQ", SDTHexagonVecCompare_v8i8>;
3085def HexagonVCMPBGT: SDNode<"HexagonISD::VCMPBGT", SDTHexagonVecCompare_v8i8>;
3086def HexagonVCMPBGTU: SDNode<"HexagonISD::VCMPBGTU", SDTHexagonVecCompare_v8i8>;
3087def HexagonVCMPHEQ: SDNode<"HexagonISD::VCMPHEQ", SDTHexagonVecCompare_v4i16>;
3088def HexagonVCMPHGT: SDNode<"HexagonISD::VCMPHGT", SDTHexagonVecCompare_v4i16>;
3089def HexagonVCMPHGTU: SDNode<"HexagonISD::VCMPHGTU", SDTHexagonVecCompare_v4i16>;
3090def HexagonVCMPWEQ: SDNode<"HexagonISD::VCMPWEQ", SDTHexagonVecCompare_v2i32>;
3091def HexagonVCMPWGT: SDNode<"HexagonISD::VCMPWGT", SDTHexagonVecCompare_v2i32>;
3092def HexagonVCMPWGTU: SDNode<"HexagonISD::VCMPWGTU", SDTHexagonVecCompare_v2i32>;
3093
3094
3095class vcmp_i1_pat<InstHexagon MI, SDNode Op, PatFrag Value>
3096 : Pat <(i1 (Op Value:$Rs, Value:$Rt)),
3097 (MI Value:$Rs, Value:$Rt)>;
3098
3099def: vcmp_i1_pat<A2_vcmpbeq, HexagonVCMPBEQ, V8I8>;
3100def: vcmp_i1_pat<A4_vcmpbgt, HexagonVCMPBGT, V8I8>;
3101def: vcmp_i1_pat<A2_vcmpbgtu, HexagonVCMPBGTU, V8I8>;
3102
3103def: vcmp_i1_pat<A2_vcmpheq, HexagonVCMPHEQ, V4I16>;
3104def: vcmp_i1_pat<A2_vcmphgt, HexagonVCMPHGT, V4I16>;
3105def: vcmp_i1_pat<A2_vcmphgtu, HexagonVCMPHGTU, V4I16>;
3106
3107def: vcmp_i1_pat<A2_vcmpweq, HexagonVCMPWEQ, V2I32>;
3108def: vcmp_i1_pat<A2_vcmpwgt, HexagonVCMPWGT, V2I32>;
3109def: vcmp_i1_pat<A2_vcmpwgtu, HexagonVCMPWGTU, V2I32>;
3110
3111
3112class vcmp_vi1_pat<InstHexagon MI, PatFrag Op, PatFrag InVal, ValueType OutTy>
3113 : Pat <(OutTy (Op InVal:$Rs, InVal:$Rt)),
3114 (MI InVal:$Rs, InVal:$Rt)>;
3115
3116def: vcmp_vi1_pat<A2_vcmpweq, seteq, V2I32, v2i1>;
3117def: vcmp_vi1_pat<A2_vcmpwgt, setgt, V2I32, v2i1>;
3118def: vcmp_vi1_pat<A2_vcmpwgtu, setugt, V2I32, v2i1>;
3119
3120def: vcmp_vi1_pat<A2_vcmpheq, seteq, V4I16, v4i1>;
3121def: vcmp_vi1_pat<A2_vcmphgt, setgt, V4I16, v4i1>;
3122def: vcmp_vi1_pat<A2_vcmphgtu, setugt, V4I16, v4i1>;
3123
3124def: Pat<(mul V2I32:$Rs, V2I32:$Rt),
3125 (PS_vmulw DoubleRegs:$Rs, DoubleRegs:$Rt)>;
3126def: Pat<(add V2I32:$Rx, (mul V2I32:$Rs, V2I32:$Rt)),
3127 (PS_vmulw_acc DoubleRegs:$Rx, DoubleRegs:$Rs, DoubleRegs:$Rt)>;
3128
3129
3130// Adds two v4i8: Hexagon does not have an insn for this one, so we
3131// use the double add v8i8, and use only the low part of the result.
3132def: Pat<(v4i8 (add (v4i8 IntRegs:$Rs), (v4i8 IntRegs:$Rt))),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003133 (LoReg (A2_vaddub (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003134
3135// Subtract two v4i8: Hexagon does not have an insn for this one, so we
3136// use the double sub v8i8, and use only the low part of the result.
3137def: Pat<(v4i8 (sub (v4i8 IntRegs:$Rs), (v4i8 IntRegs:$Rt))),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003138 (LoReg (A2_vsubub (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003139
3140//
3141// No 32 bit vector mux.
3142//
3143def: Pat<(v4i8 (select I1:$Pu, V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003144 (LoReg (C2_vmux I1:$Pu, (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003145def: Pat<(v2i16 (select I1:$Pu, V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003146 (LoReg (C2_vmux I1:$Pu, (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003147
3148//
3149// 64-bit vector mux.
3150//
3151def: Pat<(v8i8 (vselect V8I1:$Pu, V8I8:$Rs, V8I8:$Rt)),
3152 (C2_vmux V8I1:$Pu, V8I8:$Rs, V8I8:$Rt)>;
3153def: Pat<(v4i16 (vselect V4I1:$Pu, V4I16:$Rs, V4I16:$Rt)),
3154 (C2_vmux V4I1:$Pu, V4I16:$Rs, V4I16:$Rt)>;
3155def: Pat<(v2i32 (vselect V2I1:$Pu, V2I32:$Rs, V2I32:$Rt)),
3156 (C2_vmux V2I1:$Pu, V2I32:$Rs, V2I32:$Rt)>;
3157
3158//
3159// No 32 bit vector compare.
3160//
3161def: Pat<(i1 (seteq V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003162 (A2_vcmpbeq (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003163def: Pat<(i1 (setgt V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003164 (A4_vcmpbgt (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003165def: Pat<(i1 (setugt V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003166 (A2_vcmpbgtu (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003167
3168def: Pat<(i1 (seteq V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003169 (A2_vcmpheq (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003170def: Pat<(i1 (setgt V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003171 (A2_vcmphgt (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003172def: Pat<(i1 (setugt V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003173 (A2_vcmphgtu (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003174
3175
3176class InvertCmp_pat<InstHexagon InvMI, PatFrag CmpOp, PatFrag Value,
3177 ValueType CmpTy>
3178 : Pat<(CmpTy (CmpOp Value:$Rs, Value:$Rt)),
3179 (InvMI Value:$Rt, Value:$Rs)>;
3180
3181// Map from a compare operation to the corresponding instruction with the
3182// order of operands reversed, e.g. x > y --> cmp.lt(y,x).
3183def: InvertCmp_pat<A4_vcmpbgt, setlt, V8I8, i1>;
3184def: InvertCmp_pat<A4_vcmpbgt, setlt, V8I8, v8i1>;
3185def: InvertCmp_pat<A2_vcmphgt, setlt, V4I16, i1>;
3186def: InvertCmp_pat<A2_vcmphgt, setlt, V4I16, v4i1>;
3187def: InvertCmp_pat<A2_vcmpwgt, setlt, V2I32, i1>;
3188def: InvertCmp_pat<A2_vcmpwgt, setlt, V2I32, v2i1>;
3189
3190def: InvertCmp_pat<A2_vcmpbgtu, setult, V8I8, i1>;
3191def: InvertCmp_pat<A2_vcmpbgtu, setult, V8I8, v8i1>;
3192def: InvertCmp_pat<A2_vcmphgtu, setult, V4I16, i1>;
3193def: InvertCmp_pat<A2_vcmphgtu, setult, V4I16, v4i1>;
3194def: InvertCmp_pat<A2_vcmpwgtu, setult, V2I32, i1>;
3195def: InvertCmp_pat<A2_vcmpwgtu, setult, V2I32, v2i1>;
3196
3197// Map from vcmpne(Rss) -> !vcmpew(Rss).
3198// rs != rt -> !(rs == rt).
3199def: Pat<(v2i1 (setne V2I32:$Rs, V2I32:$Rt)),
3200 (C2_not (v2i1 (A2_vcmpbeq V2I32:$Rs, V2I32:$Rt)))>;
3201
3202
3203// Truncate: from vector B copy all 'E'ven 'B'yte elements:
3204// A[0] = B[0]; A[1] = B[2]; A[2] = B[4]; A[3] = B[6];
3205def: Pat<(v4i8 (trunc V4I16:$Rs)),
3206 (S2_vtrunehb V4I16:$Rs)>;
3207
3208// Truncate: from vector B copy all 'O'dd 'B'yte elements:
3209// A[0] = B[1]; A[1] = B[3]; A[2] = B[5]; A[3] = B[7];
3210// S2_vtrunohb
3211
3212// Truncate: from vectors B and C copy all 'E'ven 'H'alf-word elements:
3213// A[0] = B[0]; A[1] = B[2]; A[2] = C[0]; A[3] = C[2];
3214// S2_vtruneh
3215
3216def: Pat<(v2i16 (trunc V2I32:$Rs)),
3217 (LoReg (S2_packhl (HiReg $Rs), (LoReg $Rs)))>;
3218
3219
3220def HexagonVSXTBH : SDNode<"HexagonISD::VSXTBH", SDTUnaryOp>;
3221def HexagonVSXTBW : SDNode<"HexagonISD::VSXTBW", SDTUnaryOp>;
3222
3223def: Pat<(i64 (HexagonVSXTBH I32:$Rs)), (S2_vsxtbh I32:$Rs)>;
3224def: Pat<(i64 (HexagonVSXTBW I32:$Rs)), (S2_vsxthw I32:$Rs)>;
3225
3226def: Pat<(v4i16 (zext V4I8:$Rs)), (S2_vzxtbh V4I8:$Rs)>;
3227def: Pat<(v2i32 (zext V2I16:$Rs)), (S2_vzxthw V2I16:$Rs)>;
3228def: Pat<(v4i16 (anyext V4I8:$Rs)), (S2_vzxtbh V4I8:$Rs)>;
3229def: Pat<(v2i32 (anyext V2I16:$Rs)), (S2_vzxthw V2I16:$Rs)>;
3230def: Pat<(v4i16 (sext V4I8:$Rs)), (S2_vsxtbh V4I8:$Rs)>;
3231def: Pat<(v2i32 (sext V2I16:$Rs)), (S2_vsxthw V2I16:$Rs)>;
3232
3233// Sign extends a v2i8 into a v2i32.
3234def: Pat<(v2i32 (sext_inreg V2I32:$Rs, v2i8)),
3235 (A2_combinew (A2_sxtb (HiReg $Rs)), (A2_sxtb (LoReg $Rs)))>;
3236
3237// Sign extends a v2i16 into a v2i32.
3238def: Pat<(v2i32 (sext_inreg V2I32:$Rs, v2i16)),
3239 (A2_combinew (A2_sxth (HiReg $Rs)), (A2_sxth (LoReg $Rs)))>;
3240
3241
3242// Multiplies two v2i16 and returns a v2i32. We are using here the
3243// saturating multiply, as hexagon does not provide a non saturating
3244// vector multiply, and saturation does not impact the result that is
3245// in double precision of the operands.
3246
3247// Multiplies two v2i16 vectors: as Hexagon does not have a multiply
3248// with the C semantics for this one, this pattern uses the half word
3249// multiply vmpyh that takes two v2i16 and returns a v2i32. This is
3250// then truncated to fit this back into a v2i16 and to simulate the
3251// wrap around semantics for unsigned in C.
3252def vmpyh: OutPatFrag<(ops node:$Rs, node:$Rt),
3253 (M2_vmpy2s_s0 (i32 $Rs), (i32 $Rt))>;
3254
3255def: Pat<(v2i16 (mul V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +00003256 (LoReg (S2_vtrunewh (A2_combineii 0, 0),
3257 (vmpyh V2I16:$Rs, V2I16:$Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003258
3259// Multiplies two v4i16 vectors.
3260def: Pat<(v4i16 (mul V4I16:$Rs, V4I16:$Rt)),
3261 (S2_vtrunewh (vmpyh (HiReg $Rs), (HiReg $Rt)),
3262 (vmpyh (LoReg $Rs), (LoReg $Rt)))>;
3263
3264def VMPYB_no_V5: OutPatFrag<(ops node:$Rs, node:$Rt),
3265 (S2_vtrunewh (vmpyh (HiReg (S2_vsxtbh $Rs)), (HiReg (S2_vsxtbh $Rt))),
3266 (vmpyh (LoReg (S2_vsxtbh $Rs)), (LoReg (S2_vsxtbh $Rt))))>;
3267
3268// Multiplies two v4i8 vectors.
3269def: Pat<(v4i8 (mul V4I8:$Rs, V4I8:$Rt)),
3270 (S2_vtrunehb (M5_vmpybsu V4I8:$Rs, V4I8:$Rt))>,
3271 Requires<[HasV5T]>;
3272
3273def: Pat<(v4i8 (mul V4I8:$Rs, V4I8:$Rt)),
3274 (S2_vtrunehb (VMPYB_no_V5 V4I8:$Rs, V4I8:$Rt))>;
3275
3276// Multiplies two v8i8 vectors.
3277def: Pat<(v8i8 (mul V8I8:$Rs, V8I8:$Rt)),
3278 (A2_combinew (S2_vtrunehb (M5_vmpybsu (HiReg $Rs), (HiReg $Rt))),
3279 (S2_vtrunehb (M5_vmpybsu (LoReg $Rs), (LoReg $Rt))))>,
3280 Requires<[HasV5T]>;
3281
3282def: Pat<(v8i8 (mul V8I8:$Rs, V8I8:$Rt)),
3283 (A2_combinew (S2_vtrunehb (VMPYB_no_V5 (HiReg $Rs), (HiReg $Rt))),
3284 (S2_vtrunehb (VMPYB_no_V5 (LoReg $Rs), (LoReg $Rt))))>;
3285
3286def SDTHexagonBinOp64 : SDTypeProfile<1, 2,
3287 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisVT<0, i64>]>;
3288
3289def HexagonSHUFFEB: SDNode<"HexagonISD::SHUFFEB", SDTHexagonBinOp64>;
3290def HexagonSHUFFEH: SDNode<"HexagonISD::SHUFFEH", SDTHexagonBinOp64>;
3291def HexagonSHUFFOB: SDNode<"HexagonISD::SHUFFOB", SDTHexagonBinOp64>;
3292def HexagonSHUFFOH: SDNode<"HexagonISD::SHUFFOH", SDTHexagonBinOp64>;
3293
3294class ShufflePat<InstHexagon MI, SDNode Op>
3295 : Pat<(i64 (Op DoubleRegs:$src1, DoubleRegs:$src2)),
3296 (i64 (MI DoubleRegs:$src1, DoubleRegs:$src2))>;
3297
3298// Shuffles even bytes for i=0..3: A[2*i].b = C[2*i].b; A[2*i+1].b = B[2*i].b
3299def: ShufflePat<S2_shuffeb, HexagonSHUFFEB>;
3300
3301// Shuffles odd bytes for i=0..3: A[2*i].b = C[2*i+1].b; A[2*i+1].b = B[2*i+1].b
3302def: ShufflePat<S2_shuffob, HexagonSHUFFOB>;
3303
3304// Shuffles even half for i=0,1: A[2*i].h = C[2*i].h; A[2*i+1].h = B[2*i].h
3305def: ShufflePat<S2_shuffeh, HexagonSHUFFEH>;
3306
3307// Shuffles odd half for i=0,1: A[2*i].h = C[2*i+1].h; A[2*i+1].h = B[2*i+1].h
3308def: ShufflePat<S2_shuffoh, HexagonSHUFFOH>;
3309
3310
3311// Truncated store from v4i16 to v4i8.
3312def truncstorev4i8: PatFrag<(ops node:$val, node:$ptr),
3313 (truncstore node:$val, node:$ptr),
3314 [{ return cast<StoreSDNode>(N)->getMemoryVT() == MVT::v4i8; }]>;
3315
3316// Truncated store from v2i32 to v2i16.
3317def truncstorev2i16: PatFrag<(ops node:$val, node:$ptr),
3318 (truncstore node:$val, node:$ptr),
3319 [{ return cast<StoreSDNode>(N)->getMemoryVT() == MVT::v2i16; }]>;
3320
3321def: Pat<(truncstorev2i16 V2I32:$Rs, I32:$Rt),
3322 (S2_storeri_io I32:$Rt, 0, (LoReg (S2_packhl (HiReg $Rs),
3323 (LoReg $Rs))))>;
3324
3325def: Pat<(truncstorev4i8 V4I16:$Rs, I32:$Rt),
3326 (S2_storeri_io I32:$Rt, 0, (S2_vtrunehb V4I16:$Rs))>;
3327
3328
3329// Zero and sign extended load from v2i8 into v2i16.
3330def zextloadv2i8: PatFrag<(ops node:$ptr), (zextload node:$ptr),
3331 [{ return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8; }]>;
3332
3333def sextloadv2i8: PatFrag<(ops node:$ptr), (sextload node:$ptr),
3334 [{ return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8; }]>;
3335
3336def: Pat<(v2i16 (zextloadv2i8 I32:$Rs)),
3337 (LoReg (v4i16 (S2_vzxtbh (L2_loadruh_io I32:$Rs, 0))))>;
3338
3339def: Pat<(v2i16 (sextloadv2i8 I32:$Rs)),
3340 (LoReg (v4i16 (S2_vsxtbh (L2_loadrh_io I32:$Rs, 0))))>;
3341
3342def: Pat<(v2i32 (zextloadv2i8 I32:$Rs)),
3343 (S2_vzxthw (LoReg (v4i16 (S2_vzxtbh (L2_loadruh_io I32:$Rs, 0)))))>;
3344
3345def: Pat<(v2i32 (sextloadv2i8 I32:$Rs)),
3346 (S2_vsxthw (LoReg (v4i16 (S2_vsxtbh (L2_loadrh_io I32:$Rs, 0)))))>;
3347
Krzysztof Parzyszekab57c2b2017-02-22 22:28:47 +00003348
3349// Read cycle counter.
3350//
3351def SDTInt64Leaf: SDTypeProfile<1, 0, [SDTCisVT<0, i64>]>;
3352def HexagonREADCYCLE: SDNode<"HexagonISD::READCYCLE", SDTInt64Leaf,
3353 [SDNPHasChain]>;
3354
3355def: Pat<(HexagonREADCYCLE), (A4_tfrcpp UPCYCLE)>;