blob: 104b9ff9eb0efe05ee1c0c27b72650502e19b675 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUISelLowering.h - AMDGPU Lowering Interface --------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Interface definition of the TargetLowering class that is common
12/// to all AMD GPUs.
13//
14//===----------------------------------------------------------------------===//
15
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000016#ifndef LLVM_LIB_TARGET_R600_AMDGPUISELLOWERING_H
17#define LLVM_LIB_TARGET_R600_AMDGPUISELLOWERING_H
Tom Stellard75aadc22012-12-11 21:25:42 +000018
19#include "llvm/Target/TargetLowering.h"
20
21namespace llvm {
22
Tom Stellardc026e8b2013-06-28 15:47:08 +000023class AMDGPUMachineFunction;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000024class AMDGPUSubtarget;
Tom Stellard75aadc22012-12-11 21:25:42 +000025class MachineRegisterInfo;
26
27class AMDGPUTargetLowering : public TargetLowering {
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000028protected:
29 const AMDGPUSubtarget *Subtarget;
30
Tom Stellard04c0e982014-01-22 19:24:21 +000031 SDValue LowerConstantInitializer(const Constant* Init, const GlobalValue *GV,
32 const SDValue &InitPtr,
33 SDValue Chain,
34 SelectionDAG &DAG) const;
Tom Stellard81d871d2013-11-13 23:36:50 +000035 SDValue LowerFrameIndex(SDValue Op, SelectionDAG &DAG) const;
Tom Stellardd86003e2013-08-14 23:25:00 +000036 SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const;
37 SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000038 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard2ffc3302013-08-26 15:05:44 +000039 /// \brief Lower vector stores by merging the vector elements into an integer
40 /// of the same bitwidth.
41 SDValue MergeVectorStore(const SDValue &Op, SelectionDAG &DAG) const;
42 /// \brief Split a vector store into multiple scalar stores.
Matt Arsenault209a7b92014-04-18 07:40:20 +000043 /// \returns The resulting chain.
Matt Arsenault1578aa72014-06-15 20:08:02 +000044
Matt Arsenault16e31332014-09-10 21:44:27 +000045 SDValue LowerFREM(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault46010932014-06-18 17:05:30 +000046 SDValue LowerFCEIL(SDValue Op, SelectionDAG &DAG) const;
47 SDValue LowerFTRUNC(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaulte8208ec2014-06-18 17:05:26 +000048 SDValue LowerFRINT(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault692bd5e2014-06-18 22:03:45 +000049 SDValue LowerFNEARBYINT(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultb0055482015-01-21 18:18:25 +000050
51 SDValue LowerFROUND32(SDValue Op, SelectionDAG &DAG) const;
52 SDValue LowerFROUND64(SDValue Op, SelectionDAG &DAG) const;
53 SDValue LowerFROUND(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault46010932014-06-18 17:05:30 +000054 SDValue LowerFFLOOR(SDValue Op, SelectionDAG &DAG) const;
55
Matt Arsenaultf058d672016-01-11 16:50:29 +000056 SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG) const;
57
Matt Arsenault5e0bdb82016-01-11 22:01:48 +000058 SDValue LowerINT_TO_FP32(SDValue Op, SelectionDAG &DAG, bool Signed) const;
Matt Arsenaultf7c95e32014-10-03 23:54:41 +000059 SDValue LowerINT_TO_FP64(SDValue Op, SelectionDAG &DAG, bool Signed) const;
Tom Stellardc947d8c2013-10-30 17:22:05 +000060 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultf7c95e32014-10-03 23:54:41 +000061 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000062
Matt Arsenaultc9961752014-10-03 23:54:56 +000063 SDValue LowerFP64_TO_INT(SDValue Op, SelectionDAG &DAG, bool Signed) const;
64 SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) const;
65 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
66
Matt Arsenault14d46452014-06-15 20:23:38 +000067 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
68
Matt Arsenault6e3a4512016-01-18 22:01:13 +000069protected:
Matt Arsenaultca3976f2014-07-15 02:06:31 +000070 SDValue performStoreCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault6e3a4512016-01-18 22:01:13 +000071 SDValue performAndCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault24692112015-07-14 18:20:33 +000072 SDValue performShlCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault6e3a4512016-01-18 22:01:13 +000073 SDValue performSraCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault80edab92016-01-18 21:43:36 +000074 SDValue performSrlCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +000075 SDValue performMulCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultde5fbe92016-01-11 17:02:00 +000076 SDValue performCtlzCombine(SDLoc SL, SDValue Cond, SDValue LHS, SDValue RHS,
77 DAGCombinerInfo &DCI) const;
78 SDValue performSelectCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +000079
Matt Arsenaultc9df7942014-06-11 03:29:54 +000080 static EVT getEquivalentMemType(LLVMContext &Context, EVT VT);
81 static EVT getEquivalentLoadRegType(LLVMContext &Context, EVT VT);
Tom Stellard75aadc22012-12-11 21:25:42 +000082
Tom Stellard067c8152014-07-21 14:01:14 +000083 virtual SDValue LowerGlobalAddress(AMDGPUMachineFunction *MFI, SDValue Op,
84 SelectionDAG &DAG) const;
Matt Arsenault83e60582014-07-24 17:10:35 +000085
Matt Arsenault6e3a4512016-01-18 22:01:13 +000086 /// Return 64-bit value Op as two 32-bit integers.
87 std::pair<SDValue, SDValue> split64BitValue(SDValue Op,
88 SelectionDAG &DAG) const;
Matt Arsenault33e3ece2016-01-18 22:09:04 +000089 SDValue getLoHalf64(SDValue Op, SelectionDAG &DAG) const;
90 SDValue getHiHalf64(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault6e3a4512016-01-18 22:01:13 +000091
Matt Arsenault83e60582014-07-24 17:10:35 +000092 /// \brief Split a vector load into a scalar load of each component.
93 SDValue ScalarizeVectorLoad(SDValue Op, SelectionDAG &DAG) const;
94
95 /// \brief Split a vector load into 2 loads of half the vector.
96 SDValue SplitVectorLoad(SDValue Op, SelectionDAG &DAG) const;
97
98 /// \brief Split a vector store into a scalar store of each component.
99 SDValue ScalarizeVectorStore(SDValue Op, SelectionDAG &DAG) const;
100
101 /// \brief Split a vector store into 2 stores of half the vector.
Tom Stellardaf775432013-10-23 00:44:32 +0000102 SDValue SplitVectorStore(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault83e60582014-07-24 17:10:35 +0000103
Tom Stellard2ffc3302013-08-26 15:05:44 +0000104 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
Jan Vesely343cd6f02014-06-22 21:43:01 +0000105 SDValue LowerSDIVREM(SDValue Op, SelectionDAG &DAG) const;
Jan Vesely5f715d32015-01-22 23:42:43 +0000106 SDValue LowerUDIVREM(SDValue Op, SelectionDAG &DAG) const;
Jan Veselye5ca27d2014-08-12 17:31:20 +0000107 SDValue LowerDIVREM24(SDValue Op, SelectionDAG &DAG, bool sign) const;
Tom Stellardbf69d762014-11-15 01:07:53 +0000108 void LowerUDIVREM64(SDValue Op, SelectionDAG &DAG,
109 SmallVectorImpl<SDValue> &Results) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000110 bool isHWTrueValue(SDValue Op) const;
111 bool isHWFalseValue(SDValue Op) const;
112
Tom Stellardaf775432013-10-23 00:44:32 +0000113 /// The SelectionDAGBuilder will automatically promote function arguments
114 /// with illegal types. However, this does not work for the AMDGPU targets
115 /// since the function arguments are stored in memory as these illegal types.
116 /// In order to handle this properly we need to get the origianl types sizes
117 /// from the LLVM IR Function and fixup the ISD:InputArg values before
118 /// passing them to AnalyzeFormalArguments()
119 void getOriginalFunctionArgs(SelectionDAG &DAG,
120 const Function *F,
121 const SmallVectorImpl<ISD::InputArg> &Ins,
122 SmallVectorImpl<ISD::InputArg> &OrigIns) const;
Christian Konig2c8f6d52013-03-07 09:03:52 +0000123 void AnalyzeFormalArguments(CCState &State,
124 const SmallVectorImpl<ISD::InputArg> &Ins) const;
Marek Olsak8a0f3352016-01-13 17:23:04 +0000125 void AnalyzeReturn(CCState &State,
126 const SmallVectorImpl<ISD::OutputArg> &Outs) const;
Christian Konig2c8f6d52013-03-07 09:03:52 +0000127
Tom Stellard75aadc22012-12-11 21:25:42 +0000128public:
Eric Christopher7792e322015-01-30 23:24:40 +0000129 AMDGPUTargetLowering(TargetMachine &TM, const AMDGPUSubtarget &STI);
Tom Stellard75aadc22012-12-11 21:25:42 +0000130
Craig Topper5656db42014-04-29 07:57:24 +0000131 bool isFAbsFree(EVT VT) const override;
132 bool isFNegFree(EVT VT) const override;
133 bool isTruncateFree(EVT Src, EVT Dest) const override;
134 bool isTruncateFree(Type *Src, Type *Dest) const override;
Matt Arsenaultb517c812014-03-27 17:23:31 +0000135
Craig Topper5656db42014-04-29 07:57:24 +0000136 bool isZExtFree(Type *Src, Type *Dest) const override;
137 bool isZExtFree(EVT Src, EVT Dest) const override;
Aaron Ballman3c81e462014-06-26 13:45:47 +0000138 bool isZExtFree(SDValue Val, EVT VT2) const override;
Matt Arsenaultb517c812014-03-27 17:23:31 +0000139
Craig Topper5656db42014-04-29 07:57:24 +0000140 bool isNarrowingProfitable(EVT VT1, EVT VT2) const override;
Matt Arsenaulta7f1e0c2014-03-24 19:43:31 +0000141
Mehdi Amini44ede332015-07-09 02:09:04 +0000142 MVT getVectorIdxTy(const DataLayout &) const override;
Matt Arsenault1d555c42014-06-23 18:00:55 +0000143 bool isSelectSupported(SelectSupportKind) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000144
145 bool isFPImmLegal(const APFloat &Imm, EVT VT) const override;
146 bool ShouldShrinkFPConstant(EVT VT) const override;
Matt Arsenault810cb622014-12-12 00:00:24 +0000147 bool shouldReduceLoadWidth(SDNode *Load,
148 ISD::LoadExtType ExtType,
149 EVT ExtVT) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000150
Craig Topper5656db42014-04-29 07:57:24 +0000151 bool isLoadBitCastBeneficial(EVT, EVT) const override;
Matt Arsenault65ad1602015-05-24 00:51:27 +0000152
153 bool storeOfVectorConstantIsCheap(EVT MemVT,
154 unsigned NumElem,
155 unsigned AS) const override;
Matt Arsenault61dc2352015-10-12 23:59:50 +0000156 bool aggressivelyPreferBuildVectorSources(EVT VecVT) const override;
Matt Arsenaultb56d8432015-01-13 19:46:48 +0000157 bool isCheapToSpeculateCttz() const override;
158 bool isCheapToSpeculateCtlz() const override;
159
Craig Topper5656db42014-04-29 07:57:24 +0000160 SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv,
161 bool isVarArg,
162 const SmallVectorImpl<ISD::OutputArg> &Outs,
163 const SmallVectorImpl<SDValue> &OutVals,
164 SDLoc DL, SelectionDAG &DAG) const override;
165 SDValue LowerCall(CallLoweringInfo &CLI,
166 SmallVectorImpl<SDValue> &InVals) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000167
Matt Arsenault19c54882015-08-26 18:37:13 +0000168 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op,
169 SelectionDAG &DAG) const;
170
Craig Topper5656db42014-04-29 07:57:24 +0000171 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000172 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Craig Topper5656db42014-04-29 07:57:24 +0000173 void ReplaceNodeResults(SDNode * N,
174 SmallVectorImpl<SDValue> &Results,
175 SelectionDAG &DAG) const override;
Matt Arsenaultd125d742014-03-27 17:23:24 +0000176
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000177 SDValue CombineFMinMaxLegacy(SDLoc DL,
178 EVT VT,
179 SDValue LHS,
180 SDValue RHS,
181 SDValue True,
182 SDValue False,
183 SDValue CC,
184 DAGCombinerInfo &DCI) const;
Matt Arsenaultd28a7fd2014-11-14 18:30:06 +0000185
Craig Topper5656db42014-04-29 07:57:24 +0000186 const char* getTargetNodeName(unsigned Opcode) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000187
Matt Arsenaulte93d06a2015-01-13 20:53:18 +0000188 SDValue getRsqrtEstimate(SDValue Operand,
189 DAGCombinerInfo &DCI,
190 unsigned &RefinementSteps,
191 bool &UseOneConstNR) const override;
Matt Arsenaultbf0db912015-01-13 20:53:23 +0000192 SDValue getRecipEstimate(SDValue Operand,
193 DAGCombinerInfo &DCI,
194 unsigned &RefinementSteps) const override;
Matt Arsenaulte93d06a2015-01-13 20:53:18 +0000195
Craig Topper5656db42014-04-29 07:57:24 +0000196 virtual SDNode *PostISelFolding(MachineSDNode *N,
197 SelectionDAG &DAG) const {
Christian Konigd910b7d2013-02-26 17:52:16 +0000198 return N;
199 }
200
Tom Stellard75aadc22012-12-11 21:25:42 +0000201 /// \brief Determine which of the bits specified in \p Mask are known to be
202 /// either zero or one and return them in the \p KnownZero and \p KnownOne
203 /// bitsets.
Jay Foada0653a32014-05-14 21:14:37 +0000204 void computeKnownBitsForTargetNode(const SDValue Op,
205 APInt &KnownZero,
206 APInt &KnownOne,
207 const SelectionDAG &DAG,
208 unsigned Depth = 0) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000209
Benjamin Kramer8c90fd72014-09-03 11:41:21 +0000210 unsigned ComputeNumSignBitsForTargetNode(SDValue Op, const SelectionDAG &DAG,
211 unsigned Depth = 0) const override;
Tom Stellardb02094e2014-07-21 15:45:01 +0000212
213 /// \brief Helper function that adds Reg to the LiveIn list of the DAG's
214 /// MachineFunction.
215 ///
216 /// \returns a RegisterSDNode representing Reg.
217 virtual SDValue CreateLiveInRegister(SelectionDAG &DAG,
218 const TargetRegisterClass *RC,
219 unsigned Reg, EVT VT) const;
Tom Stellarddcb9f092015-07-09 21:20:37 +0000220
221 enum ImplicitParameter {
222 GRID_DIM,
223 GRID_OFFSET
224 };
225
226 /// \brief Helper function that returns the byte offset of the given
227 /// type of implicit parameter.
Matt Arsenault916cea52015-07-28 18:09:55 +0000228 uint32_t getImplicitParameterOffset(const AMDGPUMachineFunction *MFI,
Tom Stellarddcb9f092015-07-09 21:20:37 +0000229 const ImplicitParameter Param) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000230};
231
232namespace AMDGPUISD {
233
Matthias Braund04893f2015-05-07 21:33:59 +0000234enum NodeType : unsigned {
Tom Stellard75aadc22012-12-11 21:25:42 +0000235 // AMDIL ISD Opcodes
236 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Tom Stellard75aadc22012-12-11 21:25:42 +0000237 CALL, // Function call based on a single integer
238 UMUL, // 32bit unsigned multiplication
Tom Stellard75aadc22012-12-11 21:25:42 +0000239 RET_FLAG,
240 BRANCH_COND,
241 // End AMDIL ISD Opcodes
Tom Stellard75aadc22012-12-11 21:25:42 +0000242 DWORDADDR,
243 FRACT,
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000244 CLAMP,
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000245
246 // SIN_HW, COS_HW - f32 for SI, 1 ULP max error, valid from -100 pi to 100 pi.
247 // Denormals handled on some parts.
Vincent Lejeuneb55940c2013-07-09 15:03:11 +0000248 COS_HW,
249 SIN_HW,
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000250 FMAX_LEGACY,
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000251 FMIN_LEGACY,
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +0000252 FMAX3,
253 SMAX3,
254 UMAX3,
255 FMIN3,
256 SMIN3,
257 UMIN3,
Matt Arsenaultf639c322016-01-28 20:53:42 +0000258 FMED3,
259 SMED3,
260 UMED3,
Tom Stellard75aadc22012-12-11 21:25:42 +0000261 URECIP,
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000262 DIV_SCALE,
263 DIV_FMAS,
264 DIV_FIXUP,
265 TRIG_PREOP, // 1 ULP max error for f64
266
267 // RCP, RSQ - For f32, 1 ULP max error, no denormal handling.
268 // For f64, max error 2^29 ULP, handles denormals.
269 RCP,
270 RSQ,
Matt Arsenault257d48d2014-06-24 22:13:39 +0000271 RSQ_LEGACY,
272 RSQ_CLAMPED,
Matt Arsenault2e7cc482014-08-15 17:30:25 +0000273 LDEXP,
Matt Arsenault4831ce52015-01-06 23:00:37 +0000274 FP_CLASS,
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000275 DOT4,
Jan Vesely808fff52015-04-30 17:15:56 +0000276 CARRY,
277 BORROW,
Matt Arsenaultfae02982014-03-17 18:58:11 +0000278 BFE_U32, // Extract range of bits with zero extension to 32-bits.
279 BFE_I32, // Extract range of bits with sign extension to 32-bits.
Matt Arsenaultb3458362014-03-31 18:21:13 +0000280 BFI, // (src0 & src1) | (~src0 & src2)
281 BFM, // Insert a range of bits into a 32-bit word.
Matt Arsenaultde5fbe92016-01-11 17:02:00 +0000282 FFBH_U32, // ctlz with -1 if input is zero.
Tom Stellard50122a52014-04-07 19:45:41 +0000283 MUL_U24,
284 MUL_I24,
Matt Arsenaulteb260202014-05-22 18:00:15 +0000285 MAD_U24,
286 MAD_I24,
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000287 TEXTURE_FETCH,
Tom Stellard75aadc22012-12-11 21:25:42 +0000288 EXPORT,
Tom Stellardff62c352013-01-23 02:09:03 +0000289 CONST_ADDRESS,
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000290 REGISTER_LOAD,
291 REGISTER_STORE,
Tom Stellard9fa17912013-08-14 23:24:45 +0000292 LOAD_INPUT,
293 SAMPLE,
294 SAMPLEB,
295 SAMPLED,
296 SAMPLEL,
Matt Arsenault364a6742014-06-11 17:50:44 +0000297
298 // These cvt_f32_ubyte* nodes need to remain consecutive and in order.
299 CVT_F32_UBYTE0,
300 CVT_F32_UBYTE1,
301 CVT_F32_UBYTE2,
302 CVT_F32_UBYTE3,
Tom Stellard880a80a2014-06-17 16:53:14 +0000303 /// This node is for VLIW targets and it is used to represent a vector
304 /// that is stored in consecutive registers with the same channel.
305 /// For example:
306 /// |X |Y|Z|W|
307 /// T0|v.x| | | |
308 /// T1|v.y| | | |
309 /// T2|v.z| | | |
310 /// T3|v.w| | | |
311 BUILD_VERTICAL_VECTOR,
Tom Stellard067c8152014-07-21 14:01:14 +0000312 /// Pointer to the start of the shader's constant data.
313 CONST_DATA_PTR,
Tom Stellardfc92e772015-05-12 14:18:14 +0000314 SENDMSG,
Tom Stellard2a9d9472015-05-12 15:00:46 +0000315 INTERP_MOV,
316 INTERP_P1,
317 INTERP_P2,
Tom Stellard9fa17912013-08-14 23:24:45 +0000318 FIRST_MEM_OPCODE_NUMBER = ISD::FIRST_TARGET_MEMORY_OPCODE,
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000319 STORE_MSKOR,
Tom Stellard9fa17912013-08-14 23:24:45 +0000320 LOAD_CONSTANT,
Tom Stellardafcf12f2013-09-12 02:55:14 +0000321 TBUFFER_STORE_FORMAT,
Tom Stellard75aadc22012-12-11 21:25:42 +0000322 LAST_AMDGPU_ISD_NUMBER
323};
324
325
326} // End namespace AMDGPUISD
327
Tom Stellard75aadc22012-12-11 21:25:42 +0000328} // End namespace llvm
329
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000330#endif