blob: e848d2cfb674c800763bac14ccde4e0e66d4036d [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUISelLowering.h - AMDGPU Lowering Interface --------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Interface definition of the TargetLowering class that is common
12/// to all AMD GPUs.
13//
14//===----------------------------------------------------------------------===//
15
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000016#ifndef LLVM_LIB_TARGET_R600_AMDGPUISELLOWERING_H
17#define LLVM_LIB_TARGET_R600_AMDGPUISELLOWERING_H
Tom Stellard75aadc22012-12-11 21:25:42 +000018
19#include "llvm/Target/TargetLowering.h"
20
21namespace llvm {
22
Tom Stellardc026e8b2013-06-28 15:47:08 +000023class AMDGPUMachineFunction;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000024class AMDGPUSubtarget;
Tom Stellard75aadc22012-12-11 21:25:42 +000025class MachineRegisterInfo;
26
27class AMDGPUTargetLowering : public TargetLowering {
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000028protected:
29 const AMDGPUSubtarget *Subtarget;
30
Tom Stellard75aadc22012-12-11 21:25:42 +000031private:
Tom Stellard04c0e982014-01-22 19:24:21 +000032 SDValue LowerConstantInitializer(const Constant* Init, const GlobalValue *GV,
33 const SDValue &InitPtr,
34 SDValue Chain,
35 SelectionDAG &DAG) const;
Tom Stellard81d871d2013-11-13 23:36:50 +000036 SDValue LowerFrameIndex(SDValue Op, SelectionDAG &DAG) const;
Tom Stellardd86003e2013-08-14 23:25:00 +000037 SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const;
38 SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000039 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard2ffc3302013-08-26 15:05:44 +000040 /// \brief Lower vector stores by merging the vector elements into an integer
41 /// of the same bitwidth.
42 SDValue MergeVectorStore(const SDValue &Op, SelectionDAG &DAG) const;
43 /// \brief Split a vector store into multiple scalar stores.
Matt Arsenault209a7b92014-04-18 07:40:20 +000044 /// \returns The resulting chain.
Matt Arsenault1578aa72014-06-15 20:08:02 +000045
Tom Stellard75aadc22012-12-11 21:25:42 +000046 SDValue LowerUDIVREM(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault16e31332014-09-10 21:44:27 +000047 SDValue LowerFREM(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault46010932014-06-18 17:05:30 +000048 SDValue LowerFCEIL(SDValue Op, SelectionDAG &DAG) const;
49 SDValue LowerFTRUNC(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaulte8208ec2014-06-18 17:05:26 +000050 SDValue LowerFRINT(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault692bd5e2014-06-18 22:03:45 +000051 SDValue LowerFNEARBYINT(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault46010932014-06-18 17:05:30 +000052 SDValue LowerFFLOOR(SDValue Op, SelectionDAG &DAG) const;
53
Matt Arsenaultf7c95e32014-10-03 23:54:41 +000054 SDValue LowerINT_TO_FP64(SDValue Op, SelectionDAG &DAG, bool Signed) const;
Tom Stellardc947d8c2013-10-30 17:22:05 +000055 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultf7c95e32014-10-03 23:54:41 +000056 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000057
Matt Arsenaultc9961752014-10-03 23:54:56 +000058 SDValue LowerFP64_TO_INT(SDValue Op, SelectionDAG &DAG, bool Signed) const;
59 SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) const;
60 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
61
Matt Arsenault14d46452014-06-15 20:23:38 +000062 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
63
Matt Arsenaultca3976f2014-07-15 02:06:31 +000064 SDValue performStoreCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +000065 SDValue performMulCombine(SDNode *N, DAGCombinerInfo &DCI) const;
66
Tom Stellard75aadc22012-12-11 21:25:42 +000067protected:
Matt Arsenaultc9df7942014-06-11 03:29:54 +000068 static EVT getEquivalentMemType(LLVMContext &Context, EVT VT);
69 static EVT getEquivalentLoadRegType(LLVMContext &Context, EVT VT);
Tom Stellard75aadc22012-12-11 21:25:42 +000070
Tom Stellard067c8152014-07-21 14:01:14 +000071 virtual SDValue LowerGlobalAddress(AMDGPUMachineFunction *MFI, SDValue Op,
72 SelectionDAG &DAG) const;
Matt Arsenault83e60582014-07-24 17:10:35 +000073
74 /// \brief Split a vector load into a scalar load of each component.
75 SDValue ScalarizeVectorLoad(SDValue Op, SelectionDAG &DAG) const;
76
77 /// \brief Split a vector load into 2 loads of half the vector.
78 SDValue SplitVectorLoad(SDValue Op, SelectionDAG &DAG) const;
79
80 /// \brief Split a vector store into a scalar store of each component.
81 SDValue ScalarizeVectorStore(SDValue Op, SelectionDAG &DAG) const;
82
83 /// \brief Split a vector store into 2 stores of half the vector.
Tom Stellardaf775432013-10-23 00:44:32 +000084 SDValue SplitVectorStore(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault83e60582014-07-24 17:10:35 +000085
Tom Stellarde9373602014-01-22 19:24:14 +000086 SDValue LowerLOAD(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard2ffc3302013-08-26 15:05:44 +000087 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
Jan Vesely343cd6f02014-06-22 21:43:01 +000088 SDValue LowerSDIVREM(SDValue Op, SelectionDAG &DAG) const;
Jan Veselye5ca27d2014-08-12 17:31:20 +000089 SDValue LowerDIVREM24(SDValue Op, SelectionDAG &DAG, bool sign) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000090 bool isHWTrueValue(SDValue Op) const;
91 bool isHWFalseValue(SDValue Op) const;
92
Tom Stellardaf775432013-10-23 00:44:32 +000093 /// The SelectionDAGBuilder will automatically promote function arguments
94 /// with illegal types. However, this does not work for the AMDGPU targets
95 /// since the function arguments are stored in memory as these illegal types.
96 /// In order to handle this properly we need to get the origianl types sizes
97 /// from the LLVM IR Function and fixup the ISD:InputArg values before
98 /// passing them to AnalyzeFormalArguments()
99 void getOriginalFunctionArgs(SelectionDAG &DAG,
100 const Function *F,
101 const SmallVectorImpl<ISD::InputArg> &Ins,
102 SmallVectorImpl<ISD::InputArg> &OrigIns) const;
Christian Konig2c8f6d52013-03-07 09:03:52 +0000103 void AnalyzeFormalArguments(CCState &State,
104 const SmallVectorImpl<ISD::InputArg> &Ins) const;
105
Tom Stellard75aadc22012-12-11 21:25:42 +0000106public:
107 AMDGPUTargetLowering(TargetMachine &TM);
108
Craig Topper5656db42014-04-29 07:57:24 +0000109 bool isFAbsFree(EVT VT) const override;
110 bool isFNegFree(EVT VT) const override;
111 bool isTruncateFree(EVT Src, EVT Dest) const override;
112 bool isTruncateFree(Type *Src, Type *Dest) const override;
Matt Arsenaultb517c812014-03-27 17:23:31 +0000113
Craig Topper5656db42014-04-29 07:57:24 +0000114 bool isZExtFree(Type *Src, Type *Dest) const override;
115 bool isZExtFree(EVT Src, EVT Dest) const override;
Aaron Ballman3c81e462014-06-26 13:45:47 +0000116 bool isZExtFree(SDValue Val, EVT VT2) const override;
Matt Arsenaultb517c812014-03-27 17:23:31 +0000117
Craig Topper5656db42014-04-29 07:57:24 +0000118 bool isNarrowingProfitable(EVT VT1, EVT VT2) const override;
Matt Arsenaulta7f1e0c2014-03-24 19:43:31 +0000119
Craig Topper5656db42014-04-29 07:57:24 +0000120 MVT getVectorIdxTy() const override;
Matt Arsenault1d555c42014-06-23 18:00:55 +0000121 bool isSelectSupported(SelectSupportKind) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000122
123 bool isFPImmLegal(const APFloat &Imm, EVT VT) const override;
124 bool ShouldShrinkFPConstant(EVT VT) const override;
125
Craig Topper5656db42014-04-29 07:57:24 +0000126 bool isLoadBitCastBeneficial(EVT, EVT) const override;
127 SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv,
128 bool isVarArg,
129 const SmallVectorImpl<ISD::OutputArg> &Outs,
130 const SmallVectorImpl<SDValue> &OutVals,
131 SDLoc DL, SelectionDAG &DAG) const override;
132 SDValue LowerCall(CallLoweringInfo &CLI,
133 SmallVectorImpl<SDValue> &InVals) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000134
Craig Topper5656db42014-04-29 07:57:24 +0000135 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000136 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Craig Topper5656db42014-04-29 07:57:24 +0000137 void ReplaceNodeResults(SDNode * N,
138 SmallVectorImpl<SDValue> &Results,
139 SelectionDAG &DAG) const override;
Matt Arsenaultd125d742014-03-27 17:23:24 +0000140
Tom Stellard75aadc22012-12-11 21:25:42 +0000141 SDValue LowerIntrinsicIABS(SDValue Op, SelectionDAG &DAG) const;
142 SDValue LowerIntrinsicLRP(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultd28a7fd2014-11-14 18:30:06 +0000143 SDValue CombineFMinMax(SDLoc DL,
144 EVT VT,
145 SDValue LHS,
146 SDValue RHS,
147 SDValue True,
148 SDValue False,
149 SDValue CC,
150 SelectionDAG &DAG) const;
151 SDValue CombineIMinMax(SDLoc DL,
152 EVT VT,
153 SDValue LHS,
154 SDValue RHS,
155 SDValue True,
156 SDValue False,
157 SDValue CC,
158 SelectionDAG &DAG) const;
159
Craig Topper5656db42014-04-29 07:57:24 +0000160 const char* getTargetNodeName(unsigned Opcode) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000161
Craig Topper5656db42014-04-29 07:57:24 +0000162 virtual SDNode *PostISelFolding(MachineSDNode *N,
163 SelectionDAG &DAG) const {
Christian Konigd910b7d2013-02-26 17:52:16 +0000164 return N;
165 }
166
Tom Stellard75aadc22012-12-11 21:25:42 +0000167 /// \brief Determine which of the bits specified in \p Mask are known to be
168 /// either zero or one and return them in the \p KnownZero and \p KnownOne
169 /// bitsets.
Jay Foada0653a32014-05-14 21:14:37 +0000170 void computeKnownBitsForTargetNode(const SDValue Op,
171 APInt &KnownZero,
172 APInt &KnownOne,
173 const SelectionDAG &DAG,
174 unsigned Depth = 0) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000175
Benjamin Kramer8c90fd72014-09-03 11:41:21 +0000176 unsigned ComputeNumSignBitsForTargetNode(SDValue Op, const SelectionDAG &DAG,
177 unsigned Depth = 0) const override;
Tom Stellardb02094e2014-07-21 15:45:01 +0000178
179 /// \brief Helper function that adds Reg to the LiveIn list of the DAG's
180 /// MachineFunction.
181 ///
182 /// \returns a RegisterSDNode representing Reg.
183 virtual SDValue CreateLiveInRegister(SelectionDAG &DAG,
184 const TargetRegisterClass *RC,
185 unsigned Reg, EVT VT) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000186};
187
188namespace AMDGPUISD {
189
190enum {
191 // AMDIL ISD Opcodes
192 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Tom Stellard75aadc22012-12-11 21:25:42 +0000193 CALL, // Function call based on a single integer
194 UMUL, // 32bit unsigned multiplication
Tom Stellard75aadc22012-12-11 21:25:42 +0000195 RET_FLAG,
196 BRANCH_COND,
197 // End AMDIL ISD Opcodes
Tom Stellard75aadc22012-12-11 21:25:42 +0000198 DWORDADDR,
199 FRACT,
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000200 CLAMP,
Matt Arsenault8675db12014-08-29 16:01:14 +0000201 MAD, // Multiply + add with same result as the separate operations.
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000202
203 // SIN_HW, COS_HW - f32 for SI, 1 ULP max error, valid from -100 pi to 100 pi.
204 // Denormals handled on some parts.
Vincent Lejeuneb55940c2013-07-09 15:03:11 +0000205 COS_HW,
206 SIN_HW,
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000207 FMAX_LEGACY,
Tom Stellard75aadc22012-12-11 21:25:42 +0000208 SMAX,
209 UMAX,
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000210 FMIN_LEGACY,
Tom Stellard75aadc22012-12-11 21:25:42 +0000211 SMIN,
212 UMIN,
213 URECIP,
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000214 DIV_SCALE,
215 DIV_FMAS,
216 DIV_FIXUP,
217 TRIG_PREOP, // 1 ULP max error for f64
218
219 // RCP, RSQ - For f32, 1 ULP max error, no denormal handling.
220 // For f64, max error 2^29 ULP, handles denormals.
221 RCP,
222 RSQ,
Matt Arsenault257d48d2014-06-24 22:13:39 +0000223 RSQ_LEGACY,
224 RSQ_CLAMPED,
Matt Arsenault2e7cc482014-08-15 17:30:25 +0000225 LDEXP,
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000226 DOT4,
Matt Arsenaultfae02982014-03-17 18:58:11 +0000227 BFE_U32, // Extract range of bits with zero extension to 32-bits.
228 BFE_I32, // Extract range of bits with sign extension to 32-bits.
Matt Arsenaultb3458362014-03-31 18:21:13 +0000229 BFI, // (src0 & src1) | (~src0 & src2)
230 BFM, // Insert a range of bits into a 32-bit word.
Matt Arsenault43160e72014-06-18 17:13:57 +0000231 BREV, // Reverse bits.
Tom Stellard50122a52014-04-07 19:45:41 +0000232 MUL_U24,
233 MUL_I24,
Matt Arsenaulteb260202014-05-22 18:00:15 +0000234 MAD_U24,
235 MAD_I24,
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000236 TEXTURE_FETCH,
Tom Stellard75aadc22012-12-11 21:25:42 +0000237 EXPORT,
Tom Stellardff62c352013-01-23 02:09:03 +0000238 CONST_ADDRESS,
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000239 REGISTER_LOAD,
240 REGISTER_STORE,
Tom Stellard9fa17912013-08-14 23:24:45 +0000241 LOAD_INPUT,
242 SAMPLE,
243 SAMPLEB,
244 SAMPLED,
245 SAMPLEL,
Matt Arsenault364a6742014-06-11 17:50:44 +0000246
247 // These cvt_f32_ubyte* nodes need to remain consecutive and in order.
248 CVT_F32_UBYTE0,
249 CVT_F32_UBYTE1,
250 CVT_F32_UBYTE2,
251 CVT_F32_UBYTE3,
Tom Stellard880a80a2014-06-17 16:53:14 +0000252 /// This node is for VLIW targets and it is used to represent a vector
253 /// that is stored in consecutive registers with the same channel.
254 /// For example:
255 /// |X |Y|Z|W|
256 /// T0|v.x| | | |
257 /// T1|v.y| | | |
258 /// T2|v.z| | | |
259 /// T3|v.w| | | |
260 BUILD_VERTICAL_VECTOR,
Tom Stellard067c8152014-07-21 14:01:14 +0000261 /// Pointer to the start of the shader's constant data.
262 CONST_DATA_PTR,
Tom Stellard9fa17912013-08-14 23:24:45 +0000263 FIRST_MEM_OPCODE_NUMBER = ISD::FIRST_TARGET_MEMORY_OPCODE,
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000264 STORE_MSKOR,
Tom Stellard9fa17912013-08-14 23:24:45 +0000265 LOAD_CONSTANT,
Tom Stellardafcf12f2013-09-12 02:55:14 +0000266 TBUFFER_STORE_FORMAT,
Tom Stellard75aadc22012-12-11 21:25:42 +0000267 LAST_AMDGPU_ISD_NUMBER
268};
269
270
271} // End namespace AMDGPUISD
272
Tom Stellard75aadc22012-12-11 21:25:42 +0000273} // End namespace llvm
274
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000275#endif