blob: d3df3dc316ac86076a811e33adc79bc4aa8f4c20 [file] [log] [blame]
Kevin Enderbyccab3172009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Logan Chien8cbb80d2013-10-28 17:51:12 +000010#include "ARMFPUName.h"
Amara Emerson52cfb6a2013-10-03 09:31:51 +000011#include "ARMFeatures.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000012#include "MCTargetDesc/ARMAddressingModes.h"
Logan Chien439e8f92013-12-11 17:16:25 +000013#include "MCTargetDesc/ARMArchName.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000014#include "MCTargetDesc/ARMBaseInfo.h"
15#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach5c932b22011-08-22 18:50:36 +000016#include "llvm/ADT/BitVector.h"
David Peixotto52303f62013-12-19 22:41:56 +000017#include "llvm/ADT/MapVector.h"
Benjamin Kramerdebe69f2011-07-08 21:06:23 +000018#include "llvm/ADT/OwningPtr.h"
Evan Cheng11424442011-07-26 00:24:13 +000019#include "llvm/ADT/STLExtras.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000020#include "llvm/ADT/SmallVector.h"
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +000021#include "llvm/ADT/StringExtras.h"
Daniel Dunbar188b47b2010-08-11 06:37:20 +000022#include "llvm/ADT/StringSwitch.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000023#include "llvm/ADT/Twine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000024#include "llvm/MC/MCAsmInfo.h"
Jack Carter718da0b2013-01-30 02:24:33 +000025#include "llvm/MC/MCAssembler.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000026#include "llvm/MC/MCContext.h"
Tim Northoverd6a729b2014-01-06 14:28:05 +000027#include "llvm/MC/MCDisassembler.h"
Jack Carter718da0b2013-01-30 02:24:33 +000028#include "llvm/MC/MCELFStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000029#include "llvm/MC/MCExpr.h"
30#include "llvm/MC/MCInst.h"
31#include "llvm/MC/MCInstrDesc.h"
Joey Gouly0e76fa72013-09-12 10:28:05 +000032#include "llvm/MC/MCInstrInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000033#include "llvm/MC/MCParser/MCAsmLexer.h"
34#include "llvm/MC/MCParser/MCAsmParser.h"
35#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
36#include "llvm/MC/MCRegisterInfo.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000037#include "llvm/MC/MCSection.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000038#include "llvm/MC/MCStreamer.h"
39#include "llvm/MC/MCSubtargetInfo.h"
David Peixottoe407d092013-12-19 18:12:36 +000040#include "llvm/MC/MCSymbol.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000041#include "llvm/MC/MCTargetAsmParser.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000042#include "llvm/Support/ARMBuildAttributes.h"
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000043#include "llvm/Support/ARMEHABI.h"
Tim Northoverd6a729b2014-01-06 14:28:05 +000044#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000045#include "llvm/Support/ELF.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000046#include "llvm/Support/MathExtras.h"
47#include "llvm/Support/SourceMgr.h"
48#include "llvm/Support/TargetRegistry.h"
49#include "llvm/Support/raw_ostream.h"
Evan Cheng4d1ca962011-07-08 01:53:10 +000050
Kevin Enderbyccab3172009-09-15 00:27:25 +000051using namespace llvm;
52
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +000053namespace {
Bill Wendlingee7f1f92010-11-06 21:42:12 +000054
55class ARMOperand;
Jim Grosbach624bcc72010-10-29 14:46:02 +000056
Jim Grosbach04945c42011-12-02 00:35:16 +000057enum VectorLaneTy { NoLanes, AllLanes, IndexedLane };
Jim Grosbachcd6f5e72011-11-30 01:09:44 +000058
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000059class UnwindContext {
60 MCAsmParser &Parser;
61
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000062 typedef SmallVector<SMLoc, 4> Locs;
63
64 Locs FnStartLocs;
65 Locs CantUnwindLocs;
66 Locs PersonalityLocs;
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000067 Locs PersonalityIndexLocs;
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000068 Locs HandlerDataLocs;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000069 int FPReg;
70
71public:
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +000072 UnwindContext(MCAsmParser &P) : Parser(P), FPReg(ARM::SP) {}
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000073
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000074 bool hasFnStart() const { return !FnStartLocs.empty(); }
75 bool cantUnwind() const { return !CantUnwindLocs.empty(); }
76 bool hasHandlerData() const { return !HandlerDataLocs.empty(); }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000077 bool hasPersonality() const {
78 return !(PersonalityLocs.empty() && PersonalityIndexLocs.empty());
79 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000080
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000081 void recordFnStart(SMLoc L) { FnStartLocs.push_back(L); }
82 void recordCantUnwind(SMLoc L) { CantUnwindLocs.push_back(L); }
83 void recordPersonality(SMLoc L) { PersonalityLocs.push_back(L); }
84 void recordHandlerData(SMLoc L) { HandlerDataLocs.push_back(L); }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000085 void recordPersonalityIndex(SMLoc L) { PersonalityIndexLocs.push_back(L); }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000086
87 void saveFPReg(int Reg) { FPReg = Reg; }
88 int getFPReg() const { return FPReg; }
89
90 void emitFnStartLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000091 for (Locs::const_iterator FI = FnStartLocs.begin(), FE = FnStartLocs.end();
92 FI != FE; ++FI)
93 Parser.Note(*FI, ".fnstart was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000094 }
95 void emitCantUnwindLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000096 for (Locs::const_iterator UI = CantUnwindLocs.begin(),
97 UE = CantUnwindLocs.end(); UI != UE; ++UI)
98 Parser.Note(*UI, ".cantunwind was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000099 }
100 void emitHandlerDataLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000101 for (Locs::const_iterator HI = HandlerDataLocs.begin(),
102 HE = HandlerDataLocs.end(); HI != HE; ++HI)
103 Parser.Note(*HI, ".handlerdata was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000104 }
105 void emitPersonalityLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000106 for (Locs::const_iterator PI = PersonalityLocs.begin(),
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000107 PE = PersonalityLocs.end(),
108 PII = PersonalityIndexLocs.begin(),
109 PIE = PersonalityIndexLocs.end();
110 PI != PE || PII != PIE;) {
111 if (PI != PE && (PII == PIE || PI->getPointer() < PII->getPointer()))
112 Parser.Note(*PI++, ".personality was specified here");
113 else if (PII != PIE && (PI == PE || PII->getPointer() < PI->getPointer()))
114 Parser.Note(*PII++, ".personalityindex was specified here");
115 else
116 llvm_unreachable(".personality and .personalityindex cannot be "
117 "at the same location");
118 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000119 }
120
121 void reset() {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000122 FnStartLocs = Locs();
123 CantUnwindLocs = Locs();
124 PersonalityLocs = Locs();
125 HandlerDataLocs = Locs();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000126 PersonalityIndexLocs = Locs();
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +0000127 FPReg = ARM::SP;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000128 }
129};
130
Evan Cheng11424442011-07-26 00:24:13 +0000131class ARMAsmParser : public MCTargetAsmParser {
Evan Cheng91111d22011-07-09 05:47:46 +0000132 MCSubtargetInfo &STI;
Kevin Enderbyccab3172009-09-15 00:27:25 +0000133 MCAsmParser &Parser;
Joey Gouly0e76fa72013-09-12 10:28:05 +0000134 const MCInstrInfo &MII;
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000135 const MCRegisterInfo *MRI;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000136 UnwindContext UC;
David Peixottoe407d092013-12-19 18:12:36 +0000137
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000138 ARMTargetStreamer &getTargetStreamer() {
Rafael Espindola4a1a3602014-01-14 01:21:46 +0000139 MCTargetStreamer &TS = *getParser().getStreamer().getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000140 return static_cast<ARMTargetStreamer &>(TS);
141 }
142
Jim Grosbachab5830e2011-12-14 02:16:11 +0000143 // Map of register aliases registers via the .req directive.
144 StringMap<unsigned> RegisterReqs;
145
Tim Northover1744d0a2013-10-25 12:49:50 +0000146 bool NextSymbolIsThumb;
147
Jim Grosbached16ec42011-08-29 22:24:09 +0000148 struct {
149 ARMCC::CondCodes Cond; // Condition for IT block.
150 unsigned Mask:4; // Condition mask for instructions.
151 // Starting at first 1 (from lsb).
152 // '1' condition as indicated in IT.
153 // '0' inverse of condition (else).
154 // Count of instructions in IT block is
155 // 4 - trailingzeroes(mask)
156
157 bool FirstCond; // Explicit flag for when we're parsing the
158 // First instruction in the IT block. It's
159 // implied in the mask, so needs special
160 // handling.
161
162 unsigned CurPosition; // Current position in parsing of IT
163 // block. In range [0,3]. Initialized
164 // according to count of instructions in block.
165 // ~0U if no active IT block.
166 } ITState;
167 bool inITBlock() { return ITState.CurPosition != ~0U;}
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000168 void forwardITPosition() {
169 if (!inITBlock()) return;
170 // Move to the next instruction in the IT block, if there is one. If not,
171 // mark the block as done.
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000172 unsigned TZ = countTrailingZeros(ITState.Mask);
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000173 if (++ITState.CurPosition == 5 - TZ)
174 ITState.CurPosition = ~0U; // Done with the IT block after this.
175 }
Jim Grosbached16ec42011-08-29 22:24:09 +0000176
177
Kevin Enderbyccab3172009-09-15 00:27:25 +0000178 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000179 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
180
Saleem Abdulrasool69c7caf2014-01-07 02:28:31 +0000181 void Note(SMLoc L, const Twine &Msg, ArrayRef<SMRange> Ranges = None) {
182 return Parser.Note(L, Msg, Ranges);
183 }
Benjamin Kramer673824b2012-04-15 17:04:27 +0000184 bool Warning(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000185 ArrayRef<SMRange> Ranges = None) {
Benjamin Kramer673824b2012-04-15 17:04:27 +0000186 return Parser.Warning(L, Msg, Ranges);
187 }
188 bool Error(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000189 ArrayRef<SMRange> Ranges = None) {
Benjamin Kramer673824b2012-04-15 17:04:27 +0000190 return Parser.Error(L, Msg, Ranges);
191 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000192
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000193 int tryParseRegister();
194 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d6022d2011-07-26 20:41:24 +0000195 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000196 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbachd3595712011-08-03 23:50:40 +0000197 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000198 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
199 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
Jim Grosbachd3595712011-08-03 23:50:40 +0000200 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
201 unsigned &ShiftAmount);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000202 bool parseDirectiveWord(unsigned Size, SMLoc L);
203 bool parseDirectiveThumb(SMLoc L);
Jim Grosbach7f882392011-12-07 18:04:19 +0000204 bool parseDirectiveARM(SMLoc L);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000205 bool parseDirectiveThumbFunc(SMLoc L);
206 bool parseDirectiveCode(SMLoc L);
207 bool parseDirectiveSyntax(SMLoc L);
Jim Grosbachab5830e2011-12-14 02:16:11 +0000208 bool parseDirectiveReq(StringRef Name, SMLoc L);
209 bool parseDirectiveUnreq(SMLoc L);
Jason W Kim135d2442011-12-20 17:38:12 +0000210 bool parseDirectiveArch(SMLoc L);
211 bool parseDirectiveEabiAttr(SMLoc L);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000212 bool parseDirectiveCPU(SMLoc L);
213 bool parseDirectiveFPU(SMLoc L);
Logan Chien4ea23b52013-05-10 16:17:24 +0000214 bool parseDirectiveFnStart(SMLoc L);
215 bool parseDirectiveFnEnd(SMLoc L);
216 bool parseDirectiveCantUnwind(SMLoc L);
217 bool parseDirectivePersonality(SMLoc L);
218 bool parseDirectiveHandlerData(SMLoc L);
219 bool parseDirectiveSetFP(SMLoc L);
220 bool parseDirectivePad(SMLoc L);
221 bool parseDirectiveRegSave(SMLoc L, bool IsVector);
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +0000222 bool parseDirectiveInst(SMLoc L, char Suffix = '\0');
David Peixotto80c083a2013-12-19 18:26:07 +0000223 bool parseDirectiveLtorg(SMLoc L);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +0000224 bool parseDirectiveEven(SMLoc L);
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000225 bool parseDirectivePersonalityIndex(SMLoc L);
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +0000226 bool parseDirectiveUnwindRaw(SMLoc L);
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +0000227 bool parseDirectiveTLSDescSeq(SMLoc L);
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +0000228 bool parseDirectiveMovSP(SMLoc L);
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +0000229 bool parseDirectiveObjectArch(SMLoc L);
Kevin Enderby146dcf22009-10-15 20:48:48 +0000230
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000231 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000232 bool &CarrySetting, unsigned &ProcessorIMod,
233 StringRef &ITMask);
Amara Emerson33089092013-09-19 11:59:01 +0000234 void getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
235 bool &CanAcceptCarrySet,
Bruno Cardoso Lopese6290cc2011-01-18 20:55:11 +0000236 bool &CanAcceptPredicationCode);
Jim Grosbach624bcc72010-10-29 14:46:02 +0000237
Evan Cheng4d1ca962011-07-08 01:53:10 +0000238 bool isThumb() const {
239 // FIXME: Can tablegen auto-generate this?
Evan Cheng91111d22011-07-09 05:47:46 +0000240 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000241 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000242 bool isThumbOne() const {
Evan Cheng91111d22011-07-09 05:47:46 +0000243 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000244 }
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000245 bool isThumbTwo() const {
246 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2);
247 }
Tim Northovera2292d02013-06-10 23:20:58 +0000248 bool hasThumb() const {
249 return STI.getFeatureBits() & ARM::HasV4TOps;
250 }
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000251 bool hasV6Ops() const {
252 return STI.getFeatureBits() & ARM::HasV6Ops;
253 }
Tim Northoverf86d1f02013-10-07 11:10:47 +0000254 bool hasV6MOps() const {
255 return STI.getFeatureBits() & ARM::HasV6MOps;
256 }
James Molloy21efa7d2011-09-28 14:21:38 +0000257 bool hasV7Ops() const {
258 return STI.getFeatureBits() & ARM::HasV7Ops;
259 }
Joey Goulyb3f550e2013-06-26 16:58:26 +0000260 bool hasV8Ops() const {
261 return STI.getFeatureBits() & ARM::HasV8Ops;
262 }
Tim Northovera2292d02013-06-10 23:20:58 +0000263 bool hasARM() const {
264 return !(STI.getFeatureBits() & ARM::FeatureNoARM);
265 }
266
Evan Cheng284b4672011-07-08 22:36:29 +0000267 void SwitchMode() {
Evan Cheng91111d22011-07-09 05:47:46 +0000268 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
269 setAvailableFeatures(FB);
Evan Cheng284b4672011-07-08 22:36:29 +0000270 }
James Molloy21efa7d2011-09-28 14:21:38 +0000271 bool isMClass() const {
272 return STI.getFeatureBits() & ARM::FeatureMClass;
273 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000274
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000275 /// @name Auto-generated Match Functions
276 /// {
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +0000277
Chris Lattner3e4582a2010-09-06 19:11:01 +0000278#define GET_ASSEMBLER_HEADER
279#include "ARMGenAsmMatcher.inc"
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000280
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000281 /// }
282
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000283 OperandMatchResultTy parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000284 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbach861e49c2011-02-12 01:34:40 +0000285 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000286 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbach861e49c2011-02-12 01:34:40 +0000287 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach48399582011-10-12 17:34:41 +0000288 OperandMatchResultTy parseCoprocOptionOperand(
289 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000290 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopescdd20af2011-02-18 19:49:06 +0000291 SmallVectorImpl<MCParsedAsmOperand*>&);
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000292 OperandMatchResultTy parseInstSyncBarrierOptOperand(
293 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000294 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopescdd20af2011-02-18 19:49:06 +0000295 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000296 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopescdd20af2011-02-18 19:49:06 +0000297 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach27c1e252011-07-21 17:23:04 +0000298 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
299 StringRef Op, int Low, int High);
300 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
301 return parsePKHImm(O, "lsl", 0, 31);
302 }
303 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
304 return parsePKHImm(O, "asr", 1, 32);
305 }
Jim Grosbach0a547702011-07-22 17:44:50 +0000306 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000307 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach833b9d32011-07-27 20:15:40 +0000308 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach864b6092011-07-28 21:34:26 +0000309 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachd3595712011-08-03 23:50:40 +0000310 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach1d9d5e92011-08-10 21:56:18 +0000311 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbache7fbce72011-10-03 23:38:36 +0000312 OperandMatchResultTy parseFPImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000313 OperandMatchResultTy parseVectorList(SmallVectorImpl<MCParsedAsmOperand*>&);
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000314 OperandMatchResultTy parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index,
315 SMLoc &EndLoc);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000316
317 // Asm Match Converter Methods
Chad Rosier451ef132012-08-31 22:12:31 +0000318 void cvtThumbMultiply(MCInst &Inst,
Jim Grosbach8e048492011-08-19 22:07:46 +0000319 const SmallVectorImpl<MCParsedAsmOperand*> &);
Mihai Popaad18d3c2013-08-09 10:38:32 +0000320 void cvtThumbBranches(MCInst &Inst,
321 const SmallVectorImpl<MCParsedAsmOperand*> &);
322
Jim Grosbachedaa35a2011-07-26 18:25:39 +0000323 bool validateInstruction(MCInst &Inst,
324 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachafad0532011-11-10 23:42:14 +0000325 bool processInstruction(MCInst &Inst,
Jim Grosbach8ba76c62011-08-11 17:35:48 +0000326 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbach7283da92011-08-16 21:12:37 +0000327 bool shouldOmitCCOutOperand(StringRef Mnemonic,
328 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Joey Goulye8602552013-07-19 16:34:16 +0000329 bool shouldOmitPredicateOperand(StringRef Mnemonic,
330 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Kevin Enderbyccab3172009-09-15 00:27:25 +0000331public:
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000332 enum ARMMatchResultTy {
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000333 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
Jim Grosbached16ec42011-08-29 22:24:09 +0000334 Match_RequiresNotITBlock,
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000335 Match_RequiresV6,
Jim Grosbach087affe2012-06-22 23:56:48 +0000336 Match_RequiresThumb2,
337#define GET_OPERAND_DIAGNOSTIC_TYPES
338#include "ARMGenAsmMatcher.inc"
339
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000340 };
341
Joey Gouly0e76fa72013-09-12 10:28:05 +0000342 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser,
343 const MCInstrInfo &MII)
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000344 : MCTargetAsmParser(), STI(_STI), Parser(_Parser), MII(MII), UC(_Parser) {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000345 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng284b4672011-07-08 22:36:29 +0000346
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000347 // Cache the MCRegisterInfo.
Bill Wendlingbc07a892013-06-18 07:20:20 +0000348 MRI = getContext().getRegisterInfo();
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000349
Evan Cheng4d1ca962011-07-08 01:53:10 +0000350 // Initialize the set of available features.
Evan Cheng91111d22011-07-09 05:47:46 +0000351 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Jim Grosbached16ec42011-08-29 22:24:09 +0000352
353 // Not in an ITBlock to start with.
354 ITState.CurPosition = ~0U;
Tim Northover1744d0a2013-10-25 12:49:50 +0000355
356 NextSymbolIsThumb = false;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000357 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000358
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000359 // Implementation of the MCTargetAsmParser interface:
360 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
Chad Rosierf0e87202012-10-25 20:41:34 +0000361 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
362 SMLoc NameLoc,
Jim Grosbachedaa35a2011-07-26 18:25:39 +0000363 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000364 bool ParseDirective(AsmToken DirectiveID);
365
Jim Grosbach231e7aa2013-02-06 06:00:11 +0000366 unsigned validateTargetOperandClass(MCParsedAsmOperand *Op, unsigned Kind);
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000367 unsigned checkTargetMatchPredicate(MCInst &Inst);
368
Chad Rosier49963552012-10-13 00:26:04 +0000369 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000370 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Chad Rosier49963552012-10-13 00:26:04 +0000371 MCStreamer &Out, unsigned &ErrorInfo,
372 bool MatchingInlineAsm);
Tim Northover1744d0a2013-10-25 12:49:50 +0000373 void onLabelParsed(MCSymbol *Symbol);
Kevin Enderbyccab3172009-09-15 00:27:25 +0000374};
Jim Grosbach624bcc72010-10-29 14:46:02 +0000375} // end anonymous namespace
376
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +0000377namespace {
378
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000379/// ARMOperand - Instances of this class represent a parsed ARM machine
Joel Jones54597542013-01-09 22:34:16 +0000380/// operand.
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000381class ARMOperand : public MCParsedAsmOperand {
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000382 enum KindTy {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000383 k_CondCode,
384 k_CCOut,
385 k_ITCondMask,
386 k_CoprocNum,
387 k_CoprocReg,
Jim Grosbach48399582011-10-12 17:34:41 +0000388 k_CoprocOption,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000389 k_Immediate,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000390 k_MemBarrierOpt,
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000391 k_InstSyncBarrierOpt,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000392 k_Memory,
393 k_PostIndexRegister,
394 k_MSRMask,
395 k_ProcIFlags,
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000396 k_VectorIndex,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000397 k_Register,
398 k_RegisterList,
399 k_DPRRegisterList,
400 k_SPRRegisterList,
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000401 k_VectorList,
Jim Grosbachcd6f5e72011-11-30 01:09:44 +0000402 k_VectorListAllLanes,
Jim Grosbach04945c42011-12-02 00:35:16 +0000403 k_VectorListIndexed,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000404 k_ShiftedRegister,
405 k_ShiftedImmediate,
406 k_ShifterImmediate,
407 k_RotateImmediate,
408 k_BitfieldDescriptor,
409 k_Token
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000410 } Kind;
411
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000412 SMLoc StartLoc, EndLoc;
Bill Wendling0ab0f672010-11-18 21:50:54 +0000413 SmallVector<unsigned, 8> Registers;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000414
Eric Christopher8996c5d2013-03-15 00:42:55 +0000415 struct CCOp {
416 ARMCC::CondCodes Val;
417 };
418
419 struct CopOp {
420 unsigned Val;
421 };
422
423 struct CoprocOptionOp {
424 unsigned Val;
425 };
426
427 struct ITMaskOp {
428 unsigned Mask:4;
429 };
430
431 struct MBOptOp {
432 ARM_MB::MemBOpt Val;
433 };
434
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000435 struct ISBOptOp {
436 ARM_ISB::InstSyncBOpt Val;
437 };
438
Eric Christopher8996c5d2013-03-15 00:42:55 +0000439 struct IFlagsOp {
440 ARM_PROC::IFlags Val;
441 };
442
443 struct MMaskOp {
444 unsigned Val;
445 };
446
447 struct TokOp {
448 const char *Data;
449 unsigned Length;
450 };
451
452 struct RegOp {
453 unsigned RegNum;
454 };
455
456 // A vector register list is a sequential list of 1 to 4 registers.
457 struct VectorListOp {
458 unsigned RegNum;
459 unsigned Count;
460 unsigned LaneIndex;
461 bool isDoubleSpaced;
462 };
463
464 struct VectorIndexOp {
465 unsigned Val;
466 };
467
468 struct ImmOp {
469 const MCExpr *Val;
470 };
471
472 /// Combined record for all forms of ARM address expressions.
473 struct MemoryOp {
474 unsigned BaseRegNum;
475 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
476 // was specified.
477 const MCConstantExpr *OffsetImm; // Offset immediate value
478 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
479 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
480 unsigned ShiftImm; // shift for OffsetReg.
481 unsigned Alignment; // 0 = no alignment specified
482 // n = alignment in bytes (2, 4, 8, 16, or 32)
483 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
484 };
485
486 struct PostIdxRegOp {
487 unsigned RegNum;
488 bool isAdd;
489 ARM_AM::ShiftOpc ShiftTy;
490 unsigned ShiftImm;
491 };
492
493 struct ShifterImmOp {
494 bool isASR;
495 unsigned Imm;
496 };
497
498 struct RegShiftedRegOp {
499 ARM_AM::ShiftOpc ShiftTy;
500 unsigned SrcReg;
501 unsigned ShiftReg;
502 unsigned ShiftImm;
503 };
504
505 struct RegShiftedImmOp {
506 ARM_AM::ShiftOpc ShiftTy;
507 unsigned SrcReg;
508 unsigned ShiftImm;
509 };
510
511 struct RotImmOp {
512 unsigned Imm;
513 };
514
515 struct BitfieldOp {
516 unsigned LSB;
517 unsigned Width;
518 };
519
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000520 union {
Eric Christopher8996c5d2013-03-15 00:42:55 +0000521 struct CCOp CC;
522 struct CopOp Cop;
523 struct CoprocOptionOp CoprocOption;
524 struct MBOptOp MBOpt;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000525 struct ISBOptOp ISBOpt;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000526 struct ITMaskOp ITMask;
527 struct IFlagsOp IFlags;
528 struct MMaskOp MMask;
529 struct TokOp Tok;
530 struct RegOp Reg;
531 struct VectorListOp VectorList;
532 struct VectorIndexOp VectorIndex;
533 struct ImmOp Imm;
534 struct MemoryOp Memory;
535 struct PostIdxRegOp PostIdxReg;
536 struct ShifterImmOp ShifterImm;
537 struct RegShiftedRegOp RegShiftedReg;
538 struct RegShiftedImmOp RegShiftedImm;
539 struct RotImmOp RotImm;
540 struct BitfieldOp Bitfield;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000541 };
Jim Grosbach624bcc72010-10-29 14:46:02 +0000542
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000543 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
544public:
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000545 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
546 Kind = o.Kind;
547 StartLoc = o.StartLoc;
548 EndLoc = o.EndLoc;
549 switch (Kind) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000550 case k_CondCode:
Daniel Dunbard8042b72010-08-11 06:36:53 +0000551 CC = o.CC;
552 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000553 case k_ITCondMask:
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000554 ITMask = o.ITMask;
555 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000556 case k_Token:
Daniel Dunbard8042b72010-08-11 06:36:53 +0000557 Tok = o.Tok;
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000558 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000559 case k_CCOut:
560 case k_Register:
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000561 Reg = o.Reg;
562 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000563 case k_RegisterList:
564 case k_DPRRegisterList:
565 case k_SPRRegisterList:
Bill Wendling0ab0f672010-11-18 21:50:54 +0000566 Registers = o.Registers;
Bill Wendling7cef4472010-11-06 19:56:04 +0000567 break;
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000568 case k_VectorList:
Jim Grosbachcd6f5e72011-11-30 01:09:44 +0000569 case k_VectorListAllLanes:
Jim Grosbach04945c42011-12-02 00:35:16 +0000570 case k_VectorListIndexed:
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000571 VectorList = o.VectorList;
572 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000573 case k_CoprocNum:
574 case k_CoprocReg:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000575 Cop = o.Cop;
576 break;
Jim Grosbach48399582011-10-12 17:34:41 +0000577 case k_CoprocOption:
578 CoprocOption = o.CoprocOption;
579 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000580 case k_Immediate:
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000581 Imm = o.Imm;
582 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000583 case k_MemBarrierOpt:
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000584 MBOpt = o.MBOpt;
585 break;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000586 case k_InstSyncBarrierOpt:
587 ISBOpt = o.ISBOpt;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000588 case k_Memory:
Jim Grosbach871dff72011-10-11 15:59:20 +0000589 Memory = o.Memory;
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000590 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000591 case k_PostIndexRegister:
Jim Grosbachd3595712011-08-03 23:50:40 +0000592 PostIdxReg = o.PostIdxReg;
593 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000594 case k_MSRMask:
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000595 MMask = o.MMask;
596 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000597 case k_ProcIFlags:
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000598 IFlags = o.IFlags;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +0000599 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000600 case k_ShifterImmediate:
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000601 ShifterImm = o.ShifterImm;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +0000602 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000603 case k_ShiftedRegister:
Jim Grosbachac798e12011-07-25 20:49:51 +0000604 RegShiftedReg = o.RegShiftedReg;
Jim Grosbach7dcd1352011-07-13 17:50:29 +0000605 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000606 case k_ShiftedImmediate:
Jim Grosbachac798e12011-07-25 20:49:51 +0000607 RegShiftedImm = o.RegShiftedImm;
Owen Andersonb595ed02011-07-21 18:54:16 +0000608 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000609 case k_RotateImmediate:
Jim Grosbach833b9d32011-07-27 20:15:40 +0000610 RotImm = o.RotImm;
611 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000612 case k_BitfieldDescriptor:
Jim Grosbach864b6092011-07-28 21:34:26 +0000613 Bitfield = o.Bitfield;
614 break;
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000615 case k_VectorIndex:
616 VectorIndex = o.VectorIndex;
617 break;
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000618 }
619 }
Jim Grosbach624bcc72010-10-29 14:46:02 +0000620
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000621 /// getStartLoc - Get the location of the first token of this operand.
622 SMLoc getStartLoc() const { return StartLoc; }
623 /// getEndLoc - Get the location of the last token of this operand.
624 SMLoc getEndLoc() const { return EndLoc; }
Chad Rosier143d0f72012-09-21 20:51:43 +0000625 /// getLocRange - Get the range between the first and last token of this
626 /// operand.
Benjamin Kramer673824b2012-04-15 17:04:27 +0000627 SMRange getLocRange() const { return SMRange(StartLoc, EndLoc); }
628
Daniel Dunbard8042b72010-08-11 06:36:53 +0000629 ARMCC::CondCodes getCondCode() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000630 assert(Kind == k_CondCode && "Invalid access!");
Daniel Dunbard8042b72010-08-11 06:36:53 +0000631 return CC.Val;
632 }
633
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000634 unsigned getCoproc() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000635 assert((Kind == k_CoprocNum || Kind == k_CoprocReg) && "Invalid access!");
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000636 return Cop.Val;
637 }
638
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000639 StringRef getToken() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000640 assert(Kind == k_Token && "Invalid access!");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000641 return StringRef(Tok.Data, Tok.Length);
642 }
643
644 unsigned getReg() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000645 assert((Kind == k_Register || Kind == k_CCOut) && "Invalid access!");
Bill Wendling2cae3272010-11-09 22:44:22 +0000646 return Reg.RegNum;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000647 }
648
Bill Wendlingbed94652010-11-09 23:28:44 +0000649 const SmallVectorImpl<unsigned> &getRegList() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000650 assert((Kind == k_RegisterList || Kind == k_DPRRegisterList ||
651 Kind == k_SPRRegisterList) && "Invalid access!");
Bill Wendling0ab0f672010-11-18 21:50:54 +0000652 return Registers;
Bill Wendling7cef4472010-11-06 19:56:04 +0000653 }
654
Kevin Enderbyf5079942009-10-13 22:19:02 +0000655 const MCExpr *getImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000656 assert(isImm() && "Invalid access!");
Kevin Enderbyf5079942009-10-13 22:19:02 +0000657 return Imm.Val;
658 }
659
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000660 unsigned getVectorIndex() const {
661 assert(Kind == k_VectorIndex && "Invalid access!");
662 return VectorIndex.Val;
663 }
664
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000665 ARM_MB::MemBOpt getMemBarrierOpt() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000666 assert(Kind == k_MemBarrierOpt && "Invalid access!");
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000667 return MBOpt.Val;
668 }
669
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000670 ARM_ISB::InstSyncBOpt getInstSyncBarrierOpt() const {
671 assert(Kind == k_InstSyncBarrierOpt && "Invalid access!");
672 return ISBOpt.Val;
673 }
674
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000675 ARM_PROC::IFlags getProcIFlags() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000676 assert(Kind == k_ProcIFlags && "Invalid access!");
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000677 return IFlags.Val;
678 }
679
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000680 unsigned getMSRMask() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000681 assert(Kind == k_MSRMask && "Invalid access!");
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000682 return MMask.Val;
683 }
684
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000685 bool isCoprocNum() const { return Kind == k_CoprocNum; }
686 bool isCoprocReg() const { return Kind == k_CoprocReg; }
Jim Grosbach48399582011-10-12 17:34:41 +0000687 bool isCoprocOption() const { return Kind == k_CoprocOption; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000688 bool isCondCode() const { return Kind == k_CondCode; }
689 bool isCCOut() const { return Kind == k_CCOut; }
690 bool isITMask() const { return Kind == k_ITCondMask; }
691 bool isITCondCode() const { return Kind == k_CondCode; }
692 bool isImm() const { return Kind == k_Immediate; }
Mihai Popad36cbaa2013-07-03 09:21:44 +0000693 // checks whether this operand is an unsigned offset which fits is a field
694 // of specified width and scaled by a specific number of bits
695 template<unsigned width, unsigned scale>
696 bool isUnsignedOffset() const {
697 if (!isImm()) return false;
Mihai Popaad18d3c2013-08-09 10:38:32 +0000698 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
Mihai Popad36cbaa2013-07-03 09:21:44 +0000699 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
700 int64_t Val = CE->getValue();
701 int64_t Align = 1LL << scale;
702 int64_t Max = Align * ((1LL << width) - 1);
703 return ((Val % Align) == 0) && (Val >= 0) && (Val <= Max);
704 }
705 return false;
706 }
Mihai Popaad18d3c2013-08-09 10:38:32 +0000707 // checks whether this operand is an signed offset which fits is a field
708 // of specified width and scaled by a specific number of bits
709 template<unsigned width, unsigned scale>
710 bool isSignedOffset() const {
711 if (!isImm()) return false;
712 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
713 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
714 int64_t Val = CE->getValue();
715 int64_t Align = 1LL << scale;
716 int64_t Max = Align * ((1LL << (width-1)) - 1);
717 int64_t Min = -Align * (1LL << (width-1));
718 return ((Val % Align) == 0) && (Val >= Min) && (Val <= Max);
719 }
720 return false;
721 }
722
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000723 // checks whether this operand is a memory operand computed as an offset
724 // applied to PC. the offset may have 8 bits of magnitude and is represented
725 // with two bits of shift. textually it may be either [pc, #imm], #imm or
726 // relocable expression...
727 bool isThumbMemPC() const {
728 int64_t Val = 0;
729 if (isImm()) {
730 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
731 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val);
732 if (!CE) return false;
733 Val = CE->getValue();
734 }
735 else if (isMem()) {
736 if(!Memory.OffsetImm || Memory.OffsetRegNum) return false;
737 if(Memory.BaseRegNum != ARM::PC) return false;
738 Val = Memory.OffsetImm->getValue();
739 }
740 else return false;
Mihai Popad79f00b2013-08-15 15:43:06 +0000741 return ((Val % 4) == 0) && (Val >= 0) && (Val <= 1020);
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000742 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +0000743 bool isFPImm() const {
744 if (!isImm()) return false;
745 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
746 if (!CE) return false;
747 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
748 return Val != -1;
749 }
Jim Grosbachea231912011-12-22 22:19:05 +0000750 bool isFBits16() const {
751 if (!isImm()) return false;
752 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
753 if (!CE) return false;
754 int64_t Value = CE->getValue();
755 return Value >= 0 && Value <= 16;
756 }
757 bool isFBits32() const {
758 if (!isImm()) return false;
759 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
760 if (!CE) return false;
761 int64_t Value = CE->getValue();
762 return Value >= 1 && Value <= 32;
763 }
Jim Grosbach7db8d692011-09-08 22:07:06 +0000764 bool isImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000765 if (!isImm()) return false;
Jim Grosbach7db8d692011-09-08 22:07:06 +0000766 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
767 if (!CE) return false;
768 int64_t Value = CE->getValue();
769 return ((Value & 3) == 0) && Value >= -1020 && Value <= 1020;
770 }
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000771 bool isImm0_1020s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000772 if (!isImm()) return false;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000773 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
774 if (!CE) return false;
775 int64_t Value = CE->getValue();
776 return ((Value & 3) == 0) && Value >= 0 && Value <= 1020;
777 }
778 bool isImm0_508s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000779 if (!isImm()) return false;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000780 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
781 if (!CE) return false;
782 int64_t Value = CE->getValue();
783 return ((Value & 3) == 0) && Value >= 0 && Value <= 508;
784 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000785 bool isImm0_508s4Neg() const {
786 if (!isImm()) return false;
787 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
788 if (!CE) return false;
789 int64_t Value = -CE->getValue();
790 // explicitly exclude zero. we want that to use the normal 0_508 version.
791 return ((Value & 3) == 0) && Value > 0 && Value <= 508;
792 }
Artyom Skrobovfc12e702013-10-23 10:14:40 +0000793 bool isImm0_239() const {
794 if (!isImm()) return false;
795 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
796 if (!CE) return false;
797 int64_t Value = CE->getValue();
798 return Value >= 0 && Value < 240;
799 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000800 bool isImm0_255() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000801 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000802 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
803 if (!CE) return false;
804 int64_t Value = CE->getValue();
805 return Value >= 0 && Value < 256;
806 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000807 bool isImm0_4095() const {
808 if (!isImm()) return false;
809 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
810 if (!CE) return false;
811 int64_t Value = CE->getValue();
812 return Value >= 0 && Value < 4096;
813 }
814 bool isImm0_4095Neg() const {
815 if (!isImm()) return false;
816 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
817 if (!CE) return false;
818 int64_t Value = -CE->getValue();
819 return Value > 0 && Value < 4096;
820 }
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000821 bool isImm0_1() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000822 if (!isImm()) return false;
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000823 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
824 if (!CE) return false;
825 int64_t Value = CE->getValue();
826 return Value >= 0 && Value < 2;
827 }
828 bool isImm0_3() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000829 if (!isImm()) return false;
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000830 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
831 if (!CE) return false;
832 int64_t Value = CE->getValue();
833 return Value >= 0 && Value < 4;
834 }
Jim Grosbach31756c22011-07-13 22:01:08 +0000835 bool isImm0_7() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000836 if (!isImm()) return false;
Jim Grosbach31756c22011-07-13 22:01:08 +0000837 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
838 if (!CE) return false;
839 int64_t Value = CE->getValue();
840 return Value >= 0 && Value < 8;
841 }
842 bool isImm0_15() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000843 if (!isImm()) return false;
Jim Grosbach31756c22011-07-13 22:01:08 +0000844 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
845 if (!CE) return false;
846 int64_t Value = CE->getValue();
847 return Value >= 0 && Value < 16;
848 }
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000849 bool isImm0_31() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000850 if (!isImm()) return false;
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000851 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
852 if (!CE) return false;
853 int64_t Value = CE->getValue();
854 return Value >= 0 && Value < 32;
855 }
Jim Grosbach00326402011-12-08 01:30:04 +0000856 bool isImm0_63() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000857 if (!isImm()) return false;
Jim Grosbach00326402011-12-08 01:30:04 +0000858 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
859 if (!CE) return false;
860 int64_t Value = CE->getValue();
861 return Value >= 0 && Value < 64;
862 }
Jim Grosbachd4b82492011-12-07 01:07:24 +0000863 bool isImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000864 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000865 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
866 if (!CE) return false;
867 int64_t Value = CE->getValue();
868 return Value == 8;
869 }
870 bool isImm16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000871 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000872 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
873 if (!CE) return false;
874 int64_t Value = CE->getValue();
875 return Value == 16;
876 }
877 bool isImm32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000878 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000879 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
880 if (!CE) return false;
881 int64_t Value = CE->getValue();
882 return Value == 32;
883 }
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000884 bool isShrImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000885 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000886 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
887 if (!CE) return false;
888 int64_t Value = CE->getValue();
889 return Value > 0 && Value <= 8;
890 }
891 bool isShrImm16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000892 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000893 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
894 if (!CE) return false;
895 int64_t Value = CE->getValue();
896 return Value > 0 && Value <= 16;
897 }
898 bool isShrImm32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000899 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000900 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
901 if (!CE) return false;
902 int64_t Value = CE->getValue();
903 return Value > 0 && Value <= 32;
904 }
905 bool isShrImm64() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000906 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000907 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
908 if (!CE) return false;
909 int64_t Value = CE->getValue();
910 return Value > 0 && Value <= 64;
911 }
Jim Grosbachd4b82492011-12-07 01:07:24 +0000912 bool isImm1_7() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000913 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000914 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
915 if (!CE) return false;
916 int64_t Value = CE->getValue();
917 return Value > 0 && Value < 8;
918 }
919 bool isImm1_15() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000920 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000921 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
922 if (!CE) return false;
923 int64_t Value = CE->getValue();
924 return Value > 0 && Value < 16;
925 }
926 bool isImm1_31() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000927 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000928 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
929 if (!CE) return false;
930 int64_t Value = CE->getValue();
931 return Value > 0 && Value < 32;
932 }
Jim Grosbach475c6db2011-07-25 23:09:14 +0000933 bool isImm1_16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000934 if (!isImm()) return false;
Jim Grosbach475c6db2011-07-25 23:09:14 +0000935 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
936 if (!CE) return false;
937 int64_t Value = CE->getValue();
938 return Value > 0 && Value < 17;
939 }
Jim Grosbach801e0a32011-07-22 23:16:18 +0000940 bool isImm1_32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000941 if (!isImm()) return false;
Jim Grosbach801e0a32011-07-22 23:16:18 +0000942 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
943 if (!CE) return false;
944 int64_t Value = CE->getValue();
945 return Value > 0 && Value < 33;
946 }
Jim Grosbachc14871c2011-11-10 19:18:01 +0000947 bool isImm0_32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000948 if (!isImm()) return false;
Jim Grosbachc14871c2011-11-10 19:18:01 +0000949 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
950 if (!CE) return false;
951 int64_t Value = CE->getValue();
952 return Value >= 0 && Value < 33;
953 }
Jim Grosbach975b6412011-07-13 20:10:10 +0000954 bool isImm0_65535() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000955 if (!isImm()) return false;
Jim Grosbach975b6412011-07-13 20:10:10 +0000956 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
957 if (!CE) return false;
958 int64_t Value = CE->getValue();
959 return Value >= 0 && Value < 65536;
960 }
Mihai Popaae1112b2013-08-21 13:14:58 +0000961 bool isImm256_65535Expr() const {
962 if (!isImm()) return false;
963 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
964 // If it's not a constant expression, it'll generate a fixup and be
965 // handled later.
966 if (!CE) return true;
967 int64_t Value = CE->getValue();
968 return Value >= 256 && Value < 65536;
969 }
Jim Grosbach7c09e3c2011-07-19 19:13:28 +0000970 bool isImm0_65535Expr() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000971 if (!isImm()) return false;
Jim Grosbach7c09e3c2011-07-19 19:13:28 +0000972 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
973 // If it's not a constant expression, it'll generate a fixup and be
974 // handled later.
975 if (!CE) return true;
976 int64_t Value = CE->getValue();
977 return Value >= 0 && Value < 65536;
978 }
Jim Grosbachf1637842011-07-26 16:24:27 +0000979 bool isImm24bit() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000980 if (!isImm()) return false;
Jim Grosbachf1637842011-07-26 16:24:27 +0000981 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
982 if (!CE) return false;
983 int64_t Value = CE->getValue();
984 return Value >= 0 && Value <= 0xffffff;
985 }
Jim Grosbach46dd4132011-08-17 21:51:27 +0000986 bool isImmThumbSR() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000987 if (!isImm()) return false;
Jim Grosbach46dd4132011-08-17 21:51:27 +0000988 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
989 if (!CE) return false;
990 int64_t Value = CE->getValue();
991 return Value > 0 && Value < 33;
992 }
Jim Grosbach27c1e252011-07-21 17:23:04 +0000993 bool isPKHLSLImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000994 if (!isImm()) return false;
Jim Grosbach27c1e252011-07-21 17:23:04 +0000995 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
996 if (!CE) return false;
997 int64_t Value = CE->getValue();
998 return Value >= 0 && Value < 32;
999 }
1000 bool isPKHASRImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001001 if (!isImm()) return false;
Jim Grosbach27c1e252011-07-21 17:23:04 +00001002 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1003 if (!CE) return false;
1004 int64_t Value = CE->getValue();
1005 return Value > 0 && Value <= 32;
1006 }
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001007 bool isAdrLabel() const {
1008 // If we have an immediate that's not a constant, treat it as a label
1009 // reference needing a fixup. If it is a constant, but it can't fit
1010 // into shift immediate encoding, we reject it.
1011 if (isImm() && !isa<MCConstantExpr>(getImm())) return true;
1012 else return (isARMSOImm() || isARMSOImmNeg());
1013 }
Jim Grosbach9720dcf2011-07-19 16:50:30 +00001014 bool isARMSOImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001015 if (!isImm()) return false;
Jim Grosbach9720dcf2011-07-19 16:50:30 +00001016 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1017 if (!CE) return false;
1018 int64_t Value = CE->getValue();
1019 return ARM_AM::getSOImmVal(Value) != -1;
1020 }
Jim Grosbach3d785ed2011-10-28 22:50:54 +00001021 bool isARMSOImmNot() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001022 if (!isImm()) return false;
Jim Grosbach3d785ed2011-10-28 22:50:54 +00001023 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1024 if (!CE) return false;
1025 int64_t Value = CE->getValue();
1026 return ARM_AM::getSOImmVal(~Value) != -1;
1027 }
Jim Grosbach30506252011-12-08 00:31:07 +00001028 bool isARMSOImmNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001029 if (!isImm()) return false;
Jim Grosbach30506252011-12-08 00:31:07 +00001030 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1031 if (!CE) return false;
1032 int64_t Value = CE->getValue();
Jim Grosbachfdaab532012-03-30 19:59:02 +00001033 // Only use this when not representable as a plain so_imm.
1034 return ARM_AM::getSOImmVal(Value) == -1 &&
1035 ARM_AM::getSOImmVal(-Value) != -1;
Jim Grosbach30506252011-12-08 00:31:07 +00001036 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001037 bool isT2SOImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001038 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001039 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1040 if (!CE) return false;
1041 int64_t Value = CE->getValue();
1042 return ARM_AM::getT2SOImmVal(Value) != -1;
1043 }
Jim Grosbachb009a872011-10-28 22:36:30 +00001044 bool isT2SOImmNot() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001045 if (!isImm()) return false;
Jim Grosbachb009a872011-10-28 22:36:30 +00001046 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1047 if (!CE) return false;
1048 int64_t Value = CE->getValue();
Mihai Popacf276b22013-08-16 11:55:44 +00001049 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1050 ARM_AM::getT2SOImmVal(~Value) != -1;
Jim Grosbachb009a872011-10-28 22:36:30 +00001051 }
Jim Grosbach30506252011-12-08 00:31:07 +00001052 bool isT2SOImmNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001053 if (!isImm()) return false;
Jim Grosbach30506252011-12-08 00:31:07 +00001054 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1055 if (!CE) return false;
1056 int64_t Value = CE->getValue();
Jim Grosbachfdaab532012-03-30 19:59:02 +00001057 // Only use this when not representable as a plain so_imm.
1058 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1059 ARM_AM::getT2SOImmVal(-Value) != -1;
Jim Grosbach30506252011-12-08 00:31:07 +00001060 }
Jim Grosbach0a547702011-07-22 17:44:50 +00001061 bool isSetEndImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001062 if (!isImm()) return false;
Jim Grosbach0a547702011-07-22 17:44:50 +00001063 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1064 if (!CE) return false;
1065 int64_t Value = CE->getValue();
1066 return Value == 1 || Value == 0;
1067 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001068 bool isReg() const { return Kind == k_Register; }
1069 bool isRegList() const { return Kind == k_RegisterList; }
1070 bool isDPRRegList() const { return Kind == k_DPRRegisterList; }
1071 bool isSPRRegList() const { return Kind == k_SPRRegisterList; }
1072 bool isToken() const { return Kind == k_Token; }
1073 bool isMemBarrierOpt() const { return Kind == k_MemBarrierOpt; }
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001074 bool isInstSyncBarrierOpt() const { return Kind == k_InstSyncBarrierOpt; }
Chad Rosier41099832012-09-11 23:02:35 +00001075 bool isMem() const { return Kind == k_Memory; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001076 bool isShifterImm() const { return Kind == k_ShifterImmediate; }
1077 bool isRegShiftedReg() const { return Kind == k_ShiftedRegister; }
1078 bool isRegShiftedImm() const { return Kind == k_ShiftedImmediate; }
1079 bool isRotImm() const { return Kind == k_RotateImmediate; }
1080 bool isBitfield() const { return Kind == k_BitfieldDescriptor; }
1081 bool isPostIdxRegShifted() const { return Kind == k_PostIndexRegister; }
Jim Grosbachc320c852011-08-05 21:28:30 +00001082 bool isPostIdxReg() const {
Jim Grosbachee201fa2011-11-14 17:52:47 +00001083 return Kind == k_PostIndexRegister && PostIdxReg.ShiftTy ==ARM_AM::no_shift;
Jim Grosbachc320c852011-08-05 21:28:30 +00001084 }
Jim Grosbacha95ec992011-10-11 17:29:55 +00001085 bool isMemNoOffset(bool alignOK = false) const {
Chad Rosier41099832012-09-11 23:02:35 +00001086 if (!isMem())
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001087 return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001088 // No offset of any kind.
Jim Grosbacha95ec992011-10-11 17:29:55 +00001089 return Memory.OffsetRegNum == 0 && Memory.OffsetImm == 0 &&
1090 (alignOK || Memory.Alignment == 0);
1091 }
Jim Grosbach94298a92012-01-18 22:46:46 +00001092 bool isMemPCRelImm12() const {
Chad Rosier41099832012-09-11 23:02:35 +00001093 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach94298a92012-01-18 22:46:46 +00001094 return false;
1095 // Base register must be PC.
1096 if (Memory.BaseRegNum != ARM::PC)
1097 return false;
1098 // Immediate offset in range [-4095, 4095].
1099 if (!Memory.OffsetImm) return true;
1100 int64_t Val = Memory.OffsetImm->getValue();
1101 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
1102 }
Jim Grosbacha95ec992011-10-11 17:29:55 +00001103 bool isAlignedMemory() const {
1104 return isMemNoOffset(true);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001105 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001106 bool isAddrMode2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001107 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001108 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001109 if (Memory.OffsetRegNum) return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00001110 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001111 if (!Memory.OffsetImm) return true;
1112 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbachd3595712011-08-03 23:50:40 +00001113 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00001114 }
Jim Grosbachcd17c122011-08-04 23:01:30 +00001115 bool isAM2OffsetImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001116 if (!isImm()) return false;
Jim Grosbachcd17c122011-08-04 23:01:30 +00001117 // Immediate offset in range [-4095, 4095].
1118 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1119 if (!CE) return false;
1120 int64_t Val = CE->getValue();
Mihai Popac1d119e2013-06-11 09:48:35 +00001121 return (Val == INT32_MIN) || (Val > -4096 && Val < 4096);
Jim Grosbachcd17c122011-08-04 23:01:30 +00001122 }
Jim Grosbach5b96b802011-08-10 20:29:19 +00001123 bool isAddrMode3() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001124 // If we have an immediate that's not a constant, treat it as a label
1125 // reference needing a fixup. If it is a constant, it's something else
1126 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001127 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001128 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001129 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001130 // No shifts are legal for AM3.
Jim Grosbach871dff72011-10-11 15:59:20 +00001131 if (Memory.ShiftType != ARM_AM::no_shift) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001132 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001133 if (Memory.OffsetRegNum) return true;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001134 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001135 if (!Memory.OffsetImm) return true;
1136 int64_t Val = Memory.OffsetImm->getValue();
Silviu Baranga5a719f92012-05-11 09:10:54 +00001137 // The #-0 offset is encoded as INT32_MIN, and we have to check
1138 // for this too.
1139 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001140 }
1141 bool isAM3Offset() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001142 if (Kind != k_Immediate && Kind != k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001143 return false;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001144 if (Kind == k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001145 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
1146 // Immediate offset in range [-255, 255].
1147 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1148 if (!CE) return false;
1149 int64_t Val = CE->getValue();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00001150 // Special case, #-0 is INT32_MIN.
1151 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001152 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001153 bool isAddrMode5() const {
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001154 // If we have an immediate that's not a constant, treat it as a label
1155 // reference needing a fixup. If it is a constant, it's something else
1156 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001157 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001158 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001159 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001160 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001161 if (Memory.OffsetRegNum) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001162 // Immediate offset in range [-1020, 1020] and a multiple of 4.
Jim Grosbach871dff72011-10-11 15:59:20 +00001163 if (!Memory.OffsetImm) return true;
1164 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001165 return (Val >= -1020 && Val <= 1020 && ((Val & 3) == 0)) ||
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001166 Val == INT32_MIN;
Bill Wendling8d2aa032010-11-08 23:49:57 +00001167 }
Jim Grosbach05541f42011-09-19 22:21:13 +00001168 bool isMemTBB() const {
Chad Rosier41099832012-09-11 23:02:35 +00001169 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001170 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Jim Grosbach05541f42011-09-19 22:21:13 +00001171 return false;
1172 return true;
1173 }
1174 bool isMemTBH() const {
Chad Rosier41099832012-09-11 23:02:35 +00001175 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001176 Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm != 1 ||
1177 Memory.Alignment != 0 )
Jim Grosbach05541f42011-09-19 22:21:13 +00001178 return false;
1179 return true;
1180 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001181 bool isMemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001182 if (!isMem() || !Memory.OffsetRegNum || Memory.Alignment != 0)
Bill Wendling092a7bd2010-12-14 03:36:38 +00001183 return false;
Daniel Dunbar7ed45592011-01-18 05:34:11 +00001184 return true;
Bill Wendling092a7bd2010-12-14 03:36:38 +00001185 }
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001186 bool isT2MemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001187 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001188 Memory.Alignment != 0)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001189 return false;
1190 // Only lsl #{0, 1, 2, 3} allowed.
Jim Grosbach871dff72011-10-11 15:59:20 +00001191 if (Memory.ShiftType == ARM_AM::no_shift)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001192 return true;
Jim Grosbach871dff72011-10-11 15:59:20 +00001193 if (Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm > 3)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001194 return false;
1195 return true;
1196 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001197 bool isMemThumbRR() const {
1198 // Thumb reg+reg addressing is simple. Just two registers, a base and
1199 // an offset. No shifts, negations or any other complicating factors.
Chad Rosier41099832012-09-11 23:02:35 +00001200 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001201 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Bill Wendling811c9362010-11-30 07:44:32 +00001202 return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001203 return isARMLowRegister(Memory.BaseRegNum) &&
1204 (!Memory.OffsetRegNum || isARMLowRegister(Memory.OffsetRegNum));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001205 }
1206 bool isMemThumbRIs4() const {
Chad Rosier41099832012-09-11 23:02:35 +00001207 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001208 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001209 return false;
1210 // Immediate offset, multiple of 4 in range [0, 124].
Jim Grosbach871dff72011-10-11 15:59:20 +00001211 if (!Memory.OffsetImm) return true;
1212 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001213 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
1214 }
Jim Grosbach26d35872011-08-19 18:55:51 +00001215 bool isMemThumbRIs2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001216 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001217 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach26d35872011-08-19 18:55:51 +00001218 return false;
1219 // Immediate offset, multiple of 4 in range [0, 62].
Jim Grosbach871dff72011-10-11 15:59:20 +00001220 if (!Memory.OffsetImm) return true;
1221 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach26d35872011-08-19 18:55:51 +00001222 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
1223 }
Jim Grosbacha32c7532011-08-19 18:49:59 +00001224 bool isMemThumbRIs1() const {
Chad Rosier41099832012-09-11 23:02:35 +00001225 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001226 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbacha32c7532011-08-19 18:49:59 +00001227 return false;
1228 // Immediate offset in range [0, 31].
Jim Grosbach871dff72011-10-11 15:59:20 +00001229 if (!Memory.OffsetImm) return true;
1230 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha32c7532011-08-19 18:49:59 +00001231 return Val >= 0 && Val <= 31;
1232 }
Jim Grosbach23983d62011-08-19 18:13:48 +00001233 bool isMemThumbSPI() const {
Chad Rosier41099832012-09-11 23:02:35 +00001234 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001235 Memory.BaseRegNum != ARM::SP || Memory.Alignment != 0)
Jim Grosbach23983d62011-08-19 18:13:48 +00001236 return false;
1237 // Immediate offset, multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001238 if (!Memory.OffsetImm) return true;
1239 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001240 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendling811c9362010-11-30 07:44:32 +00001241 }
Jim Grosbach7db8d692011-09-08 22:07:06 +00001242 bool isMemImm8s4Offset() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001243 // If we have an immediate that's not a constant, treat it as a label
1244 // reference needing a fixup. If it is a constant, it's something else
1245 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001246 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001247 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001248 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach7db8d692011-09-08 22:07:06 +00001249 return false;
1250 // Immediate offset a multiple of 4 in range [-1020, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001251 if (!Memory.OffsetImm) return true;
1252 int64_t Val = Memory.OffsetImm->getValue();
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001253 // Special case, #-0 is INT32_MIN.
1254 return (Val >= -1020 && Val <= 1020 && (Val & 3) == 0) || Val == INT32_MIN;
Jim Grosbach7db8d692011-09-08 22:07:06 +00001255 }
Jim Grosbacha05627e2011-09-09 18:37:27 +00001256 bool isMemImm0_1020s4Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001257 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbacha05627e2011-09-09 18:37:27 +00001258 return false;
1259 // Immediate offset a multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001260 if (!Memory.OffsetImm) return true;
1261 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha05627e2011-09-09 18:37:27 +00001262 return Val >= 0 && Val <= 1020 && (Val & 3) == 0;
1263 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001264 bool isMemImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001265 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001266 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001267 // Base reg of PC isn't allowed for these encodings.
1268 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001269 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001270 if (!Memory.OffsetImm) return true;
1271 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson49168402011-09-23 22:25:02 +00001272 return (Val == INT32_MIN) || (Val > -256 && Val < 256);
Jim Grosbachd3595712011-08-03 23:50:40 +00001273 }
Jim Grosbach2392c532011-09-07 23:39:14 +00001274 bool isMemPosImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001275 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach2392c532011-09-07 23:39:14 +00001276 return false;
1277 // Immediate offset in range [0, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001278 if (!Memory.OffsetImm) return true;
1279 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach2392c532011-09-07 23:39:14 +00001280 return Val >= 0 && Val < 256;
1281 }
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001282 bool isMemNegImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001283 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001284 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001285 // Base reg of PC isn't allowed for these encodings.
1286 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001287 // Immediate offset in range [-255, -1].
Jim Grosbach175c7d02011-12-06 04:49:29 +00001288 if (!Memory.OffsetImm) return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001289 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach175c7d02011-12-06 04:49:29 +00001290 return (Val == INT32_MIN) || (Val > -256 && Val < 0);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001291 }
1292 bool isMemUImm12Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001293 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001294 return false;
1295 // Immediate offset in range [0, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001296 if (!Memory.OffsetImm) return true;
1297 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001298 return (Val >= 0 && Val < 4096);
1299 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001300 bool isMemImm12Offset() const {
Jim Grosbach95466ce2011-08-08 20:59:31 +00001301 // If we have an immediate that's not a constant, treat it as a label
1302 // reference needing a fixup. If it is a constant, it's something else
1303 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001304 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach95466ce2011-08-08 20:59:31 +00001305 return true;
1306
Chad Rosier41099832012-09-11 23:02:35 +00001307 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001308 return false;
1309 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001310 if (!Memory.OffsetImm) return true;
1311 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001312 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001313 }
1314 bool isPostIdxImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001315 if (!isImm()) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001316 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1317 if (!CE) return false;
1318 int64_t Val = CE->getValue();
Owen Andersonf02d98d2011-08-29 17:17:09 +00001319 return (Val > -256 && Val < 256) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001320 }
Jim Grosbach93981412011-10-11 21:55:36 +00001321 bool isPostIdxImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001322 if (!isImm()) return false;
Jim Grosbach93981412011-10-11 21:55:36 +00001323 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1324 if (!CE) return false;
1325 int64_t Val = CE->getValue();
1326 return ((Val & 3) == 0 && Val >= -1020 && Val <= 1020) ||
1327 (Val == INT32_MIN);
1328 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001329
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001330 bool isMSRMask() const { return Kind == k_MSRMask; }
1331 bool isProcIFlags() const { return Kind == k_ProcIFlags; }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001332
Jim Grosbach741cd732011-10-17 22:26:03 +00001333 // NEON operands.
Jim Grosbach2f50e922011-12-15 21:44:33 +00001334 bool isSingleSpacedVectorList() const {
1335 return Kind == k_VectorList && !VectorList.isDoubleSpaced;
1336 }
1337 bool isDoubleSpacedVectorList() const {
1338 return Kind == k_VectorList && VectorList.isDoubleSpaced;
1339 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001340 bool isVecListOneD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001341 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001342 return VectorList.Count == 1;
1343 }
1344
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001345 bool isVecListDPair() const {
1346 if (!isSingleSpacedVectorList()) return false;
1347 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1348 .contains(VectorList.RegNum));
1349 }
1350
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001351 bool isVecListThreeD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001352 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001353 return VectorList.Count == 3;
1354 }
1355
Jim Grosbach846bcff2011-10-21 20:35:01 +00001356 bool isVecListFourD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001357 if (!isSingleSpacedVectorList()) return false;
Jim Grosbach846bcff2011-10-21 20:35:01 +00001358 return VectorList.Count == 4;
1359 }
1360
Jim Grosbache5307f92012-03-05 21:43:40 +00001361 bool isVecListDPairSpaced() const {
Kevin Enderby816ca272012-03-20 17:41:51 +00001362 if (isSingleSpacedVectorList()) return false;
Jim Grosbache5307f92012-03-05 21:43:40 +00001363 return (ARMMCRegisterClasses[ARM::DPairSpcRegClassID]
1364 .contains(VectorList.RegNum));
1365 }
1366
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001367 bool isVecListThreeQ() const {
1368 if (!isDoubleSpacedVectorList()) return false;
1369 return VectorList.Count == 3;
1370 }
1371
Jim Grosbach1e946a42012-01-24 00:43:12 +00001372 bool isVecListFourQ() const {
1373 if (!isDoubleSpacedVectorList()) return false;
1374 return VectorList.Count == 4;
1375 }
1376
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001377 bool isSingleSpacedVectorAllLanes() const {
1378 return Kind == k_VectorListAllLanes && !VectorList.isDoubleSpaced;
1379 }
1380 bool isDoubleSpacedVectorAllLanes() const {
1381 return Kind == k_VectorListAllLanes && VectorList.isDoubleSpaced;
1382 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001383 bool isVecListOneDAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001384 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001385 return VectorList.Count == 1;
1386 }
1387
Jim Grosbach13a292c2012-03-06 22:01:44 +00001388 bool isVecListDPairAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001389 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbach13a292c2012-03-06 22:01:44 +00001390 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1391 .contains(VectorList.RegNum));
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001392 }
1393
Jim Grosbached428bc2012-03-06 23:10:38 +00001394 bool isVecListDPairSpacedAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001395 if (!isDoubleSpacedVectorAllLanes()) return false;
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001396 return VectorList.Count == 2;
1397 }
1398
Jim Grosbachb78403c2012-01-24 23:47:04 +00001399 bool isVecListThreeDAllLanes() const {
1400 if (!isSingleSpacedVectorAllLanes()) return false;
1401 return VectorList.Count == 3;
1402 }
1403
1404 bool isVecListThreeQAllLanes() const {
1405 if (!isDoubleSpacedVectorAllLanes()) return false;
1406 return VectorList.Count == 3;
1407 }
1408
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001409 bool isVecListFourDAllLanes() const {
1410 if (!isSingleSpacedVectorAllLanes()) return false;
1411 return VectorList.Count == 4;
1412 }
1413
1414 bool isVecListFourQAllLanes() const {
1415 if (!isDoubleSpacedVectorAllLanes()) return false;
1416 return VectorList.Count == 4;
1417 }
1418
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001419 bool isSingleSpacedVectorIndexed() const {
1420 return Kind == k_VectorListIndexed && !VectorList.isDoubleSpaced;
1421 }
1422 bool isDoubleSpacedVectorIndexed() const {
1423 return Kind == k_VectorListIndexed && VectorList.isDoubleSpaced;
1424 }
Jim Grosbach04945c42011-12-02 00:35:16 +00001425 bool isVecListOneDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001426 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbach04945c42011-12-02 00:35:16 +00001427 return VectorList.Count == 1 && VectorList.LaneIndex <= 7;
1428 }
1429
Jim Grosbachda511042011-12-14 23:35:06 +00001430 bool isVecListOneDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001431 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001432 return VectorList.Count == 1 && VectorList.LaneIndex <= 3;
1433 }
1434
1435 bool isVecListOneDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001436 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001437 return VectorList.Count == 1 && VectorList.LaneIndex <= 1;
1438 }
1439
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001440 bool isVecListTwoDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001441 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001442 return VectorList.Count == 2 && VectorList.LaneIndex <= 7;
1443 }
1444
Jim Grosbachda511042011-12-14 23:35:06 +00001445 bool isVecListTwoDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001446 if (!isSingleSpacedVectorIndexed()) return false;
1447 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1448 }
1449
1450 bool isVecListTwoQWordIndexed() const {
1451 if (!isDoubleSpacedVectorIndexed()) return false;
1452 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1453 }
1454
1455 bool isVecListTwoQHWordIndexed() const {
1456 if (!isDoubleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001457 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1458 }
1459
1460 bool isVecListTwoDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001461 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001462 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1463 }
1464
Jim Grosbacha8b444b2012-01-23 21:53:26 +00001465 bool isVecListThreeDByteIndexed() const {
1466 if (!isSingleSpacedVectorIndexed()) return false;
1467 return VectorList.Count == 3 && VectorList.LaneIndex <= 7;
1468 }
1469
1470 bool isVecListThreeDHWordIndexed() const {
1471 if (!isSingleSpacedVectorIndexed()) return false;
1472 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1473 }
1474
1475 bool isVecListThreeQWordIndexed() const {
1476 if (!isDoubleSpacedVectorIndexed()) return false;
1477 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1478 }
1479
1480 bool isVecListThreeQHWordIndexed() const {
1481 if (!isDoubleSpacedVectorIndexed()) return false;
1482 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1483 }
1484
1485 bool isVecListThreeDWordIndexed() const {
1486 if (!isSingleSpacedVectorIndexed()) return false;
1487 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1488 }
1489
Jim Grosbach14952a02012-01-24 18:37:25 +00001490 bool isVecListFourDByteIndexed() const {
1491 if (!isSingleSpacedVectorIndexed()) return false;
1492 return VectorList.Count == 4 && VectorList.LaneIndex <= 7;
1493 }
1494
1495 bool isVecListFourDHWordIndexed() const {
1496 if (!isSingleSpacedVectorIndexed()) return false;
1497 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1498 }
1499
1500 bool isVecListFourQWordIndexed() const {
1501 if (!isDoubleSpacedVectorIndexed()) return false;
1502 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1503 }
1504
1505 bool isVecListFourQHWordIndexed() const {
1506 if (!isDoubleSpacedVectorIndexed()) return false;
1507 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1508 }
1509
1510 bool isVecListFourDWordIndexed() const {
1511 if (!isSingleSpacedVectorIndexed()) return false;
1512 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1513 }
1514
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001515 bool isVectorIndex8() const {
1516 if (Kind != k_VectorIndex) return false;
1517 return VectorIndex.Val < 8;
1518 }
1519 bool isVectorIndex16() const {
1520 if (Kind != k_VectorIndex) return false;
1521 return VectorIndex.Val < 4;
1522 }
1523 bool isVectorIndex32() const {
1524 if (Kind != k_VectorIndex) return false;
1525 return VectorIndex.Val < 2;
1526 }
1527
Jim Grosbach741cd732011-10-17 22:26:03 +00001528 bool isNEONi8splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001529 if (!isImm()) return false;
Jim Grosbach741cd732011-10-17 22:26:03 +00001530 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1531 // Must be a constant.
1532 if (!CE) return false;
1533 int64_t Value = CE->getValue();
1534 // i8 value splatted across 8 bytes. The immediate is just the 8 byte
1535 // value.
Jim Grosbach741cd732011-10-17 22:26:03 +00001536 return Value >= 0 && Value < 256;
1537 }
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001538
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001539 bool isNEONi16splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001540 if (!isImm()) return false;
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001541 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1542 // Must be a constant.
1543 if (!CE) return false;
1544 int64_t Value = CE->getValue();
1545 // i16 value in the range [0,255] or [0x0100, 0xff00]
1546 return (Value >= 0 && Value < 256) || (Value >= 0x0100 && Value <= 0xff00);
1547 }
1548
Jim Grosbach8211c052011-10-18 00:22:00 +00001549 bool isNEONi32splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001550 if (!isImm()) return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001551 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1552 // Must be a constant.
1553 if (!CE) return false;
1554 int64_t Value = CE->getValue();
1555 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X.
1556 return (Value >= 0 && Value < 256) ||
1557 (Value >= 0x0100 && Value <= 0xff00) ||
1558 (Value >= 0x010000 && Value <= 0xff0000) ||
1559 (Value >= 0x01000000 && Value <= 0xff000000);
1560 }
1561
1562 bool isNEONi32vmov() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001563 if (!isImm()) return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001564 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1565 // Must be a constant.
1566 if (!CE) return false;
1567 int64_t Value = CE->getValue();
1568 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1569 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
1570 return (Value >= 0 && Value < 256) ||
1571 (Value >= 0x0100 && Value <= 0xff00) ||
1572 (Value >= 0x010000 && Value <= 0xff0000) ||
1573 (Value >= 0x01000000 && Value <= 0xff000000) ||
1574 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1575 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1576 }
Jim Grosbach045b6c72011-12-19 23:51:07 +00001577 bool isNEONi32vmovNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001578 if (!isImm()) return false;
Jim Grosbach045b6c72011-12-19 23:51:07 +00001579 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1580 // Must be a constant.
1581 if (!CE) return false;
1582 int64_t Value = ~CE->getValue();
1583 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1584 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
1585 return (Value >= 0 && Value < 256) ||
1586 (Value >= 0x0100 && Value <= 0xff00) ||
1587 (Value >= 0x010000 && Value <= 0xff0000) ||
1588 (Value >= 0x01000000 && Value <= 0xff000000) ||
1589 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1590 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1591 }
Jim Grosbach8211c052011-10-18 00:22:00 +00001592
Jim Grosbache4454e02011-10-18 16:18:11 +00001593 bool isNEONi64splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001594 if (!isImm()) return false;
Jim Grosbache4454e02011-10-18 16:18:11 +00001595 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1596 // Must be a constant.
1597 if (!CE) return false;
1598 uint64_t Value = CE->getValue();
1599 // i64 value with each byte being either 0 or 0xff.
1600 for (unsigned i = 0; i < 8; ++i)
1601 if ((Value & 0xff) != 0 && (Value & 0xff) != 0xff) return false;
1602 return true;
1603 }
1604
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001605 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner5d6f6a02010-10-29 00:27:31 +00001606 // Add as immediates when possible. Null MCExpr = 0.
1607 if (Expr == 0)
1608 Inst.addOperand(MCOperand::CreateImm(0));
1609 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001610 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
1611 else
1612 Inst.addOperand(MCOperand::CreateExpr(Expr));
1613 }
1614
Daniel Dunbard8042b72010-08-11 06:36:53 +00001615 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar188b47b2010-08-11 06:37:20 +00001616 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbard8042b72010-08-11 06:36:53 +00001617 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach968c9272010-12-06 18:30:57 +00001618 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
1619 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbard8042b72010-08-11 06:36:53 +00001620 }
1621
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00001622 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
1623 assert(N == 1 && "Invalid number of operands!");
1624 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
1625 }
1626
Jim Grosbach48399582011-10-12 17:34:41 +00001627 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
1628 assert(N == 1 && "Invalid number of operands!");
1629 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
1630 }
1631
1632 void addCoprocOptionOperands(MCInst &Inst, unsigned N) const {
1633 assert(N == 1 && "Invalid number of operands!");
1634 Inst.addOperand(MCOperand::CreateImm(CoprocOption.Val));
1635 }
1636
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001637 void addITMaskOperands(MCInst &Inst, unsigned N) const {
1638 assert(N == 1 && "Invalid number of operands!");
1639 Inst.addOperand(MCOperand::CreateImm(ITMask.Mask));
1640 }
1641
1642 void addITCondCodeOperands(MCInst &Inst, unsigned N) const {
1643 assert(N == 1 && "Invalid number of operands!");
1644 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
1645 }
1646
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00001647 void addCCOutOperands(MCInst &Inst, unsigned N) const {
1648 assert(N == 1 && "Invalid number of operands!");
1649 Inst.addOperand(MCOperand::CreateReg(getReg()));
1650 }
1651
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00001652 void addRegOperands(MCInst &Inst, unsigned N) const {
1653 assert(N == 1 && "Invalid number of operands!");
1654 Inst.addOperand(MCOperand::CreateReg(getReg()));
1655 }
1656
Jim Grosbachac798e12011-07-25 20:49:51 +00001657 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001658 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001659 assert(isRegShiftedReg() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001660 "addRegShiftedRegOperands() on non-RegShiftedReg!");
Jim Grosbachac798e12011-07-25 20:49:51 +00001661 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
1662 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001663 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachac798e12011-07-25 20:49:51 +00001664 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001665 }
1666
Jim Grosbachac798e12011-07-25 20:49:51 +00001667 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson04912702011-07-21 23:38:37 +00001668 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001669 assert(isRegShiftedImm() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001670 "addRegShiftedImmOperands() on non-RegShiftedImm!");
Jim Grosbachac798e12011-07-25 20:49:51 +00001671 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001672 // Shift of #32 is encoded as 0 where permitted
1673 unsigned Imm = (RegShiftedImm.ShiftImm == 32 ? 0 : RegShiftedImm.ShiftImm);
Owen Andersonb595ed02011-07-21 18:54:16 +00001674 Inst.addOperand(MCOperand::CreateImm(
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001675 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, Imm)));
Owen Andersonb595ed02011-07-21 18:54:16 +00001676 }
1677
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001678 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001679 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001680 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
1681 ShifterImm.Imm));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001682 }
1683
Bill Wendling8d2aa032010-11-08 23:49:57 +00001684 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling2cae3272010-11-09 22:44:22 +00001685 assert(N == 1 && "Invalid number of operands!");
Bill Wendlingbed94652010-11-09 23:28:44 +00001686 const SmallVectorImpl<unsigned> &RegList = getRegList();
1687 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00001688 I = RegList.begin(), E = RegList.end(); I != E; ++I)
1689 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling8d2aa032010-11-08 23:49:57 +00001690 }
1691
Bill Wendling9898ac92010-11-17 04:32:08 +00001692 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
1693 addRegListOperands(Inst, N);
1694 }
1695
1696 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
1697 addRegListOperands(Inst, N);
1698 }
1699
Jim Grosbach833b9d32011-07-27 20:15:40 +00001700 void addRotImmOperands(MCInst &Inst, unsigned N) const {
1701 assert(N == 1 && "Invalid number of operands!");
1702 // Encoded as val>>3. The printer handles display as 8, 16, 24.
1703 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
1704 }
1705
Jim Grosbach864b6092011-07-28 21:34:26 +00001706 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
1707 assert(N == 1 && "Invalid number of operands!");
1708 // Munge the lsb/width into a bitfield mask.
1709 unsigned lsb = Bitfield.LSB;
1710 unsigned width = Bitfield.Width;
1711 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
1712 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
1713 (32 - (lsb + width)));
1714 Inst.addOperand(MCOperand::CreateImm(Mask));
1715 }
1716
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001717 void addImmOperands(MCInst &Inst, unsigned N) const {
1718 assert(N == 1 && "Invalid number of operands!");
1719 addExpr(Inst, getImm());
1720 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00001721
Jim Grosbachea231912011-12-22 22:19:05 +00001722 void addFBits16Operands(MCInst &Inst, unsigned N) const {
1723 assert(N == 1 && "Invalid number of operands!");
1724 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1725 Inst.addOperand(MCOperand::CreateImm(16 - CE->getValue()));
1726 }
1727
1728 void addFBits32Operands(MCInst &Inst, unsigned N) const {
1729 assert(N == 1 && "Invalid number of operands!");
1730 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1731 Inst.addOperand(MCOperand::CreateImm(32 - CE->getValue()));
1732 }
1733
Jim Grosbache7fbce72011-10-03 23:38:36 +00001734 void addFPImmOperands(MCInst &Inst, unsigned N) const {
1735 assert(N == 1 && "Invalid number of operands!");
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00001736 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1737 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
1738 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbache7fbce72011-10-03 23:38:36 +00001739 }
1740
Jim Grosbach7db8d692011-09-08 22:07:06 +00001741 void addImm8s4Operands(MCInst &Inst, unsigned N) const {
1742 assert(N == 1 && "Invalid number of operands!");
1743 // FIXME: We really want to scale the value here, but the LDRD/STRD
1744 // instruction don't encode operands that way yet.
1745 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1746 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
1747 }
1748
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001749 void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const {
1750 assert(N == 1 && "Invalid number of operands!");
1751 // The immediate is scaled by four in the encoding and is stored
1752 // in the MCInst as such. Lop off the low two bits here.
1753 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1754 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
1755 }
1756
Jim Grosbach930f2f62012-04-05 20:57:13 +00001757 void addImm0_508s4NegOperands(MCInst &Inst, unsigned N) const {
1758 assert(N == 1 && "Invalid number of operands!");
1759 // The immediate is scaled by four in the encoding and is stored
1760 // in the MCInst as such. Lop off the low two bits here.
1761 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1762 Inst.addOperand(MCOperand::CreateImm(-(CE->getValue() / 4)));
1763 }
1764
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001765 void addImm0_508s4Operands(MCInst &Inst, unsigned N) const {
1766 assert(N == 1 && "Invalid number of operands!");
1767 // The immediate is scaled by four in the encoding and is stored
1768 // in the MCInst as such. Lop off the low two bits here.
1769 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1770 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
1771 }
1772
Jim Grosbach475c6db2011-07-25 23:09:14 +00001773 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
1774 assert(N == 1 && "Invalid number of operands!");
1775 // The constant encodes as the immediate-1, and we store in the instruction
1776 // the bits as encoded, so subtract off one here.
1777 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1778 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
1779 }
1780
Jim Grosbach801e0a32011-07-22 23:16:18 +00001781 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
1782 assert(N == 1 && "Invalid number of operands!");
1783 // The constant encodes as the immediate-1, and we store in the instruction
1784 // the bits as encoded, so subtract off one here.
1785 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1786 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
1787 }
1788
Jim Grosbach46dd4132011-08-17 21:51:27 +00001789 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
1790 assert(N == 1 && "Invalid number of operands!");
1791 // The constant encodes as the immediate, except for 32, which encodes as
1792 // zero.
1793 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1794 unsigned Imm = CE->getValue();
1795 Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm)));
1796 }
1797
Jim Grosbach27c1e252011-07-21 17:23:04 +00001798 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
1799 assert(N == 1 && "Invalid number of operands!");
1800 // An ASR value of 32 encodes as 0, so that's how we want to add it to
1801 // the instruction as well.
1802 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1803 int Val = CE->getValue();
1804 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
1805 }
1806
Jim Grosbachb009a872011-10-28 22:36:30 +00001807 void addT2SOImmNotOperands(MCInst &Inst, unsigned N) const {
1808 assert(N == 1 && "Invalid number of operands!");
1809 // The operand is actually a t2_so_imm, but we have its bitwise
1810 // negation in the assembly source, so twiddle it here.
1811 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1812 Inst.addOperand(MCOperand::CreateImm(~CE->getValue()));
1813 }
1814
Jim Grosbach30506252011-12-08 00:31:07 +00001815 void addT2SOImmNegOperands(MCInst &Inst, unsigned N) const {
1816 assert(N == 1 && "Invalid number of operands!");
1817 // The operand is actually a t2_so_imm, but we have its
1818 // negation in the assembly source, so twiddle it here.
1819 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1820 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1821 }
1822
Jim Grosbach930f2f62012-04-05 20:57:13 +00001823 void addImm0_4095NegOperands(MCInst &Inst, unsigned N) const {
1824 assert(N == 1 && "Invalid number of operands!");
1825 // The operand is actually an imm0_4095, but we have its
1826 // negation in the assembly source, so twiddle it here.
1827 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1828 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1829 }
1830
Mihai Popad36cbaa2013-07-03 09:21:44 +00001831 void addUnsignedOffset_b8s2Operands(MCInst &Inst, unsigned N) const {
1832 if(const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm())) {
1833 Inst.addOperand(MCOperand::CreateImm(CE->getValue() >> 2));
1834 return;
1835 }
1836
1837 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
1838 assert(SR && "Unknown value type!");
1839 Inst.addOperand(MCOperand::CreateExpr(SR));
1840 }
1841
Mihai Popa8a9da5b2013-07-22 15:49:36 +00001842 void addThumbMemPCOperands(MCInst &Inst, unsigned N) const {
1843 assert(N == 1 && "Invalid number of operands!");
1844 if (isImm()) {
1845 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1846 if (CE) {
1847 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
1848 return;
1849 }
1850
1851 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
1852 assert(SR && "Unknown value type!");
1853 Inst.addOperand(MCOperand::CreateExpr(SR));
1854 return;
1855 }
1856
1857 assert(isMem() && "Unknown value type!");
1858 assert(isa<MCConstantExpr>(Memory.OffsetImm) && "Unknown value type!");
1859 Inst.addOperand(MCOperand::CreateImm(Memory.OffsetImm->getValue()));
1860 }
1861
Jim Grosbach3d785ed2011-10-28 22:50:54 +00001862 void addARMSOImmNotOperands(MCInst &Inst, unsigned N) const {
1863 assert(N == 1 && "Invalid number of operands!");
1864 // The operand is actually a so_imm, but we have its bitwise
1865 // negation in the assembly source, so twiddle it here.
1866 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1867 Inst.addOperand(MCOperand::CreateImm(~CE->getValue()));
1868 }
1869
Jim Grosbach30506252011-12-08 00:31:07 +00001870 void addARMSOImmNegOperands(MCInst &Inst, unsigned N) const {
1871 assert(N == 1 && "Invalid number of operands!");
1872 // The operand is actually a so_imm, but we have its
1873 // negation in the assembly source, so twiddle it here.
1874 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1875 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1876 }
1877
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00001878 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
1879 assert(N == 1 && "Invalid number of operands!");
1880 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
1881 }
1882
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001883 void addInstSyncBarrierOptOperands(MCInst &Inst, unsigned N) const {
1884 assert(N == 1 && "Invalid number of operands!");
1885 Inst.addOperand(MCOperand::CreateImm(unsigned(getInstSyncBarrierOpt())));
1886 }
1887
Jim Grosbachd3595712011-08-03 23:50:40 +00001888 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
1889 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00001890 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +00001891 }
1892
Jim Grosbach94298a92012-01-18 22:46:46 +00001893 void addMemPCRelImm12Operands(MCInst &Inst, unsigned N) const {
1894 assert(N == 1 && "Invalid number of operands!");
1895 int32_t Imm = Memory.OffsetImm->getValue();
Jim Grosbach94298a92012-01-18 22:46:46 +00001896 Inst.addOperand(MCOperand::CreateImm(Imm));
1897 }
1898
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001899 void addAdrLabelOperands(MCInst &Inst, unsigned N) const {
1900 assert(N == 1 && "Invalid number of operands!");
1901 assert(isImm() && "Not an immediate!");
1902
1903 // If we have an immediate that's not a constant, treat it as a label
1904 // reference needing a fixup.
1905 if (!isa<MCConstantExpr>(getImm())) {
1906 Inst.addOperand(MCOperand::CreateExpr(getImm()));
1907 return;
1908 }
1909
1910 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1911 int Val = CE->getValue();
1912 Inst.addOperand(MCOperand::CreateImm(Val));
1913 }
1914
Jim Grosbacha95ec992011-10-11 17:29:55 +00001915 void addAlignedMemoryOperands(MCInst &Inst, unsigned N) const {
1916 assert(N == 2 && "Invalid number of operands!");
1917 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
1918 Inst.addOperand(MCOperand::CreateImm(Memory.Alignment));
1919 }
1920
Jim Grosbachd3595712011-08-03 23:50:40 +00001921 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
1922 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00001923 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
1924 if (!Memory.OffsetRegNum) {
Jim Grosbachd3595712011-08-03 23:50:40 +00001925 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1926 // Special case for #-0
1927 if (Val == INT32_MIN) Val = 0;
1928 if (Val < 0) Val = -Val;
1929 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
1930 } else {
1931 // For register offset, we encode the shift type and negation flag
1932 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00001933 Val = ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
1934 Memory.ShiftImm, Memory.ShiftType);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001935 }
Jim Grosbach871dff72011-10-11 15:59:20 +00001936 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
1937 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00001938 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001939 }
1940
Jim Grosbachcd17c122011-08-04 23:01:30 +00001941 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
1942 assert(N == 2 && "Invalid number of operands!");
1943 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1944 assert(CE && "non-constant AM2OffsetImm operand!");
1945 int32_t Val = CE->getValue();
1946 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1947 // Special case for #-0
1948 if (Val == INT32_MIN) Val = 0;
1949 if (Val < 0) Val = -Val;
1950 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
1951 Inst.addOperand(MCOperand::CreateReg(0));
1952 Inst.addOperand(MCOperand::CreateImm(Val));
1953 }
1954
Jim Grosbach5b96b802011-08-10 20:29:19 +00001955 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
1956 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00001957 // If we have an immediate that's not a constant, treat it as a label
1958 // reference needing a fixup. If it is a constant, it's something else
1959 // and we reject it.
1960 if (isImm()) {
1961 Inst.addOperand(MCOperand::CreateExpr(getImm()));
1962 Inst.addOperand(MCOperand::CreateReg(0));
1963 Inst.addOperand(MCOperand::CreateImm(0));
1964 return;
1965 }
1966
Jim Grosbach871dff72011-10-11 15:59:20 +00001967 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
1968 if (!Memory.OffsetRegNum) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00001969 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1970 // Special case for #-0
1971 if (Val == INT32_MIN) Val = 0;
1972 if (Val < 0) Val = -Val;
1973 Val = ARM_AM::getAM3Opc(AddSub, Val);
1974 } else {
1975 // For register offset, we encode the shift type and negation flag
1976 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00001977 Val = ARM_AM::getAM3Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
Jim Grosbach5b96b802011-08-10 20:29:19 +00001978 }
Jim Grosbach871dff72011-10-11 15:59:20 +00001979 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
1980 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach5b96b802011-08-10 20:29:19 +00001981 Inst.addOperand(MCOperand::CreateImm(Val));
1982 }
1983
1984 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
1985 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001986 if (Kind == k_PostIndexRegister) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00001987 int32_t Val =
1988 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
1989 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1990 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00001991 return;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001992 }
1993
1994 // Constant offset.
1995 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
1996 int32_t Val = CE->getValue();
1997 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1998 // Special case for #-0
1999 if (Val == INT32_MIN) Val = 0;
2000 if (Val < 0) Val = -Val;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00002001 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach5b96b802011-08-10 20:29:19 +00002002 Inst.addOperand(MCOperand::CreateReg(0));
2003 Inst.addOperand(MCOperand::CreateImm(Val));
2004 }
2005
Jim Grosbachd3595712011-08-03 23:50:40 +00002006 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
2007 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00002008 // If we have an immediate that's not a constant, treat it as a label
2009 // reference needing a fixup. If it is a constant, it's something else
2010 // and we reject it.
2011 if (isImm()) {
2012 Inst.addOperand(MCOperand::CreateExpr(getImm()));
2013 Inst.addOperand(MCOperand::CreateImm(0));
2014 return;
2015 }
2016
Jim Grosbachd3595712011-08-03 23:50:40 +00002017 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002018 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002019 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2020 // Special case for #-0
2021 if (Val == INT32_MIN) Val = 0;
2022 if (Val < 0) Val = -Val;
2023 Val = ARM_AM::getAM5Opc(AddSub, Val);
Jim Grosbach871dff72011-10-11 15:59:20 +00002024 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002025 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00002026 }
2027
Jim Grosbach7db8d692011-09-08 22:07:06 +00002028 void addMemImm8s4OffsetOperands(MCInst &Inst, unsigned N) const {
2029 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00002030 // If we have an immediate that's not a constant, treat it as a label
2031 // reference needing a fixup. If it is a constant, it's something else
2032 // and we reject it.
2033 if (isImm()) {
2034 Inst.addOperand(MCOperand::CreateExpr(getImm()));
2035 Inst.addOperand(MCOperand::CreateImm(0));
2036 return;
2037 }
2038
Jim Grosbach871dff72011-10-11 15:59:20 +00002039 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2040 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach7db8d692011-09-08 22:07:06 +00002041 Inst.addOperand(MCOperand::CreateImm(Val));
2042 }
2043
Jim Grosbacha05627e2011-09-09 18:37:27 +00002044 void addMemImm0_1020s4OffsetOperands(MCInst &Inst, unsigned N) const {
2045 assert(N == 2 && "Invalid number of operands!");
2046 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002047 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
2048 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbacha05627e2011-09-09 18:37:27 +00002049 Inst.addOperand(MCOperand::CreateImm(Val));
2050 }
2051
Jim Grosbachd3595712011-08-03 23:50:40 +00002052 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2053 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002054 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2055 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002056 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner5d6f6a02010-10-29 00:27:31 +00002057 }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002058
Jim Grosbach2392c532011-09-07 23:39:14 +00002059 void addMemPosImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2060 addMemImm8OffsetOperands(Inst, N);
2061 }
2062
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002063 void addMemNegImm8OffsetOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach2392c532011-09-07 23:39:14 +00002064 addMemImm8OffsetOperands(Inst, N);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002065 }
2066
2067 void addMemUImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2068 assert(N == 2 && "Invalid number of operands!");
2069 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002070 if (isImm()) {
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002071 addExpr(Inst, getImm());
2072 Inst.addOperand(MCOperand::CreateImm(0));
2073 return;
2074 }
2075
2076 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002077 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2078 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002079 Inst.addOperand(MCOperand::CreateImm(Val));
2080 }
2081
Jim Grosbachd3595712011-08-03 23:50:40 +00002082 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2083 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach95466ce2011-08-08 20:59:31 +00002084 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002085 if (isImm()) {
Jim Grosbach95466ce2011-08-08 20:59:31 +00002086 addExpr(Inst, getImm());
2087 Inst.addOperand(MCOperand::CreateImm(0));
2088 return;
2089 }
2090
2091 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002092 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2093 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002094 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendling092a7bd2010-12-14 03:36:38 +00002095 }
Bill Wendling811c9362010-11-30 07:44:32 +00002096
Jim Grosbach05541f42011-09-19 22:21:13 +00002097 void addMemTBBOperands(MCInst &Inst, unsigned N) const {
2098 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002099 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2100 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002101 }
2102
2103 void addMemTBHOperands(MCInst &Inst, unsigned N) const {
2104 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002105 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2106 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002107 }
2108
Jim Grosbachd3595712011-08-03 23:50:40 +00002109 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2110 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00002111 unsigned Val =
2112 ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
2113 Memory.ShiftImm, Memory.ShiftType);
Jim Grosbach871dff72011-10-11 15:59:20 +00002114 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2115 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002116 Inst.addOperand(MCOperand::CreateImm(Val));
2117 }
2118
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002119 void addT2MemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2120 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002121 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2122 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
2123 Inst.addOperand(MCOperand::CreateImm(Memory.ShiftImm));
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002124 }
2125
Jim Grosbachd3595712011-08-03 23:50:40 +00002126 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
2127 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002128 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2129 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002130 }
2131
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002132 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
2133 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002134 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
2135 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002136 Inst.addOperand(MCOperand::CreateImm(Val));
2137 }
2138
Jim Grosbach26d35872011-08-19 18:55:51 +00002139 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
2140 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002141 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 2) : 0;
2142 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach26d35872011-08-19 18:55:51 +00002143 Inst.addOperand(MCOperand::CreateImm(Val));
2144 }
2145
Jim Grosbacha32c7532011-08-19 18:49:59 +00002146 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
2147 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002148 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue()) : 0;
2149 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbacha32c7532011-08-19 18:49:59 +00002150 Inst.addOperand(MCOperand::CreateImm(Val));
2151 }
2152
Jim Grosbach23983d62011-08-19 18:13:48 +00002153 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
2154 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002155 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
2156 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach23983d62011-08-19 18:13:48 +00002157 Inst.addOperand(MCOperand::CreateImm(Val));
2158 }
2159
Jim Grosbachd3595712011-08-03 23:50:40 +00002160 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
2161 assert(N == 1 && "Invalid number of operands!");
2162 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2163 assert(CE && "non-constant post-idx-imm8 operand!");
2164 int Imm = CE->getValue();
2165 bool isAdd = Imm >= 0;
Owen Andersonf02d98d2011-08-29 17:17:09 +00002166 if (Imm == INT32_MIN) Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002167 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
2168 Inst.addOperand(MCOperand::CreateImm(Imm));
2169 }
2170
Jim Grosbach93981412011-10-11 21:55:36 +00002171 void addPostIdxImm8s4Operands(MCInst &Inst, unsigned N) const {
2172 assert(N == 1 && "Invalid number of operands!");
2173 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2174 assert(CE && "non-constant post-idx-imm8s4 operand!");
2175 int Imm = CE->getValue();
2176 bool isAdd = Imm >= 0;
2177 if (Imm == INT32_MIN) Imm = 0;
2178 // Immediate is scaled by 4.
2179 Imm = ((Imm < 0 ? -Imm : Imm) / 4) | (int)isAdd << 8;
2180 Inst.addOperand(MCOperand::CreateImm(Imm));
2181 }
2182
Jim Grosbachd3595712011-08-03 23:50:40 +00002183 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
2184 assert(N == 2 && "Invalid number of operands!");
2185 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachc320c852011-08-05 21:28:30 +00002186 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
2187 }
2188
2189 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
2190 assert(N == 2 && "Invalid number of operands!");
2191 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
2192 // The sign, shift type, and shift amount are encoded in a single operand
2193 // using the AM2 encoding helpers.
2194 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
2195 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
2196 PostIdxReg.ShiftTy);
2197 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendling811c9362010-11-30 07:44:32 +00002198 }
2199
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002200 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
2201 assert(N == 1 && "Invalid number of operands!");
2202 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
2203 }
2204
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002205 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
2206 assert(N == 1 && "Invalid number of operands!");
2207 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
2208 }
2209
Jim Grosbach182b6a02011-11-29 23:51:09 +00002210 void addVecListOperands(MCInst &Inst, unsigned N) const {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002211 assert(N == 1 && "Invalid number of operands!");
2212 Inst.addOperand(MCOperand::CreateReg(VectorList.RegNum));
2213 }
2214
Jim Grosbach04945c42011-12-02 00:35:16 +00002215 void addVecListIndexedOperands(MCInst &Inst, unsigned N) const {
2216 assert(N == 2 && "Invalid number of operands!");
2217 Inst.addOperand(MCOperand::CreateReg(VectorList.RegNum));
2218 Inst.addOperand(MCOperand::CreateImm(VectorList.LaneIndex));
2219 }
2220
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002221 void addVectorIndex8Operands(MCInst &Inst, unsigned N) const {
2222 assert(N == 1 && "Invalid number of operands!");
2223 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
2224 }
2225
2226 void addVectorIndex16Operands(MCInst &Inst, unsigned N) const {
2227 assert(N == 1 && "Invalid number of operands!");
2228 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
2229 }
2230
2231 void addVectorIndex32Operands(MCInst &Inst, unsigned N) const {
2232 assert(N == 1 && "Invalid number of operands!");
2233 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
2234 }
2235
Jim Grosbach741cd732011-10-17 22:26:03 +00002236 void addNEONi8splatOperands(MCInst &Inst, unsigned N) const {
2237 assert(N == 1 && "Invalid number of operands!");
2238 // The immediate encodes the type of constant as well as the value.
2239 // Mask in that this is an i8 splat.
2240 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2241 Inst.addOperand(MCOperand::CreateImm(CE->getValue() | 0xe00));
2242 }
2243
Jim Grosbachcda32ae2011-10-17 23:09:09 +00002244 void addNEONi16splatOperands(MCInst &Inst, unsigned N) const {
2245 assert(N == 1 && "Invalid number of operands!");
2246 // The immediate encodes the type of constant as well as the value.
2247 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2248 unsigned Value = CE->getValue();
2249 if (Value >= 256)
2250 Value = (Value >> 8) | 0xa00;
2251 else
2252 Value |= 0x800;
2253 Inst.addOperand(MCOperand::CreateImm(Value));
2254 }
2255
Jim Grosbach8211c052011-10-18 00:22:00 +00002256 void addNEONi32splatOperands(MCInst &Inst, unsigned N) const {
2257 assert(N == 1 && "Invalid number of operands!");
2258 // The immediate encodes the type of constant as well as the value.
2259 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2260 unsigned Value = CE->getValue();
2261 if (Value >= 256 && Value <= 0xff00)
2262 Value = (Value >> 8) | 0x200;
2263 else if (Value > 0xffff && Value <= 0xff0000)
2264 Value = (Value >> 16) | 0x400;
2265 else if (Value > 0xffffff)
2266 Value = (Value >> 24) | 0x600;
2267 Inst.addOperand(MCOperand::CreateImm(Value));
2268 }
2269
2270 void addNEONi32vmovOperands(MCInst &Inst, unsigned N) const {
2271 assert(N == 1 && "Invalid number of operands!");
2272 // The immediate encodes the type of constant as well as the value.
2273 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2274 unsigned Value = CE->getValue();
2275 if (Value >= 256 && Value <= 0xffff)
2276 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2277 else if (Value > 0xffff && Value <= 0xffffff)
2278 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2279 else if (Value > 0xffffff)
2280 Value = (Value >> 24) | 0x600;
2281 Inst.addOperand(MCOperand::CreateImm(Value));
2282 }
2283
Jim Grosbach045b6c72011-12-19 23:51:07 +00002284 void addNEONi32vmovNegOperands(MCInst &Inst, unsigned N) const {
2285 assert(N == 1 && "Invalid number of operands!");
2286 // The immediate encodes the type of constant as well as the value.
2287 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2288 unsigned Value = ~CE->getValue();
2289 if (Value >= 256 && Value <= 0xffff)
2290 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2291 else if (Value > 0xffff && Value <= 0xffffff)
2292 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2293 else if (Value > 0xffffff)
2294 Value = (Value >> 24) | 0x600;
2295 Inst.addOperand(MCOperand::CreateImm(Value));
2296 }
2297
Jim Grosbache4454e02011-10-18 16:18:11 +00002298 void addNEONi64splatOperands(MCInst &Inst, unsigned N) const {
2299 assert(N == 1 && "Invalid number of operands!");
2300 // The immediate encodes the type of constant as well as the value.
2301 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2302 uint64_t Value = CE->getValue();
2303 unsigned Imm = 0;
2304 for (unsigned i = 0; i < 8; ++i, Value >>= 8) {
2305 Imm |= (Value & 1) << i;
2306 }
2307 Inst.addOperand(MCOperand::CreateImm(Imm | 0x1e00));
2308 }
2309
Jim Grosbach602aa902011-07-13 15:34:57 +00002310 virtual void print(raw_ostream &OS) const;
Daniel Dunbarebace222010-08-11 06:37:04 +00002311
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002312 static ARMOperand *CreateITMask(unsigned Mask, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002313 ARMOperand *Op = new ARMOperand(k_ITCondMask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002314 Op->ITMask.Mask = Mask;
2315 Op->StartLoc = S;
2316 Op->EndLoc = S;
2317 return Op;
2318 }
2319
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002320 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002321 ARMOperand *Op = new ARMOperand(k_CondCode);
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002322 Op->CC.Val = CC;
2323 Op->StartLoc = S;
2324 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002325 return Op;
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002326 }
2327
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002328 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002329 ARMOperand *Op = new ARMOperand(k_CoprocNum);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002330 Op->Cop.Val = CopVal;
2331 Op->StartLoc = S;
2332 Op->EndLoc = S;
2333 return Op;
2334 }
2335
2336 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002337 ARMOperand *Op = new ARMOperand(k_CoprocReg);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002338 Op->Cop.Val = CopVal;
2339 Op->StartLoc = S;
2340 Op->EndLoc = S;
2341 return Op;
2342 }
2343
Jim Grosbach48399582011-10-12 17:34:41 +00002344 static ARMOperand *CreateCoprocOption(unsigned Val, SMLoc S, SMLoc E) {
2345 ARMOperand *Op = new ARMOperand(k_CoprocOption);
2346 Op->Cop.Val = Val;
2347 Op->StartLoc = S;
2348 Op->EndLoc = E;
2349 return Op;
2350 }
2351
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002352 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002353 ARMOperand *Op = new ARMOperand(k_CCOut);
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002354 Op->Reg.RegNum = RegNum;
2355 Op->StartLoc = S;
2356 Op->EndLoc = S;
2357 return Op;
2358 }
2359
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002360 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002361 ARMOperand *Op = new ARMOperand(k_Token);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002362 Op->Tok.Data = Str.data();
2363 Op->Tok.Length = Str.size();
2364 Op->StartLoc = S;
2365 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002366 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002367 }
2368
Bill Wendling2063b842010-11-18 23:43:05 +00002369 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002370 ARMOperand *Op = new ARMOperand(k_Register);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002371 Op->Reg.RegNum = RegNum;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002372 Op->StartLoc = S;
2373 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002374 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002375 }
2376
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002377 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
2378 unsigned SrcReg,
2379 unsigned ShiftReg,
2380 unsigned ShiftImm,
2381 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002382 ARMOperand *Op = new ARMOperand(k_ShiftedRegister);
Jim Grosbachac798e12011-07-25 20:49:51 +00002383 Op->RegShiftedReg.ShiftTy = ShTy;
2384 Op->RegShiftedReg.SrcReg = SrcReg;
2385 Op->RegShiftedReg.ShiftReg = ShiftReg;
2386 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002387 Op->StartLoc = S;
2388 Op->EndLoc = E;
2389 return Op;
2390 }
2391
Owen Andersonb595ed02011-07-21 18:54:16 +00002392 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
2393 unsigned SrcReg,
2394 unsigned ShiftImm,
2395 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002396 ARMOperand *Op = new ARMOperand(k_ShiftedImmediate);
Jim Grosbachac798e12011-07-25 20:49:51 +00002397 Op->RegShiftedImm.ShiftTy = ShTy;
2398 Op->RegShiftedImm.SrcReg = SrcReg;
2399 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Andersonb595ed02011-07-21 18:54:16 +00002400 Op->StartLoc = S;
2401 Op->EndLoc = E;
2402 return Op;
2403 }
2404
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002405 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002406 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002407 ARMOperand *Op = new ARMOperand(k_ShifterImmediate);
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002408 Op->ShifterImm.isASR = isASR;
2409 Op->ShifterImm.Imm = Imm;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002410 Op->StartLoc = S;
2411 Op->EndLoc = E;
2412 return Op;
2413 }
2414
Jim Grosbach833b9d32011-07-27 20:15:40 +00002415 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002416 ARMOperand *Op = new ARMOperand(k_RotateImmediate);
Jim Grosbach833b9d32011-07-27 20:15:40 +00002417 Op->RotImm.Imm = Imm;
2418 Op->StartLoc = S;
2419 Op->EndLoc = E;
2420 return Op;
2421 }
2422
Jim Grosbach864b6092011-07-28 21:34:26 +00002423 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
2424 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002425 ARMOperand *Op = new ARMOperand(k_BitfieldDescriptor);
Jim Grosbach864b6092011-07-28 21:34:26 +00002426 Op->Bitfield.LSB = LSB;
2427 Op->Bitfield.Width = Width;
2428 Op->StartLoc = S;
2429 Op->EndLoc = E;
2430 return Op;
2431 }
2432
Bill Wendling2cae3272010-11-09 22:44:22 +00002433 static ARMOperand *
Chad Rosierfa705ee2013-07-01 20:49:23 +00002434 CreateRegList(SmallVectorImpl<std::pair<unsigned, unsigned> > &Regs,
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002435 SMLoc StartLoc, SMLoc EndLoc) {
Chad Rosierfa705ee2013-07-01 20:49:23 +00002436 assert (Regs.size() > 0 && "RegList contains no registers?");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002437 KindTy Kind = k_RegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002438
Chad Rosierfa705ee2013-07-01 20:49:23 +00002439 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002440 Kind = k_DPRRegisterList;
Jim Grosbach75461af2011-09-13 22:56:44 +00002441 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].
Chad Rosierfa705ee2013-07-01 20:49:23 +00002442 contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002443 Kind = k_SPRRegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002444
Chad Rosierfa705ee2013-07-01 20:49:23 +00002445 // Sort based on the register encoding values.
2446 array_pod_sort(Regs.begin(), Regs.end());
2447
Bill Wendling9898ac92010-11-17 04:32:08 +00002448 ARMOperand *Op = new ARMOperand(Kind);
Chad Rosierfa705ee2013-07-01 20:49:23 +00002449 for (SmallVectorImpl<std::pair<unsigned, unsigned> >::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002450 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Chad Rosierfa705ee2013-07-01 20:49:23 +00002451 Op->Registers.push_back(I->second);
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002452 Op->StartLoc = StartLoc;
2453 Op->EndLoc = EndLoc;
Bill Wendling7cef4472010-11-06 19:56:04 +00002454 return Op;
2455 }
2456
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002457 static ARMOperand *CreateVectorList(unsigned RegNum, unsigned Count,
Jim Grosbach2f50e922011-12-15 21:44:33 +00002458 bool isDoubleSpaced, SMLoc S, SMLoc E) {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002459 ARMOperand *Op = new ARMOperand(k_VectorList);
2460 Op->VectorList.RegNum = RegNum;
2461 Op->VectorList.Count = Count;
Jim Grosbach2f50e922011-12-15 21:44:33 +00002462 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002463 Op->StartLoc = S;
2464 Op->EndLoc = E;
2465 return Op;
2466 }
2467
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002468 static ARMOperand *CreateVectorListAllLanes(unsigned RegNum, unsigned Count,
Jim Grosbachc5af54e2011-12-21 00:38:54 +00002469 bool isDoubleSpaced,
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002470 SMLoc S, SMLoc E) {
2471 ARMOperand *Op = new ARMOperand(k_VectorListAllLanes);
2472 Op->VectorList.RegNum = RegNum;
2473 Op->VectorList.Count = Count;
Jim Grosbachc5af54e2011-12-21 00:38:54 +00002474 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002475 Op->StartLoc = S;
2476 Op->EndLoc = E;
2477 return Op;
2478 }
2479
Jim Grosbach04945c42011-12-02 00:35:16 +00002480 static ARMOperand *CreateVectorListIndexed(unsigned RegNum, unsigned Count,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00002481 unsigned Index,
2482 bool isDoubleSpaced,
2483 SMLoc S, SMLoc E) {
Jim Grosbach04945c42011-12-02 00:35:16 +00002484 ARMOperand *Op = new ARMOperand(k_VectorListIndexed);
2485 Op->VectorList.RegNum = RegNum;
2486 Op->VectorList.Count = Count;
2487 Op->VectorList.LaneIndex = Index;
Jim Grosbach75e2ab52011-12-20 19:21:26 +00002488 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbach04945c42011-12-02 00:35:16 +00002489 Op->StartLoc = S;
2490 Op->EndLoc = E;
2491 return Op;
2492 }
2493
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002494 static ARMOperand *CreateVectorIndex(unsigned Idx, SMLoc S, SMLoc E,
2495 MCContext &Ctx) {
2496 ARMOperand *Op = new ARMOperand(k_VectorIndex);
2497 Op->VectorIndex.Val = Idx;
2498 Op->StartLoc = S;
2499 Op->EndLoc = E;
2500 return Op;
2501 }
2502
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002503 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002504 ARMOperand *Op = new ARMOperand(k_Immediate);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002505 Op->Imm.Val = Val;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002506 Op->StartLoc = S;
2507 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002508 return Op;
Kevin Enderbyf5079942009-10-13 22:19:02 +00002509 }
2510
Jim Grosbachd3595712011-08-03 23:50:40 +00002511 static ARMOperand *CreateMem(unsigned BaseRegNum,
2512 const MCConstantExpr *OffsetImm,
2513 unsigned OffsetRegNum,
2514 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00002515 unsigned ShiftImm,
Jim Grosbacha95ec992011-10-11 17:29:55 +00002516 unsigned Alignment,
Jim Grosbachd3595712011-08-03 23:50:40 +00002517 bool isNegative,
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002518 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002519 ARMOperand *Op = new ARMOperand(k_Memory);
Jim Grosbach871dff72011-10-11 15:59:20 +00002520 Op->Memory.BaseRegNum = BaseRegNum;
2521 Op->Memory.OffsetImm = OffsetImm;
2522 Op->Memory.OffsetRegNum = OffsetRegNum;
2523 Op->Memory.ShiftType = ShiftType;
2524 Op->Memory.ShiftImm = ShiftImm;
Jim Grosbacha95ec992011-10-11 17:29:55 +00002525 Op->Memory.Alignment = Alignment;
Jim Grosbach871dff72011-10-11 15:59:20 +00002526 Op->Memory.isNegative = isNegative;
Jim Grosbachd3595712011-08-03 23:50:40 +00002527 Op->StartLoc = S;
2528 Op->EndLoc = E;
2529 return Op;
2530 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00002531
Jim Grosbachc320c852011-08-05 21:28:30 +00002532 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
2533 ARM_AM::ShiftOpc ShiftTy,
2534 unsigned ShiftImm,
Jim Grosbachd3595712011-08-03 23:50:40 +00002535 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002536 ARMOperand *Op = new ARMOperand(k_PostIndexRegister);
Jim Grosbachd3595712011-08-03 23:50:40 +00002537 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachc320c852011-08-05 21:28:30 +00002538 Op->PostIdxReg.isAdd = isAdd;
2539 Op->PostIdxReg.ShiftTy = ShiftTy;
2540 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002541 Op->StartLoc = S;
2542 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002543 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002544 }
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002545
2546 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002547 ARMOperand *Op = new ARMOperand(k_MemBarrierOpt);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002548 Op->MBOpt.Val = Opt;
2549 Op->StartLoc = S;
2550 Op->EndLoc = S;
2551 return Op;
2552 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002553
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002554 static ARMOperand *CreateInstSyncBarrierOpt(ARM_ISB::InstSyncBOpt Opt,
2555 SMLoc S) {
2556 ARMOperand *Op = new ARMOperand(k_InstSyncBarrierOpt);
2557 Op->ISBOpt.Val = Opt;
2558 Op->StartLoc = S;
2559 Op->EndLoc = S;
2560 return Op;
2561 }
2562
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002563 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002564 ARMOperand *Op = new ARMOperand(k_ProcIFlags);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002565 Op->IFlags.Val = IFlags;
2566 Op->StartLoc = S;
2567 Op->EndLoc = S;
2568 return Op;
2569 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002570
2571 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002572 ARMOperand *Op = new ARMOperand(k_MSRMask);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002573 Op->MMask.Val = MMask;
2574 Op->StartLoc = S;
2575 Op->EndLoc = S;
2576 return Op;
2577 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002578};
2579
2580} // end anonymous namespace.
2581
Jim Grosbach602aa902011-07-13 15:34:57 +00002582void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002583 switch (Kind) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002584 case k_CondCode:
Daniel Dunbar2be732a2011-01-10 15:26:21 +00002585 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002586 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002587 case k_CCOut:
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002588 OS << "<ccout " << getReg() << ">";
2589 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002590 case k_ITCondMask: {
Craig Topper42b96d12012-05-24 04:11:15 +00002591 static const char *const MaskStr[] = {
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00002592 "()", "(t)", "(e)", "(tt)", "(et)", "(te)", "(ee)", "(ttt)", "(ett)",
2593 "(tet)", "(eet)", "(tte)", "(ete)", "(tee)", "(eee)"
2594 };
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002595 assert((ITMask.Mask & 0xf) == ITMask.Mask);
2596 OS << "<it-mask " << MaskStr[ITMask.Mask] << ">";
2597 break;
2598 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002599 case k_CoprocNum:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002600 OS << "<coprocessor number: " << getCoproc() << ">";
2601 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002602 case k_CoprocReg:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002603 OS << "<coprocessor register: " << getCoproc() << ">";
2604 break;
Jim Grosbach48399582011-10-12 17:34:41 +00002605 case k_CoprocOption:
2606 OS << "<coprocessor option: " << CoprocOption.Val << ">";
2607 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002608 case k_MSRMask:
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002609 OS << "<mask: " << getMSRMask() << ">";
2610 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002611 case k_Immediate:
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002612 getImm()->print(OS);
2613 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002614 case k_MemBarrierOpt:
Joey Gouly926d3f52013-09-05 15:35:24 +00002615 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt(), false) << ">";
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002616 break;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002617 case k_InstSyncBarrierOpt:
2618 OS << "<ARM_ISB::" << InstSyncBOptToString(getInstSyncBarrierOpt()) << ">";
2619 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002620 case k_Memory:
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002621 OS << "<memory "
Jim Grosbach871dff72011-10-11 15:59:20 +00002622 << " base:" << Memory.BaseRegNum;
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002623 OS << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002624 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002625 case k_PostIndexRegister:
Jim Grosbachc320c852011-08-05 21:28:30 +00002626 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
2627 << PostIdxReg.RegNum;
2628 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
2629 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
2630 << PostIdxReg.ShiftImm;
2631 OS << ">";
Jim Grosbachd3595712011-08-03 23:50:40 +00002632 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002633 case k_ProcIFlags: {
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002634 OS << "<ARM_PROC::";
2635 unsigned IFlags = getProcIFlags();
2636 for (int i=2; i >= 0; --i)
2637 if (IFlags & (1 << i))
2638 OS << ARM_PROC::IFlagsToString(1 << i);
2639 OS << ">";
2640 break;
2641 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002642 case k_Register:
Bill Wendling2063b842010-11-18 23:43:05 +00002643 OS << "<register " << getReg() << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002644 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002645 case k_ShifterImmediate:
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002646 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
2647 << " #" << ShifterImm.Imm << ">";
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002648 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002649 case k_ShiftedRegister:
Owen Andersonb595ed02011-07-21 18:54:16 +00002650 OS << "<so_reg_reg "
Jim Grosbach01e04392011-11-16 21:46:50 +00002651 << RegShiftedReg.SrcReg << " "
2652 << ARM_AM::getShiftOpcStr(RegShiftedReg.ShiftTy)
2653 << " " << RegShiftedReg.ShiftReg << ">";
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002654 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002655 case k_ShiftedImmediate:
Owen Andersonb595ed02011-07-21 18:54:16 +00002656 OS << "<so_reg_imm "
Jim Grosbach01e04392011-11-16 21:46:50 +00002657 << RegShiftedImm.SrcReg << " "
2658 << ARM_AM::getShiftOpcStr(RegShiftedImm.ShiftTy)
2659 << " #" << RegShiftedImm.ShiftImm << ">";
Owen Andersonb595ed02011-07-21 18:54:16 +00002660 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002661 case k_RotateImmediate:
Jim Grosbach833b9d32011-07-27 20:15:40 +00002662 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
2663 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002664 case k_BitfieldDescriptor:
Jim Grosbach864b6092011-07-28 21:34:26 +00002665 OS << "<bitfield " << "lsb: " << Bitfield.LSB
2666 << ", width: " << Bitfield.Width << ">";
2667 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002668 case k_RegisterList:
2669 case k_DPRRegisterList:
2670 case k_SPRRegisterList: {
Bill Wendling7cef4472010-11-06 19:56:04 +00002671 OS << "<register_list ";
Bill Wendling7cef4472010-11-06 19:56:04 +00002672
Bill Wendlingbed94652010-11-09 23:28:44 +00002673 const SmallVectorImpl<unsigned> &RegList = getRegList();
2674 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002675 I = RegList.begin(), E = RegList.end(); I != E; ) {
2676 OS << *I;
2677 if (++I < E) OS << ", ";
Bill Wendling7cef4472010-11-06 19:56:04 +00002678 }
2679
2680 OS << ">";
2681 break;
2682 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002683 case k_VectorList:
2684 OS << "<vector_list " << VectorList.Count << " * "
2685 << VectorList.RegNum << ">";
2686 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002687 case k_VectorListAllLanes:
2688 OS << "<vector_list(all lanes) " << VectorList.Count << " * "
2689 << VectorList.RegNum << ">";
2690 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00002691 case k_VectorListIndexed:
2692 OS << "<vector_list(lane " << VectorList.LaneIndex << ") "
2693 << VectorList.Count << " * " << VectorList.RegNum << ">";
2694 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002695 case k_Token:
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002696 OS << "'" << getToken() << "'";
2697 break;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002698 case k_VectorIndex:
2699 OS << "<vectorindex " << getVectorIndex() << ">";
2700 break;
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002701 }
2702}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002703
2704/// @name Auto-generated Match Functions
2705/// {
2706
2707static unsigned MatchRegisterName(StringRef Name);
2708
2709/// }
2710
Bob Wilsonfb0bd042011-02-03 21:46:10 +00002711bool ARMAsmParser::ParseRegister(unsigned &RegNo,
2712 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbachab5830e2011-12-14 02:16:11 +00002713 StartLoc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002714 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002715 RegNo = tryParseRegister();
Roman Divacky36b1b472011-01-27 17:14:22 +00002716
2717 return (RegNo == (unsigned)-1);
2718}
2719
Kevin Enderby8be42bd2009-10-30 22:55:57 +00002720/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattner44e5981c2010-10-30 04:09:10 +00002721/// and if it is a register name the token is eaten and the register number is
2722/// returned. Otherwise return -1.
2723///
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002724int ARMAsmParser::tryParseRegister() {
Chris Lattner44e5981c2010-10-30 04:09:10 +00002725 const AsmToken &Tok = Parser.getTok();
Jim Grosbachd3595712011-08-03 23:50:40 +00002726 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbach99710a82010-11-01 16:44:21 +00002727
Benjamin Kramer20baffb2011-11-06 20:37:06 +00002728 std::string lowerCase = Tok.getString().lower();
Owen Andersona098d152011-01-13 22:50:36 +00002729 unsigned RegNum = MatchRegisterName(lowerCase);
2730 if (!RegNum) {
2731 RegNum = StringSwitch<unsigned>(lowerCase)
2732 .Case("r13", ARM::SP)
2733 .Case("r14", ARM::LR)
2734 .Case("r15", ARM::PC)
2735 .Case("ip", ARM::R12)
Jim Grosbach4edc7362011-12-08 19:27:38 +00002736 // Additional register name aliases for 'gas' compatibility.
2737 .Case("a1", ARM::R0)
2738 .Case("a2", ARM::R1)
2739 .Case("a3", ARM::R2)
2740 .Case("a4", ARM::R3)
2741 .Case("v1", ARM::R4)
2742 .Case("v2", ARM::R5)
2743 .Case("v3", ARM::R6)
2744 .Case("v4", ARM::R7)
2745 .Case("v5", ARM::R8)
2746 .Case("v6", ARM::R9)
2747 .Case("v7", ARM::R10)
2748 .Case("v8", ARM::R11)
2749 .Case("sb", ARM::R9)
2750 .Case("sl", ARM::R10)
2751 .Case("fp", ARM::R11)
Owen Andersona098d152011-01-13 22:50:36 +00002752 .Default(0);
2753 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00002754 if (!RegNum) {
Jim Grosbachcd22e4a2011-12-20 23:11:00 +00002755 // Check for aliases registered via .req. Canonicalize to lower case.
2756 // That's more consistent since register names are case insensitive, and
2757 // it's how the original entry was passed in from MC/MCParser/AsmParser.
2758 StringMap<unsigned>::const_iterator Entry = RegisterReqs.find(lowerCase);
Jim Grosbachab5830e2011-12-14 02:16:11 +00002759 // If no match, return failure.
2760 if (Entry == RegisterReqs.end())
2761 return -1;
2762 Parser.Lex(); // Eat identifier token.
2763 return Entry->getValue();
2764 }
Bob Wilsonfb0bd042011-02-03 21:46:10 +00002765
Chris Lattner44e5981c2010-10-30 04:09:10 +00002766 Parser.Lex(); // Eat identifier token.
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002767
Chris Lattner44e5981c2010-10-30 04:09:10 +00002768 return RegNum;
2769}
Jim Grosbach99710a82010-11-01 16:44:21 +00002770
Jim Grosbachbb24c592011-07-13 18:49:30 +00002771// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
2772// If a recoverable error occurs, return 1. If an irrecoverable error
2773// occurs, return -1. An irrecoverable error is one where tokens have been
2774// consumed in the process of trying to parse the shifter (i.e., when it is
2775// indeed a shifter operand, but malformed).
Jim Grosbach0d6022d2011-07-26 20:41:24 +00002776int ARMAsmParser::tryParseShiftRegister(
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002777 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2778 SMLoc S = Parser.getTok().getLoc();
2779 const AsmToken &Tok = Parser.getTok();
2780 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
2781
Benjamin Kramer20baffb2011-11-06 20:37:06 +00002782 std::string lowerCase = Tok.getString().lower();
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002783 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
Jim Grosbach3b559ff2011-12-07 23:40:58 +00002784 .Case("asl", ARM_AM::lsl)
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002785 .Case("lsl", ARM_AM::lsl)
2786 .Case("lsr", ARM_AM::lsr)
2787 .Case("asr", ARM_AM::asr)
2788 .Case("ror", ARM_AM::ror)
2789 .Case("rrx", ARM_AM::rrx)
2790 .Default(ARM_AM::no_shift);
2791
2792 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbachbb24c592011-07-13 18:49:30 +00002793 return 1;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002794
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002795 Parser.Lex(); // Eat the operator.
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002796
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002797 // The source register for the shift has already been added to the
2798 // operand list, so we need to pop it off and combine it into the shifted
2799 // register operand instead.
Benjamin Kramer1757e7a2011-07-14 18:41:22 +00002800 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002801 if (!PrevOp->isReg())
2802 return Error(PrevOp->getStartLoc(), "shift must be of a register");
2803 int SrcReg = PrevOp->getReg();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002804
2805 SMLoc EndLoc;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002806 int64_t Imm = 0;
2807 int ShiftReg = 0;
2808 if (ShiftTy == ARM_AM::rrx) {
2809 // RRX Doesn't have an explicit shift amount. The encoder expects
2810 // the shift register to be the same as the source register. Seems odd,
2811 // but OK.
2812 ShiftReg = SrcReg;
2813 } else {
2814 // Figure out if this is shifted by a constant or a register (for non-RRX).
Jim Grosbachef70e9b2011-12-09 22:25:03 +00002815 if (Parser.getTok().is(AsmToken::Hash) ||
2816 Parser.getTok().is(AsmToken::Dollar)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002817 Parser.Lex(); // Eat hash.
2818 SMLoc ImmLoc = Parser.getTok().getLoc();
2819 const MCExpr *ShiftExpr = 0;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002820 if (getParser().parseExpression(ShiftExpr, EndLoc)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00002821 Error(ImmLoc, "invalid immediate shift value");
2822 return -1;
2823 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002824 // The expression must be evaluatable as an immediate.
2825 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbachbb24c592011-07-13 18:49:30 +00002826 if (!CE) {
2827 Error(ImmLoc, "invalid immediate shift value");
2828 return -1;
2829 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002830 // Range check the immediate.
2831 // lsl, ror: 0 <= imm <= 31
2832 // lsr, asr: 0 <= imm <= 32
2833 Imm = CE->getValue();
2834 if (Imm < 0 ||
2835 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
2836 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00002837 Error(ImmLoc, "immediate shift value out of range");
2838 return -1;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002839 }
Jim Grosbach21488b82011-12-22 17:37:00 +00002840 // shift by zero is a nop. Always send it through as lsl.
2841 // ('as' compatibility)
2842 if (Imm == 0)
2843 ShiftTy = ARM_AM::lsl;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002844 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002845 SMLoc L = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002846 EndLoc = Parser.getTok().getEndLoc();
2847 ShiftReg = tryParseRegister();
Jim Grosbachbb24c592011-07-13 18:49:30 +00002848 if (ShiftReg == -1) {
2849 Error (L, "expected immediate or register in shift operand");
2850 return -1;
2851 }
2852 } else {
2853 Error (Parser.getTok().getLoc(),
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002854 "expected immediate or register in shift operand");
Jim Grosbachbb24c592011-07-13 18:49:30 +00002855 return -1;
2856 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002857 }
2858
Owen Andersonb595ed02011-07-21 18:54:16 +00002859 if (ShiftReg && ShiftTy != ARM_AM::rrx)
2860 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachac798e12011-07-25 20:49:51 +00002861 ShiftReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002862 S, EndLoc));
Owen Andersonb595ed02011-07-21 18:54:16 +00002863 else
2864 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002865 S, EndLoc));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002866
Jim Grosbachbb24c592011-07-13 18:49:30 +00002867 return 0;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002868}
2869
2870
Bill Wendling2063b842010-11-18 23:43:05 +00002871/// Try to parse a register name. The token must be an Identifier when called.
2872/// If it's a register, an AsmOperand is created. Another AsmOperand is created
2873/// if there is a "writeback". 'true' if it's not a register.
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002874///
Kevin Enderby8be42bd2009-10-30 22:55:57 +00002875/// TODO this is likely to change to allow different register types and or to
2876/// parse for a specific register type.
Bill Wendling2063b842010-11-18 23:43:05 +00002877bool ARMAsmParser::
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002878tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002879 const AsmToken &RegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002880 int RegNo = tryParseRegister();
Bill Wendlinge18980a2010-11-06 22:36:58 +00002881 if (RegNo == -1)
Bill Wendling2063b842010-11-18 23:43:05 +00002882 return true;
Jim Grosbach99710a82010-11-01 16:44:21 +00002883
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002884 Operands.push_back(ARMOperand::CreateReg(RegNo, RegTok.getLoc(),
2885 RegTok.getEndLoc()));
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002886
Chris Lattner44e5981c2010-10-30 04:09:10 +00002887 const AsmToken &ExclaimTok = Parser.getTok();
2888 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling2063b842010-11-18 23:43:05 +00002889 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
2890 ExclaimTok.getLoc()));
Chris Lattner44e5981c2010-10-30 04:09:10 +00002891 Parser.Lex(); // Eat exclaim token
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002892 return false;
2893 }
2894
2895 // Also check for an index operand. This is only legal for vector registers,
2896 // but that'll get caught OK in operand matching, so we don't need to
2897 // explicitly filter everything else out here.
2898 if (Parser.getTok().is(AsmToken::LBrac)) {
2899 SMLoc SIdx = Parser.getTok().getLoc();
2900 Parser.Lex(); // Eat left bracket token.
2901
2902 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002903 if (getParser().parseExpression(ImmVal))
Jim Grosbacha2147ce2012-01-31 23:51:09 +00002904 return true;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002905 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(ImmVal);
Jim Grosbachc8f2b782012-01-26 15:56:45 +00002906 if (!MCE)
2907 return TokError("immediate value expected for vector index");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002908
Jim Grosbachc8f2b782012-01-26 15:56:45 +00002909 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002910 return Error(Parser.getTok().getLoc(), "']' expected");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002911
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002912 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002913 Parser.Lex(); // Eat right bracket token.
2914
2915 Operands.push_back(ARMOperand::CreateVectorIndex(MCE->getValue(),
2916 SIdx, E,
2917 getContext()));
Kevin Enderby2207e5f2009-10-07 18:01:35 +00002918 }
2919
Bill Wendling2063b842010-11-18 23:43:05 +00002920 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002921}
2922
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002923/// MatchCoprocessorOperandName - Try to parse an coprocessor related
2924/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
2925/// "c5", ...
2926static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002927 // Use the same layout as the tablegen'erated register name matcher. Ugly,
2928 // but efficient.
2929 switch (Name.size()) {
David Blaikie46a9f012012-01-20 21:51:11 +00002930 default: return -1;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002931 case 2:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002932 if (Name[0] != CoprocOp)
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002933 return -1;
2934 switch (Name[1]) {
2935 default: return -1;
2936 case '0': return 0;
2937 case '1': return 1;
2938 case '2': return 2;
2939 case '3': return 3;
2940 case '4': return 4;
2941 case '5': return 5;
2942 case '6': return 6;
2943 case '7': return 7;
2944 case '8': return 8;
2945 case '9': return 9;
2946 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002947 case 3:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002948 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002949 return -1;
2950 switch (Name[2]) {
2951 default: return -1;
Artyom Skrobov86534432013-11-08 09:16:31 +00002952 // p10 and p11 are invalid for coproc instructions (reserved for FP/NEON)
2953 case '0': return CoprocOp == 'p'? -1: 10;
2954 case '1': return CoprocOp == 'p'? -1: 11;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002955 case '2': return 12;
2956 case '3': return 13;
2957 case '4': return 14;
2958 case '5': return 15;
2959 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002960 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002961}
2962
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002963/// parseITCondCode - Try to parse a condition code for an IT instruction.
2964ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2965parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2966 SMLoc S = Parser.getTok().getLoc();
2967 const AsmToken &Tok = Parser.getTok();
2968 if (!Tok.is(AsmToken::Identifier))
2969 return MatchOperand_NoMatch;
Richard Barton82f95ea2012-04-27 17:34:01 +00002970 unsigned CC = StringSwitch<unsigned>(Tok.getString().lower())
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002971 .Case("eq", ARMCC::EQ)
2972 .Case("ne", ARMCC::NE)
2973 .Case("hs", ARMCC::HS)
2974 .Case("cs", ARMCC::HS)
2975 .Case("lo", ARMCC::LO)
2976 .Case("cc", ARMCC::LO)
2977 .Case("mi", ARMCC::MI)
2978 .Case("pl", ARMCC::PL)
2979 .Case("vs", ARMCC::VS)
2980 .Case("vc", ARMCC::VC)
2981 .Case("hi", ARMCC::HI)
2982 .Case("ls", ARMCC::LS)
2983 .Case("ge", ARMCC::GE)
2984 .Case("lt", ARMCC::LT)
2985 .Case("gt", ARMCC::GT)
2986 .Case("le", ARMCC::LE)
2987 .Case("al", ARMCC::AL)
2988 .Default(~0U);
2989 if (CC == ~0U)
2990 return MatchOperand_NoMatch;
2991 Parser.Lex(); // Eat the token.
2992
2993 Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), S));
2994
2995 return MatchOperand_Success;
2996}
2997
Jim Grosbach2d6ef442011-07-25 20:14:50 +00002998/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002999/// token must be an Identifier when called, and if it is a coprocessor
3000/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbach861e49c2011-02-12 01:34:40 +00003001ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003002parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003003 SMLoc S = Parser.getTok().getLoc();
3004 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003005 if (Tok.isNot(AsmToken::Identifier))
3006 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003007
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003008 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003009 if (Num == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003010 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003011
3012 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003013 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003014 return MatchOperand_Success;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003015}
3016
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003017/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003018/// token must be an Identifier when called, and if it is a coprocessor
3019/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbach861e49c2011-02-12 01:34:40 +00003020ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003021parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003022 SMLoc S = Parser.getTok().getLoc();
3023 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003024 if (Tok.isNot(AsmToken::Identifier))
3025 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003026
3027 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
3028 if (Reg == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003029 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003030
3031 Parser.Lex(); // Eat identifier token.
3032 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003033 return MatchOperand_Success;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003034}
3035
Jim Grosbach48399582011-10-12 17:34:41 +00003036/// parseCoprocOptionOperand - Try to parse an coprocessor option operand.
3037/// coproc_option : '{' imm0_255 '}'
3038ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3039parseCoprocOptionOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3040 SMLoc S = Parser.getTok().getLoc();
3041
3042 // If this isn't a '{', this isn't a coprocessor immediate operand.
3043 if (Parser.getTok().isNot(AsmToken::LCurly))
3044 return MatchOperand_NoMatch;
3045 Parser.Lex(); // Eat the '{'
3046
3047 const MCExpr *Expr;
3048 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003049 if (getParser().parseExpression(Expr)) {
Jim Grosbach48399582011-10-12 17:34:41 +00003050 Error(Loc, "illegal expression");
3051 return MatchOperand_ParseFail;
3052 }
3053 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
3054 if (!CE || CE->getValue() < 0 || CE->getValue() > 255) {
3055 Error(Loc, "coprocessor option must be an immediate in range [0, 255]");
3056 return MatchOperand_ParseFail;
3057 }
3058 int Val = CE->getValue();
3059
3060 // Check for and consume the closing '}'
3061 if (Parser.getTok().isNot(AsmToken::RCurly))
3062 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003063 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach48399582011-10-12 17:34:41 +00003064 Parser.Lex(); // Eat the '}'
3065
3066 Operands.push_back(ARMOperand::CreateCoprocOption(Val, S, E));
3067 return MatchOperand_Success;
3068}
3069
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003070// For register list parsing, we need to map from raw GPR register numbering
3071// to the enumeration values. The enumeration values aren't sorted by
3072// register number due to our using "sp", "lr" and "pc" as canonical names.
3073static unsigned getNextRegister(unsigned Reg) {
3074 // If this is a GPR, we need to do it manually, otherwise we can rely
3075 // on the sort ordering of the enumeration since the other reg-classes
3076 // are sane.
3077 if (!ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3078 return Reg + 1;
3079 switch(Reg) {
Craig Toppere55c5562012-02-07 02:50:20 +00003080 default: llvm_unreachable("Invalid GPR number!");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003081 case ARM::R0: return ARM::R1; case ARM::R1: return ARM::R2;
3082 case ARM::R2: return ARM::R3; case ARM::R3: return ARM::R4;
3083 case ARM::R4: return ARM::R5; case ARM::R5: return ARM::R6;
3084 case ARM::R6: return ARM::R7; case ARM::R7: return ARM::R8;
3085 case ARM::R8: return ARM::R9; case ARM::R9: return ARM::R10;
3086 case ARM::R10: return ARM::R11; case ARM::R11: return ARM::R12;
3087 case ARM::R12: return ARM::SP; case ARM::SP: return ARM::LR;
3088 case ARM::LR: return ARM::PC; case ARM::PC: return ARM::R0;
3089 }
3090}
3091
Jim Grosbach85a23432011-11-11 21:27:40 +00003092// Return the low-subreg of a given Q register.
3093static unsigned getDRegFromQReg(unsigned QReg) {
3094 switch (QReg) {
3095 default: llvm_unreachable("expected a Q register!");
3096 case ARM::Q0: return ARM::D0;
3097 case ARM::Q1: return ARM::D2;
3098 case ARM::Q2: return ARM::D4;
3099 case ARM::Q3: return ARM::D6;
3100 case ARM::Q4: return ARM::D8;
3101 case ARM::Q5: return ARM::D10;
3102 case ARM::Q6: return ARM::D12;
3103 case ARM::Q7: return ARM::D14;
3104 case ARM::Q8: return ARM::D16;
Jim Grosbacha92a5d82011-11-15 21:01:30 +00003105 case ARM::Q9: return ARM::D18;
Jim Grosbach85a23432011-11-11 21:27:40 +00003106 case ARM::Q10: return ARM::D20;
3107 case ARM::Q11: return ARM::D22;
3108 case ARM::Q12: return ARM::D24;
3109 case ARM::Q13: return ARM::D26;
3110 case ARM::Q14: return ARM::D28;
3111 case ARM::Q15: return ARM::D30;
3112 }
3113}
3114
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003115/// Parse a register list.
Bill Wendling2063b842010-11-18 23:43:05 +00003116bool ARMAsmParser::
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00003117parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan936b0d32010-01-19 21:44:56 +00003118 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendling4f4bce02010-11-06 10:48:18 +00003119 "Token is not a Left Curly Brace");
Bill Wendlinge18980a2010-11-06 22:36:58 +00003120 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003121 Parser.Lex(); // Eat '{' token.
3122 SMLoc RegLoc = Parser.getTok().getLoc();
Kevin Enderbya2b99102009-10-09 21:12:28 +00003123
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003124 // Check the first register in the list to see what register class
3125 // this is a list of.
3126 int Reg = tryParseRegister();
3127 if (Reg == -1)
3128 return Error(RegLoc, "register expected");
3129
Jim Grosbach85a23432011-11-11 21:27:40 +00003130 // The reglist instructions have at most 16 registers, so reserve
3131 // space for that many.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003132 int EReg = 0;
3133 SmallVector<std::pair<unsigned, unsigned>, 16> Registers;
Jim Grosbach85a23432011-11-11 21:27:40 +00003134
3135 // Allow Q regs and just interpret them as the two D sub-registers.
3136 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3137 Reg = getDRegFromQReg(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003138 EReg = MRI->getEncodingValue(Reg);
3139 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach85a23432011-11-11 21:27:40 +00003140 ++Reg;
3141 }
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00003142 const MCRegisterClass *RC;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003143 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3144 RC = &ARMMCRegisterClasses[ARM::GPRRegClassID];
3145 else if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg))
3146 RC = &ARMMCRegisterClasses[ARM::DPRRegClassID];
3147 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].contains(Reg))
3148 RC = &ARMMCRegisterClasses[ARM::SPRRegClassID];
3149 else
3150 return Error(RegLoc, "invalid register in register list");
3151
Jim Grosbach85a23432011-11-11 21:27:40 +00003152 // Store the register.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003153 EReg = MRI->getEncodingValue(Reg);
3154 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Kevin Enderbya2b99102009-10-09 21:12:28 +00003155
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003156 // This starts immediately after the first register token in the list,
3157 // so we can see either a comma or a minus (range separator) as a legal
3158 // next token.
3159 while (Parser.getTok().is(AsmToken::Comma) ||
3160 Parser.getTok().is(AsmToken::Minus)) {
3161 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbache891fe82011-11-15 23:19:15 +00003162 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003163 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003164 int EndReg = tryParseRegister();
3165 if (EndReg == -1)
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003166 return Error(AfterMinusLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003167 // Allow Q regs and just interpret them as the two D sub-registers.
3168 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3169 EndReg = getDRegFromQReg(EndReg) + 1;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003170 // If the register is the same as the start reg, there's nothing
3171 // more to do.
3172 if (Reg == EndReg)
3173 continue;
3174 // The register must be in the same register class as the first.
3175 if (!RC->contains(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003176 return Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003177 // Ranges must go from low to high.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003178 if (MRI->getEncodingValue(Reg) > MRI->getEncodingValue(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003179 return Error(AfterMinusLoc, "bad range in register list");
Kevin Enderbya2b99102009-10-09 21:12:28 +00003180
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003181 // Add all the registers in the range to the register list.
3182 while (Reg != EndReg) {
3183 Reg = getNextRegister(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003184 EReg = MRI->getEncodingValue(Reg);
3185 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003186 }
3187 continue;
3188 }
3189 Parser.Lex(); // Eat the comma.
3190 RegLoc = Parser.getTok().getLoc();
3191 int OldReg = Reg;
Jim Grosbach98bc7972011-12-08 21:34:20 +00003192 const AsmToken RegTok = Parser.getTok();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003193 Reg = tryParseRegister();
3194 if (Reg == -1)
Jim Grosbach3337e392011-09-12 23:36:42 +00003195 return Error(RegLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003196 // Allow Q regs and just interpret them as the two D sub-registers.
3197 bool isQReg = false;
3198 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3199 Reg = getDRegFromQReg(Reg);
3200 isQReg = true;
3201 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003202 // The register must be in the same register class as the first.
3203 if (!RC->contains(Reg))
3204 return Error(RegLoc, "invalid register in register list");
3205 // List must be monotonically increasing.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003206 if (MRI->getEncodingValue(Reg) < MRI->getEncodingValue(OldReg)) {
Jim Grosbach905686a2012-03-16 20:48:38 +00003207 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3208 Warning(RegLoc, "register list not in ascending order");
3209 else
3210 return Error(RegLoc, "register list not in ascending order");
3211 }
Eric Christopher6ac277c2012-08-09 22:10:21 +00003212 if (MRI->getEncodingValue(Reg) == MRI->getEncodingValue(OldReg)) {
Jim Grosbach98bc7972011-12-08 21:34:20 +00003213 Warning(RegLoc, "duplicated register (" + RegTok.getString() +
3214 ") in register list");
3215 continue;
3216 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003217 // VFP register lists must also be contiguous.
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003218 if (RC != &ARMMCRegisterClasses[ARM::GPRRegClassID] &&
3219 Reg != OldReg + 1)
3220 return Error(RegLoc, "non-contiguous register range");
Chad Rosierfa705ee2013-07-01 20:49:23 +00003221 EReg = MRI->getEncodingValue(Reg);
3222 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3223 if (isQReg) {
3224 EReg = MRI->getEncodingValue(++Reg);
3225 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3226 }
Bill Wendlinge18980a2010-11-06 22:36:58 +00003227 }
3228
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003229 if (Parser.getTok().isNot(AsmToken::RCurly))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003230 return Error(Parser.getTok().getLoc(), "'}' expected");
3231 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003232 Parser.Lex(); // Eat '}' token.
3233
Jim Grosbach18bf3632011-12-13 21:48:29 +00003234 // Push the register list operand.
Bill Wendling2063b842010-11-18 23:43:05 +00003235 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
Jim Grosbach18bf3632011-12-13 21:48:29 +00003236
3237 // The ARM system instruction variants for LDM/STM have a '^' token here.
3238 if (Parser.getTok().is(AsmToken::Caret)) {
3239 Operands.push_back(ARMOperand::CreateToken("^",Parser.getTok().getLoc()));
3240 Parser.Lex(); // Eat '^' token.
3241 }
3242
Bill Wendling2063b842010-11-18 23:43:05 +00003243 return false;
Kevin Enderbya2b99102009-10-09 21:12:28 +00003244}
3245
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003246// Helper function to parse the lane index for vector lists.
3247ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003248parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index, SMLoc &EndLoc) {
Jim Grosbach04945c42011-12-02 00:35:16 +00003249 Index = 0; // Always return a defined index value.
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003250 if (Parser.getTok().is(AsmToken::LBrac)) {
3251 Parser.Lex(); // Eat the '['.
3252 if (Parser.getTok().is(AsmToken::RBrac)) {
3253 // "Dn[]" is the 'all lanes' syntax.
3254 LaneKind = AllLanes;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003255 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003256 Parser.Lex(); // Eat the ']'.
3257 return MatchOperand_Success;
3258 }
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003259
3260 // There's an optional '#' token here. Normally there wouldn't be, but
3261 // inline assemble puts one in, and it's friendly to accept that.
3262 if (Parser.getTok().is(AsmToken::Hash))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003263 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003264
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003265 const MCExpr *LaneIndex;
3266 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003267 if (getParser().parseExpression(LaneIndex)) {
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003268 Error(Loc, "illegal expression");
3269 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003270 }
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003271 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LaneIndex);
3272 if (!CE) {
3273 Error(Loc, "lane index must be empty or an integer");
3274 return MatchOperand_ParseFail;
3275 }
3276 if (Parser.getTok().isNot(AsmToken::RBrac)) {
3277 Error(Parser.getTok().getLoc(), "']' expected");
3278 return MatchOperand_ParseFail;
3279 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003280 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003281 Parser.Lex(); // Eat the ']'.
3282 int64_t Val = CE->getValue();
3283
3284 // FIXME: Make this range check context sensitive for .8, .16, .32.
3285 if (Val < 0 || Val > 7) {
3286 Error(Parser.getTok().getLoc(), "lane index out of range");
3287 return MatchOperand_ParseFail;
3288 }
3289 Index = Val;
3290 LaneKind = IndexedLane;
3291 return MatchOperand_Success;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003292 }
3293 LaneKind = NoLanes;
3294 return MatchOperand_Success;
3295}
3296
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003297// parse a vector register list
3298ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3299parseVectorList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003300 VectorLaneTy LaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003301 unsigned LaneIndex;
Jim Grosbach8d579232011-11-15 21:45:55 +00003302 SMLoc S = Parser.getTok().getLoc();
3303 // As an extension (to match gas), support a plain D register or Q register
3304 // (without encosing curly braces) as a single or double entry list,
3305 // respectively.
3306 if (Parser.getTok().is(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003307 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach8d579232011-11-15 21:45:55 +00003308 int Reg = tryParseRegister();
3309 if (Reg == -1)
3310 return MatchOperand_NoMatch;
Jim Grosbach8d579232011-11-15 21:45:55 +00003311 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003312 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003313 if (Res != MatchOperand_Success)
3314 return Res;
3315 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003316 case NoLanes:
Jim Grosbach2f50e922011-12-15 21:44:33 +00003317 Operands.push_back(ARMOperand::CreateVectorList(Reg, 1, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003318 break;
3319 case AllLanes:
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003320 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 1, false,
3321 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003322 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003323 case IndexedLane:
3324 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 1,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003325 LaneIndex,
3326 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003327 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003328 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003329 return MatchOperand_Success;
3330 }
3331 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3332 Reg = getDRegFromQReg(Reg);
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003333 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003334 if (Res != MatchOperand_Success)
3335 return Res;
3336 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003337 case NoLanes:
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003338 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
Jim Grosbach13a292c2012-03-06 22:01:44 +00003339 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003340 Operands.push_back(ARMOperand::CreateVectorList(Reg, 2, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003341 break;
3342 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003343 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
3344 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003345 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 2, false,
3346 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003347 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003348 case IndexedLane:
3349 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 2,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003350 LaneIndex,
3351 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003352 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003353 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003354 return MatchOperand_Success;
3355 }
3356 Error(S, "vector register expected");
3357 return MatchOperand_ParseFail;
3358 }
3359
3360 if (Parser.getTok().isNot(AsmToken::LCurly))
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003361 return MatchOperand_NoMatch;
3362
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003363 Parser.Lex(); // Eat '{' token.
3364 SMLoc RegLoc = Parser.getTok().getLoc();
3365
3366 int Reg = tryParseRegister();
3367 if (Reg == -1) {
3368 Error(RegLoc, "register expected");
3369 return MatchOperand_ParseFail;
3370 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003371 unsigned Count = 1;
Jim Grosbachc2f16a32011-12-15 21:54:55 +00003372 int Spacing = 0;
Jim Grosbach080a4992011-10-28 00:06:50 +00003373 unsigned FirstReg = Reg;
3374 // The list is of D registers, but we also allow Q regs and just interpret
3375 // them as the two D sub-registers.
3376 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3377 FirstReg = Reg = getDRegFromQReg(Reg);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003378 Spacing = 1; // double-spacing requires explicit D registers, otherwise
3379 // it's ambiguous with four-register single spaced.
Jim Grosbach080a4992011-10-28 00:06:50 +00003380 ++Reg;
3381 ++Count;
3382 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003383
3384 SMLoc E;
3385 if (parseVectorLane(LaneKind, LaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003386 return MatchOperand_ParseFail;
Jim Grosbach080a4992011-10-28 00:06:50 +00003387
Jim Grosbache891fe82011-11-15 23:19:15 +00003388 while (Parser.getTok().is(AsmToken::Comma) ||
3389 Parser.getTok().is(AsmToken::Minus)) {
3390 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003391 if (!Spacing)
3392 Spacing = 1; // Register range implies a single spaced list.
3393 else if (Spacing == 2) {
3394 Error(Parser.getTok().getLoc(),
3395 "sequential registers in double spaced list");
3396 return MatchOperand_ParseFail;
3397 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003398 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003399 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbache891fe82011-11-15 23:19:15 +00003400 int EndReg = tryParseRegister();
3401 if (EndReg == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003402 Error(AfterMinusLoc, "register expected");
Jim Grosbache891fe82011-11-15 23:19:15 +00003403 return MatchOperand_ParseFail;
3404 }
3405 // Allow Q regs and just interpret them as the two D sub-registers.
3406 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3407 EndReg = getDRegFromQReg(EndReg) + 1;
3408 // If the register is the same as the start reg, there's nothing
3409 // more to do.
3410 if (Reg == EndReg)
3411 continue;
3412 // The register must be in the same register class as the first.
3413 if (!ARMMCRegisterClasses[ARM::DPRRegClassID].contains(EndReg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003414 Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003415 return MatchOperand_ParseFail;
3416 }
3417 // Ranges must go from low to high.
3418 if (Reg > EndReg) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003419 Error(AfterMinusLoc, "bad range in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003420 return MatchOperand_ParseFail;
3421 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003422 // Parse the lane specifier if present.
3423 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003424 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003425 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3426 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003427 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003428 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003429 Error(AfterMinusLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003430 return MatchOperand_ParseFail;
3431 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003432
3433 // Add all the registers in the range to the register list.
3434 Count += EndReg - Reg;
3435 Reg = EndReg;
3436 continue;
3437 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003438 Parser.Lex(); // Eat the comma.
3439 RegLoc = Parser.getTok().getLoc();
3440 int OldReg = Reg;
3441 Reg = tryParseRegister();
3442 if (Reg == -1) {
3443 Error(RegLoc, "register expected");
3444 return MatchOperand_ParseFail;
3445 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003446 // vector register lists must be contiguous.
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003447 // It's OK to use the enumeration values directly here rather, as the
3448 // VFP register classes have the enum sorted properly.
Jim Grosbach080a4992011-10-28 00:06:50 +00003449 //
3450 // The list is of D registers, but we also allow Q regs and just interpret
3451 // them as the two D sub-registers.
3452 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003453 if (!Spacing)
3454 Spacing = 1; // Register range implies a single spaced list.
3455 else if (Spacing == 2) {
3456 Error(RegLoc,
3457 "invalid register in double-spaced list (must be 'D' register')");
3458 return MatchOperand_ParseFail;
3459 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003460 Reg = getDRegFromQReg(Reg);
3461 if (Reg != OldReg + 1) {
3462 Error(RegLoc, "non-contiguous register range");
3463 return MatchOperand_ParseFail;
3464 }
3465 ++Reg;
3466 Count += 2;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003467 // Parse the lane specifier if present.
3468 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003469 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003470 SMLoc LaneLoc = Parser.getTok().getLoc();
3471 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3472 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003473 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003474 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003475 Error(LaneLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003476 return MatchOperand_ParseFail;
3477 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003478 continue;
3479 }
Jim Grosbach2f50e922011-12-15 21:44:33 +00003480 // Normal D register.
3481 // Figure out the register spacing (single or double) of the list if
3482 // we don't know it already.
3483 if (!Spacing)
3484 Spacing = 1 + (Reg == OldReg + 2);
3485
3486 // Just check that it's contiguous and keep going.
3487 if (Reg != OldReg + Spacing) {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003488 Error(RegLoc, "non-contiguous register range");
3489 return MatchOperand_ParseFail;
3490 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003491 ++Count;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003492 // Parse the lane specifier if present.
3493 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003494 unsigned NextLaneIndex;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003495 SMLoc EndLoc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003496 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003497 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003498 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003499 Error(EndLoc, "mismatched lane index in register list");
3500 return MatchOperand_ParseFail;
3501 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003502 }
3503
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003504 if (Parser.getTok().isNot(AsmToken::RCurly)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003505 Error(Parser.getTok().getLoc(), "'}' expected");
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003506 return MatchOperand_ParseFail;
3507 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003508 E = Parser.getTok().getEndLoc();
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003509 Parser.Lex(); // Eat '}' token.
3510
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003511 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003512 case NoLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003513 // Two-register operands have been converted to the
Jim Grosbache5307f92012-03-05 21:43:40 +00003514 // composite register classes.
3515 if (Count == 2) {
3516 const MCRegisterClass *RC = (Spacing == 1) ?
3517 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3518 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
3519 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3520 }
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003521
Jim Grosbach2f50e922011-12-15 21:44:33 +00003522 Operands.push_back(ARMOperand::CreateVectorList(FirstReg, Count,
3523 (Spacing == 2), S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003524 break;
3525 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003526 // Two-register operands have been converted to the
3527 // composite register classes.
Jim Grosbached428bc2012-03-06 23:10:38 +00003528 if (Count == 2) {
3529 const MCRegisterClass *RC = (Spacing == 1) ?
3530 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3531 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
Jim Grosbach13a292c2012-03-06 22:01:44 +00003532 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3533 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003534 Operands.push_back(ARMOperand::CreateVectorListAllLanes(FirstReg, Count,
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003535 (Spacing == 2),
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003536 S, E));
3537 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003538 case IndexedLane:
3539 Operands.push_back(ARMOperand::CreateVectorListIndexed(FirstReg, Count,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003540 LaneIndex,
3541 (Spacing == 2),
3542 S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003543 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003544 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003545 return MatchOperand_Success;
3546}
3547
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003548/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbach861e49c2011-02-12 01:34:40 +00003549ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003550parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003551 SMLoc S = Parser.getTok().getLoc();
3552 const AsmToken &Tok = Parser.getTok();
Jiangning Liu288e1af2012-08-02 08:21:27 +00003553 unsigned Opt;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003554
Jiangning Liu288e1af2012-08-02 08:21:27 +00003555 if (Tok.is(AsmToken::Identifier)) {
3556 StringRef OptStr = Tok.getString();
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003557
Jiangning Liu288e1af2012-08-02 08:21:27 +00003558 Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()).lower())
3559 .Case("sy", ARM_MB::SY)
3560 .Case("st", ARM_MB::ST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003561 .Case("ld", ARM_MB::LD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003562 .Case("sh", ARM_MB::ISH)
3563 .Case("ish", ARM_MB::ISH)
3564 .Case("shst", ARM_MB::ISHST)
3565 .Case("ishst", ARM_MB::ISHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003566 .Case("ishld", ARM_MB::ISHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003567 .Case("nsh", ARM_MB::NSH)
3568 .Case("un", ARM_MB::NSH)
3569 .Case("nshst", ARM_MB::NSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003570 .Case("nshld", ARM_MB::NSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003571 .Case("unst", ARM_MB::NSHST)
3572 .Case("osh", ARM_MB::OSH)
3573 .Case("oshst", ARM_MB::OSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003574 .Case("oshld", ARM_MB::OSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003575 .Default(~0U);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003576
Joey Gouly926d3f52013-09-05 15:35:24 +00003577 // ishld, oshld, nshld and ld are only available from ARMv8.
3578 if (!hasV8Ops() && (Opt == ARM_MB::ISHLD || Opt == ARM_MB::OSHLD ||
3579 Opt == ARM_MB::NSHLD || Opt == ARM_MB::LD))
3580 Opt = ~0U;
3581
Jiangning Liu288e1af2012-08-02 08:21:27 +00003582 if (Opt == ~0U)
3583 return MatchOperand_NoMatch;
3584
3585 Parser.Lex(); // Eat identifier token.
3586 } else if (Tok.is(AsmToken::Hash) ||
3587 Tok.is(AsmToken::Dollar) ||
3588 Tok.is(AsmToken::Integer)) {
3589 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003590 Parser.Lex(); // Eat '#' or '$'.
Jiangning Liu288e1af2012-08-02 08:21:27 +00003591 SMLoc Loc = Parser.getTok().getLoc();
3592
3593 const MCExpr *MemBarrierID;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003594 if (getParser().parseExpression(MemBarrierID)) {
Jiangning Liu288e1af2012-08-02 08:21:27 +00003595 Error(Loc, "illegal expression");
3596 return MatchOperand_ParseFail;
3597 }
3598
3599 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(MemBarrierID);
3600 if (!CE) {
3601 Error(Loc, "constant expression expected");
3602 return MatchOperand_ParseFail;
3603 }
3604
3605 int Val = CE->getValue();
3606 if (Val & ~0xf) {
3607 Error(Loc, "immediate value out of range");
3608 return MatchOperand_ParseFail;
3609 }
3610
3611 Opt = ARM_MB::RESERVED_0 + Val;
3612 } else
3613 return MatchOperand_ParseFail;
3614
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003615 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003616 return MatchOperand_Success;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003617}
3618
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003619/// parseInstSyncBarrierOptOperand - Try to parse ISB inst sync barrier options.
3620ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3621parseInstSyncBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3622 SMLoc S = Parser.getTok().getLoc();
3623 const AsmToken &Tok = Parser.getTok();
3624 unsigned Opt;
3625
3626 if (Tok.is(AsmToken::Identifier)) {
3627 StringRef OptStr = Tok.getString();
3628
Benjamin Kramer3e9237a2013-11-09 22:48:13 +00003629 if (OptStr.equals_lower("sy"))
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003630 Opt = ARM_ISB::SY;
3631 else
3632 return MatchOperand_NoMatch;
3633
3634 Parser.Lex(); // Eat identifier token.
3635 } else if (Tok.is(AsmToken::Hash) ||
3636 Tok.is(AsmToken::Dollar) ||
3637 Tok.is(AsmToken::Integer)) {
3638 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003639 Parser.Lex(); // Eat '#' or '$'.
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003640 SMLoc Loc = Parser.getTok().getLoc();
3641
3642 const MCExpr *ISBarrierID;
3643 if (getParser().parseExpression(ISBarrierID)) {
3644 Error(Loc, "illegal expression");
3645 return MatchOperand_ParseFail;
3646 }
3647
3648 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ISBarrierID);
3649 if (!CE) {
3650 Error(Loc, "constant expression expected");
3651 return MatchOperand_ParseFail;
3652 }
3653
3654 int Val = CE->getValue();
3655 if (Val & ~0xf) {
3656 Error(Loc, "immediate value out of range");
3657 return MatchOperand_ParseFail;
3658 }
3659
3660 Opt = ARM_ISB::RESERVED_0 + Val;
3661 } else
3662 return MatchOperand_ParseFail;
3663
3664 Operands.push_back(ARMOperand::CreateInstSyncBarrierOpt(
3665 (ARM_ISB::InstSyncBOpt)Opt, S));
3666 return MatchOperand_Success;
3667}
3668
3669
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003670/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003671ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003672parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003673 SMLoc S = Parser.getTok().getLoc();
3674 const AsmToken &Tok = Parser.getTok();
Richard Bartonb0ec3752012-06-14 10:48:04 +00003675 if (!Tok.is(AsmToken::Identifier))
3676 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003677 StringRef IFlagsStr = Tok.getString();
3678
Owen Anderson10c5b122011-10-05 17:16:40 +00003679 // An iflags string of "none" is interpreted to mean that none of the AIF
3680 // bits are set. Not a terribly useful instruction, but a valid encoding.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003681 unsigned IFlags = 0;
Owen Anderson10c5b122011-10-05 17:16:40 +00003682 if (IFlagsStr != "none") {
3683 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
3684 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
3685 .Case("a", ARM_PROC::A)
3686 .Case("i", ARM_PROC::I)
3687 .Case("f", ARM_PROC::F)
3688 .Default(~0U);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003689
Owen Anderson10c5b122011-10-05 17:16:40 +00003690 // If some specific iflag is already set, it means that some letter is
3691 // present more than once, this is not acceptable.
3692 if (Flag == ~0U || (IFlags & Flag))
3693 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003694
Owen Anderson10c5b122011-10-05 17:16:40 +00003695 IFlags |= Flag;
3696 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003697 }
3698
3699 Parser.Lex(); // Eat identifier token.
3700 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
3701 return MatchOperand_Success;
3702}
3703
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003704/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003705ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003706parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003707 SMLoc S = Parser.getTok().getLoc();
3708 const AsmToken &Tok = Parser.getTok();
Craig Toppera004b0d2012-10-09 04:55:28 +00003709 if (!Tok.is(AsmToken::Identifier))
3710 return MatchOperand_NoMatch;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003711 StringRef Mask = Tok.getString();
3712
James Molloy21efa7d2011-09-28 14:21:38 +00003713 if (isMClass()) {
3714 // See ARMv6-M 10.1.1
Jim Grosbachd28888d2012-03-15 21:34:14 +00003715 std::string Name = Mask.lower();
3716 unsigned FlagsVal = StringSwitch<unsigned>(Name)
Kevin Enderbyf1b225d2012-05-17 22:18:01 +00003717 // Note: in the documentation:
3718 // ARM deprecates using MSR APSR without a _<bits> qualifier as an alias
3719 // for MSR APSR_nzcvq.
3720 // but we do make it an alias here. This is so to get the "mask encoding"
3721 // bits correct on MSR APSR writes.
3722 //
3723 // FIXME: Note the 0xc00 "mask encoding" bits version of the registers
3724 // should really only be allowed when writing a special register. Note
3725 // they get dropped in the MRS instruction reading a special register as
3726 // the SYSm field is only 8 bits.
3727 //
3728 // FIXME: the _g and _nzcvqg versions are only allowed if the processor
3729 // includes the DSP extension but that is not checked.
3730 .Case("apsr", 0x800)
3731 .Case("apsr_nzcvq", 0x800)
3732 .Case("apsr_g", 0x400)
3733 .Case("apsr_nzcvqg", 0xc00)
3734 .Case("iapsr", 0x801)
3735 .Case("iapsr_nzcvq", 0x801)
3736 .Case("iapsr_g", 0x401)
3737 .Case("iapsr_nzcvqg", 0xc01)
3738 .Case("eapsr", 0x802)
3739 .Case("eapsr_nzcvq", 0x802)
3740 .Case("eapsr_g", 0x402)
3741 .Case("eapsr_nzcvqg", 0xc02)
3742 .Case("xpsr", 0x803)
3743 .Case("xpsr_nzcvq", 0x803)
3744 .Case("xpsr_g", 0x403)
3745 .Case("xpsr_nzcvqg", 0xc03)
Kevin Enderby6c7279e2012-06-15 22:14:44 +00003746 .Case("ipsr", 0x805)
3747 .Case("epsr", 0x806)
3748 .Case("iepsr", 0x807)
3749 .Case("msp", 0x808)
3750 .Case("psp", 0x809)
3751 .Case("primask", 0x810)
3752 .Case("basepri", 0x811)
3753 .Case("basepri_max", 0x812)
3754 .Case("faultmask", 0x813)
3755 .Case("control", 0x814)
James Molloy21efa7d2011-09-28 14:21:38 +00003756 .Default(~0U);
Jim Grosbach3794d822011-12-22 17:17:10 +00003757
James Molloy21efa7d2011-09-28 14:21:38 +00003758 if (FlagsVal == ~0U)
3759 return MatchOperand_NoMatch;
3760
Kevin Enderby6c7279e2012-06-15 22:14:44 +00003761 if (!hasV7Ops() && FlagsVal >= 0x811 && FlagsVal <= 0x813)
James Molloy21efa7d2011-09-28 14:21:38 +00003762 // basepri, basepri_max and faultmask only valid for V7m.
3763 return MatchOperand_NoMatch;
Jim Grosbach3794d822011-12-22 17:17:10 +00003764
James Molloy21efa7d2011-09-28 14:21:38 +00003765 Parser.Lex(); // Eat identifier token.
3766 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
3767 return MatchOperand_Success;
3768 }
3769
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003770 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
3771 size_t Start = 0, Next = Mask.find('_');
3772 StringRef Flags = "";
Benjamin Kramer20baffb2011-11-06 20:37:06 +00003773 std::string SpecReg = Mask.slice(Start, Next).lower();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003774 if (Next != StringRef::npos)
3775 Flags = Mask.slice(Next+1, Mask.size());
3776
3777 // FlagsVal contains the complete mask:
3778 // 3-0: Mask
3779 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
3780 unsigned FlagsVal = 0;
3781
3782 if (SpecReg == "apsr") {
3783 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +00003784 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003785 .Case("g", 0x4) // same as CPSR_s
3786 .Case("nzcvqg", 0xc) // same as CPSR_fs
3787 .Default(~0U);
3788
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00003789 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003790 if (!Flags.empty())
3791 return MatchOperand_NoMatch;
3792 else
Jim Grosbach0ecd3952011-09-14 20:03:46 +00003793 FlagsVal = 8; // No flag
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00003794 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003795 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Jim Grosbach3d00eec2012-04-05 03:17:53 +00003796 // cpsr_all is an alias for cpsr_fc, as is plain cpsr.
3797 if (Flags == "all" || Flags == "")
Bruno Cardoso Lopes54452132011-05-25 00:35:03 +00003798 Flags = "fc";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003799 for (int i = 0, e = Flags.size(); i != e; ++i) {
3800 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
3801 .Case("c", 1)
3802 .Case("x", 2)
3803 .Case("s", 4)
3804 .Case("f", 8)
3805 .Default(~0U);
3806
3807 // If some specific flag is already set, it means that some letter is
3808 // present more than once, this is not acceptable.
3809 if (FlagsVal == ~0U || (FlagsVal & Flag))
3810 return MatchOperand_NoMatch;
3811 FlagsVal |= Flag;
3812 }
3813 } else // No match for special register.
3814 return MatchOperand_NoMatch;
3815
Owen Anderson03a173e2011-10-21 18:43:28 +00003816 // Special register without flags is NOT equivalent to "fc" flags.
3817 // NOTE: This is a divergence from gas' behavior. Uncommenting the following
3818 // two lines would enable gas compatibility at the expense of breaking
3819 // round-tripping.
3820 //
3821 // if (!FlagsVal)
3822 // FlagsVal = 0x9;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003823
3824 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
3825 if (SpecReg == "spsr")
3826 FlagsVal |= 16;
3827
3828 Parser.Lex(); // Eat identifier token.
3829 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
3830 return MatchOperand_Success;
3831}
3832
Jim Grosbach27c1e252011-07-21 17:23:04 +00003833ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3834parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
3835 int Low, int High) {
3836 const AsmToken &Tok = Parser.getTok();
3837 if (Tok.isNot(AsmToken::Identifier)) {
3838 Error(Parser.getTok().getLoc(), Op + " operand expected.");
3839 return MatchOperand_ParseFail;
3840 }
3841 StringRef ShiftName = Tok.getString();
Benjamin Kramer20baffb2011-11-06 20:37:06 +00003842 std::string LowerOp = Op.lower();
3843 std::string UpperOp = Op.upper();
Jim Grosbach27c1e252011-07-21 17:23:04 +00003844 if (ShiftName != LowerOp && ShiftName != UpperOp) {
3845 Error(Parser.getTok().getLoc(), Op + " operand expected.");
3846 return MatchOperand_ParseFail;
3847 }
3848 Parser.Lex(); // Eat shift type token.
3849
3850 // There must be a '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00003851 if (Parser.getTok().isNot(AsmToken::Hash) &&
3852 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00003853 Error(Parser.getTok().getLoc(), "'#' expected");
3854 return MatchOperand_ParseFail;
3855 }
3856 Parser.Lex(); // Eat hash token.
3857
3858 const MCExpr *ShiftAmount;
3859 SMLoc Loc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003860 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003861 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00003862 Error(Loc, "illegal expression");
3863 return MatchOperand_ParseFail;
3864 }
3865 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
3866 if (!CE) {
3867 Error(Loc, "constant expression expected");
3868 return MatchOperand_ParseFail;
3869 }
3870 int Val = CE->getValue();
3871 if (Val < Low || Val > High) {
3872 Error(Loc, "immediate value out of range");
3873 return MatchOperand_ParseFail;
3874 }
3875
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003876 Operands.push_back(ARMOperand::CreateImm(CE, Loc, EndLoc));
Jim Grosbach27c1e252011-07-21 17:23:04 +00003877
3878 return MatchOperand_Success;
3879}
3880
Jim Grosbach0a547702011-07-22 17:44:50 +00003881ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3882parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3883 const AsmToken &Tok = Parser.getTok();
3884 SMLoc S = Tok.getLoc();
3885 if (Tok.isNot(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003886 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00003887 return MatchOperand_ParseFail;
3888 }
Tim Northover4d141442013-05-31 15:58:45 +00003889 int Val = StringSwitch<int>(Tok.getString().lower())
Jim Grosbach0a547702011-07-22 17:44:50 +00003890 .Case("be", 1)
3891 .Case("le", 0)
3892 .Default(-1);
3893 Parser.Lex(); // Eat the token.
3894
3895 if (Val == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003896 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00003897 return MatchOperand_ParseFail;
3898 }
3899 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
3900 getContext()),
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003901 S, Tok.getEndLoc()));
Jim Grosbach0a547702011-07-22 17:44:50 +00003902 return MatchOperand_Success;
3903}
3904
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003905/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
3906/// instructions. Legal values are:
3907/// lsl #n 'n' in [0,31]
3908/// asr #n 'n' in [1,32]
3909/// n == 32 encoded as n == 0.
3910ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3911parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3912 const AsmToken &Tok = Parser.getTok();
3913 SMLoc S = Tok.getLoc();
3914 if (Tok.isNot(AsmToken::Identifier)) {
3915 Error(S, "shift operator 'asr' or 'lsl' expected");
3916 return MatchOperand_ParseFail;
3917 }
3918 StringRef ShiftName = Tok.getString();
3919 bool isASR;
3920 if (ShiftName == "lsl" || ShiftName == "LSL")
3921 isASR = false;
3922 else if (ShiftName == "asr" || ShiftName == "ASR")
3923 isASR = true;
3924 else {
3925 Error(S, "shift operator 'asr' or 'lsl' expected");
3926 return MatchOperand_ParseFail;
3927 }
3928 Parser.Lex(); // Eat the operator.
3929
3930 // A '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00003931 if (Parser.getTok().isNot(AsmToken::Hash) &&
3932 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003933 Error(Parser.getTok().getLoc(), "'#' expected");
3934 return MatchOperand_ParseFail;
3935 }
3936 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003937 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003938
3939 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003940 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003941 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003942 Error(ExLoc, "malformed shift expression");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003943 return MatchOperand_ParseFail;
3944 }
3945 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
3946 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003947 Error(ExLoc, "shift amount must be an immediate");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003948 return MatchOperand_ParseFail;
3949 }
3950
3951 int64_t Val = CE->getValue();
3952 if (isASR) {
3953 // Shift amount must be in [1,32]
3954 if (Val < 1 || Val > 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003955 Error(ExLoc, "'asr' shift amount must be in range [1,32]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003956 return MatchOperand_ParseFail;
3957 }
Owen Andersonf01e2de2011-09-26 21:06:22 +00003958 // asr #32 encoded as asr #0, but is not allowed in Thumb2 mode.
3959 if (isThumb() && Val == 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003960 Error(ExLoc, "'asr #32' shift amount not allowed in Thumb mode");
Owen Andersonf01e2de2011-09-26 21:06:22 +00003961 return MatchOperand_ParseFail;
3962 }
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003963 if (Val == 32) Val = 0;
3964 } else {
3965 // Shift amount must be in [1,32]
3966 if (Val < 0 || Val > 31) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003967 Error(ExLoc, "'lsr' shift amount must be in range [0,31]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003968 return MatchOperand_ParseFail;
3969 }
3970 }
3971
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003972 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, EndLoc));
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003973
3974 return MatchOperand_Success;
3975}
3976
Jim Grosbach833b9d32011-07-27 20:15:40 +00003977/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
3978/// of instructions. Legal values are:
3979/// ror #n 'n' in {0, 8, 16, 24}
3980ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3981parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3982 const AsmToken &Tok = Parser.getTok();
3983 SMLoc S = Tok.getLoc();
Jim Grosbach82213192011-09-19 20:29:33 +00003984 if (Tok.isNot(AsmToken::Identifier))
3985 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00003986 StringRef ShiftName = Tok.getString();
Jim Grosbach82213192011-09-19 20:29:33 +00003987 if (ShiftName != "ror" && ShiftName != "ROR")
3988 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00003989 Parser.Lex(); // Eat the operator.
3990
3991 // A '#' and a rotate amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00003992 if (Parser.getTok().isNot(AsmToken::Hash) &&
3993 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach833b9d32011-07-27 20:15:40 +00003994 Error(Parser.getTok().getLoc(), "'#' expected");
3995 return MatchOperand_ParseFail;
3996 }
3997 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003998 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach833b9d32011-07-27 20:15:40 +00003999
4000 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004001 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004002 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004003 Error(ExLoc, "malformed rotate expression");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004004 return MatchOperand_ParseFail;
4005 }
4006 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4007 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004008 Error(ExLoc, "rotate amount must be an immediate");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004009 return MatchOperand_ParseFail;
4010 }
4011
4012 int64_t Val = CE->getValue();
4013 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
4014 // normally, zero is represented in asm by omitting the rotate operand
4015 // entirely.
4016 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004017 Error(ExLoc, "'ror' rotate amount must be 8, 16, or 24");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004018 return MatchOperand_ParseFail;
4019 }
4020
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004021 Operands.push_back(ARMOperand::CreateRotImm(Val, S, EndLoc));
Jim Grosbach833b9d32011-07-27 20:15:40 +00004022
4023 return MatchOperand_Success;
4024}
4025
Jim Grosbach864b6092011-07-28 21:34:26 +00004026ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4027parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4028 SMLoc S = Parser.getTok().getLoc();
4029 // The bitfield descriptor is really two operands, the LSB and the width.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004030 if (Parser.getTok().isNot(AsmToken::Hash) &&
4031 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004032 Error(Parser.getTok().getLoc(), "'#' expected");
4033 return MatchOperand_ParseFail;
4034 }
4035 Parser.Lex(); // Eat hash token.
4036
4037 const MCExpr *LSBExpr;
4038 SMLoc E = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004039 if (getParser().parseExpression(LSBExpr)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004040 Error(E, "malformed immediate expression");
4041 return MatchOperand_ParseFail;
4042 }
4043 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
4044 if (!CE) {
4045 Error(E, "'lsb' operand must be an immediate");
4046 return MatchOperand_ParseFail;
4047 }
4048
4049 int64_t LSB = CE->getValue();
4050 // The LSB must be in the range [0,31]
4051 if (LSB < 0 || LSB > 31) {
4052 Error(E, "'lsb' operand must be in the range [0,31]");
4053 return MatchOperand_ParseFail;
4054 }
4055 E = Parser.getTok().getLoc();
4056
4057 // Expect another immediate operand.
4058 if (Parser.getTok().isNot(AsmToken::Comma)) {
4059 Error(Parser.getTok().getLoc(), "too few operands");
4060 return MatchOperand_ParseFail;
4061 }
4062 Parser.Lex(); // Eat hash token.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004063 if (Parser.getTok().isNot(AsmToken::Hash) &&
4064 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004065 Error(Parser.getTok().getLoc(), "'#' expected");
4066 return MatchOperand_ParseFail;
4067 }
4068 Parser.Lex(); // Eat hash token.
4069
4070 const MCExpr *WidthExpr;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004071 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004072 if (getParser().parseExpression(WidthExpr, EndLoc)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004073 Error(E, "malformed immediate expression");
4074 return MatchOperand_ParseFail;
4075 }
4076 CE = dyn_cast<MCConstantExpr>(WidthExpr);
4077 if (!CE) {
4078 Error(E, "'width' operand must be an immediate");
4079 return MatchOperand_ParseFail;
4080 }
4081
4082 int64_t Width = CE->getValue();
4083 // The LSB must be in the range [1,32-lsb]
4084 if (Width < 1 || Width > 32 - LSB) {
4085 Error(E, "'width' operand must be in the range [1,32-lsb]");
4086 return MatchOperand_ParseFail;
4087 }
Jim Grosbach864b6092011-07-28 21:34:26 +00004088
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004089 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, EndLoc));
Jim Grosbach864b6092011-07-28 21:34:26 +00004090
4091 return MatchOperand_Success;
4092}
4093
Jim Grosbachd3595712011-08-03 23:50:40 +00004094ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4095parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4096 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachc320c852011-08-05 21:28:30 +00004097 // postidx_reg := '+' register {, shift}
4098 // | '-' register {, shift}
4099 // | register {, shift}
Jim Grosbachd3595712011-08-03 23:50:40 +00004100
4101 // This method must return MatchOperand_NoMatch without consuming any tokens
4102 // in the case where there is no match, as other alternatives take other
4103 // parse methods.
4104 AsmToken Tok = Parser.getTok();
4105 SMLoc S = Tok.getLoc();
4106 bool haveEaten = false;
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004107 bool isAdd = true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004108 if (Tok.is(AsmToken::Plus)) {
4109 Parser.Lex(); // Eat the '+' token.
4110 haveEaten = true;
4111 } else if (Tok.is(AsmToken::Minus)) {
4112 Parser.Lex(); // Eat the '-' token.
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004113 isAdd = false;
Jim Grosbachd3595712011-08-03 23:50:40 +00004114 haveEaten = true;
4115 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004116
4117 SMLoc E = Parser.getTok().getEndLoc();
4118 int Reg = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004119 if (Reg == -1) {
4120 if (!haveEaten)
4121 return MatchOperand_NoMatch;
4122 Error(Parser.getTok().getLoc(), "register expected");
4123 return MatchOperand_ParseFail;
4124 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004125
Jim Grosbachc320c852011-08-05 21:28:30 +00004126 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
4127 unsigned ShiftImm = 0;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004128 if (Parser.getTok().is(AsmToken::Comma)) {
4129 Parser.Lex(); // Eat the ','.
4130 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
4131 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004132
4133 // FIXME: Only approximates end...may include intervening whitespace.
4134 E = Parser.getTok().getLoc();
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004135 }
Jim Grosbachc320c852011-08-05 21:28:30 +00004136
4137 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
4138 ShiftImm, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004139
4140 return MatchOperand_Success;
4141}
4142
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004143ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4144parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4145 // Check for a post-index addressing register operand. Specifically:
4146 // am3offset := '+' register
4147 // | '-' register
4148 // | register
4149 // | # imm
4150 // | # + imm
4151 // | # - imm
4152
4153 // This method must return MatchOperand_NoMatch without consuming any tokens
4154 // in the case where there is no match, as other alternatives take other
4155 // parse methods.
4156 AsmToken Tok = Parser.getTok();
4157 SMLoc S = Tok.getLoc();
4158
4159 // Do immediates first, as we always parse those if we have a '#'.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004160 if (Parser.getTok().is(AsmToken::Hash) ||
4161 Parser.getTok().is(AsmToken::Dollar)) {
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004162 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004163 // Explicitly look for a '-', as we need to encode negative zero
4164 // differently.
4165 bool isNegative = Parser.getTok().is(AsmToken::Minus);
4166 const MCExpr *Offset;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004167 SMLoc E;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004168 if (getParser().parseExpression(Offset, E))
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004169 return MatchOperand_ParseFail;
4170 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4171 if (!CE) {
4172 Error(S, "constant expression expected");
4173 return MatchOperand_ParseFail;
4174 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004175 // Negative zero is encoded as the flag value INT32_MIN.
4176 int32_t Val = CE->getValue();
4177 if (isNegative && Val == 0)
4178 Val = INT32_MIN;
4179
4180 Operands.push_back(
4181 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
4182
4183 return MatchOperand_Success;
4184 }
4185
4186
4187 bool haveEaten = false;
4188 bool isAdd = true;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004189 if (Tok.is(AsmToken::Plus)) {
4190 Parser.Lex(); // Eat the '+' token.
4191 haveEaten = true;
4192 } else if (Tok.is(AsmToken::Minus)) {
4193 Parser.Lex(); // Eat the '-' token.
4194 isAdd = false;
4195 haveEaten = true;
4196 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004197
4198 Tok = Parser.getTok();
4199 int Reg = tryParseRegister();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004200 if (Reg == -1) {
4201 if (!haveEaten)
4202 return MatchOperand_NoMatch;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004203 Error(Tok.getLoc(), "register expected");
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004204 return MatchOperand_ParseFail;
4205 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004206
4207 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004208 0, S, Tok.getEndLoc()));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004209
4210 return MatchOperand_Success;
4211}
4212
Tim Northovereb5e4d52013-07-22 09:06:12 +00004213/// Convert parsed operands to MCInst. Needed here because this instruction
4214/// only has two register operands, but multiplication is commutative so
4215/// assemblers should accept both "mul rD, rN, rD" and "mul rD, rD, rN".
Chad Rosier98cfa102012-08-31 00:03:31 +00004216void ARMAsmParser::
Chad Rosier451ef132012-08-31 22:12:31 +00004217cvtThumbMultiply(MCInst &Inst,
Jim Grosbach8e048492011-08-19 22:07:46 +00004218 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbach8e048492011-08-19 22:07:46 +00004219 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
4220 ((ARMOperand*)Operands[1])->addCCOutOperands(Inst, 1);
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004221 // If we have a three-operand form, make sure to set Rn to be the operand
4222 // that isn't the same as Rd.
4223 unsigned RegOp = 4;
4224 if (Operands.size() == 6 &&
4225 ((ARMOperand*)Operands[4])->getReg() ==
4226 ((ARMOperand*)Operands[3])->getReg())
4227 RegOp = 5;
4228 ((ARMOperand*)Operands[RegOp])->addRegOperands(Inst, 1);
4229 Inst.addOperand(Inst.getOperand(0));
Jim Grosbach8e048492011-08-19 22:07:46 +00004230 ((ARMOperand*)Operands[2])->addCondCodeOperands(Inst, 2);
Jim Grosbach8e048492011-08-19 22:07:46 +00004231}
Jim Grosbachcd4dd252011-08-10 22:42:16 +00004232
Mihai Popaad18d3c2013-08-09 10:38:32 +00004233void ARMAsmParser::
4234cvtThumbBranches(MCInst &Inst,
4235 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4236 int CondOp = -1, ImmOp = -1;
4237 switch(Inst.getOpcode()) {
4238 case ARM::tB:
4239 case ARM::tBcc: CondOp = 1; ImmOp = 2; break;
4240
4241 case ARM::t2B:
4242 case ARM::t2Bcc: CondOp = 1; ImmOp = 3; break;
4243
4244 default: llvm_unreachable("Unexpected instruction in cvtThumbBranches");
4245 }
4246 // first decide whether or not the branch should be conditional
4247 // by looking at it's location relative to an IT block
4248 if(inITBlock()) {
4249 // inside an IT block we cannot have any conditional branches. any
4250 // such instructions needs to be converted to unconditional form
4251 switch(Inst.getOpcode()) {
4252 case ARM::tBcc: Inst.setOpcode(ARM::tB); break;
4253 case ARM::t2Bcc: Inst.setOpcode(ARM::t2B); break;
4254 }
4255 } else {
4256 // outside IT blocks we can only have unconditional branches with AL
4257 // condition code or conditional branches with non-AL condition code
4258 unsigned Cond = static_cast<ARMOperand*>(Operands[CondOp])->getCondCode();
4259 switch(Inst.getOpcode()) {
4260 case ARM::tB:
4261 case ARM::tBcc:
4262 Inst.setOpcode(Cond == ARMCC::AL ? ARM::tB : ARM::tBcc);
4263 break;
4264 case ARM::t2B:
4265 case ARM::t2Bcc:
4266 Inst.setOpcode(Cond == ARMCC::AL ? ARM::t2B : ARM::t2Bcc);
4267 break;
4268 }
4269 }
4270
4271 // now decide on encoding size based on branch target range
4272 switch(Inst.getOpcode()) {
4273 // classify tB as either t2B or t1B based on range of immediate operand
4274 case ARM::tB: {
4275 ARMOperand* op = static_cast<ARMOperand*>(Operands[ImmOp]);
4276 if(!op->isSignedOffset<11, 1>() && isThumbTwo())
4277 Inst.setOpcode(ARM::t2B);
4278 break;
4279 }
4280 // classify tBcc as either t2Bcc or t1Bcc based on range of immediate operand
4281 case ARM::tBcc: {
4282 ARMOperand* op = static_cast<ARMOperand*>(Operands[ImmOp]);
4283 if(!op->isSignedOffset<8, 1>() && isThumbTwo())
4284 Inst.setOpcode(ARM::t2Bcc);
4285 break;
4286 }
4287 }
4288 ((ARMOperand*)Operands[ImmOp])->addImmOperands(Inst, 1);
4289 ((ARMOperand*)Operands[CondOp])->addCondCodeOperands(Inst, 2);
4290}
4291
Bill Wendlinge18980a2010-11-06 22:36:58 +00004292/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004293/// or an error. The first token must be a '[' when called.
Bill Wendling2063b842010-11-18 23:43:05 +00004294bool ARMAsmParser::
Jim Grosbachd3595712011-08-03 23:50:40 +00004295parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004296 SMLoc S, E;
Sean Callanan936b0d32010-01-19 21:44:56 +00004297 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendling4f4bce02010-11-06 10:48:18 +00004298 "Token is not a Left Bracket");
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004299 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004300 Parser.Lex(); // Eat left bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004301
Sean Callanan936b0d32010-01-19 21:44:56 +00004302 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004303 int BaseRegNum = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004304 if (BaseRegNum == -1)
4305 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004306
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004307 // The next token must either be a comma, a colon or a closing bracket.
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004308 const AsmToken &Tok = Parser.getTok();
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004309 if (!Tok.is(AsmToken::Colon) && !Tok.is(AsmToken::Comma) &&
4310 !Tok.is(AsmToken::RBrac))
Jim Grosbachd3595712011-08-03 23:50:40 +00004311 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004312
Jim Grosbachd3595712011-08-03 23:50:40 +00004313 if (Tok.is(AsmToken::RBrac)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004314 E = Tok.getEndLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004315 Parser.Lex(); // Eat right bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004316
Jim Grosbachd3595712011-08-03 23:50:40 +00004317 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004318 0, 0, false, S, E));
Jim Grosbach32ff5582010-11-29 23:18:01 +00004319
Jim Grosbach40700e02011-09-19 18:42:21 +00004320 // If there's a pre-indexing writeback marker, '!', just add it as a token
4321 // operand. It's rather odd, but syntactically valid.
4322 if (Parser.getTok().is(AsmToken::Exclaim)) {
4323 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4324 Parser.Lex(); // Eat the '!'.
4325 }
4326
Jim Grosbachd3595712011-08-03 23:50:40 +00004327 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004328 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004329
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004330 assert((Tok.is(AsmToken::Colon) || Tok.is(AsmToken::Comma)) &&
4331 "Lost colon or comma in memory operand?!");
4332 if (Tok.is(AsmToken::Comma)) {
4333 Parser.Lex(); // Eat the comma.
4334 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004335
Jim Grosbacha95ec992011-10-11 17:29:55 +00004336 // If we have a ':', it's an alignment specifier.
4337 if (Parser.getTok().is(AsmToken::Colon)) {
4338 Parser.Lex(); // Eat the ':'.
4339 E = Parser.getTok().getLoc();
4340
4341 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004342 if (getParser().parseExpression(Expr))
Jim Grosbacha95ec992011-10-11 17:29:55 +00004343 return true;
4344
4345 // The expression has to be a constant. Memory references with relocations
4346 // don't come through here, as they use the <label> forms of the relevant
4347 // instructions.
4348 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4349 if (!CE)
4350 return Error (E, "constant expression expected");
4351
4352 unsigned Align = 0;
4353 switch (CE->getValue()) {
4354 default:
Jim Grosbachcef98cd2011-12-19 18:31:43 +00004355 return Error(E,
4356 "alignment specifier must be 16, 32, 64, 128, or 256 bits");
4357 case 16: Align = 2; break;
4358 case 32: Align = 4; break;
Jim Grosbacha95ec992011-10-11 17:29:55 +00004359 case 64: Align = 8; break;
4360 case 128: Align = 16; break;
4361 case 256: Align = 32; break;
4362 }
4363
4364 // Now we should have the closing ']'
Jim Grosbacha95ec992011-10-11 17:29:55 +00004365 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004366 return Error(Parser.getTok().getLoc(), "']' expected");
4367 E = Parser.getTok().getEndLoc();
Jim Grosbacha95ec992011-10-11 17:29:55 +00004368 Parser.Lex(); // Eat right bracket token.
4369
4370 // Don't worry about range checking the value here. That's handled by
4371 // the is*() predicates.
4372 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0,
4373 ARM_AM::no_shift, 0, Align,
4374 false, S, E));
4375
4376 // If there's a pre-indexing writeback marker, '!', just add it as a token
4377 // operand.
4378 if (Parser.getTok().is(AsmToken::Exclaim)) {
4379 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4380 Parser.Lex(); // Eat the '!'.
4381 }
4382
4383 return false;
4384 }
4385
4386 // If we have a '#', it's an immediate offset, else assume it's a register
Jim Grosbach8279c182011-11-15 22:14:41 +00004387 // offset. Be friendly and also accept a plain integer (without a leading
4388 // hash) for gas compatibility.
4389 if (Parser.getTok().is(AsmToken::Hash) ||
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004390 Parser.getTok().is(AsmToken::Dollar) ||
Jim Grosbach8279c182011-11-15 22:14:41 +00004391 Parser.getTok().is(AsmToken::Integer)) {
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004392 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004393 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbachd3595712011-08-03 23:50:40 +00004394 E = Parser.getTok().getLoc();
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004395
Owen Anderson967674d2011-08-29 19:36:44 +00004396 bool isNegative = getParser().getTok().is(AsmToken::Minus);
Jim Grosbachd3595712011-08-03 23:50:40 +00004397 const MCExpr *Offset;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004398 if (getParser().parseExpression(Offset))
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004399 return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004400
4401 // The expression has to be a constant. Memory references with relocations
4402 // don't come through here, as they use the <label> forms of the relevant
4403 // instructions.
4404 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4405 if (!CE)
4406 return Error (E, "constant expression expected");
4407
Owen Anderson967674d2011-08-29 19:36:44 +00004408 // If the constant was #-0, represent it as INT32_MIN.
4409 int32_t Val = CE->getValue();
4410 if (isNegative && Val == 0)
4411 CE = MCConstantExpr::Create(INT32_MIN, getContext());
4412
Jim Grosbachd3595712011-08-03 23:50:40 +00004413 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00004414 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004415 return Error(Parser.getTok().getLoc(), "']' expected");
4416 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00004417 Parser.Lex(); // Eat right bracket token.
4418
4419 // Don't worry about range checking the value here. That's handled by
4420 // the is*() predicates.
4421 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004422 ARM_AM::no_shift, 0, 0,
4423 false, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004424
4425 // If there's a pre-indexing writeback marker, '!', just add it as a token
4426 // operand.
4427 if (Parser.getTok().is(AsmToken::Exclaim)) {
4428 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4429 Parser.Lex(); // Eat the '!'.
4430 }
4431
4432 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004433 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004434
4435 // The register offset is optionally preceded by a '+' or '-'
4436 bool isNegative = false;
4437 if (Parser.getTok().is(AsmToken::Minus)) {
4438 isNegative = true;
4439 Parser.Lex(); // Eat the '-'.
4440 } else if (Parser.getTok().is(AsmToken::Plus)) {
4441 // Nothing to do.
4442 Parser.Lex(); // Eat the '+'.
4443 }
4444
4445 E = Parser.getTok().getLoc();
4446 int OffsetRegNum = tryParseRegister();
4447 if (OffsetRegNum == -1)
4448 return Error(E, "register expected");
4449
4450 // If there's a shift operator, handle it.
4451 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004452 unsigned ShiftImm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00004453 if (Parser.getTok().is(AsmToken::Comma)) {
4454 Parser.Lex(); // Eat the ','.
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004455 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbachd3595712011-08-03 23:50:40 +00004456 return true;
4457 }
4458
4459 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00004460 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004461 return Error(Parser.getTok().getLoc(), "']' expected");
4462 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00004463 Parser.Lex(); // Eat right bracket token.
4464
4465 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004466 ShiftType, ShiftImm, 0, isNegative,
Jim Grosbachd3595712011-08-03 23:50:40 +00004467 S, E));
4468
Jim Grosbachc320c852011-08-05 21:28:30 +00004469 // If there's a pre-indexing writeback marker, '!', just add it as a token
4470 // operand.
4471 if (Parser.getTok().is(AsmToken::Exclaim)) {
4472 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4473 Parser.Lex(); // Eat the '!'.
4474 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004475
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004476 return false;
4477}
4478
Jim Grosbachd3595712011-08-03 23:50:40 +00004479/// parseMemRegOffsetShift - one of these two:
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004480/// ( lsl | lsr | asr | ror ) , # shift_amount
4481/// rrx
Jim Grosbachd3595712011-08-03 23:50:40 +00004482/// return true if it parses a shift otherwise it returns false.
4483bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
4484 unsigned &Amount) {
4485 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan936b0d32010-01-19 21:44:56 +00004486 const AsmToken &Tok = Parser.getTok();
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004487 if (Tok.isNot(AsmToken::Identifier))
4488 return true;
Benjamin Kramer92d89982010-07-14 22:38:02 +00004489 StringRef ShiftName = Tok.getString();
Jim Grosbach3b559ff2011-12-07 23:40:58 +00004490 if (ShiftName == "lsl" || ShiftName == "LSL" ||
4491 ShiftName == "asl" || ShiftName == "ASL")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004492 St = ARM_AM::lsl;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004493 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004494 St = ARM_AM::lsr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004495 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004496 St = ARM_AM::asr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004497 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004498 St = ARM_AM::ror;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004499 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004500 St = ARM_AM::rrx;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004501 else
Jim Grosbachd3595712011-08-03 23:50:40 +00004502 return Error(Loc, "illegal shift operator");
Sean Callanana83fd7d2010-01-19 20:27:46 +00004503 Parser.Lex(); // Eat shift type token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004504
Jim Grosbachd3595712011-08-03 23:50:40 +00004505 // rrx stands alone.
4506 Amount = 0;
4507 if (St != ARM_AM::rrx) {
4508 Loc = Parser.getTok().getLoc();
4509 // A '#' and a shift amount.
4510 const AsmToken &HashTok = Parser.getTok();
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004511 if (HashTok.isNot(AsmToken::Hash) &&
4512 HashTok.isNot(AsmToken::Dollar))
Jim Grosbachd3595712011-08-03 23:50:40 +00004513 return Error(HashTok.getLoc(), "'#' expected");
4514 Parser.Lex(); // Eat hash token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004515
Jim Grosbachd3595712011-08-03 23:50:40 +00004516 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004517 if (getParser().parseExpression(Expr))
Jim Grosbachd3595712011-08-03 23:50:40 +00004518 return true;
4519 // Range check the immediate.
4520 // lsl, ror: 0 <= imm <= 31
4521 // lsr, asr: 0 <= imm <= 32
4522 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4523 if (!CE)
4524 return Error(Loc, "shift amount must be an immediate");
4525 int64_t Imm = CE->getValue();
4526 if (Imm < 0 ||
4527 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
4528 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
4529 return Error(Loc, "immediate shift value out of range");
Tim Northover0c97e762012-09-22 11:18:12 +00004530 // If <ShiftTy> #0, turn it into a no_shift.
4531 if (Imm == 0)
4532 St = ARM_AM::lsl;
4533 // For consistency, treat lsr #32 and asr #32 as having immediate value 0.
4534 if (Imm == 32)
4535 Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00004536 Amount = Imm;
4537 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004538
4539 return false;
4540}
4541
Jim Grosbache7fbce72011-10-03 23:38:36 +00004542/// parseFPImm - A floating point immediate expression operand.
4543ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4544parseFPImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004545 // Anything that can accept a floating point constant as an operand
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004546 // needs to go through here, as the regular parseExpression is
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004547 // integer only.
4548 //
4549 // This routine still creates a generic Immediate operand, containing
4550 // a bitcast of the 64-bit floating point value. The various operands
4551 // that accept floats can check whether the value is valid for them
4552 // via the standard is*() predicates.
4553
Jim Grosbache7fbce72011-10-03 23:38:36 +00004554 SMLoc S = Parser.getTok().getLoc();
4555
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004556 if (Parser.getTok().isNot(AsmToken::Hash) &&
4557 Parser.getTok().isNot(AsmToken::Dollar))
Jim Grosbache7fbce72011-10-03 23:38:36 +00004558 return MatchOperand_NoMatch;
Jim Grosbach741cd732011-10-17 22:26:03 +00004559
4560 // Disambiguate the VMOV forms that can accept an FP immediate.
4561 // vmov.f32 <sreg>, #imm
4562 // vmov.f64 <dreg>, #imm
4563 // vmov.f32 <dreg>, #imm @ vector f32x2
4564 // vmov.f32 <qreg>, #imm @ vector f32x4
4565 //
4566 // There are also the NEON VMOV instructions which expect an
4567 // integer constant. Make sure we don't try to parse an FPImm
4568 // for these:
4569 // vmov.i{8|16|32|64} <dreg|qreg>, #imm
4570 ARMOperand *TyOp = static_cast<ARMOperand*>(Operands[2]);
David Peixottoa872e0e2014-01-07 18:19:23 +00004571 bool isVmovf = TyOp->isToken() && (TyOp->getToken() == ".f32" ||
4572 TyOp->getToken() == ".f64");
4573 ARMOperand *Mnemonic = static_cast<ARMOperand*>(Operands[0]);
4574 bool isFconst = Mnemonic->isToken() && (Mnemonic->getToken() == "fconstd" ||
4575 Mnemonic->getToken() == "fconsts");
4576 if (!(isVmovf || isFconst))
Jim Grosbach741cd732011-10-17 22:26:03 +00004577 return MatchOperand_NoMatch;
4578
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004579 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbache7fbce72011-10-03 23:38:36 +00004580
4581 // Handle negation, as that still comes through as a separate token.
4582 bool isNegative = false;
4583 if (Parser.getTok().is(AsmToken::Minus)) {
4584 isNegative = true;
4585 Parser.Lex();
4586 }
4587 const AsmToken &Tok = Parser.getTok();
Jim Grosbach235c8d22012-01-19 02:47:30 +00004588 SMLoc Loc = Tok.getLoc();
David Peixottoa872e0e2014-01-07 18:19:23 +00004589 if (Tok.is(AsmToken::Real) && isVmovf) {
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004590 APFloat RealVal(APFloat::IEEEsingle, Tok.getString());
Jim Grosbache7fbce72011-10-03 23:38:36 +00004591 uint64_t IntVal = RealVal.bitcastToAPInt().getZExtValue();
4592 // If we had a '-' in front, toggle the sign bit.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004593 IntVal ^= (uint64_t)isNegative << 31;
Jim Grosbache7fbce72011-10-03 23:38:36 +00004594 Parser.Lex(); // Eat the token.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004595 Operands.push_back(ARMOperand::CreateImm(
4596 MCConstantExpr::Create(IntVal, getContext()),
4597 S, Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00004598 return MatchOperand_Success;
4599 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004600 // Also handle plain integers. Instructions which allow floating point
4601 // immediates also allow a raw encoded 8-bit value.
David Peixottoa872e0e2014-01-07 18:19:23 +00004602 if (Tok.is(AsmToken::Integer) && isFconst) {
Jim Grosbache7fbce72011-10-03 23:38:36 +00004603 int64_t Val = Tok.getIntVal();
4604 Parser.Lex(); // Eat the token.
4605 if (Val > 255 || Val < 0) {
Jim Grosbach235c8d22012-01-19 02:47:30 +00004606 Error(Loc, "encoded floating point value out of range");
Jim Grosbache7fbce72011-10-03 23:38:36 +00004607 return MatchOperand_ParseFail;
4608 }
David Peixottoa872e0e2014-01-07 18:19:23 +00004609 float RealVal = ARM_AM::getFPImmFloat(Val);
4610 Val = APFloat(RealVal).bitcastToAPInt().getZExtValue();
4611
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004612 Operands.push_back(ARMOperand::CreateImm(
4613 MCConstantExpr::Create(Val, getContext()), S,
4614 Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00004615 return MatchOperand_Success;
4616 }
4617
Jim Grosbach235c8d22012-01-19 02:47:30 +00004618 Error(Loc, "invalid floating point immediate");
Jim Grosbache7fbce72011-10-03 23:38:36 +00004619 return MatchOperand_ParseFail;
4620}
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004621
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004622/// Parse a arm instruction operand. For now this parses the operand regardless
4623/// of the mnemonic.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004624bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004625 StringRef Mnemonic) {
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004626 SMLoc S, E;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004627
4628 // Check if the current operand has a custom associated parser, if so, try to
4629 // custom parse the operand, or fallback to the general approach.
Jim Grosbach861e49c2011-02-12 01:34:40 +00004630 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
4631 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004632 return false;
Jim Grosbach861e49c2011-02-12 01:34:40 +00004633 // If there wasn't a custom match, try the generic matcher below. Otherwise,
4634 // there was a match, but an error occurred, in which case, just return that
4635 // the operand parsing failed.
4636 if (ResTy == MatchOperand_ParseFail)
4637 return true;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004638
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004639 switch (getLexer().getKind()) {
Bill Wendlingee7f1f92010-11-06 21:42:12 +00004640 default:
4641 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling2063b842010-11-18 23:43:05 +00004642 return true;
Jim Grosbachbb24c592011-07-13 18:49:30 +00004643 case AsmToken::Identifier: {
Chad Rosierb162a5c2013-03-19 23:44:03 +00004644 // If we've seen a branch mnemonic, the next operand must be a label. This
4645 // is true even if the label is a register name. So "br r1" means branch to
4646 // label "r1".
4647 bool ExpectLabel = Mnemonic == "b" || Mnemonic == "bl";
4648 if (!ExpectLabel) {
4649 if (!tryParseRegisterWithWriteBack(Operands))
4650 return false;
4651 int Res = tryParseShiftRegister(Operands);
4652 if (Res == 0) // success
4653 return false;
4654 else if (Res == -1) // irrecoverable error
4655 return true;
4656 // If this is VMRS, check for the apsr_nzcv operand.
4657 if (Mnemonic == "vmrs" &&
4658 Parser.getTok().getString().equals_lower("apsr_nzcv")) {
4659 S = Parser.getTok().getLoc();
4660 Parser.Lex();
4661 Operands.push_back(ARMOperand::CreateToken("APSR_nzcv", S));
4662 return false;
4663 }
Jim Grosbach4ab23b52011-10-03 21:12:43 +00004664 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00004665
4666 // Fall though for the Identifier case that is not a register or a
4667 // special name.
Jim Grosbachbb24c592011-07-13 18:49:30 +00004668 }
Jim Grosbach4e380352011-10-26 21:14:08 +00004669 case AsmToken::LParen: // parenthesized expressions like (_strcmp-4)
Kevin Enderbyb084be92011-01-13 20:32:36 +00004670 case AsmToken::Integer: // things like 1f and 2b as a branch targets
Jim Grosbach5c6b6342011-11-01 22:38:31 +00004671 case AsmToken::String: // quoted label names.
Kevin Enderbyb084be92011-01-13 20:32:36 +00004672 case AsmToken::Dot: { // . as a branch target
Kevin Enderby146dcf22009-10-15 20:48:48 +00004673 // This was not a register so parse other operands that start with an
4674 // identifier (like labels) as expressions and create them as immediates.
4675 const MCExpr *IdVal;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004676 S = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004677 if (getParser().parseExpression(IdVal))
Bill Wendling2063b842010-11-18 23:43:05 +00004678 return true;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004679 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling2063b842010-11-18 23:43:05 +00004680 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
4681 return false;
4682 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004683 case AsmToken::LBrac:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004684 return parseMemory(Operands);
Kevin Enderbya2b99102009-10-09 21:12:28 +00004685 case AsmToken::LCurly:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004686 return parseRegisterList(Operands);
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004687 case AsmToken::Dollar:
Owen Andersonf02d98d2011-08-29 17:17:09 +00004688 case AsmToken::Hash: {
Kevin Enderby3a80dac2009-10-13 23:33:38 +00004689 // #42 -> immediate.
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004690 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004691 Parser.Lex();
Jim Grosbach003607f2012-04-16 21:18:46 +00004692
4693 if (Parser.getTok().isNot(AsmToken::Colon)) {
4694 bool isNegative = Parser.getTok().is(AsmToken::Minus);
4695 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004696 if (getParser().parseExpression(ImmVal))
Jim Grosbach003607f2012-04-16 21:18:46 +00004697 return true;
4698 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ImmVal);
4699 if (CE) {
4700 int32_t Val = CE->getValue();
4701 if (isNegative && Val == 0)
4702 ImmVal = MCConstantExpr::Create(INT32_MIN, getContext());
4703 }
4704 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
4705 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
Jim Grosbach9be2d712013-02-23 00:52:09 +00004706
4707 // There can be a trailing '!' on operands that we want as a separate
Saleem Abdulrasool83e37702013-12-28 03:07:12 +00004708 // '!' Token operand. Handle that here. For example, the compatibility
Jim Grosbach9be2d712013-02-23 00:52:09 +00004709 // alias for 'srsdb sp!, #imm' is 'srsdb #imm!'.
4710 if (Parser.getTok().is(AsmToken::Exclaim)) {
4711 Operands.push_back(ARMOperand::CreateToken(Parser.getTok().getString(),
4712 Parser.getTok().getLoc()));
4713 Parser.Lex(); // Eat exclaim token
4714 }
Jim Grosbach003607f2012-04-16 21:18:46 +00004715 return false;
Owen Andersonf02d98d2011-08-29 17:17:09 +00004716 }
Jim Grosbach003607f2012-04-16 21:18:46 +00004717 // w/ a ':' after the '#', it's just like a plain ':'.
4718 // FALLTHROUGH
Owen Andersonf02d98d2011-08-29 17:17:09 +00004719 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00004720 case AsmToken::Colon: {
4721 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng965b3c72011-01-13 07:58:56 +00004722 // FIXME: Check it's an expression prefix,
4723 // e.g. (FOO - :lower16:BAR) isn't legal.
4724 ARMMCExpr::VariantKind RefKind;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004725 if (parsePrefix(RefKind))
Jason W Kim1f7bc072011-01-11 23:53:41 +00004726 return true;
4727
Evan Cheng965b3c72011-01-13 07:58:56 +00004728 const MCExpr *SubExprVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004729 if (getParser().parseExpression(SubExprVal))
Jason W Kim1f7bc072011-01-11 23:53:41 +00004730 return true;
4731
Evan Cheng965b3c72011-01-13 07:58:56 +00004732 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
Jim Grosbach9659ed92012-09-21 00:26:53 +00004733 getContext());
Jason W Kim1f7bc072011-01-11 23:53:41 +00004734 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng965b3c72011-01-13 07:58:56 +00004735 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim1f7bc072011-01-11 23:53:41 +00004736 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004737 }
David Peixottoe407d092013-12-19 18:12:36 +00004738 case AsmToken::Equal: {
4739 if (Mnemonic != "ldr") // only parse for ldr pseudo (e.g. ldr r0, =val)
4740 return Error(Parser.getTok().getLoc(), "unexpected token in operand");
4741
David Peixottoe407d092013-12-19 18:12:36 +00004742 Parser.Lex(); // Eat '='
4743 const MCExpr *SubExprVal;
4744 if (getParser().parseExpression(SubExprVal))
4745 return true;
4746 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
4747
David Peixottob9b73622014-02-04 17:22:40 +00004748 const MCExpr *CPLoc = getTargetStreamer().addConstantPoolEntry(SubExprVal);
David Peixottoe407d092013-12-19 18:12:36 +00004749 Operands.push_back(ARMOperand::CreateImm(CPLoc, S, E));
4750 return false;
4751 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00004752 }
4753}
4754
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004755// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng965b3c72011-01-13 07:58:56 +00004756// :lower16: and :upper16:.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004757bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng965b3c72011-01-13 07:58:56 +00004758 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim1f7bc072011-01-11 23:53:41 +00004759
Saleem Abdulrasool435f4562014-01-10 04:38:40 +00004760 // consume an optional '#' (GNU compatibility)
4761 if (getLexer().is(AsmToken::Hash))
4762 Parser.Lex();
4763
Jason W Kim1f7bc072011-01-11 23:53:41 +00004764 // :lower16: and :upper16: modifiers
Jason W Kim93229972011-01-13 00:27:00 +00004765 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim1f7bc072011-01-11 23:53:41 +00004766 Parser.Lex(); // Eat ':'
4767
4768 if (getLexer().isNot(AsmToken::Identifier)) {
4769 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
4770 return true;
4771 }
4772
4773 StringRef IDVal = Parser.getTok().getIdentifier();
4774 if (IDVal == "lower16") {
Evan Cheng965b3c72011-01-13 07:58:56 +00004775 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim1f7bc072011-01-11 23:53:41 +00004776 } else if (IDVal == "upper16") {
Evan Cheng965b3c72011-01-13 07:58:56 +00004777 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim1f7bc072011-01-11 23:53:41 +00004778 } else {
4779 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
4780 return true;
4781 }
4782 Parser.Lex();
4783
4784 if (getLexer().isNot(AsmToken::Colon)) {
4785 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
4786 return true;
4787 }
4788 Parser.Lex(); // Eat the last ':'
4789 return false;
4790}
4791
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004792/// \brief Given a mnemonic, split out possible predication code and carry
4793/// setting letters to form a canonical mnemonic and flags.
4794//
Daniel Dunbar876bb0182011-01-10 12:24:52 +00004795// FIXME: Would be nice to autogen this.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00004796// FIXME: This is a bit of a maze of special cases.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004797StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004798 unsigned &PredicationCode,
4799 bool &CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00004800 unsigned &ProcessorIMod,
4801 StringRef &ITMask) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004802 PredicationCode = ARMCC::AL;
4803 CarrySetting = false;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004804 ProcessorIMod = 0;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004805
Daniel Dunbar876bb0182011-01-10 12:24:52 +00004806 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004807 //
4808 // FIXME: Would be nice to autogen this.
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004809 if ((Mnemonic == "movs" && isThumb()) ||
4810 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
4811 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
4812 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
4813 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
Richard Barton8d519fe2013-09-05 14:14:19 +00004814 Mnemonic == "vaclt" || Mnemonic == "vacle" || Mnemonic == "hlt" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004815 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
4816 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
Jim Grosbache16acac2011-12-19 19:43:50 +00004817 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal" ||
Joey Gouly2efaa732013-07-06 20:50:18 +00004818 Mnemonic == "fmuls" || Mnemonic == "vmaxnm" || Mnemonic == "vminnm" ||
Joey Gouly0f12aa22013-07-09 11:26:18 +00004819 Mnemonic == "vcvta" || Mnemonic == "vcvtn" || Mnemonic == "vcvtp" ||
4820 Mnemonic == "vcvtm" || Mnemonic == "vrinta" || Mnemonic == "vrintn" ||
4821 Mnemonic == "vrintp" || Mnemonic == "vrintm" || Mnemonic.startswith("vsel"))
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004822 return Mnemonic;
Daniel Dunbar75d26be2010-08-11 06:37:16 +00004823
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00004824 // First, split out any predication code. Ignore mnemonics we know aren't
4825 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbach8d114902011-07-20 18:20:31 +00004826 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach0c398b92011-07-27 21:58:11 +00004827 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach3636be32011-08-22 23:55:58 +00004828 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" &&
Jim Grosbachf6d5d602011-09-01 18:22:13 +00004829 Mnemonic != "sbcs" && Mnemonic != "rscs") {
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00004830 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
4831 .Case("eq", ARMCC::EQ)
4832 .Case("ne", ARMCC::NE)
4833 .Case("hs", ARMCC::HS)
4834 .Case("cs", ARMCC::HS)
4835 .Case("lo", ARMCC::LO)
4836 .Case("cc", ARMCC::LO)
4837 .Case("mi", ARMCC::MI)
4838 .Case("pl", ARMCC::PL)
4839 .Case("vs", ARMCC::VS)
4840 .Case("vc", ARMCC::VC)
4841 .Case("hi", ARMCC::HI)
4842 .Case("ls", ARMCC::LS)
4843 .Case("ge", ARMCC::GE)
4844 .Case("lt", ARMCC::LT)
4845 .Case("gt", ARMCC::GT)
4846 .Case("le", ARMCC::LE)
4847 .Case("al", ARMCC::AL)
4848 .Default(~0U);
4849 if (CC != ~0U) {
4850 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
4851 PredicationCode = CC;
4852 }
Bill Wendling193961b2010-10-29 23:50:21 +00004853 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00004854
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004855 // Next, determine if we have a carry setting bit. We explicitly ignore all
4856 // the instructions we know end in 's'.
4857 if (Mnemonic.endswith("s") &&
Jim Grosbachd3e8e292011-08-17 22:49:09 +00004858 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004859 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
4860 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
4861 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbach086d0132011-12-08 00:49:29 +00004862 Mnemonic == "vrsqrts" || Mnemonic == "srs" || Mnemonic == "flds" ||
Jim Grosbach54337b82011-12-10 00:01:02 +00004863 Mnemonic == "fmrs" || Mnemonic == "fsqrts" || Mnemonic == "fsubs" ||
Jim Grosbach92a939a2011-12-19 19:02:41 +00004864 Mnemonic == "fsts" || Mnemonic == "fcpys" || Mnemonic == "fdivs" ||
Jim Grosbachd74560b2012-03-15 20:48:18 +00004865 Mnemonic == "fmuls" || Mnemonic == "fcmps" || Mnemonic == "fcmpzs" ||
David Peixottoa872e0e2014-01-07 18:19:23 +00004866 Mnemonic == "vfms" || Mnemonic == "vfnms" || Mnemonic == "fconsts" ||
Jim Grosbach51726e22011-07-29 20:26:09 +00004867 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004868 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
4869 CarrySetting = true;
4870 }
4871
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004872 // The "cps" instruction can have a interrupt mode operand which is glued into
4873 // the mnemonic. Check if this is the case, split it and parse the imod op
4874 if (Mnemonic.startswith("cps")) {
4875 // Split out any imod code.
4876 unsigned IMod =
4877 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
4878 .Case("ie", ARM_PROC::IE)
4879 .Case("id", ARM_PROC::ID)
4880 .Default(~0U);
4881 if (IMod != ~0U) {
4882 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
4883 ProcessorIMod = IMod;
4884 }
4885 }
4886
Jim Grosbach3d1eac82011-08-26 21:43:41 +00004887 // The "it" instruction has the condition mask on the end of the mnemonic.
4888 if (Mnemonic.startswith("it")) {
4889 ITMask = Mnemonic.slice(2, Mnemonic.size());
4890 Mnemonic = Mnemonic.slice(0, 2);
4891 }
4892
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004893 return Mnemonic;
4894}
Daniel Dunbar5a384c82011-01-11 15:59:53 +00004895
4896/// \brief Given a canonical mnemonic, determine if the instruction ever allows
4897/// inclusion of carry set or predication code operands.
4898//
4899// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopese6290cc2011-01-18 20:55:11 +00004900void ARMAsmParser::
Amara Emerson33089092013-09-19 11:59:01 +00004901getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
4902 bool &CanAcceptCarrySet, bool &CanAcceptPredicationCode) {
Daniel Dunbar09264122011-01-11 19:06:29 +00004903 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
4904 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
Jim Grosbachd73c6452011-09-16 18:05:48 +00004905 Mnemonic == "add" || Mnemonic == "adc" ||
Daniel Dunbar09264122011-01-11 19:06:29 +00004906 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Jim Grosbachfc545182011-09-19 23:31:02 +00004907 Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbar09264122011-01-11 19:06:29 +00004908 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
Jim Grosbachfc545182011-09-19 23:31:02 +00004909 Mnemonic == "sbc" || Mnemonic == "eor" || Mnemonic == "neg" ||
Evan Chengaca6c822012-04-11 00:13:00 +00004910 Mnemonic == "vfm" || Mnemonic == "vfnm" ||
Jim Grosbachd73c6452011-09-16 18:05:48 +00004911 (!isThumb() && (Mnemonic == "smull" || Mnemonic == "mov" ||
Jim Grosbachfc545182011-09-19 23:31:02 +00004912 Mnemonic == "mla" || Mnemonic == "smlal" ||
4913 Mnemonic == "umlal" || Mnemonic == "umull"))) {
Daniel Dunbar09264122011-01-11 19:06:29 +00004914 CanAcceptCarrySet = true;
Jim Grosbach6c45b752011-09-16 16:39:25 +00004915 } else
Daniel Dunbar09264122011-01-11 19:06:29 +00004916 CanAcceptCarrySet = false;
Daniel Dunbar5a384c82011-01-11 15:59:53 +00004917
Tim Northover2c45a382013-06-26 16:52:40 +00004918 if (Mnemonic == "bkpt" || Mnemonic == "cbnz" || Mnemonic == "setend" ||
4919 Mnemonic == "cps" || Mnemonic == "it" || Mnemonic == "cbz" ||
Joey Gouly2f8890e2013-09-18 09:45:55 +00004920 Mnemonic == "trap" || Mnemonic == "hlt" || Mnemonic.startswith("crc32") ||
Joey Gouly2d0175e2013-07-09 09:59:04 +00004921 Mnemonic.startswith("cps") || Mnemonic.startswith("vsel") ||
4922 Mnemonic == "vmaxnm" || Mnemonic == "vminnm" || Mnemonic == "vcvta" ||
Joey Gouly0f12aa22013-07-09 11:26:18 +00004923 Mnemonic == "vcvtn" || Mnemonic == "vcvtp" || Mnemonic == "vcvtm" ||
4924 Mnemonic == "vrinta" || Mnemonic == "vrintn" || Mnemonic == "vrintp" ||
Amara Emerson33089092013-09-19 11:59:01 +00004925 Mnemonic == "vrintm" || Mnemonic.startswith("aes") ||
4926 Mnemonic.startswith("sha1") || Mnemonic.startswith("sha256") ||
4927 (FullInst.startswith("vmull") && FullInst.endswith(".p64"))) {
Tim Northover2c45a382013-06-26 16:52:40 +00004928 // These mnemonics are never predicable
Daniel Dunbar5a384c82011-01-11 15:59:53 +00004929 CanAcceptPredicationCode = false;
Tim Northover2c45a382013-06-26 16:52:40 +00004930 } else if (!isThumb()) {
4931 // Some instructions are only predicable in Thumb mode
4932 CanAcceptPredicationCode
4933 = Mnemonic != "cdp2" && Mnemonic != "clrex" && Mnemonic != "mcr2" &&
4934 Mnemonic != "mcrr2" && Mnemonic != "mrc2" && Mnemonic != "mrrc2" &&
4935 Mnemonic != "dmb" && Mnemonic != "dsb" && Mnemonic != "isb" &&
4936 Mnemonic != "pld" && Mnemonic != "pli" && Mnemonic != "pldw" &&
4937 Mnemonic != "ldc2" && Mnemonic != "ldc2l" &&
4938 Mnemonic != "stc2" && Mnemonic != "stc2l" &&
4939 !Mnemonic.startswith("rfe") && !Mnemonic.startswith("srs");
4940 } else if (isThumbOne()) {
Tim Northoverf86d1f02013-10-07 11:10:47 +00004941 if (hasV6MOps())
4942 CanAcceptPredicationCode = Mnemonic != "movs";
4943 else
4944 CanAcceptPredicationCode = Mnemonic != "nop" && Mnemonic != "movs";
Jim Grosbach6c45b752011-09-16 16:39:25 +00004945 } else
Daniel Dunbar5a384c82011-01-11 15:59:53 +00004946 CanAcceptPredicationCode = true;
Daniel Dunbar876bb0182011-01-10 12:24:52 +00004947}
4948
Jim Grosbach7283da92011-08-16 21:12:37 +00004949bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
4950 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbach1d3c1372011-09-01 00:28:52 +00004951 // FIXME: This is all horribly hacky. We really need a better way to deal
4952 // with optional operands like this in the matcher table.
Jim Grosbach7283da92011-08-16 21:12:37 +00004953
4954 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
4955 // another does not. Specifically, the MOVW instruction does not. So we
4956 // special case it here and remove the defaulted (non-setting) cc_out
4957 // operand if that's the instruction we're trying to match.
4958 //
4959 // We do this as post-processing of the explicit operands rather than just
4960 // conditionally adding the cc_out in the first place because we need
4961 // to check the type of the parsed immediate operand.
Owen Andersond7791b92011-09-14 22:46:14 +00004962 if (Mnemonic == "mov" && Operands.size() > 4 && !isThumb() &&
Jim Grosbach7283da92011-08-16 21:12:37 +00004963 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
4964 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
4965 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
4966 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00004967
4968 // Register-register 'add' for thumb does not have a cc_out operand
4969 // when there are only two register operands.
4970 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
4971 static_cast<ARMOperand*>(Operands[3])->isReg() &&
4972 static_cast<ARMOperand*>(Operands[4])->isReg() &&
4973 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
4974 return true;
Jim Grosbach0a0b3072011-08-24 21:22:15 +00004975 // Register-register 'add' for thumb does not have a cc_out operand
Jim Grosbach1d3c1372011-09-01 00:28:52 +00004976 // when it's an ADD Rdm, SP, {Rdm|#imm0_255} instruction. We do
4977 // have to check the immediate range here since Thumb2 has a variant
4978 // that can handle a different range and has a cc_out operand.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00004979 if (((isThumb() && Mnemonic == "add") ||
4980 (isThumbTwo() && Mnemonic == "sub")) &&
4981 Operands.size() == 6 &&
Jim Grosbach0a0b3072011-08-24 21:22:15 +00004982 static_cast<ARMOperand*>(Operands[3])->isReg() &&
4983 static_cast<ARMOperand*>(Operands[4])->isReg() &&
4984 static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::SP &&
Jim Grosbach1d3c1372011-09-01 00:28:52 +00004985 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
Jim Grosbachdf5a2442012-04-10 17:31:55 +00004986 ((Mnemonic == "add" &&static_cast<ARMOperand*>(Operands[5])->isReg()) ||
Jim Grosbach1d3c1372011-09-01 00:28:52 +00004987 static_cast<ARMOperand*>(Operands[5])->isImm0_1020s4()))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00004988 return true;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00004989 // For Thumb2, add/sub immediate does not have a cc_out operand for the
4990 // imm0_4095 variant. That's the least-preferred variant when
Jim Grosbach1d3c1372011-09-01 00:28:52 +00004991 // selecting via the generic "add" mnemonic, so to know that we
4992 // should remove the cc_out operand, we have to explicitly check that
4993 // it's not one of the other variants. Ugh.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00004994 if (isThumbTwo() && (Mnemonic == "add" || Mnemonic == "sub") &&
4995 Operands.size() == 6 &&
Jim Grosbach1d3c1372011-09-01 00:28:52 +00004996 static_cast<ARMOperand*>(Operands[3])->isReg() &&
4997 static_cast<ARMOperand*>(Operands[4])->isReg() &&
4998 static_cast<ARMOperand*>(Operands[5])->isImm()) {
4999 // Nest conditions rather than one big 'if' statement for readability.
5000 //
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005001 // If both registers are low, we're in an IT block, and the immediate is
5002 // in range, we should use encoding T1 instead, which has a cc_out.
5003 if (inITBlock() &&
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005004 isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) &&
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005005 isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) &&
5006 static_cast<ARMOperand*>(Operands[5])->isImm0_7())
5007 return false;
Tilmann Schelleref5666f2013-07-03 20:38:01 +00005008 // Check against T3. If the second register is the PC, this is an
5009 // alternate form of ADR, which uses encoding T4, so check for that too.
5010 if (static_cast<ARMOperand*>(Operands[4])->getReg() != ARM::PC &&
5011 static_cast<ARMOperand*>(Operands[5])->isT2SOImm())
5012 return false;
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005013
5014 // Otherwise, we use encoding T4, which does not have a cc_out
5015 // operand.
5016 return true;
5017 }
5018
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005019 // The thumb2 multiply instruction doesn't have a CCOut register, so
5020 // if we have a "mul" mnemonic in Thumb mode, check if we'll be able to
5021 // use the 16-bit encoding or not.
5022 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 6 &&
5023 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
5024 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5025 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5026 static_cast<ARMOperand*>(Operands[5])->isReg() &&
5027 // If the registers aren't low regs, the destination reg isn't the
5028 // same as one of the source regs, or the cc_out operand is zero
5029 // outside of an IT block, we have to use the 32-bit encoding, so
5030 // remove the cc_out operand.
5031 (!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) ||
5032 !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) ||
Jim Grosbach6efa7b92011-11-15 19:29:45 +00005033 !isARMLowRegister(static_cast<ARMOperand*>(Operands[5])->getReg()) ||
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005034 !inITBlock() ||
5035 (static_cast<ARMOperand*>(Operands[3])->getReg() !=
5036 static_cast<ARMOperand*>(Operands[5])->getReg() &&
5037 static_cast<ARMOperand*>(Operands[3])->getReg() !=
5038 static_cast<ARMOperand*>(Operands[4])->getReg())))
5039 return true;
5040
Jim Grosbachefa7e952011-11-15 19:55:16 +00005041 // Also check the 'mul' syntax variant that doesn't specify an explicit
5042 // destination register.
5043 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 5 &&
5044 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
5045 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5046 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5047 // If the registers aren't low regs or the cc_out operand is zero
5048 // outside of an IT block, we have to use the 32-bit encoding, so
5049 // remove the cc_out operand.
5050 (!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) ||
5051 !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) ||
5052 !inITBlock()))
5053 return true;
5054
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005055
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005056
Jim Grosbach4b701af2011-08-24 21:42:27 +00005057 // Register-register 'add/sub' for thumb does not have a cc_out operand
5058 // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also
5059 // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't
5060 // right, this will result in better diagnostics (which operand is off)
5061 // anyway.
5062 if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") &&
5063 (Operands.size() == 5 || Operands.size() == 6) &&
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005064 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5065 static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::SP &&
Jim Grosbachdf5a2442012-04-10 17:31:55 +00005066 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
5067 (static_cast<ARMOperand*>(Operands[4])->isImm() ||
5068 (Operands.size() == 6 &&
5069 static_cast<ARMOperand*>(Operands[5])->isImm())))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005070 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005071
Jim Grosbach7283da92011-08-16 21:12:37 +00005072 return false;
5073}
5074
Joey Goulye8602552013-07-19 16:34:16 +00005075bool ARMAsmParser::shouldOmitPredicateOperand(
5076 StringRef Mnemonic, SmallVectorImpl<MCParsedAsmOperand *> &Operands) {
5077 // VRINT{Z, R, X} have a predicate operand in VFP, but not in NEON
5078 unsigned RegIdx = 3;
5079 if ((Mnemonic == "vrintz" || Mnemonic == "vrintx" || Mnemonic == "vrintr") &&
5080 static_cast<ARMOperand *>(Operands[2])->getToken() == ".f32") {
5081 if (static_cast<ARMOperand *>(Operands[3])->isToken() &&
5082 static_cast<ARMOperand *>(Operands[3])->getToken() == ".f32")
5083 RegIdx = 4;
5084
5085 if (static_cast<ARMOperand *>(Operands[RegIdx])->isReg() &&
5086 (ARMMCRegisterClasses[ARM::DPRRegClassID]
5087 .contains(static_cast<ARMOperand *>(Operands[RegIdx])->getReg()) ||
5088 ARMMCRegisterClasses[ARM::QPRRegClassID]
5089 .contains(static_cast<ARMOperand *>(Operands[RegIdx])->getReg())))
5090 return true;
5091 }
Joey Goulyf520d5e2013-07-19 16:45:16 +00005092 return false;
Joey Goulye8602552013-07-19 16:34:16 +00005093}
5094
Jim Grosbach12952fe2011-11-11 23:08:10 +00005095static bool isDataTypeToken(StringRef Tok) {
5096 return Tok == ".8" || Tok == ".16" || Tok == ".32" || Tok == ".64" ||
5097 Tok == ".i8" || Tok == ".i16" || Tok == ".i32" || Tok == ".i64" ||
5098 Tok == ".u8" || Tok == ".u16" || Tok == ".u32" || Tok == ".u64" ||
5099 Tok == ".s8" || Tok == ".s16" || Tok == ".s32" || Tok == ".s64" ||
5100 Tok == ".p8" || Tok == ".p16" || Tok == ".f32" || Tok == ".f64" ||
5101 Tok == ".f" || Tok == ".d";
5102}
5103
5104// FIXME: This bit should probably be handled via an explicit match class
5105// in the .td files that matches the suffix instead of having it be
5106// a literal string token the way it is now.
5107static bool doesIgnoreDataTypeSuffix(StringRef Mnemonic, StringRef DT) {
5108 return Mnemonic.startswith("vldm") || Mnemonic.startswith("vstm");
5109}
Chad Rosier9f7a2212013-04-18 22:35:36 +00005110static void applyMnemonicAliases(StringRef &Mnemonic, unsigned Features,
5111 unsigned VariantID);
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005112
5113static bool RequiresVFPRegListValidation(StringRef Inst,
5114 bool &AcceptSinglePrecisionOnly,
5115 bool &AcceptDoublePrecisionOnly) {
5116 if (Inst.size() < 7)
5117 return false;
5118
5119 if (Inst.startswith("fldm") || Inst.startswith("fstm")) {
5120 StringRef AddressingMode = Inst.substr(4, 2);
5121 if (AddressingMode == "ia" || AddressingMode == "db" ||
5122 AddressingMode == "ea" || AddressingMode == "fd") {
5123 AcceptSinglePrecisionOnly = Inst[6] == 's';
5124 AcceptDoublePrecisionOnly = Inst[6] == 'd' || Inst[6] == 'x';
5125 return true;
5126 }
5127 }
5128
5129 return false;
5130}
5131
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005132/// Parse an arm instruction mnemonic followed by its operands.
Chad Rosierf0e87202012-10-25 20:41:34 +00005133bool ARMAsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
5134 SMLoc NameLoc,
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005135 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005136 // FIXME: Can this be done via tablegen in some fashion?
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005137 bool RequireVFPRegisterListCheck;
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005138 bool AcceptSinglePrecisionOnly;
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005139 bool AcceptDoublePrecisionOnly;
5140 RequireVFPRegisterListCheck =
5141 RequiresVFPRegListValidation(Name, AcceptSinglePrecisionOnly,
5142 AcceptDoublePrecisionOnly);
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005143
Jim Grosbach8be2f652011-12-09 23:34:09 +00005144 // Apply mnemonic aliases before doing anything else, as the destination
Saleem Abdulrasoola1937cb2013-12-29 17:58:31 +00005145 // mnemonic may include suffices and we want to handle them normally.
Jim Grosbach8be2f652011-12-09 23:34:09 +00005146 // The generic tblgen'erated code does this later, at the start of
5147 // MatchInstructionImpl(), but that's too late for aliases that include
5148 // any sort of suffix.
5149 unsigned AvailableFeatures = getAvailableFeatures();
Chad Rosier9f7a2212013-04-18 22:35:36 +00005150 unsigned AssemblerDialect = getParser().getAssemblerDialect();
5151 applyMnemonicAliases(Name, AvailableFeatures, AssemblerDialect);
Jim Grosbach8be2f652011-12-09 23:34:09 +00005152
Jim Grosbachab5830e2011-12-14 02:16:11 +00005153 // First check for the ARM-specific .req directive.
5154 if (Parser.getTok().is(AsmToken::Identifier) &&
5155 Parser.getTok().getIdentifier() == ".req") {
5156 parseDirectiveReq(Name, NameLoc);
5157 // We always return 'error' for this, as we're done with this
5158 // statement and don't need to match the 'instruction."
5159 return true;
5160 }
5161
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005162 // Create the leading tokens for the mnemonic, split by '.' characters.
5163 size_t Start = 0, Next = Name.find('.');
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005164 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005165
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005166 // Split out the predication code and carry setting flag from the mnemonic.
5167 unsigned PredicationCode;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005168 unsigned ProcessorIMod;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005169 bool CarrySetting;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005170 StringRef ITMask;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005171 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005172 ProcessorIMod, ITMask);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005173
Jim Grosbach1c171b12011-08-25 17:23:55 +00005174 // In Thumb1, only the branch (B) instruction can be predicated.
5175 if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005176 Parser.eatToEndOfStatement();
Jim Grosbach1c171b12011-08-25 17:23:55 +00005177 return Error(NameLoc, "conditional execution not supported in Thumb1");
5178 }
5179
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005180 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
5181
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005182 // Handle the IT instruction ITMask. Convert it to a bitmask. This
5183 // is the mask as it will be for the IT encoding if the conditional
5184 // encoding has a '1' as it's bit0 (i.e. 't' ==> '1'). In the case
5185 // where the conditional bit0 is zero, the instruction post-processing
5186 // will adjust the mask accordingly.
5187 if (Mnemonic == "it") {
Jim Grosbached16ec42011-08-29 22:24:09 +00005188 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + 2);
5189 if (ITMask.size() > 3) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005190 Parser.eatToEndOfStatement();
Jim Grosbached16ec42011-08-29 22:24:09 +00005191 return Error(Loc, "too many conditions on IT instruction");
5192 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005193 unsigned Mask = 8;
5194 for (unsigned i = ITMask.size(); i != 0; --i) {
5195 char pos = ITMask[i - 1];
5196 if (pos != 't' && pos != 'e') {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005197 Parser.eatToEndOfStatement();
Jim Grosbached16ec42011-08-29 22:24:09 +00005198 return Error(Loc, "illegal IT block condition mask '" + ITMask + "'");
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005199 }
5200 Mask >>= 1;
5201 if (ITMask[i - 1] == 't')
5202 Mask |= 8;
5203 }
Jim Grosbached16ec42011-08-29 22:24:09 +00005204 Operands.push_back(ARMOperand::CreateITMask(Mask, Loc));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005205 }
5206
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005207 // FIXME: This is all a pretty gross hack. We should automatically handle
5208 // optional operands like this via tblgen.
Bill Wendling219dabd2010-11-21 10:56:05 +00005209
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005210 // Next, add the CCOut and ConditionCode operands, if needed.
5211 //
5212 // For mnemonics which can ever incorporate a carry setting bit or predication
5213 // code, our matching model involves us always generating CCOut and
5214 // ConditionCode operands to match the mnemonic "as written" and then we let
5215 // the matcher deal with finding the right instruction or generating an
5216 // appropriate error.
5217 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Amara Emerson33089092013-09-19 11:59:01 +00005218 getMnemonicAcceptInfo(Mnemonic, Name, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005219
Jim Grosbach03a8a162011-07-14 22:04:21 +00005220 // If we had a carry-set on an instruction that can't do that, issue an
5221 // error.
5222 if (!CanAcceptCarrySet && CarrySetting) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005223 Parser.eatToEndOfStatement();
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005224 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach03a8a162011-07-14 22:04:21 +00005225 "' can not set flags, but 's' suffix specified");
5226 }
Jim Grosbach0a547702011-07-22 17:44:50 +00005227 // If we had a predication code on an instruction that can't do that, issue an
5228 // error.
5229 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005230 Parser.eatToEndOfStatement();
Jim Grosbach0a547702011-07-22 17:44:50 +00005231 return Error(NameLoc, "instruction '" + Mnemonic +
5232 "' is not predicable, but condition code specified");
5233 }
Jim Grosbach03a8a162011-07-14 22:04:21 +00005234
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005235 // Add the carry setting operand, if necessary.
Jim Grosbached16ec42011-08-29 22:24:09 +00005236 if (CanAcceptCarrySet) {
5237 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size());
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005238 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
Jim Grosbached16ec42011-08-29 22:24:09 +00005239 Loc));
5240 }
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005241
5242 // Add the predication code operand, if necessary.
5243 if (CanAcceptPredicationCode) {
Jim Grosbached16ec42011-08-29 22:24:09 +00005244 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size() +
5245 CarrySetting);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005246 Operands.push_back(ARMOperand::CreateCondCode(
Jim Grosbached16ec42011-08-29 22:24:09 +00005247 ARMCC::CondCodes(PredicationCode), Loc));
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005248 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005249
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005250 // Add the processor imod operand, if necessary.
5251 if (ProcessorIMod) {
5252 Operands.push_back(ARMOperand::CreateImm(
5253 MCConstantExpr::Create(ProcessorIMod, getContext()),
5254 NameLoc, NameLoc));
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005255 }
5256
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005257 // Add the remaining tokens in the mnemonic.
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005258 while (Next != StringRef::npos) {
5259 Start = Next;
5260 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005261 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005262
Jim Grosbach12952fe2011-11-11 23:08:10 +00005263 // Some NEON instructions have an optional datatype suffix that is
5264 // completely ignored. Check for that.
5265 if (isDataTypeToken(ExtraToken) &&
5266 doesIgnoreDataTypeSuffix(Mnemonic, ExtraToken))
5267 continue;
5268
Kevin Enderbyc5d09352013-06-18 20:19:24 +00005269 // For for ARM mode generate an error if the .n qualifier is used.
5270 if (ExtraToken == ".n" && !isThumb()) {
5271 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
Saleem Abdulrasoolbdae4b82014-01-12 05:25:44 +00005272 Parser.eatToEndOfStatement();
Kevin Enderbyc5d09352013-06-18 20:19:24 +00005273 return Error(Loc, "instruction with .n (narrow) qualifier not allowed in "
5274 "arm mode");
5275 }
5276
5277 // The .n qualifier is always discarded as that is what the tables
5278 // and matcher expect. In ARM mode the .w qualifier has no effect,
5279 // so discard it to avoid errors that can be caused by the matcher.
5280 if (ExtraToken != ".n" && (isThumb() || ExtraToken != ".w")) {
Jim Grosbach39c6e1d2011-09-07 16:06:04 +00005281 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
5282 Operands.push_back(ARMOperand::CreateToken(ExtraToken, Loc));
5283 }
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005284 }
5285
5286 // Read the remaining operands.
5287 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005288 // Read the first operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005289 if (parseOperand(Operands, Mnemonic)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005290 Parser.eatToEndOfStatement();
Chris Lattnera2a9d162010-09-11 16:18:25 +00005291 return true;
5292 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005293
5294 while (getLexer().is(AsmToken::Comma)) {
Sean Callanana83fd7d2010-01-19 20:27:46 +00005295 Parser.Lex(); // Eat the comma.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005296
5297 // Parse and remember the operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005298 if (parseOperand(Operands, Mnemonic)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005299 Parser.eatToEndOfStatement();
Chris Lattnera2a9d162010-09-11 16:18:25 +00005300 return true;
5301 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005302 }
5303 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00005304
Chris Lattnera2a9d162010-09-11 16:18:25 +00005305 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Jim Grosbachb8d9f512011-10-07 18:27:04 +00005306 SMLoc Loc = getLexer().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005307 Parser.eatToEndOfStatement();
Jim Grosbachb8d9f512011-10-07 18:27:04 +00005308 return Error(Loc, "unexpected token in argument list");
Chris Lattnera2a9d162010-09-11 16:18:25 +00005309 }
Bill Wendlingee7f1f92010-11-06 21:42:12 +00005310
Chris Lattner91689c12010-09-08 05:10:46 +00005311 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005312
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005313 if (RequireVFPRegisterListCheck) {
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005314 ARMOperand *Op = static_cast<ARMOperand*>(Operands.back());
Saleem Abdulrasoolaca443c2013-12-29 18:53:16 +00005315 if (AcceptSinglePrecisionOnly && !Op->isSPRRegList())
5316 return Error(Op->getStartLoc(),
5317 "VFP/Neon single precision register expected");
5318 if (AcceptDoublePrecisionOnly && !Op->isDPRRegList())
5319 return Error(Op->getStartLoc(),
5320 "VFP/Neon double precision register expected");
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005321 }
5322
Jim Grosbach7283da92011-08-16 21:12:37 +00005323 // Some instructions, mostly Thumb, have forms for the same mnemonic that
5324 // do and don't have a cc_out optional-def operand. With some spot-checks
5325 // of the operand list, we can figure out which variant we're trying to
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005326 // parse and adjust accordingly before actually matching. We shouldn't ever
5327 // try to remove a cc_out operand that was explicitly set on the the
5328 // mnemonic, of course (CarrySetting == true). Reason number #317 the
5329 // table driven matcher doesn't fit well with the ARM instruction set.
5330 if (!CarrySetting && shouldOmitCCOutOperand(Mnemonic, Operands)) {
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005331 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
5332 Operands.erase(Operands.begin() + 1);
5333 delete Op;
5334 }
5335
Joey Goulye8602552013-07-19 16:34:16 +00005336 // Some instructions have the same mnemonic, but don't always
5337 // have a predicate. Distinguish them here and delete the
5338 // predicate if needed.
5339 if (shouldOmitPredicateOperand(Mnemonic, Operands)) {
5340 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
5341 Operands.erase(Operands.begin() + 1);
5342 delete Op;
5343 }
5344
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005345 // ARM mode 'blx' need special handling, as the register operand version
5346 // is predicable, but the label operand version is not. So, we can't rely
5347 // on the Mnemonic based checking to correctly figure out when to put
Jim Grosbach6e5778f2011-10-07 23:24:09 +00005348 // a k_CondCode operand in the list. If we're trying to match the label
5349 // version, remove the k_CondCode operand here.
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005350 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
5351 static_cast<ARMOperand*>(Operands[2])->isImm()) {
5352 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
5353 Operands.erase(Operands.begin() + 1);
5354 delete Op;
5355 }
Jim Grosbach8cffa282011-08-11 23:51:13 +00005356
Weiming Zhao8f56f882012-11-16 21:55:34 +00005357 // Adjust operands of ldrexd/strexd to MCK_GPRPair.
5358 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
5359 // a single GPRPair reg operand is used in the .td file to replace the two
5360 // GPRs. However, when parsing from asm, the two GRPs cannot be automatically
5361 // expressed as a GPRPair, so we have to manually merge them.
5362 // FIXME: We would really like to be able to tablegen'erate this.
5363 if (!isThumb() && Operands.size() > 4 &&
Joey Goulye6d165c2013-08-27 17:38:16 +00005364 (Mnemonic == "ldrexd" || Mnemonic == "strexd" || Mnemonic == "ldaexd" ||
5365 Mnemonic == "stlexd")) {
5366 bool isLoad = (Mnemonic == "ldrexd" || Mnemonic == "ldaexd");
Weiming Zhao8f56f882012-11-16 21:55:34 +00005367 unsigned Idx = isLoad ? 2 : 3;
5368 ARMOperand* Op1 = static_cast<ARMOperand*>(Operands[Idx]);
5369 ARMOperand* Op2 = static_cast<ARMOperand*>(Operands[Idx+1]);
5370
5371 const MCRegisterClass& MRC = MRI->getRegClass(ARM::GPRRegClassID);
5372 // Adjust only if Op1 and Op2 are GPRs.
5373 if (Op1->isReg() && Op2->isReg() && MRC.contains(Op1->getReg()) &&
5374 MRC.contains(Op2->getReg())) {
5375 unsigned Reg1 = Op1->getReg();
5376 unsigned Reg2 = Op2->getReg();
5377 unsigned Rt = MRI->getEncodingValue(Reg1);
5378 unsigned Rt2 = MRI->getEncodingValue(Reg2);
5379
5380 // Rt2 must be Rt + 1 and Rt must be even.
5381 if (Rt + 1 != Rt2 || (Rt & 1)) {
5382 Error(Op2->getStartLoc(), isLoad ?
5383 "destination operands must be sequential" :
5384 "source operands must be sequential");
5385 return true;
5386 }
5387 unsigned NewReg = MRI->getMatchingSuperReg(Reg1, ARM::gsub_0,
5388 &(MRI->getRegClass(ARM::GPRPairRegClassID)));
5389 Operands.erase(Operands.begin() + Idx, Operands.begin() + Idx + 2);
5390 Operands.insert(Operands.begin() + Idx, ARMOperand::CreateReg(
5391 NewReg, Op1->getStartLoc(), Op2->getEndLoc()));
5392 delete Op1;
5393 delete Op2;
5394 }
5395 }
5396
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00005397 // GNU Assembler extension (compatibility)
5398 if ((Mnemonic == "ldrd" || Mnemonic == "strd") && !isThumb() &&
5399 Operands.size() == 4) {
5400 ARMOperand *Op = static_cast<ARMOperand *>(Operands[2]);
5401 assert(Op->isReg() && "expected register argument");
5402 assert(MRI->getMatchingSuperReg(Op->getReg(), ARM::gsub_0,
5403 &MRI->getRegClass(ARM::GPRPairRegClassID))
5404 && "expected register pair");
5405 Operands.insert(Operands.begin() + 3,
5406 ARMOperand::CreateReg(Op->getReg() + 1, Op->getStartLoc(),
5407 Op->getEndLoc()));
5408 }
5409
Kevin Enderby78f95722013-07-31 21:05:30 +00005410 // FIXME: As said above, this is all a pretty gross hack. This instruction
5411 // does not fit with other "subs" and tblgen.
5412 // Adjust operands of B9.3.19 SUBS PC, LR, #imm (Thumb2) system instruction
5413 // so the Mnemonic is the original name "subs" and delete the predicate
5414 // operand so it will match the table entry.
5415 if (isThumbTwo() && Mnemonic == "sub" && Operands.size() == 6 &&
5416 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5417 static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::PC &&
5418 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5419 static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::LR &&
5420 static_cast<ARMOperand*>(Operands[5])->isImm()) {
5421 ARMOperand *Op0 = static_cast<ARMOperand*>(Operands[0]);
5422 Operands.erase(Operands.begin());
5423 delete Op0;
5424 Operands.insert(Operands.begin(), ARMOperand::CreateToken(Name, NameLoc));
5425
5426 ARMOperand *Op1 = static_cast<ARMOperand*>(Operands[1]);
5427 Operands.erase(Operands.begin() + 1);
5428 delete Op1;
5429 }
Chris Lattnerf29c0b62010-01-14 22:21:20 +00005430 return false;
Kevin Enderbyccab3172009-09-15 00:27:25 +00005431}
5432
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005433// Validate context-sensitive operand constraints.
Jim Grosbach169b2be2011-08-23 18:13:04 +00005434
5435// return 'true' if register list contains non-low GPR registers,
5436// 'false' otherwise. If Reg is in the register list or is HiReg, set
5437// 'containsReg' to true.
5438static bool checkLowRegisterList(MCInst Inst, unsigned OpNo, unsigned Reg,
5439 unsigned HiReg, bool &containsReg) {
5440 containsReg = false;
5441 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
5442 unsigned OpReg = Inst.getOperand(i).getReg();
5443 if (OpReg == Reg)
5444 containsReg = true;
5445 // Anything other than a low register isn't legal here.
5446 if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg))
5447 return true;
5448 }
5449 return false;
5450}
5451
Jim Grosbacha31f2232011-09-07 18:05:34 +00005452// Check if the specified regisgter is in the register list of the inst,
5453// starting at the indicated operand number.
5454static bool listContainsReg(MCInst &Inst, unsigned OpNo, unsigned Reg) {
5455 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
5456 unsigned OpReg = Inst.getOperand(i).getReg();
5457 if (OpReg == Reg)
5458 return true;
5459 }
5460 return false;
5461}
5462
Richard Barton8d519fe2013-09-05 14:14:19 +00005463// Return true if instruction has the interesting property of being
5464// allowed in IT blocks, but not being predicable.
5465static bool instIsBreakpoint(const MCInst &Inst) {
5466 return Inst.getOpcode() == ARM::tBKPT ||
5467 Inst.getOpcode() == ARM::BKPT ||
5468 Inst.getOpcode() == ARM::tHLT ||
5469 Inst.getOpcode() == ARM::HLT;
5470
5471}
5472
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005473// FIXME: We would really like to be able to tablegen'erate this.
5474bool ARMAsmParser::
5475validateInstruction(MCInst &Inst,
5476 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Joey Gouly0e76fa72013-09-12 10:28:05 +00005477 const MCInstrDesc &MCID = MII.get(Inst.getOpcode());
Jim Grosbached16ec42011-08-29 22:24:09 +00005478 SMLoc Loc = Operands[0]->getStartLoc();
Mihai Popaad18d3c2013-08-09 10:38:32 +00005479
Jim Grosbached16ec42011-08-29 22:24:09 +00005480 // Check the IT block state first.
Richard Barton8d519fe2013-09-05 14:14:19 +00005481 // NOTE: BKPT and HLT instructions have the interesting property of being
Tilmann Schellerbe904772013-09-30 17:57:30 +00005482 // allowed in IT blocks, but not being predicable. They just always execute.
Richard Barton8d519fe2013-09-05 14:14:19 +00005483 if (inITBlock() && !instIsBreakpoint(Inst)) {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005484 unsigned Bit = 1;
Jim Grosbached16ec42011-08-29 22:24:09 +00005485 if (ITState.FirstCond)
5486 ITState.FirstCond = false;
5487 else
Tilmann Schellerbe904772013-09-30 17:57:30 +00005488 Bit = (ITState.Mask >> (5 - ITState.CurPosition)) & 1;
Jim Grosbached16ec42011-08-29 22:24:09 +00005489 // The instruction must be predicable.
5490 if (!MCID.isPredicable())
5491 return Error(Loc, "instructions in IT block must be predicable");
5492 unsigned Cond = Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm();
Tilmann Schellerbe904772013-09-30 17:57:30 +00005493 unsigned ITCond = Bit ? ITState.Cond :
Jim Grosbached16ec42011-08-29 22:24:09 +00005494 ARMCC::getOppositeCondition(ITState.Cond);
5495 if (Cond != ITCond) {
5496 // Find the condition code Operand to get its SMLoc information.
5497 SMLoc CondLoc;
Tilmann Schellerbe904772013-09-30 17:57:30 +00005498 for (unsigned I = 1; I < Operands.size(); ++I)
5499 if (static_cast<ARMOperand*>(Operands[I])->isCondCode())
5500 CondLoc = Operands[I]->getStartLoc();
Jim Grosbached16ec42011-08-29 22:24:09 +00005501 return Error(CondLoc, "incorrect condition in IT block; got '" +
5502 StringRef(ARMCondCodeToString(ARMCC::CondCodes(Cond))) +
5503 "', but expected '" +
5504 ARMCondCodeToString(ARMCC::CondCodes(ITCond)) + "'");
5505 }
Jim Grosbachc61fc8f2011-08-31 18:29:05 +00005506 // Check for non-'al' condition codes outside of the IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00005507 } else if (isThumbTwo() && MCID.isPredicable() &&
5508 Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm() !=
Mihai Popaad18d3c2013-08-09 10:38:32 +00005509 ARMCC::AL && Inst.getOpcode() != ARM::tBcc &&
5510 Inst.getOpcode() != ARM::t2Bcc)
Jim Grosbached16ec42011-08-29 22:24:09 +00005511 return Error(Loc, "predicated instructions must be in IT block");
5512
Tilmann Scheller255722b2013-09-30 16:11:48 +00005513 const unsigned Opcode = Inst.getOpcode();
5514 switch (Opcode) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00005515 case ARM::LDRD:
5516 case ARM::LDRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00005517 case ARM::LDRD_POST: {
Tilmann Scheller255722b2013-09-30 16:11:48 +00005518 const unsigned RtReg = Inst.getOperand(0).getReg();
5519
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00005520 // Rt can't be R14.
5521 if (RtReg == ARM::LR)
5522 return Error(Operands[3]->getStartLoc(),
5523 "Rt can't be R14");
Tilmann Scheller255722b2013-09-30 16:11:48 +00005524
5525 const unsigned Rt = MRI->getEncodingValue(RtReg);
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00005526 // Rt must be even-numbered.
5527 if ((Rt & 1) == 1)
5528 return Error(Operands[3]->getStartLoc(),
5529 "Rt must be even-numbered");
Tilmann Scheller255722b2013-09-30 16:11:48 +00005530
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005531 // Rt2 must be Rt + 1.
Tilmann Scheller255722b2013-09-30 16:11:48 +00005532 const unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005533 if (Rt2 != Rt + 1)
5534 return Error(Operands[3]->getStartLoc(),
5535 "destination operands must be sequential");
Tilmann Scheller255722b2013-09-30 16:11:48 +00005536
5537 if (Opcode == ARM::LDRD_PRE || Opcode == ARM::LDRD_POST) {
5538 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(3).getReg());
5539 // For addressing modes with writeback, the base register needs to be
5540 // different from the destination registers.
5541 if (Rn == Rt || Rn == Rt2)
5542 return Error(Operands[3]->getStartLoc(),
5543 "base register needs to be different from destination "
5544 "registers");
5545 }
5546
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005547 return false;
5548 }
Tilmann Scheller88c8f162013-09-27 10:30:18 +00005549 case ARM::t2LDRDi8:
5550 case ARM::t2LDRD_PRE:
5551 case ARM::t2LDRD_POST: {
Tilmann Scheller041f7172013-09-27 10:38:11 +00005552 // Rt2 must be different from Rt.
Tilmann Scheller88c8f162013-09-27 10:30:18 +00005553 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
5554 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
5555 if (Rt2 == Rt)
5556 return Error(Operands[3]->getStartLoc(),
5557 "destination operands can't be identical");
5558 return false;
5559 }
Jim Grosbacheb09f492011-08-11 20:28:23 +00005560 case ARM::STRD: {
5561 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00005562 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
5563 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbacheb09f492011-08-11 20:28:23 +00005564 if (Rt2 != Rt + 1)
5565 return Error(Operands[3]->getStartLoc(),
5566 "source operands must be sequential");
5567 return false;
5568 }
Jim Grosbachf7164b22011-08-10 20:49:18 +00005569 case ARM::STRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00005570 case ARM::STRD_POST: {
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005571 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00005572 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(1).getReg());
5573 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(2).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005574 if (Rt2 != Rt + 1)
Jim Grosbacheb09f492011-08-11 20:28:23 +00005575 return Error(Operands[3]->getStartLoc(),
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005576 "source operands must be sequential");
5577 return false;
5578 }
Jim Grosbach03f56d92011-07-27 21:09:25 +00005579 case ARM::SBFX:
5580 case ARM::UBFX: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005581 // Width must be in range [1, 32-lsb].
5582 unsigned LSB = Inst.getOperand(2).getImm();
5583 unsigned Widthm1 = Inst.getOperand(3).getImm();
5584 if (Widthm1 >= 32 - LSB)
Jim Grosbach03f56d92011-07-27 21:09:25 +00005585 return Error(Operands[5]->getStartLoc(),
5586 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach64610e52011-08-16 21:42:31 +00005587 return false;
Jim Grosbach03f56d92011-07-27 21:09:25 +00005588 }
Tim Northover08a86602013-10-22 19:00:39 +00005589 // Notionally handles ARM::tLDMIA_UPD too.
Jim Grosbach90103cc2011-08-18 21:50:53 +00005590 case ARM::tLDMIA: {
Jim Grosbacha31f2232011-09-07 18:05:34 +00005591 // If we're parsing Thumb2, the .w variant is available and handles
Tilmann Schellerbe904772013-09-30 17:57:30 +00005592 // most cases that are normally illegal for a Thumb1 LDM instruction.
5593 // We'll make the transformation in processInstruction() if necessary.
Jim Grosbacha31f2232011-09-07 18:05:34 +00005594 //
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00005595 // Thumb LDM instructions are writeback iff the base register is not
Jim Grosbach90103cc2011-08-18 21:50:53 +00005596 // in the register list.
5597 unsigned Rn = Inst.getOperand(0).getReg();
Tilmann Schellerbe904772013-09-30 17:57:30 +00005598 bool HasWritebackToken =
Jim Grosbach139acd22011-08-22 23:01:07 +00005599 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
5600 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
Tilmann Schellerbe904772013-09-30 17:57:30 +00005601 bool ListContainsBase;
5602 if (checkLowRegisterList(Inst, 3, Rn, 0, ListContainsBase) && !isThumbTwo())
5603 return Error(Operands[3 + HasWritebackToken]->getStartLoc(),
Jim Grosbach169b2be2011-08-23 18:13:04 +00005604 "registers must be in range r0-r7");
Jim Grosbach90103cc2011-08-18 21:50:53 +00005605 // If we should have writeback, then there should be a '!' token.
Tilmann Schellerbe904772013-09-30 17:57:30 +00005606 if (!ListContainsBase && !HasWritebackToken && !isThumbTwo())
Jim Grosbach90103cc2011-08-18 21:50:53 +00005607 return Error(Operands[2]->getStartLoc(),
5608 "writeback operator '!' expected");
Jim Grosbacha31f2232011-09-07 18:05:34 +00005609 // If we should not have writeback, there must not be a '!'. This is
5610 // true even for the 32-bit wide encodings.
Tilmann Schellerbe904772013-09-30 17:57:30 +00005611 if (ListContainsBase && HasWritebackToken)
Jim Grosbach139acd22011-08-22 23:01:07 +00005612 return Error(Operands[3]->getStartLoc(),
5613 "writeback operator '!' not allowed when base register "
5614 "in register list");
Jim Grosbach90103cc2011-08-18 21:50:53 +00005615
5616 break;
5617 }
Tim Northover08a86602013-10-22 19:00:39 +00005618 case ARM::LDMIA_UPD:
5619 case ARM::LDMDB_UPD:
5620 case ARM::LDMIB_UPD:
5621 case ARM::LDMDA_UPD:
5622 // ARM variants loading and updating the same register are only officially
5623 // UNPREDICTABLE on v7 upwards. Goodness knows what they did before.
5624 if (!hasV7Ops())
5625 break;
5626 // Fallthrough
5627 case ARM::t2LDMIA_UPD:
5628 case ARM::t2LDMDB_UPD:
5629 case ARM::t2STMIA_UPD:
5630 case ARM::t2STMDB_UPD: {
Jim Grosbacha31f2232011-09-07 18:05:34 +00005631 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
Tim Northover741e6ef2013-10-24 09:37:18 +00005632 return Error(Operands.back()->getStartLoc(),
5633 "writeback register not allowed in register list");
Jim Grosbacha31f2232011-09-07 18:05:34 +00005634 break;
5635 }
Tim Northover8eaf1542013-11-12 21:32:41 +00005636 case ARM::sysLDMIA_UPD:
5637 case ARM::sysLDMDA_UPD:
5638 case ARM::sysLDMDB_UPD:
5639 case ARM::sysLDMIB_UPD:
5640 if (!listContainsReg(Inst, 3, ARM::PC))
5641 return Error(Operands[4]->getStartLoc(),
5642 "writeback register only allowed on system LDM "
5643 "if PC in register-list");
5644 break;
5645 case ARM::sysSTMIA_UPD:
5646 case ARM::sysSTMDA_UPD:
5647 case ARM::sysSTMDB_UPD:
5648 case ARM::sysSTMIB_UPD:
5649 return Error(Operands[2]->getStartLoc(),
5650 "system STM cannot have writeback register");
5651 break;
Chad Rosier8513ffb2012-08-30 23:20:38 +00005652 case ARM::tMUL: {
5653 // The second source operand must be the same register as the destination
5654 // operand.
Chad Rosier9d1fc362012-08-31 17:24:10 +00005655 //
5656 // In this case, we must directly check the parsed operands because the
5657 // cvtThumbMultiply() function is written in such a way that it guarantees
5658 // this first statement is always true for the new Inst. Essentially, the
5659 // destination is unconditionally copied into the second source operand
5660 // without checking to see if it matches what we actually parsed.
Chad Rosier8513ffb2012-08-30 23:20:38 +00005661 if (Operands.size() == 6 &&
5662 (((ARMOperand*)Operands[3])->getReg() !=
5663 ((ARMOperand*)Operands[5])->getReg()) &&
5664 (((ARMOperand*)Operands[3])->getReg() !=
5665 ((ARMOperand*)Operands[4])->getReg())) {
Chad Rosierdb482ef2012-08-30 23:22:05 +00005666 return Error(Operands[3]->getStartLoc(),
5667 "destination register must match source register");
Chad Rosier8513ffb2012-08-30 23:20:38 +00005668 }
5669 break;
5670 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00005671 // Like for ldm/stm, push and pop have hi-reg handling version in Thumb2,
5672 // so only issue a diagnostic for thumb1. The instructions will be
5673 // switched to the t2 encodings in processInstruction() if necessary.
Jim Grosbach38c59fc2011-08-22 23:17:34 +00005674 case ARM::tPOP: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005675 bool ListContainsBase;
5676 if (checkLowRegisterList(Inst, 2, 0, ARM::PC, ListContainsBase) &&
Jim Grosbach9bded9d2011-11-10 23:17:11 +00005677 !isThumbTwo())
Jim Grosbach169b2be2011-08-23 18:13:04 +00005678 return Error(Operands[2]->getStartLoc(),
5679 "registers must be in range r0-r7 or pc");
Jim Grosbach38c59fc2011-08-22 23:17:34 +00005680 break;
5681 }
5682 case ARM::tPUSH: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005683 bool ListContainsBase;
5684 if (checkLowRegisterList(Inst, 2, 0, ARM::LR, ListContainsBase) &&
Jim Grosbach9bded9d2011-11-10 23:17:11 +00005685 !isThumbTwo())
Jim Grosbach169b2be2011-08-23 18:13:04 +00005686 return Error(Operands[2]->getStartLoc(),
5687 "registers must be in range r0-r7 or lr");
Jim Grosbach38c59fc2011-08-22 23:17:34 +00005688 break;
5689 }
Jim Grosbachd80d1692011-08-23 18:15:37 +00005690 case ARM::tSTMIA_UPD: {
Tim Northover08a86602013-10-22 19:00:39 +00005691 bool ListContainsBase, InvalidLowList;
5692 InvalidLowList = checkLowRegisterList(Inst, 4, Inst.getOperand(0).getReg(),
5693 0, ListContainsBase);
5694 if (InvalidLowList && !isThumbTwo())
Jim Grosbachd80d1692011-08-23 18:15:37 +00005695 return Error(Operands[4]->getStartLoc(),
5696 "registers must be in range r0-r7");
Tim Northover08a86602013-10-22 19:00:39 +00005697
5698 // This would be converted to a 32-bit stm, but that's not valid if the
5699 // writeback register is in the list.
5700 if (InvalidLowList && ListContainsBase)
5701 return Error(Operands[4]->getStartLoc(),
5702 "writeback operator '!' not allowed when base register "
5703 "in register list");
Jim Grosbachd80d1692011-08-23 18:15:37 +00005704 break;
5705 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00005706 case ARM::tADDrSP: {
5707 // If the non-SP source operand and the destination operand are not the
5708 // same, we need thumb2 (for the wide encoding), or we have an error.
5709 if (!isThumbTwo() &&
5710 Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
5711 return Error(Operands[4]->getStartLoc(),
5712 "source register must be the same as destination");
5713 }
5714 break;
5715 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00005716 // Final range checking for Thumb unconditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00005717 case ARM::tB:
Tilmann Schellerbe904772013-09-30 17:57:30 +00005718 if (!(static_cast<ARMOperand*>(Operands[2]))->isSignedOffset<11, 1>())
5719 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005720 break;
5721 case ARM::t2B: {
5722 int op = (Operands[2]->isImm()) ? 2 : 3;
Tilmann Schellerbe904772013-09-30 17:57:30 +00005723 if (!(static_cast<ARMOperand*>(Operands[op]))->isSignedOffset<24, 1>())
5724 return Error(Operands[op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005725 break;
5726 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00005727 // Final range checking for Thumb conditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00005728 case ARM::tBcc:
Tilmann Schellerbe904772013-09-30 17:57:30 +00005729 if (!(static_cast<ARMOperand*>(Operands[2]))->isSignedOffset<8, 1>())
5730 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005731 break;
5732 case ARM::t2Bcc: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005733 int Op = (Operands[2]->isImm()) ? 2 : 3;
5734 if (!(static_cast<ARMOperand*>(Operands[Op]))->isSignedOffset<20, 1>())
5735 return Error(Operands[Op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005736 break;
5737 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005738 }
5739
5740 return false;
5741}
5742
Jim Grosbach1a747242012-01-23 23:45:44 +00005743static unsigned getRealVSTOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbacheb538222011-12-02 22:34:51 +00005744 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00005745 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00005746 // VST1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005747 case ARM::VST1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
5748 case ARM::VST1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
5749 case ARM::VST1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
5750 case ARM::VST1LNdWB_register_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
5751 case ARM::VST1LNdWB_register_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
5752 case ARM::VST1LNdWB_register_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
5753 case ARM::VST1LNdAsm_8: Spacing = 1; return ARM::VST1LNd8;
5754 case ARM::VST1LNdAsm_16: Spacing = 1; return ARM::VST1LNd16;
5755 case ARM::VST1LNdAsm_32: Spacing = 1; return ARM::VST1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00005756
5757 // VST2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005758 case ARM::VST2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
5759 case ARM::VST2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
5760 case ARM::VST2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
5761 case ARM::VST2LNqWB_fixed_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
5762 case ARM::VST2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00005763
Jim Grosbach1e946a42012-01-24 00:43:12 +00005764 case ARM::VST2LNdWB_register_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
5765 case ARM::VST2LNdWB_register_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
5766 case ARM::VST2LNdWB_register_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
5767 case ARM::VST2LNqWB_register_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
5768 case ARM::VST2LNqWB_register_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00005769
Jim Grosbach1e946a42012-01-24 00:43:12 +00005770 case ARM::VST2LNdAsm_8: Spacing = 1; return ARM::VST2LNd8;
5771 case ARM::VST2LNdAsm_16: Spacing = 1; return ARM::VST2LNd16;
5772 case ARM::VST2LNdAsm_32: Spacing = 1; return ARM::VST2LNd32;
5773 case ARM::VST2LNqAsm_16: Spacing = 2; return ARM::VST2LNq16;
5774 case ARM::VST2LNqAsm_32: Spacing = 2; return ARM::VST2LNq32;
Jim Grosbach1a747242012-01-23 23:45:44 +00005775
Jim Grosbachd3d36d92012-01-24 00:07:41 +00005776 // VST3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005777 case ARM::VST3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
5778 case ARM::VST3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
5779 case ARM::VST3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
5780 case ARM::VST3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNq16_UPD;
5781 case ARM::VST3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
5782 case ARM::VST3LNdWB_register_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
5783 case ARM::VST3LNdWB_register_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
5784 case ARM::VST3LNdWB_register_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
5785 case ARM::VST3LNqWB_register_Asm_16: Spacing = 2; return ARM::VST3LNq16_UPD;
5786 case ARM::VST3LNqWB_register_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
5787 case ARM::VST3LNdAsm_8: Spacing = 1; return ARM::VST3LNd8;
5788 case ARM::VST3LNdAsm_16: Spacing = 1; return ARM::VST3LNd16;
5789 case ARM::VST3LNdAsm_32: Spacing = 1; return ARM::VST3LNd32;
5790 case ARM::VST3LNqAsm_16: Spacing = 2; return ARM::VST3LNq16;
5791 case ARM::VST3LNqAsm_32: Spacing = 2; return ARM::VST3LNq32;
Jim Grosbachd3d36d92012-01-24 00:07:41 +00005792
Jim Grosbach1a747242012-01-23 23:45:44 +00005793 // VST3
Jim Grosbach1e946a42012-01-24 00:43:12 +00005794 case ARM::VST3dWB_fixed_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
5795 case ARM::VST3dWB_fixed_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
5796 case ARM::VST3dWB_fixed_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
5797 case ARM::VST3qWB_fixed_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
5798 case ARM::VST3qWB_fixed_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
5799 case ARM::VST3qWB_fixed_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
5800 case ARM::VST3dWB_register_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
5801 case ARM::VST3dWB_register_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
5802 case ARM::VST3dWB_register_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
5803 case ARM::VST3qWB_register_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
5804 case ARM::VST3qWB_register_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
5805 case ARM::VST3qWB_register_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
5806 case ARM::VST3dAsm_8: Spacing = 1; return ARM::VST3d8;
5807 case ARM::VST3dAsm_16: Spacing = 1; return ARM::VST3d16;
5808 case ARM::VST3dAsm_32: Spacing = 1; return ARM::VST3d32;
5809 case ARM::VST3qAsm_8: Spacing = 2; return ARM::VST3q8;
5810 case ARM::VST3qAsm_16: Spacing = 2; return ARM::VST3q16;
5811 case ARM::VST3qAsm_32: Spacing = 2; return ARM::VST3q32;
Jim Grosbachda70eac2012-01-24 00:58:13 +00005812
Jim Grosbach8e2722c2012-01-24 18:53:13 +00005813 // VST4LN
5814 case ARM::VST4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
5815 case ARM::VST4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
5816 case ARM::VST4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
5817 case ARM::VST4LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNq16_UPD;
5818 case ARM::VST4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
5819 case ARM::VST4LNdWB_register_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
5820 case ARM::VST4LNdWB_register_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
5821 case ARM::VST4LNdWB_register_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
5822 case ARM::VST4LNqWB_register_Asm_16: Spacing = 2; return ARM::VST4LNq16_UPD;
5823 case ARM::VST4LNqWB_register_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
5824 case ARM::VST4LNdAsm_8: Spacing = 1; return ARM::VST4LNd8;
5825 case ARM::VST4LNdAsm_16: Spacing = 1; return ARM::VST4LNd16;
5826 case ARM::VST4LNdAsm_32: Spacing = 1; return ARM::VST4LNd32;
5827 case ARM::VST4LNqAsm_16: Spacing = 2; return ARM::VST4LNq16;
5828 case ARM::VST4LNqAsm_32: Spacing = 2; return ARM::VST4LNq32;
5829
Jim Grosbachda70eac2012-01-24 00:58:13 +00005830 // VST4
5831 case ARM::VST4dWB_fixed_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
5832 case ARM::VST4dWB_fixed_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
5833 case ARM::VST4dWB_fixed_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
5834 case ARM::VST4qWB_fixed_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
5835 case ARM::VST4qWB_fixed_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
5836 case ARM::VST4qWB_fixed_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
5837 case ARM::VST4dWB_register_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
5838 case ARM::VST4dWB_register_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
5839 case ARM::VST4dWB_register_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
5840 case ARM::VST4qWB_register_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
5841 case ARM::VST4qWB_register_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
5842 case ARM::VST4qWB_register_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
5843 case ARM::VST4dAsm_8: Spacing = 1; return ARM::VST4d8;
5844 case ARM::VST4dAsm_16: Spacing = 1; return ARM::VST4d16;
5845 case ARM::VST4dAsm_32: Spacing = 1; return ARM::VST4d32;
5846 case ARM::VST4qAsm_8: Spacing = 2; return ARM::VST4q8;
5847 case ARM::VST4qAsm_16: Spacing = 2; return ARM::VST4q16;
5848 case ARM::VST4qAsm_32: Spacing = 2; return ARM::VST4q32;
Jim Grosbacheb538222011-12-02 22:34:51 +00005849 }
5850}
5851
Jim Grosbach1a747242012-01-23 23:45:44 +00005852static unsigned getRealVLDOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbach04945c42011-12-02 00:35:16 +00005853 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00005854 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00005855 // VLD1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005856 case ARM::VLD1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
5857 case ARM::VLD1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
5858 case ARM::VLD1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
5859 case ARM::VLD1LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
5860 case ARM::VLD1LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
5861 case ARM::VLD1LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
5862 case ARM::VLD1LNdAsm_8: Spacing = 1; return ARM::VLD1LNd8;
5863 case ARM::VLD1LNdAsm_16: Spacing = 1; return ARM::VLD1LNd16;
5864 case ARM::VLD1LNdAsm_32: Spacing = 1; return ARM::VLD1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00005865
5866 // VLD2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005867 case ARM::VLD2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
5868 case ARM::VLD2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
5869 case ARM::VLD2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
5870 case ARM::VLD2LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNq16_UPD;
5871 case ARM::VLD2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
5872 case ARM::VLD2LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
5873 case ARM::VLD2LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
5874 case ARM::VLD2LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
5875 case ARM::VLD2LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD2LNq16_UPD;
5876 case ARM::VLD2LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
5877 case ARM::VLD2LNdAsm_8: Spacing = 1; return ARM::VLD2LNd8;
5878 case ARM::VLD2LNdAsm_16: Spacing = 1; return ARM::VLD2LNd16;
5879 case ARM::VLD2LNdAsm_32: Spacing = 1; return ARM::VLD2LNd32;
5880 case ARM::VLD2LNqAsm_16: Spacing = 2; return ARM::VLD2LNq16;
5881 case ARM::VLD2LNqAsm_32: Spacing = 2; return ARM::VLD2LNq32;
Jim Grosbacha8b444b2012-01-23 21:53:26 +00005882
Jim Grosbachb78403c2012-01-24 23:47:04 +00005883 // VLD3DUP
5884 case ARM::VLD3DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
5885 case ARM::VLD3DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
5886 case ARM::VLD3DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
5887 case ARM::VLD3DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPq8_UPD;
5888 case ARM::VLD3DUPqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3DUPq16_UPD;
5889 case ARM::VLD3DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
5890 case ARM::VLD3DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
5891 case ARM::VLD3DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
5892 case ARM::VLD3DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
5893 case ARM::VLD3DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD3DUPq8_UPD;
5894 case ARM::VLD3DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD3DUPq16_UPD;
5895 case ARM::VLD3DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
5896 case ARM::VLD3DUPdAsm_8: Spacing = 1; return ARM::VLD3DUPd8;
5897 case ARM::VLD3DUPdAsm_16: Spacing = 1; return ARM::VLD3DUPd16;
5898 case ARM::VLD3DUPdAsm_32: Spacing = 1; return ARM::VLD3DUPd32;
5899 case ARM::VLD3DUPqAsm_8: Spacing = 2; return ARM::VLD3DUPq8;
5900 case ARM::VLD3DUPqAsm_16: Spacing = 2; return ARM::VLD3DUPq16;
5901 case ARM::VLD3DUPqAsm_32: Spacing = 2; return ARM::VLD3DUPq32;
5902
Jim Grosbacha8b444b2012-01-23 21:53:26 +00005903 // VLD3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005904 case ARM::VLD3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
5905 case ARM::VLD3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
5906 case ARM::VLD3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
5907 case ARM::VLD3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNq16_UPD;
5908 case ARM::VLD3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
5909 case ARM::VLD3LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
5910 case ARM::VLD3LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
5911 case ARM::VLD3LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
5912 case ARM::VLD3LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD3LNq16_UPD;
5913 case ARM::VLD3LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
5914 case ARM::VLD3LNdAsm_8: Spacing = 1; return ARM::VLD3LNd8;
5915 case ARM::VLD3LNdAsm_16: Spacing = 1; return ARM::VLD3LNd16;
5916 case ARM::VLD3LNdAsm_32: Spacing = 1; return ARM::VLD3LNd32;
5917 case ARM::VLD3LNqAsm_16: Spacing = 2; return ARM::VLD3LNq16;
5918 case ARM::VLD3LNqAsm_32: Spacing = 2; return ARM::VLD3LNq32;
Jim Grosbachac2af3f2012-01-23 23:20:46 +00005919
5920 // VLD3
Jim Grosbach1e946a42012-01-24 00:43:12 +00005921 case ARM::VLD3dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
5922 case ARM::VLD3dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
5923 case ARM::VLD3dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
5924 case ARM::VLD3qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
5925 case ARM::VLD3qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
5926 case ARM::VLD3qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
5927 case ARM::VLD3dWB_register_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
5928 case ARM::VLD3dWB_register_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
5929 case ARM::VLD3dWB_register_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
5930 case ARM::VLD3qWB_register_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
5931 case ARM::VLD3qWB_register_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
5932 case ARM::VLD3qWB_register_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
5933 case ARM::VLD3dAsm_8: Spacing = 1; return ARM::VLD3d8;
5934 case ARM::VLD3dAsm_16: Spacing = 1; return ARM::VLD3d16;
5935 case ARM::VLD3dAsm_32: Spacing = 1; return ARM::VLD3d32;
5936 case ARM::VLD3qAsm_8: Spacing = 2; return ARM::VLD3q8;
5937 case ARM::VLD3qAsm_16: Spacing = 2; return ARM::VLD3q16;
5938 case ARM::VLD3qAsm_32: Spacing = 2; return ARM::VLD3q32;
Jim Grosbached561fc2012-01-24 00:43:17 +00005939
Jim Grosbach14952a02012-01-24 18:37:25 +00005940 // VLD4LN
5941 case ARM::VLD4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
5942 case ARM::VLD4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
5943 case ARM::VLD4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
5944 case ARM::VLD4LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4LNq16_UPD;
5945 case ARM::VLD4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
5946 case ARM::VLD4LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
5947 case ARM::VLD4LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
5948 case ARM::VLD4LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
5949 case ARM::VLD4LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD4LNq16_UPD;
5950 case ARM::VLD4LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
5951 case ARM::VLD4LNdAsm_8: Spacing = 1; return ARM::VLD4LNd8;
5952 case ARM::VLD4LNdAsm_16: Spacing = 1; return ARM::VLD4LNd16;
5953 case ARM::VLD4LNdAsm_32: Spacing = 1; return ARM::VLD4LNd32;
5954 case ARM::VLD4LNqAsm_16: Spacing = 2; return ARM::VLD4LNq16;
5955 case ARM::VLD4LNqAsm_32: Spacing = 2; return ARM::VLD4LNq32;
5956
Jim Grosbach086cbfa2012-01-25 00:01:08 +00005957 // VLD4DUP
5958 case ARM::VLD4DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
5959 case ARM::VLD4DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
5960 case ARM::VLD4DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
5961 case ARM::VLD4DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPq8_UPD;
5962 case ARM::VLD4DUPqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPq16_UPD;
5963 case ARM::VLD4DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
5964 case ARM::VLD4DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
5965 case ARM::VLD4DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
5966 case ARM::VLD4DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
5967 case ARM::VLD4DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD4DUPq8_UPD;
5968 case ARM::VLD4DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD4DUPq16_UPD;
5969 case ARM::VLD4DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
5970 case ARM::VLD4DUPdAsm_8: Spacing = 1; return ARM::VLD4DUPd8;
5971 case ARM::VLD4DUPdAsm_16: Spacing = 1; return ARM::VLD4DUPd16;
5972 case ARM::VLD4DUPdAsm_32: Spacing = 1; return ARM::VLD4DUPd32;
5973 case ARM::VLD4DUPqAsm_8: Spacing = 2; return ARM::VLD4DUPq8;
5974 case ARM::VLD4DUPqAsm_16: Spacing = 2; return ARM::VLD4DUPq16;
5975 case ARM::VLD4DUPqAsm_32: Spacing = 2; return ARM::VLD4DUPq32;
5976
Jim Grosbached561fc2012-01-24 00:43:17 +00005977 // VLD4
5978 case ARM::VLD4dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
5979 case ARM::VLD4dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
5980 case ARM::VLD4dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
5981 case ARM::VLD4qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
5982 case ARM::VLD4qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
5983 case ARM::VLD4qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
5984 case ARM::VLD4dWB_register_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
5985 case ARM::VLD4dWB_register_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
5986 case ARM::VLD4dWB_register_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
5987 case ARM::VLD4qWB_register_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
5988 case ARM::VLD4qWB_register_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
5989 case ARM::VLD4qWB_register_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
5990 case ARM::VLD4dAsm_8: Spacing = 1; return ARM::VLD4d8;
5991 case ARM::VLD4dAsm_16: Spacing = 1; return ARM::VLD4d16;
5992 case ARM::VLD4dAsm_32: Spacing = 1; return ARM::VLD4d32;
5993 case ARM::VLD4qAsm_8: Spacing = 2; return ARM::VLD4q8;
5994 case ARM::VLD4qAsm_16: Spacing = 2; return ARM::VLD4q16;
5995 case ARM::VLD4qAsm_32: Spacing = 2; return ARM::VLD4q32;
Jim Grosbach04945c42011-12-02 00:35:16 +00005996 }
5997}
5998
Jim Grosbachafad0532011-11-10 23:42:14 +00005999bool ARMAsmParser::
Jim Grosbach8ba76c62011-08-11 17:35:48 +00006000processInstruction(MCInst &Inst,
6001 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
6002 switch (Inst.getOpcode()) {
Saleem Abdulrasoolfb3950e2014-01-12 04:36:01 +00006003 // Alias for alternate form of 'ldr{,b}t Rt, [Rn], #imm' instruction.
6004 case ARM::LDRT_POST:
6005 case ARM::LDRBT_POST: {
6006 const unsigned Opcode =
6007 (Inst.getOpcode() == ARM::LDRT_POST) ? ARM::LDRT_POST_IMM
6008 : ARM::LDRBT_POST_IMM;
6009 MCInst TmpInst;
6010 TmpInst.setOpcode(Opcode);
6011 TmpInst.addOperand(Inst.getOperand(0));
6012 TmpInst.addOperand(Inst.getOperand(1));
6013 TmpInst.addOperand(Inst.getOperand(1));
6014 TmpInst.addOperand(MCOperand::CreateReg(0));
6015 TmpInst.addOperand(MCOperand::CreateImm(0));
6016 TmpInst.addOperand(Inst.getOperand(2));
6017 TmpInst.addOperand(Inst.getOperand(3));
6018 Inst = TmpInst;
6019 return true;
6020 }
6021 // Alias for alternate form of 'str{,b}t Rt, [Rn], #imm' instruction.
6022 case ARM::STRT_POST:
6023 case ARM::STRBT_POST: {
6024 const unsigned Opcode =
6025 (Inst.getOpcode() == ARM::STRT_POST) ? ARM::STRT_POST_IMM
6026 : ARM::STRBT_POST_IMM;
6027 MCInst TmpInst;
6028 TmpInst.setOpcode(Opcode);
6029 TmpInst.addOperand(Inst.getOperand(1));
6030 TmpInst.addOperand(Inst.getOperand(0));
6031 TmpInst.addOperand(Inst.getOperand(1));
6032 TmpInst.addOperand(MCOperand::CreateReg(0));
6033 TmpInst.addOperand(MCOperand::CreateImm(0));
6034 TmpInst.addOperand(Inst.getOperand(2));
6035 TmpInst.addOperand(Inst.getOperand(3));
6036 Inst = TmpInst;
6037 return true;
6038 }
Jim Grosbache974a6a2012-09-25 00:08:13 +00006039 // Alias for alternate form of 'ADR Rd, #imm' instruction.
6040 case ARM::ADDri: {
6041 if (Inst.getOperand(1).getReg() != ARM::PC ||
6042 Inst.getOperand(5).getReg() != 0)
6043 return false;
6044 MCInst TmpInst;
6045 TmpInst.setOpcode(ARM::ADR);
6046 TmpInst.addOperand(Inst.getOperand(0));
6047 TmpInst.addOperand(Inst.getOperand(2));
6048 TmpInst.addOperand(Inst.getOperand(3));
6049 TmpInst.addOperand(Inst.getOperand(4));
6050 Inst = TmpInst;
6051 return true;
6052 }
Jim Grosbach94298a92012-01-18 22:46:46 +00006053 // Aliases for alternate PC+imm syntax of LDR instructions.
6054 case ARM::t2LDRpcrel:
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006055 // Select the narrow version if the immediate will fit.
6056 if (Inst.getOperand(1).getImm() > 0 &&
Amaury de la Vieuvilleeac0bad2013-06-18 08:13:05 +00006057 Inst.getOperand(1).getImm() <= 0xff &&
6058 !(static_cast<ARMOperand*>(Operands[2])->isToken() &&
6059 static_cast<ARMOperand*>(Operands[2])->getToken() == ".w"))
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006060 Inst.setOpcode(ARM::tLDRpci);
6061 else
6062 Inst.setOpcode(ARM::t2LDRpci);
Jim Grosbach94298a92012-01-18 22:46:46 +00006063 return true;
6064 case ARM::t2LDRBpcrel:
6065 Inst.setOpcode(ARM::t2LDRBpci);
6066 return true;
6067 case ARM::t2LDRHpcrel:
6068 Inst.setOpcode(ARM::t2LDRHpci);
6069 return true;
6070 case ARM::t2LDRSBpcrel:
6071 Inst.setOpcode(ARM::t2LDRSBpci);
6072 return true;
6073 case ARM::t2LDRSHpcrel:
6074 Inst.setOpcode(ARM::t2LDRSHpci);
6075 return true;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006076 // Handle NEON VST complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006077 case ARM::VST1LNdWB_register_Asm_8:
6078 case ARM::VST1LNdWB_register_Asm_16:
6079 case ARM::VST1LNdWB_register_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006080 MCInst TmpInst;
6081 // Shuffle the operands around so the lane index operand is in the
6082 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006083 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006084 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006085 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6086 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6087 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6088 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6089 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6090 TmpInst.addOperand(Inst.getOperand(1)); // lane
6091 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6092 TmpInst.addOperand(Inst.getOperand(6));
6093 Inst = TmpInst;
6094 return true;
6095 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006096
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006097 case ARM::VST2LNdWB_register_Asm_8:
6098 case ARM::VST2LNdWB_register_Asm_16:
6099 case ARM::VST2LNdWB_register_Asm_32:
6100 case ARM::VST2LNqWB_register_Asm_16:
6101 case ARM::VST2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006102 MCInst TmpInst;
6103 // Shuffle the operands around so the lane index operand is in the
6104 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006105 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006106 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006107 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6108 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6109 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6110 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6111 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach2c590522011-12-20 20:46:29 +00006112 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6113 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006114 TmpInst.addOperand(Inst.getOperand(1)); // lane
6115 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6116 TmpInst.addOperand(Inst.getOperand(6));
6117 Inst = TmpInst;
6118 return true;
6119 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006120
6121 case ARM::VST3LNdWB_register_Asm_8:
6122 case ARM::VST3LNdWB_register_Asm_16:
6123 case ARM::VST3LNdWB_register_Asm_32:
6124 case ARM::VST3LNqWB_register_Asm_16:
6125 case ARM::VST3LNqWB_register_Asm_32: {
6126 MCInst TmpInst;
6127 // Shuffle the operands around so the lane index operand is in the
6128 // right place.
6129 unsigned Spacing;
6130 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6131 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6132 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6133 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6134 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6135 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6136 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6137 Spacing));
6138 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6139 Spacing * 2));
6140 TmpInst.addOperand(Inst.getOperand(1)); // lane
6141 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6142 TmpInst.addOperand(Inst.getOperand(6));
6143 Inst = TmpInst;
6144 return true;
6145 }
6146
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006147 case ARM::VST4LNdWB_register_Asm_8:
6148 case ARM::VST4LNdWB_register_Asm_16:
6149 case ARM::VST4LNdWB_register_Asm_32:
6150 case ARM::VST4LNqWB_register_Asm_16:
6151 case ARM::VST4LNqWB_register_Asm_32: {
6152 MCInst TmpInst;
6153 // Shuffle the operands around so the lane index operand is in the
6154 // right place.
6155 unsigned Spacing;
6156 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6157 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6158 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6159 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6160 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6161 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6162 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6163 Spacing));
6164 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6165 Spacing * 2));
6166 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6167 Spacing * 3));
6168 TmpInst.addOperand(Inst.getOperand(1)); // lane
6169 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6170 TmpInst.addOperand(Inst.getOperand(6));
6171 Inst = TmpInst;
6172 return true;
6173 }
6174
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006175 case ARM::VST1LNdWB_fixed_Asm_8:
6176 case ARM::VST1LNdWB_fixed_Asm_16:
6177 case ARM::VST1LNdWB_fixed_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006178 MCInst TmpInst;
6179 // Shuffle the operands around so the lane index operand is in the
6180 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006181 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006182 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006183 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6184 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6185 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6186 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6187 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6188 TmpInst.addOperand(Inst.getOperand(1)); // lane
6189 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6190 TmpInst.addOperand(Inst.getOperand(5));
6191 Inst = TmpInst;
6192 return true;
6193 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006194
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006195 case ARM::VST2LNdWB_fixed_Asm_8:
6196 case ARM::VST2LNdWB_fixed_Asm_16:
6197 case ARM::VST2LNdWB_fixed_Asm_32:
6198 case ARM::VST2LNqWB_fixed_Asm_16:
6199 case ARM::VST2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006200 MCInst TmpInst;
6201 // Shuffle the operands around so the lane index operand is in the
6202 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006203 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006204 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006205 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6206 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6207 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6208 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6209 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach2c590522011-12-20 20:46:29 +00006210 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6211 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006212 TmpInst.addOperand(Inst.getOperand(1)); // lane
6213 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6214 TmpInst.addOperand(Inst.getOperand(5));
6215 Inst = TmpInst;
6216 return true;
6217 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006218
6219 case ARM::VST3LNdWB_fixed_Asm_8:
6220 case ARM::VST3LNdWB_fixed_Asm_16:
6221 case ARM::VST3LNdWB_fixed_Asm_32:
6222 case ARM::VST3LNqWB_fixed_Asm_16:
6223 case ARM::VST3LNqWB_fixed_Asm_32: {
6224 MCInst TmpInst;
6225 // Shuffle the operands around so the lane index operand is in the
6226 // right place.
6227 unsigned Spacing;
6228 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6229 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6230 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6231 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6232 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6233 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6234 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6235 Spacing));
6236 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6237 Spacing * 2));
6238 TmpInst.addOperand(Inst.getOperand(1)); // lane
6239 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6240 TmpInst.addOperand(Inst.getOperand(5));
6241 Inst = TmpInst;
6242 return true;
6243 }
6244
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006245 case ARM::VST4LNdWB_fixed_Asm_8:
6246 case ARM::VST4LNdWB_fixed_Asm_16:
6247 case ARM::VST4LNdWB_fixed_Asm_32:
6248 case ARM::VST4LNqWB_fixed_Asm_16:
6249 case ARM::VST4LNqWB_fixed_Asm_32: {
6250 MCInst TmpInst;
6251 // Shuffle the operands around so the lane index operand is in the
6252 // right place.
6253 unsigned Spacing;
6254 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6255 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6256 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6257 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6258 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6259 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6260 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6261 Spacing));
6262 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6263 Spacing * 2));
6264 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6265 Spacing * 3));
6266 TmpInst.addOperand(Inst.getOperand(1)); // lane
6267 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6268 TmpInst.addOperand(Inst.getOperand(5));
6269 Inst = TmpInst;
6270 return true;
6271 }
6272
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006273 case ARM::VST1LNdAsm_8:
6274 case ARM::VST1LNdAsm_16:
6275 case ARM::VST1LNdAsm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006276 MCInst TmpInst;
6277 // Shuffle the operands around so the lane index operand is in the
6278 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006279 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006280 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006281 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6282 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6283 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6284 TmpInst.addOperand(Inst.getOperand(1)); // lane
6285 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6286 TmpInst.addOperand(Inst.getOperand(5));
6287 Inst = TmpInst;
6288 return true;
6289 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006290
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006291 case ARM::VST2LNdAsm_8:
6292 case ARM::VST2LNdAsm_16:
6293 case ARM::VST2LNdAsm_32:
6294 case ARM::VST2LNqAsm_16:
6295 case ARM::VST2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006296 MCInst TmpInst;
6297 // Shuffle the operands around so the lane index operand is in the
6298 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006299 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006300 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006301 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6302 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6303 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach2c590522011-12-20 20:46:29 +00006304 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6305 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006306 TmpInst.addOperand(Inst.getOperand(1)); // lane
6307 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6308 TmpInst.addOperand(Inst.getOperand(5));
6309 Inst = TmpInst;
6310 return true;
6311 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006312
6313 case ARM::VST3LNdAsm_8:
6314 case ARM::VST3LNdAsm_16:
6315 case ARM::VST3LNdAsm_32:
6316 case ARM::VST3LNqAsm_16:
6317 case ARM::VST3LNqAsm_32: {
6318 MCInst TmpInst;
6319 // Shuffle the operands around so the lane index operand is in the
6320 // right place.
6321 unsigned Spacing;
6322 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6323 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6324 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6325 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6326 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6327 Spacing));
6328 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6329 Spacing * 2));
6330 TmpInst.addOperand(Inst.getOperand(1)); // lane
6331 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6332 TmpInst.addOperand(Inst.getOperand(5));
6333 Inst = TmpInst;
6334 return true;
6335 }
6336
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006337 case ARM::VST4LNdAsm_8:
6338 case ARM::VST4LNdAsm_16:
6339 case ARM::VST4LNdAsm_32:
6340 case ARM::VST4LNqAsm_16:
6341 case ARM::VST4LNqAsm_32: {
6342 MCInst TmpInst;
6343 // Shuffle the operands around so the lane index operand is in the
6344 // right place.
6345 unsigned Spacing;
6346 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6347 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6348 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6349 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6350 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6351 Spacing));
6352 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6353 Spacing * 2));
6354 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6355 Spacing * 3));
6356 TmpInst.addOperand(Inst.getOperand(1)); // lane
6357 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6358 TmpInst.addOperand(Inst.getOperand(5));
6359 Inst = TmpInst;
6360 return true;
6361 }
6362
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006363 // Handle NEON VLD complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006364 case ARM::VLD1LNdWB_register_Asm_8:
6365 case ARM::VLD1LNdWB_register_Asm_16:
6366 case ARM::VLD1LNdWB_register_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00006367 MCInst TmpInst;
6368 // Shuffle the operands around so the lane index operand is in the
6369 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006370 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006371 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00006372 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6373 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6374 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6375 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6376 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6377 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6378 TmpInst.addOperand(Inst.getOperand(1)); // lane
6379 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6380 TmpInst.addOperand(Inst.getOperand(6));
6381 Inst = TmpInst;
6382 return true;
6383 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006384
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006385 case ARM::VLD2LNdWB_register_Asm_8:
6386 case ARM::VLD2LNdWB_register_Asm_16:
6387 case ARM::VLD2LNdWB_register_Asm_32:
6388 case ARM::VLD2LNqWB_register_Asm_16:
6389 case ARM::VLD2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006390 MCInst TmpInst;
6391 // Shuffle the operands around so the lane index operand is in the
6392 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006393 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006394 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006395 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006396 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6397 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006398 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6399 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6400 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6401 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6402 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006403 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6404 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006405 TmpInst.addOperand(Inst.getOperand(1)); // lane
6406 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6407 TmpInst.addOperand(Inst.getOperand(6));
6408 Inst = TmpInst;
6409 return true;
6410 }
6411
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006412 case ARM::VLD3LNdWB_register_Asm_8:
6413 case ARM::VLD3LNdWB_register_Asm_16:
6414 case ARM::VLD3LNdWB_register_Asm_32:
6415 case ARM::VLD3LNqWB_register_Asm_16:
6416 case ARM::VLD3LNqWB_register_Asm_32: {
6417 MCInst TmpInst;
6418 // Shuffle the operands around so the lane index operand is in the
6419 // right place.
6420 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006421 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006422 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6423 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6424 Spacing));
6425 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006426 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006427 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6428 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6429 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6430 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6431 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6432 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6433 Spacing));
6434 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006435 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006436 TmpInst.addOperand(Inst.getOperand(1)); // lane
6437 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6438 TmpInst.addOperand(Inst.getOperand(6));
6439 Inst = TmpInst;
6440 return true;
6441 }
6442
Jim Grosbach14952a02012-01-24 18:37:25 +00006443 case ARM::VLD4LNdWB_register_Asm_8:
6444 case ARM::VLD4LNdWB_register_Asm_16:
6445 case ARM::VLD4LNdWB_register_Asm_32:
6446 case ARM::VLD4LNqWB_register_Asm_16:
6447 case ARM::VLD4LNqWB_register_Asm_32: {
6448 MCInst TmpInst;
6449 // Shuffle the operands around so the lane index operand is in the
6450 // right place.
6451 unsigned Spacing;
6452 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6453 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6454 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6455 Spacing));
6456 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6457 Spacing * 2));
6458 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6459 Spacing * 3));
6460 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6461 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6462 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6463 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6464 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6465 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6466 Spacing));
6467 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6468 Spacing * 2));
6469 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6470 Spacing * 3));
6471 TmpInst.addOperand(Inst.getOperand(1)); // lane
6472 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6473 TmpInst.addOperand(Inst.getOperand(6));
6474 Inst = TmpInst;
6475 return true;
6476 }
6477
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006478 case ARM::VLD1LNdWB_fixed_Asm_8:
6479 case ARM::VLD1LNdWB_fixed_Asm_16:
6480 case ARM::VLD1LNdWB_fixed_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00006481 MCInst TmpInst;
6482 // Shuffle the operands around so the lane index operand is in the
6483 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006484 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006485 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00006486 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6487 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6488 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6489 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6490 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6491 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6492 TmpInst.addOperand(Inst.getOperand(1)); // lane
6493 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6494 TmpInst.addOperand(Inst.getOperand(5));
6495 Inst = TmpInst;
6496 return true;
6497 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006498
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006499 case ARM::VLD2LNdWB_fixed_Asm_8:
6500 case ARM::VLD2LNdWB_fixed_Asm_16:
6501 case ARM::VLD2LNdWB_fixed_Asm_32:
6502 case ARM::VLD2LNqWB_fixed_Asm_16:
6503 case ARM::VLD2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006504 MCInst TmpInst;
6505 // Shuffle the operands around so the lane index operand is in the
6506 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006507 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006508 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006509 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006510 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6511 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006512 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6513 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6514 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6515 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6516 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006517 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6518 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006519 TmpInst.addOperand(Inst.getOperand(1)); // lane
6520 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6521 TmpInst.addOperand(Inst.getOperand(5));
6522 Inst = TmpInst;
6523 return true;
6524 }
6525
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006526 case ARM::VLD3LNdWB_fixed_Asm_8:
6527 case ARM::VLD3LNdWB_fixed_Asm_16:
6528 case ARM::VLD3LNdWB_fixed_Asm_32:
6529 case ARM::VLD3LNqWB_fixed_Asm_16:
6530 case ARM::VLD3LNqWB_fixed_Asm_32: {
6531 MCInst TmpInst;
6532 // Shuffle the operands around so the lane index operand is in the
6533 // right place.
6534 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006535 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006536 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6537 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6538 Spacing));
6539 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006540 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006541 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6542 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6543 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6544 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6545 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6546 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6547 Spacing));
6548 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006549 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006550 TmpInst.addOperand(Inst.getOperand(1)); // lane
6551 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6552 TmpInst.addOperand(Inst.getOperand(5));
6553 Inst = TmpInst;
6554 return true;
6555 }
6556
Jim Grosbach14952a02012-01-24 18:37:25 +00006557 case ARM::VLD4LNdWB_fixed_Asm_8:
6558 case ARM::VLD4LNdWB_fixed_Asm_16:
6559 case ARM::VLD4LNdWB_fixed_Asm_32:
6560 case ARM::VLD4LNqWB_fixed_Asm_16:
6561 case ARM::VLD4LNqWB_fixed_Asm_32: {
6562 MCInst TmpInst;
6563 // Shuffle the operands around so the lane index operand is in the
6564 // right place.
6565 unsigned Spacing;
6566 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6567 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6568 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6569 Spacing));
6570 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6571 Spacing * 2));
6572 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6573 Spacing * 3));
6574 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6575 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6576 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6577 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6578 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6579 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6580 Spacing));
6581 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6582 Spacing * 2));
6583 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6584 Spacing * 3));
6585 TmpInst.addOperand(Inst.getOperand(1)); // lane
6586 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6587 TmpInst.addOperand(Inst.getOperand(5));
6588 Inst = TmpInst;
6589 return true;
6590 }
6591
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006592 case ARM::VLD1LNdAsm_8:
6593 case ARM::VLD1LNdAsm_16:
6594 case ARM::VLD1LNdAsm_32: {
Jim Grosbach04945c42011-12-02 00:35:16 +00006595 MCInst TmpInst;
6596 // Shuffle the operands around so the lane index operand is in the
6597 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006598 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006599 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbach04945c42011-12-02 00:35:16 +00006600 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6601 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6602 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6603 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6604 TmpInst.addOperand(Inst.getOperand(1)); // lane
6605 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6606 TmpInst.addOperand(Inst.getOperand(5));
6607 Inst = TmpInst;
6608 return true;
6609 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006610
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006611 case ARM::VLD2LNdAsm_8:
6612 case ARM::VLD2LNdAsm_16:
6613 case ARM::VLD2LNdAsm_32:
6614 case ARM::VLD2LNqAsm_16:
6615 case ARM::VLD2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006616 MCInst TmpInst;
6617 // Shuffle the operands around so the lane index operand is in the
6618 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006619 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006620 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006621 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006622 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6623 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006624 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6625 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6626 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006627 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6628 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006629 TmpInst.addOperand(Inst.getOperand(1)); // lane
6630 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6631 TmpInst.addOperand(Inst.getOperand(5));
6632 Inst = TmpInst;
6633 return true;
6634 }
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006635
6636 case ARM::VLD3LNdAsm_8:
6637 case ARM::VLD3LNdAsm_16:
6638 case ARM::VLD3LNdAsm_32:
6639 case ARM::VLD3LNqAsm_16:
6640 case ARM::VLD3LNqAsm_32: {
6641 MCInst TmpInst;
6642 // Shuffle the operands around so the lane index operand is in the
6643 // right place.
6644 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006645 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006646 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6647 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6648 Spacing));
6649 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006650 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006651 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6652 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6653 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6654 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6655 Spacing));
6656 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006657 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006658 TmpInst.addOperand(Inst.getOperand(1)); // lane
6659 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6660 TmpInst.addOperand(Inst.getOperand(5));
6661 Inst = TmpInst;
6662 return true;
6663 }
6664
Jim Grosbach14952a02012-01-24 18:37:25 +00006665 case ARM::VLD4LNdAsm_8:
6666 case ARM::VLD4LNdAsm_16:
6667 case ARM::VLD4LNdAsm_32:
6668 case ARM::VLD4LNqAsm_16:
6669 case ARM::VLD4LNqAsm_32: {
6670 MCInst TmpInst;
6671 // Shuffle the operands around so the lane index operand is in the
6672 // right place.
6673 unsigned Spacing;
6674 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6675 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6676 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6677 Spacing));
6678 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6679 Spacing * 2));
6680 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6681 Spacing * 3));
6682 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6683 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6684 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6685 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6686 Spacing));
6687 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6688 Spacing * 2));
6689 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6690 Spacing * 3));
6691 TmpInst.addOperand(Inst.getOperand(1)); // lane
6692 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6693 TmpInst.addOperand(Inst.getOperand(5));
6694 Inst = TmpInst;
6695 return true;
6696 }
6697
Jim Grosbachb78403c2012-01-24 23:47:04 +00006698 // VLD3DUP single 3-element structure to all lanes instructions.
6699 case ARM::VLD3DUPdAsm_8:
6700 case ARM::VLD3DUPdAsm_16:
6701 case ARM::VLD3DUPdAsm_32:
6702 case ARM::VLD3DUPqAsm_8:
6703 case ARM::VLD3DUPqAsm_16:
6704 case ARM::VLD3DUPqAsm_32: {
6705 MCInst TmpInst;
6706 unsigned Spacing;
6707 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6708 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6709 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6710 Spacing));
6711 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6712 Spacing * 2));
6713 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6714 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6715 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6716 TmpInst.addOperand(Inst.getOperand(4));
6717 Inst = TmpInst;
6718 return true;
6719 }
6720
6721 case ARM::VLD3DUPdWB_fixed_Asm_8:
6722 case ARM::VLD3DUPdWB_fixed_Asm_16:
6723 case ARM::VLD3DUPdWB_fixed_Asm_32:
6724 case ARM::VLD3DUPqWB_fixed_Asm_8:
6725 case ARM::VLD3DUPqWB_fixed_Asm_16:
6726 case ARM::VLD3DUPqWB_fixed_Asm_32: {
6727 MCInst TmpInst;
6728 unsigned Spacing;
6729 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6730 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6731 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6732 Spacing));
6733 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6734 Spacing * 2));
6735 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6736 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6737 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6738 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6739 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6740 TmpInst.addOperand(Inst.getOperand(4));
6741 Inst = TmpInst;
6742 return true;
6743 }
6744
6745 case ARM::VLD3DUPdWB_register_Asm_8:
6746 case ARM::VLD3DUPdWB_register_Asm_16:
6747 case ARM::VLD3DUPdWB_register_Asm_32:
6748 case ARM::VLD3DUPqWB_register_Asm_8:
6749 case ARM::VLD3DUPqWB_register_Asm_16:
6750 case ARM::VLD3DUPqWB_register_Asm_32: {
6751 MCInst TmpInst;
6752 unsigned Spacing;
6753 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6754 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6755 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6756 Spacing));
6757 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6758 Spacing * 2));
6759 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6760 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6761 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6762 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6763 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6764 TmpInst.addOperand(Inst.getOperand(5));
6765 Inst = TmpInst;
6766 return true;
6767 }
6768
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006769 // VLD3 multiple 3-element structure instructions.
6770 case ARM::VLD3dAsm_8:
6771 case ARM::VLD3dAsm_16:
6772 case ARM::VLD3dAsm_32:
6773 case ARM::VLD3qAsm_8:
6774 case ARM::VLD3qAsm_16:
6775 case ARM::VLD3qAsm_32: {
6776 MCInst TmpInst;
6777 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006778 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006779 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6780 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6781 Spacing));
6782 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6783 Spacing * 2));
6784 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6785 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6786 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6787 TmpInst.addOperand(Inst.getOperand(4));
6788 Inst = TmpInst;
6789 return true;
6790 }
6791
6792 case ARM::VLD3dWB_fixed_Asm_8:
6793 case ARM::VLD3dWB_fixed_Asm_16:
6794 case ARM::VLD3dWB_fixed_Asm_32:
6795 case ARM::VLD3qWB_fixed_Asm_8:
6796 case ARM::VLD3qWB_fixed_Asm_16:
6797 case ARM::VLD3qWB_fixed_Asm_32: {
6798 MCInst TmpInst;
6799 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006800 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006801 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6802 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6803 Spacing));
6804 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6805 Spacing * 2));
6806 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6807 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6808 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6809 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6810 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6811 TmpInst.addOperand(Inst.getOperand(4));
6812 Inst = TmpInst;
6813 return true;
6814 }
6815
6816 case ARM::VLD3dWB_register_Asm_8:
6817 case ARM::VLD3dWB_register_Asm_16:
6818 case ARM::VLD3dWB_register_Asm_32:
6819 case ARM::VLD3qWB_register_Asm_8:
6820 case ARM::VLD3qWB_register_Asm_16:
6821 case ARM::VLD3qWB_register_Asm_32: {
6822 MCInst TmpInst;
6823 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006824 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006825 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6826 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6827 Spacing));
6828 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6829 Spacing * 2));
6830 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6831 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6832 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6833 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6834 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6835 TmpInst.addOperand(Inst.getOperand(5));
6836 Inst = TmpInst;
6837 return true;
6838 }
6839
Jim Grosbach086cbfa2012-01-25 00:01:08 +00006840 // VLD4DUP single 3-element structure to all lanes instructions.
6841 case ARM::VLD4DUPdAsm_8:
6842 case ARM::VLD4DUPdAsm_16:
6843 case ARM::VLD4DUPdAsm_32:
6844 case ARM::VLD4DUPqAsm_8:
6845 case ARM::VLD4DUPqAsm_16:
6846 case ARM::VLD4DUPqAsm_32: {
6847 MCInst TmpInst;
6848 unsigned Spacing;
6849 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6850 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6851 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6852 Spacing));
6853 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6854 Spacing * 2));
6855 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6856 Spacing * 3));
6857 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6858 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6859 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6860 TmpInst.addOperand(Inst.getOperand(4));
6861 Inst = TmpInst;
6862 return true;
6863 }
6864
6865 case ARM::VLD4DUPdWB_fixed_Asm_8:
6866 case ARM::VLD4DUPdWB_fixed_Asm_16:
6867 case ARM::VLD4DUPdWB_fixed_Asm_32:
6868 case ARM::VLD4DUPqWB_fixed_Asm_8:
6869 case ARM::VLD4DUPqWB_fixed_Asm_16:
6870 case ARM::VLD4DUPqWB_fixed_Asm_32: {
6871 MCInst TmpInst;
6872 unsigned Spacing;
6873 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6874 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6875 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6876 Spacing));
6877 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6878 Spacing * 2));
6879 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6880 Spacing * 3));
6881 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6882 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6883 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6884 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6885 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6886 TmpInst.addOperand(Inst.getOperand(4));
6887 Inst = TmpInst;
6888 return true;
6889 }
6890
6891 case ARM::VLD4DUPdWB_register_Asm_8:
6892 case ARM::VLD4DUPdWB_register_Asm_16:
6893 case ARM::VLD4DUPdWB_register_Asm_32:
6894 case ARM::VLD4DUPqWB_register_Asm_8:
6895 case ARM::VLD4DUPqWB_register_Asm_16:
6896 case ARM::VLD4DUPqWB_register_Asm_32: {
6897 MCInst TmpInst;
6898 unsigned Spacing;
6899 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6900 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6901 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6902 Spacing));
6903 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6904 Spacing * 2));
6905 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6906 Spacing * 3));
6907 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6908 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6909 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6910 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6911 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6912 TmpInst.addOperand(Inst.getOperand(5));
6913 Inst = TmpInst;
6914 return true;
6915 }
6916
6917 // VLD4 multiple 4-element structure instructions.
Jim Grosbached561fc2012-01-24 00:43:17 +00006918 case ARM::VLD4dAsm_8:
6919 case ARM::VLD4dAsm_16:
6920 case ARM::VLD4dAsm_32:
6921 case ARM::VLD4qAsm_8:
6922 case ARM::VLD4qAsm_16:
6923 case ARM::VLD4qAsm_32: {
6924 MCInst TmpInst;
6925 unsigned Spacing;
6926 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6927 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6928 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6929 Spacing));
6930 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6931 Spacing * 2));
6932 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6933 Spacing * 3));
6934 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6935 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6936 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6937 TmpInst.addOperand(Inst.getOperand(4));
6938 Inst = TmpInst;
6939 return true;
6940 }
6941
6942 case ARM::VLD4dWB_fixed_Asm_8:
6943 case ARM::VLD4dWB_fixed_Asm_16:
6944 case ARM::VLD4dWB_fixed_Asm_32:
6945 case ARM::VLD4qWB_fixed_Asm_8:
6946 case ARM::VLD4qWB_fixed_Asm_16:
6947 case ARM::VLD4qWB_fixed_Asm_32: {
6948 MCInst TmpInst;
6949 unsigned Spacing;
6950 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6951 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6952 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6953 Spacing));
6954 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6955 Spacing * 2));
6956 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6957 Spacing * 3));
6958 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6959 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6960 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6961 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6962 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6963 TmpInst.addOperand(Inst.getOperand(4));
6964 Inst = TmpInst;
6965 return true;
6966 }
6967
6968 case ARM::VLD4dWB_register_Asm_8:
6969 case ARM::VLD4dWB_register_Asm_16:
6970 case ARM::VLD4dWB_register_Asm_32:
6971 case ARM::VLD4qWB_register_Asm_8:
6972 case ARM::VLD4qWB_register_Asm_16:
6973 case ARM::VLD4qWB_register_Asm_32: {
6974 MCInst TmpInst;
6975 unsigned Spacing;
6976 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6977 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6978 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6979 Spacing));
6980 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6981 Spacing * 2));
6982 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6983 Spacing * 3));
6984 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6985 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6986 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6987 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6988 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6989 TmpInst.addOperand(Inst.getOperand(5));
6990 Inst = TmpInst;
6991 return true;
6992 }
6993
Jim Grosbach1a747242012-01-23 23:45:44 +00006994 // VST3 multiple 3-element structure instructions.
6995 case ARM::VST3dAsm_8:
6996 case ARM::VST3dAsm_16:
6997 case ARM::VST3dAsm_32:
6998 case ARM::VST3qAsm_8:
6999 case ARM::VST3qAsm_16:
7000 case ARM::VST3qAsm_32: {
7001 MCInst TmpInst;
7002 unsigned Spacing;
7003 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7004 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7005 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7006 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7007 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7008 Spacing));
7009 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7010 Spacing * 2));
7011 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7012 TmpInst.addOperand(Inst.getOperand(4));
7013 Inst = TmpInst;
7014 return true;
7015 }
7016
7017 case ARM::VST3dWB_fixed_Asm_8:
7018 case ARM::VST3dWB_fixed_Asm_16:
7019 case ARM::VST3dWB_fixed_Asm_32:
7020 case ARM::VST3qWB_fixed_Asm_8:
7021 case ARM::VST3qWB_fixed_Asm_16:
7022 case ARM::VST3qWB_fixed_Asm_32: {
7023 MCInst TmpInst;
7024 unsigned Spacing;
7025 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7026 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7027 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7028 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7029 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7030 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7031 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7032 Spacing));
7033 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7034 Spacing * 2));
7035 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7036 TmpInst.addOperand(Inst.getOperand(4));
7037 Inst = TmpInst;
7038 return true;
7039 }
7040
7041 case ARM::VST3dWB_register_Asm_8:
7042 case ARM::VST3dWB_register_Asm_16:
7043 case ARM::VST3dWB_register_Asm_32:
7044 case ARM::VST3qWB_register_Asm_8:
7045 case ARM::VST3qWB_register_Asm_16:
7046 case ARM::VST3qWB_register_Asm_32: {
7047 MCInst TmpInst;
7048 unsigned Spacing;
7049 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7050 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7051 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7052 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7053 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7054 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7055 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7056 Spacing));
7057 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7058 Spacing * 2));
7059 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7060 TmpInst.addOperand(Inst.getOperand(5));
7061 Inst = TmpInst;
7062 return true;
7063 }
7064
Jim Grosbachda70eac2012-01-24 00:58:13 +00007065 // VST4 multiple 3-element structure instructions.
7066 case ARM::VST4dAsm_8:
7067 case ARM::VST4dAsm_16:
7068 case ARM::VST4dAsm_32:
7069 case ARM::VST4qAsm_8:
7070 case ARM::VST4qAsm_16:
7071 case ARM::VST4qAsm_32: {
7072 MCInst TmpInst;
7073 unsigned Spacing;
7074 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7075 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7076 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7077 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7078 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7079 Spacing));
7080 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7081 Spacing * 2));
7082 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7083 Spacing * 3));
7084 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7085 TmpInst.addOperand(Inst.getOperand(4));
7086 Inst = TmpInst;
7087 return true;
7088 }
7089
7090 case ARM::VST4dWB_fixed_Asm_8:
7091 case ARM::VST4dWB_fixed_Asm_16:
7092 case ARM::VST4dWB_fixed_Asm_32:
7093 case ARM::VST4qWB_fixed_Asm_8:
7094 case ARM::VST4qWB_fixed_Asm_16:
7095 case ARM::VST4qWB_fixed_Asm_32: {
7096 MCInst TmpInst;
7097 unsigned Spacing;
7098 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7099 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7100 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7101 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7102 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7103 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7104 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7105 Spacing));
7106 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7107 Spacing * 2));
7108 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7109 Spacing * 3));
7110 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7111 TmpInst.addOperand(Inst.getOperand(4));
7112 Inst = TmpInst;
7113 return true;
7114 }
7115
7116 case ARM::VST4dWB_register_Asm_8:
7117 case ARM::VST4dWB_register_Asm_16:
7118 case ARM::VST4dWB_register_Asm_32:
7119 case ARM::VST4qWB_register_Asm_8:
7120 case ARM::VST4qWB_register_Asm_16:
7121 case ARM::VST4qWB_register_Asm_32: {
7122 MCInst TmpInst;
7123 unsigned Spacing;
7124 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7125 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7126 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7127 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7128 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7129 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7130 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7131 Spacing));
7132 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7133 Spacing * 2));
7134 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7135 Spacing * 3));
7136 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7137 TmpInst.addOperand(Inst.getOperand(5));
7138 Inst = TmpInst;
7139 return true;
7140 }
7141
Jim Grosbachad66de12012-04-11 00:15:16 +00007142 // Handle encoding choice for the shift-immediate instructions.
7143 case ARM::t2LSLri:
7144 case ARM::t2LSRri:
7145 case ARM::t2ASRri: {
7146 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7147 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
7148 Inst.getOperand(5).getReg() == (inITBlock() ? 0 : ARM::CPSR) &&
7149 !(static_cast<ARMOperand*>(Operands[3])->isToken() &&
7150 static_cast<ARMOperand*>(Operands[3])->getToken() == ".w")) {
7151 unsigned NewOpc;
7152 switch (Inst.getOpcode()) {
7153 default: llvm_unreachable("unexpected opcode");
7154 case ARM::t2LSLri: NewOpc = ARM::tLSLri; break;
7155 case ARM::t2LSRri: NewOpc = ARM::tLSRri; break;
7156 case ARM::t2ASRri: NewOpc = ARM::tASRri; break;
7157 }
7158 // The Thumb1 operands aren't in the same order. Awesome, eh?
7159 MCInst TmpInst;
7160 TmpInst.setOpcode(NewOpc);
7161 TmpInst.addOperand(Inst.getOperand(0));
7162 TmpInst.addOperand(Inst.getOperand(5));
7163 TmpInst.addOperand(Inst.getOperand(1));
7164 TmpInst.addOperand(Inst.getOperand(2));
7165 TmpInst.addOperand(Inst.getOperand(3));
7166 TmpInst.addOperand(Inst.getOperand(4));
7167 Inst = TmpInst;
7168 return true;
7169 }
7170 return false;
7171 }
7172
Jim Grosbach485e5622011-12-13 22:45:11 +00007173 // Handle the Thumb2 mode MOV complex aliases.
Jim Grosbachb3ef7132011-12-21 20:54:00 +00007174 case ARM::t2MOVsr:
7175 case ARM::t2MOVSsr: {
7176 // Which instruction to expand to depends on the CCOut operand and
7177 // whether we're in an IT block if the register operands are low
7178 // registers.
7179 bool isNarrow = false;
7180 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7181 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7182 isARMLowRegister(Inst.getOperand(2).getReg()) &&
7183 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
7184 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsr))
7185 isNarrow = true;
7186 MCInst TmpInst;
7187 unsigned newOpc;
7188 switch(ARM_AM::getSORegShOp(Inst.getOperand(3).getImm())) {
7189 default: llvm_unreachable("unexpected opcode!");
7190 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRrr : ARM::t2ASRrr; break;
7191 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRrr : ARM::t2LSRrr; break;
7192 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLrr : ARM::t2LSLrr; break;
7193 case ARM_AM::ror: newOpc = isNarrow ? ARM::tROR : ARM::t2RORrr; break;
7194 }
7195 TmpInst.setOpcode(newOpc);
7196 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7197 if (isNarrow)
7198 TmpInst.addOperand(MCOperand::CreateReg(
7199 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
7200 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7201 TmpInst.addOperand(Inst.getOperand(2)); // Rm
7202 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7203 TmpInst.addOperand(Inst.getOperand(5));
7204 if (!isNarrow)
7205 TmpInst.addOperand(MCOperand::CreateReg(
7206 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
7207 Inst = TmpInst;
7208 return true;
7209 }
Jim Grosbach485e5622011-12-13 22:45:11 +00007210 case ARM::t2MOVsi:
7211 case ARM::t2MOVSsi: {
7212 // Which instruction to expand to depends on the CCOut operand and
7213 // whether we're in an IT block if the register operands are low
7214 // registers.
7215 bool isNarrow = false;
7216 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7217 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7218 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsi))
7219 isNarrow = true;
7220 MCInst TmpInst;
7221 unsigned newOpc;
7222 switch(ARM_AM::getSORegShOp(Inst.getOperand(2).getImm())) {
7223 default: llvm_unreachable("unexpected opcode!");
7224 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRri : ARM::t2ASRri; break;
7225 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRri : ARM::t2LSRri; break;
7226 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLri : ARM::t2LSLri; break;
7227 case ARM_AM::ror: newOpc = ARM::t2RORri; isNarrow = false; break;
Jim Grosbach8c59bbc2011-12-21 21:04:19 +00007228 case ARM_AM::rrx: isNarrow = false; newOpc = ARM::t2RRX; break;
Jim Grosbach485e5622011-12-13 22:45:11 +00007229 }
Benjamin Kramerbde91762012-06-02 10:20:22 +00007230 unsigned Amount = ARM_AM::getSORegOffset(Inst.getOperand(2).getImm());
7231 if (Amount == 32) Amount = 0;
Jim Grosbach485e5622011-12-13 22:45:11 +00007232 TmpInst.setOpcode(newOpc);
7233 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7234 if (isNarrow)
7235 TmpInst.addOperand(MCOperand::CreateReg(
7236 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
7237 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbach8c59bbc2011-12-21 21:04:19 +00007238 if (newOpc != ARM::t2RRX)
Benjamin Kramerbde91762012-06-02 10:20:22 +00007239 TmpInst.addOperand(MCOperand::CreateImm(Amount));
Jim Grosbach485e5622011-12-13 22:45:11 +00007240 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7241 TmpInst.addOperand(Inst.getOperand(4));
7242 if (!isNarrow)
7243 TmpInst.addOperand(MCOperand::CreateReg(
7244 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
7245 Inst = TmpInst;
7246 return true;
7247 }
7248 // Handle the ARM mode MOV complex aliases.
Jim Grosbachabcac562011-11-16 18:31:45 +00007249 case ARM::ASRr:
7250 case ARM::LSRr:
7251 case ARM::LSLr:
7252 case ARM::RORr: {
7253 ARM_AM::ShiftOpc ShiftTy;
7254 switch(Inst.getOpcode()) {
7255 default: llvm_unreachable("unexpected opcode!");
7256 case ARM::ASRr: ShiftTy = ARM_AM::asr; break;
7257 case ARM::LSRr: ShiftTy = ARM_AM::lsr; break;
7258 case ARM::LSLr: ShiftTy = ARM_AM::lsl; break;
7259 case ARM::RORr: ShiftTy = ARM_AM::ror; break;
7260 }
Jim Grosbachabcac562011-11-16 18:31:45 +00007261 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, 0);
7262 MCInst TmpInst;
7263 TmpInst.setOpcode(ARM::MOVsr);
7264 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7265 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7266 TmpInst.addOperand(Inst.getOperand(2)); // Rm
7267 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
7268 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7269 TmpInst.addOperand(Inst.getOperand(4));
7270 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
7271 Inst = TmpInst;
7272 return true;
7273 }
Jim Grosbachc14871c2011-11-10 19:18:01 +00007274 case ARM::ASRi:
7275 case ARM::LSRi:
7276 case ARM::LSLi:
7277 case ARM::RORi: {
7278 ARM_AM::ShiftOpc ShiftTy;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007279 switch(Inst.getOpcode()) {
7280 default: llvm_unreachable("unexpected opcode!");
7281 case ARM::ASRi: ShiftTy = ARM_AM::asr; break;
7282 case ARM::LSRi: ShiftTy = ARM_AM::lsr; break;
7283 case ARM::LSLi: ShiftTy = ARM_AM::lsl; break;
7284 case ARM::RORi: ShiftTy = ARM_AM::ror; break;
7285 }
7286 // A shift by zero is a plain MOVr, not a MOVsi.
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00007287 unsigned Amt = Inst.getOperand(2).getImm();
Jim Grosbachc14871c2011-11-10 19:18:01 +00007288 unsigned Opc = Amt == 0 ? ARM::MOVr : ARM::MOVsi;
Richard Bartonba5b0cc2012-04-25 18:00:18 +00007289 // A shift by 32 should be encoded as 0 when permitted
7290 if (Amt == 32 && (ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr))
7291 Amt = 0;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007292 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, Amt);
Jim Grosbach61db5a52011-11-10 16:44:55 +00007293 MCInst TmpInst;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007294 TmpInst.setOpcode(Opc);
Jim Grosbach61db5a52011-11-10 16:44:55 +00007295 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7296 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbachc14871c2011-11-10 19:18:01 +00007297 if (Opc == ARM::MOVsi)
7298 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
Jim Grosbach61db5a52011-11-10 16:44:55 +00007299 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7300 TmpInst.addOperand(Inst.getOperand(4));
7301 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
7302 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007303 return true;
Jim Grosbach61db5a52011-11-10 16:44:55 +00007304 }
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00007305 case ARM::RRXi: {
7306 unsigned Shifter = ARM_AM::getSORegOpc(ARM_AM::rrx, 0);
7307 MCInst TmpInst;
7308 TmpInst.setOpcode(ARM::MOVsi);
7309 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7310 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7311 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
7312 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7313 TmpInst.addOperand(Inst.getOperand(3));
7314 TmpInst.addOperand(Inst.getOperand(4)); // cc_out
7315 Inst = TmpInst;
7316 return true;
7317 }
Jim Grosbachd9a9be22011-11-10 23:58:34 +00007318 case ARM::t2LDMIA_UPD: {
7319 // If this is a load of a single register, then we should use
7320 // a post-indexed LDR instruction instead, per the ARM ARM.
7321 if (Inst.getNumOperands() != 5)
7322 return false;
7323 MCInst TmpInst;
7324 TmpInst.setOpcode(ARM::t2LDR_POST);
7325 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7326 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7327 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7328 TmpInst.addOperand(MCOperand::CreateImm(4));
7329 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7330 TmpInst.addOperand(Inst.getOperand(3));
7331 Inst = TmpInst;
7332 return true;
7333 }
7334 case ARM::t2STMDB_UPD: {
7335 // If this is a store of a single register, then we should use
7336 // a pre-indexed STR instruction instead, per the ARM ARM.
7337 if (Inst.getNumOperands() != 5)
7338 return false;
7339 MCInst TmpInst;
7340 TmpInst.setOpcode(ARM::t2STR_PRE);
7341 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7342 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7343 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7344 TmpInst.addOperand(MCOperand::CreateImm(-4));
7345 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7346 TmpInst.addOperand(Inst.getOperand(3));
7347 Inst = TmpInst;
7348 return true;
7349 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007350 case ARM::LDMIA_UPD:
7351 // If this is a load of a single register via a 'pop', then we should use
7352 // a post-indexed LDR instruction instead, per the ARM ARM.
7353 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
7354 Inst.getNumOperands() == 5) {
7355 MCInst TmpInst;
7356 TmpInst.setOpcode(ARM::LDR_POST_IMM);
7357 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7358 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7359 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7360 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
7361 TmpInst.addOperand(MCOperand::CreateImm(4));
7362 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7363 TmpInst.addOperand(Inst.getOperand(3));
7364 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007365 return true;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007366 }
7367 break;
Jim Grosbach27ad83d2011-08-11 18:07:11 +00007368 case ARM::STMDB_UPD:
7369 // If this is a store of a single register via a 'push', then we should use
7370 // a pre-indexed STR instruction instead, per the ARM ARM.
7371 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" &&
7372 Inst.getNumOperands() == 5) {
7373 MCInst TmpInst;
7374 TmpInst.setOpcode(ARM::STR_PRE_IMM);
7375 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7376 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7377 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
7378 TmpInst.addOperand(MCOperand::CreateImm(-4));
7379 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7380 TmpInst.addOperand(Inst.getOperand(3));
7381 Inst = TmpInst;
7382 }
7383 break;
Jim Grosbachec9ba982011-12-05 21:06:26 +00007384 case ARM::t2ADDri12:
7385 // If the immediate fits for encoding T3 (t2ADDri) and the generic "add"
7386 // mnemonic was used (not "addw"), encoding T3 is preferred.
7387 if (static_cast<ARMOperand*>(Operands[0])->getToken() != "add" ||
7388 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
7389 break;
7390 Inst.setOpcode(ARM::t2ADDri);
7391 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
7392 break;
7393 case ARM::t2SUBri12:
7394 // If the immediate fits for encoding T3 (t2SUBri) and the generic "sub"
7395 // mnemonic was used (not "subw"), encoding T3 is preferred.
7396 if (static_cast<ARMOperand*>(Operands[0])->getToken() != "sub" ||
7397 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
7398 break;
7399 Inst.setOpcode(ARM::t2SUBri);
7400 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
7401 break;
Jim Grosbache9ab47a2011-08-16 23:57:34 +00007402 case ARM::tADDi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00007403 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbach6d606fb2011-08-31 17:07:33 +00007404 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
7405 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
7406 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00007407 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbache9ab47a2011-08-16 23:57:34 +00007408 Inst.setOpcode(ARM::tADDi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00007409 return true;
7410 }
Jim Grosbache9ab47a2011-08-16 23:57:34 +00007411 break;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007412 case ARM::tSUBi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00007413 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007414 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
7415 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
7416 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00007417 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007418 Inst.setOpcode(ARM::tSUBi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00007419 return true;
7420 }
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007421 break;
Jim Grosbachdef5e342012-03-30 17:20:40 +00007422 case ARM::t2ADDri:
7423 case ARM::t2SUBri: {
7424 // If the destination and first source operand are the same, and
7425 // the flags are compatible with the current IT status, use encoding T2
7426 // instead of T3. For compatibility with the system 'as'. Make sure the
7427 // wide encoding wasn't explicit.
7428 if (Inst.getOperand(0).getReg() != Inst.getOperand(1).getReg() ||
Jim Grosbach74005ae2012-03-30 18:39:43 +00007429 !isARMLowRegister(Inst.getOperand(0).getReg()) ||
Jim Grosbachdef5e342012-03-30 17:20:40 +00007430 (unsigned)Inst.getOperand(2).getImm() > 255 ||
7431 ((!inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR) ||
7432 (inITBlock() && Inst.getOperand(5).getReg() != 0)) ||
7433 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
7434 static_cast<ARMOperand*>(Operands[3])->getToken() == ".w"))
7435 break;
7436 MCInst TmpInst;
7437 TmpInst.setOpcode(Inst.getOpcode() == ARM::t2ADDri ?
7438 ARM::tADDi8 : ARM::tSUBi8);
7439 TmpInst.addOperand(Inst.getOperand(0));
7440 TmpInst.addOperand(Inst.getOperand(5));
7441 TmpInst.addOperand(Inst.getOperand(0));
7442 TmpInst.addOperand(Inst.getOperand(2));
7443 TmpInst.addOperand(Inst.getOperand(3));
7444 TmpInst.addOperand(Inst.getOperand(4));
7445 Inst = TmpInst;
7446 return true;
7447 }
Jim Grosbache489bab2011-12-05 22:16:39 +00007448 case ARM::t2ADDrr: {
7449 // If the destination and first source operand are the same, and
7450 // there's no setting of the flags, use encoding T2 instead of T3.
7451 // Note that this is only for ADD, not SUB. This mirrors the system
7452 // 'as' behaviour. Make sure the wide encoding wasn't explicit.
7453 if (Inst.getOperand(0).getReg() != Inst.getOperand(1).getReg() ||
7454 Inst.getOperand(5).getReg() != 0 ||
Jim Grosbachb8c719c2011-12-05 22:27:04 +00007455 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
7456 static_cast<ARMOperand*>(Operands[3])->getToken() == ".w"))
Jim Grosbache489bab2011-12-05 22:16:39 +00007457 break;
7458 MCInst TmpInst;
7459 TmpInst.setOpcode(ARM::tADDhirr);
7460 TmpInst.addOperand(Inst.getOperand(0));
7461 TmpInst.addOperand(Inst.getOperand(0));
7462 TmpInst.addOperand(Inst.getOperand(2));
7463 TmpInst.addOperand(Inst.getOperand(3));
7464 TmpInst.addOperand(Inst.getOperand(4));
7465 Inst = TmpInst;
7466 return true;
7467 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00007468 case ARM::tADDrSP: {
7469 // If the non-SP source operand and the destination operand are not the
7470 // same, we need to use the 32-bit encoding if it's available.
7471 if (Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
7472 Inst.setOpcode(ARM::t2ADDrr);
7473 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
7474 return true;
7475 }
7476 break;
7477 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007478 case ARM::tB:
7479 // A Thumb conditional branch outside of an IT block is a tBcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00007480 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()) {
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007481 Inst.setOpcode(ARM::tBcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00007482 return true;
7483 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007484 break;
7485 case ARM::t2B:
7486 // A Thumb2 conditional branch outside of an IT block is a t2Bcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00007487 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()){
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007488 Inst.setOpcode(ARM::t2Bcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00007489 return true;
7490 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007491 break;
Jim Grosbach99bc8462011-08-31 21:17:31 +00007492 case ARM::t2Bcc:
Jim Grosbacha0d34d32011-09-02 23:22:08 +00007493 // If the conditional is AL or we're in an IT block, we really want t2B.
Jim Grosbachafad0532011-11-10 23:42:14 +00007494 if (Inst.getOperand(1).getImm() == ARMCC::AL || inITBlock()) {
Jim Grosbach99bc8462011-08-31 21:17:31 +00007495 Inst.setOpcode(ARM::t2B);
Jim Grosbachafad0532011-11-10 23:42:14 +00007496 return true;
7497 }
Jim Grosbach99bc8462011-08-31 21:17:31 +00007498 break;
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00007499 case ARM::tBcc:
7500 // If the conditional is AL, we really want tB.
Jim Grosbachafad0532011-11-10 23:42:14 +00007501 if (Inst.getOperand(1).getImm() == ARMCC::AL) {
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00007502 Inst.setOpcode(ARM::tB);
Jim Grosbachafad0532011-11-10 23:42:14 +00007503 return true;
7504 }
Jim Grosbach6ddb5682011-08-18 16:08:39 +00007505 break;
Jim Grosbacha31f2232011-09-07 18:05:34 +00007506 case ARM::tLDMIA: {
7507 // If the register list contains any high registers, or if the writeback
7508 // doesn't match what tLDMIA can do, we need to use the 32-bit encoding
7509 // instead if we're in Thumb2. Otherwise, this should have generated
7510 // an error in validateInstruction().
7511 unsigned Rn = Inst.getOperand(0).getReg();
7512 bool hasWritebackToken =
7513 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
7514 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
7515 bool listContainsBase;
7516 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) ||
7517 (!listContainsBase && !hasWritebackToken) ||
7518 (listContainsBase && hasWritebackToken)) {
7519 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
7520 assert (isThumbTwo());
7521 Inst.setOpcode(hasWritebackToken ? ARM::t2LDMIA_UPD : ARM::t2LDMIA);
7522 // If we're switching to the updating version, we need to insert
7523 // the writeback tied operand.
7524 if (hasWritebackToken)
7525 Inst.insert(Inst.begin(),
7526 MCOperand::CreateReg(Inst.getOperand(0).getReg()));
Jim Grosbachafad0532011-11-10 23:42:14 +00007527 return true;
Jim Grosbacha31f2232011-09-07 18:05:34 +00007528 }
7529 break;
7530 }
Jim Grosbach099c9762011-09-16 20:50:13 +00007531 case ARM::tSTMIA_UPD: {
7532 // If the register list contains any high registers, we need to use
7533 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
7534 // should have generated an error in validateInstruction().
7535 unsigned Rn = Inst.getOperand(0).getReg();
7536 bool listContainsBase;
7537 if (checkLowRegisterList(Inst, 4, Rn, 0, listContainsBase)) {
7538 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
7539 assert (isThumbTwo());
7540 Inst.setOpcode(ARM::t2STMIA_UPD);
Jim Grosbachafad0532011-11-10 23:42:14 +00007541 return true;
Jim Grosbach099c9762011-09-16 20:50:13 +00007542 }
7543 break;
7544 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007545 case ARM::tPOP: {
7546 bool listContainsBase;
7547 // If the register list contains any high registers, we need to use
7548 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
7549 // should have generated an error in validateInstruction().
7550 if (!checkLowRegisterList(Inst, 2, 0, ARM::PC, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00007551 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007552 assert (isThumbTwo());
7553 Inst.setOpcode(ARM::t2LDMIA_UPD);
7554 // Add the base register and writeback operands.
7555 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
7556 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00007557 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007558 }
7559 case ARM::tPUSH: {
7560 bool listContainsBase;
7561 if (!checkLowRegisterList(Inst, 2, 0, ARM::LR, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00007562 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007563 assert (isThumbTwo());
7564 Inst.setOpcode(ARM::t2STMDB_UPD);
7565 // Add the base register and writeback operands.
7566 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
7567 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00007568 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007569 }
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007570 case ARM::t2MOVi: {
7571 // If we can use the 16-bit encoding and the user didn't explicitly
7572 // request the 32-bit variant, transform it here.
7573 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
Jim Grosbach199ab902012-03-30 16:31:31 +00007574 (unsigned)Inst.getOperand(1).getImm() <= 255 &&
Jim Grosbach18b8b172011-09-14 19:12:11 +00007575 ((!inITBlock() && Inst.getOperand(2).getImm() == ARMCC::AL &&
7576 Inst.getOperand(4).getReg() == ARM::CPSR) ||
7577 (inITBlock() && Inst.getOperand(4).getReg() == 0)) &&
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007578 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
7579 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
7580 // The operands aren't in the same order for tMOVi8...
7581 MCInst TmpInst;
7582 TmpInst.setOpcode(ARM::tMOVi8);
7583 TmpInst.addOperand(Inst.getOperand(0));
7584 TmpInst.addOperand(Inst.getOperand(4));
7585 TmpInst.addOperand(Inst.getOperand(1));
7586 TmpInst.addOperand(Inst.getOperand(2));
7587 TmpInst.addOperand(Inst.getOperand(3));
7588 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007589 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007590 }
7591 break;
7592 }
7593 case ARM::t2MOVr: {
7594 // If we can use the 16-bit encoding and the user didn't explicitly
7595 // request the 32-bit variant, transform it here.
7596 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7597 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7598 Inst.getOperand(2).getImm() == ARMCC::AL &&
7599 Inst.getOperand(4).getReg() == ARM::CPSR &&
7600 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
7601 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
7602 // The operands aren't the same for tMOV[S]r... (no cc_out)
7603 MCInst TmpInst;
7604 TmpInst.setOpcode(Inst.getOperand(4).getReg() ? ARM::tMOVSr : ARM::tMOVr);
7605 TmpInst.addOperand(Inst.getOperand(0));
7606 TmpInst.addOperand(Inst.getOperand(1));
7607 TmpInst.addOperand(Inst.getOperand(2));
7608 TmpInst.addOperand(Inst.getOperand(3));
7609 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007610 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007611 }
7612 break;
7613 }
Jim Grosbach82213192011-09-19 20:29:33 +00007614 case ARM::t2SXTH:
Jim Grosbachb3519802011-09-20 00:46:54 +00007615 case ARM::t2SXTB:
7616 case ARM::t2UXTH:
7617 case ARM::t2UXTB: {
Jim Grosbach82213192011-09-19 20:29:33 +00007618 // If we can use the 16-bit encoding and the user didn't explicitly
7619 // request the 32-bit variant, transform it here.
7620 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7621 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7622 Inst.getOperand(2).getImm() == 0 &&
7623 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
7624 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
Jim Grosbachb3519802011-09-20 00:46:54 +00007625 unsigned NewOpc;
7626 switch (Inst.getOpcode()) {
7627 default: llvm_unreachable("Illegal opcode!");
7628 case ARM::t2SXTH: NewOpc = ARM::tSXTH; break;
7629 case ARM::t2SXTB: NewOpc = ARM::tSXTB; break;
7630 case ARM::t2UXTH: NewOpc = ARM::tUXTH; break;
7631 case ARM::t2UXTB: NewOpc = ARM::tUXTB; break;
7632 }
Jim Grosbach82213192011-09-19 20:29:33 +00007633 // The operands aren't the same for thumb1 (no rotate operand).
7634 MCInst TmpInst;
7635 TmpInst.setOpcode(NewOpc);
7636 TmpInst.addOperand(Inst.getOperand(0));
7637 TmpInst.addOperand(Inst.getOperand(1));
7638 TmpInst.addOperand(Inst.getOperand(3));
7639 TmpInst.addOperand(Inst.getOperand(4));
7640 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007641 return true;
Jim Grosbach82213192011-09-19 20:29:33 +00007642 }
7643 break;
7644 }
Jim Grosbache2ca9e52011-12-20 00:59:38 +00007645 case ARM::MOVsi: {
7646 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(2).getImm());
Richard Bartonba5b0cc2012-04-25 18:00:18 +00007647 // rrx shifts and asr/lsr of #32 is encoded as 0
7648 if (SOpc == ARM_AM::rrx || SOpc == ARM_AM::asr || SOpc == ARM_AM::lsr)
7649 return false;
Jim Grosbache2ca9e52011-12-20 00:59:38 +00007650 if (ARM_AM::getSORegOffset(Inst.getOperand(2).getImm()) == 0) {
7651 // Shifting by zero is accepted as a vanilla 'MOVr'
7652 MCInst TmpInst;
7653 TmpInst.setOpcode(ARM::MOVr);
7654 TmpInst.addOperand(Inst.getOperand(0));
7655 TmpInst.addOperand(Inst.getOperand(1));
7656 TmpInst.addOperand(Inst.getOperand(3));
7657 TmpInst.addOperand(Inst.getOperand(4));
7658 TmpInst.addOperand(Inst.getOperand(5));
7659 Inst = TmpInst;
7660 return true;
7661 }
7662 return false;
7663 }
Jim Grosbach12ccf452011-12-22 18:04:04 +00007664 case ARM::ANDrsi:
7665 case ARM::ORRrsi:
7666 case ARM::EORrsi:
7667 case ARM::BICrsi:
7668 case ARM::SUBrsi:
7669 case ARM::ADDrsi: {
7670 unsigned newOpc;
7671 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(3).getImm());
7672 if (SOpc == ARM_AM::rrx) return false;
7673 switch (Inst.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00007674 default: llvm_unreachable("unexpected opcode!");
Jim Grosbach12ccf452011-12-22 18:04:04 +00007675 case ARM::ANDrsi: newOpc = ARM::ANDrr; break;
7676 case ARM::ORRrsi: newOpc = ARM::ORRrr; break;
7677 case ARM::EORrsi: newOpc = ARM::EORrr; break;
7678 case ARM::BICrsi: newOpc = ARM::BICrr; break;
7679 case ARM::SUBrsi: newOpc = ARM::SUBrr; break;
7680 case ARM::ADDrsi: newOpc = ARM::ADDrr; break;
7681 }
7682 // If the shift is by zero, use the non-shifted instruction definition.
Richard Barton35aceb82012-07-09 16:31:14 +00007683 // The exception is for right shifts, where 0 == 32
7684 if (ARM_AM::getSORegOffset(Inst.getOperand(3).getImm()) == 0 &&
7685 !(SOpc == ARM_AM::lsr || SOpc == ARM_AM::asr)) {
Jim Grosbach12ccf452011-12-22 18:04:04 +00007686 MCInst TmpInst;
7687 TmpInst.setOpcode(newOpc);
7688 TmpInst.addOperand(Inst.getOperand(0));
7689 TmpInst.addOperand(Inst.getOperand(1));
7690 TmpInst.addOperand(Inst.getOperand(2));
7691 TmpInst.addOperand(Inst.getOperand(4));
7692 TmpInst.addOperand(Inst.getOperand(5));
7693 TmpInst.addOperand(Inst.getOperand(6));
7694 Inst = TmpInst;
7695 return true;
7696 }
7697 return false;
7698 }
Jim Grosbach82f76d12012-01-25 19:52:01 +00007699 case ARM::ITasm:
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007700 case ARM::t2IT: {
7701 // The mask bits for all but the first condition are represented as
7702 // the low bit of the condition code value implies 't'. We currently
7703 // always have 1 implies 't', so XOR toggle the bits if the low bit
Richard Bartonf435b092012-04-27 08:42:59 +00007704 // of the condition code is zero.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007705 MCOperand &MO = Inst.getOperand(1);
7706 unsigned Mask = MO.getImm();
Jim Grosbached16ec42011-08-29 22:24:09 +00007707 unsigned OrigMask = Mask;
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00007708 unsigned TZ = countTrailingZeros(Mask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007709 if ((Inst.getOperand(0).getImm() & 1) == 0) {
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007710 assert(Mask && TZ <= 3 && "illegal IT mask value!");
Benjamin Kramer8bad66e2013-05-19 22:01:57 +00007711 Mask ^= (0xE << TZ) & 0xF;
Richard Bartonf435b092012-04-27 08:42:59 +00007712 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007713 MO.setImm(Mask);
Jim Grosbached16ec42011-08-29 22:24:09 +00007714
7715 // Set up the IT block state according to the IT instruction we just
7716 // matched.
7717 assert(!inITBlock() && "nested IT blocks?!");
7718 ITState.Cond = ARMCC::CondCodes(Inst.getOperand(0).getImm());
7719 ITState.Mask = OrigMask; // Use the original mask, not the updated one.
7720 ITState.CurPosition = 0;
7721 ITState.FirstCond = true;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007722 break;
7723 }
Richard Bartona39625e2012-07-09 16:12:24 +00007724 case ARM::t2LSLrr:
7725 case ARM::t2LSRrr:
7726 case ARM::t2ASRrr:
7727 case ARM::t2SBCrr:
7728 case ARM::t2RORrr:
7729 case ARM::t2BICrr:
7730 {
Richard Bartond5660372012-07-09 16:14:28 +00007731 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00007732 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
7733 isARMLowRegister(Inst.getOperand(2).getReg())) &&
7734 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
Richard Barton984d0ba2012-07-09 18:30:56 +00007735 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
7736 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
Richard Bartona39625e2012-07-09 16:12:24 +00007737 (!static_cast<ARMOperand*>(Operands[3])->isToken() ||
7738 !static_cast<ARMOperand*>(Operands[3])->getToken().equals_lower(".w"))) {
7739 unsigned NewOpc;
7740 switch (Inst.getOpcode()) {
7741 default: llvm_unreachable("unexpected opcode");
7742 case ARM::t2LSLrr: NewOpc = ARM::tLSLrr; break;
7743 case ARM::t2LSRrr: NewOpc = ARM::tLSRrr; break;
7744 case ARM::t2ASRrr: NewOpc = ARM::tASRrr; break;
7745 case ARM::t2SBCrr: NewOpc = ARM::tSBC; break;
7746 case ARM::t2RORrr: NewOpc = ARM::tROR; break;
7747 case ARM::t2BICrr: NewOpc = ARM::tBIC; break;
7748 }
7749 MCInst TmpInst;
7750 TmpInst.setOpcode(NewOpc);
7751 TmpInst.addOperand(Inst.getOperand(0));
7752 TmpInst.addOperand(Inst.getOperand(5));
7753 TmpInst.addOperand(Inst.getOperand(1));
7754 TmpInst.addOperand(Inst.getOperand(2));
7755 TmpInst.addOperand(Inst.getOperand(3));
7756 TmpInst.addOperand(Inst.getOperand(4));
7757 Inst = TmpInst;
7758 return true;
7759 }
7760 return false;
7761 }
7762 case ARM::t2ANDrr:
7763 case ARM::t2EORrr:
7764 case ARM::t2ADCrr:
7765 case ARM::t2ORRrr:
7766 {
Richard Bartond5660372012-07-09 16:14:28 +00007767 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00007768 // These instructions are special in that they are commutable, so shorter encodings
7769 // are available more often.
7770 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
7771 isARMLowRegister(Inst.getOperand(2).getReg())) &&
7772 (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() ||
7773 Inst.getOperand(0).getReg() == Inst.getOperand(2).getReg()) &&
Richard Barton984d0ba2012-07-09 18:30:56 +00007774 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
7775 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
Richard Bartona39625e2012-07-09 16:12:24 +00007776 (!static_cast<ARMOperand*>(Operands[3])->isToken() ||
7777 !static_cast<ARMOperand*>(Operands[3])->getToken().equals_lower(".w"))) {
7778 unsigned NewOpc;
7779 switch (Inst.getOpcode()) {
7780 default: llvm_unreachable("unexpected opcode");
7781 case ARM::t2ADCrr: NewOpc = ARM::tADC; break;
7782 case ARM::t2ANDrr: NewOpc = ARM::tAND; break;
7783 case ARM::t2EORrr: NewOpc = ARM::tEOR; break;
7784 case ARM::t2ORRrr: NewOpc = ARM::tORR; break;
7785 }
7786 MCInst TmpInst;
7787 TmpInst.setOpcode(NewOpc);
7788 TmpInst.addOperand(Inst.getOperand(0));
7789 TmpInst.addOperand(Inst.getOperand(5));
7790 if (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) {
7791 TmpInst.addOperand(Inst.getOperand(1));
7792 TmpInst.addOperand(Inst.getOperand(2));
7793 } else {
7794 TmpInst.addOperand(Inst.getOperand(2));
7795 TmpInst.addOperand(Inst.getOperand(1));
7796 }
7797 TmpInst.addOperand(Inst.getOperand(3));
7798 TmpInst.addOperand(Inst.getOperand(4));
7799 Inst = TmpInst;
7800 return true;
7801 }
7802 return false;
7803 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007804 }
Jim Grosbachafad0532011-11-10 23:42:14 +00007805 return false;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007806}
7807
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007808unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
7809 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
7810 // suffix depending on whether they're in an IT block or not.
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00007811 unsigned Opc = Inst.getOpcode();
Joey Gouly0e76fa72013-09-12 10:28:05 +00007812 const MCInstrDesc &MCID = MII.get(Opc);
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007813 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
7814 assert(MCID.hasOptionalDef() &&
7815 "optionally flag setting instruction missing optional def operand");
7816 assert(MCID.NumOperands == Inst.getNumOperands() &&
7817 "operand count mismatch!");
7818 // Find the optional-def operand (cc_out).
7819 unsigned OpNo;
7820 for (OpNo = 0;
7821 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
7822 ++OpNo)
7823 ;
7824 // If we're parsing Thumb1, reject it completely.
7825 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
7826 return Match_MnemonicFail;
7827 // If we're parsing Thumb2, which form is legal depends on whether we're
7828 // in an IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00007829 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR &&
7830 !inITBlock())
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007831 return Match_RequiresITBlock;
Jim Grosbached16ec42011-08-29 22:24:09 +00007832 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() == ARM::CPSR &&
7833 inITBlock())
7834 return Match_RequiresNotITBlock;
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007835 }
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00007836 // Some high-register supporting Thumb1 encodings only allow both registers
7837 // to be from r0-r7 when in Thumb2.
7838 else if (Opc == ARM::tADDhirr && isThumbOne() &&
7839 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7840 isARMLowRegister(Inst.getOperand(2).getReg()))
7841 return Match_RequiresThumb2;
7842 // Others only require ARMv6 or later.
Jim Grosbachf86cd372011-08-19 20:46:54 +00007843 else if (Opc == ARM::tMOVr && isThumbOne() && !hasV6Ops() &&
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00007844 isARMLowRegister(Inst.getOperand(0).getReg()) &&
7845 isARMLowRegister(Inst.getOperand(1).getReg()))
7846 return Match_RequiresV6;
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007847 return Match_Success;
7848}
7849
Jim Grosbach5117ef72012-04-24 22:40:08 +00007850static const char *getSubtargetFeatureName(unsigned Val);
Chris Lattner9487de62010-10-28 21:28:01 +00007851bool ARMAsmParser::
Chad Rosier49963552012-10-13 00:26:04 +00007852MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
Chris Lattner9487de62010-10-28 21:28:01 +00007853 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Chad Rosier49963552012-10-13 00:26:04 +00007854 MCStreamer &Out, unsigned &ErrorInfo,
7855 bool MatchingInlineAsm) {
Chris Lattner9487de62010-10-28 21:28:01 +00007856 MCInst Inst;
Jim Grosbach120a96a2011-08-15 23:03:29 +00007857 unsigned MatchResult;
Weiming Zhao8f56f882012-11-16 21:55:34 +00007858
Chad Rosier2f480a82012-10-12 22:53:36 +00007859 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo,
Chad Rosier49963552012-10-13 00:26:04 +00007860 MatchingInlineAsm);
Kevin Enderby3164a342010-12-09 19:19:43 +00007861 switch (MatchResult) {
Jim Grosbach120a96a2011-08-15 23:03:29 +00007862 default: break;
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007863 case Match_Success:
Jim Grosbachedaa35a2011-07-26 18:25:39 +00007864 // Context sensitive operand constraints aren't handled by the matcher,
7865 // so check them here.
Jim Grosbacha0d34d32011-09-02 23:22:08 +00007866 if (validateInstruction(Inst, Operands)) {
7867 // Still progress the IT block, otherwise one wrong condition causes
7868 // nasty cascading errors.
7869 forwardITPosition();
Jim Grosbachedaa35a2011-07-26 18:25:39 +00007870 return true;
Jim Grosbacha0d34d32011-09-02 23:22:08 +00007871 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00007872
Amara Emerson52cfb6a2013-10-03 09:31:51 +00007873 { // processInstruction() updates inITBlock state, we need to save it away
7874 bool wasInITBlock = inITBlock();
7875
7876 // Some instructions need post-processing to, for example, tweak which
7877 // encoding is selected. Loop on it while changes happen so the
7878 // individual transformations can chain off each other. E.g.,
7879 // tPOP(r8)->t2LDMIA_UPD(sp,r8)->t2STR_POST(sp,r8)
7880 while (processInstruction(Inst, Operands))
7881 ;
7882
7883 // Only after the instruction is fully processed, we can validate it
7884 if (wasInITBlock && hasV8Ops() && isThumb() &&
Weiming Zhao5930ae62014-01-23 19:55:33 +00007885 !isV8EligibleForIT(&Inst)) {
Amara Emerson52cfb6a2013-10-03 09:31:51 +00007886 Warning(IDLoc, "deprecated instruction in IT block");
7887 }
7888 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007889
Jim Grosbacha0d34d32011-09-02 23:22:08 +00007890 // Only move forward at the very end so that everything in validate
7891 // and process gets a consistent answer about whether we're in an IT
7892 // block.
7893 forwardITPosition();
7894
Jim Grosbach82f76d12012-01-25 19:52:01 +00007895 // ITasm is an ARM mode pseudo-instruction that just sets the ITblock and
7896 // doesn't actually encode.
7897 if (Inst.getOpcode() == ARM::ITasm)
7898 return false;
7899
Jim Grosbach5e5eabb2012-01-26 23:20:15 +00007900 Inst.setLoc(IDLoc);
David Woodhousee6c13e42014-01-28 23:12:42 +00007901 Out.EmitInstruction(Inst, STI);
Chris Lattner9487de62010-10-28 21:28:01 +00007902 return false;
Jim Grosbach5117ef72012-04-24 22:40:08 +00007903 case Match_MissingFeature: {
7904 assert(ErrorInfo && "Unknown missing feature!");
7905 // Special case the error message for the very common case where only
7906 // a single subtarget feature is missing (Thumb vs. ARM, e.g.).
7907 std::string Msg = "instruction requires:";
7908 unsigned Mask = 1;
7909 for (unsigned i = 0; i < (sizeof(ErrorInfo)*8-1); ++i) {
7910 if (ErrorInfo & Mask) {
7911 Msg += " ";
7912 Msg += getSubtargetFeatureName(ErrorInfo & Mask);
7913 }
7914 Mask <<= 1;
7915 }
7916 return Error(IDLoc, Msg);
7917 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007918 case Match_InvalidOperand: {
7919 SMLoc ErrorLoc = IDLoc;
7920 if (ErrorInfo != ~0U) {
7921 if (ErrorInfo >= Operands.size())
7922 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach624bcc72010-10-29 14:46:02 +00007923
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007924 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
7925 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
7926 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00007927
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007928 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattner9487de62010-10-28 21:28:01 +00007929 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007930 case Match_MnemonicFail:
Benjamin Kramer673824b2012-04-15 17:04:27 +00007931 return Error(IDLoc, "invalid instruction",
7932 ((ARMOperand*)Operands[0])->getLocRange());
Jim Grosbached16ec42011-08-29 22:24:09 +00007933 case Match_RequiresNotITBlock:
7934 return Error(IDLoc, "flag setting instruction only valid outside IT block");
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007935 case Match_RequiresITBlock:
7936 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00007937 case Match_RequiresV6:
7938 return Error(IDLoc, "instruction variant requires ARMv6 or later");
7939 case Match_RequiresThumb2:
7940 return Error(IDLoc, "instruction variant requires Thumb2");
Jim Grosbach087affe2012-06-22 23:56:48 +00007941 case Match_ImmRange0_15: {
7942 SMLoc ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
7943 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
7944 return Error(ErrorLoc, "immediate operand must be in the range [0,15]");
7945 }
Artyom Skrobovfc12e702013-10-23 10:14:40 +00007946 case Match_ImmRange0_239: {
7947 SMLoc ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
7948 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
7949 return Error(ErrorLoc, "immediate operand must be in the range [0,239]");
7950 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007951 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00007952
Eric Christopher91d7b902010-10-29 09:26:59 +00007953 llvm_unreachable("Implement any new match types added!");
Chris Lattner9487de62010-10-28 21:28:01 +00007954}
7955
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007956/// parseDirective parses the arm specific directives
Kevin Enderbyccab3172009-09-15 00:27:25 +00007957bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
7958 StringRef IDVal = DirectiveID.getIdentifier();
7959 if (IDVal == ".word")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007960 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00007961 else if (IDVal == ".thumb")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007962 return parseDirectiveThumb(DirectiveID.getLoc());
Jim Grosbach7f882392011-12-07 18:04:19 +00007963 else if (IDVal == ".arm")
7964 return parseDirectiveARM(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00007965 else if (IDVal == ".thumb_func")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007966 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00007967 else if (IDVal == ".code")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007968 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00007969 else if (IDVal == ".syntax")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007970 return parseDirectiveSyntax(DirectiveID.getLoc());
Jim Grosbachab5830e2011-12-14 02:16:11 +00007971 else if (IDVal == ".unreq")
7972 return parseDirectiveUnreq(DirectiveID.getLoc());
Jason W Kim135d2442011-12-20 17:38:12 +00007973 else if (IDVal == ".arch")
7974 return parseDirectiveArch(DirectiveID.getLoc());
7975 else if (IDVal == ".eabi_attribute")
7976 return parseDirectiveEabiAttr(DirectiveID.getLoc());
Logan Chien8cbb80d2013-10-28 17:51:12 +00007977 else if (IDVal == ".cpu")
7978 return parseDirectiveCPU(DirectiveID.getLoc());
7979 else if (IDVal == ".fpu")
7980 return parseDirectiveFPU(DirectiveID.getLoc());
Logan Chien4ea23b52013-05-10 16:17:24 +00007981 else if (IDVal == ".fnstart")
7982 return parseDirectiveFnStart(DirectiveID.getLoc());
7983 else if (IDVal == ".fnend")
7984 return parseDirectiveFnEnd(DirectiveID.getLoc());
7985 else if (IDVal == ".cantunwind")
7986 return parseDirectiveCantUnwind(DirectiveID.getLoc());
7987 else if (IDVal == ".personality")
7988 return parseDirectivePersonality(DirectiveID.getLoc());
7989 else if (IDVal == ".handlerdata")
7990 return parseDirectiveHandlerData(DirectiveID.getLoc());
7991 else if (IDVal == ".setfp")
7992 return parseDirectiveSetFP(DirectiveID.getLoc());
7993 else if (IDVal == ".pad")
7994 return parseDirectivePad(DirectiveID.getLoc());
7995 else if (IDVal == ".save")
7996 return parseDirectiveRegSave(DirectiveID.getLoc(), false);
7997 else if (IDVal == ".vsave")
7998 return parseDirectiveRegSave(DirectiveID.getLoc(), true);
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00007999 else if (IDVal == ".inst")
8000 return parseDirectiveInst(DirectiveID.getLoc());
8001 else if (IDVal == ".inst.n")
8002 return parseDirectiveInst(DirectiveID.getLoc(), 'n');
8003 else if (IDVal == ".inst.w")
8004 return parseDirectiveInst(DirectiveID.getLoc(), 'w');
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00008005 else if (IDVal == ".ltorg" || IDVal == ".pool")
David Peixotto80c083a2013-12-19 18:26:07 +00008006 return parseDirectiveLtorg(DirectiveID.getLoc());
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008007 else if (IDVal == ".even")
8008 return parseDirectiveEven(DirectiveID.getLoc());
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008009 else if (IDVal == ".personalityindex")
8010 return parseDirectivePersonalityIndex(DirectiveID.getLoc());
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00008011 else if (IDVal == ".unwind_raw")
8012 return parseDirectiveUnwindRaw(DirectiveID.getLoc());
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +00008013 else if (IDVal == ".tlsdescseq")
8014 return parseDirectiveTLSDescSeq(DirectiveID.getLoc());
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00008015 else if (IDVal == ".movsp")
8016 return parseDirectiveMovSP(DirectiveID.getLoc());
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +00008017 else if (IDVal == ".object_arch")
8018 return parseDirectiveObjectArch(DirectiveID.getLoc());
Kevin Enderbyccab3172009-09-15 00:27:25 +00008019 return true;
8020}
8021
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008022/// parseDirectiveWord
Kevin Enderbyccab3172009-09-15 00:27:25 +00008023/// ::= .word [ expression (, expression)* ]
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008024bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyccab3172009-09-15 00:27:25 +00008025 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8026 for (;;) {
8027 const MCExpr *Value;
Saleem Abdulrasoola9036612014-01-26 22:29:50 +00008028 if (getParser().parseExpression(Value)) {
8029 Parser.eatToEndOfStatement();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008030 return false;
Saleem Abdulrasoola9036612014-01-26 22:29:50 +00008031 }
Kevin Enderbyccab3172009-09-15 00:27:25 +00008032
Eric Christopherbf7bc492013-01-09 03:52:05 +00008033 getParser().getStreamer().EmitValue(Value, Size);
Kevin Enderbyccab3172009-09-15 00:27:25 +00008034
8035 if (getLexer().is(AsmToken::EndOfStatement))
8036 break;
Jim Grosbach624bcc72010-10-29 14:46:02 +00008037
Kevin Enderbyccab3172009-09-15 00:27:25 +00008038 // FIXME: Improve diagnostic.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008039 if (getLexer().isNot(AsmToken::Comma)) {
8040 Error(L, "unexpected token in directive");
8041 return false;
8042 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008043 Parser.Lex();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008044 }
8045 }
8046
Sean Callanana83fd7d2010-01-19 20:27:46 +00008047 Parser.Lex();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008048 return false;
8049}
8050
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008051/// parseDirectiveThumb
Kevin Enderby146dcf22009-10-15 20:48:48 +00008052/// ::= .thumb
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008053bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008054 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8055 Error(L, "unexpected token in directive");
8056 return false;
8057 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008058 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008059
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008060 if (!hasThumb()) {
8061 Error(L, "target does not support Thumb mode");
8062 return false;
8063 }
Tim Northovera2292d02013-06-10 23:20:58 +00008064
Jim Grosbach7f882392011-12-07 18:04:19 +00008065 if (!isThumb())
8066 SwitchMode();
8067 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
8068 return false;
8069}
8070
8071/// parseDirectiveARM
8072/// ::= .arm
8073bool ARMAsmParser::parseDirectiveARM(SMLoc L) {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008074 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8075 Error(L, "unexpected token in directive");
8076 return false;
8077 }
Jim Grosbach7f882392011-12-07 18:04:19 +00008078 Parser.Lex();
8079
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008080 if (!hasARM()) {
8081 Error(L, "target does not support ARM mode");
8082 return false;
8083 }
Tim Northovera2292d02013-06-10 23:20:58 +00008084
Jim Grosbach7f882392011-12-07 18:04:19 +00008085 if (isThumb())
8086 SwitchMode();
8087 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Kevin Enderby146dcf22009-10-15 20:48:48 +00008088 return false;
8089}
8090
Tim Northover1744d0a2013-10-25 12:49:50 +00008091void ARMAsmParser::onLabelParsed(MCSymbol *Symbol) {
8092 if (NextSymbolIsThumb) {
8093 getParser().getStreamer().EmitThumbFunc(Symbol);
8094 NextSymbolIsThumb = false;
8095 }
8096}
8097
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008098/// parseDirectiveThumbFunc
Kevin Enderby146dcf22009-10-15 20:48:48 +00008099/// ::= .thumbfunc symbol_name
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008100bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Bill Wendlingbc07a892013-06-18 07:20:20 +00008101 const MCAsmInfo *MAI = getParser().getStreamer().getContext().getAsmInfo();
8102 bool isMachO = MAI->hasSubsectionsViaSymbols();
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008103
Jim Grosbach1152cc02011-12-21 22:30:16 +00008104 // Darwin asm has (optionally) function name after .thumb_func direction
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008105 // ELF doesn't
8106 if (isMachO) {
8107 const AsmToken &Tok = Parser.getTok();
Jim Grosbach1152cc02011-12-21 22:30:16 +00008108 if (Tok.isNot(AsmToken::EndOfStatement)) {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008109 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String)) {
8110 Error(L, "unexpected token in .thumb_func directive");
8111 return false;
8112 }
8113
Tim Northover1744d0a2013-10-25 12:49:50 +00008114 MCSymbol *Func =
8115 getParser().getContext().GetOrCreateSymbol(Tok.getIdentifier());
8116 getParser().getStreamer().EmitThumbFunc(Func);
Jim Grosbach1152cc02011-12-21 22:30:16 +00008117 Parser.Lex(); // Consume the identifier token.
Tim Northover1744d0a2013-10-25 12:49:50 +00008118 return false;
Jim Grosbach1152cc02011-12-21 22:30:16 +00008119 }
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008120 }
8121
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008122 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8123 Error(L, "unexpected token in directive");
8124 return false;
8125 }
Jim Grosbach1152cc02011-12-21 22:30:16 +00008126
Tim Northover1744d0a2013-10-25 12:49:50 +00008127 NextSymbolIsThumb = true;
Kevin Enderby146dcf22009-10-15 20:48:48 +00008128 return false;
8129}
8130
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008131/// parseDirectiveSyntax
Kevin Enderby146dcf22009-10-15 20:48:48 +00008132/// ::= .syntax unified | divided
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008133bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan936b0d32010-01-19 21:44:56 +00008134 const AsmToken &Tok = Parser.getTok();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008135 if (Tok.isNot(AsmToken::Identifier)) {
8136 Error(L, "unexpected token in .syntax directive");
8137 return false;
8138 }
8139
Benjamin Kramer92d89982010-07-14 22:38:02 +00008140 StringRef Mode = Tok.getString();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008141 if (Mode == "unified" || Mode == "UNIFIED") {
Sean Callanana83fd7d2010-01-19 20:27:46 +00008142 Parser.Lex();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008143 } else if (Mode == "divided" || Mode == "DIVIDED") {
8144 Error(L, "'.syntax divided' arm asssembly not supported");
8145 return false;
8146 } else {
8147 Error(L, "unrecognized syntax mode in .syntax directive");
8148 return false;
8149 }
Kevin Enderby146dcf22009-10-15 20:48:48 +00008150
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008151 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8152 Error(Parser.getTok().getLoc(), "unexpected token in directive");
8153 return false;
8154 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008155 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008156
8157 // TODO tell the MC streamer the mode
8158 // getParser().getStreamer().Emit???();
8159 return false;
8160}
8161
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008162/// parseDirectiveCode
Kevin Enderby146dcf22009-10-15 20:48:48 +00008163/// ::= .code 16 | 32
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008164bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan936b0d32010-01-19 21:44:56 +00008165 const AsmToken &Tok = Parser.getTok();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008166 if (Tok.isNot(AsmToken::Integer)) {
8167 Error(L, "unexpected token in .code directive");
8168 return false;
8169 }
Sean Callanan936b0d32010-01-19 21:44:56 +00008170 int64_t Val = Parser.getTok().getIntVal();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008171 if (Val != 16 && Val != 32) {
8172 Error(L, "invalid operand to .code directive");
8173 return false;
8174 }
8175 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008176
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008177 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8178 Error(Parser.getTok().getLoc(), "unexpected token in directive");
8179 return false;
8180 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008181 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008182
Evan Cheng284b4672011-07-08 22:36:29 +00008183 if (Val == 16) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008184 if (!hasThumb()) {
8185 Error(L, "target does not support Thumb mode");
8186 return false;
8187 }
Tim Northovera2292d02013-06-10 23:20:58 +00008188
Jim Grosbachf471ac32011-09-06 18:46:23 +00008189 if (!isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00008190 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00008191 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
Evan Cheng284b4672011-07-08 22:36:29 +00008192 } else {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008193 if (!hasARM()) {
8194 Error(L, "target does not support ARM mode");
8195 return false;
8196 }
Tim Northovera2292d02013-06-10 23:20:58 +00008197
Jim Grosbachf471ac32011-09-06 18:46:23 +00008198 if (isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00008199 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00008200 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Evan Cheng45543ba2011-07-08 22:49:55 +00008201 }
Jim Grosbach2db0ea02010-11-05 22:40:53 +00008202
Kevin Enderby146dcf22009-10-15 20:48:48 +00008203 return false;
8204}
8205
Jim Grosbachab5830e2011-12-14 02:16:11 +00008206/// parseDirectiveReq
8207/// ::= name .req registername
8208bool ARMAsmParser::parseDirectiveReq(StringRef Name, SMLoc L) {
8209 Parser.Lex(); // Eat the '.req' token.
8210 unsigned Reg;
8211 SMLoc SRegLoc, ERegLoc;
8212 if (ParseRegister(Reg, SRegLoc, ERegLoc)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008213 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008214 Error(SRegLoc, "register name expected");
8215 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008216 }
8217
8218 // Shouldn't be anything else.
8219 if (Parser.getTok().isNot(AsmToken::EndOfStatement)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008220 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008221 Error(Parser.getTok().getLoc(), "unexpected input in .req directive.");
8222 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008223 }
8224
8225 Parser.Lex(); // Consume the EndOfStatement
8226
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008227 if (RegisterReqs.GetOrCreateValue(Name, Reg).getValue() != Reg) {
8228 Error(SRegLoc, "redefinition of '" + Name + "' does not match original.");
8229 return false;
8230 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00008231
8232 return false;
8233}
8234
8235/// parseDirectiveUneq
8236/// ::= .unreq registername
8237bool ARMAsmParser::parseDirectiveUnreq(SMLoc L) {
8238 if (Parser.getTok().isNot(AsmToken::Identifier)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008239 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008240 Error(L, "unexpected input in .unreq directive.");
8241 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008242 }
8243 RegisterReqs.erase(Parser.getTok().getIdentifier());
8244 Parser.Lex(); // Eat the identifier.
8245 return false;
8246}
8247
Jason W Kim135d2442011-12-20 17:38:12 +00008248/// parseDirectiveArch
8249/// ::= .arch token
8250bool ARMAsmParser::parseDirectiveArch(SMLoc L) {
Logan Chien439e8f92013-12-11 17:16:25 +00008251 StringRef Arch = getParser().parseStringToEndOfStatement().trim();
8252
8253 unsigned ID = StringSwitch<unsigned>(Arch)
8254#define ARM_ARCH_NAME(NAME, ID, DEFAULT_CPU_NAME, DEFAULT_CPU_ARCH) \
8255 .Case(NAME, ARM::ID)
Joerg Sonnenbergera13f8b42013-12-26 11:50:28 +00008256#define ARM_ARCH_ALIAS(NAME, ID) \
8257 .Case(NAME, ARM::ID)
Logan Chien439e8f92013-12-11 17:16:25 +00008258#include "MCTargetDesc/ARMArchName.def"
8259 .Default(ARM::INVALID_ARCH);
8260
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008261 if (ID == ARM::INVALID_ARCH) {
8262 Error(L, "Unknown arch name");
8263 return false;
8264 }
Logan Chien439e8f92013-12-11 17:16:25 +00008265
8266 getTargetStreamer().emitArch(ID);
8267 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00008268}
8269
8270/// parseDirectiveEabiAttr
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008271/// ::= .eabi_attribute int, int [, "str"]
8272/// ::= .eabi_attribute Tag_name, int [, "str"]
Jason W Kim135d2442011-12-20 17:38:12 +00008273bool ARMAsmParser::parseDirectiveEabiAttr(SMLoc L) {
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008274 int64_t Tag;
8275 SMLoc TagLoc;
8276
8277 TagLoc = Parser.getTok().getLoc();
8278 if (Parser.getTok().is(AsmToken::Identifier)) {
8279 StringRef Name = Parser.getTok().getIdentifier();
8280 Tag = ARMBuildAttrs::AttrTypeFromString(Name);
8281 if (Tag == -1) {
8282 Error(TagLoc, "attribute name not recognised: " + Name);
8283 Parser.eatToEndOfStatement();
8284 return false;
8285 }
8286 Parser.Lex();
8287 } else {
8288 const MCExpr *AttrExpr;
8289
8290 TagLoc = Parser.getTok().getLoc();
8291 if (Parser.parseExpression(AttrExpr)) {
8292 Parser.eatToEndOfStatement();
8293 return false;
8294 }
8295
8296 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(AttrExpr);
8297 if (!CE) {
8298 Error(TagLoc, "expected numeric constant");
8299 Parser.eatToEndOfStatement();
8300 return false;
8301 }
8302
8303 Tag = CE->getValue();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008304 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00008305
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008306 if (Parser.getTok().isNot(AsmToken::Comma)) {
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008307 Error(Parser.getTok().getLoc(), "comma expected");
8308 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008309 return false;
8310 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00008311 Parser.Lex(); // skip comma
8312
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008313 StringRef StringValue = "";
8314 bool IsStringValue = false;
Logan Chien8cbb80d2013-10-28 17:51:12 +00008315
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008316 int64_t IntegerValue = 0;
8317 bool IsIntegerValue = false;
8318
8319 if (Tag == ARMBuildAttrs::CPU_raw_name || Tag == ARMBuildAttrs::CPU_name)
8320 IsStringValue = true;
8321 else if (Tag == ARMBuildAttrs::compatibility) {
8322 IsStringValue = true;
8323 IsIntegerValue = true;
Saleem Abdulrasool9dedf642014-01-19 08:25:19 +00008324 } else if (Tag < 32 || Tag % 2 == 0)
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008325 IsIntegerValue = true;
8326 else if (Tag % 2 == 1)
8327 IsStringValue = true;
8328 else
8329 llvm_unreachable("invalid tag type");
8330
8331 if (IsIntegerValue) {
8332 const MCExpr *ValueExpr;
8333 SMLoc ValueExprLoc = Parser.getTok().getLoc();
8334 if (Parser.parseExpression(ValueExpr)) {
8335 Parser.eatToEndOfStatement();
8336 return false;
8337 }
8338
8339 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ValueExpr);
8340 if (!CE) {
8341 Error(ValueExprLoc, "expected numeric constant");
8342 Parser.eatToEndOfStatement();
8343 return false;
8344 }
8345
8346 IntegerValue = CE->getValue();
8347 }
8348
8349 if (Tag == ARMBuildAttrs::compatibility) {
8350 if (Parser.getTok().isNot(AsmToken::Comma))
8351 IsStringValue = false;
8352 else
8353 Parser.Lex();
8354 }
8355
8356 if (IsStringValue) {
8357 if (Parser.getTok().isNot(AsmToken::String)) {
8358 Error(Parser.getTok().getLoc(), "bad string constant");
8359 Parser.eatToEndOfStatement();
8360 return false;
8361 }
8362
8363 StringValue = Parser.getTok().getStringContents();
8364 Parser.Lex();
8365 }
8366
8367 if (IsIntegerValue && IsStringValue) {
8368 assert(Tag == ARMBuildAttrs::compatibility);
8369 getTargetStreamer().emitIntTextAttribute(Tag, IntegerValue, StringValue);
8370 } else if (IsIntegerValue)
8371 getTargetStreamer().emitAttribute(Tag, IntegerValue);
8372 else if (IsStringValue)
8373 getTargetStreamer().emitTextAttribute(Tag, StringValue);
Logan Chien8cbb80d2013-10-28 17:51:12 +00008374 return false;
8375}
8376
8377/// parseDirectiveCPU
8378/// ::= .cpu str
8379bool ARMAsmParser::parseDirectiveCPU(SMLoc L) {
8380 StringRef CPU = getParser().parseStringToEndOfStatement().trim();
8381 getTargetStreamer().emitTextAttribute(ARMBuildAttrs::CPU_name, CPU);
8382 return false;
8383}
8384
8385/// parseDirectiveFPU
8386/// ::= .fpu str
8387bool ARMAsmParser::parseDirectiveFPU(SMLoc L) {
8388 StringRef FPU = getParser().parseStringToEndOfStatement().trim();
8389
8390 unsigned ID = StringSwitch<unsigned>(FPU)
8391#define ARM_FPU_NAME(NAME, ID) .Case(NAME, ARM::ID)
8392#include "ARMFPUName.def"
8393 .Default(ARM::INVALID_FPU);
8394
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008395 if (ID == ARM::INVALID_FPU) {
8396 Error(L, "Unknown FPU name");
8397 return false;
8398 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00008399
8400 getTargetStreamer().emitFPU(ID);
8401 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00008402}
8403
Logan Chien4ea23b52013-05-10 16:17:24 +00008404/// parseDirectiveFnStart
8405/// ::= .fnstart
8406bool ARMAsmParser::parseDirectiveFnStart(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008407 if (UC.hasFnStart()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008408 Error(L, ".fnstart starts before the end of previous one");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008409 UC.emitFnStartLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008410 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008411 }
8412
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008413 // Reset the unwind directives parser state
8414 UC.reset();
8415
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008416 getTargetStreamer().emitFnStart();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008417
8418 UC.recordFnStart(L);
Logan Chien4ea23b52013-05-10 16:17:24 +00008419 return false;
8420}
8421
8422/// parseDirectiveFnEnd
8423/// ::= .fnend
8424bool ARMAsmParser::parseDirectiveFnEnd(SMLoc L) {
8425 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008426 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008427 Error(L, ".fnstart must precede .fnend directive");
8428 return false;
8429 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008430
8431 // Reset the unwind directives parser state
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008432 getTargetStreamer().emitFnEnd();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008433
8434 UC.reset();
Logan Chien4ea23b52013-05-10 16:17:24 +00008435 return false;
8436}
8437
8438/// parseDirectiveCantUnwind
8439/// ::= .cantunwind
8440bool ARMAsmParser::parseDirectiveCantUnwind(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008441 UC.recordCantUnwind(L);
8442
Logan Chien4ea23b52013-05-10 16:17:24 +00008443 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008444 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008445 Error(L, ".fnstart must precede .cantunwind directive");
8446 return false;
8447 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008448 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008449 Error(L, ".cantunwind can't be used with .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008450 UC.emitHandlerDataLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008451 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008452 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008453 if (UC.hasPersonality()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008454 Error(L, ".cantunwind can't be used with .personality directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008455 UC.emitPersonalityLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008456 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008457 }
8458
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008459 getTargetStreamer().emitCantUnwind();
Logan Chien4ea23b52013-05-10 16:17:24 +00008460 return false;
8461}
8462
8463/// parseDirectivePersonality
8464/// ::= .personality name
8465bool ARMAsmParser::parseDirectivePersonality(SMLoc L) {
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008466 bool HasExistingPersonality = UC.hasPersonality();
8467
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008468 UC.recordPersonality(L);
8469
Logan Chien4ea23b52013-05-10 16:17:24 +00008470 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008471 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008472 Error(L, ".fnstart must precede .personality directive");
8473 return false;
8474 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008475 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008476 Error(L, ".personality can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008477 UC.emitCantUnwindLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008478 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008479 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008480 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008481 Error(L, ".personality must precede .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008482 UC.emitHandlerDataLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008483 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008484 }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008485 if (HasExistingPersonality) {
8486 Parser.eatToEndOfStatement();
8487 Error(L, "multiple personality directives");
8488 UC.emitPersonalityLocNotes();
8489 return false;
8490 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008491
8492 // Parse the name of the personality routine
8493 if (Parser.getTok().isNot(AsmToken::Identifier)) {
8494 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008495 Error(L, "unexpected input in .personality directive.");
8496 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008497 }
8498 StringRef Name(Parser.getTok().getIdentifier());
8499 Parser.Lex();
8500
8501 MCSymbol *PR = getParser().getContext().GetOrCreateSymbol(Name);
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008502 getTargetStreamer().emitPersonality(PR);
Logan Chien4ea23b52013-05-10 16:17:24 +00008503 return false;
8504}
8505
8506/// parseDirectiveHandlerData
8507/// ::= .handlerdata
8508bool ARMAsmParser::parseDirectiveHandlerData(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008509 UC.recordHandlerData(L);
8510
Logan Chien4ea23b52013-05-10 16:17:24 +00008511 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008512 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008513 Error(L, ".fnstart must precede .personality directive");
8514 return false;
8515 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008516 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008517 Error(L, ".handlerdata can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008518 UC.emitCantUnwindLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008519 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008520 }
8521
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008522 getTargetStreamer().emitHandlerData();
Logan Chien4ea23b52013-05-10 16:17:24 +00008523 return false;
8524}
8525
8526/// parseDirectiveSetFP
8527/// ::= .setfp fpreg, spreg [, offset]
8528bool ARMAsmParser::parseDirectiveSetFP(SMLoc L) {
8529 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008530 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008531 Error(L, ".fnstart must precede .setfp directive");
8532 return false;
8533 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008534 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008535 Error(L, ".setfp must precede .handlerdata directive");
8536 return false;
8537 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008538
8539 // Parse fpreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008540 SMLoc FPRegLoc = Parser.getTok().getLoc();
8541 int FPReg = tryParseRegister();
8542 if (FPReg == -1) {
8543 Error(FPRegLoc, "frame pointer register expected");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008544 return false;
8545 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008546
8547 // Consume comma
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00008548 if (Parser.getTok().isNot(AsmToken::Comma)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008549 Error(Parser.getTok().getLoc(), "comma expected");
8550 return false;
8551 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008552 Parser.Lex(); // skip comma
8553
8554 // Parse spreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008555 SMLoc SPRegLoc = Parser.getTok().getLoc();
8556 int SPReg = tryParseRegister();
8557 if (SPReg == -1) {
8558 Error(SPRegLoc, "stack pointer register expected");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008559 return false;
8560 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008561
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008562 if (SPReg != ARM::SP && SPReg != UC.getFPReg()) {
8563 Error(SPRegLoc, "register should be either $sp or the latest fp register");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008564 return false;
8565 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008566
8567 // Update the frame pointer register
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008568 UC.saveFPReg(FPReg);
Logan Chien4ea23b52013-05-10 16:17:24 +00008569
8570 // Parse offset
8571 int64_t Offset = 0;
8572 if (Parser.getTok().is(AsmToken::Comma)) {
8573 Parser.Lex(); // skip comma
8574
8575 if (Parser.getTok().isNot(AsmToken::Hash) &&
8576 Parser.getTok().isNot(AsmToken::Dollar)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008577 Error(Parser.getTok().getLoc(), "'#' expected");
8578 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008579 }
8580 Parser.Lex(); // skip hash token.
8581
8582 const MCExpr *OffsetExpr;
8583 SMLoc ExLoc = Parser.getTok().getLoc();
8584 SMLoc EndLoc;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008585 if (getParser().parseExpression(OffsetExpr, EndLoc)) {
8586 Error(ExLoc, "malformed setfp offset");
8587 return false;
8588 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008589 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008590 if (!CE) {
8591 Error(ExLoc, "setfp offset must be an immediate");
8592 return false;
8593 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008594
8595 Offset = CE->getValue();
8596 }
8597
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008598 getTargetStreamer().emitSetFP(static_cast<unsigned>(FPReg),
8599 static_cast<unsigned>(SPReg), Offset);
Logan Chien4ea23b52013-05-10 16:17:24 +00008600 return false;
8601}
8602
8603/// parseDirective
8604/// ::= .pad offset
8605bool ARMAsmParser::parseDirectivePad(SMLoc L) {
8606 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008607 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008608 Error(L, ".fnstart must precede .pad directive");
8609 return false;
8610 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008611 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008612 Error(L, ".pad must precede .handlerdata directive");
8613 return false;
8614 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008615
8616 // Parse the offset
8617 if (Parser.getTok().isNot(AsmToken::Hash) &&
8618 Parser.getTok().isNot(AsmToken::Dollar)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008619 Error(Parser.getTok().getLoc(), "'#' expected");
8620 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008621 }
8622 Parser.Lex(); // skip hash token.
8623
8624 const MCExpr *OffsetExpr;
8625 SMLoc ExLoc = Parser.getTok().getLoc();
8626 SMLoc EndLoc;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008627 if (getParser().parseExpression(OffsetExpr, EndLoc)) {
8628 Error(ExLoc, "malformed pad offset");
8629 return false;
8630 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008631 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008632 if (!CE) {
8633 Error(ExLoc, "pad offset must be an immediate");
8634 return false;
8635 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008636
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008637 getTargetStreamer().emitPad(CE->getValue());
Logan Chien4ea23b52013-05-10 16:17:24 +00008638 return false;
8639}
8640
8641/// parseDirectiveRegSave
8642/// ::= .save { registers }
8643/// ::= .vsave { registers }
8644bool ARMAsmParser::parseDirectiveRegSave(SMLoc L, bool IsVector) {
8645 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008646 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008647 Error(L, ".fnstart must precede .save or .vsave directives");
8648 return false;
8649 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008650 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008651 Error(L, ".save or .vsave must precede .handlerdata directive");
8652 return false;
8653 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008654
Benjamin Kramer23632bd2013-08-03 22:16:24 +00008655 // RAII object to make sure parsed operands are deleted.
8656 struct CleanupObject {
8657 SmallVector<MCParsedAsmOperand *, 1> Operands;
8658 ~CleanupObject() {
8659 for (unsigned I = 0, E = Operands.size(); I != E; ++I)
8660 delete Operands[I];
8661 }
8662 } CO;
8663
Logan Chien4ea23b52013-05-10 16:17:24 +00008664 // Parse the register list
Benjamin Kramer23632bd2013-08-03 22:16:24 +00008665 if (parseRegisterList(CO.Operands))
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008666 return false;
Benjamin Kramer23632bd2013-08-03 22:16:24 +00008667 ARMOperand *Op = (ARMOperand*)CO.Operands[0];
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008668 if (!IsVector && !Op->isRegList()) {
8669 Error(L, ".save expects GPR registers");
8670 return false;
8671 }
8672 if (IsVector && !Op->isDPRRegList()) {
8673 Error(L, ".vsave expects DPR registers");
8674 return false;
8675 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008676
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008677 getTargetStreamer().emitRegSave(Op->getRegList(), IsVector);
Logan Chien4ea23b52013-05-10 16:17:24 +00008678 return false;
8679}
8680
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008681/// parseDirectiveInst
8682/// ::= .inst opcode [, ...]
8683/// ::= .inst.n opcode [, ...]
8684/// ::= .inst.w opcode [, ...]
8685bool ARMAsmParser::parseDirectiveInst(SMLoc Loc, char Suffix) {
8686 int Width;
8687
8688 if (isThumb()) {
8689 switch (Suffix) {
8690 case 'n':
8691 Width = 2;
8692 break;
8693 case 'w':
8694 Width = 4;
8695 break;
8696 default:
8697 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008698 Error(Loc, "cannot determine Thumb instruction size, "
8699 "use inst.n/inst.w instead");
8700 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008701 }
8702 } else {
8703 if (Suffix) {
8704 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008705 Error(Loc, "width suffixes are invalid in ARM mode");
8706 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008707 }
8708 Width = 4;
8709 }
8710
8711 if (getLexer().is(AsmToken::EndOfStatement)) {
8712 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008713 Error(Loc, "expected expression following directive");
8714 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008715 }
8716
8717 for (;;) {
8718 const MCExpr *Expr;
8719
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008720 if (getParser().parseExpression(Expr)) {
8721 Error(Loc, "expected expression");
8722 return false;
8723 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008724
8725 const MCConstantExpr *Value = dyn_cast_or_null<MCConstantExpr>(Expr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008726 if (!Value) {
8727 Error(Loc, "expected constant expression");
8728 return false;
8729 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008730
8731 switch (Width) {
8732 case 2:
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008733 if (Value->getValue() > 0xffff) {
8734 Error(Loc, "inst.n operand is too big, use inst.w instead");
8735 return false;
8736 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008737 break;
8738 case 4:
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008739 if (Value->getValue() > 0xffffffff) {
8740 Error(Loc,
8741 StringRef(Suffix ? "inst.w" : "inst") + " operand is too big");
8742 return false;
8743 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008744 break;
8745 default:
8746 llvm_unreachable("only supported widths are 2 and 4");
8747 }
8748
8749 getTargetStreamer().emitInst(Value->getValue(), Suffix);
8750
8751 if (getLexer().is(AsmToken::EndOfStatement))
8752 break;
8753
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008754 if (getLexer().isNot(AsmToken::Comma)) {
8755 Error(Loc, "unexpected token in directive");
8756 return false;
8757 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008758
8759 Parser.Lex();
8760 }
8761
8762 Parser.Lex();
8763 return false;
8764}
8765
David Peixotto80c083a2013-12-19 18:26:07 +00008766/// parseDirectiveLtorg
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00008767/// ::= .ltorg | .pool
David Peixotto80c083a2013-12-19 18:26:07 +00008768bool ARMAsmParser::parseDirectiveLtorg(SMLoc L) {
David Peixottob9b73622014-02-04 17:22:40 +00008769 getTargetStreamer().emitCurrentConstantPool();
David Peixotto80c083a2013-12-19 18:26:07 +00008770 return false;
8771}
8772
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008773bool ARMAsmParser::parseDirectiveEven(SMLoc L) {
8774 const MCSection *Section = getStreamer().getCurrentSection().first;
8775
8776 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8777 TokError("unexpected token in directive");
8778 return false;
8779 }
8780
8781 if (!Section) {
Rafael Espindolaf1440342014-01-23 23:14:14 +00008782 getStreamer().InitSections();
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008783 Section = getStreamer().getCurrentSection().first;
8784 }
8785
8786 if (Section->UseCodeAlign())
Rafael Espindola7b514962014-02-04 18:34:04 +00008787 getStreamer().EmitCodeAlignment(2);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008788 else
Rafael Espindola7b514962014-02-04 18:34:04 +00008789 getStreamer().EmitValueToAlignment(2);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008790
8791 return false;
8792}
8793
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008794/// parseDirectivePersonalityIndex
8795/// ::= .personalityindex index
8796bool ARMAsmParser::parseDirectivePersonalityIndex(SMLoc L) {
8797 bool HasExistingPersonality = UC.hasPersonality();
8798
8799 UC.recordPersonalityIndex(L);
8800
8801 if (!UC.hasFnStart()) {
8802 Parser.eatToEndOfStatement();
8803 Error(L, ".fnstart must precede .personalityindex directive");
8804 return false;
8805 }
8806 if (UC.cantUnwind()) {
8807 Parser.eatToEndOfStatement();
8808 Error(L, ".personalityindex cannot be used with .cantunwind");
8809 UC.emitCantUnwindLocNotes();
8810 return false;
8811 }
8812 if (UC.hasHandlerData()) {
8813 Parser.eatToEndOfStatement();
8814 Error(L, ".personalityindex must precede .handlerdata directive");
8815 UC.emitHandlerDataLocNotes();
8816 return false;
8817 }
8818 if (HasExistingPersonality) {
8819 Parser.eatToEndOfStatement();
8820 Error(L, "multiple personality directives");
8821 UC.emitPersonalityLocNotes();
8822 return false;
8823 }
8824
8825 const MCExpr *IndexExpression;
8826 SMLoc IndexLoc = Parser.getTok().getLoc();
8827 if (Parser.parseExpression(IndexExpression)) {
8828 Parser.eatToEndOfStatement();
8829 return false;
8830 }
8831
8832 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(IndexExpression);
8833 if (!CE) {
8834 Parser.eatToEndOfStatement();
8835 Error(IndexLoc, "index must be a constant number");
8836 return false;
8837 }
8838 if (CE->getValue() < 0 ||
8839 CE->getValue() >= ARM::EHABI::NUM_PERSONALITY_INDEX) {
8840 Parser.eatToEndOfStatement();
8841 Error(IndexLoc, "personality routine index should be in range [0-3]");
8842 return false;
8843 }
8844
8845 getTargetStreamer().emitPersonalityIndex(CE->getValue());
8846 return false;
8847}
8848
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00008849/// parseDirectiveUnwindRaw
8850/// ::= .unwind_raw offset, opcode [, opcode...]
8851bool ARMAsmParser::parseDirectiveUnwindRaw(SMLoc L) {
8852 if (!UC.hasFnStart()) {
8853 Parser.eatToEndOfStatement();
8854 Error(L, ".fnstart must precede .unwind_raw directives");
8855 return false;
8856 }
8857
8858 int64_t StackOffset;
8859
8860 const MCExpr *OffsetExpr;
8861 SMLoc OffsetLoc = getLexer().getLoc();
8862 if (getLexer().is(AsmToken::EndOfStatement) ||
8863 getParser().parseExpression(OffsetExpr)) {
8864 Error(OffsetLoc, "expected expression");
8865 Parser.eatToEndOfStatement();
8866 return false;
8867 }
8868
8869 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
8870 if (!CE) {
8871 Error(OffsetLoc, "offset must be a constant");
8872 Parser.eatToEndOfStatement();
8873 return false;
8874 }
8875
8876 StackOffset = CE->getValue();
8877
8878 if (getLexer().isNot(AsmToken::Comma)) {
8879 Error(getLexer().getLoc(), "expected comma");
8880 Parser.eatToEndOfStatement();
8881 return false;
8882 }
8883 Parser.Lex();
8884
8885 SmallVector<uint8_t, 16> Opcodes;
8886 for (;;) {
8887 const MCExpr *OE;
8888
8889 SMLoc OpcodeLoc = getLexer().getLoc();
8890 if (getLexer().is(AsmToken::EndOfStatement) || Parser.parseExpression(OE)) {
8891 Error(OpcodeLoc, "expected opcode expression");
8892 Parser.eatToEndOfStatement();
8893 return false;
8894 }
8895
8896 const MCConstantExpr *OC = dyn_cast<MCConstantExpr>(OE);
8897 if (!OC) {
8898 Error(OpcodeLoc, "opcode value must be a constant");
8899 Parser.eatToEndOfStatement();
8900 return false;
8901 }
8902
8903 const int64_t Opcode = OC->getValue();
8904 if (Opcode & ~0xff) {
8905 Error(OpcodeLoc, "invalid opcode");
8906 Parser.eatToEndOfStatement();
8907 return false;
8908 }
8909
8910 Opcodes.push_back(uint8_t(Opcode));
8911
8912 if (getLexer().is(AsmToken::EndOfStatement))
8913 break;
8914
8915 if (getLexer().isNot(AsmToken::Comma)) {
8916 Error(getLexer().getLoc(), "unexpected token in directive");
8917 Parser.eatToEndOfStatement();
8918 return false;
8919 }
8920
8921 Parser.Lex();
8922 }
8923
8924 getTargetStreamer().emitUnwindRaw(StackOffset, Opcodes);
8925
8926 Parser.Lex();
8927 return false;
8928}
8929
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +00008930/// parseDirectiveTLSDescSeq
8931/// ::= .tlsdescseq tls-variable
8932bool ARMAsmParser::parseDirectiveTLSDescSeq(SMLoc L) {
8933 if (getLexer().isNot(AsmToken::Identifier)) {
8934 TokError("expected variable after '.tlsdescseq' directive");
8935 Parser.eatToEndOfStatement();
8936 return false;
8937 }
8938
8939 const MCSymbolRefExpr *SRE =
8940 MCSymbolRefExpr::Create(Parser.getTok().getIdentifier(),
8941 MCSymbolRefExpr::VK_ARM_TLSDESCSEQ, getContext());
8942 Lex();
8943
8944 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8945 Error(Parser.getTok().getLoc(), "unexpected token");
8946 Parser.eatToEndOfStatement();
8947 return false;
8948 }
8949
8950 getTargetStreamer().AnnotateTLSDescriptorSequence(SRE);
8951 return false;
8952}
8953
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00008954/// parseDirectiveMovSP
8955/// ::= .movsp reg [, #offset]
8956bool ARMAsmParser::parseDirectiveMovSP(SMLoc L) {
8957 if (!UC.hasFnStart()) {
8958 Parser.eatToEndOfStatement();
8959 Error(L, ".fnstart must precede .movsp directives");
8960 return false;
8961 }
8962 if (UC.getFPReg() != ARM::SP) {
8963 Parser.eatToEndOfStatement();
8964 Error(L, "unexpected .movsp directive");
8965 return false;
8966 }
8967
8968 SMLoc SPRegLoc = Parser.getTok().getLoc();
8969 int SPReg = tryParseRegister();
8970 if (SPReg == -1) {
8971 Parser.eatToEndOfStatement();
8972 Error(SPRegLoc, "register expected");
8973 return false;
8974 }
8975
8976 if (SPReg == ARM::SP || SPReg == ARM::PC) {
8977 Parser.eatToEndOfStatement();
8978 Error(SPRegLoc, "sp and pc are not permitted in .movsp directive");
8979 return false;
8980 }
8981
8982 int64_t Offset = 0;
8983 if (Parser.getTok().is(AsmToken::Comma)) {
8984 Parser.Lex();
8985
8986 if (Parser.getTok().isNot(AsmToken::Hash)) {
8987 Error(Parser.getTok().getLoc(), "expected #constant");
8988 Parser.eatToEndOfStatement();
8989 return false;
8990 }
8991 Parser.Lex();
8992
8993 const MCExpr *OffsetExpr;
8994 SMLoc OffsetLoc = Parser.getTok().getLoc();
8995 if (Parser.parseExpression(OffsetExpr)) {
8996 Parser.eatToEndOfStatement();
8997 Error(OffsetLoc, "malformed offset expression");
8998 return false;
8999 }
9000
9001 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
9002 if (!CE) {
9003 Parser.eatToEndOfStatement();
9004 Error(OffsetLoc, "offset must be an immediate constant");
9005 return false;
9006 }
9007
9008 Offset = CE->getValue();
9009 }
9010
9011 getTargetStreamer().emitMovSP(SPReg, Offset);
9012 UC.saveFPReg(SPReg);
9013
9014 return false;
9015}
9016
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +00009017/// parseDirectiveObjectArch
9018/// ::= .object_arch name
9019bool ARMAsmParser::parseDirectiveObjectArch(SMLoc L) {
9020 if (getLexer().isNot(AsmToken::Identifier)) {
9021 Error(getLexer().getLoc(), "unexpected token");
9022 Parser.eatToEndOfStatement();
9023 return false;
9024 }
9025
9026 StringRef Arch = Parser.getTok().getString();
9027 SMLoc ArchLoc = Parser.getTok().getLoc();
9028 getLexer().Lex();
9029
9030 unsigned ID = StringSwitch<unsigned>(Arch)
9031#define ARM_ARCH_NAME(NAME, ID, DEFAULT_CPU_NAME, DEFAULT_CPU_ARCH) \
9032 .Case(NAME, ARM::ID)
9033#define ARM_ARCH_ALIAS(NAME, ID) \
9034 .Case(NAME, ARM::ID)
9035#include "MCTargetDesc/ARMArchName.def"
9036#undef ARM_ARCH_NAME
9037#undef ARM_ARCH_ALIAS
9038 .Default(ARM::INVALID_ARCH);
9039
9040 if (ID == ARM::INVALID_ARCH) {
9041 Error(ArchLoc, "unknown architecture '" + Arch + "'");
9042 Parser.eatToEndOfStatement();
9043 return false;
9044 }
9045
9046 getTargetStreamer().emitObjectArch(ID);
9047
9048 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9049 Error(getLexer().getLoc(), "unexpected token");
9050 Parser.eatToEndOfStatement();
9051 }
9052
9053 return false;
9054}
9055
Kevin Enderby8be42bd2009-10-30 22:55:57 +00009056/// Force static initialization.
Kevin Enderbyccab3172009-09-15 00:27:25 +00009057extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng11424442011-07-26 00:24:13 +00009058 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
9059 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Kevin Enderbyccab3172009-09-15 00:27:25 +00009060}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00009061
Chris Lattner3e4582a2010-09-06 19:11:01 +00009062#define GET_REGISTER_MATCHER
Craig Topper3ec7c2a2012-04-25 06:56:34 +00009063#define GET_SUBTARGET_FEATURE_NAME
Chris Lattner3e4582a2010-09-06 19:11:01 +00009064#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00009065#include "ARMGenAsmMatcher.inc"
Jim Grosbach231e7aa2013-02-06 06:00:11 +00009066
9067// Define this matcher function after the auto-generated include so we
9068// have the match class enum definitions.
9069unsigned ARMAsmParser::validateTargetOperandClass(MCParsedAsmOperand *AsmOp,
9070 unsigned Kind) {
9071 ARMOperand *Op = static_cast<ARMOperand*>(AsmOp);
9072 // If the kind is a token for a literal immediate, check if our asm
9073 // operand matches. This is for InstAliases which have a fixed-value
9074 // immediate in the syntax.
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +00009075 switch (Kind) {
9076 default: break;
9077 case MCK__35_0:
9078 if (Op->isImm())
9079 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm()))
9080 if (CE->getValue() == 0)
9081 return Match_Success;
9082 break;
9083 case MCK_ARMSOImm:
9084 if (Op->isImm()) {
9085 const MCExpr *SOExpr = Op->getImm();
9086 int64_t Value;
9087 if (!SOExpr->EvaluateAsAbsolute(Value))
9088 return Match_Success;
9089 assert((Value >= INT32_MIN && Value <= INT32_MAX) &&
9090 "expression value must be representiable in 32 bits");
9091 }
9092 break;
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00009093 case MCK_GPRPair:
9094 if (Op->isReg() &&
9095 MRI->getRegClass(ARM::GPRRegClassID).contains(Op->getReg()))
9096 return Match_Success;
9097 break;
Jim Grosbach231e7aa2013-02-06 06:00:11 +00009098 }
9099 return Match_InvalidOperand;
9100}