blob: f48011fe5e1fdca6376490bb970cc2a88ad64ca3 [file] [log] [blame]
Tom Stellardcb97e3a2013-04-15 17:51:35 +00001//===-- SIDefines.h - SI Helper Macros ----------------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8/// \file
9//===----------------------------------------------------------------------===//
10
Tom Stellardb6550522015-01-12 19:33:18 +000011#include "llvm/MC/MCInstrDesc.h"
12
Matt Arsenault6b6a2c32016-03-11 08:00:27 +000013#ifndef LLVM_LIB_TARGET_AMDGPU_SIDEFINES_H
14#define LLVM_LIB_TARGET_AMDGPU_SIDEFINES_H
Tom Stellardcb97e3a2013-04-15 17:51:35 +000015
Tom Stellard16a9a202013-08-14 23:24:17 +000016namespace SIInstrFlags {
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000017// This needs to be kept in sync with the field bits in InstSI.
Tom Stellard16a9a202013-08-14 23:24:17 +000018enum {
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000019 SALU = 1 << 3,
20 VALU = 1 << 4,
21
22 SOP1 = 1 << 5,
23 SOP2 = 1 << 6,
24 SOPC = 1 << 7,
25 SOPK = 1 << 8,
26 SOPP = 1 << 9,
27
28 VOP1 = 1 << 10,
29 VOP2 = 1 << 11,
30 VOP3 = 1 << 12,
31 VOPC = 1 << 13,
Sam Kolton3025e7f2016-04-26 13:33:56 +000032 SDWA = 1 << 14,
33 DPP = 1 << 15,
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000034
Sam Kolton3025e7f2016-04-26 13:33:56 +000035 MUBUF = 1 << 16,
36 MTBUF = 1 << 17,
37 SMRD = 1 << 18,
38 DS = 1 << 19,
39 MIMG = 1 << 20,
40 FLAT = 1 << 21,
41 WQM = 1 << 22,
42 VGPRSpill = 1 << 23,
Matt Arsenault3354f422016-09-10 01:20:33 +000043 SGPRSpill = 1 << 24,
44 VOPAsmPrefer32Bit = 1 << 25,
45 Gather4 = 1 << 26,
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +000046 DisableWQM = 1 << 27,
Matt Arsenault7b647552016-10-28 21:55:15 +000047 SOPK_ZEXT = 1 << 28,
48 SCALAR_STORE = 1 << 29
Tom Stellard16a9a202013-08-14 23:24:17 +000049};
Alexander Kornienkof00654e2015-06-23 09:49:53 +000050}
Tom Stellard16a9a202013-08-14 23:24:17 +000051
Tom Stellardb6550522015-01-12 19:33:18 +000052namespace llvm {
53namespace AMDGPU {
54 enum OperandType {
Sam Kolton1eeb11b2016-09-09 14:44:04 +000055 /// Operands with register or 32-bit immediate
56 OPERAND_REG_IMM32_INT = MCOI::OPERAND_FIRST_TARGET,
57 OPERAND_REG_IMM32_FP,
58 /// Operands with register or inline constant
59 OPERAND_REG_INLINE_C_INT,
60 OPERAND_REG_INLINE_C_FP,
Matt Arsenaultffc82752016-07-05 17:09:01 +000061
Sam Kolton1eeb11b2016-09-09 14:44:04 +000062 // Operand for source modifiers for VOP instructions
63 OPERAND_INPUT_MODS,
64
65 /// Operand with 32-bit immediate that uses the constant bus.
Matt Arsenaultffc82752016-07-05 17:09:01 +000066 OPERAND_KIMM32
Tom Stellardb6550522015-01-12 19:33:18 +000067 };
68}
69}
70
Matt Arsenault9783e002014-09-29 15:50:26 +000071namespace SIInstrFlags {
72 enum Flags {
73 // First 4 bits are the instruction encoding
74 VM_CNT = 1 << 0,
75 EXP_CNT = 1 << 1,
76 LGKM_CNT = 1 << 2
77 };
Matt Arsenault4831ce52015-01-06 23:00:37 +000078
79 // v_cmp_class_* etc. use a 10-bit mask for what operation is checked.
80 // The result is true if any of these tests are true.
81 enum ClassFlags {
82 S_NAN = 1 << 0, // Signaling NaN
83 Q_NAN = 1 << 1, // Quiet NaN
84 N_INFINITY = 1 << 2, // Negative infinity
85 N_NORMAL = 1 << 3, // Negative normal
86 N_SUBNORMAL = 1 << 4, // Negative subnormal
87 N_ZERO = 1 << 5, // Negative zero
88 P_ZERO = 1 << 6, // Positive zero
89 P_SUBNORMAL = 1 << 7, // Positive subnormal
90 P_NORMAL = 1 << 8, // Positive normal
91 P_INFINITY = 1 << 9 // Positive infinity
92 };
Alexander Kornienkof00654e2015-06-23 09:49:53 +000093}
Matt Arsenault9783e002014-09-29 15:50:26 +000094
Sam Kolton945231a2016-06-10 09:57:59 +000095// Input operand modifiers bit-masks
96// NEG and SEXT share same bit-mask because they can't be set simultaneously.
Matt Arsenault9783e002014-09-29 15:50:26 +000097namespace SISrcMods {
98 enum {
Sam Kolton945231a2016-06-10 09:57:59 +000099 NEG = 1 << 0, // Floating-point negate modifier
100 ABS = 1 << 1, // Floating-point absolute modifier
101 SEXT = 1 << 0 // Integer sign-extend modifier
Matt Arsenault9783e002014-09-29 15:50:26 +0000102 };
103}
104
Matt Arsenault97069782014-09-30 19:49:48 +0000105namespace SIOutMods {
106 enum {
107 NONE = 0,
108 MUL2 = 1,
109 MUL4 = 2,
110 DIV2 = 3
111 };
112}
113
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000114namespace VGPRIndexMode {
115 enum {
116 SRC0_ENABLE = 1 << 0,
117 SRC1_ENABLE = 1 << 1,
118 SRC2_ENABLE = 1 << 2,
119 DST_ENABLE = 1 << 3
120 };
121}
122
Sam Koltond63d8a72016-09-09 09:37:51 +0000123namespace AMDGPUAsmVariants {
124 enum {
125 DEFAULT = 0,
126 VOP3 = 1,
127 SDWA = 2,
128 DPP = 3
129 };
130}
131
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000132namespace llvm {
133namespace AMDGPU {
Artem Tamazov212a2512016-05-24 12:05:16 +0000134namespace EncValues { // Encoding values of enum9/8/7 operands
135
136enum {
137 SGPR_MIN = 0,
138 SGPR_MAX = 101,
139 TTMP_MIN = 112,
140 TTMP_MAX = 123,
141 INLINE_INTEGER_C_MIN = 128,
142 INLINE_INTEGER_C_POSITIVE_MAX = 192, // 64
143 INLINE_INTEGER_C_MAX = 208,
144 INLINE_FLOATING_C_MIN = 240,
145 INLINE_FLOATING_C_MAX = 248,
146 LITERAL_CONST = 255,
147 VGPR_MIN = 256,
148 VGPR_MAX = 511
149};
150
151} // namespace EncValues
152} // namespace AMDGPU
153} // namespace llvm
154
155namespace llvm {
156namespace AMDGPU {
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000157namespace SendMsg { // Encoding of SIMM16 used in s_sendmsg* insns.
158
Artem Tamazov6edc1352016-05-26 17:00:33 +0000159enum Id { // Message ID, width(4) [3:0].
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000160 ID_UNKNOWN_ = -1,
161 ID_INTERRUPT = 1,
162 ID_GS,
163 ID_GS_DONE,
164 ID_SYSMSG = 15,
165 ID_GAPS_LAST_, // Indicate that sequence has gaps.
166 ID_GAPS_FIRST_ = ID_INTERRUPT,
Artem Tamazov6edc1352016-05-26 17:00:33 +0000167 ID_SHIFT_ = 0,
168 ID_WIDTH_ = 4,
169 ID_MASK_ = (((1 << ID_WIDTH_) - 1) << ID_SHIFT_)
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000170};
171
172enum Op { // Both GS and SYS operation IDs.
173 OP_UNKNOWN_ = -1,
Artem Tamazov6edc1352016-05-26 17:00:33 +0000174 OP_SHIFT_ = 4,
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000175 // width(2) [5:4]
176 OP_GS_NOP = 0,
177 OP_GS_CUT,
178 OP_GS_EMIT,
179 OP_GS_EMIT_CUT,
180 OP_GS_LAST_,
181 OP_GS_FIRST_ = OP_GS_NOP,
Artem Tamazov6edc1352016-05-26 17:00:33 +0000182 OP_GS_WIDTH_ = 2,
183 OP_GS_MASK_ = (((1 << OP_GS_WIDTH_) - 1) << OP_SHIFT_),
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000184 // width(3) [6:4]
185 OP_SYS_ECC_ERR_INTERRUPT = 1,
186 OP_SYS_REG_RD,
187 OP_SYS_HOST_TRAP_ACK,
188 OP_SYS_TTRACE_PC,
189 OP_SYS_LAST_,
190 OP_SYS_FIRST_ = OP_SYS_ECC_ERR_INTERRUPT,
Artem Tamazov6edc1352016-05-26 17:00:33 +0000191 OP_SYS_WIDTH_ = 3,
192 OP_SYS_MASK_ = (((1 << OP_SYS_WIDTH_) - 1) << OP_SHIFT_)
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000193};
194
195enum StreamId { // Stream ID, (2) [9:8].
Artem Tamazov6edc1352016-05-26 17:00:33 +0000196 STREAM_ID_DEFAULT_ = 0,
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000197 STREAM_ID_LAST_ = 4,
Artem Tamazov6edc1352016-05-26 17:00:33 +0000198 STREAM_ID_FIRST_ = STREAM_ID_DEFAULT_,
199 STREAM_ID_SHIFT_ = 8,
200 STREAM_ID_WIDTH_= 2,
201 STREAM_ID_MASK_ = (((1 << STREAM_ID_WIDTH_) - 1) << STREAM_ID_SHIFT_)
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000202};
203
204} // namespace SendMsg
Artem Tamazov6edc1352016-05-26 17:00:33 +0000205
206namespace Hwreg { // Encoding of SIMM16 used in s_setreg/getreg* insns.
207
208enum Id { // HwRegCode, (6) [5:0]
209 ID_UNKNOWN_ = -1,
210 ID_SYMBOLIC_FIRST_ = 1, // There are corresponding symbolic names defined.
Tom Stellardaea899e2016-10-27 23:50:21 +0000211 ID_MODE = 1,
212 ID_STATUS = 2,
213 ID_TRAPSTS = 3,
214 ID_HW_ID = 4,
215 ID_GPR_ALLOC = 5,
216 ID_LDS_ALLOC = 6,
217 ID_IB_STS = 7,
Artem Tamazov6edc1352016-05-26 17:00:33 +0000218 ID_SYMBOLIC_LAST_ = 8,
219 ID_SHIFT_ = 0,
220 ID_WIDTH_ = 6,
221 ID_MASK_ = (((1 << ID_WIDTH_) - 1) << ID_SHIFT_)
222};
223
224enum Offset { // Offset, (5) [10:6]
225 OFFSET_DEFAULT_ = 0,
226 OFFSET_SHIFT_ = 6,
227 OFFSET_WIDTH_ = 5,
228 OFFSET_MASK_ = (((1 << OFFSET_WIDTH_) - 1) << OFFSET_SHIFT_)
229};
230
231enum WidthMinusOne { // WidthMinusOne, (5) [15:11]
232 WIDTH_M1_DEFAULT_ = 31,
233 WIDTH_M1_SHIFT_ = 11,
234 WIDTH_M1_WIDTH_ = 5,
235 WIDTH_M1_MASK_ = (((1 << WIDTH_M1_WIDTH_) - 1) << WIDTH_M1_SHIFT_)
236};
237
238} // namespace Hwreg
Sam Koltona3ec5c12016-10-07 14:46:06 +0000239
240namespace SDWA {
241
242enum SdwaSel {
243 BYTE_0 = 0,
244 BYTE_1 = 1,
245 BYTE_2 = 2,
246 BYTE_3 = 3,
247 WORD_0 = 4,
248 WORD_1 = 5,
249 DWORD = 6,
250};
251
252enum DstUnused {
253 UNUSED_PAD = 0,
254 UNUSED_SEXT = 1,
255 UNUSED_PRESERVE = 2,
256};
257
258} // namespace SDWA
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000259} // namespace AMDGPU
260} // namespace llvm
261
Tom Stellardcb97e3a2013-04-15 17:51:35 +0000262#define R_00B028_SPI_SHADER_PGM_RSRC1_PS 0x00B028
Michel Danzer49812b52013-07-10 16:37:07 +0000263#define R_00B02C_SPI_SHADER_PGM_RSRC2_PS 0x00B02C
264#define S_00B02C_EXTRA_LDS_SIZE(x) (((x) & 0xFF) << 8)
Tom Stellardcb97e3a2013-04-15 17:51:35 +0000265#define R_00B128_SPI_SHADER_PGM_RSRC1_VS 0x00B128
266#define R_00B228_SPI_SHADER_PGM_RSRC1_GS 0x00B228
267#define R_00B848_COMPUTE_PGM_RSRC1 0x00B848
268#define S_00B028_VGPRS(x) (((x) & 0x3F) << 0)
269#define S_00B028_SGPRS(x) (((x) & 0x0F) << 6)
Tom Stellardff7416b2015-06-26 21:58:31 +0000270
Michel Danzer49812b52013-07-10 16:37:07 +0000271#define R_00B84C_COMPUTE_PGM_RSRC2 0x00B84C
Tom Stellard4df465b2014-12-02 21:28:53 +0000272#define S_00B84C_SCRATCH_EN(x) (((x) & 0x1) << 0)
Tom Stellardff7416b2015-06-26 21:58:31 +0000273#define G_00B84C_SCRATCH_EN(x) (((x) >> 0) & 0x1)
274#define C_00B84C_SCRATCH_EN 0xFFFFFFFE
Tom Stellard4df465b2014-12-02 21:28:53 +0000275#define S_00B84C_USER_SGPR(x) (((x) & 0x1F) << 1)
Tom Stellardff7416b2015-06-26 21:58:31 +0000276#define G_00B84C_USER_SGPR(x) (((x) >> 1) & 0x1F)
277#define C_00B84C_USER_SGPR 0xFFFFFFC1
Tom Stellard4df465b2014-12-02 21:28:53 +0000278#define S_00B84C_TGID_X_EN(x) (((x) & 0x1) << 7)
Tom Stellardff7416b2015-06-26 21:58:31 +0000279#define G_00B84C_TGID_X_EN(x) (((x) >> 7) & 0x1)
280#define C_00B84C_TGID_X_EN 0xFFFFFF7F
Tom Stellard4df465b2014-12-02 21:28:53 +0000281#define S_00B84C_TGID_Y_EN(x) (((x) & 0x1) << 8)
Tom Stellardff7416b2015-06-26 21:58:31 +0000282#define G_00B84C_TGID_Y_EN(x) (((x) >> 8) & 0x1)
283#define C_00B84C_TGID_Y_EN 0xFFFFFEFF
Tom Stellard4df465b2014-12-02 21:28:53 +0000284#define S_00B84C_TGID_Z_EN(x) (((x) & 0x1) << 9)
Tom Stellardff7416b2015-06-26 21:58:31 +0000285#define G_00B84C_TGID_Z_EN(x) (((x) >> 9) & 0x1)
286#define C_00B84C_TGID_Z_EN 0xFFFFFDFF
Tom Stellard4df465b2014-12-02 21:28:53 +0000287#define S_00B84C_TG_SIZE_EN(x) (((x) & 0x1) << 10)
Tom Stellardff7416b2015-06-26 21:58:31 +0000288#define G_00B84C_TG_SIZE_EN(x) (((x) >> 10) & 0x1)
289#define C_00B84C_TG_SIZE_EN 0xFFFFFBFF
Tom Stellard4df465b2014-12-02 21:28:53 +0000290#define S_00B84C_TIDIG_COMP_CNT(x) (((x) & 0x03) << 11)
Tom Stellardff7416b2015-06-26 21:58:31 +0000291#define G_00B84C_TIDIG_COMP_CNT(x) (((x) >> 11) & 0x03)
292#define C_00B84C_TIDIG_COMP_CNT 0xFFFFE7FF
293/* CIK */
294#define S_00B84C_EXCP_EN_MSB(x) (((x) & 0x03) << 13)
295#define G_00B84C_EXCP_EN_MSB(x) (((x) >> 13) & 0x03)
296#define C_00B84C_EXCP_EN_MSB 0xFFFF9FFF
297/* */
Michel Danzer49812b52013-07-10 16:37:07 +0000298#define S_00B84C_LDS_SIZE(x) (((x) & 0x1FF) << 15)
Tom Stellardff7416b2015-06-26 21:58:31 +0000299#define G_00B84C_LDS_SIZE(x) (((x) >> 15) & 0x1FF)
300#define C_00B84C_LDS_SIZE 0xFF007FFF
301#define S_00B84C_EXCP_EN(x) (((x) & 0x7F) << 24)
302#define G_00B84C_EXCP_EN(x) (((x) >> 24) & 0x7F)
Matt Arsenault37fefd62016-06-10 02:18:02 +0000303#define C_00B84C_EXCP_EN
Tom Stellardff7416b2015-06-26 21:58:31 +0000304
Tom Stellardcb97e3a2013-04-15 17:51:35 +0000305#define R_0286CC_SPI_PS_INPUT_ENA 0x0286CC
Marek Olsakfccabaf2016-01-13 11:45:36 +0000306#define R_0286D0_SPI_PS_INPUT_ADDR 0x0286D0
Matt Arsenault0989d512014-06-26 17:22:30 +0000307
308#define R_00B848_COMPUTE_PGM_RSRC1 0x00B848
309#define S_00B848_VGPRS(x) (((x) & 0x3F) << 0)
310#define G_00B848_VGPRS(x) (((x) >> 0) & 0x3F)
311#define C_00B848_VGPRS 0xFFFFFFC0
312#define S_00B848_SGPRS(x) (((x) & 0x0F) << 6)
313#define G_00B848_SGPRS(x) (((x) >> 6) & 0x0F)
314#define C_00B848_SGPRS 0xFFFFFC3F
315#define S_00B848_PRIORITY(x) (((x) & 0x03) << 10)
316#define G_00B848_PRIORITY(x) (((x) >> 10) & 0x03)
317#define C_00B848_PRIORITY 0xFFFFF3FF
318#define S_00B848_FLOAT_MODE(x) (((x) & 0xFF) << 12)
319#define G_00B848_FLOAT_MODE(x) (((x) >> 12) & 0xFF)
320#define C_00B848_FLOAT_MODE 0xFFF00FFF
321#define S_00B848_PRIV(x) (((x) & 0x1) << 20)
322#define G_00B848_PRIV(x) (((x) >> 20) & 0x1)
323#define C_00B848_PRIV 0xFFEFFFFF
324#define S_00B848_DX10_CLAMP(x) (((x) & 0x1) << 21)
325#define G_00B848_DX10_CLAMP(x) (((x) >> 21) & 0x1)
326#define C_00B848_DX10_CLAMP 0xFFDFFFFF
327#define S_00B848_DEBUG_MODE(x) (((x) & 0x1) << 22)
328#define G_00B848_DEBUG_MODE(x) (((x) >> 22) & 0x1)
329#define C_00B848_DEBUG_MODE 0xFFBFFFFF
330#define S_00B848_IEEE_MODE(x) (((x) & 0x1) << 23)
331#define G_00B848_IEEE_MODE(x) (((x) >> 23) & 0x1)
332#define C_00B848_IEEE_MODE 0xFF7FFFFF
333
334
335// Helpers for setting FLOAT_MODE
336#define FP_ROUND_ROUND_TO_NEAREST 0
337#define FP_ROUND_ROUND_TO_INF 1
338#define FP_ROUND_ROUND_TO_NEGINF 2
339#define FP_ROUND_ROUND_TO_ZERO 3
340
341// Bits 3:0 control rounding mode. 1:0 control single precision, 3:2 double
342// precision.
343#define FP_ROUND_MODE_SP(x) ((x) & 0x3)
344#define FP_ROUND_MODE_DP(x) (((x) & 0x3) << 2)
345
346#define FP_DENORM_FLUSH_IN_FLUSH_OUT 0
347#define FP_DENORM_FLUSH_OUT 1
348#define FP_DENORM_FLUSH_IN 2
349#define FP_DENORM_FLUSH_NONE 3
350
351
352// Bits 7:4 control denormal handling. 5:4 control single precision, 6:7 double
353// precision.
354#define FP_DENORM_MODE_SP(x) (((x) & 0x3) << 4)
355#define FP_DENORM_MODE_DP(x) (((x) & 0x3) << 6)
356
Tom Stellardb02094e2014-07-21 15:45:01 +0000357#define R_00B860_COMPUTE_TMPRING_SIZE 0x00B860
358#define S_00B860_WAVESIZE(x) (((x) & 0x1FFF) << 12)
359
Tom Stellarde99fb652015-01-20 19:33:04 +0000360#define R_0286E8_SPI_TMPRING_SIZE 0x0286E8
361#define S_0286E8_WAVESIZE(x) (((x) & 0x1FFF) << 12)
362
Marek Olsak0532c192016-07-13 17:35:15 +0000363#define R_SPILLED_SGPRS 0x4
364#define R_SPILLED_VGPRS 0x8
Tom Stellard95292bb2015-01-20 17:49:47 +0000365
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000366#endif