blob: 5b6a91dbc9d949408507ec9775966569216c2f30 [file] [log] [blame]
Dan Gohman1462faa2015-11-16 16:18:28 +00001//===-- WebAssemblyRegStackify.cpp - Register Stackification --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9///
10/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000011/// This file implements a register stacking pass.
Dan Gohman1462faa2015-11-16 16:18:28 +000012///
13/// This pass reorders instructions to put register uses and defs in an order
14/// such that they form single-use expression trees. Registers fitting this form
15/// are then marked as "stackified", meaning references to them are replaced by
Dan Gohmane0405332016-10-03 22:43:53 +000016/// "push" and "pop" from the value stack.
Dan Gohman1462faa2015-11-16 16:18:28 +000017///
Dan Gohman31448f12015-12-08 03:43:03 +000018/// This is primarily a code size optimization, since temporary values on the
Dan Gohmane0405332016-10-03 22:43:53 +000019/// value stack don't need to be named.
Dan Gohman1462faa2015-11-16 16:18:28 +000020///
21//===----------------------------------------------------------------------===//
22
Dan Gohman4ba48162015-11-18 16:12:01 +000023#include "MCTargetDesc/WebAssemblyMCTargetDesc.h" // for WebAssembly::ARGUMENT_*
Chandler Carruth6bda14b2017-06-06 11:49:48 +000024#include "WebAssembly.h"
Dan Gohman7a6b9822015-11-29 22:32:02 +000025#include "WebAssemblyMachineFunctionInfo.h"
Dan Gohmanb6fd39a2016-01-19 16:59:23 +000026#include "WebAssemblySubtarget.h"
Dan Gohman4fc4e422016-10-24 19:49:43 +000027#include "WebAssemblyUtilities.h"
Yury Delendik7c18d602018-09-25 18:59:34 +000028#include "llvm/ADT/SmallPtrSet.h"
Dan Gohman81719f82015-11-25 16:55:01 +000029#include "llvm/Analysis/AliasAnalysis.h"
Matthias Braunf8422972017-12-13 02:51:04 +000030#include "llvm/CodeGen/LiveIntervals.h"
Dan Gohman1462faa2015-11-16 16:18:28 +000031#include "llvm/CodeGen/MachineBlockFrequencyInfo.h"
Dan Gohmanadf28172016-01-28 01:22:44 +000032#include "llvm/CodeGen/MachineDominators.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman82607f52017-02-24 23:46:05 +000034#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Dan Gohman1462faa2015-11-16 16:18:28 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
36#include "llvm/CodeGen/Passes.h"
37#include "llvm/Support/Debug.h"
38#include "llvm/Support/raw_ostream.h"
39using namespace llvm;
40
41#define DEBUG_TYPE "wasm-reg-stackify"
42
43namespace {
44class WebAssemblyRegStackify final : public MachineFunctionPass {
Mehdi Amini117296c2016-10-01 02:56:57 +000045 StringRef getPassName() const override {
Dan Gohman1462faa2015-11-16 16:18:28 +000046 return "WebAssembly Register Stackify";
47 }
48
49 void getAnalysisUsage(AnalysisUsage &AU) const override {
50 AU.setPreservesCFG();
Dan Gohman81719f82015-11-25 16:55:01 +000051 AU.addRequired<AAResultsWrapperPass>();
Dan Gohmanadf28172016-01-28 01:22:44 +000052 AU.addRequired<MachineDominatorTree>();
Dan Gohman8887d1f2015-12-25 00:31:02 +000053 AU.addRequired<LiveIntervals>();
Dan Gohman1462faa2015-11-16 16:18:28 +000054 AU.addPreserved<MachineBlockFrequencyInfo>();
Dan Gohman8887d1f2015-12-25 00:31:02 +000055 AU.addPreserved<SlotIndexes>();
56 AU.addPreserved<LiveIntervals>();
Dan Gohman8887d1f2015-12-25 00:31:02 +000057 AU.addPreservedID(LiveVariablesID);
Dan Gohmanadf28172016-01-28 01:22:44 +000058 AU.addPreserved<MachineDominatorTree>();
Dan Gohman1462faa2015-11-16 16:18:28 +000059 MachineFunctionPass::getAnalysisUsage(AU);
60 }
61
62 bool runOnMachineFunction(MachineFunction &MF) override;
63
64public:
65 static char ID; // Pass identification, replacement for typeid
66 WebAssemblyRegStackify() : MachineFunctionPass(ID) {}
67};
68} // end anonymous namespace
69
70char WebAssemblyRegStackify::ID = 0;
Jacob Gravelle40926452018-03-30 20:36:58 +000071INITIALIZE_PASS(WebAssemblyRegStackify, DEBUG_TYPE,
72 "Reorder instructions to use the WebAssembly value stack",
73 false, false)
74
Dan Gohman1462faa2015-11-16 16:18:28 +000075FunctionPass *llvm::createWebAssemblyRegStackify() {
76 return new WebAssemblyRegStackify();
77}
78
Dan Gohmanb0992da2015-11-20 02:19:12 +000079// Decorate the given instruction with implicit operands that enforce the
Dan Gohman8887d1f2015-12-25 00:31:02 +000080// expression stack ordering constraints for an instruction which is on
81// the expression stack.
82static void ImposeStackOrdering(MachineInstr *MI) {
Dan Gohmane0405332016-10-03 22:43:53 +000083 // Write the opaque VALUE_STACK register.
84 if (!MI->definesRegister(WebAssembly::VALUE_STACK))
85 MI->addOperand(MachineOperand::CreateReg(WebAssembly::VALUE_STACK,
Dan Gohman4da4abd2015-12-05 00:51:40 +000086 /*isDef=*/true,
87 /*isImp=*/true));
Dan Gohman4da4abd2015-12-05 00:51:40 +000088
Dan Gohmane0405332016-10-03 22:43:53 +000089 // Also read the opaque VALUE_STACK register.
90 if (!MI->readsRegister(WebAssembly::VALUE_STACK))
91 MI->addOperand(MachineOperand::CreateReg(WebAssembly::VALUE_STACK,
Dan Gohmana712a6c2015-12-14 22:37:23 +000092 /*isDef=*/false,
93 /*isImp=*/true));
Dan Gohmanb0992da2015-11-20 02:19:12 +000094}
95
Dan Gohmane81021a2016-11-08 19:40:38 +000096// Convert an IMPLICIT_DEF instruction into an instruction which defines
97// a constant zero value.
98static void ConvertImplicitDefToConstZero(MachineInstr *MI,
99 MachineRegisterInfo &MRI,
100 const TargetInstrInfo *TII,
101 MachineFunction &MF) {
102 assert(MI->getOpcode() == TargetOpcode::IMPLICIT_DEF);
103
Heejin Ahnf208f632018-09-05 01:27:38 +0000104 const auto *RegClass = MRI.getRegClass(MI->getOperand(0).getReg());
Dan Gohmane81021a2016-11-08 19:40:38 +0000105 if (RegClass == &WebAssembly::I32RegClass) {
106 MI->setDesc(TII->get(WebAssembly::CONST_I32));
107 MI->addOperand(MachineOperand::CreateImm(0));
108 } else if (RegClass == &WebAssembly::I64RegClass) {
109 MI->setDesc(TII->get(WebAssembly::CONST_I64));
110 MI->addOperand(MachineOperand::CreateImm(0));
111 } else if (RegClass == &WebAssembly::F32RegClass) {
112 MI->setDesc(TII->get(WebAssembly::CONST_F32));
113 ConstantFP *Val = cast<ConstantFP>(Constant::getNullValue(
David Blaikie21109242017-12-15 23:52:06 +0000114 Type::getFloatTy(MF.getFunction().getContext())));
Dan Gohmane81021a2016-11-08 19:40:38 +0000115 MI->addOperand(MachineOperand::CreateFPImm(Val));
116 } else if (RegClass == &WebAssembly::F64RegClass) {
117 MI->setDesc(TII->get(WebAssembly::CONST_F64));
118 ConstantFP *Val = cast<ConstantFP>(Constant::getNullValue(
David Blaikie21109242017-12-15 23:52:06 +0000119 Type::getDoubleTy(MF.getFunction().getContext())));
Dan Gohmane81021a2016-11-08 19:40:38 +0000120 MI->addOperand(MachineOperand::CreateFPImm(Val));
121 } else {
122 llvm_unreachable("Unexpected reg class");
123 }
124}
125
Dan Gohman2644d742016-05-17 04:05:31 +0000126// Determine whether a call to the callee referenced by
127// MI->getOperand(CalleeOpNo) reads memory, writes memory, and/or has side
128// effects.
Duncan P. N. Exon Smith500d0462016-07-08 19:36:40 +0000129static void QueryCallee(const MachineInstr &MI, unsigned CalleeOpNo, bool &Read,
130 bool &Write, bool &Effects, bool &StackPointer) {
Dan Gohmand08cd152016-05-17 21:14:26 +0000131 // All calls can use the stack pointer.
132 StackPointer = true;
133
Duncan P. N. Exon Smith500d0462016-07-08 19:36:40 +0000134 const MachineOperand &MO = MI.getOperand(CalleeOpNo);
Dan Gohman2644d742016-05-17 04:05:31 +0000135 if (MO.isGlobal()) {
136 const Constant *GV = MO.getGlobal();
137 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
138 if (!GA->isInterposable())
139 GV = GA->getAliasee();
140
141 if (const Function *F = dyn_cast<Function>(GV)) {
142 if (!F->doesNotThrow())
143 Effects = true;
144 if (F->doesNotAccessMemory())
145 return;
146 if (F->onlyReadsMemory()) {
147 Read = true;
148 return;
149 }
150 }
151 }
152
153 // Assume the worst.
154 Write = true;
155 Read = true;
156 Effects = true;
157}
158
Dan Gohmand08cd152016-05-17 21:14:26 +0000159// Determine whether MI reads memory, writes memory, has side effects,
Dan Gohman82607f52017-02-24 23:46:05 +0000160// and/or uses the stack pointer value.
Duncan P. N. Exon Smith500d0462016-07-08 19:36:40 +0000161static void Query(const MachineInstr &MI, AliasAnalysis &AA, bool &Read,
162 bool &Write, bool &Effects, bool &StackPointer) {
Duncan P. N. Exon Smith500d0462016-07-08 19:36:40 +0000163 assert(!MI.isTerminator());
Dan Gohman6c8f20d2016-05-23 17:42:57 +0000164
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +0000165 if (MI.isDebugInstr() || MI.isPosition())
Dan Gohman6c8f20d2016-05-23 17:42:57 +0000166 return;
Dan Gohman2644d742016-05-17 04:05:31 +0000167
168 // Check for loads.
Justin Lebard98cf002016-09-10 01:03:20 +0000169 if (MI.mayLoad() && !MI.isDereferenceableInvariantLoad(&AA))
Dan Gohman2644d742016-05-17 04:05:31 +0000170 Read = true;
171
172 // Check for stores.
Duncan P. N. Exon Smith500d0462016-07-08 19:36:40 +0000173 if (MI.mayStore()) {
Dan Gohman2644d742016-05-17 04:05:31 +0000174 Write = true;
Dan Gohmand08cd152016-05-17 21:14:26 +0000175
Sam Clegg9d24fb72017-06-16 23:59:10 +0000176 // Check for stores to __stack_pointer.
177 for (auto MMO : MI.memoperands()) {
178 const MachinePointerInfo &MPI = MMO->getPointerInfo();
179 if (MPI.V.is<const PseudoSourceValue *>()) {
180 auto PSV = MPI.V.get<const PseudoSourceValue *>();
181 if (const ExternalSymbolPseudoSourceValue *EPSV =
182 dyn_cast<ExternalSymbolPseudoSourceValue>(PSV))
183 if (StringRef(EPSV->getSymbol()) == "__stack_pointer") {
184 StackPointer = true;
185 }
Dan Gohmand08cd152016-05-17 21:14:26 +0000186 }
187 }
Duncan P. N. Exon Smith500d0462016-07-08 19:36:40 +0000188 } else if (MI.hasOrderedMemoryRef()) {
189 switch (MI.getOpcode()) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000190 case WebAssembly::DIV_S_I32:
191 case WebAssembly::DIV_S_I64:
192 case WebAssembly::REM_S_I32:
193 case WebAssembly::REM_S_I64:
194 case WebAssembly::DIV_U_I32:
195 case WebAssembly::DIV_U_I64:
196 case WebAssembly::REM_U_I32:
197 case WebAssembly::REM_U_I64:
198 case WebAssembly::I32_TRUNC_S_F32:
199 case WebAssembly::I64_TRUNC_S_F32:
200 case WebAssembly::I32_TRUNC_S_F64:
201 case WebAssembly::I64_TRUNC_S_F64:
202 case WebAssembly::I32_TRUNC_U_F32:
203 case WebAssembly::I64_TRUNC_U_F32:
204 case WebAssembly::I32_TRUNC_U_F64:
205 case WebAssembly::I64_TRUNC_U_F64:
Dan Gohman2644d742016-05-17 04:05:31 +0000206 // These instruction have hasUnmodeledSideEffects() returning true
207 // because they trap on overflow and invalid so they can't be arbitrarily
208 // moved, however hasOrderedMemoryRef() interprets this plus their lack
209 // of memoperands as having a potential unknown memory reference.
210 break;
211 default:
Dan Gohman10545702016-05-17 22:24:18 +0000212 // Record volatile accesses, unless it's a call, as calls are handled
Dan Gohman2644d742016-05-17 04:05:31 +0000213 // specially below.
Duncan P. N. Exon Smith500d0462016-07-08 19:36:40 +0000214 if (!MI.isCall()) {
Dan Gohman2644d742016-05-17 04:05:31 +0000215 Write = true;
Dan Gohman10545702016-05-17 22:24:18 +0000216 Effects = true;
217 }
Dan Gohman2644d742016-05-17 04:05:31 +0000218 break;
219 }
220 }
221
222 // Check for side effects.
Duncan P. N. Exon Smith500d0462016-07-08 19:36:40 +0000223 if (MI.hasUnmodeledSideEffects()) {
224 switch (MI.getOpcode()) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000225 case WebAssembly::DIV_S_I32:
226 case WebAssembly::DIV_S_I64:
227 case WebAssembly::REM_S_I32:
228 case WebAssembly::REM_S_I64:
229 case WebAssembly::DIV_U_I32:
230 case WebAssembly::DIV_U_I64:
231 case WebAssembly::REM_U_I32:
232 case WebAssembly::REM_U_I64:
233 case WebAssembly::I32_TRUNC_S_F32:
234 case WebAssembly::I64_TRUNC_S_F32:
235 case WebAssembly::I32_TRUNC_S_F64:
236 case WebAssembly::I64_TRUNC_S_F64:
237 case WebAssembly::I32_TRUNC_U_F32:
238 case WebAssembly::I64_TRUNC_U_F32:
239 case WebAssembly::I32_TRUNC_U_F64:
240 case WebAssembly::I64_TRUNC_U_F64:
Dan Gohman2644d742016-05-17 04:05:31 +0000241 // These instructions have hasUnmodeledSideEffects() returning true
242 // because they trap on overflow and invalid so they can't be arbitrarily
243 // moved, however in the specific case of register stackifying, it is safe
244 // to move them because overflow and invalid are Undefined Behavior.
245 break;
246 default:
247 Effects = true;
248 break;
249 }
250 }
251
252 // Analyze calls.
Duncan P. N. Exon Smith500d0462016-07-08 19:36:40 +0000253 if (MI.isCall()) {
Heejin Ahn56e79dd2018-08-28 17:49:39 +0000254 unsigned CalleeOpNo = WebAssembly::getCalleeOpNo(MI);
255 QueryCallee(MI, CalleeOpNo, Read, Write, Effects, StackPointer);
Dan Gohman2644d742016-05-17 04:05:31 +0000256 }
257}
258
259// Test whether Def is safe and profitable to rematerialize.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000260static bool ShouldRematerialize(const MachineInstr &Def, AliasAnalysis &AA,
Dan Gohman2644d742016-05-17 04:05:31 +0000261 const WebAssemblyInstrInfo *TII) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000262 return Def.isAsCheapAsAMove() && TII->isTriviallyReMaterializable(Def, &AA);
Dan Gohman2644d742016-05-17 04:05:31 +0000263}
264
Dan Gohman12de0b92016-05-17 20:19:47 +0000265// Identify the definition for this register at this point. This is a
266// generalization of MachineRegisterInfo::getUniqueVRegDef that uses
267// LiveIntervals to handle complex cases.
Dan Gohman2644d742016-05-17 04:05:31 +0000268static MachineInstr *GetVRegDef(unsigned Reg, const MachineInstr *Insert,
269 const MachineRegisterInfo &MRI,
Heejin Ahnf208f632018-09-05 01:27:38 +0000270 const LiveIntervals &LIS) {
Dan Gohman2644d742016-05-17 04:05:31 +0000271 // Most registers are in SSA form here so we try a quick MRI query first.
272 if (MachineInstr *Def = MRI.getUniqueVRegDef(Reg))
273 return Def;
274
275 // MRI doesn't know what the Def is. Try asking LIS.
276 if (const VNInfo *ValNo = LIS.getInterval(Reg).getVNInfoBefore(
277 LIS.getInstructionIndex(*Insert)))
278 return LIS.getInstructionFromIndex(ValNo->def);
279
280 return nullptr;
281}
282
Dan Gohman12de0b92016-05-17 20:19:47 +0000283// Test whether Reg, as defined at Def, has exactly one use. This is a
284// generalization of MachineRegisterInfo::hasOneUse that uses LiveIntervals
285// to handle complex cases.
Heejin Ahnf208f632018-09-05 01:27:38 +0000286static bool HasOneUse(unsigned Reg, MachineInstr *Def, MachineRegisterInfo &MRI,
287 MachineDominatorTree &MDT, LiveIntervals &LIS) {
Dan Gohman12de0b92016-05-17 20:19:47 +0000288 // Most registers are in SSA form here so we try a quick MRI query first.
289 if (MRI.hasOneUse(Reg))
290 return true;
291
292 bool HasOne = false;
293 const LiveInterval &LI = LIS.getInterval(Reg);
Heejin Ahnf208f632018-09-05 01:27:38 +0000294 const VNInfo *DefVNI =
295 LI.getVNInfoAt(LIS.getInstructionIndex(*Def).getRegSlot());
Dan Gohman12de0b92016-05-17 20:19:47 +0000296 assert(DefVNI);
Dominic Chena8a63822016-08-17 23:42:27 +0000297 for (auto &I : MRI.use_nodbg_operands(Reg)) {
Dan Gohman12de0b92016-05-17 20:19:47 +0000298 const auto &Result = LI.Query(LIS.getInstructionIndex(*I.getParent()));
299 if (Result.valueIn() == DefVNI) {
300 if (!Result.isKill())
301 return false;
302 if (HasOne)
303 return false;
304 HasOne = true;
305 }
306 }
307 return HasOne;
308}
309
Dan Gohman8887d1f2015-12-25 00:31:02 +0000310// Test whether it's safe to move Def to just before Insert.
Dan Gohman81719f82015-11-25 16:55:01 +0000311// TODO: Compute memory dependencies in a way that doesn't require always
312// walking the block.
313// TODO: Compute memory dependencies in a way that uses AliasAnalysis to be
314// more precise.
315static bool IsSafeToMove(const MachineInstr *Def, const MachineInstr *Insert,
Derek Schuffe9e68912016-09-30 18:02:54 +0000316 AliasAnalysis &AA, const MachineRegisterInfo &MRI) {
Dan Gohman391a98a2015-12-03 23:07:03 +0000317 assert(Def->getParent() == Insert->getParent());
Dan Gohman8887d1f2015-12-25 00:31:02 +0000318
319 // Check for register dependencies.
Derek Schuffe9e68912016-09-30 18:02:54 +0000320 SmallVector<unsigned, 4> MutableRegisters;
Dan Gohman8887d1f2015-12-25 00:31:02 +0000321 for (const MachineOperand &MO : Def->operands()) {
322 if (!MO.isReg() || MO.isUndef())
323 continue;
324 unsigned Reg = MO.getReg();
325
326 // If the register is dead here and at Insert, ignore it.
327 if (MO.isDead() && Insert->definesRegister(Reg) &&
328 !Insert->readsRegister(Reg))
329 continue;
330
331 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000332 // Ignore ARGUMENTS; it's just used to keep the ARGUMENT_* instructions
333 // from moving down, and we've already checked for that.
334 if (Reg == WebAssembly::ARGUMENTS)
335 continue;
Dan Gohman8887d1f2015-12-25 00:31:02 +0000336 // If the physical register is never modified, ignore it.
337 if (!MRI.isPhysRegModified(Reg))
338 continue;
339 // Otherwise, it's a physical register with unknown liveness.
340 return false;
341 }
342
Derek Schuffe9e68912016-09-30 18:02:54 +0000343 // If one of the operands isn't in SSA form, it has different values at
344 // different times, and we need to make sure we don't move our use across
345 // a different def.
346 if (!MO.isDef() && !MRI.hasOneDef(Reg))
347 MutableRegisters.push_back(Reg);
Dan Gohman8887d1f2015-12-25 00:31:02 +0000348 }
349
Dan Gohmand08cd152016-05-17 21:14:26 +0000350 bool Read = false, Write = false, Effects = false, StackPointer = false;
Duncan P. N. Exon Smith500d0462016-07-08 19:36:40 +0000351 Query(*Def, AA, Read, Write, Effects, StackPointer);
Dan Gohman2644d742016-05-17 04:05:31 +0000352
353 // If the instruction does not access memory and has no side effects, it has
354 // no additional dependencies.
Derek Schuffe9e68912016-09-30 18:02:54 +0000355 bool HasMutableRegisters = !MutableRegisters.empty();
356 if (!Read && !Write && !Effects && !StackPointer && !HasMutableRegisters)
Dan Gohman2644d742016-05-17 04:05:31 +0000357 return true;
358
359 // Scan through the intervening instructions between Def and Insert.
360 MachineBasicBlock::const_iterator D(Def), I(Insert);
361 for (--I; I != D; --I) {
362 bool InterveningRead = false;
363 bool InterveningWrite = false;
364 bool InterveningEffects = false;
Dan Gohmand08cd152016-05-17 21:14:26 +0000365 bool InterveningStackPointer = false;
Duncan P. N. Exon Smith500d0462016-07-08 19:36:40 +0000366 Query(*I, AA, InterveningRead, InterveningWrite, InterveningEffects,
Dan Gohmand08cd152016-05-17 21:14:26 +0000367 InterveningStackPointer);
Dan Gohman2644d742016-05-17 04:05:31 +0000368 if (Effects && InterveningEffects)
369 return false;
370 if (Read && InterveningWrite)
371 return false;
372 if (Write && (InterveningRead || InterveningWrite))
373 return false;
Dan Gohmand08cd152016-05-17 21:14:26 +0000374 if (StackPointer && InterveningStackPointer)
375 return false;
Derek Schuffe9e68912016-09-30 18:02:54 +0000376
377 for (unsigned Reg : MutableRegisters)
378 for (const MachineOperand &MO : I->operands())
379 if (MO.isReg() && MO.isDef() && MO.getReg() == Reg)
380 return false;
Dan Gohman2644d742016-05-17 04:05:31 +0000381 }
382
383 return true;
Dan Gohman81719f82015-11-25 16:55:01 +0000384}
385
Dan Gohmanadf28172016-01-28 01:22:44 +0000386/// Test whether OneUse, a use of Reg, dominates all of Reg's other uses.
387static bool OneUseDominatesOtherUses(unsigned Reg, const MachineOperand &OneUse,
388 const MachineBasicBlock &MBB,
389 const MachineRegisterInfo &MRI,
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000390 const MachineDominatorTree &MDT,
Dan Gohman10545702016-05-17 22:24:18 +0000391 LiveIntervals &LIS,
392 WebAssemblyFunctionInfo &MFI) {
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000393 const LiveInterval &LI = LIS.getInterval(Reg);
394
395 const MachineInstr *OneUseInst = OneUse.getParent();
396 VNInfo *OneUseVNI = LI.getVNInfoBefore(LIS.getInstructionIndex(*OneUseInst));
397
Dominic Chena8a63822016-08-17 23:42:27 +0000398 for (const MachineOperand &Use : MRI.use_nodbg_operands(Reg)) {
Dan Gohmanadf28172016-01-28 01:22:44 +0000399 if (&Use == &OneUse)
400 continue;
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000401
Dan Gohmanadf28172016-01-28 01:22:44 +0000402 const MachineInstr *UseInst = Use.getParent();
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000403 VNInfo *UseVNI = LI.getVNInfoBefore(LIS.getInstructionIndex(*UseInst));
404
405 if (UseVNI != OneUseVNI)
406 continue;
407
Dan Gohmanadf28172016-01-28 01:22:44 +0000408 const MachineInstr *OneUseInst = OneUse.getParent();
Dan Gohman12de0b92016-05-17 20:19:47 +0000409 if (UseInst == OneUseInst) {
Dan Gohmanadf28172016-01-28 01:22:44 +0000410 // Another use in the same instruction. We need to ensure that the one
411 // selected use happens "before" it.
412 if (&OneUse > &Use)
413 return false;
414 } else {
415 // Test that the use is dominated by the one selected use.
Dan Gohman10545702016-05-17 22:24:18 +0000416 while (!MDT.dominates(OneUseInst, UseInst)) {
417 // Actually, dominating is over-conservative. Test that the use would
418 // happen after the one selected use in the stack evaluation order.
419 //
420 // This is needed as a consequence of using implicit get_locals for
421 // uses and implicit set_locals for defs.
Dominic Chen4173fff2016-08-11 04:10:56 +0000422 if (UseInst->getDesc().getNumDefs() == 0)
Dan Gohman10545702016-05-17 22:24:18 +0000423 return false;
424 const MachineOperand &MO = UseInst->getOperand(0);
425 if (!MO.isReg())
426 return false;
427 unsigned DefReg = MO.getReg();
428 if (!TargetRegisterInfo::isVirtualRegister(DefReg) ||
429 !MFI.isVRegStackified(DefReg))
430 return false;
431 assert(MRI.hasOneUse(DefReg));
432 const MachineOperand &NewUse = *MRI.use_begin(DefReg);
433 const MachineInstr *NewUseInst = NewUse.getParent();
434 if (NewUseInst == OneUseInst) {
435 if (&OneUse > &NewUse)
436 return false;
437 break;
438 }
439 UseInst = NewUseInst;
440 }
Dan Gohmanadf28172016-01-28 01:22:44 +0000441 }
442 }
443 return true;
444}
445
Dan Gohman4fc4e422016-10-24 19:49:43 +0000446/// Get the appropriate tee opcode for the given register class.
447static unsigned GetTeeOpcode(const TargetRegisterClass *RC) {
Dan Gohmanadf28172016-01-28 01:22:44 +0000448 if (RC == &WebAssembly::I32RegClass)
Dan Gohman4fc4e422016-10-24 19:49:43 +0000449 return WebAssembly::TEE_I32;
Dan Gohmanadf28172016-01-28 01:22:44 +0000450 if (RC == &WebAssembly::I64RegClass)
Dan Gohman4fc4e422016-10-24 19:49:43 +0000451 return WebAssembly::TEE_I64;
Dan Gohmanadf28172016-01-28 01:22:44 +0000452 if (RC == &WebAssembly::F32RegClass)
Dan Gohman4fc4e422016-10-24 19:49:43 +0000453 return WebAssembly::TEE_F32;
Dan Gohmanadf28172016-01-28 01:22:44 +0000454 if (RC == &WebAssembly::F64RegClass)
Dan Gohman4fc4e422016-10-24 19:49:43 +0000455 return WebAssembly::TEE_F64;
Derek Schuff39bf39f2016-08-02 23:16:09 +0000456 if (RC == &WebAssembly::V128RegClass)
Dan Gohman4fc4e422016-10-24 19:49:43 +0000457 return WebAssembly::TEE_V128;
Dan Gohmanadf28172016-01-28 01:22:44 +0000458 llvm_unreachable("Unexpected register class");
459}
460
Dan Gohman2644d742016-05-17 04:05:31 +0000461// Shrink LI to its uses, cleaning up LI.
462static void ShrinkToUses(LiveInterval &LI, LiveIntervals &LIS) {
463 if (LIS.shrinkToUses(&LI)) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000464 SmallVector<LiveInterval *, 4> SplitLIs;
Dan Gohman2644d742016-05-17 04:05:31 +0000465 LIS.splitSeparateComponents(LI, SplitLIs);
466 }
467}
468
Yury Delendik7c18d602018-09-25 18:59:34 +0000469static void MoveDebugValues(unsigned Reg, MachineInstr *Insert,
470 MachineBasicBlock &MBB, MachineRegisterInfo &MRI) {
471 for (auto &Op : MRI.reg_operands(Reg)) {
472 MachineInstr *MI = Op.getParent();
473 assert(MI != nullptr);
474 if (MI->isDebugValue() && MI->getParent() == &MBB)
475 MBB.splice(Insert, &MBB, MI);
476 }
477}
478
479static void UpdateDebugValuesReg(unsigned Reg, unsigned NewReg,
480 MachineBasicBlock &MBB,
481 MachineRegisterInfo &MRI) {
482 for (auto &Op : MRI.reg_operands(Reg)) {
483 MachineInstr *MI = Op.getParent();
484 assert(MI != nullptr);
485 if (MI->isDebugValue() && MI->getParent() == &MBB)
486 Op.setReg(NewReg);
487 }
488}
489
Dan Gohmanadf28172016-01-28 01:22:44 +0000490/// A single-use def in the same block with no intervening memory or register
491/// dependencies; move the def down and nest it with the current instruction.
Heejin Ahnf208f632018-09-05 01:27:38 +0000492static MachineInstr *MoveForSingleUse(unsigned Reg, MachineOperand &Op,
493 MachineInstr *Def, MachineBasicBlock &MBB,
Dan Gohmanadf28172016-01-28 01:22:44 +0000494 MachineInstr *Insert, LiveIntervals &LIS,
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000495 WebAssemblyFunctionInfo &MFI,
496 MachineRegisterInfo &MRI) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000497 LLVM_DEBUG(dbgs() << "Move for single use: "; Def->dump());
Dan Gohman2644d742016-05-17 04:05:31 +0000498
Dan Gohmanadf28172016-01-28 01:22:44 +0000499 MBB.splice(Insert, &MBB, Def);
Yury Delendik7c18d602018-09-25 18:59:34 +0000500 MoveDebugValues(Reg, Insert, MBB, MRI);
JF Bastien1afd1e22016-02-28 15:33:53 +0000501 LIS.handleMove(*Def);
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000502
Dan Gohman12de0b92016-05-17 20:19:47 +0000503 if (MRI.hasOneDef(Reg) && MRI.hasOneUse(Reg)) {
504 // No one else is using this register for anything so we can just stackify
505 // it in place.
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000506 MFI.stackifyVReg(Reg);
507 } else {
Dan Gohman12de0b92016-05-17 20:19:47 +0000508 // The register may have unrelated uses or defs; create a new register for
509 // just our one def and use so that we can stackify it.
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000510 unsigned NewReg = MRI.createVirtualRegister(MRI.getRegClass(Reg));
511 Def->getOperand(0).setReg(NewReg);
512 Op.setReg(NewReg);
513
514 // Tell LiveIntervals about the new register.
515 LIS.createAndComputeVirtRegInterval(NewReg);
516
517 // Tell LiveIntervals about the changes to the old register.
518 LiveInterval &LI = LIS.getInterval(Reg);
Dan Gohman6c8f20d2016-05-23 17:42:57 +0000519 LI.removeSegment(LIS.getInstructionIndex(*Def).getRegSlot(),
520 LIS.getInstructionIndex(*Op.getParent()).getRegSlot(),
521 /*RemoveDeadValNo=*/true);
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000522
523 MFI.stackifyVReg(NewReg);
Dan Gohman2644d742016-05-17 04:05:31 +0000524
Yury Delendik7c18d602018-09-25 18:59:34 +0000525 UpdateDebugValuesReg(Reg, NewReg, MBB, MRI);
526
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000527 LLVM_DEBUG(dbgs() << " - Replaced register: "; Def->dump());
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000528 }
529
Dan Gohmanadf28172016-01-28 01:22:44 +0000530 ImposeStackOrdering(Def);
531 return Def;
532}
533
Yury Delendik7c18d602018-09-25 18:59:34 +0000534static void CloneDebugValues(unsigned Reg, MachineInstr *Insert,
535 unsigned TargetReg, MachineBasicBlock &MBB,
536 MachineRegisterInfo &MRI,
537 const WebAssemblyInstrInfo *TII) {
538 SmallPtrSet<MachineInstr *, 4> Instrs;
539 for (auto &Op : MRI.reg_operands(Reg)) {
540 MachineInstr *MI = Op.getParent();
541 assert(MI != nullptr);
542 if (MI->isDebugValue() && MI->getParent() == &MBB &&
543 Instrs.find(MI) == Instrs.end())
544 Instrs.insert(MI);
545 }
546 for (const auto &MI : Instrs) {
547 MachineInstr &Clone = TII->duplicate(MBB, Insert, *MI);
548 for (unsigned i = 0, e = Clone.getNumOperands(); i != e; ++i) {
549 MachineOperand &MO = Clone.getOperand(i);
550 if (MO.isReg() && MO.getReg() == Reg)
551 MO.setReg(TargetReg);
552 }
553 LLVM_DEBUG(dbgs() << " - - Cloned DBG_VALUE: "; Clone.dump());
554 }
555}
556
Dan Gohmanadf28172016-01-28 01:22:44 +0000557/// A trivially cloneable instruction; clone it and nest the new copy with the
558/// current instruction.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000559static MachineInstr *RematerializeCheapDef(
560 unsigned Reg, MachineOperand &Op, MachineInstr &Def, MachineBasicBlock &MBB,
561 MachineBasicBlock::instr_iterator Insert, LiveIntervals &LIS,
562 WebAssemblyFunctionInfo &MFI, MachineRegisterInfo &MRI,
563 const WebAssemblyInstrInfo *TII, const WebAssemblyRegisterInfo *TRI) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000564 LLVM_DEBUG(dbgs() << "Rematerializing cheap def: "; Def.dump());
565 LLVM_DEBUG(dbgs() << " - for use in "; Op.getParent()->dump());
Dan Gohman2644d742016-05-17 04:05:31 +0000566
Dan Gohmanadf28172016-01-28 01:22:44 +0000567 unsigned NewReg = MRI.createVirtualRegister(MRI.getRegClass(Reg));
568 TII->reMaterialize(MBB, Insert, NewReg, 0, Def, *TRI);
569 Op.setReg(NewReg);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000570 MachineInstr *Clone = &*std::prev(Insert);
JF Bastien13d3b9b2016-02-27 16:38:23 +0000571 LIS.InsertMachineInstrInMaps(*Clone);
Dan Gohmanadf28172016-01-28 01:22:44 +0000572 LIS.createAndComputeVirtRegInterval(NewReg);
573 MFI.stackifyVReg(NewReg);
574 ImposeStackOrdering(Clone);
575
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000576 LLVM_DEBUG(dbgs() << " - Cloned to "; Clone->dump());
Dan Gohman2644d742016-05-17 04:05:31 +0000577
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000578 // Shrink the interval.
579 bool IsDead = MRI.use_empty(Reg);
580 if (!IsDead) {
581 LiveInterval &LI = LIS.getInterval(Reg);
Dan Gohman2644d742016-05-17 04:05:31 +0000582 ShrinkToUses(LI, LIS);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000583 IsDead = !LI.liveAt(LIS.getInstructionIndex(Def).getDeadSlot());
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000584 }
585
Dan Gohmanadf28172016-01-28 01:22:44 +0000586 // If that was the last use of the original, delete the original.
Yury Delendik7c18d602018-09-25 18:59:34 +0000587 // Move or clone corresponding DBG_VALUEs to the 'Insert' location.
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000588 if (IsDead) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000589 LLVM_DEBUG(dbgs() << " - Deleting original\n");
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000590 SlotIndex Idx = LIS.getInstructionIndex(Def).getRegSlot();
Dan Gohmanadf28172016-01-28 01:22:44 +0000591 LIS.removePhysRegDefAt(WebAssembly::ARGUMENTS, Idx);
Dan Gohmanadf28172016-01-28 01:22:44 +0000592 LIS.removeInterval(Reg);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000593 LIS.RemoveMachineInstrFromMaps(Def);
594 Def.eraseFromParent();
Yury Delendik7c18d602018-09-25 18:59:34 +0000595
596 MoveDebugValues(Reg, &*Insert, MBB, MRI);
597 UpdateDebugValuesReg(Reg, NewReg, MBB, MRI);
598 } else {
599 CloneDebugValues(Reg, &*Insert, NewReg, MBB, MRI, TII);
Dan Gohmanadf28172016-01-28 01:22:44 +0000600 }
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000601
Dan Gohmanadf28172016-01-28 01:22:44 +0000602 return Clone;
603}
604
605/// A multiple-use def in the same block with no intervening memory or register
606/// dependencies; move the def down, nest it with the current instruction, and
Dan Gohman4fc4e422016-10-24 19:49:43 +0000607/// insert a tee to satisfy the rest of the uses. As an illustration, rewrite
608/// this:
Dan Gohmanadf28172016-01-28 01:22:44 +0000609///
610/// Reg = INST ... // Def
611/// INST ..., Reg, ... // Insert
612/// INST ..., Reg, ...
613/// INST ..., Reg, ...
614///
615/// to this:
616///
Dan Gohman8aa237c2016-02-16 15:17:21 +0000617/// DefReg = INST ... // Def (to become the new Insert)
Dan Gohman4fc4e422016-10-24 19:49:43 +0000618/// TeeReg, Reg = TEE_... DefReg
Dan Gohmanadf28172016-01-28 01:22:44 +0000619/// INST ..., TeeReg, ... // Insert
Dan Gohman6c8f20d2016-05-23 17:42:57 +0000620/// INST ..., Reg, ...
621/// INST ..., Reg, ...
Dan Gohmanadf28172016-01-28 01:22:44 +0000622///
Dan Gohman8aa237c2016-02-16 15:17:21 +0000623/// with DefReg and TeeReg stackified. This eliminates a get_local from the
Dan Gohmanadf28172016-01-28 01:22:44 +0000624/// resulting code.
625static MachineInstr *MoveAndTeeForMultiUse(
626 unsigned Reg, MachineOperand &Op, MachineInstr *Def, MachineBasicBlock &MBB,
627 MachineInstr *Insert, LiveIntervals &LIS, WebAssemblyFunctionInfo &MFI,
628 MachineRegisterInfo &MRI, const WebAssemblyInstrInfo *TII) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000629 LLVM_DEBUG(dbgs() << "Move and tee for multi-use:"; Def->dump());
Dan Gohman2644d742016-05-17 04:05:31 +0000630
Dan Gohman12de0b92016-05-17 20:19:47 +0000631 // Move Def into place.
Dan Gohmanadf28172016-01-28 01:22:44 +0000632 MBB.splice(Insert, &MBB, Def);
JF Bastien1afd1e22016-02-28 15:33:53 +0000633 LIS.handleMove(*Def);
Dan Gohman12de0b92016-05-17 20:19:47 +0000634
635 // Create the Tee and attach the registers.
Dan Gohmanadf28172016-01-28 01:22:44 +0000636 const auto *RegClass = MRI.getRegClass(Reg);
Dan Gohmanadf28172016-01-28 01:22:44 +0000637 unsigned TeeReg = MRI.createVirtualRegister(RegClass);
Dan Gohman8aa237c2016-02-16 15:17:21 +0000638 unsigned DefReg = MRI.createVirtualRegister(RegClass);
Dan Gohman33e694a2016-05-12 04:19:09 +0000639 MachineOperand &DefMO = Def->getOperand(0);
Dan Gohmanadf28172016-01-28 01:22:44 +0000640 MachineInstr *Tee = BuildMI(MBB, Insert, Insert->getDebugLoc(),
Dan Gohman4fc4e422016-10-24 19:49:43 +0000641 TII->get(GetTeeOpcode(RegClass)), TeeReg)
Dan Gohman12de0b92016-05-17 20:19:47 +0000642 .addReg(Reg, RegState::Define)
Dan Gohman33e694a2016-05-12 04:19:09 +0000643 .addReg(DefReg, getUndefRegState(DefMO.isDead()));
Dan Gohmanadf28172016-01-28 01:22:44 +0000644 Op.setReg(TeeReg);
Dan Gohman33e694a2016-05-12 04:19:09 +0000645 DefMO.setReg(DefReg);
Dan Gohman12de0b92016-05-17 20:19:47 +0000646 SlotIndex TeeIdx = LIS.InsertMachineInstrInMaps(*Tee).getRegSlot();
647 SlotIndex DefIdx = LIS.getInstructionIndex(*Def).getRegSlot();
648
Yury Delendik7c18d602018-09-25 18:59:34 +0000649 MoveDebugValues(Reg, Insert, MBB, MRI);
650
Dan Gohman12de0b92016-05-17 20:19:47 +0000651 // Tell LiveIntervals we moved the original vreg def from Def to Tee.
652 LiveInterval &LI = LIS.getInterval(Reg);
653 LiveInterval::iterator I = LI.FindSegmentContaining(DefIdx);
654 VNInfo *ValNo = LI.getVNInfoAt(DefIdx);
655 I->start = TeeIdx;
656 ValNo->def = TeeIdx;
657 ShrinkToUses(LI, LIS);
658
659 // Finish stackifying the new regs.
Dan Gohmanadf28172016-01-28 01:22:44 +0000660 LIS.createAndComputeVirtRegInterval(TeeReg);
Dan Gohman8aa237c2016-02-16 15:17:21 +0000661 LIS.createAndComputeVirtRegInterval(DefReg);
662 MFI.stackifyVReg(DefReg);
Dan Gohmanadf28172016-01-28 01:22:44 +0000663 MFI.stackifyVReg(TeeReg);
664 ImposeStackOrdering(Def);
665 ImposeStackOrdering(Tee);
Dan Gohman12de0b92016-05-17 20:19:47 +0000666
Yury Delendik7c18d602018-09-25 18:59:34 +0000667 CloneDebugValues(Reg, Tee, DefReg, MBB, MRI, TII);
668 CloneDebugValues(Reg, Insert, TeeReg, MBB, MRI, TII);
669
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000670 LLVM_DEBUG(dbgs() << " - Replaced register: "; Def->dump());
671 LLVM_DEBUG(dbgs() << " - Tee instruction: "; Tee->dump());
Dan Gohmanadf28172016-01-28 01:22:44 +0000672 return Def;
673}
674
675namespace {
676/// A stack for walking the tree of instructions being built, visiting the
677/// MachineOperands in DFS order.
678class TreeWalkerState {
679 typedef MachineInstr::mop_iterator mop_iterator;
680 typedef std::reverse_iterator<mop_iterator> mop_reverse_iterator;
681 typedef iterator_range<mop_reverse_iterator> RangeTy;
682 SmallVector<RangeTy, 4> Worklist;
683
684public:
685 explicit TreeWalkerState(MachineInstr *Insert) {
686 const iterator_range<mop_iterator> &Range = Insert->explicit_uses();
687 if (Range.begin() != Range.end())
688 Worklist.push_back(reverse(Range));
689 }
690
691 bool Done() const { return Worklist.empty(); }
692
693 MachineOperand &Pop() {
694 RangeTy &Range = Worklist.back();
695 MachineOperand &Op = *Range.begin();
696 Range = drop_begin(Range, 1);
697 if (Range.begin() == Range.end())
698 Worklist.pop_back();
699 assert((Worklist.empty() ||
700 Worklist.back().begin() != Worklist.back().end()) &&
701 "Empty ranges shouldn't remain in the worklist");
702 return Op;
703 }
704
705 /// Push Instr's operands onto the stack to be visited.
706 void PushOperands(MachineInstr *Instr) {
707 const iterator_range<mop_iterator> &Range(Instr->explicit_uses());
708 if (Range.begin() != Range.end())
709 Worklist.push_back(reverse(Range));
710 }
711
712 /// Some of Instr's operands are on the top of the stack; remove them and
713 /// re-insert them starting from the beginning (because we've commuted them).
714 void ResetTopOperands(MachineInstr *Instr) {
715 assert(HasRemainingOperands(Instr) &&
716 "Reseting operands should only be done when the instruction has "
717 "an operand still on the stack");
718 Worklist.back() = reverse(Instr->explicit_uses());
719 }
720
721 /// Test whether Instr has operands remaining to be visited at the top of
722 /// the stack.
723 bool HasRemainingOperands(const MachineInstr *Instr) const {
724 if (Worklist.empty())
725 return false;
726 const RangeTy &Range = Worklist.back();
727 return Range.begin() != Range.end() && Range.begin()->getParent() == Instr;
728 }
Dan Gohmanfbfe5ec2016-01-28 03:59:09 +0000729
730 /// Test whether the given register is present on the stack, indicating an
731 /// operand in the tree that we haven't visited yet. Moving a definition of
732 /// Reg to a point in the tree after that would change its value.
Dan Gohman10545702016-05-17 22:24:18 +0000733 ///
734 /// This is needed as a consequence of using implicit get_locals for
735 /// uses and implicit set_locals for defs.
Dan Gohmanfbfe5ec2016-01-28 03:59:09 +0000736 bool IsOnStack(unsigned Reg) const {
737 for (const RangeTy &Range : Worklist)
738 for (const MachineOperand &MO : Range)
739 if (MO.isReg() && MO.getReg() == Reg)
740 return true;
741 return false;
742 }
Dan Gohmanadf28172016-01-28 01:22:44 +0000743};
744
745/// State to keep track of whether commuting is in flight or whether it's been
746/// tried for the current instruction and didn't work.
747class CommutingState {
748 /// There are effectively three states: the initial state where we haven't
749 /// started commuting anything and we don't know anything yet, the tenative
750 /// state where we've commuted the operands of the current instruction and are
751 /// revisting it, and the declined state where we've reverted the operands
752 /// back to their original order and will no longer commute it further.
753 bool TentativelyCommuting;
754 bool Declined;
755
756 /// During the tentative state, these hold the operand indices of the commuted
757 /// operands.
758 unsigned Operand0, Operand1;
759
760public:
761 CommutingState() : TentativelyCommuting(false), Declined(false) {}
762
763 /// Stackification for an operand was not successful due to ordering
764 /// constraints. If possible, and if we haven't already tried it and declined
765 /// it, commute Insert's operands and prepare to revisit it.
766 void MaybeCommute(MachineInstr *Insert, TreeWalkerState &TreeWalker,
767 const WebAssemblyInstrInfo *TII) {
768 if (TentativelyCommuting) {
769 assert(!Declined &&
770 "Don't decline commuting until you've finished trying it");
771 // Commuting didn't help. Revert it.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000772 TII->commuteInstruction(*Insert, /*NewMI=*/false, Operand0, Operand1);
Dan Gohmanadf28172016-01-28 01:22:44 +0000773 TentativelyCommuting = false;
774 Declined = true;
775 } else if (!Declined && TreeWalker.HasRemainingOperands(Insert)) {
776 Operand0 = TargetInstrInfo::CommuteAnyOperandIndex;
777 Operand1 = TargetInstrInfo::CommuteAnyOperandIndex;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000778 if (TII->findCommutedOpIndices(*Insert, Operand0, Operand1)) {
Dan Gohmanadf28172016-01-28 01:22:44 +0000779 // Tentatively commute the operands and try again.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000780 TII->commuteInstruction(*Insert, /*NewMI=*/false, Operand0, Operand1);
Dan Gohmanadf28172016-01-28 01:22:44 +0000781 TreeWalker.ResetTopOperands(Insert);
782 TentativelyCommuting = true;
783 Declined = false;
784 }
785 }
786 }
787
788 /// Stackification for some operand was successful. Reset to the default
789 /// state.
790 void Reset() {
791 TentativelyCommuting = false;
792 Declined = false;
793 }
794};
795} // end anonymous namespace
796
Dan Gohman1462faa2015-11-16 16:18:28 +0000797bool WebAssemblyRegStackify::runOnMachineFunction(MachineFunction &MF) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000798 LLVM_DEBUG(dbgs() << "********** Register Stackifying **********\n"
799 "********** Function: "
800 << MF.getName() << '\n');
Dan Gohman1462faa2015-11-16 16:18:28 +0000801
802 bool Changed = false;
803 MachineRegisterInfo &MRI = MF.getRegInfo();
804 WebAssemblyFunctionInfo &MFI = *MF.getInfo<WebAssemblyFunctionInfo>();
Dan Gohmanb6fd39a2016-01-19 16:59:23 +0000805 const auto *TII = MF.getSubtarget<WebAssemblySubtarget>().getInstrInfo();
806 const auto *TRI = MF.getSubtarget<WebAssemblySubtarget>().getRegisterInfo();
Dan Gohman81719f82015-11-25 16:55:01 +0000807 AliasAnalysis &AA = getAnalysis<AAResultsWrapperPass>().getAAResults();
Dan Gohmanadf28172016-01-28 01:22:44 +0000808 MachineDominatorTree &MDT = getAnalysis<MachineDominatorTree>();
Dan Gohman8887d1f2015-12-25 00:31:02 +0000809 LiveIntervals &LIS = getAnalysis<LiveIntervals>();
Dan Gohmand70e5902015-12-08 03:30:42 +0000810
Dan Gohman1462faa2015-11-16 16:18:28 +0000811 // Walk the instructions from the bottom up. Currently we don't look past
812 // block boundaries, and the blocks aren't ordered so the block visitation
813 // order isn't significant, but we may want to change this in the future.
814 for (MachineBasicBlock &MBB : MF) {
Dan Gohman8f59cf72016-01-06 18:29:35 +0000815 // Don't use a range-based for loop, because we modify the list as we're
816 // iterating over it and the end iterator may change.
817 for (auto MII = MBB.rbegin(); MII != MBB.rend(); ++MII) {
818 MachineInstr *Insert = &*MII;
Dan Gohman81719f82015-11-25 16:55:01 +0000819 // Don't nest anything inside an inline asm, because we don't have
820 // constraints for $push inputs.
821 if (Insert->getOpcode() == TargetOpcode::INLINEASM)
Dan Gohman595e8ab2016-02-22 17:45:20 +0000822 continue;
823
824 // Ignore debugging intrinsics.
825 if (Insert->getOpcode() == TargetOpcode::DBG_VALUE)
826 continue;
Dan Gohman81719f82015-11-25 16:55:01 +0000827
Dan Gohman1462faa2015-11-16 16:18:28 +0000828 // Iterate through the inputs in reverse order, since we'll be pulling
Dan Gohman53d13992015-12-02 18:08:49 +0000829 // operands off the stack in LIFO order.
Dan Gohmanadf28172016-01-28 01:22:44 +0000830 CommutingState Commuting;
831 TreeWalkerState TreeWalker(Insert);
832 while (!TreeWalker.Done()) {
833 MachineOperand &Op = TreeWalker.Pop();
834
Dan Gohman1462faa2015-11-16 16:18:28 +0000835 // We're only interested in explicit virtual register operands.
Dan Gohmanadf28172016-01-28 01:22:44 +0000836 if (!Op.isReg())
Dan Gohman1462faa2015-11-16 16:18:28 +0000837 continue;
838
839 unsigned Reg = Op.getReg();
Dan Gohmanadf28172016-01-28 01:22:44 +0000840 assert(Op.isUse() && "explicit_uses() should only iterate over uses");
841 assert(!Op.isImplicit() &&
842 "explicit_uses() should only iterate over explicit operands");
843 if (TargetRegisterInfo::isPhysicalRegister(Reg))
Dan Gohman1462faa2015-11-16 16:18:28 +0000844 continue;
845
Dan Gohmanffc184b2016-10-03 22:32:21 +0000846 // Identify the definition for this register at this point.
Dan Gohman2644d742016-05-17 04:05:31 +0000847 MachineInstr *Def = GetVRegDef(Reg, Insert, MRI, LIS);
848 if (!Def)
849 continue;
Dan Gohmanadf28172016-01-28 01:22:44 +0000850
Dan Gohman81719f82015-11-25 16:55:01 +0000851 // Don't nest an INLINE_ASM def into anything, because we don't have
852 // constraints for $pop outputs.
853 if (Def->getOpcode() == TargetOpcode::INLINEASM)
854 continue;
855
Dan Gohman4ba48162015-11-18 16:12:01 +0000856 // Argument instructions represent live-in registers and not real
857 // instructions.
Dan Gohman4fc4e422016-10-24 19:49:43 +0000858 if (WebAssembly::isArgument(*Def))
Dan Gohman4ba48162015-11-18 16:12:01 +0000859 continue;
860
Dan Gohmanadf28172016-01-28 01:22:44 +0000861 // Decide which strategy to take. Prefer to move a single-use value
Dan Gohman4fc4e422016-10-24 19:49:43 +0000862 // over cloning it, and prefer cloning over introducing a tee.
Dan Gohmanadf28172016-01-28 01:22:44 +0000863 // For moving, we require the def to be in the same block as the use;
864 // this makes things simpler (LiveIntervals' handleMove function only
865 // supports intra-block moves) and it's MachineSink's job to catch all
866 // the sinking opportunities anyway.
867 bool SameBlock = Def->getParent() == &MBB;
Derek Schuffe9e68912016-09-30 18:02:54 +0000868 bool CanMove = SameBlock && IsSafeToMove(Def, Insert, AA, MRI) &&
Dan Gohmanfbfe5ec2016-01-28 03:59:09 +0000869 !TreeWalker.IsOnStack(Reg);
Dan Gohman12de0b92016-05-17 20:19:47 +0000870 if (CanMove && HasOneUse(Reg, Def, MRI, MDT, LIS)) {
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000871 Insert = MoveForSingleUse(Reg, Op, Def, MBB, Insert, LIS, MFI, MRI);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000872 } else if (ShouldRematerialize(*Def, AA, TII)) {
873 Insert =
874 RematerializeCheapDef(Reg, Op, *Def, MBB, Insert->getIterator(),
875 LIS, MFI, MRI, TII, TRI);
Sam Cleggcf2a9e22018-07-16 23:09:29 +0000876 } else if (CanMove &&
Dan Gohman10545702016-05-17 22:24:18 +0000877 OneUseDominatesOtherUses(Reg, Op, MBB, MRI, MDT, LIS, MFI)) {
Dan Gohmanadf28172016-01-28 01:22:44 +0000878 Insert = MoveAndTeeForMultiUse(Reg, Op, Def, MBB, Insert, LIS, MFI,
879 MRI, TII);
880 } else {
881 // We failed to stackify the operand. If the problem was ordering
882 // constraints, Commuting may be able to help.
883 if (!CanMove && SameBlock)
884 Commuting.MaybeCommute(Insert, TreeWalker, TII);
885 // Proceed to the next operand.
886 continue;
Dan Gohmanb6fd39a2016-01-19 16:59:23 +0000887 }
Dan Gohmanadf28172016-01-28 01:22:44 +0000888
Dan Gohmane81021a2016-11-08 19:40:38 +0000889 // If the instruction we just stackified is an IMPLICIT_DEF, convert it
890 // to a constant 0 so that the def is explicit, and the push/pop
891 // correspondence is maintained.
892 if (Insert->getOpcode() == TargetOpcode::IMPLICIT_DEF)
893 ConvertImplicitDefToConstZero(Insert, MRI, TII, MF);
894
Dan Gohmanadf28172016-01-28 01:22:44 +0000895 // We stackified an operand. Add the defining instruction's operands to
896 // the worklist stack now to continue to build an ever deeper tree.
897 Commuting.Reset();
898 TreeWalker.PushOperands(Insert);
Dan Gohman1462faa2015-11-16 16:18:28 +0000899 }
Dan Gohmanadf28172016-01-28 01:22:44 +0000900
901 // If we stackified any operands, skip over the tree to start looking for
902 // the next instruction we can build a tree on.
903 if (Insert != &*MII) {
Dan Gohman8f59cf72016-01-06 18:29:35 +0000904 ImposeStackOrdering(&*MII);
Eric Liuc7e5a9c2016-09-12 09:35:59 +0000905 MII = MachineBasicBlock::iterator(Insert).getReverse();
Dan Gohmanadf28172016-01-28 01:22:44 +0000906 Changed = true;
907 }
Dan Gohman1462faa2015-11-16 16:18:28 +0000908 }
909 }
910
Dan Gohmane0405332016-10-03 22:43:53 +0000911 // If we used VALUE_STACK anywhere, add it to the live-in sets everywhere so
Dan Gohmanadf28172016-01-28 01:22:44 +0000912 // that it never looks like a use-before-def.
Dan Gohmanb0992da2015-11-20 02:19:12 +0000913 if (Changed) {
Dan Gohmane0405332016-10-03 22:43:53 +0000914 MF.getRegInfo().addLiveIn(WebAssembly::VALUE_STACK);
Dan Gohmanb0992da2015-11-20 02:19:12 +0000915 for (MachineBasicBlock &MBB : MF)
Dan Gohmane0405332016-10-03 22:43:53 +0000916 MBB.addLiveIn(WebAssembly::VALUE_STACK);
Dan Gohmanb0992da2015-11-20 02:19:12 +0000917 }
918
Dan Gohman7bafa0e2015-11-20 02:33:24 +0000919#ifndef NDEBUG
Dan Gohmanb6fd39a2016-01-19 16:59:23 +0000920 // Verify that pushes and pops are performed in LIFO order.
Dan Gohman7bafa0e2015-11-20 02:33:24 +0000921 SmallVector<unsigned, 0> Stack;
922 for (MachineBasicBlock &MBB : MF) {
923 for (MachineInstr &MI : MBB) {
Shiva Chen801bf7e2018-05-09 02:42:00 +0000924 if (MI.isDebugInstr())
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000925 continue;
Dan Gohman7bafa0e2015-11-20 02:33:24 +0000926 for (MachineOperand &MO : reverse(MI.explicit_operands())) {
Dan Gohman7a6b9822015-11-29 22:32:02 +0000927 if (!MO.isReg())
928 continue;
Dan Gohmanadf28172016-01-28 01:22:44 +0000929 unsigned Reg = MO.getReg();
Dan Gohman7bafa0e2015-11-20 02:33:24 +0000930
Dan Gohmanadf28172016-01-28 01:22:44 +0000931 if (MFI.isVRegStackified(Reg)) {
Dan Gohman7bafa0e2015-11-20 02:33:24 +0000932 if (MO.isDef())
Dan Gohmanadf28172016-01-28 01:22:44 +0000933 Stack.push_back(Reg);
Dan Gohman7bafa0e2015-11-20 02:33:24 +0000934 else
Dan Gohmanadf28172016-01-28 01:22:44 +0000935 assert(Stack.pop_back_val() == Reg &&
936 "Register stack pop should be paired with a push");
Dan Gohman7bafa0e2015-11-20 02:33:24 +0000937 }
938 }
939 }
940 // TODO: Generalize this code to support keeping values on the stack across
941 // basic block boundaries.
Dan Gohmanadf28172016-01-28 01:22:44 +0000942 assert(Stack.empty() &&
943 "Register stack pushes and pops should be balanced");
Dan Gohman7bafa0e2015-11-20 02:33:24 +0000944 }
945#endif
946
Dan Gohman1462faa2015-11-16 16:18:28 +0000947 return Changed;
948}