blob: 2f2d7ad480cafa1670bafff8f9d3d29730272daa [file] [log] [blame]
Daniel Dunbar71475772009-07-17 20:42:00 +00001//===-- X86AsmParser.cpp - Parse X86 assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng11424442011-07-26 00:24:13 +000010#include "MCTargetDesc/X86BaseInfo.h"
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000011#include "X86AsmInstrumentation.h"
Evgeniy Stepanove3804d42014-02-28 12:28:07 +000012#include "X86AsmParserCommon.h"
13#include "X86Operand.h"
Elena Demikhovsky18fd4962015-03-02 15:00:34 +000014#include "X86ISelLowering.h"
Chad Rosier6844ea02012-10-24 22:13:37 +000015#include "llvm/ADT/APFloat.h"
Craig Topper690d8ea2013-07-24 07:33:14 +000016#include "llvm/ADT/STLExtras.h"
Chris Lattner1261b812010-09-22 04:11:10 +000017#include "llvm/ADT/SmallString.h"
18#include "llvm/ADT/SmallVector.h"
Chris Lattner1261b812010-09-22 04:11:10 +000019#include "llvm/ADT/StringSwitch.h"
20#include "llvm/ADT/Twine.h"
Chad Rosier8a244662013-04-02 20:02:33 +000021#include "llvm/MC/MCContext.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/MC/MCExpr.h"
23#include "llvm/MC/MCInst.h"
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +000024#include "llvm/MC/MCInstrInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/MC/MCParser/MCAsmLexer.h"
26#include "llvm/MC/MCParser/MCAsmParser.h"
27#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
28#include "llvm/MC/MCRegisterInfo.h"
29#include "llvm/MC/MCStreamer.h"
30#include "llvm/MC/MCSubtargetInfo.h"
31#include "llvm/MC/MCSymbol.h"
32#include "llvm/MC/MCTargetAsmParser.h"
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +000033#include "llvm/Support/SourceMgr.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000034#include "llvm/Support/TargetRegistry.h"
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +000035#include "llvm/Support/raw_ostream.h"
Reid Kleckner7b1e1a02014-07-30 22:23:11 +000036#include <algorithm>
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000037#include <memory>
Evan Cheng4d1ca962011-07-08 01:53:10 +000038
Daniel Dunbar71475772009-07-17 20:42:00 +000039using namespace llvm;
40
41namespace {
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +000042
Chad Rosier5362af92013-04-16 18:15:40 +000043static const char OpPrecedence[] = {
Kevin Enderby2e13b1c2014-01-15 19:05:24 +000044 0, // IC_OR
Michael Kupersteine3de07a2015-06-14 12:59:45 +000045 1, // IC_XOR
46 2, // IC_AND
47 3, // IC_LSHIFT
48 3, // IC_RSHIFT
49 4, // IC_PLUS
50 4, // IC_MINUS
51 5, // IC_MULTIPLY
52 5, // IC_DIVIDE
53 6, // IC_RPAREN
54 7, // IC_LPAREN
Chad Rosier5362af92013-04-16 18:15:40 +000055 0, // IC_IMM
56 0 // IC_REGISTER
57};
58
Devang Patel4a6e7782012-01-12 18:03:40 +000059class X86AsmParser : public MCTargetAsmParser {
Evan Cheng91111d22011-07-09 05:47:46 +000060 MCSubtargetInfo &STI;
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +000061 const MCInstrInfo &MII;
Chad Rosierf0e87202012-10-25 20:41:34 +000062 ParseInstructionInfo *InstInfo;
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000063 std::unique_ptr<X86AsmInstrumentation> Instrumentation;
NAKAMURA Takumia9cb5382015-09-22 11:14:39 +000064
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +000065private:
Alp Tokera5b88a52013-12-02 16:06:06 +000066 SMLoc consumeToken() {
Rafael Espindola961d4692014-11-11 05:18:41 +000067 MCAsmParser &Parser = getParser();
Alp Tokera5b88a52013-12-02 16:06:06 +000068 SMLoc Result = Parser.getTok().getLoc();
69 Parser.Lex();
70 return Result;
71 }
72
Chad Rosier5362af92013-04-16 18:15:40 +000073 enum InfixCalculatorTok {
Kevin Enderby2e13b1c2014-01-15 19:05:24 +000074 IC_OR = 0,
Michael Kupersteine3de07a2015-06-14 12:59:45 +000075 IC_XOR,
Kevin Enderby2e13b1c2014-01-15 19:05:24 +000076 IC_AND,
Kevin Enderbyd6b10712014-02-06 01:21:15 +000077 IC_LSHIFT,
78 IC_RSHIFT,
Kevin Enderby2e13b1c2014-01-15 19:05:24 +000079 IC_PLUS,
Chad Rosier5362af92013-04-16 18:15:40 +000080 IC_MINUS,
81 IC_MULTIPLY,
82 IC_DIVIDE,
83 IC_RPAREN,
84 IC_LPAREN,
85 IC_IMM,
86 IC_REGISTER
87 };
88
89 class InfixCalculator {
90 typedef std::pair< InfixCalculatorTok, int64_t > ICToken;
91 SmallVector<InfixCalculatorTok, 4> InfixOperatorStack;
92 SmallVector<ICToken, 4> PostfixStack;
Michael Liao5bf95782014-12-04 05:20:33 +000093
Chad Rosier5362af92013-04-16 18:15:40 +000094 public:
95 int64_t popOperand() {
96 assert (!PostfixStack.empty() && "Poped an empty stack!");
97 ICToken Op = PostfixStack.pop_back_val();
98 assert ((Op.first == IC_IMM || Op.first == IC_REGISTER)
99 && "Expected and immediate or register!");
100 return Op.second;
101 }
102 void pushOperand(InfixCalculatorTok Op, int64_t Val = 0) {
103 assert ((Op == IC_IMM || Op == IC_REGISTER) &&
104 "Unexpected operand!");
105 PostfixStack.push_back(std::make_pair(Op, Val));
106 }
Michael Liao5bf95782014-12-04 05:20:33 +0000107
Jakub Staszak9c349222013-08-08 15:48:46 +0000108 void popOperator() { InfixOperatorStack.pop_back(); }
Chad Rosier5362af92013-04-16 18:15:40 +0000109 void pushOperator(InfixCalculatorTok Op) {
110 // Push the new operator if the stack is empty.
111 if (InfixOperatorStack.empty()) {
112 InfixOperatorStack.push_back(Op);
113 return;
114 }
Michael Liao5bf95782014-12-04 05:20:33 +0000115
Chad Rosier5362af92013-04-16 18:15:40 +0000116 // Push the new operator if it has a higher precedence than the operator
117 // on the top of the stack or the operator on the top of the stack is a
118 // left parentheses.
119 unsigned Idx = InfixOperatorStack.size() - 1;
120 InfixCalculatorTok StackOp = InfixOperatorStack[Idx];
121 if (OpPrecedence[Op] > OpPrecedence[StackOp] || StackOp == IC_LPAREN) {
122 InfixOperatorStack.push_back(Op);
123 return;
124 }
Michael Liao5bf95782014-12-04 05:20:33 +0000125
Chad Rosier5362af92013-04-16 18:15:40 +0000126 // The operator on the top of the stack has higher precedence than the
127 // new operator.
128 unsigned ParenCount = 0;
129 while (1) {
130 // Nothing to process.
131 if (InfixOperatorStack.empty())
132 break;
Michael Liao5bf95782014-12-04 05:20:33 +0000133
Chad Rosier5362af92013-04-16 18:15:40 +0000134 Idx = InfixOperatorStack.size() - 1;
135 StackOp = InfixOperatorStack[Idx];
136 if (!(OpPrecedence[StackOp] >= OpPrecedence[Op] || ParenCount))
137 break;
Michael Liao5bf95782014-12-04 05:20:33 +0000138
Chad Rosier5362af92013-04-16 18:15:40 +0000139 // If we have an even parentheses count and we see a left parentheses,
140 // then stop processing.
141 if (!ParenCount && StackOp == IC_LPAREN)
142 break;
Michael Liao5bf95782014-12-04 05:20:33 +0000143
Chad Rosier5362af92013-04-16 18:15:40 +0000144 if (StackOp == IC_RPAREN) {
145 ++ParenCount;
Jakub Staszak9c349222013-08-08 15:48:46 +0000146 InfixOperatorStack.pop_back();
Chad Rosier5362af92013-04-16 18:15:40 +0000147 } else if (StackOp == IC_LPAREN) {
148 --ParenCount;
Jakub Staszak9c349222013-08-08 15:48:46 +0000149 InfixOperatorStack.pop_back();
Chad Rosier5362af92013-04-16 18:15:40 +0000150 } else {
Jakub Staszak9c349222013-08-08 15:48:46 +0000151 InfixOperatorStack.pop_back();
Chad Rosier5362af92013-04-16 18:15:40 +0000152 PostfixStack.push_back(std::make_pair(StackOp, 0));
153 }
154 }
155 // Push the new operator.
156 InfixOperatorStack.push_back(Op);
157 }
Marina Yatsinaa0e02412015-08-10 11:33:10 +0000158
Chad Rosier5362af92013-04-16 18:15:40 +0000159 int64_t execute() {
160 // Push any remaining operators onto the postfix stack.
161 while (!InfixOperatorStack.empty()) {
162 InfixCalculatorTok StackOp = InfixOperatorStack.pop_back_val();
163 if (StackOp != IC_LPAREN && StackOp != IC_RPAREN)
164 PostfixStack.push_back(std::make_pair(StackOp, 0));
165 }
Michael Liao5bf95782014-12-04 05:20:33 +0000166
Chad Rosier5362af92013-04-16 18:15:40 +0000167 if (PostfixStack.empty())
168 return 0;
Michael Liao5bf95782014-12-04 05:20:33 +0000169
Chad Rosier5362af92013-04-16 18:15:40 +0000170 SmallVector<ICToken, 16> OperandStack;
171 for (unsigned i = 0, e = PostfixStack.size(); i != e; ++i) {
172 ICToken Op = PostfixStack[i];
173 if (Op.first == IC_IMM || Op.first == IC_REGISTER) {
174 OperandStack.push_back(Op);
175 } else {
176 assert (OperandStack.size() > 1 && "Too few operands.");
177 int64_t Val;
178 ICToken Op2 = OperandStack.pop_back_val();
179 ICToken Op1 = OperandStack.pop_back_val();
180 switch (Op.first) {
181 default:
182 report_fatal_error("Unexpected operator!");
183 break;
184 case IC_PLUS:
185 Val = Op1.second + Op2.second;
186 OperandStack.push_back(std::make_pair(IC_IMM, Val));
187 break;
188 case IC_MINUS:
189 Val = Op1.second - Op2.second;
190 OperandStack.push_back(std::make_pair(IC_IMM, Val));
191 break;
192 case IC_MULTIPLY:
193 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
194 "Multiply operation with an immediate and a register!");
195 Val = Op1.second * Op2.second;
196 OperandStack.push_back(std::make_pair(IC_IMM, Val));
197 break;
198 case IC_DIVIDE:
199 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
200 "Divide operation with an immediate and a register!");
201 assert (Op2.second != 0 && "Division by zero!");
202 Val = Op1.second / Op2.second;
203 OperandStack.push_back(std::make_pair(IC_IMM, Val));
204 break;
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000205 case IC_OR:
206 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
207 "Or operation with an immediate and a register!");
208 Val = Op1.second | Op2.second;
209 OperandStack.push_back(std::make_pair(IC_IMM, Val));
210 break;
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000211 case IC_XOR:
212 assert(Op1.first == IC_IMM && Op2.first == IC_IMM &&
213 "Xor operation with an immediate and a register!");
214 Val = Op1.second ^ Op2.second;
215 OperandStack.push_back(std::make_pair(IC_IMM, Val));
216 break;
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000217 case IC_AND:
218 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
219 "And operation with an immediate and a register!");
220 Val = Op1.second & Op2.second;
221 OperandStack.push_back(std::make_pair(IC_IMM, Val));
222 break;
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000223 case IC_LSHIFT:
224 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
225 "Left shift operation with an immediate and a register!");
226 Val = Op1.second << Op2.second;
227 OperandStack.push_back(std::make_pair(IC_IMM, Val));
228 break;
229 case IC_RSHIFT:
230 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
231 "Right shift operation with an immediate and a register!");
232 Val = Op1.second >> Op2.second;
233 OperandStack.push_back(std::make_pair(IC_IMM, Val));
234 break;
Chad Rosier5362af92013-04-16 18:15:40 +0000235 }
236 }
237 }
238 assert (OperandStack.size() == 1 && "Expected a single result.");
239 return OperandStack.pop_back_val().second;
240 }
241 };
242
243 enum IntelExprState {
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000244 IES_OR,
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000245 IES_XOR,
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000246 IES_AND,
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000247 IES_LSHIFT,
248 IES_RSHIFT,
Chad Rosier5362af92013-04-16 18:15:40 +0000249 IES_PLUS,
250 IES_MINUS,
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000251 IES_NOT,
Chad Rosier5362af92013-04-16 18:15:40 +0000252 IES_MULTIPLY,
253 IES_DIVIDE,
254 IES_LBRAC,
255 IES_RBRAC,
256 IES_LPAREN,
257 IES_RPAREN,
258 IES_REGISTER,
Chad Rosier5362af92013-04-16 18:15:40 +0000259 IES_INTEGER,
Chad Rosier5362af92013-04-16 18:15:40 +0000260 IES_IDENTIFIER,
261 IES_ERROR
262 };
263
264 class IntelExprStateMachine {
Chad Rosier31246272013-04-17 21:01:45 +0000265 IntelExprState State, PrevState;
Chad Rosier5362af92013-04-16 18:15:40 +0000266 unsigned BaseReg, IndexReg, TmpReg, Scale;
Chad Rosierbfb70992013-04-17 00:11:46 +0000267 int64_t Imm;
Chad Rosier5362af92013-04-16 18:15:40 +0000268 const MCExpr *Sym;
269 StringRef SymName;
Chad Rosierbfb70992013-04-17 00:11:46 +0000270 bool StopOnLBrac, AddImmPrefix;
Chad Rosier5362af92013-04-16 18:15:40 +0000271 InfixCalculator IC;
Chad Rosiercb78f0d2013-04-22 19:42:15 +0000272 InlineAsmIdentifierInfo Info;
NAKAMURA Takumia9cb5382015-09-22 11:14:39 +0000273
Chad Rosier5362af92013-04-16 18:15:40 +0000274 public:
Chad Rosierbfb70992013-04-17 00:11:46 +0000275 IntelExprStateMachine(int64_t imm, bool stoponlbrac, bool addimmprefix) :
Chad Rosier31246272013-04-17 21:01:45 +0000276 State(IES_PLUS), PrevState(IES_ERROR), BaseReg(0), IndexReg(0), TmpReg(0),
Craig Topper062a2ba2014-04-25 05:30:21 +0000277 Scale(1), Imm(imm), Sym(nullptr), StopOnLBrac(stoponlbrac),
Chad Rosiercb78f0d2013-04-22 19:42:15 +0000278 AddImmPrefix(addimmprefix) { Info.clear(); }
Michael Liao5bf95782014-12-04 05:20:33 +0000279
Chad Rosier5362af92013-04-16 18:15:40 +0000280 unsigned getBaseReg() { return BaseReg; }
281 unsigned getIndexReg() { return IndexReg; }
282 unsigned getScale() { return Scale; }
283 const MCExpr *getSym() { return Sym; }
284 StringRef getSymName() { return SymName; }
Chad Rosierbfb70992013-04-17 00:11:46 +0000285 int64_t getImm() { return Imm + IC.execute(); }
Chad Rosieredb1dc82013-05-09 23:48:53 +0000286 bool isValidEndState() {
287 return State == IES_RBRAC || State == IES_INTEGER;
288 }
Chad Rosierbfb70992013-04-17 00:11:46 +0000289 bool getStopOnLBrac() { return StopOnLBrac; }
290 bool getAddImmPrefix() { return AddImmPrefix; }
Chad Rosier31246272013-04-17 21:01:45 +0000291 bool hadError() { return State == IES_ERROR; }
Chad Rosierbfb70992013-04-17 00:11:46 +0000292
Chad Rosiercb78f0d2013-04-22 19:42:15 +0000293 InlineAsmIdentifierInfo &getIdentifierInfo() {
294 return Info;
295 }
296
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000297 void onOr() {
298 IntelExprState CurrState = State;
299 switch (State) {
300 default:
301 State = IES_ERROR;
302 break;
303 case IES_INTEGER:
304 case IES_RPAREN:
305 case IES_REGISTER:
306 State = IES_OR;
307 IC.pushOperator(IC_OR);
308 break;
309 }
310 PrevState = CurrState;
311 }
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000312 void onXor() {
313 IntelExprState CurrState = State;
314 switch (State) {
315 default:
316 State = IES_ERROR;
317 break;
318 case IES_INTEGER:
319 case IES_RPAREN:
320 case IES_REGISTER:
321 State = IES_XOR;
322 IC.pushOperator(IC_XOR);
323 break;
324 }
325 PrevState = CurrState;
326 }
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000327 void onAnd() {
328 IntelExprState CurrState = State;
329 switch (State) {
330 default:
331 State = IES_ERROR;
332 break;
333 case IES_INTEGER:
334 case IES_RPAREN:
335 case IES_REGISTER:
336 State = IES_AND;
337 IC.pushOperator(IC_AND);
338 break;
339 }
340 PrevState = CurrState;
341 }
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000342 void onLShift() {
343 IntelExprState CurrState = State;
344 switch (State) {
345 default:
346 State = IES_ERROR;
347 break;
348 case IES_INTEGER:
349 case IES_RPAREN:
350 case IES_REGISTER:
351 State = IES_LSHIFT;
352 IC.pushOperator(IC_LSHIFT);
353 break;
354 }
355 PrevState = CurrState;
356 }
357 void onRShift() {
358 IntelExprState CurrState = State;
359 switch (State) {
360 default:
361 State = IES_ERROR;
362 break;
363 case IES_INTEGER:
364 case IES_RPAREN:
365 case IES_REGISTER:
366 State = IES_RSHIFT;
367 IC.pushOperator(IC_RSHIFT);
368 break;
369 }
370 PrevState = CurrState;
371 }
Chad Rosier5362af92013-04-16 18:15:40 +0000372 void onPlus() {
Chad Rosier31246272013-04-17 21:01:45 +0000373 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000374 switch (State) {
375 default:
376 State = IES_ERROR;
377 break;
378 case IES_INTEGER:
379 case IES_RPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000380 case IES_REGISTER:
381 State = IES_PLUS;
Chad Rosier5362af92013-04-16 18:15:40 +0000382 IC.pushOperator(IC_PLUS);
Chad Rosier31246272013-04-17 21:01:45 +0000383 if (CurrState == IES_REGISTER && PrevState != IES_MULTIPLY) {
384 // If we already have a BaseReg, then assume this is the IndexReg with
385 // a scale of 1.
386 if (!BaseReg) {
387 BaseReg = TmpReg;
388 } else {
389 assert (!IndexReg && "BaseReg/IndexReg already set!");
390 IndexReg = TmpReg;
391 Scale = 1;
392 }
393 }
Chad Rosier5362af92013-04-16 18:15:40 +0000394 break;
395 }
Chad Rosier31246272013-04-17 21:01:45 +0000396 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000397 }
398 void onMinus() {
Chad Rosier31246272013-04-17 21:01:45 +0000399 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000400 switch (State) {
401 default:
402 State = IES_ERROR;
403 break;
404 case IES_PLUS:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000405 case IES_NOT:
Chad Rosier31246272013-04-17 21:01:45 +0000406 case IES_MULTIPLY:
407 case IES_DIVIDE:
Chad Rosier5362af92013-04-16 18:15:40 +0000408 case IES_LPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000409 case IES_RPAREN:
Chad Rosier31246272013-04-17 21:01:45 +0000410 case IES_LBRAC:
411 case IES_RBRAC:
412 case IES_INTEGER:
Chad Rosier5362af92013-04-16 18:15:40 +0000413 case IES_REGISTER:
414 State = IES_MINUS;
Chad Rosier31246272013-04-17 21:01:45 +0000415 // Only push the minus operator if it is not a unary operator.
416 if (!(CurrState == IES_PLUS || CurrState == IES_MINUS ||
417 CurrState == IES_MULTIPLY || CurrState == IES_DIVIDE ||
418 CurrState == IES_LPAREN || CurrState == IES_LBRAC))
419 IC.pushOperator(IC_MINUS);
420 if (CurrState == IES_REGISTER && PrevState != IES_MULTIPLY) {
421 // If we already have a BaseReg, then assume this is the IndexReg with
422 // a scale of 1.
423 if (!BaseReg) {
424 BaseReg = TmpReg;
425 } else {
426 assert (!IndexReg && "BaseReg/IndexReg already set!");
427 IndexReg = TmpReg;
428 Scale = 1;
429 }
Chad Rosier5362af92013-04-16 18:15:40 +0000430 }
Chad Rosier5362af92013-04-16 18:15:40 +0000431 break;
432 }
Chad Rosier31246272013-04-17 21:01:45 +0000433 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000434 }
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000435 void onNot() {
436 IntelExprState CurrState = State;
437 switch (State) {
438 default:
439 State = IES_ERROR;
440 break;
441 case IES_PLUS:
442 case IES_NOT:
443 State = IES_NOT;
444 break;
445 }
446 PrevState = CurrState;
447 }
Chad Rosier5362af92013-04-16 18:15:40 +0000448 void onRegister(unsigned Reg) {
Chad Rosier31246272013-04-17 21:01:45 +0000449 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000450 switch (State) {
451 default:
452 State = IES_ERROR;
453 break;
454 case IES_PLUS:
455 case IES_LPAREN:
456 State = IES_REGISTER;
457 TmpReg = Reg;
458 IC.pushOperand(IC_REGISTER);
459 break;
Chad Rosier31246272013-04-17 21:01:45 +0000460 case IES_MULTIPLY:
461 // Index Register - Scale * Register
462 if (PrevState == IES_INTEGER) {
463 assert (!IndexReg && "IndexReg already set!");
464 State = IES_REGISTER;
465 IndexReg = Reg;
466 // Get the scale and replace the 'Scale * Register' with '0'.
467 Scale = IC.popOperand();
468 IC.pushOperand(IC_IMM);
469 IC.popOperator();
470 } else {
471 State = IES_ERROR;
472 }
Chad Rosier5362af92013-04-16 18:15:40 +0000473 break;
474 }
Chad Rosier31246272013-04-17 21:01:45 +0000475 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000476 }
Chad Rosier95ce8892013-04-19 18:39:50 +0000477 void onIdentifierExpr(const MCExpr *SymRef, StringRef SymRefName) {
Chad Rosierdb003992013-04-18 16:28:19 +0000478 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000479 switch (State) {
480 default:
481 State = IES_ERROR;
482 break;
483 case IES_PLUS:
484 case IES_MINUS:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000485 case IES_NOT:
Chad Rosier5362af92013-04-16 18:15:40 +0000486 State = IES_INTEGER;
487 Sym = SymRef;
488 SymName = SymRefName;
489 IC.pushOperand(IC_IMM);
490 break;
491 }
492 }
Kevin Enderby9d117022014-01-23 21:52:41 +0000493 bool onInteger(int64_t TmpInt, StringRef &ErrMsg) {
Chad Rosier31246272013-04-17 21:01:45 +0000494 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000495 switch (State) {
496 default:
497 State = IES_ERROR;
498 break;
499 case IES_PLUS:
500 case IES_MINUS:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000501 case IES_NOT:
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000502 case IES_OR:
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000503 case IES_XOR:
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000504 case IES_AND:
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000505 case IES_LSHIFT:
506 case IES_RSHIFT:
Chad Rosier5362af92013-04-16 18:15:40 +0000507 case IES_DIVIDE:
Chad Rosier31246272013-04-17 21:01:45 +0000508 case IES_MULTIPLY:
Chad Rosier5362af92013-04-16 18:15:40 +0000509 case IES_LPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000510 State = IES_INTEGER;
Chad Rosier31246272013-04-17 21:01:45 +0000511 if (PrevState == IES_REGISTER && CurrState == IES_MULTIPLY) {
512 // Index Register - Register * Scale
513 assert (!IndexReg && "IndexReg already set!");
514 IndexReg = TmpReg;
515 Scale = TmpInt;
Kevin Enderby9d117022014-01-23 21:52:41 +0000516 if(Scale != 1 && Scale != 2 && Scale != 4 && Scale != 8) {
517 ErrMsg = "scale factor in address must be 1, 2, 4 or 8";
518 return true;
519 }
Chad Rosier31246272013-04-17 21:01:45 +0000520 // Get the scale and replace the 'Register * Scale' with '0'.
521 IC.popOperator();
522 } else if ((PrevState == IES_PLUS || PrevState == IES_MINUS ||
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000523 PrevState == IES_OR || PrevState == IES_AND ||
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000524 PrevState == IES_LSHIFT || PrevState == IES_RSHIFT ||
Chad Rosier31246272013-04-17 21:01:45 +0000525 PrevState == IES_MULTIPLY || PrevState == IES_DIVIDE ||
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000526 PrevState == IES_LPAREN || PrevState == IES_LBRAC ||
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000527 PrevState == IES_NOT || PrevState == IES_XOR) &&
Chad Rosier31246272013-04-17 21:01:45 +0000528 CurrState == IES_MINUS) {
529 // Unary minus. No need to pop the minus operand because it was never
530 // pushed.
531 IC.pushOperand(IC_IMM, -TmpInt); // Push -Imm.
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000532 } else if ((PrevState == IES_PLUS || PrevState == IES_MINUS ||
533 PrevState == IES_OR || PrevState == IES_AND ||
534 PrevState == IES_LSHIFT || PrevState == IES_RSHIFT ||
535 PrevState == IES_MULTIPLY || PrevState == IES_DIVIDE ||
536 PrevState == IES_LPAREN || PrevState == IES_LBRAC ||
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000537 PrevState == IES_NOT || PrevState == IES_XOR) &&
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000538 CurrState == IES_NOT) {
539 // Unary not. No need to pop the not operand because it was never
540 // pushed.
541 IC.pushOperand(IC_IMM, ~TmpInt); // Push ~Imm.
Chad Rosier31246272013-04-17 21:01:45 +0000542 } else {
543 IC.pushOperand(IC_IMM, TmpInt);
544 }
Chad Rosier5362af92013-04-16 18:15:40 +0000545 break;
546 }
Chad Rosier31246272013-04-17 21:01:45 +0000547 PrevState = CurrState;
Kevin Enderby9d117022014-01-23 21:52:41 +0000548 return false;
Chad Rosier5362af92013-04-16 18:15:40 +0000549 }
550 void onStar() {
Chad Rosierdb003992013-04-18 16:28:19 +0000551 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000552 switch (State) {
553 default:
554 State = IES_ERROR;
555 break;
556 case IES_INTEGER:
Chad Rosier5362af92013-04-16 18:15:40 +0000557 case IES_REGISTER:
Chad Rosier5362af92013-04-16 18:15:40 +0000558 case IES_RPAREN:
559 State = IES_MULTIPLY;
560 IC.pushOperator(IC_MULTIPLY);
561 break;
562 }
563 }
564 void onDivide() {
Chad Rosierdb003992013-04-18 16:28:19 +0000565 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000566 switch (State) {
567 default:
568 State = IES_ERROR;
569 break;
570 case IES_INTEGER:
Chad Rosier31246272013-04-17 21:01:45 +0000571 case IES_RPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000572 State = IES_DIVIDE;
573 IC.pushOperator(IC_DIVIDE);
574 break;
575 }
576 }
577 void onLBrac() {
Chad Rosierdb003992013-04-18 16:28:19 +0000578 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000579 switch (State) {
580 default:
581 State = IES_ERROR;
582 break;
583 case IES_RBRAC:
584 State = IES_PLUS;
585 IC.pushOperator(IC_PLUS);
586 break;
587 }
588 }
589 void onRBrac() {
Chad Rosier31246272013-04-17 21:01:45 +0000590 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000591 switch (State) {
592 default:
593 State = IES_ERROR;
594 break;
Chad Rosier5362af92013-04-16 18:15:40 +0000595 case IES_INTEGER:
Chad Rosier5362af92013-04-16 18:15:40 +0000596 case IES_REGISTER:
Chad Rosier31246272013-04-17 21:01:45 +0000597 case IES_RPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000598 State = IES_RBRAC;
Chad Rosier31246272013-04-17 21:01:45 +0000599 if (CurrState == IES_REGISTER && PrevState != IES_MULTIPLY) {
600 // If we already have a BaseReg, then assume this is the IndexReg with
601 // a scale of 1.
602 if (!BaseReg) {
603 BaseReg = TmpReg;
604 } else {
605 assert (!IndexReg && "BaseReg/IndexReg already set!");
606 IndexReg = TmpReg;
607 Scale = 1;
608 }
Chad Rosier5362af92013-04-16 18:15:40 +0000609 }
610 break;
611 }
Chad Rosier31246272013-04-17 21:01:45 +0000612 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000613 }
614 void onLParen() {
Chad Rosier31246272013-04-17 21:01:45 +0000615 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000616 switch (State) {
617 default:
618 State = IES_ERROR;
619 break;
620 case IES_PLUS:
621 case IES_MINUS:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000622 case IES_NOT:
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000623 case IES_OR:
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000624 case IES_XOR:
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000625 case IES_AND:
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000626 case IES_LSHIFT:
627 case IES_RSHIFT:
Chad Rosier5362af92013-04-16 18:15:40 +0000628 case IES_MULTIPLY:
629 case IES_DIVIDE:
Chad Rosier5362af92013-04-16 18:15:40 +0000630 case IES_LPAREN:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000631 // FIXME: We don't handle this type of unary minus or not, yet.
Chad Rosierdb003992013-04-18 16:28:19 +0000632 if ((PrevState == IES_PLUS || PrevState == IES_MINUS ||
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000633 PrevState == IES_OR || PrevState == IES_AND ||
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000634 PrevState == IES_LSHIFT || PrevState == IES_RSHIFT ||
Chad Rosierdb003992013-04-18 16:28:19 +0000635 PrevState == IES_MULTIPLY || PrevState == IES_DIVIDE ||
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000636 PrevState == IES_LPAREN || PrevState == IES_LBRAC ||
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000637 PrevState == IES_NOT || PrevState == IES_XOR) &&
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000638 (CurrState == IES_MINUS || CurrState == IES_NOT)) {
Chad Rosierdb003992013-04-18 16:28:19 +0000639 State = IES_ERROR;
640 break;
641 }
Chad Rosier5362af92013-04-16 18:15:40 +0000642 State = IES_LPAREN;
643 IC.pushOperator(IC_LPAREN);
644 break;
645 }
Chad Rosier31246272013-04-17 21:01:45 +0000646 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000647 }
648 void onRParen() {
Chad Rosierdb003992013-04-18 16:28:19 +0000649 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000650 switch (State) {
651 default:
652 State = IES_ERROR;
653 break;
Chad Rosier5362af92013-04-16 18:15:40 +0000654 case IES_INTEGER:
Chad Rosier31246272013-04-17 21:01:45 +0000655 case IES_REGISTER:
Chad Rosier5362af92013-04-16 18:15:40 +0000656 case IES_RPAREN:
657 State = IES_RPAREN;
658 IC.pushOperator(IC_RPAREN);
659 break;
660 }
661 }
662 };
663
Chris Lattnera3a06812011-10-16 04:47:35 +0000664 bool Error(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000665 ArrayRef<SMRange> Ranges = None,
Chad Rosier4453e842012-10-12 23:09:25 +0000666 bool MatchingInlineAsm = false) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000667 MCAsmParser &Parser = getParser();
Chad Rosier4453e842012-10-12 23:09:25 +0000668 if (MatchingInlineAsm) return true;
Chris Lattnera3a06812011-10-16 04:47:35 +0000669 return Parser.Error(L, Msg, Ranges);
670 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000671
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000672 bool ErrorAndEatStatement(SMLoc L, const Twine &Msg,
673 ArrayRef<SMRange> Ranges = None,
674 bool MatchingInlineAsm = false) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000675 MCAsmParser &Parser = getParser();
676 Parser.eatToEndOfStatement();
677 return Error(L, Msg, Ranges, MatchingInlineAsm);
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000678 }
679
David Blaikie960ea3f2014-06-08 16:18:35 +0000680 std::nullptr_t ErrorOperand(SMLoc Loc, StringRef Msg) {
Devang Patel41b9dde2012-01-17 18:00:18 +0000681 Error(Loc, Msg);
Craig Topper062a2ba2014-04-25 05:30:21 +0000682 return nullptr;
Devang Patel41b9dde2012-01-17 18:00:18 +0000683 }
684
David Blaikie960ea3f2014-06-08 16:18:35 +0000685 std::unique_ptr<X86Operand> DefaultMemSIOperand(SMLoc Loc);
686 std::unique_ptr<X86Operand> DefaultMemDIOperand(SMLoc Loc);
Michael Kupersteinffcc7662015-07-23 10:23:48 +0000687 void AddDefaultSrcDestOperands(
688 OperandVector& Operands, std::unique_ptr<llvm::MCParsedAsmOperand> &&Src,
689 std::unique_ptr<llvm::MCParsedAsmOperand> &&Dst);
David Blaikie960ea3f2014-06-08 16:18:35 +0000690 std::unique_ptr<X86Operand> ParseOperand();
691 std::unique_ptr<X86Operand> ParseATTOperand();
692 std::unique_ptr<X86Operand> ParseIntelOperand();
693 std::unique_ptr<X86Operand> ParseIntelOffsetOfOperator();
Benjamin Kramer951b15e2013-12-01 11:47:42 +0000694 bool ParseIntelDotOperator(const MCExpr *Disp, const MCExpr *&NewDisp);
David Blaikie960ea3f2014-06-08 16:18:35 +0000695 std::unique_ptr<X86Operand> ParseIntelOperator(unsigned OpKind);
696 std::unique_ptr<X86Operand>
697 ParseIntelSegmentOverride(unsigned SegReg, SMLoc Start, unsigned Size);
698 std::unique_ptr<X86Operand>
699 ParseIntelMemOperand(int64_t ImmDisp, SMLoc StartLoc, unsigned Size);
Elena Demikhovsky18fd4962015-03-02 15:00:34 +0000700 std::unique_ptr<X86Operand> ParseRoundingModeOp(SMLoc Start, SMLoc End);
Benjamin Kramer951b15e2013-12-01 11:47:42 +0000701 bool ParseIntelExpression(IntelExprStateMachine &SM, SMLoc &End);
David Blaikie960ea3f2014-06-08 16:18:35 +0000702 std::unique_ptr<X86Operand> ParseIntelBracExpression(unsigned SegReg,
703 SMLoc Start,
704 int64_t ImmDisp,
705 unsigned Size);
Benjamin Kramer951b15e2013-12-01 11:47:42 +0000706 bool ParseIntelIdentifier(const MCExpr *&Val, StringRef &Identifier,
707 InlineAsmIdentifierInfo &Info,
708 bool IsUnevaluatedOperand, SMLoc &End);
Chad Rosiercb78f0d2013-04-22 19:42:15 +0000709
David Blaikie960ea3f2014-06-08 16:18:35 +0000710 std::unique_ptr<X86Operand> ParseMemOperand(unsigned SegReg, SMLoc StartLoc);
Kevin Enderbyce4bec82009-09-10 20:51:44 +0000711
David Blaikie960ea3f2014-06-08 16:18:35 +0000712 std::unique_ptr<X86Operand>
713 CreateMemForInlineAsm(unsigned SegReg, const MCExpr *Disp, unsigned BaseReg,
714 unsigned IndexReg, unsigned Scale, SMLoc Start,
715 SMLoc End, unsigned Size, StringRef Identifier,
716 InlineAsmIdentifierInfo &Info);
Chad Rosier7ca135b2013-03-19 21:11:56 +0000717
Kevin Enderbyce4bec82009-09-10 20:51:44 +0000718 bool ParseDirectiveWord(unsigned Size, SMLoc L);
Evan Cheng481ebb02011-07-27 00:38:12 +0000719 bool ParseDirectiveCode(StringRef IDVal, SMLoc L);
Kevin Enderbyce4bec82009-09-10 20:51:44 +0000720
Saleem Abdulrasoolca24b1d2015-01-14 05:10:21 +0000721 bool validateInstruction(MCInst &Inst, const OperandVector &Ops);
David Blaikie960ea3f2014-06-08 16:18:35 +0000722 bool processInstruction(MCInst &Inst, const OperandVector &Ops);
Devang Patelde47cce2012-01-18 22:42:29 +0000723
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000724 /// Wrapper around MCStreamer::EmitInstruction(). Possibly adds
725 /// instrumentation around Inst.
David Blaikie960ea3f2014-06-08 16:18:35 +0000726 void EmitInstruction(MCInst &Inst, OperandVector &Operands, MCStreamer &Out);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000727
Chad Rosier49963552012-10-13 00:26:04 +0000728 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
David Blaikie960ea3f2014-06-08 16:18:35 +0000729 OperandVector &Operands, MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +0000730 uint64_t &ErrorInfo,
Craig Topper39012cc2014-03-09 18:03:14 +0000731 bool MatchingInlineAsm) override;
Chad Rosier9cb988f2012-08-09 22:04:55 +0000732
Reid Klecknerf6fb7802014-08-26 20:32:34 +0000733 void MatchFPUWaitAlias(SMLoc IDLoc, X86Operand &Op, OperandVector &Operands,
734 MCStreamer &Out, bool MatchingInlineAsm);
735
Ranjeet Singh86ecbb72015-06-30 12:32:53 +0000736 bool ErrorMissingFeature(SMLoc IDLoc, uint64_t ErrorInfo,
Reid Klecknerf6fb7802014-08-26 20:32:34 +0000737 bool MatchingInlineAsm);
738
739 bool MatchAndEmitATTInstruction(SMLoc IDLoc, unsigned &Opcode,
740 OperandVector &Operands, MCStreamer &Out,
741 uint64_t &ErrorInfo,
742 bool MatchingInlineAsm);
743
744 bool MatchAndEmitIntelInstruction(SMLoc IDLoc, unsigned &Opcode,
745 OperandVector &Operands, MCStreamer &Out,
746 uint64_t &ErrorInfo,
747 bool MatchingInlineAsm);
748
Craig Topperfd38cbe2014-08-30 16:48:34 +0000749 bool OmitRegisterFromClobberLists(unsigned RegNo) override;
Nico Weber42f79db2014-07-17 20:24:55 +0000750
David Woodhouse9bbf7ca2014-01-22 15:08:36 +0000751 /// doSrcDstMatch - Returns true if operands are matching in their
752 /// word size (%si and %di, %esi and %edi, etc.). Order depends on
753 /// the parsing mode (Intel vs. AT&T).
754 bool doSrcDstMatch(X86Operand &Op1, X86Operand &Op2);
755
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000756 /// Parses AVX512 specific operand primitives: masked registers ({%k<NUM>}, {z})
757 /// and memory broadcasting ({1to<NUM>}) primitives, updating Operands vector if required.
758 /// \return \c true if no parsing errors occurred, \c false otherwise.
David Blaikie960ea3f2014-06-08 16:18:35 +0000759 bool HandleAVX512Operand(OperandVector &Operands,
760 const MCParsedAsmOperand &Op);
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000761
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000762 bool is64BitMode() const {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000763 // FIXME: Can tablegen auto-generate this?
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000764 return STI.getFeatureBits()[X86::Mode64Bit];
Evan Cheng4d1ca962011-07-08 01:53:10 +0000765 }
Craig Topper3c80d622014-01-06 04:55:54 +0000766 bool is32BitMode() const {
767 // FIXME: Can tablegen auto-generate this?
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000768 return STI.getFeatureBits()[X86::Mode32Bit];
Craig Topper3c80d622014-01-06 04:55:54 +0000769 }
770 bool is16BitMode() const {
771 // FIXME: Can tablegen auto-generate this?
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000772 return STI.getFeatureBits()[X86::Mode16Bit];
Craig Topper3c80d622014-01-06 04:55:54 +0000773 }
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000774 void SwitchMode(unsigned mode) {
775 FeatureBitset AllModes({X86::Mode64Bit, X86::Mode32Bit, X86::Mode16Bit});
776 FeatureBitset OldMode = STI.getFeatureBits() & AllModes;
Ranjeet Singh86ecbb72015-06-30 12:32:53 +0000777 unsigned FB = ComputeAvailableFeatures(
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000778 STI.ToggleFeature(OldMode.flip(mode)));
Evan Cheng481ebb02011-07-27 00:38:12 +0000779 setAvailableFeatures(FB);
NAKAMURA Takumia9cb5382015-09-22 11:14:39 +0000780
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000781 assert(FeatureBitset({mode}) == (STI.getFeatureBits() & AllModes));
Evan Cheng481ebb02011-07-27 00:38:12 +0000782 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000783
Reid Kleckner5b37c182014-08-01 20:21:24 +0000784 unsigned getPointerWidth() {
785 if (is16BitMode()) return 16;
786 if (is32BitMode()) return 32;
787 if (is64BitMode()) return 64;
788 llvm_unreachable("invalid mode");
789 }
790
Chad Rosierc2f055d2013-04-18 16:13:18 +0000791 bool isParsingIntelSyntax() {
792 return getParser().getAssemblerDialect();
793 }
794
Daniel Dunbareefe8612010-07-19 05:44:09 +0000795 /// @name Auto-generated Matcher Functions
796 /// {
Michael J. Spencer530ce852010-10-09 11:00:50 +0000797
Chris Lattner3e4582a2010-09-06 19:11:01 +0000798#define GET_ASSEMBLER_HEADER
799#include "X86GenAsmMatcher.inc"
Michael J. Spencer530ce852010-10-09 11:00:50 +0000800
Daniel Dunbar00331992009-07-29 00:02:19 +0000801 /// }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000802
803public:
Rafael Espindola961d4692014-11-11 05:18:41 +0000804 X86AsmParser(MCSubtargetInfo &sti, MCAsmParser &Parser,
805 const MCInstrInfo &mii, const MCTargetOptions &Options)
Colin LeMahieufe2c8b82015-07-27 21:56:53 +0000806 : MCTargetAsmParser(Options), STI(sti), MII(mii), InstInfo(nullptr) {
Michael J. Spencer530ce852010-10-09 11:00:50 +0000807
Daniel Dunbareefe8612010-07-19 05:44:09 +0000808 // Initialize the set of available features.
Evan Cheng91111d22011-07-09 05:47:46 +0000809 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +0000810 Instrumentation.reset(
811 CreateX86AsmInstrumentation(Options, Parser.getContext(), STI));
Daniel Dunbareefe8612010-07-19 05:44:09 +0000812 }
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +0000813
Craig Topper39012cc2014-03-09 18:03:14 +0000814 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000815
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000816 void SetFrameRegister(unsigned RegNo) override;
817
David Blaikie960ea3f2014-06-08 16:18:35 +0000818 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
819 SMLoc NameLoc, OperandVector &Operands) override;
Kevin Enderbyce4bec82009-09-10 20:51:44 +0000820
Craig Topper39012cc2014-03-09 18:03:14 +0000821 bool ParseDirective(AsmToken DirectiveID) override;
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000822};
Chris Lattner4eb9df02009-07-29 06:33:53 +0000823} // end anonymous namespace
824
Sean Callanan86c11812010-01-23 00:40:33 +0000825/// @name Auto-generated Match Functions
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000826/// {
Sean Callanan86c11812010-01-23 00:40:33 +0000827
Chris Lattner60db0a62010-02-09 00:34:28 +0000828static unsigned MatchRegisterName(StringRef Name);
Sean Callanan86c11812010-01-23 00:40:33 +0000829
830/// }
Chris Lattner4eb9df02009-07-29 06:33:53 +0000831
Kevin Enderbybc570f22014-01-23 22:34:42 +0000832static bool CheckBaseRegAndIndexReg(unsigned BaseReg, unsigned IndexReg,
833 StringRef &ErrMsg) {
834 // If we have both a base register and an index register make sure they are
835 // both 64-bit or 32-bit registers.
836 // To support VSIB, IndexReg can be 128-bit or 256-bit registers.
837 if (BaseReg != 0 && IndexReg != 0) {
838 if (X86MCRegisterClasses[X86::GR64RegClassID].contains(BaseReg) &&
839 (X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg) ||
840 X86MCRegisterClasses[X86::GR32RegClassID].contains(IndexReg)) &&
841 IndexReg != X86::RIZ) {
842 ErrMsg = "base register is 64-bit, but index register is not";
843 return true;
844 }
845 if (X86MCRegisterClasses[X86::GR32RegClassID].contains(BaseReg) &&
846 (X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg) ||
847 X86MCRegisterClasses[X86::GR64RegClassID].contains(IndexReg)) &&
848 IndexReg != X86::EIZ){
849 ErrMsg = "base register is 32-bit, but index register is not";
850 return true;
851 }
852 if (X86MCRegisterClasses[X86::GR16RegClassID].contains(BaseReg)) {
853 if (X86MCRegisterClasses[X86::GR32RegClassID].contains(IndexReg) ||
854 X86MCRegisterClasses[X86::GR64RegClassID].contains(IndexReg)) {
855 ErrMsg = "base register is 16-bit, but index register is not";
856 return true;
857 }
858 if (((BaseReg == X86::BX || BaseReg == X86::BP) &&
859 IndexReg != X86::SI && IndexReg != X86::DI) ||
860 ((BaseReg == X86::SI || BaseReg == X86::DI) &&
861 IndexReg != X86::BX && IndexReg != X86::BP)) {
862 ErrMsg = "invalid 16-bit base/index register combination";
863 return true;
864 }
865 }
866 }
867 return false;
868}
869
David Woodhouse9bbf7ca2014-01-22 15:08:36 +0000870bool X86AsmParser::doSrcDstMatch(X86Operand &Op1, X86Operand &Op2)
871{
872 // Return true and let a normal complaint about bogus operands happen.
873 if (!Op1.isMem() || !Op2.isMem())
874 return true;
875
876 // Actually these might be the other way round if Intel syntax is
877 // being used. It doesn't matter.
878 unsigned diReg = Op1.Mem.BaseReg;
879 unsigned siReg = Op2.Mem.BaseReg;
880
881 if (X86MCRegisterClasses[X86::GR16RegClassID].contains(siReg))
882 return X86MCRegisterClasses[X86::GR16RegClassID].contains(diReg);
883 if (X86MCRegisterClasses[X86::GR32RegClassID].contains(siReg))
884 return X86MCRegisterClasses[X86::GR32RegClassID].contains(diReg);
885 if (X86MCRegisterClasses[X86::GR64RegClassID].contains(siReg))
886 return X86MCRegisterClasses[X86::GR64RegClassID].contains(diReg);
887 // Again, return true and let another error happen.
888 return true;
889}
890
Devang Patel4a6e7782012-01-12 18:03:40 +0000891bool X86AsmParser::ParseRegister(unsigned &RegNo,
892 SMLoc &StartLoc, SMLoc &EndLoc) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000893 MCAsmParser &Parser = getParser();
Chris Lattnercc2ad082010-01-15 18:27:19 +0000894 RegNo = 0;
Benjamin Kramere3d658b2012-09-07 14:51:35 +0000895 const AsmToken &PercentTok = Parser.getTok();
896 StartLoc = PercentTok.getLoc();
897
898 // If we encounter a %, ignore it. This code handles registers with and
899 // without the prefix, unprefixed registers can occur in cfi directives.
900 if (!isParsingIntelSyntax() && PercentTok.is(AsmToken::Percent))
Devang Patel41b9dde2012-01-17 18:00:18 +0000901 Parser.Lex(); // Eat percent token.
Kevin Enderby7d912182009-09-03 17:15:07 +0000902
Sean Callanan936b0d32010-01-19 21:44:56 +0000903 const AsmToken &Tok = Parser.getTok();
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000904 EndLoc = Tok.getEndLoc();
905
Devang Patelce6a2ca2012-01-20 22:32:05 +0000906 if (Tok.isNot(AsmToken::Identifier)) {
Devang Patel9a9bb5c2012-01-30 20:02:42 +0000907 if (isParsingIntelSyntax()) return true;
Benjamin Kramer1930b002011-10-16 12:10:27 +0000908 return Error(StartLoc, "invalid register name",
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000909 SMRange(StartLoc, EndLoc));
Devang Patelce6a2ca2012-01-20 22:32:05 +0000910 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000911
Kevin Enderby7d912182009-09-03 17:15:07 +0000912 RegNo = MatchRegisterName(Tok.getString());
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000913
Chris Lattner1261b812010-09-22 04:11:10 +0000914 // If the match failed, try the register name as lowercase.
915 if (RegNo == 0)
Benjamin Kramer20baffb2011-11-06 20:37:06 +0000916 RegNo = MatchRegisterName(Tok.getString().lower());
Michael J. Spencer530ce852010-10-09 11:00:50 +0000917
Michael Kupersteincdb076b2015-07-30 10:10:25 +0000918 // The "flags" register cannot be referenced directly.
919 // Treat it as an identifier instead.
920 if (isParsingInlineAsm() && isParsingIntelSyntax() && RegNo == X86::EFLAGS)
921 RegNo = 0;
922
Evan Chengeda1d4f2011-07-27 23:22:03 +0000923 if (!is64BitMode()) {
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000924 // FIXME: This should be done using Requires<Not64BitMode> and
Evan Chengeda1d4f2011-07-27 23:22:03 +0000925 // Requires<In64BitMode> so "eiz" usage in 64-bit instructions can be also
926 // checked.
927 // FIXME: Check AH, CH, DH, BH cannot be used in an instruction requiring a
928 // REX prefix.
929 if (RegNo == X86::RIZ ||
930 X86MCRegisterClasses[X86::GR64RegClassID].contains(RegNo) ||
931 X86II::isX86_64NonExtLowByteReg(RegNo) ||
932 X86II::isX86_64ExtendedReg(RegNo))
Benjamin Kramer1930b002011-10-16 12:10:27 +0000933 return Error(StartLoc, "register %"
934 + Tok.getString() + " is only available in 64-bit mode",
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000935 SMRange(StartLoc, EndLoc));
Evan Chengeda1d4f2011-07-27 23:22:03 +0000936 }
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +0000937
Chris Lattner1261b812010-09-22 04:11:10 +0000938 // Parse "%st" as "%st(0)" and "%st(1)", which is multiple tokens.
939 if (RegNo == 0 && (Tok.getString() == "st" || Tok.getString() == "ST")) {
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000940 RegNo = X86::ST0;
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000941 Parser.Lex(); // Eat 'st'
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000942
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000943 // Check to see if we have '(4)' after %st.
944 if (getLexer().isNot(AsmToken::LParen))
945 return false;
946 // Lex the paren.
947 getParser().Lex();
948
949 const AsmToken &IntTok = Parser.getTok();
950 if (IntTok.isNot(AsmToken::Integer))
951 return Error(IntTok.getLoc(), "expected stack index");
952 switch (IntTok.getIntVal()) {
953 case 0: RegNo = X86::ST0; break;
954 case 1: RegNo = X86::ST1; break;
955 case 2: RegNo = X86::ST2; break;
956 case 3: RegNo = X86::ST3; break;
957 case 4: RegNo = X86::ST4; break;
958 case 5: RegNo = X86::ST5; break;
959 case 6: RegNo = X86::ST6; break;
960 case 7: RegNo = X86::ST7; break;
961 default: return Error(IntTok.getLoc(), "invalid stack index");
962 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000963
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000964 if (getParser().Lex().isNot(AsmToken::RParen))
965 return Error(Parser.getTok().getLoc(), "expected ')'");
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000966
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000967 EndLoc = Parser.getTok().getEndLoc();
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000968 Parser.Lex(); // Eat ')'
969 return false;
970 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000971
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000972 EndLoc = Parser.getTok().getEndLoc();
973
Chris Lattner80486622010-06-24 07:29:18 +0000974 // If this is "db[0-7]", match it as an alias
975 // for dr[0-7].
976 if (RegNo == 0 && Tok.getString().size() == 3 &&
977 Tok.getString().startswith("db")) {
978 switch (Tok.getString()[2]) {
979 case '0': RegNo = X86::DR0; break;
980 case '1': RegNo = X86::DR1; break;
981 case '2': RegNo = X86::DR2; break;
982 case '3': RegNo = X86::DR3; break;
983 case '4': RegNo = X86::DR4; break;
984 case '5': RegNo = X86::DR5; break;
985 case '6': RegNo = X86::DR6; break;
986 case '7': RegNo = X86::DR7; break;
987 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000988
Chris Lattner80486622010-06-24 07:29:18 +0000989 if (RegNo != 0) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000990 EndLoc = Parser.getTok().getEndLoc();
Chris Lattner80486622010-06-24 07:29:18 +0000991 Parser.Lex(); // Eat it.
992 return false;
993 }
994 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000995
Devang Patelce6a2ca2012-01-20 22:32:05 +0000996 if (RegNo == 0) {
Devang Patel9a9bb5c2012-01-30 20:02:42 +0000997 if (isParsingIntelSyntax()) return true;
Benjamin Kramer1930b002011-10-16 12:10:27 +0000998 return Error(StartLoc, "invalid register name",
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000999 SMRange(StartLoc, EndLoc));
Devang Patelce6a2ca2012-01-20 22:32:05 +00001000 }
Daniel Dunbar00331992009-07-29 00:02:19 +00001001
Sean Callanana83fd7d2010-01-19 20:27:46 +00001002 Parser.Lex(); // Eat identifier token.
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001003 return false;
Daniel Dunbar71475772009-07-17 20:42:00 +00001004}
1005
Yuri Gorshenin3939dec2014-09-10 09:45:49 +00001006void X86AsmParser::SetFrameRegister(unsigned RegNo) {
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +00001007 Instrumentation->SetInitialFrameRegister(RegNo);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +00001008}
1009
David Blaikie960ea3f2014-06-08 16:18:35 +00001010std::unique_ptr<X86Operand> X86AsmParser::DefaultMemSIOperand(SMLoc Loc) {
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00001011 unsigned basereg =
1012 is64BitMode() ? X86::RSI : (is32BitMode() ? X86::ESI : X86::SI);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001013 const MCExpr *Disp = MCConstantExpr::create(0, getContext());
Craig Topper055845f2015-01-02 07:02:25 +00001014 return X86Operand::CreateMem(getPointerWidth(), /*SegReg=*/0, Disp,
1015 /*BaseReg=*/basereg, /*IndexReg=*/0, /*Scale=*/1,
1016 Loc, Loc, 0);
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00001017}
1018
David Blaikie960ea3f2014-06-08 16:18:35 +00001019std::unique_ptr<X86Operand> X86AsmParser::DefaultMemDIOperand(SMLoc Loc) {
David Woodhouseb33c2ef2014-01-22 15:08:21 +00001020 unsigned basereg =
1021 is64BitMode() ? X86::RDI : (is32BitMode() ? X86::EDI : X86::DI);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001022 const MCExpr *Disp = MCConstantExpr::create(0, getContext());
Craig Topper055845f2015-01-02 07:02:25 +00001023 return X86Operand::CreateMem(getPointerWidth(), /*SegReg=*/0, Disp,
1024 /*BaseReg=*/basereg, /*IndexReg=*/0, /*Scale=*/1,
1025 Loc, Loc, 0);
David Woodhouseb33c2ef2014-01-22 15:08:21 +00001026}
1027
Michael Kupersteinffcc7662015-07-23 10:23:48 +00001028void X86AsmParser::AddDefaultSrcDestOperands(
1029 OperandVector& Operands, std::unique_ptr<llvm::MCParsedAsmOperand> &&Src,
1030 std::unique_ptr<llvm::MCParsedAsmOperand> &&Dst) {
1031 if (isParsingIntelSyntax()) {
1032 Operands.push_back(std::move(Dst));
1033 Operands.push_back(std::move(Src));
1034 }
1035 else {
1036 Operands.push_back(std::move(Src));
1037 Operands.push_back(std::move(Dst));
1038 }
1039}
1040
David Blaikie960ea3f2014-06-08 16:18:35 +00001041std::unique_ptr<X86Operand> X86AsmParser::ParseOperand() {
Devang Patel9a9bb5c2012-01-30 20:02:42 +00001042 if (isParsingIntelSyntax())
Devang Patel46831de2012-01-12 01:36:43 +00001043 return ParseIntelOperand();
1044 return ParseATTOperand();
1045}
1046
Devang Patel41b9dde2012-01-17 18:00:18 +00001047/// getIntelMemOperandSize - Return intel memory operand size.
1048static unsigned getIntelMemOperandSize(StringRef OpStr) {
Chad Rosierb6b8e962012-09-11 21:10:25 +00001049 unsigned Size = StringSwitch<unsigned>(OpStr)
Chad Rosierab53b4f2012-09-12 18:24:26 +00001050 .Cases("BYTE", "byte", 8)
1051 .Cases("WORD", "word", 16)
1052 .Cases("DWORD", "dword", 32)
1053 .Cases("QWORD", "qword", 64)
Michael Zuckerman9beca2e2015-08-24 10:26:54 +00001054 .Cases("MMWORD","mmword", 64)
Chad Rosierab53b4f2012-09-12 18:24:26 +00001055 .Cases("XWORD", "xword", 80)
Michael Kuperstein69e40a42015-07-19 11:03:08 +00001056 .Cases("TBYTE", "tbyte", 80)
Chad Rosierab53b4f2012-09-12 18:24:26 +00001057 .Cases("XMMWORD", "xmmword", 128)
1058 .Cases("YMMWORD", "ymmword", 256)
Craig Topper9ac290a2014-01-17 07:37:39 +00001059 .Cases("ZMMWORD", "zmmword", 512)
Craig Topper2d4b3c92014-01-17 07:44:10 +00001060 .Cases("OPAQUE", "opaque", -1U) // needs to be non-zero, but doesn't matter
Chad Rosierb6b8e962012-09-11 21:10:25 +00001061 .Default(0);
1062 return Size;
Devang Patel46831de2012-01-12 01:36:43 +00001063}
1064
David Blaikie960ea3f2014-06-08 16:18:35 +00001065std::unique_ptr<X86Operand> X86AsmParser::CreateMemForInlineAsm(
1066 unsigned SegReg, const MCExpr *Disp, unsigned BaseReg, unsigned IndexReg,
1067 unsigned Scale, SMLoc Start, SMLoc End, unsigned Size, StringRef Identifier,
1068 InlineAsmIdentifierInfo &Info) {
Reid Kleckner5b37c182014-08-01 20:21:24 +00001069 // If we found a decl other than a VarDecl, then assume it is a FuncDecl or
1070 // some other label reference.
1071 if (isa<MCSymbolRefExpr>(Disp) && Info.OpDecl && !Info.IsVarDecl) {
1072 // Insert an explicit size if the user didn't have one.
1073 if (!Size) {
1074 Size = getPointerWidth();
Craig Topper7d5b2312015-10-10 05:25:02 +00001075 InstInfo->AsmRewrites->emplace_back(AOK_SizeDirective, Start,
1076 /*Len=*/0, Size);
Reid Kleckner5b37c182014-08-01 20:21:24 +00001077 }
1078
1079 // Create an absolute memory reference in order to match against
1080 // instructions taking a PC relative operand.
Craig Topper055845f2015-01-02 07:02:25 +00001081 return X86Operand::CreateMem(getPointerWidth(), Disp, Start, End, Size,
1082 Identifier, Info.OpDecl);
Reid Klecknerd84e70e2014-03-04 00:33:17 +00001083 }
1084
1085 // We either have a direct symbol reference, or an offset from a symbol. The
1086 // parser always puts the symbol on the LHS, so look there for size
1087 // calculation purposes.
1088 const MCBinaryExpr *BinOp = dyn_cast<MCBinaryExpr>(Disp);
1089 bool IsSymRef =
1090 isa<MCSymbolRefExpr>(BinOp ? BinOp->getLHS() : Disp);
1091 if (IsSymRef) {
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001092 if (!Size) {
1093 Size = Info.Type * 8; // Size is in terms of bits in this context.
1094 if (Size)
Craig Topper7d5b2312015-10-10 05:25:02 +00001095 InstInfo->AsmRewrites->emplace_back(AOK_SizeDirective, Start,
1096 /*Len=*/0, Size);
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001097 }
Chad Rosier7ca135b2013-03-19 21:11:56 +00001098 }
1099
Chad Rosier7ca135b2013-03-19 21:11:56 +00001100 // When parsing inline assembly we set the base register to a non-zero value
Chad Rosier175d0ae2013-04-12 18:21:18 +00001101 // if we don't know the actual value at this time. This is necessary to
Chad Rosier7ca135b2013-03-19 21:11:56 +00001102 // get the matching correct in some cases.
Chad Rosier175d0ae2013-04-12 18:21:18 +00001103 BaseReg = BaseReg ? BaseReg : 1;
Craig Topper055845f2015-01-02 07:02:25 +00001104 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, BaseReg,
1105 IndexReg, Scale, Start, End, Size, Identifier,
1106 Info.OpDecl);
Chad Rosier7ca135b2013-03-19 21:11:56 +00001107}
1108
Chad Rosierd383db52013-04-12 20:20:54 +00001109static void
1110RewriteIntelBracExpression(SmallVectorImpl<AsmRewrite> *AsmRewrites,
1111 StringRef SymName, int64_t ImmDisp,
1112 int64_t FinalImmDisp, SMLoc &BracLoc,
1113 SMLoc &StartInBrac, SMLoc &End) {
1114 // Remove the '[' and ']' from the IR string.
Craig Topper7d5b2312015-10-10 05:25:02 +00001115 AsmRewrites->emplace_back(AOK_Skip, BracLoc, 1);
1116 AsmRewrites->emplace_back(AOK_Skip, End, 1);
Chad Rosierd383db52013-04-12 20:20:54 +00001117
1118 // If ImmDisp is non-zero, then we parsed a displacement before the
1119 // bracketed expression (i.e., ImmDisp [ BaseReg + Scale*IndexReg + Disp])
1120 // If ImmDisp doesn't match the displacement computed by the state machine
1121 // then we have an additional displacement in the bracketed expression.
1122 if (ImmDisp != FinalImmDisp) {
1123 if (ImmDisp) {
1124 // We have an immediate displacement before the bracketed expression.
1125 // Adjust this to match the final immediate displacement.
1126 bool Found = false;
1127 for (SmallVectorImpl<AsmRewrite>::iterator I = AsmRewrites->begin(),
1128 E = AsmRewrites->end(); I != E; ++I) {
1129 if ((*I).Loc.getPointer() > BracLoc.getPointer())
1130 continue;
Chad Rosierbfb70992013-04-17 00:11:46 +00001131 if ((*I).Kind == AOK_ImmPrefix || (*I).Kind == AOK_Imm) {
1132 assert (!Found && "ImmDisp already rewritten.");
Chad Rosierd383db52013-04-12 20:20:54 +00001133 (*I).Kind = AOK_Imm;
1134 (*I).Len = BracLoc.getPointer() - (*I).Loc.getPointer();
1135 (*I).Val = FinalImmDisp;
1136 Found = true;
1137 break;
1138 }
1139 }
1140 assert (Found && "Unable to rewrite ImmDisp.");
Duncan Sands0480b9b2013-05-13 07:50:47 +00001141 (void)Found;
Chad Rosierd383db52013-04-12 20:20:54 +00001142 } else {
1143 // We have a symbolic and an immediate displacement, but no displacement
Chad Rosierbfb70992013-04-17 00:11:46 +00001144 // before the bracketed expression. Put the immediate displacement
Chad Rosierd383db52013-04-12 20:20:54 +00001145 // before the bracketed expression.
Craig Topper7d5b2312015-10-10 05:25:02 +00001146 AsmRewrites->emplace_back(AOK_Imm, BracLoc, 0, FinalImmDisp);
Chad Rosierd383db52013-04-12 20:20:54 +00001147 }
1148 }
1149 // Remove all the ImmPrefix rewrites within the brackets.
1150 for (SmallVectorImpl<AsmRewrite>::iterator I = AsmRewrites->begin(),
1151 E = AsmRewrites->end(); I != E; ++I) {
1152 if ((*I).Loc.getPointer() < StartInBrac.getPointer())
1153 continue;
1154 if ((*I).Kind == AOK_ImmPrefix)
1155 (*I).Kind = AOK_Delete;
1156 }
1157 const char *SymLocPtr = SymName.data();
Michael Liao5bf95782014-12-04 05:20:33 +00001158 // Skip everything before the symbol.
Chad Rosierd383db52013-04-12 20:20:54 +00001159 if (unsigned Len = SymLocPtr - StartInBrac.getPointer()) {
1160 assert(Len > 0 && "Expected a non-negative length.");
Craig Topper7d5b2312015-10-10 05:25:02 +00001161 AsmRewrites.emplace_back(AOK_Skip, StartInBrac, Len);
Chad Rosierd383db52013-04-12 20:20:54 +00001162 }
1163 // Skip everything after the symbol.
1164 if (unsigned Len = End.getPointer() - (SymLocPtr + SymName.size())) {
1165 SMLoc Loc = SMLoc::getFromPointer(SymLocPtr + SymName.size());
1166 assert(Len > 0 && "Expected a non-negative length.");
Craig Topper7d5b2312015-10-10 05:25:02 +00001167 AsmRewrites.emplace_back(AOK_Skip, Loc, Len);
Chad Rosierd383db52013-04-12 20:20:54 +00001168 }
1169}
1170
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001171bool X86AsmParser::ParseIntelExpression(IntelExprStateMachine &SM, SMLoc &End) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001172 MCAsmParser &Parser = getParser();
Chad Rosier6844ea02012-10-24 22:13:37 +00001173 const AsmToken &Tok = Parser.getTok();
Chad Rosier51afe632012-06-27 22:34:28 +00001174
Chad Rosier5c118fd2013-01-14 22:31:35 +00001175 bool Done = false;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001176 while (!Done) {
1177 bool UpdateLocLex = true;
1178
1179 // The period in the dot operator (e.g., [ebx].foo.bar) is parsed as an
1180 // identifier. Don't try an parse it as a register.
1181 if (Tok.getString().startswith("."))
1182 break;
Michael Liao5bf95782014-12-04 05:20:33 +00001183
Chad Rosierbfb70992013-04-17 00:11:46 +00001184 // If we're parsing an immediate expression, we don't expect a '['.
1185 if (SM.getStopOnLBrac() && getLexer().getKind() == AsmToken::LBrac)
1186 break;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001187
David Majnemer6a5b8122014-06-19 01:25:43 +00001188 AsmToken::TokenKind TK = getLexer().getKind();
1189 switch (TK) {
Chad Rosier5c118fd2013-01-14 22:31:35 +00001190 default: {
1191 if (SM.isValidEndState()) {
1192 Done = true;
1193 break;
1194 }
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001195 return Error(Tok.getLoc(), "unknown token in expression");
Chad Rosier5c118fd2013-01-14 22:31:35 +00001196 }
Chad Rosierbfb70992013-04-17 00:11:46 +00001197 case AsmToken::EndOfStatement: {
1198 Done = true;
1199 break;
1200 }
David Majnemer6a5b8122014-06-19 01:25:43 +00001201 case AsmToken::String:
Chad Rosier5c118fd2013-01-14 22:31:35 +00001202 case AsmToken::Identifier: {
Chad Rosier175d0ae2013-04-12 18:21:18 +00001203 // This could be a register or a symbolic displacement.
1204 unsigned TmpReg;
Chad Rosier95ce8892013-04-19 18:39:50 +00001205 const MCExpr *Val;
Chad Rosier152749c2013-04-12 18:54:20 +00001206 SMLoc IdentLoc = Tok.getLoc();
1207 StringRef Identifier = Tok.getString();
David Majnemer6a5b8122014-06-19 01:25:43 +00001208 if (TK != AsmToken::String && !ParseRegister(TmpReg, IdentLoc, End)) {
Chad Rosier5c118fd2013-01-14 22:31:35 +00001209 SM.onRegister(TmpReg);
1210 UpdateLocLex = false;
1211 break;
Chad Rosier95ce8892013-04-19 18:39:50 +00001212 } else {
1213 if (!isParsingInlineAsm()) {
1214 if (getParser().parsePrimaryExpr(Val, End))
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001215 return Error(Tok.getLoc(), "Unexpected identifier!");
Chad Rosier95ce8892013-04-19 18:39:50 +00001216 } else {
Reid Kleckner94a1c4d2014-03-06 19:19:12 +00001217 // This is a dot operator, not an adjacent identifier.
1218 if (Identifier.find('.') != StringRef::npos) {
1219 return false;
1220 } else {
1221 InlineAsmIdentifierInfo &Info = SM.getIdentifierInfo();
1222 if (ParseIntelIdentifier(Val, Identifier, Info,
1223 /*Unevaluated=*/false, End))
1224 return true;
1225 }
Chad Rosier95ce8892013-04-19 18:39:50 +00001226 }
1227 SM.onIdentifierExpr(Val, Identifier);
Chad Rosier5c118fd2013-01-14 22:31:35 +00001228 UpdateLocLex = false;
1229 break;
1230 }
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001231 return Error(Tok.getLoc(), "Unexpected identifier!");
Chad Rosier5c118fd2013-01-14 22:31:35 +00001232 }
Kevin Enderby36eba252013-12-19 23:16:14 +00001233 case AsmToken::Integer: {
Kevin Enderby9d117022014-01-23 21:52:41 +00001234 StringRef ErrMsg;
Chad Rosierbfb70992013-04-17 00:11:46 +00001235 if (isParsingInlineAsm() && SM.getAddImmPrefix())
Craig Topper7d5b2312015-10-10 05:25:02 +00001236 InstInfo->AsmRewrites->emplace_back(AOK_ImmPrefix, Tok.getLoc());
Kevin Enderby36eba252013-12-19 23:16:14 +00001237 // Look for 'b' or 'f' following an Integer as a directional label
1238 SMLoc Loc = getTok().getLoc();
1239 int64_t IntVal = getTok().getIntVal();
1240 End = consumeToken();
1241 UpdateLocLex = false;
1242 if (getLexer().getKind() == AsmToken::Identifier) {
1243 StringRef IDVal = getTok().getString();
1244 if (IDVal == "f" || IDVal == "b") {
1245 MCSymbol *Sym =
Jim Grosbach6f482002015-05-18 18:43:14 +00001246 getContext().getDirectionalLocalSymbol(IntVal, IDVal == "b");
Kevin Enderby36eba252013-12-19 23:16:14 +00001247 MCSymbolRefExpr::VariantKind Variant = MCSymbolRefExpr::VK_None;
Michael Liao5bf95782014-12-04 05:20:33 +00001248 const MCExpr *Val =
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +00001249 MCSymbolRefExpr::create(Sym, Variant, getContext());
Kevin Enderby36eba252013-12-19 23:16:14 +00001250 if (IDVal == "b" && Sym->isUndefined())
1251 return Error(Loc, "invalid reference to undefined symbol");
1252 StringRef Identifier = Sym->getName();
1253 SM.onIdentifierExpr(Val, Identifier);
1254 End = consumeToken();
1255 } else {
Kevin Enderby9d117022014-01-23 21:52:41 +00001256 if (SM.onInteger(IntVal, ErrMsg))
1257 return Error(Loc, ErrMsg);
Kevin Enderby36eba252013-12-19 23:16:14 +00001258 }
1259 } else {
Kevin Enderby9d117022014-01-23 21:52:41 +00001260 if (SM.onInteger(IntVal, ErrMsg))
1261 return Error(Loc, ErrMsg);
Kevin Enderby36eba252013-12-19 23:16:14 +00001262 }
Chad Rosier5c118fd2013-01-14 22:31:35 +00001263 break;
Kevin Enderby36eba252013-12-19 23:16:14 +00001264 }
Chad Rosier5c118fd2013-01-14 22:31:35 +00001265 case AsmToken::Plus: SM.onPlus(); break;
1266 case AsmToken::Minus: SM.onMinus(); break;
Ehsan Akhgari4103da62014-07-04 19:13:05 +00001267 case AsmToken::Tilde: SM.onNot(); break;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001268 case AsmToken::Star: SM.onStar(); break;
Chad Rosier4a7005e2013-04-05 16:28:55 +00001269 case AsmToken::Slash: SM.onDivide(); break;
Kevin Enderby2e13b1c2014-01-15 19:05:24 +00001270 case AsmToken::Pipe: SM.onOr(); break;
Michael Kupersteine3de07a2015-06-14 12:59:45 +00001271 case AsmToken::Caret: SM.onXor(); break;
Kevin Enderby2e13b1c2014-01-15 19:05:24 +00001272 case AsmToken::Amp: SM.onAnd(); break;
Kevin Enderbyd6b10712014-02-06 01:21:15 +00001273 case AsmToken::LessLess:
1274 SM.onLShift(); break;
1275 case AsmToken::GreaterGreater:
1276 SM.onRShift(); break;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001277 case AsmToken::LBrac: SM.onLBrac(); break;
1278 case AsmToken::RBrac: SM.onRBrac(); break;
Chad Rosier4a7005e2013-04-05 16:28:55 +00001279 case AsmToken::LParen: SM.onLParen(); break;
1280 case AsmToken::RParen: SM.onRParen(); break;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001281 }
Chad Rosier31246272013-04-17 21:01:45 +00001282 if (SM.hadError())
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001283 return Error(Tok.getLoc(), "unknown token in expression");
Chad Rosier31246272013-04-17 21:01:45 +00001284
Alp Tokera5b88a52013-12-02 16:06:06 +00001285 if (!Done && UpdateLocLex)
1286 End = consumeToken();
Devang Patel41b9dde2012-01-17 18:00:18 +00001287 }
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001288 return false;
Chad Rosier5362af92013-04-16 18:15:40 +00001289}
1290
David Blaikie960ea3f2014-06-08 16:18:35 +00001291std::unique_ptr<X86Operand>
1292X86AsmParser::ParseIntelBracExpression(unsigned SegReg, SMLoc Start,
1293 int64_t ImmDisp, unsigned Size) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001294 MCAsmParser &Parser = getParser();
Chad Rosier5362af92013-04-16 18:15:40 +00001295 const AsmToken &Tok = Parser.getTok();
1296 SMLoc BracLoc = Tok.getLoc(), End = Tok.getEndLoc();
1297 if (getLexer().isNot(AsmToken::LBrac))
1298 return ErrorOperand(BracLoc, "Expected '[' token!");
1299 Parser.Lex(); // Eat '['
1300
1301 SMLoc StartInBrac = Tok.getLoc();
1302 // Parse [ Symbol + ImmDisp ] and [ BaseReg + Scale*IndexReg + ImmDisp ]. We
1303 // may have already parsed an immediate displacement before the bracketed
1304 // expression.
Chad Rosierbfb70992013-04-17 00:11:46 +00001305 IntelExprStateMachine SM(ImmDisp, /*StopOnLBrac=*/false, /*AddImmPrefix=*/true);
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001306 if (ParseIntelExpression(SM, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001307 return nullptr;
Devang Patel41b9dde2012-01-17 18:00:18 +00001308
Craig Topper062a2ba2014-04-25 05:30:21 +00001309 const MCExpr *Disp = nullptr;
Chad Rosier175d0ae2013-04-12 18:21:18 +00001310 if (const MCExpr *Sym = SM.getSym()) {
Chad Rosierd383db52013-04-12 20:20:54 +00001311 // A symbolic displacement.
Chad Rosier175d0ae2013-04-12 18:21:18 +00001312 Disp = Sym;
Chad Rosierd383db52013-04-12 20:20:54 +00001313 if (isParsingInlineAsm())
1314 RewriteIntelBracExpression(InstInfo->AsmRewrites, SM.getSymName(),
Chad Rosier5362af92013-04-16 18:15:40 +00001315 ImmDisp, SM.getImm(), BracLoc, StartInBrac,
Chad Rosierd383db52013-04-12 20:20:54 +00001316 End);
Reid Klecknerd84e70e2014-03-04 00:33:17 +00001317 }
1318
1319 if (SM.getImm() || !Disp) {
Jim Grosbach13760bd2015-05-30 01:25:56 +00001320 const MCExpr *Imm = MCConstantExpr::create(SM.getImm(), getContext());
Reid Klecknerd84e70e2014-03-04 00:33:17 +00001321 if (Disp)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001322 Disp = MCBinaryExpr::createAdd(Disp, Imm, getContext());
Reid Klecknerd84e70e2014-03-04 00:33:17 +00001323 else
1324 Disp = Imm; // An immediate displacement only.
Chad Rosier175d0ae2013-04-12 18:21:18 +00001325 }
Devang Pateld0930ff2012-01-20 21:21:01 +00001326
Reid Kleckner94a1c4d2014-03-06 19:19:12 +00001327 // Parse struct field access. Intel requires a dot, but MSVC doesn't. MSVC
1328 // will in fact do global lookup the field name inside all global typedefs,
1329 // but we don't emulate that.
1330 if (Tok.getString().find('.') != StringRef::npos) {
Chad Rosier911c1f32012-10-25 17:37:43 +00001331 const MCExpr *NewDisp;
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001332 if (ParseIntelDotOperator(Disp, NewDisp))
Craig Topper062a2ba2014-04-25 05:30:21 +00001333 return nullptr;
Michael Liao5bf95782014-12-04 05:20:33 +00001334
Chad Rosier70f47592013-04-10 20:07:47 +00001335 End = Tok.getEndLoc();
Chad Rosier911c1f32012-10-25 17:37:43 +00001336 Parser.Lex(); // Eat the field.
1337 Disp = NewDisp;
1338 }
Chad Rosier5dcb4662012-10-24 22:21:50 +00001339
Chad Rosier5c118fd2013-01-14 22:31:35 +00001340 int BaseReg = SM.getBaseReg();
1341 int IndexReg = SM.getIndexReg();
Chad Rosier175d0ae2013-04-12 18:21:18 +00001342 int Scale = SM.getScale();
Chad Rosiere8f9bfd2013-04-19 19:29:50 +00001343 if (!isParsingInlineAsm()) {
1344 // handle [-42]
1345 if (!BaseReg && !IndexReg) {
1346 if (!SegReg)
Craig Topper055845f2015-01-02 07:02:25 +00001347 return X86Operand::CreateMem(getPointerWidth(), Disp, Start, End, Size);
1348 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, 0, 0, 1,
1349 Start, End, Size);
Chad Rosiere8f9bfd2013-04-19 19:29:50 +00001350 }
Kevin Enderbybc570f22014-01-23 22:34:42 +00001351 StringRef ErrMsg;
1352 if (CheckBaseRegAndIndexReg(BaseReg, IndexReg, ErrMsg)) {
1353 Error(StartInBrac, ErrMsg);
Craig Topper062a2ba2014-04-25 05:30:21 +00001354 return nullptr;
Kevin Enderbybc570f22014-01-23 22:34:42 +00001355 }
Craig Topper055845f2015-01-02 07:02:25 +00001356 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, BaseReg,
1357 IndexReg, Scale, Start, End, Size);
Chad Rosier5c118fd2013-01-14 22:31:35 +00001358 }
Chad Rosiere8f9bfd2013-04-19 19:29:50 +00001359
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001360 InlineAsmIdentifierInfo &Info = SM.getIdentifierInfo();
Chad Rosiere8f9bfd2013-04-19 19:29:50 +00001361 return CreateMemForInlineAsm(SegReg, Disp, BaseReg, IndexReg, Scale, Start,
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001362 End, Size, SM.getSymName(), Info);
Devang Patel41b9dde2012-01-17 18:00:18 +00001363}
1364
Chad Rosier8a244662013-04-02 20:02:33 +00001365// Inline assembly may use variable names with namespace alias qualifiers.
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001366bool X86AsmParser::ParseIntelIdentifier(const MCExpr *&Val,
1367 StringRef &Identifier,
1368 InlineAsmIdentifierInfo &Info,
1369 bool IsUnevaluatedOperand, SMLoc &End) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001370 MCAsmParser &Parser = getParser();
Reid Klecknerc2b92542015-08-26 21:57:25 +00001371 assert(isParsingInlineAsm() && "Expected to be parsing inline assembly.");
Craig Topper062a2ba2014-04-25 05:30:21 +00001372 Val = nullptr;
Chad Rosier8a244662013-04-02 20:02:33 +00001373
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001374 StringRef LineBuf(Identifier.data());
Ehsan Akhgaridb0e7062014-09-22 02:21:35 +00001375 void *Result =
1376 SemaCallback->LookupInlineAsmIdentifier(LineBuf, Info, IsUnevaluatedOperand);
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001377
Chad Rosier8a244662013-04-02 20:02:33 +00001378 const AsmToken &Tok = Parser.getTok();
Ehsan Akhgaridb0e7062014-09-22 02:21:35 +00001379 SMLoc Loc = Tok.getLoc();
John McCallf73981b2013-05-03 00:15:41 +00001380
1381 // Advance the token stream until the end of the current token is
1382 // after the end of what the frontend claimed.
1383 const char *EndPtr = Tok.getLoc().getPointer() + LineBuf.size();
Reid Klecknerc2b92542015-08-26 21:57:25 +00001384 do {
John McCallf73981b2013-05-03 00:15:41 +00001385 End = Tok.getEndLoc();
1386 getLexer().Lex();
Reid Klecknerc2b92542015-08-26 21:57:25 +00001387 } while (End.getPointer() < EndPtr);
Ehsan Akhgaridb0e7062014-09-22 02:21:35 +00001388 Identifier = LineBuf;
1389
Reid Klecknerc2b92542015-08-26 21:57:25 +00001390 // The frontend should end parsing on an assembler token boundary, unless it
1391 // failed parsing.
1392 assert((End.getPointer() == EndPtr || !Result) &&
1393 "frontend claimed part of a token?");
1394
Ehsan Akhgaridb0e7062014-09-22 02:21:35 +00001395 // If the identifier lookup was unsuccessful, assume that we are dealing with
1396 // a label.
1397 if (!Result) {
Ehsan Akhgaribb6bb072014-09-22 20:40:36 +00001398 StringRef InternalName =
1399 SemaCallback->LookupInlineAsmLabel(Identifier, getSourceManager(),
1400 Loc, false);
1401 assert(InternalName.size() && "We should have an internal name here.");
1402 // Push a rewrite for replacing the identifier name with the internal name.
Craig Topper7d5b2312015-10-10 05:25:02 +00001403 InstInfo->AsmRewrites->emplace_back(AOK_Label, Loc, Identifier.size(),
1404 InternalName);
Ehsan Akhgaridb0e7062014-09-22 02:21:35 +00001405 }
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001406
1407 // Create the symbol reference.
Jim Grosbach6f482002015-05-18 18:43:14 +00001408 MCSymbol *Sym = getContext().getOrCreateSymbol(Identifier);
Chad Rosier8a244662013-04-02 20:02:33 +00001409 MCSymbolRefExpr::VariantKind Variant = MCSymbolRefExpr::VK_None;
Jim Grosbach13760bd2015-05-30 01:25:56 +00001410 Val = MCSymbolRefExpr::create(Sym, Variant, getParser().getContext());
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001411 return false;
Chad Rosier8a244662013-04-02 20:02:33 +00001412}
1413
David Majnemeraa34d792013-08-27 21:56:17 +00001414/// \brief Parse intel style segment override.
David Blaikie960ea3f2014-06-08 16:18:35 +00001415std::unique_ptr<X86Operand>
1416X86AsmParser::ParseIntelSegmentOverride(unsigned SegReg, SMLoc Start,
1417 unsigned Size) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001418 MCAsmParser &Parser = getParser();
David Majnemeraa34d792013-08-27 21:56:17 +00001419 assert(SegReg != 0 && "Tried to parse a segment override without a segment!");
1420 const AsmToken &Tok = Parser.getTok(); // Eat colon.
1421 if (Tok.isNot(AsmToken::Colon))
1422 return ErrorOperand(Tok.getLoc(), "Expected ':' token!");
1423 Parser.Lex(); // Eat ':'
Devang Patel41b9dde2012-01-17 18:00:18 +00001424
David Majnemeraa34d792013-08-27 21:56:17 +00001425 int64_t ImmDisp = 0;
Chad Rosier1530ba52013-03-27 21:49:56 +00001426 if (getLexer().is(AsmToken::Integer)) {
David Majnemeraa34d792013-08-27 21:56:17 +00001427 ImmDisp = Tok.getIntVal();
1428 AsmToken ImmDispToken = Parser.Lex(); // Eat the integer.
1429
Chad Rosier1530ba52013-03-27 21:49:56 +00001430 if (isParsingInlineAsm())
Craig Topper7d5b2312015-10-10 05:25:02 +00001431 InstInfo->AsmRewrites->emplace_back(AOK_ImmPrefix, ImmDispToken.getLoc());
David Majnemeraa34d792013-08-27 21:56:17 +00001432
1433 if (getLexer().isNot(AsmToken::LBrac)) {
1434 // An immediate following a 'segment register', 'colon' token sequence can
1435 // be followed by a bracketed expression. If it isn't we know we have our
1436 // final segment override.
Jim Grosbach13760bd2015-05-30 01:25:56 +00001437 const MCExpr *Disp = MCConstantExpr::create(ImmDisp, getContext());
Craig Topper055845f2015-01-02 07:02:25 +00001438 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp,
1439 /*BaseReg=*/0, /*IndexReg=*/0, /*Scale=*/1,
1440 Start, ImmDispToken.getEndLoc(), Size);
David Majnemeraa34d792013-08-27 21:56:17 +00001441 }
Chad Rosier1530ba52013-03-27 21:49:56 +00001442 }
1443
Chad Rosier91c82662012-10-24 17:22:29 +00001444 if (getLexer().is(AsmToken::LBrac))
Chad Rosierfce4fab2013-04-08 17:43:47 +00001445 return ParseIntelBracExpression(SegReg, Start, ImmDisp, Size);
Devang Patel880bc162012-01-23 18:31:58 +00001446
David Majnemeraa34d792013-08-27 21:56:17 +00001447 const MCExpr *Val;
1448 SMLoc End;
1449 if (!isParsingInlineAsm()) {
1450 if (getParser().parsePrimaryExpr(Val, End))
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001451 return ErrorOperand(Tok.getLoc(), "unknown token in expression");
David Majnemeraa34d792013-08-27 21:56:17 +00001452
Craig Topper055845f2015-01-02 07:02:25 +00001453 return X86Operand::CreateMem(getPointerWidth(), Val, Start, End, Size);
Devang Patel880bc162012-01-23 18:31:58 +00001454 }
Devang Patel41b9dde2012-01-17 18:00:18 +00001455
David Majnemeraa34d792013-08-27 21:56:17 +00001456 InlineAsmIdentifierInfo Info;
1457 StringRef Identifier = Tok.getString();
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001458 if (ParseIntelIdentifier(Val, Identifier, Info,
1459 /*Unevaluated=*/false, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001460 return nullptr;
David Majnemeraa34d792013-08-27 21:56:17 +00001461 return CreateMemForInlineAsm(/*SegReg=*/0, Val, /*BaseReg=*/0,/*IndexReg=*/0,
1462 /*Scale=*/1, Start, End, Size, Identifier, Info);
1463}
1464
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001465//ParseRoundingModeOp - Parse AVX-512 rounding mode operand
1466std::unique_ptr<X86Operand>
1467X86AsmParser::ParseRoundingModeOp(SMLoc Start, SMLoc End) {
1468 MCAsmParser &Parser = getParser();
1469 const AsmToken &Tok = Parser.getTok();
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001470 // Eat "{" and mark the current place.
1471 const SMLoc consumedToken = consumeToken();
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001472 if (Tok.getIdentifier().startswith("r")){
1473 int rndMode = StringSwitch<int>(Tok.getIdentifier())
1474 .Case("rn", X86::STATIC_ROUNDING::TO_NEAREST_INT)
1475 .Case("rd", X86::STATIC_ROUNDING::TO_NEG_INF)
1476 .Case("ru", X86::STATIC_ROUNDING::TO_POS_INF)
1477 .Case("rz", X86::STATIC_ROUNDING::TO_ZERO)
1478 .Default(-1);
1479 if (-1 == rndMode)
1480 return ErrorOperand(Tok.getLoc(), "Invalid rounding mode.");
1481 Parser.Lex(); // Eat "r*" of r*-sae
1482 if (!getLexer().is(AsmToken::Minus))
1483 return ErrorOperand(Tok.getLoc(), "Expected - at this point");
1484 Parser.Lex(); // Eat "-"
1485 Parser.Lex(); // Eat the sae
1486 if (!getLexer().is(AsmToken::RCurly))
1487 return ErrorOperand(Tok.getLoc(), "Expected } at this point");
1488 Parser.Lex(); // Eat "}"
1489 const MCExpr *RndModeOp =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001490 MCConstantExpr::create(rndMode, Parser.getContext());
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001491 return X86Operand::CreateImm(RndModeOp, Start, End);
1492 }
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001493 if(Tok.getIdentifier().equals("sae")){
1494 Parser.Lex(); // Eat the sae
1495 if (!getLexer().is(AsmToken::RCurly))
1496 return ErrorOperand(Tok.getLoc(), "Expected } at this point");
1497 Parser.Lex(); // Eat "}"
1498 return X86Operand::CreateToken("{sae}", consumedToken);
1499 }
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001500 return ErrorOperand(Tok.getLoc(), "unknown token in expression");
1501}
David Majnemeraa34d792013-08-27 21:56:17 +00001502/// ParseIntelMemOperand - Parse intel style memory operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00001503std::unique_ptr<X86Operand> X86AsmParser::ParseIntelMemOperand(int64_t ImmDisp,
1504 SMLoc Start,
1505 unsigned Size) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001506 MCAsmParser &Parser = getParser();
David Majnemeraa34d792013-08-27 21:56:17 +00001507 const AsmToken &Tok = Parser.getTok();
1508 SMLoc End;
1509
1510 // Parse ImmDisp [ BaseReg + Scale*IndexReg + Disp ].
1511 if (getLexer().is(AsmToken::LBrac))
1512 return ParseIntelBracExpression(/*SegReg=*/0, Start, ImmDisp, Size);
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001513 assert(ImmDisp == 0);
David Majnemeraa34d792013-08-27 21:56:17 +00001514
Chad Rosier95ce8892013-04-19 18:39:50 +00001515 const MCExpr *Val;
1516 if (!isParsingInlineAsm()) {
1517 if (getParser().parsePrimaryExpr(Val, End))
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001518 return ErrorOperand(Tok.getLoc(), "unknown token in expression");
Chad Rosier95ce8892013-04-19 18:39:50 +00001519
Craig Topper055845f2015-01-02 07:02:25 +00001520 return X86Operand::CreateMem(getPointerWidth(), Val, Start, End, Size);
Chad Rosier95ce8892013-04-19 18:39:50 +00001521 }
1522
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001523 InlineAsmIdentifierInfo Info;
Chad Rosierce031892013-04-11 23:24:15 +00001524 StringRef Identifier = Tok.getString();
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001525 if (ParseIntelIdentifier(Val, Identifier, Info,
1526 /*Unevaluated=*/false, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001527 return nullptr;
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001528
1529 if (!getLexer().is(AsmToken::LBrac))
1530 return CreateMemForInlineAsm(/*SegReg=*/0, Val, /*BaseReg=*/0, /*IndexReg=*/0,
1531 /*Scale=*/1, Start, End, Size, Identifier, Info);
1532
1533 Parser.Lex(); // Eat '['
1534
1535 // Parse Identifier [ ImmDisp ]
1536 IntelExprStateMachine SM(/*ImmDisp=*/0, /*StopOnLBrac=*/true,
1537 /*AddImmPrefix=*/false);
1538 if (ParseIntelExpression(SM, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001539 return nullptr;
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001540
1541 if (SM.getSym()) {
1542 Error(Start, "cannot use more than one symbol in memory operand");
Craig Topper062a2ba2014-04-25 05:30:21 +00001543 return nullptr;
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001544 }
1545 if (SM.getBaseReg()) {
1546 Error(Start, "cannot use base register with variable reference");
Craig Topper062a2ba2014-04-25 05:30:21 +00001547 return nullptr;
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001548 }
1549 if (SM.getIndexReg()) {
1550 Error(Start, "cannot use index register with variable reference");
Craig Topper062a2ba2014-04-25 05:30:21 +00001551 return nullptr;
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001552 }
1553
Jim Grosbach13760bd2015-05-30 01:25:56 +00001554 const MCExpr *Disp = MCConstantExpr::create(SM.getImm(), getContext());
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001555 // BaseReg is non-zero to avoid assertions. In the context of inline asm,
1556 // we're pointing to a local variable in memory, so the base register is
1557 // really the frame or stack pointer.
Craig Topper055845f2015-01-02 07:02:25 +00001558 return X86Operand::CreateMem(getPointerWidth(), /*SegReg=*/0, Disp,
1559 /*BaseReg=*/1, /*IndexReg=*/0, /*Scale=*/1,
1560 Start, End, Size, Identifier, Info.OpDecl);
Chad Rosier91c82662012-10-24 17:22:29 +00001561}
1562
Chad Rosier5dcb4662012-10-24 22:21:50 +00001563/// Parse the '.' operator.
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001564bool X86AsmParser::ParseIntelDotOperator(const MCExpr *Disp,
Chad Rosiercc541e82013-04-19 15:57:00 +00001565 const MCExpr *&NewDisp) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001566 MCAsmParser &Parser = getParser();
Chad Rosier70f47592013-04-10 20:07:47 +00001567 const AsmToken &Tok = Parser.getTok();
Chad Rosier6241c1a2013-04-17 21:14:38 +00001568 int64_t OrigDispVal, DotDispVal;
Chad Rosier911c1f32012-10-25 17:37:43 +00001569
1570 // FIXME: Handle non-constant expressions.
Chad Rosiercc541e82013-04-19 15:57:00 +00001571 if (const MCConstantExpr *OrigDisp = dyn_cast<MCConstantExpr>(Disp))
Chad Rosier911c1f32012-10-25 17:37:43 +00001572 OrigDispVal = OrigDisp->getValue();
Chad Rosiercc541e82013-04-19 15:57:00 +00001573 else
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001574 return Error(Tok.getLoc(), "Non-constant offsets are not supported!");
Chad Rosier5dcb4662012-10-24 22:21:50 +00001575
Reid Kleckner94a1c4d2014-03-06 19:19:12 +00001576 // Drop the optional '.'.
1577 StringRef DotDispStr = Tok.getString();
1578 if (DotDispStr.startswith("."))
1579 DotDispStr = DotDispStr.drop_front(1);
Chad Rosier5dcb4662012-10-24 22:21:50 +00001580
Chad Rosier5dcb4662012-10-24 22:21:50 +00001581 // .Imm gets lexed as a real.
1582 if (Tok.is(AsmToken::Real)) {
1583 APInt DotDisp;
1584 DotDispStr.getAsInteger(10, DotDisp);
Chad Rosier911c1f32012-10-25 17:37:43 +00001585 DotDispVal = DotDisp.getZExtValue();
Chad Rosiercc541e82013-04-19 15:57:00 +00001586 } else if (isParsingInlineAsm() && Tok.is(AsmToken::Identifier)) {
Chad Rosier240b7b92012-10-25 21:51:10 +00001587 unsigned DotDisp;
1588 std::pair<StringRef, StringRef> BaseMember = DotDispStr.split('.');
1589 if (SemaCallback->LookupInlineAsmField(BaseMember.first, BaseMember.second,
Chad Rosiercc541e82013-04-19 15:57:00 +00001590 DotDisp))
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001591 return Error(Tok.getLoc(), "Unable to lookup field reference!");
Chad Rosier240b7b92012-10-25 21:51:10 +00001592 DotDispVal = DotDisp;
Chad Rosiercc541e82013-04-19 15:57:00 +00001593 } else
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001594 return Error(Tok.getLoc(), "Unexpected token type!");
Chad Rosier911c1f32012-10-25 17:37:43 +00001595
Chad Rosier240b7b92012-10-25 21:51:10 +00001596 if (isParsingInlineAsm() && Tok.is(AsmToken::Identifier)) {
1597 SMLoc Loc = SMLoc::getFromPointer(DotDispStr.data());
1598 unsigned Len = DotDispStr.size();
1599 unsigned Val = OrigDispVal + DotDispVal;
Craig Topper7d5b2312015-10-10 05:25:02 +00001600 InstInfo->AsmRewrites->emplace_back(AOK_DotOperator, Loc, Len, Val);
Chad Rosier911c1f32012-10-25 17:37:43 +00001601 }
1602
Jim Grosbach13760bd2015-05-30 01:25:56 +00001603 NewDisp = MCConstantExpr::create(OrigDispVal + DotDispVal, getContext());
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001604 return false;
Chad Rosier5dcb4662012-10-24 22:21:50 +00001605}
1606
Chad Rosier91c82662012-10-24 17:22:29 +00001607/// Parse the 'offset' operator. This operator is used to specify the
1608/// location rather then the content of a variable.
David Blaikie960ea3f2014-06-08 16:18:35 +00001609std::unique_ptr<X86Operand> X86AsmParser::ParseIntelOffsetOfOperator() {
Rafael Espindola961d4692014-11-11 05:18:41 +00001610 MCAsmParser &Parser = getParser();
Chad Rosier18785852013-04-09 20:58:48 +00001611 const AsmToken &Tok = Parser.getTok();
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001612 SMLoc OffsetOfLoc = Tok.getLoc();
Chad Rosier91c82662012-10-24 17:22:29 +00001613 Parser.Lex(); // Eat offset.
Chad Rosier91c82662012-10-24 17:22:29 +00001614
Chad Rosier91c82662012-10-24 17:22:29 +00001615 const MCExpr *Val;
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001616 InlineAsmIdentifierInfo Info;
Chad Rosier18785852013-04-09 20:58:48 +00001617 SMLoc Start = Tok.getLoc(), End;
Chad Rosierae7ecd62013-04-11 23:37:34 +00001618 StringRef Identifier = Tok.getString();
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001619 if (ParseIntelIdentifier(Val, Identifier, Info,
1620 /*Unevaluated=*/false, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001621 return nullptr;
Chad Rosierae7ecd62013-04-11 23:37:34 +00001622
Chad Rosiere2f03772012-10-26 16:09:20 +00001623 // Don't emit the offset operator.
Craig Topper7d5b2312015-10-10 05:25:02 +00001624 InstInfo->AsmRewrites->emplace_back(AOK_Skip, OffsetOfLoc, 7);
Chad Rosiere2f03772012-10-26 16:09:20 +00001625
Chad Rosier91c82662012-10-24 17:22:29 +00001626 // The offset operator will have an 'r' constraint, thus we need to create
1627 // register operand to ensure proper matching. Just pick a GPR based on
1628 // the size of a pointer.
Craig Topper3c80d622014-01-06 04:55:54 +00001629 unsigned RegNo =
1630 is64BitMode() ? X86::RBX : (is32BitMode() ? X86::EBX : X86::BX);
Chad Rosiera4bc9432013-01-10 22:10:27 +00001631 return X86Operand::CreateReg(RegNo, Start, End, /*GetAddress=*/true,
Chad Rosier732b8372013-04-22 22:04:25 +00001632 OffsetOfLoc, Identifier, Info.OpDecl);
Devang Patel41b9dde2012-01-17 18:00:18 +00001633}
1634
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001635enum IntelOperatorKind {
1636 IOK_LENGTH,
1637 IOK_SIZE,
1638 IOK_TYPE
1639};
1640
1641/// Parse the 'LENGTH', 'TYPE' and 'SIZE' operators. The LENGTH operator
1642/// returns the number of elements in an array. It returns the value 1 for
1643/// non-array variables. The SIZE operator returns the size of a C or C++
1644/// variable. A variable's size is the product of its LENGTH and TYPE. The
1645/// TYPE operator returns the size of a C or C++ type or variable. If the
1646/// variable is an array, TYPE returns the size of a single element.
David Blaikie960ea3f2014-06-08 16:18:35 +00001647std::unique_ptr<X86Operand> X86AsmParser::ParseIntelOperator(unsigned OpKind) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001648 MCAsmParser &Parser = getParser();
Chad Rosier18785852013-04-09 20:58:48 +00001649 const AsmToken &Tok = Parser.getTok();
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001650 SMLoc TypeLoc = Tok.getLoc();
1651 Parser.Lex(); // Eat operator.
Chad Rosier11c42f22012-10-26 18:04:20 +00001652
Craig Topper062a2ba2014-04-25 05:30:21 +00001653 const MCExpr *Val = nullptr;
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001654 InlineAsmIdentifierInfo Info;
Chad Rosier18785852013-04-09 20:58:48 +00001655 SMLoc Start = Tok.getLoc(), End;
Chad Rosierb67f8052013-04-11 23:57:04 +00001656 StringRef Identifier = Tok.getString();
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001657 if (ParseIntelIdentifier(Val, Identifier, Info,
1658 /*Unevaluated=*/true, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001659 return nullptr;
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001660
1661 if (!Info.OpDecl)
1662 return ErrorOperand(Start, "unable to lookup expression");
Chad Rosier11c42f22012-10-26 18:04:20 +00001663
Chad Rosierf6675c32013-04-22 17:01:46 +00001664 unsigned CVal = 0;
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001665 switch(OpKind) {
1666 default: llvm_unreachable("Unexpected operand kind!");
1667 case IOK_LENGTH: CVal = Info.Length; break;
1668 case IOK_SIZE: CVal = Info.Size; break;
1669 case IOK_TYPE: CVal = Info.Type; break;
1670 }
Chad Rosier11c42f22012-10-26 18:04:20 +00001671
1672 // Rewrite the type operator and the C or C++ type or variable in terms of an
1673 // immediate. E.g. TYPE foo -> $$4
1674 unsigned Len = End.getPointer() - TypeLoc.getPointer();
Craig Topper7d5b2312015-10-10 05:25:02 +00001675 InstInfo->AsmRewrites->emplace_back(AOK_Imm, TypeLoc, Len, CVal);
Chad Rosier11c42f22012-10-26 18:04:20 +00001676
Jim Grosbach13760bd2015-05-30 01:25:56 +00001677 const MCExpr *Imm = MCConstantExpr::create(CVal, getContext());
Chad Rosierf3c04f62013-03-19 21:58:18 +00001678 return X86Operand::CreateImm(Imm, Start, End);
Chad Rosier11c42f22012-10-26 18:04:20 +00001679}
1680
David Blaikie960ea3f2014-06-08 16:18:35 +00001681std::unique_ptr<X86Operand> X86AsmParser::ParseIntelOperand() {
Rafael Espindola961d4692014-11-11 05:18:41 +00001682 MCAsmParser &Parser = getParser();
Chad Rosier70f47592013-04-10 20:07:47 +00001683 const AsmToken &Tok = Parser.getTok();
David Majnemeraa34d792013-08-27 21:56:17 +00001684 SMLoc Start, End;
Chad Rosier91c82662012-10-24 17:22:29 +00001685
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001686 // Offset, length, type and size operators.
1687 if (isParsingInlineAsm()) {
Chad Rosier99e54642013-04-19 17:32:29 +00001688 StringRef AsmTokStr = Tok.getString();
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001689 if (AsmTokStr == "offset" || AsmTokStr == "OFFSET")
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001690 return ParseIntelOffsetOfOperator();
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001691 if (AsmTokStr == "length" || AsmTokStr == "LENGTH")
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001692 return ParseIntelOperator(IOK_LENGTH);
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001693 if (AsmTokStr == "size" || AsmTokStr == "SIZE")
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001694 return ParseIntelOperator(IOK_SIZE);
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001695 if (AsmTokStr == "type" || AsmTokStr == "TYPE")
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001696 return ParseIntelOperator(IOK_TYPE);
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001697 }
Chad Rosier11c42f22012-10-26 18:04:20 +00001698
David Majnemeraa34d792013-08-27 21:56:17 +00001699 unsigned Size = getIntelMemOperandSize(Tok.getString());
1700 if (Size) {
1701 Parser.Lex(); // Eat operand size (e.g., byte, word).
1702 if (Tok.getString() != "PTR" && Tok.getString() != "ptr")
Reid Kleckner71ff3f22014-08-01 00:59:22 +00001703 return ErrorOperand(Tok.getLoc(), "Expected 'PTR' or 'ptr' token!");
David Majnemeraa34d792013-08-27 21:56:17 +00001704 Parser.Lex(); // Eat ptr.
1705 }
1706 Start = Tok.getLoc();
1707
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001708 // Immediate.
Chad Rosierbfb70992013-04-17 00:11:46 +00001709 if (getLexer().is(AsmToken::Integer) || getLexer().is(AsmToken::Minus) ||
Ehsan Akhgari4103da62014-07-04 19:13:05 +00001710 getLexer().is(AsmToken::Tilde) || getLexer().is(AsmToken::LParen)) {
Chad Rosierbfb70992013-04-17 00:11:46 +00001711 AsmToken StartTok = Tok;
1712 IntelExprStateMachine SM(/*Imm=*/0, /*StopOnLBrac=*/true,
1713 /*AddImmPrefix=*/false);
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001714 if (ParseIntelExpression(SM, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001715 return nullptr;
Chad Rosierbfb70992013-04-17 00:11:46 +00001716
1717 int64_t Imm = SM.getImm();
1718 if (isParsingInlineAsm()) {
1719 unsigned Len = Tok.getLoc().getPointer() - Start.getPointer();
1720 if (StartTok.getString().size() == Len)
1721 // Just add a prefix if this wasn't a complex immediate expression.
Craig Topper7d5b2312015-10-10 05:25:02 +00001722 InstInfo->AsmRewrites->emplace_back(AOK_ImmPrefix, Start);
Chad Rosierbfb70992013-04-17 00:11:46 +00001723 else
1724 // Otherwise, rewrite the complex expression as a single immediate.
Craig Topper7d5b2312015-10-10 05:25:02 +00001725 InstInfo->AsmRewrites->emplace_back(AOK_Imm, Start, Len, Imm);
Devang Patel41b9dde2012-01-17 18:00:18 +00001726 }
Chad Rosierbfb70992013-04-17 00:11:46 +00001727
1728 if (getLexer().isNot(AsmToken::LBrac)) {
Kevin Enderby36eba252013-12-19 23:16:14 +00001729 // If a directional label (ie. 1f or 2b) was parsed above from
1730 // ParseIntelExpression() then SM.getSym() was set to a pointer to
1731 // to the MCExpr with the directional local symbol and this is a
1732 // memory operand not an immediate operand.
1733 if (SM.getSym())
Craig Topper055845f2015-01-02 07:02:25 +00001734 return X86Operand::CreateMem(getPointerWidth(), SM.getSym(), Start, End,
1735 Size);
Kevin Enderby36eba252013-12-19 23:16:14 +00001736
Jim Grosbach13760bd2015-05-30 01:25:56 +00001737 const MCExpr *ImmExpr = MCConstantExpr::create(Imm, getContext());
Chad Rosierbfb70992013-04-17 00:11:46 +00001738 return X86Operand::CreateImm(ImmExpr, Start, End);
1739 }
1740
1741 // Only positive immediates are valid.
1742 if (Imm < 0)
1743 return ErrorOperand(Start, "expected a positive immediate displacement "
1744 "before bracketed expr.");
1745
1746 // Parse ImmDisp [ BaseReg + Scale*IndexReg + Disp ].
David Majnemeraa34d792013-08-27 21:56:17 +00001747 return ParseIntelMemOperand(Imm, Start, Size);
Devang Patel41b9dde2012-01-17 18:00:18 +00001748 }
1749
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001750 // rounding mode token
Michael Kupersteindb0712f2015-05-26 10:47:10 +00001751 if (STI.getFeatureBits()[X86::FeatureAVX512] &&
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001752 getLexer().is(AsmToken::LCurly))
1753 return ParseRoundingModeOp(Start, End);
1754
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001755 // Register.
Devang Patelce6a2ca2012-01-20 22:32:05 +00001756 unsigned RegNo = 0;
1757 if (!ParseRegister(RegNo, Start, End)) {
Chad Rosier0397edd2012-10-04 23:59:38 +00001758 // If this is a segment register followed by a ':', then this is the start
David Majnemeraa34d792013-08-27 21:56:17 +00001759 // of a segment override, otherwise this is a normal register reference.
Chad Rosier0397edd2012-10-04 23:59:38 +00001760 if (getLexer().isNot(AsmToken::Colon))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00001761 return X86Operand::CreateReg(RegNo, Start, End);
Chad Rosier0397edd2012-10-04 23:59:38 +00001762
David Majnemeraa34d792013-08-27 21:56:17 +00001763 return ParseIntelSegmentOverride(/*SegReg=*/RegNo, Start, Size);
Devang Patel46831de2012-01-12 01:36:43 +00001764 }
1765
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001766 // Memory operand.
David Majnemeraa34d792013-08-27 21:56:17 +00001767 return ParseIntelMemOperand(/*Disp=*/0, Start, Size);
Devang Patel46831de2012-01-12 01:36:43 +00001768}
1769
David Blaikie960ea3f2014-06-08 16:18:35 +00001770std::unique_ptr<X86Operand> X86AsmParser::ParseATTOperand() {
Rafael Espindola961d4692014-11-11 05:18:41 +00001771 MCAsmParser &Parser = getParser();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001772 switch (getLexer().getKind()) {
1773 default:
Chris Lattnerb9270732010-04-17 18:56:34 +00001774 // Parse a memory operand with no segment register.
1775 return ParseMemOperand(0, Parser.getTok().getLoc());
Chris Lattnercc2ad082010-01-15 18:27:19 +00001776 case AsmToken::Percent: {
Chris Lattnerb9270732010-04-17 18:56:34 +00001777 // Read the register.
Chris Lattnercc2ad082010-01-15 18:27:19 +00001778 unsigned RegNo;
Chris Lattner0c2538f2010-01-15 18:51:29 +00001779 SMLoc Start, End;
Craig Topper062a2ba2014-04-25 05:30:21 +00001780 if (ParseRegister(RegNo, Start, End)) return nullptr;
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00001781 if (RegNo == X86::EIZ || RegNo == X86::RIZ) {
Benjamin Kramer1930b002011-10-16 12:10:27 +00001782 Error(Start, "%eiz and %riz can only be used as index registers",
1783 SMRange(Start, End));
Craig Topper062a2ba2014-04-25 05:30:21 +00001784 return nullptr;
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00001785 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001786
Chris Lattnerb9270732010-04-17 18:56:34 +00001787 // If this is a segment register followed by a ':', then this is the start
1788 // of a memory reference, otherwise this is a normal register reference.
1789 if (getLexer().isNot(AsmToken::Colon))
1790 return X86Operand::CreateReg(RegNo, Start, End);
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001791
Reid Kleckner0c5da972014-07-31 23:03:22 +00001792 if (!X86MCRegisterClasses[X86::SEGMENT_REGRegClassID].contains(RegNo))
1793 return ErrorOperand(Start, "invalid segment register");
1794
Chris Lattnerb9270732010-04-17 18:56:34 +00001795 getParser().Lex(); // Eat the colon.
1796 return ParseMemOperand(RegNo, Start);
Chris Lattnercc2ad082010-01-15 18:27:19 +00001797 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001798 case AsmToken::Dollar: {
1799 // $42 -> immediate.
Sean Callanan936b0d32010-01-19 21:44:56 +00001800 SMLoc Start = Parser.getTok().getLoc(), End;
Sean Callanana83fd7d2010-01-19 20:27:46 +00001801 Parser.Lex();
Daniel Dunbar73da11e2009-08-31 08:08:38 +00001802 const MCExpr *Val;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00001803 if (getParser().parseExpression(Val, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001804 return nullptr;
Chris Lattner528d00b2010-01-15 19:28:38 +00001805 return X86Operand::CreateImm(Val, Start, End);
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001806 }
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001807 case AsmToken::LCurly:{
1808 SMLoc Start = Parser.getTok().getLoc(), End;
Michael Kupersteindb0712f2015-05-26 10:47:10 +00001809 if (STI.getFeatureBits()[X86::FeatureAVX512])
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001810 return ParseRoundingModeOp(Start, End);
1811 return ErrorOperand(Start, "unknown token in expression");
1812 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001813 }
Daniel Dunbar2b11c7d2009-07-20 20:01:54 +00001814}
1815
David Blaikie960ea3f2014-06-08 16:18:35 +00001816bool X86AsmParser::HandleAVX512Operand(OperandVector &Operands,
1817 const MCParsedAsmOperand &Op) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001818 MCAsmParser &Parser = getParser();
Michael Kupersteindb0712f2015-05-26 10:47:10 +00001819 if(STI.getFeatureBits()[X86::FeatureAVX512]) {
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001820 if (getLexer().is(AsmToken::LCurly)) {
1821 // Eat "{" and mark the current place.
1822 const SMLoc consumedToken = consumeToken();
1823 // Distinguish {1to<NUM>} from {%k<NUM>}.
1824 if(getLexer().is(AsmToken::Integer)) {
1825 // Parse memory broadcasting ({1to<NUM>}).
1826 if (getLexer().getTok().getIntVal() != 1)
1827 return !ErrorAndEatStatement(getLexer().getLoc(),
1828 "Expected 1to<NUM> at this point");
1829 Parser.Lex(); // Eat "1" of 1to8
1830 if (!getLexer().is(AsmToken::Identifier) ||
1831 !getLexer().getTok().getIdentifier().startswith("to"))
1832 return !ErrorAndEatStatement(getLexer().getLoc(),
1833 "Expected 1to<NUM> at this point");
1834 // Recognize only reasonable suffixes.
1835 const char *BroadcastPrimitive =
1836 StringSwitch<const char*>(getLexer().getTok().getIdentifier())
Robert Khasanovbfa01312014-07-21 14:54:21 +00001837 .Case("to2", "{1to2}")
1838 .Case("to4", "{1to4}")
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001839 .Case("to8", "{1to8}")
1840 .Case("to16", "{1to16}")
Craig Topper062a2ba2014-04-25 05:30:21 +00001841 .Default(nullptr);
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001842 if (!BroadcastPrimitive)
1843 return !ErrorAndEatStatement(getLexer().getLoc(),
1844 "Invalid memory broadcast primitive.");
1845 Parser.Lex(); // Eat "toN" of 1toN
1846 if (!getLexer().is(AsmToken::RCurly))
1847 return !ErrorAndEatStatement(getLexer().getLoc(),
1848 "Expected } at this point");
1849 Parser.Lex(); // Eat "}"
1850 Operands.push_back(X86Operand::CreateToken(BroadcastPrimitive,
1851 consumedToken));
1852 // No AVX512 specific primitives can pass
1853 // after memory broadcasting, so return.
1854 return true;
1855 } else {
1856 // Parse mask register {%k1}
1857 Operands.push_back(X86Operand::CreateToken("{", consumedToken));
David Blaikie960ea3f2014-06-08 16:18:35 +00001858 if (std::unique_ptr<X86Operand> Op = ParseOperand()) {
1859 Operands.push_back(std::move(Op));
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001860 if (!getLexer().is(AsmToken::RCurly))
1861 return !ErrorAndEatStatement(getLexer().getLoc(),
1862 "Expected } at this point");
1863 Operands.push_back(X86Operand::CreateToken("}", consumeToken()));
1864
1865 // Parse "zeroing non-masked" semantic {z}
1866 if (getLexer().is(AsmToken::LCurly)) {
1867 Operands.push_back(X86Operand::CreateToken("{z}", consumeToken()));
1868 if (!getLexer().is(AsmToken::Identifier) ||
1869 getLexer().getTok().getIdentifier() != "z")
1870 return !ErrorAndEatStatement(getLexer().getLoc(),
1871 "Expected z at this point");
1872 Parser.Lex(); // Eat the z
1873 if (!getLexer().is(AsmToken::RCurly))
1874 return !ErrorAndEatStatement(getLexer().getLoc(),
1875 "Expected } at this point");
1876 Parser.Lex(); // Eat the }
1877 }
1878 }
1879 }
1880 }
1881 }
1882 return true;
1883}
1884
Chris Lattnerb9270732010-04-17 18:56:34 +00001885/// ParseMemOperand: segment: disp(basereg, indexreg, scale). The '%ds:' prefix
1886/// has already been parsed if present.
David Blaikie960ea3f2014-06-08 16:18:35 +00001887std::unique_ptr<X86Operand> X86AsmParser::ParseMemOperand(unsigned SegReg,
1888 SMLoc MemStart) {
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001889
Rafael Espindola961d4692014-11-11 05:18:41 +00001890 MCAsmParser &Parser = getParser();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001891 // We have to disambiguate a parenthesized expression "(4+5)" from the start
1892 // of a memory operand with a missing displacement "(%ebx)" or "(,%eax)". The
Chris Lattner807a3bc2010-01-24 01:07:33 +00001893 // only way to do this without lookahead is to eat the '(' and see what is
1894 // after it.
Jim Grosbach13760bd2015-05-30 01:25:56 +00001895 const MCExpr *Disp = MCConstantExpr::create(0, getParser().getContext());
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001896 if (getLexer().isNot(AsmToken::LParen)) {
Chris Lattnere17df0b2010-01-15 19:39:23 +00001897 SMLoc ExprEnd;
Craig Topper062a2ba2014-04-25 05:30:21 +00001898 if (getParser().parseExpression(Disp, ExprEnd)) return nullptr;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001899
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001900 // After parsing the base expression we could either have a parenthesized
1901 // memory address or not. If not, return now. If so, eat the (.
1902 if (getLexer().isNot(AsmToken::LParen)) {
Daniel Dunbara4fc8d92009-07-31 22:22:54 +00001903 // Unless we have a segment register, treat this as an immediate.
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001904 if (SegReg == 0)
Craig Topper055845f2015-01-02 07:02:25 +00001905 return X86Operand::CreateMem(getPointerWidth(), Disp, MemStart, ExprEnd);
1906 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, 0, 0, 1,
1907 MemStart, ExprEnd);
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001908 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001909
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001910 // Eat the '('.
Sean Callanana83fd7d2010-01-19 20:27:46 +00001911 Parser.Lex();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001912 } else {
1913 // Okay, we have a '('. We don't know if this is an expression or not, but
1914 // so we have to eat the ( to see beyond it.
Sean Callanan936b0d32010-01-19 21:44:56 +00001915 SMLoc LParenLoc = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00001916 Parser.Lex(); // Eat the '('.
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001917
Kevin Enderby7d912182009-09-03 17:15:07 +00001918 if (getLexer().is(AsmToken::Percent) || getLexer().is(AsmToken::Comma)) {
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001919 // Nothing to do here, fall into the code below with the '(' part of the
1920 // memory operand consumed.
1921 } else {
Chris Lattner528d00b2010-01-15 19:28:38 +00001922 SMLoc ExprEnd;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001923
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001924 // It must be an parenthesized expression, parse it now.
Jim Grosbachd2037eb2013-02-20 22:21:35 +00001925 if (getParser().parseParenExpression(Disp, ExprEnd))
Craig Topper062a2ba2014-04-25 05:30:21 +00001926 return nullptr;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001927
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001928 // After parsing the base expression we could either have a parenthesized
1929 // memory address or not. If not, return now. If so, eat the (.
1930 if (getLexer().isNot(AsmToken::LParen)) {
Daniel Dunbara4fc8d92009-07-31 22:22:54 +00001931 // Unless we have a segment register, treat this as an immediate.
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001932 if (SegReg == 0)
Craig Topper055845f2015-01-02 07:02:25 +00001933 return X86Operand::CreateMem(getPointerWidth(), Disp, LParenLoc,
1934 ExprEnd);
1935 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, 0, 0, 1,
1936 MemStart, ExprEnd);
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001937 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001938
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001939 // Eat the '('.
Sean Callanana83fd7d2010-01-19 20:27:46 +00001940 Parser.Lex();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001941 }
1942 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001943
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001944 // If we reached here, then we just ate the ( of the memory operand. Process
1945 // the rest of the memory operand.
Daniel Dunbar3ebf8482009-07-31 20:53:16 +00001946 unsigned BaseReg = 0, IndexReg = 0, Scale = 1;
David Woodhouse6dbda442014-01-08 12:58:28 +00001947 SMLoc IndexLoc, BaseLoc;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001948
Chris Lattner0c2538f2010-01-15 18:51:29 +00001949 if (getLexer().is(AsmToken::Percent)) {
Benjamin Kramer1930b002011-10-16 12:10:27 +00001950 SMLoc StartLoc, EndLoc;
David Woodhouse6dbda442014-01-08 12:58:28 +00001951 BaseLoc = Parser.getTok().getLoc();
Craig Topper062a2ba2014-04-25 05:30:21 +00001952 if (ParseRegister(BaseReg, StartLoc, EndLoc)) return nullptr;
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00001953 if (BaseReg == X86::EIZ || BaseReg == X86::RIZ) {
Benjamin Kramer1930b002011-10-16 12:10:27 +00001954 Error(StartLoc, "eiz and riz can only be used as index registers",
1955 SMRange(StartLoc, EndLoc));
Craig Topper062a2ba2014-04-25 05:30:21 +00001956 return nullptr;
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00001957 }
Chris Lattner0c2538f2010-01-15 18:51:29 +00001958 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001959
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001960 if (getLexer().is(AsmToken::Comma)) {
Sean Callanana83fd7d2010-01-19 20:27:46 +00001961 Parser.Lex(); // Eat the comma.
Kevin Enderbyfb3110b2012-03-12 21:32:09 +00001962 IndexLoc = Parser.getTok().getLoc();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001963
1964 // Following the comma we should have either an index register, or a scale
1965 // value. We don't support the later form, but we want to parse it
1966 // correctly.
1967 //
1968 // Not that even though it would be completely consistent to support syntax
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00001969 // like "1(%eax,,1)", the assembler doesn't. Use "eiz" or "riz" for this.
Kevin Enderby7d912182009-09-03 17:15:07 +00001970 if (getLexer().is(AsmToken::Percent)) {
Chris Lattner0c2538f2010-01-15 18:51:29 +00001971 SMLoc L;
Craig Topper062a2ba2014-04-25 05:30:21 +00001972 if (ParseRegister(IndexReg, L, L)) return nullptr;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001973
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001974 if (getLexer().isNot(AsmToken::RParen)) {
1975 // Parse the scale amount:
1976 // ::= ',' [scale-expression]
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001977 if (getLexer().isNot(AsmToken::Comma)) {
Sean Callanan936b0d32010-01-19 21:44:56 +00001978 Error(Parser.getTok().getLoc(),
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001979 "expected comma in scale expression");
Craig Topper062a2ba2014-04-25 05:30:21 +00001980 return nullptr;
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001981 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00001982 Parser.Lex(); // Eat the comma.
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001983
1984 if (getLexer().isNot(AsmToken::RParen)) {
Sean Callanan936b0d32010-01-19 21:44:56 +00001985 SMLoc Loc = Parser.getTok().getLoc();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001986
1987 int64_t ScaleVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00001988 if (getParser().parseAbsoluteExpression(ScaleVal)){
Kevin Enderbydeed5aa2012-03-09 22:24:10 +00001989 Error(Loc, "expected scale expression");
Craig Topper062a2ba2014-04-25 05:30:21 +00001990 return nullptr;
Craig Topper6bf3ed42012-07-18 04:59:16 +00001991 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001992
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001993 // Validate the scale amount.
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +00001994 if (X86MCRegisterClasses[X86::GR16RegClassID].contains(BaseReg) &&
David Woodhouse6dbda442014-01-08 12:58:28 +00001995 ScaleVal != 1) {
1996 Error(Loc, "scale factor in 16-bit address must be 1");
Craig Topper062a2ba2014-04-25 05:30:21 +00001997 return nullptr;
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +00001998 }
1999 if (ScaleVal != 1 && ScaleVal != 2 && ScaleVal != 4 &&
2000 ScaleVal != 8) {
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00002001 Error(Loc, "scale factor in address must be 1, 2, 4 or 8");
Craig Topper062a2ba2014-04-25 05:30:21 +00002002 return nullptr;
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00002003 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002004 Scale = (unsigned)ScaleVal;
2005 }
2006 }
2007 } else if (getLexer().isNot(AsmToken::RParen)) {
Daniel Dunbar94b84a12010-08-24 19:13:38 +00002008 // A scale amount without an index is ignored.
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002009 // index.
Sean Callanan936b0d32010-01-19 21:44:56 +00002010 SMLoc Loc = Parser.getTok().getLoc();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002011
2012 int64_t Value;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002013 if (getParser().parseAbsoluteExpression(Value))
Craig Topper062a2ba2014-04-25 05:30:21 +00002014 return nullptr;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00002015
Daniel Dunbar94b84a12010-08-24 19:13:38 +00002016 if (Value != 1)
2017 Warning(Loc, "scale factor without index register is ignored");
2018 Scale = 1;
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002019 }
2020 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00002021
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002022 // Ok, we've eaten the memory operand, verify we have a ')' and eat it too.
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00002023 if (getLexer().isNot(AsmToken::RParen)) {
Sean Callanan936b0d32010-01-19 21:44:56 +00002024 Error(Parser.getTok().getLoc(), "unexpected token in memory operand");
Craig Topper062a2ba2014-04-25 05:30:21 +00002025 return nullptr;
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00002026 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002027 SMLoc MemEnd = Parser.getTok().getEndLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00002028 Parser.Lex(); // Eat the ')'.
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00002029
David Woodhouse6dbda442014-01-08 12:58:28 +00002030 // Check for use of invalid 16-bit registers. Only BX/BP/SI/DI are allowed,
2031 // and then only in non-64-bit modes. Except for DX, which is a special case
2032 // because an unofficial form of in/out instructions uses it.
2033 if (X86MCRegisterClasses[X86::GR16RegClassID].contains(BaseReg) &&
2034 (is64BitMode() || (BaseReg != X86::BX && BaseReg != X86::BP &&
2035 BaseReg != X86::SI && BaseReg != X86::DI)) &&
2036 BaseReg != X86::DX) {
2037 Error(BaseLoc, "invalid 16-bit base register");
Craig Topper062a2ba2014-04-25 05:30:21 +00002038 return nullptr;
David Woodhouse6dbda442014-01-08 12:58:28 +00002039 }
2040 if (BaseReg == 0 &&
2041 X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg)) {
2042 Error(IndexLoc, "16-bit memory operand may not include only index register");
Craig Topper062a2ba2014-04-25 05:30:21 +00002043 return nullptr;
David Woodhouse6dbda442014-01-08 12:58:28 +00002044 }
Kevin Enderbybc570f22014-01-23 22:34:42 +00002045
2046 StringRef ErrMsg;
2047 if (CheckBaseRegAndIndexReg(BaseReg, IndexReg, ErrMsg)) {
2048 Error(BaseLoc, ErrMsg);
Craig Topper062a2ba2014-04-25 05:30:21 +00002049 return nullptr;
Kevin Enderbyfb3110b2012-03-12 21:32:09 +00002050 }
2051
Reid Klecknerb7e2f602014-07-31 23:26:35 +00002052 if (SegReg || BaseReg || IndexReg)
Craig Topper055845f2015-01-02 07:02:25 +00002053 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, BaseReg,
2054 IndexReg, Scale, MemStart, MemEnd);
2055 return X86Operand::CreateMem(getPointerWidth(), Disp, MemStart, MemEnd);
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002056}
2057
David Blaikie960ea3f2014-06-08 16:18:35 +00002058bool X86AsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
2059 SMLoc NameLoc, OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002060 MCAsmParser &Parser = getParser();
Chad Rosierf0e87202012-10-25 20:41:34 +00002061 InstInfo = &Info;
Chris Lattner2cb092d2010-10-30 19:23:13 +00002062 StringRef PatchedName = Name;
Daniel Dunbar0e767d72010-05-25 19:49:32 +00002063
Chris Lattner7e8a99b2010-11-28 20:23:50 +00002064 // FIXME: Hack to recognize setneb as setne.
2065 if (PatchedName.startswith("set") && PatchedName.endswith("b") &&
2066 PatchedName != "setb" && PatchedName != "setnb")
2067 PatchedName = PatchedName.substr(0, Name.size()-1);
Chad Rosier51afe632012-06-27 22:34:28 +00002068
Daniel Dunbar0e767d72010-05-25 19:49:32 +00002069 // FIXME: Hack to recognize cmp<comparison code>{ss,sd,ps,pd}.
Bruno Cardoso Lopes3183dd52010-06-23 21:10:57 +00002070 if ((PatchedName.startswith("cmp") || PatchedName.startswith("vcmp")) &&
Daniel Dunbar0e767d72010-05-25 19:49:32 +00002071 (PatchedName.endswith("ss") || PatchedName.endswith("sd") ||
2072 PatchedName.endswith("ps") || PatchedName.endswith("pd"))) {
Craig Toppera0a603e2012-03-29 07:11:23 +00002073 bool IsVCMP = PatchedName[0] == 'v';
Craig Topper78c424d2015-02-15 07:13:48 +00002074 unsigned CCIdx = IsVCMP ? 4 : 3;
2075 unsigned ComparisonCode = StringSwitch<unsigned>(
2076 PatchedName.slice(CCIdx, PatchedName.size() - 2))
Craig Toppera0a603e2012-03-29 07:11:23 +00002077 .Case("eq", 0x00)
2078 .Case("lt", 0x01)
2079 .Case("le", 0x02)
2080 .Case("unord", 0x03)
2081 .Case("neq", 0x04)
2082 .Case("nlt", 0x05)
2083 .Case("nle", 0x06)
2084 .Case("ord", 0x07)
2085 /* AVX only from here */
2086 .Case("eq_uq", 0x08)
2087 .Case("nge", 0x09)
Bruno Cardoso Lopes6c614512010-07-07 22:24:03 +00002088 .Case("ngt", 0x0A)
2089 .Case("false", 0x0B)
2090 .Case("neq_oq", 0x0C)
2091 .Case("ge", 0x0D)
2092 .Case("gt", 0x0E)
2093 .Case("true", 0x0F)
2094 .Case("eq_os", 0x10)
2095 .Case("lt_oq", 0x11)
2096 .Case("le_oq", 0x12)
2097 .Case("unord_s", 0x13)
2098 .Case("neq_us", 0x14)
2099 .Case("nlt_uq", 0x15)
2100 .Case("nle_uq", 0x16)
2101 .Case("ord_s", 0x17)
2102 .Case("eq_us", 0x18)
2103 .Case("nge_uq", 0x19)
2104 .Case("ngt_uq", 0x1A)
2105 .Case("false_os", 0x1B)
2106 .Case("neq_os", 0x1C)
2107 .Case("ge_oq", 0x1D)
2108 .Case("gt_oq", 0x1E)
2109 .Case("true_us", 0x1F)
Daniel Dunbar0e767d72010-05-25 19:49:32 +00002110 .Default(~0U);
Craig Topper78c424d2015-02-15 07:13:48 +00002111 if (ComparisonCode != ~0U && (IsVCMP || ComparisonCode < 8)) {
Craig Topper43860832015-02-14 21:54:03 +00002112
Craig Topper78c424d2015-02-15 07:13:48 +00002113 Operands.push_back(X86Operand::CreateToken(PatchedName.slice(0, CCIdx),
Craig Topper43860832015-02-14 21:54:03 +00002114 NameLoc));
2115
Jim Grosbach13760bd2015-05-30 01:25:56 +00002116 const MCExpr *ImmOp = MCConstantExpr::create(ComparisonCode,
Craig Topper43860832015-02-14 21:54:03 +00002117 getParser().getContext());
2118 Operands.push_back(X86Operand::CreateImm(ImmOp, NameLoc, NameLoc));
2119
2120 PatchedName = PatchedName.substr(PatchedName.size() - 2);
Daniel Dunbar0e767d72010-05-25 19:49:32 +00002121 }
2122 }
Bruno Cardoso Lopesea0e05a2010-07-23 18:41:12 +00002123
Craig Topper78c424d2015-02-15 07:13:48 +00002124 // FIXME: Hack to recognize vpcmp<comparison code>{ub,uw,ud,uq,b,w,d,q}.
2125 if (PatchedName.startswith("vpcmp") &&
2126 (PatchedName.endswith("b") || PatchedName.endswith("w") ||
2127 PatchedName.endswith("d") || PatchedName.endswith("q"))) {
2128 unsigned CCIdx = PatchedName.drop_back().back() == 'u' ? 2 : 1;
2129 unsigned ComparisonCode = StringSwitch<unsigned>(
2130 PatchedName.slice(5, PatchedName.size() - CCIdx))
2131 .Case("eq", 0x0) // Only allowed on unsigned. Checked below.
2132 .Case("lt", 0x1)
2133 .Case("le", 0x2)
2134 //.Case("false", 0x3) // Not a documented alias.
2135 .Case("neq", 0x4)
2136 .Case("nlt", 0x5)
2137 .Case("nle", 0x6)
2138 //.Case("true", 0x7) // Not a documented alias.
2139 .Default(~0U);
2140 if (ComparisonCode != ~0U && (ComparisonCode != 0 || CCIdx == 2)) {
2141 Operands.push_back(X86Operand::CreateToken("vpcmp", NameLoc));
2142
Jim Grosbach13760bd2015-05-30 01:25:56 +00002143 const MCExpr *ImmOp = MCConstantExpr::create(ComparisonCode,
Craig Topper78c424d2015-02-15 07:13:48 +00002144 getParser().getContext());
2145 Operands.push_back(X86Operand::CreateImm(ImmOp, NameLoc, NameLoc));
2146
2147 PatchedName = PatchedName.substr(PatchedName.size() - CCIdx);
2148 }
2149 }
2150
Craig Topper916708f2015-02-13 07:42:25 +00002151 // FIXME: Hack to recognize vpcom<comparison code>{ub,uw,ud,uq,b,w,d,q}.
2152 if (PatchedName.startswith("vpcom") &&
2153 (PatchedName.endswith("b") || PatchedName.endswith("w") ||
2154 PatchedName.endswith("d") || PatchedName.endswith("q"))) {
Craig Topper78c424d2015-02-15 07:13:48 +00002155 unsigned CCIdx = PatchedName.drop_back().back() == 'u' ? 2 : 1;
2156 unsigned ComparisonCode = StringSwitch<unsigned>(
2157 PatchedName.slice(5, PatchedName.size() - CCIdx))
Craig Topper916708f2015-02-13 07:42:25 +00002158 .Case("lt", 0x0)
2159 .Case("le", 0x1)
2160 .Case("gt", 0x2)
2161 .Case("ge", 0x3)
2162 .Case("eq", 0x4)
2163 .Case("neq", 0x5)
2164 .Case("false", 0x6)
2165 .Case("true", 0x7)
2166 .Default(~0U);
Craig Topper78c424d2015-02-15 07:13:48 +00002167 if (ComparisonCode != ~0U) {
Craig Topper916708f2015-02-13 07:42:25 +00002168 Operands.push_back(X86Operand::CreateToken("vpcom", NameLoc));
2169
Jim Grosbach13760bd2015-05-30 01:25:56 +00002170 const MCExpr *ImmOp = MCConstantExpr::create(ComparisonCode,
Craig Topper916708f2015-02-13 07:42:25 +00002171 getParser().getContext());
2172 Operands.push_back(X86Operand::CreateImm(ImmOp, NameLoc, NameLoc));
2173
Craig Topper78c424d2015-02-15 07:13:48 +00002174 PatchedName = PatchedName.substr(PatchedName.size() - CCIdx);
Craig Topper916708f2015-02-13 07:42:25 +00002175 }
2176 }
2177
Daniel Dunbar3e0c9792010-02-10 21:19:28 +00002178 Operands.push_back(X86Operand::CreateToken(PatchedName, NameLoc));
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002179
Chris Lattner086a83a2010-09-08 05:17:37 +00002180 // Determine whether this is an instruction prefix.
2181 bool isPrefix =
Chris Lattner2cb092d2010-10-30 19:23:13 +00002182 Name == "lock" || Name == "rep" ||
2183 Name == "repe" || Name == "repz" ||
Rafael Espindolaf6c05b12010-11-23 11:23:24 +00002184 Name == "repne" || Name == "repnz" ||
Rafael Espindolaeab08002010-11-27 20:29:45 +00002185 Name == "rex64" || Name == "data16";
Michael J. Spencer530ce852010-10-09 11:00:50 +00002186
Chris Lattner086a83a2010-09-08 05:17:37 +00002187 // This does the actual operand parsing. Don't parse any more if we have a
2188 // prefix juxtaposed with an operation like "lock incl 4(%rax)", because we
2189 // just want to parse the "lock" as the first instruction and the "incl" as
2190 // the next one.
2191 if (getLexer().isNot(AsmToken::EndOfStatement) && !isPrefix) {
Daniel Dunbar71527c12009-08-11 05:00:25 +00002192
2193 // Parse '*' modifier.
Alp Tokera5b88a52013-12-02 16:06:06 +00002194 if (getLexer().is(AsmToken::Star))
2195 Operands.push_back(X86Operand::CreateToken("*", consumeToken()));
Daniel Dunbar71527c12009-08-11 05:00:25 +00002196
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002197 // Read the operands.
2198 while(1) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002199 if (std::unique_ptr<X86Operand> Op = ParseOperand()) {
2200 Operands.push_back(std::move(Op));
2201 if (!HandleAVX512Operand(Operands, *Operands.back()))
Elena Demikhovsky89529742013-09-12 08:55:00 +00002202 return true;
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002203 } else {
2204 Parser.eatToEndOfStatement();
2205 return true;
Elena Demikhovsky89529742013-09-12 08:55:00 +00002206 }
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002207 // check for comma and eat it
2208 if (getLexer().is(AsmToken::Comma))
2209 Parser.Lex();
2210 else
2211 break;
2212 }
Elena Demikhovsky89529742013-09-12 08:55:00 +00002213
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002214 if (getLexer().isNot(AsmToken::EndOfStatement))
Elena Demikhovsky9f09b3e2014-02-20 07:00:10 +00002215 return ErrorAndEatStatement(getLexer().getLoc(),
2216 "unexpected token in argument list");
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002217 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002218
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002219 // Consume the EndOfStatement or the prefix separator Slash
Elena Demikhovsky9f09b3e2014-02-20 07:00:10 +00002220 if (getLexer().is(AsmToken::EndOfStatement) ||
2221 (isPrefix && getLexer().is(AsmToken::Slash)))
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002222 Parser.Lex();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002223
Chris Lattnerb6f8e822010-11-06 19:25:43 +00002224 // This is a terrible hack to handle "out[bwl]? %al, (%dx)" ->
2225 // "outb %al, %dx". Out doesn't take a memory form, but this is a widely
2226 // documented form in various unofficial manuals, so a lot of code uses it.
2227 if ((Name == "outb" || Name == "outw" || Name == "outl" || Name == "out") &&
2228 Operands.size() == 3) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002229 X86Operand &Op = (X86Operand &)*Operands.back();
Chris Lattnerb6f8e822010-11-06 19:25:43 +00002230 if (Op.isMem() && Op.Mem.SegReg == 0 &&
2231 isa<MCConstantExpr>(Op.Mem.Disp) &&
2232 cast<MCConstantExpr>(Op.Mem.Disp)->getValue() == 0 &&
2233 Op.Mem.BaseReg == MatchRegisterName("dx") && Op.Mem.IndexReg == 0) {
2234 SMLoc Loc = Op.getEndLoc();
2235 Operands.back() = X86Operand::CreateReg(Op.Mem.BaseReg, Loc, Loc);
Chris Lattnerb6f8e822010-11-06 19:25:43 +00002236 }
2237 }
Joerg Sonnenbergerb7e635d2011-02-22 20:40:09 +00002238 // Same hack for "in[bwl]? (%dx), %al" -> "inb %dx, %al".
2239 if ((Name == "inb" || Name == "inw" || Name == "inl" || Name == "in") &&
2240 Operands.size() == 3) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002241 X86Operand &Op = (X86Operand &)*Operands[1];
Joerg Sonnenbergerb7e635d2011-02-22 20:40:09 +00002242 if (Op.isMem() && Op.Mem.SegReg == 0 &&
2243 isa<MCConstantExpr>(Op.Mem.Disp) &&
2244 cast<MCConstantExpr>(Op.Mem.Disp)->getValue() == 0 &&
2245 Op.Mem.BaseReg == MatchRegisterName("dx") && Op.Mem.IndexReg == 0) {
2246 SMLoc Loc = Op.getEndLoc();
David Blaikie960ea3f2014-06-08 16:18:35 +00002247 Operands[1] = X86Operand::CreateReg(Op.Mem.BaseReg, Loc, Loc);
Joerg Sonnenbergerb7e635d2011-02-22 20:40:09 +00002248 }
2249 }
David Woodhouse4ce66062014-01-22 15:08:55 +00002250
2251 // Append default arguments to "ins[bwld]"
2252 if (Name.startswith("ins") && Operands.size() == 1 &&
NAKAMURA Takumi70ad98a2015-09-22 11:13:55 +00002253 (Name == "insb" || Name == "insw" || Name == "insl" || Name == "insd")) {
2254 AddDefaultSrcDestOperands(Operands,
Michael Kupersteinffcc7662015-07-23 10:23:48 +00002255 X86Operand::CreateReg(X86::DX, NameLoc, NameLoc),
2256 DefaultMemDIOperand(NameLoc));
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002257 }
2258
David Woodhousec472b812014-01-22 15:08:49 +00002259 // Append default arguments to "outs[bwld]"
2260 if (Name.startswith("outs") && Operands.size() == 1 &&
2261 (Name == "outsb" || Name == "outsw" || Name == "outsl" ||
2262 Name == "outsd" )) {
Michael Kupersteinffcc7662015-07-23 10:23:48 +00002263 AddDefaultSrcDestOperands(Operands,
2264 DefaultMemSIOperand(NameLoc),
2265 X86Operand::CreateReg(X86::DX, NameLoc, NameLoc));
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002266 }
2267
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00002268 // Transform "lods[bwlq]" into "lods[bwlq] ($SIREG)" for appropriate
2269 // values of $SIREG according to the mode. It would be nice if this
2270 // could be achieved with InstAlias in the tables.
2271 if (Name.startswith("lods") && Operands.size() == 1 &&
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002272 (Name == "lods" || Name == "lodsb" || Name == "lodsw" ||
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00002273 Name == "lodsl" || Name == "lodsd" || Name == "lodsq"))
2274 Operands.push_back(DefaultMemSIOperand(NameLoc));
2275
David Woodhouseb33c2ef2014-01-22 15:08:21 +00002276 // Transform "stos[bwlq]" into "stos[bwlq] ($DIREG)" for appropriate
2277 // values of $DIREG according to the mode. It would be nice if this
2278 // could be achieved with InstAlias in the tables.
2279 if (Name.startswith("stos") && Operands.size() == 1 &&
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002280 (Name == "stos" || Name == "stosb" || Name == "stosw" ||
David Woodhouseb33c2ef2014-01-22 15:08:21 +00002281 Name == "stosl" || Name == "stosd" || Name == "stosq"))
2282 Operands.push_back(DefaultMemDIOperand(NameLoc));
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002283
David Woodhouse20fe4802014-01-22 15:08:27 +00002284 // Transform "scas[bwlq]" into "scas[bwlq] ($DIREG)" for appropriate
2285 // values of $DIREG according to the mode. It would be nice if this
2286 // could be achieved with InstAlias in the tables.
2287 if (Name.startswith("scas") && Operands.size() == 1 &&
2288 (Name == "scas" || Name == "scasb" || Name == "scasw" ||
2289 Name == "scasl" || Name == "scasd" || Name == "scasq"))
2290 Operands.push_back(DefaultMemDIOperand(NameLoc));
2291
David Woodhouse9bbf7ca2014-01-22 15:08:36 +00002292 // Add default SI and DI operands to "cmps[bwlq]".
2293 if (Name.startswith("cmps") &&
2294 (Name == "cmps" || Name == "cmpsb" || Name == "cmpsw" ||
2295 Name == "cmpsl" || Name == "cmpsd" || Name == "cmpsq")) {
2296 if (Operands.size() == 1) {
Michael Kupersteinffcc7662015-07-23 10:23:48 +00002297 AddDefaultSrcDestOperands(Operands,
2298 DefaultMemDIOperand(NameLoc),
2299 DefaultMemSIOperand(NameLoc));
David Woodhouse9bbf7ca2014-01-22 15:08:36 +00002300 } else if (Operands.size() == 3) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002301 X86Operand &Op = (X86Operand &)*Operands[1];
2302 X86Operand &Op2 = (X86Operand &)*Operands[2];
David Woodhouse9bbf7ca2014-01-22 15:08:36 +00002303 if (!doSrcDstMatch(Op, Op2))
2304 return Error(Op.getStartLoc(),
2305 "mismatching source and destination index registers");
2306 }
2307 }
2308
David Woodhouse6f417de2014-01-22 15:08:42 +00002309 // Add default SI and DI operands to "movs[bwlq]".
2310 if ((Name.startswith("movs") &&
2311 (Name == "movs" || Name == "movsb" || Name == "movsw" ||
2312 Name == "movsl" || Name == "movsd" || Name == "movsq")) ||
2313 (Name.startswith("smov") &&
2314 (Name == "smov" || Name == "smovb" || Name == "smovw" ||
2315 Name == "smovl" || Name == "smovd" || Name == "smovq"))) {
2316 if (Operands.size() == 1) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002317 if (Name == "movsd")
David Woodhouse6f417de2014-01-22 15:08:42 +00002318 Operands.back() = X86Operand::CreateToken("movsl", NameLoc);
Michael Kupersteinffcc7662015-07-23 10:23:48 +00002319 AddDefaultSrcDestOperands(Operands,
2320 DefaultMemSIOperand(NameLoc),
2321 DefaultMemDIOperand(NameLoc));
David Woodhouse6f417de2014-01-22 15:08:42 +00002322 } else if (Operands.size() == 3) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002323 X86Operand &Op = (X86Operand &)*Operands[1];
2324 X86Operand &Op2 = (X86Operand &)*Operands[2];
David Woodhouse6f417de2014-01-22 15:08:42 +00002325 if (!doSrcDstMatch(Op, Op2))
2326 return Error(Op.getStartLoc(),
2327 "mismatching source and destination index registers");
2328 }
2329 }
2330
Chris Lattner4bd21712010-09-15 04:33:27 +00002331 // FIXME: Hack to handle recognize s{hr,ar,hl} $1, <op>. Canonicalize to
Chris Lattner30561ab2010-09-11 16:32:12 +00002332 // "shift <op>".
Daniel Dunbar18fc3442010-03-13 00:47:29 +00002333 if ((Name.startswith("shr") || Name.startswith("sar") ||
Chris Lattner64f91b92010-11-06 21:23:40 +00002334 Name.startswith("shl") || Name.startswith("sal") ||
2335 Name.startswith("rcl") || Name.startswith("rcr") ||
2336 Name.startswith("rol") || Name.startswith("ror")) &&
Chris Lattner4cfbcdc2010-09-06 18:32:06 +00002337 Operands.size() == 3) {
Devang Patel9a9bb5c2012-01-30 20:02:42 +00002338 if (isParsingIntelSyntax()) {
Devang Patela410ed32012-01-24 21:43:36 +00002339 // Intel syntax
David Blaikie960ea3f2014-06-08 16:18:35 +00002340 X86Operand &Op1 = static_cast<X86Operand &>(*Operands[2]);
2341 if (Op1.isImm() && isa<MCConstantExpr>(Op1.getImm()) &&
2342 cast<MCConstantExpr>(Op1.getImm())->getValue() == 1)
Craig Topper6bf3ed42012-07-18 04:59:16 +00002343 Operands.pop_back();
Devang Patela410ed32012-01-24 21:43:36 +00002344 } else {
David Blaikie960ea3f2014-06-08 16:18:35 +00002345 X86Operand &Op1 = static_cast<X86Operand &>(*Operands[1]);
2346 if (Op1.isImm() && isa<MCConstantExpr>(Op1.getImm()) &&
2347 cast<MCConstantExpr>(Op1.getImm())->getValue() == 1)
Craig Topper6bf3ed42012-07-18 04:59:16 +00002348 Operands.erase(Operands.begin() + 1);
Chris Lattner4cfbcdc2010-09-06 18:32:06 +00002349 }
Daniel Dunbarfbd12cc2010-03-20 22:36:38 +00002350 }
Chad Rosier51afe632012-06-27 22:34:28 +00002351
Chris Lattnerfc4fe002011-04-09 19:41:05 +00002352 // Transforms "int $3" into "int3" as a size optimization. We can't write an
2353 // instalias with an immediate operand yet.
2354 if (Name == "int" && Operands.size() == 2) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002355 X86Operand &Op1 = static_cast<X86Operand &>(*Operands[1]);
Duncan P. N. Exon Smithd5313222015-07-23 19:27:07 +00002356 if (Op1.isImm())
2357 if (auto *CE = dyn_cast<MCConstantExpr>(Op1.getImm()))
2358 if (CE->getValue() == 3) {
2359 Operands.erase(Operands.begin() + 1);
2360 static_cast<X86Operand &>(*Operands[0]).setTokenValue("int3");
2361 }
Chris Lattnerfc4fe002011-04-09 19:41:05 +00002362 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002363
Chris Lattnerf29c0b62010-01-14 22:21:20 +00002364 return false;
Daniel Dunbar3c2a8932009-07-20 18:55:04 +00002365}
2366
Craig Topper7e9a1cb2013-03-18 02:53:34 +00002367static bool convertToSExti8(MCInst &Inst, unsigned Opcode, unsigned Reg,
2368 bool isCmp) {
2369 MCInst TmpInst;
2370 TmpInst.setOpcode(Opcode);
2371 if (!isCmp)
Jim Grosbache9119e42015-05-13 18:37:00 +00002372 TmpInst.addOperand(MCOperand::createReg(Reg));
2373 TmpInst.addOperand(MCOperand::createReg(Reg));
Craig Topper7e9a1cb2013-03-18 02:53:34 +00002374 TmpInst.addOperand(Inst.getOperand(0));
2375 Inst = TmpInst;
2376 return true;
2377}
2378
2379static bool convert16i16to16ri8(MCInst &Inst, unsigned Opcode,
2380 bool isCmp = false) {
2381 if (!Inst.getOperand(0).isImm() ||
2382 !isImmSExti16i8Value(Inst.getOperand(0).getImm()))
2383 return false;
2384
2385 return convertToSExti8(Inst, Opcode, X86::AX, isCmp);
2386}
2387
2388static bool convert32i32to32ri8(MCInst &Inst, unsigned Opcode,
2389 bool isCmp = false) {
2390 if (!Inst.getOperand(0).isImm() ||
2391 !isImmSExti32i8Value(Inst.getOperand(0).getImm()))
2392 return false;
2393
2394 return convertToSExti8(Inst, Opcode, X86::EAX, isCmp);
2395}
2396
2397static bool convert64i32to64ri8(MCInst &Inst, unsigned Opcode,
2398 bool isCmp = false) {
2399 if (!Inst.getOperand(0).isImm() ||
2400 !isImmSExti64i8Value(Inst.getOperand(0).getImm()))
2401 return false;
2402
2403 return convertToSExti8(Inst, Opcode, X86::RAX, isCmp);
2404}
2405
Saleem Abdulrasoolca24b1d2015-01-14 05:10:21 +00002406bool X86AsmParser::validateInstruction(MCInst &Inst, const OperandVector &Ops) {
2407 switch (Inst.getOpcode()) {
2408 default: return true;
2409 case X86::INT:
David Majnemer7efc6132015-01-14 06:14:36 +00002410 X86Operand &Op = static_cast<X86Operand &>(*Ops[1]);
2411 assert(Op.isImm() && "expected immediate");
2412 int64_t Res;
Jim Grosbach13760bd2015-05-30 01:25:56 +00002413 if (!Op.getImm()->evaluateAsAbsolute(Res) || Res > 255) {
David Majnemer7efc6132015-01-14 06:14:36 +00002414 Error(Op.getStartLoc(), "interrupt vector must be in range [0-255]");
Saleem Abdulrasoolca24b1d2015-01-14 05:10:21 +00002415 return false;
2416 }
2417 return true;
2418 }
2419 llvm_unreachable("handle the instruction appropriately");
2420}
2421
David Blaikie960ea3f2014-06-08 16:18:35 +00002422bool X86AsmParser::processInstruction(MCInst &Inst, const OperandVector &Ops) {
Devang Patelde47cce2012-01-18 22:42:29 +00002423 switch (Inst.getOpcode()) {
2424 default: return false;
Craig Topper7e9a1cb2013-03-18 02:53:34 +00002425 case X86::AND16i16: return convert16i16to16ri8(Inst, X86::AND16ri8);
2426 case X86::AND32i32: return convert32i32to32ri8(Inst, X86::AND32ri8);
2427 case X86::AND64i32: return convert64i32to64ri8(Inst, X86::AND64ri8);
2428 case X86::XOR16i16: return convert16i16to16ri8(Inst, X86::XOR16ri8);
2429 case X86::XOR32i32: return convert32i32to32ri8(Inst, X86::XOR32ri8);
2430 case X86::XOR64i32: return convert64i32to64ri8(Inst, X86::XOR64ri8);
2431 case X86::OR16i16: return convert16i16to16ri8(Inst, X86::OR16ri8);
2432 case X86::OR32i32: return convert32i32to32ri8(Inst, X86::OR32ri8);
2433 case X86::OR64i32: return convert64i32to64ri8(Inst, X86::OR64ri8);
2434 case X86::CMP16i16: return convert16i16to16ri8(Inst, X86::CMP16ri8, true);
2435 case X86::CMP32i32: return convert32i32to32ri8(Inst, X86::CMP32ri8, true);
2436 case X86::CMP64i32: return convert64i32to64ri8(Inst, X86::CMP64ri8, true);
2437 case X86::ADD16i16: return convert16i16to16ri8(Inst, X86::ADD16ri8);
2438 case X86::ADD32i32: return convert32i32to32ri8(Inst, X86::ADD32ri8);
2439 case X86::ADD64i32: return convert64i32to64ri8(Inst, X86::ADD64ri8);
2440 case X86::SUB16i16: return convert16i16to16ri8(Inst, X86::SUB16ri8);
2441 case X86::SUB32i32: return convert32i32to32ri8(Inst, X86::SUB32ri8);
2442 case X86::SUB64i32: return convert64i32to64ri8(Inst, X86::SUB64ri8);
Craig Topper0498b882013-03-18 03:34:55 +00002443 case X86::ADC16i16: return convert16i16to16ri8(Inst, X86::ADC16ri8);
2444 case X86::ADC32i32: return convert32i32to32ri8(Inst, X86::ADC32ri8);
2445 case X86::ADC64i32: return convert64i32to64ri8(Inst, X86::ADC64ri8);
2446 case X86::SBB16i16: return convert16i16to16ri8(Inst, X86::SBB16ri8);
2447 case X86::SBB32i32: return convert32i32to32ri8(Inst, X86::SBB32ri8);
2448 case X86::SBB64i32: return convert64i32to64ri8(Inst, X86::SBB64ri8);
Craig Toppera0e07352013-10-07 05:42:48 +00002449 case X86::VMOVAPDrr:
2450 case X86::VMOVAPDYrr:
2451 case X86::VMOVAPSrr:
2452 case X86::VMOVAPSYrr:
2453 case X86::VMOVDQArr:
2454 case X86::VMOVDQAYrr:
2455 case X86::VMOVDQUrr:
2456 case X86::VMOVDQUYrr:
2457 case X86::VMOVUPDrr:
2458 case X86::VMOVUPDYrr:
2459 case X86::VMOVUPSrr:
2460 case X86::VMOVUPSYrr: {
2461 if (X86II::isX86_64ExtendedReg(Inst.getOperand(0).getReg()) ||
2462 !X86II::isX86_64ExtendedReg(Inst.getOperand(1).getReg()))
2463 return false;
2464
2465 unsigned NewOpc;
2466 switch (Inst.getOpcode()) {
2467 default: llvm_unreachable("Invalid opcode");
2468 case X86::VMOVAPDrr: NewOpc = X86::VMOVAPDrr_REV; break;
2469 case X86::VMOVAPDYrr: NewOpc = X86::VMOVAPDYrr_REV; break;
2470 case X86::VMOVAPSrr: NewOpc = X86::VMOVAPSrr_REV; break;
2471 case X86::VMOVAPSYrr: NewOpc = X86::VMOVAPSYrr_REV; break;
2472 case X86::VMOVDQArr: NewOpc = X86::VMOVDQArr_REV; break;
2473 case X86::VMOVDQAYrr: NewOpc = X86::VMOVDQAYrr_REV; break;
2474 case X86::VMOVDQUrr: NewOpc = X86::VMOVDQUrr_REV; break;
2475 case X86::VMOVDQUYrr: NewOpc = X86::VMOVDQUYrr_REV; break;
2476 case X86::VMOVUPDrr: NewOpc = X86::VMOVUPDrr_REV; break;
2477 case X86::VMOVUPDYrr: NewOpc = X86::VMOVUPDYrr_REV; break;
2478 case X86::VMOVUPSrr: NewOpc = X86::VMOVUPSrr_REV; break;
2479 case X86::VMOVUPSYrr: NewOpc = X86::VMOVUPSYrr_REV; break;
2480 }
2481 Inst.setOpcode(NewOpc);
2482 return true;
2483 }
2484 case X86::VMOVSDrr:
2485 case X86::VMOVSSrr: {
2486 if (X86II::isX86_64ExtendedReg(Inst.getOperand(0).getReg()) ||
2487 !X86II::isX86_64ExtendedReg(Inst.getOperand(2).getReg()))
2488 return false;
2489 unsigned NewOpc;
2490 switch (Inst.getOpcode()) {
2491 default: llvm_unreachable("Invalid opcode");
2492 case X86::VMOVSDrr: NewOpc = X86::VMOVSDrr_REV; break;
2493 case X86::VMOVSSrr: NewOpc = X86::VMOVSSrr_REV; break;
2494 }
2495 Inst.setOpcode(NewOpc);
2496 return true;
2497 }
Devang Patelde47cce2012-01-18 22:42:29 +00002498 }
Devang Patelde47cce2012-01-18 22:42:29 +00002499}
2500
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002501static const char *getSubtargetFeatureName(uint64_t Val);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002502
David Blaikie960ea3f2014-06-08 16:18:35 +00002503void X86AsmParser::EmitInstruction(MCInst &Inst, OperandVector &Operands,
2504 MCStreamer &Out) {
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +00002505 Instrumentation->InstrumentAndEmitInstruction(Inst, Operands, getContext(),
2506 MII, Out);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002507}
2508
David Blaikie960ea3f2014-06-08 16:18:35 +00002509bool X86AsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
2510 OperandVector &Operands,
Tim Northover26bb14e2014-08-18 11:49:42 +00002511 MCStreamer &Out, uint64_t &ErrorInfo,
David Blaikie960ea3f2014-06-08 16:18:35 +00002512 bool MatchingInlineAsm) {
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002513 if (isParsingIntelSyntax())
2514 return MatchAndEmitIntelInstruction(IDLoc, Opcode, Operands, Out, ErrorInfo,
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002515 MatchingInlineAsm);
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002516 return MatchAndEmitATTInstruction(IDLoc, Opcode, Operands, Out, ErrorInfo,
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002517 MatchingInlineAsm);
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002518}
Daniel Dunbar2ecc3bb2010-08-12 00:55:38 +00002519
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002520void X86AsmParser::MatchFPUWaitAlias(SMLoc IDLoc, X86Operand &Op,
2521 OperandVector &Operands, MCStreamer &Out,
2522 bool MatchingInlineAsm) {
Chris Lattnera63292a2010-09-29 01:50:45 +00002523 // FIXME: This should be replaced with a real .td file alias mechanism.
Chad Rosier3b1336c2012-08-28 23:57:47 +00002524 // Also, MatchInstructionImpl should actually *do* the EmitInstruction
Chris Lattner4869d342010-11-06 19:57:21 +00002525 // call.
Reid Klecknerb1f2d2f2014-07-31 00:07:33 +00002526 const char *Repl = StringSwitch<const char *>(Op.getToken())
2527 .Case("finit", "fninit")
2528 .Case("fsave", "fnsave")
2529 .Case("fstcw", "fnstcw")
2530 .Case("fstcww", "fnstcw")
2531 .Case("fstenv", "fnstenv")
2532 .Case("fstsw", "fnstsw")
2533 .Case("fstsww", "fnstsw")
2534 .Case("fclex", "fnclex")
2535 .Default(nullptr);
2536 if (Repl) {
Chris Lattnera63292a2010-09-29 01:50:45 +00002537 MCInst Inst;
2538 Inst.setOpcode(X86::WAIT);
Jim Grosbach8f28dbd2012-01-27 00:51:27 +00002539 Inst.setLoc(IDLoc);
Chad Rosier4453e842012-10-12 23:09:25 +00002540 if (!MatchingInlineAsm)
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002541 EmitInstruction(Inst, Operands, Out);
Chris Lattneradc0dbe2010-09-30 16:39:29 +00002542 Operands[0] = X86Operand::CreateToken(Repl, IDLoc);
Chris Lattnera63292a2010-09-29 01:50:45 +00002543 }
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002544}
2545
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002546bool X86AsmParser::ErrorMissingFeature(SMLoc IDLoc, uint64_t ErrorInfo,
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002547 bool MatchingInlineAsm) {
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002548 assert(ErrorInfo && "Unknown missing feature!");
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002549 ArrayRef<SMRange> EmptyRanges = None;
2550 SmallString<126> Msg;
2551 raw_svector_ostream OS(Msg);
2552 OS << "instruction requires:";
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002553 uint64_t Mask = 1;
2554 for (unsigned i = 0; i < (sizeof(ErrorInfo)*8-1); ++i) {
2555 if (ErrorInfo & Mask)
2556 OS << ' ' << getSubtargetFeatureName(ErrorInfo & Mask);
2557 Mask <<= 1;
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002558 }
2559 return Error(IDLoc, OS.str(), EmptyRanges, MatchingInlineAsm);
2560}
2561
2562bool X86AsmParser::MatchAndEmitATTInstruction(SMLoc IDLoc, unsigned &Opcode,
2563 OperandVector &Operands,
2564 MCStreamer &Out,
2565 uint64_t &ErrorInfo,
2566 bool MatchingInlineAsm) {
2567 assert(!Operands.empty() && "Unexpect empty operand list!");
2568 X86Operand &Op = static_cast<X86Operand &>(*Operands[0]);
2569 assert(Op.isToken() && "Leading operand should always be a mnemonic!");
2570 ArrayRef<SMRange> EmptyRanges = None;
2571
2572 // First, handle aliases that expand to multiple instructions.
2573 MatchFPUWaitAlias(IDLoc, Op, Operands, Out, MatchingInlineAsm);
Michael J. Spencer530ce852010-10-09 11:00:50 +00002574
Chris Lattner628fbec2010-09-06 21:54:15 +00002575 bool WasOriginallyInvalidOperand = false;
Chris Lattnerb44fd242010-09-29 01:42:58 +00002576 MCInst Inst;
Michael J. Spencer530ce852010-10-09 11:00:50 +00002577
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002578 // First, try a direct match.
Chad Rosier2f480a82012-10-12 22:53:36 +00002579 switch (MatchInstructionImpl(Operands, Inst,
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002580 ErrorInfo, MatchingInlineAsm,
Devang Patel9a9bb5c2012-01-30 20:02:42 +00002581 isParsingIntelSyntax())) {
Craig Topper589ceee2015-01-03 08:16:34 +00002582 default: llvm_unreachable("Unexpected match result!");
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002583 case Match_Success:
Saleem Abdulrasoolca24b1d2015-01-14 05:10:21 +00002584 if (!validateInstruction(Inst, Operands))
2585 return true;
2586
Devang Patelde47cce2012-01-18 22:42:29 +00002587 // Some instructions need post-processing to, for example, tweak which
2588 // encoding is selected. Loop on it while changes happen so the
Chad Rosier51afe632012-06-27 22:34:28 +00002589 // individual transformations can chain off each other.
Chad Rosier4453e842012-10-12 23:09:25 +00002590 if (!MatchingInlineAsm)
Chad Rosierf4e35dc2012-10-01 23:45:51 +00002591 while (processInstruction(Inst, Operands))
2592 ;
Devang Patelde47cce2012-01-18 22:42:29 +00002593
Jim Grosbach8f28dbd2012-01-27 00:51:27 +00002594 Inst.setLoc(IDLoc);
Chad Rosier4453e842012-10-12 23:09:25 +00002595 if (!MatchingInlineAsm)
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002596 EmitInstruction(Inst, Operands, Out);
Chad Rosierf4e35dc2012-10-01 23:45:51 +00002597 Opcode = Inst.getOpcode();
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002598 return false;
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002599 case Match_MissingFeature:
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002600 return ErrorMissingFeature(IDLoc, ErrorInfo, MatchingInlineAsm);
Chris Lattner628fbec2010-09-06 21:54:15 +00002601 case Match_InvalidOperand:
2602 WasOriginallyInvalidOperand = true;
2603 break;
2604 case Match_MnemonicFail:
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002605 break;
2606 }
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002607
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002608 // FIXME: Ideally, we would only attempt suffix matches for things which are
2609 // valid prefixes, and we could just infer the right unambiguous
2610 // type. However, that requires substantially more matcher support than the
2611 // following hack.
Michael J. Spencer530ce852010-10-09 11:00:50 +00002612
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002613 // Change the operand to point to a temporary token.
David Blaikie960ea3f2014-06-08 16:18:35 +00002614 StringRef Base = Op.getToken();
Daniel Dunbar2ecc3bb2010-08-12 00:55:38 +00002615 SmallString<16> Tmp;
2616 Tmp += Base;
2617 Tmp += ' ';
Yaron Keren075759a2015-03-30 15:42:36 +00002618 Op.setTokenValue(Tmp);
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002619
Chris Lattnerfab94132010-11-06 18:28:02 +00002620 // If this instruction starts with an 'f', then it is a floating point stack
2621 // instruction. These come in up to three forms for 32-bit, 64-bit, and
2622 // 80-bit floating point, which use the suffixes s,l,t respectively.
2623 //
2624 // Otherwise, we assume that this may be an integer instruction, which comes
2625 // in 8/16/32/64-bit forms using the b,w,l,q suffixes respectively.
2626 const char *Suffixes = Base[0] != 'f' ? "bwlq" : "slt\0";
Chad Rosier51afe632012-06-27 22:34:28 +00002627
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002628 // Check for the various suffix matches.
Tim Northover26bb14e2014-08-18 11:49:42 +00002629 uint64_t ErrorInfoIgnore;
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002630 uint64_t ErrorInfoMissingFeature = 0; // Init suppresses compiler warnings.
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002631 unsigned Match[4];
Chad Rosier51afe632012-06-27 22:34:28 +00002632
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002633 for (unsigned I = 0, E = array_lengthof(Match); I != E; ++I) {
2634 Tmp.back() = Suffixes[I];
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002635 Match[I] = MatchInstructionImpl(Operands, Inst, ErrorInfoIgnore,
2636 MatchingInlineAsm, isParsingIntelSyntax());
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002637 // If this returned as a missing feature failure, remember that.
2638 if (Match[I] == Match_MissingFeature)
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002639 ErrorInfoMissingFeature = ErrorInfoIgnore;
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002640 }
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002641
2642 // Restore the old token.
David Blaikie960ea3f2014-06-08 16:18:35 +00002643 Op.setTokenValue(Base);
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002644
2645 // If exactly one matched, then we treat that as a successful match (and the
2646 // instruction will already have been filled in correctly, since the failing
2647 // matches won't have modified it).
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002648 unsigned NumSuccessfulMatches =
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002649 std::count(std::begin(Match), std::end(Match), Match_Success);
Chris Lattnerb44fd242010-09-29 01:42:58 +00002650 if (NumSuccessfulMatches == 1) {
Jim Grosbach8f28dbd2012-01-27 00:51:27 +00002651 Inst.setLoc(IDLoc);
Chad Rosier4453e842012-10-12 23:09:25 +00002652 if (!MatchingInlineAsm)
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002653 EmitInstruction(Inst, Operands, Out);
Chad Rosierf4e35dc2012-10-01 23:45:51 +00002654 Opcode = Inst.getOpcode();
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002655 return false;
Chris Lattnerb44fd242010-09-29 01:42:58 +00002656 }
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002657
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002658 // Otherwise, the match failed, try to produce a decent error message.
Daniel Dunbar2ecc3bb2010-08-12 00:55:38 +00002659
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002660 // If we had multiple suffix matches, then identify this as an ambiguous
2661 // match.
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002662 if (NumSuccessfulMatches > 1) {
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002663 char MatchChars[4];
2664 unsigned NumMatches = 0;
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002665 for (unsigned I = 0, E = array_lengthof(Match); I != E; ++I)
2666 if (Match[I] == Match_Success)
2667 MatchChars[NumMatches++] = Suffixes[I];
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002668
Alp Tokere69170a2014-06-26 22:52:05 +00002669 SmallString<126> Msg;
2670 raw_svector_ostream OS(Msg);
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002671 OS << "ambiguous instructions require an explicit suffix (could be ";
2672 for (unsigned i = 0; i != NumMatches; ++i) {
2673 if (i != 0)
2674 OS << ", ";
2675 if (i + 1 == NumMatches)
2676 OS << "or ";
2677 OS << "'" << Base << MatchChars[i] << "'";
2678 }
2679 OS << ")";
Chad Rosier4453e842012-10-12 23:09:25 +00002680 Error(IDLoc, OS.str(), EmptyRanges, MatchingInlineAsm);
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002681 return true;
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002682 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002683
Chris Lattner628fbec2010-09-06 21:54:15 +00002684 // Okay, we know that none of the variants matched successfully.
Michael J. Spencer530ce852010-10-09 11:00:50 +00002685
Chris Lattner628fbec2010-09-06 21:54:15 +00002686 // If all of the instructions reported an invalid mnemonic, then the original
2687 // mnemonic was invalid.
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002688 if (std::count(std::begin(Match), std::end(Match), Match_MnemonicFail) == 4) {
Chris Lattner339cc7b2010-09-06 22:11:18 +00002689 if (!WasOriginallyInvalidOperand) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002690 ArrayRef<SMRange> Ranges =
2691 MatchingInlineAsm ? EmptyRanges : Op.getLocRange();
Benjamin Kramerd416bae2011-10-16 11:28:29 +00002692 return Error(IDLoc, "invalid instruction mnemonic '" + Base + "'",
Chad Rosier4453e842012-10-12 23:09:25 +00002693 Ranges, MatchingInlineAsm);
Chris Lattner339cc7b2010-09-06 22:11:18 +00002694 }
2695
2696 // Recover location info for the operand if we know which was the problem.
Tim Northover26bb14e2014-08-18 11:49:42 +00002697 if (ErrorInfo != ~0ULL) {
Chad Rosier49963552012-10-13 00:26:04 +00002698 if (ErrorInfo >= Operands.size())
Chad Rosier3d4bc622012-08-21 19:36:59 +00002699 return Error(IDLoc, "too few operands for instruction",
Chad Rosier4453e842012-10-12 23:09:25 +00002700 EmptyRanges, MatchingInlineAsm);
Michael J. Spencer530ce852010-10-09 11:00:50 +00002701
David Blaikie960ea3f2014-06-08 16:18:35 +00002702 X86Operand &Operand = (X86Operand &)*Operands[ErrorInfo];
2703 if (Operand.getStartLoc().isValid()) {
2704 SMRange OperandRange = Operand.getLocRange();
2705 return Error(Operand.getStartLoc(), "invalid operand for instruction",
Chad Rosier4453e842012-10-12 23:09:25 +00002706 OperandRange, MatchingInlineAsm);
Chris Lattnera3a06812011-10-16 04:47:35 +00002707 }
Chris Lattner339cc7b2010-09-06 22:11:18 +00002708 }
2709
Chad Rosier3d4bc622012-08-21 19:36:59 +00002710 return Error(IDLoc, "invalid operand for instruction", EmptyRanges,
Chad Rosier4453e842012-10-12 23:09:25 +00002711 MatchingInlineAsm);
Chris Lattner628fbec2010-09-06 21:54:15 +00002712 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002713
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002714 // If one instruction matched with a missing feature, report this as a
2715 // missing feature.
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002716 if (std::count(std::begin(Match), std::end(Match),
2717 Match_MissingFeature) == 1) {
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002718 ErrorInfo = ErrorInfoMissingFeature;
2719 return ErrorMissingFeature(IDLoc, ErrorInfoMissingFeature,
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002720 MatchingInlineAsm);
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002721 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002722
Chris Lattner628fbec2010-09-06 21:54:15 +00002723 // If one instruction matched with an invalid operand, report this as an
2724 // operand failure.
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002725 if (std::count(std::begin(Match), std::end(Match),
2726 Match_InvalidOperand) == 1) {
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002727 return Error(IDLoc, "invalid operand for instruction", EmptyRanges,
2728 MatchingInlineAsm);
Chris Lattner628fbec2010-09-06 21:54:15 +00002729 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002730
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002731 // If all of these were an outright failure, report it in a useless way.
Chad Rosier3d4bc622012-08-21 19:36:59 +00002732 Error(IDLoc, "unknown use of instruction mnemonic without a size suffix",
Chad Rosier4453e842012-10-12 23:09:25 +00002733 EmptyRanges, MatchingInlineAsm);
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002734 return true;
2735}
2736
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002737bool X86AsmParser::MatchAndEmitIntelInstruction(SMLoc IDLoc, unsigned &Opcode,
2738 OperandVector &Operands,
2739 MCStreamer &Out,
2740 uint64_t &ErrorInfo,
2741 bool MatchingInlineAsm) {
2742 assert(!Operands.empty() && "Unexpect empty operand list!");
2743 X86Operand &Op = static_cast<X86Operand &>(*Operands[0]);
2744 assert(Op.isToken() && "Leading operand should always be a mnemonic!");
2745 StringRef Mnemonic = Op.getToken();
2746 ArrayRef<SMRange> EmptyRanges = None;
2747
2748 // First, handle aliases that expand to multiple instructions.
2749 MatchFPUWaitAlias(IDLoc, Op, Operands, Out, MatchingInlineAsm);
2750
2751 MCInst Inst;
2752
2753 // Find one unsized memory operand, if present.
2754 X86Operand *UnsizedMemOp = nullptr;
2755 for (const auto &Op : Operands) {
2756 X86Operand *X86Op = static_cast<X86Operand *>(Op.get());
Reid Kleckner7b7a5992014-08-27 20:10:38 +00002757 if (X86Op->isMemUnsized())
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002758 UnsizedMemOp = X86Op;
2759 }
2760
2761 // Allow some instructions to have implicitly pointer-sized operands. This is
2762 // compatible with gas.
2763 if (UnsizedMemOp) {
2764 static const char *const PtrSizedInstrs[] = {"call", "jmp", "push"};
2765 for (const char *Instr : PtrSizedInstrs) {
2766 if (Mnemonic == Instr) {
Craig Topper055845f2015-01-02 07:02:25 +00002767 UnsizedMemOp->Mem.Size = getPointerWidth();
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002768 break;
2769 }
2770 }
2771 }
2772
2773 // If an unsized memory operand is present, try to match with each memory
2774 // operand size. In Intel assembly, the size is not part of the instruction
2775 // mnemonic.
2776 SmallVector<unsigned, 8> Match;
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002777 uint64_t ErrorInfoMissingFeature = 0;
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002778 if (UnsizedMemOp && UnsizedMemOp->isMemUnsized()) {
Ahmed Bougachad65f7872014-12-03 02:03:26 +00002779 static const unsigned MopSizes[] = {8, 16, 32, 64, 80, 128, 256, 512};
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002780 for (unsigned Size : MopSizes) {
2781 UnsizedMemOp->Mem.Size = Size;
2782 uint64_t ErrorInfoIgnore;
Reid Kleckner7b7a5992014-08-27 20:10:38 +00002783 unsigned LastOpcode = Inst.getOpcode();
2784 unsigned M =
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002785 MatchInstructionImpl(Operands, Inst, ErrorInfoIgnore,
Reid Kleckner7b7a5992014-08-27 20:10:38 +00002786 MatchingInlineAsm, isParsingIntelSyntax());
2787 if (Match.empty() || LastOpcode != Inst.getOpcode())
2788 Match.push_back(M);
2789
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002790 // If this returned as a missing feature failure, remember that.
2791 if (Match.back() == Match_MissingFeature)
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002792 ErrorInfoMissingFeature = ErrorInfoIgnore;
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002793 }
Reid Kleckner7b7a5992014-08-27 20:10:38 +00002794
2795 // Restore the size of the unsized memory operand if we modified it.
2796 if (UnsizedMemOp)
2797 UnsizedMemOp->Mem.Size = 0;
2798 }
2799
2800 // If we haven't matched anything yet, this is not a basic integer or FPU
Saleem Abdulrasoolc3f8ad32015-01-16 20:16:06 +00002801 // operation. There shouldn't be any ambiguity in our mnemonic table, so try
Reid Kleckner7b7a5992014-08-27 20:10:38 +00002802 // matching with the unsized operand.
2803 if (Match.empty()) {
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002804 Match.push_back(MatchInstructionImpl(Operands, Inst, ErrorInfo,
2805 MatchingInlineAsm,
2806 isParsingIntelSyntax()));
2807 // If this returned as a missing feature failure, remember that.
2808 if (Match.back() == Match_MissingFeature)
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002809 ErrorInfoMissingFeature = ErrorInfo;
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002810 }
2811
2812 // Restore the size of the unsized memory operand if we modified it.
2813 if (UnsizedMemOp)
2814 UnsizedMemOp->Mem.Size = 0;
2815
2816 // If it's a bad mnemonic, all results will be the same.
2817 if (Match.back() == Match_MnemonicFail) {
2818 ArrayRef<SMRange> Ranges =
2819 MatchingInlineAsm ? EmptyRanges : Op.getLocRange();
2820 return Error(IDLoc, "invalid instruction mnemonic '" + Mnemonic + "'",
2821 Ranges, MatchingInlineAsm);
2822 }
2823
2824 // If exactly one matched, then we treat that as a successful match (and the
2825 // instruction will already have been filled in correctly, since the failing
2826 // matches won't have modified it).
2827 unsigned NumSuccessfulMatches =
2828 std::count(std::begin(Match), std::end(Match), Match_Success);
2829 if (NumSuccessfulMatches == 1) {
Saleem Abdulrasoolca24b1d2015-01-14 05:10:21 +00002830 if (!validateInstruction(Inst, Operands))
2831 return true;
2832
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002833 // Some instructions need post-processing to, for example, tweak which
2834 // encoding is selected. Loop on it while changes happen so the individual
2835 // transformations can chain off each other.
2836 if (!MatchingInlineAsm)
2837 while (processInstruction(Inst, Operands))
2838 ;
2839 Inst.setLoc(IDLoc);
2840 if (!MatchingInlineAsm)
2841 EmitInstruction(Inst, Operands, Out);
2842 Opcode = Inst.getOpcode();
2843 return false;
2844 } else if (NumSuccessfulMatches > 1) {
2845 assert(UnsizedMemOp &&
2846 "multiple matches only possible with unsized memory operands");
2847 ArrayRef<SMRange> Ranges =
2848 MatchingInlineAsm ? EmptyRanges : UnsizedMemOp->getLocRange();
2849 return Error(UnsizedMemOp->getStartLoc(),
2850 "ambiguous operand size for instruction '" + Mnemonic + "\'",
2851 Ranges, MatchingInlineAsm);
2852 }
2853
2854 // If one instruction matched with a missing feature, report this as a
2855 // missing feature.
2856 if (std::count(std::begin(Match), std::end(Match),
2857 Match_MissingFeature) == 1) {
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002858 ErrorInfo = ErrorInfoMissingFeature;
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002859 return ErrorMissingFeature(IDLoc, ErrorInfoMissingFeature,
2860 MatchingInlineAsm);
2861 }
2862
2863 // If one instruction matched with an invalid operand, report this as an
2864 // operand failure.
2865 if (std::count(std::begin(Match), std::end(Match),
2866 Match_InvalidOperand) == 1) {
2867 return Error(IDLoc, "invalid operand for instruction", EmptyRanges,
2868 MatchingInlineAsm);
2869 }
2870
2871 // If all of these were an outright failure, report it in a useless way.
2872 return Error(IDLoc, "unknown instruction mnemonic", EmptyRanges,
2873 MatchingInlineAsm);
2874}
2875
Nico Weber42f79db2014-07-17 20:24:55 +00002876bool X86AsmParser::OmitRegisterFromClobberLists(unsigned RegNo) {
2877 return X86MCRegisterClasses[X86::SEGMENT_REGRegClassID].contains(RegNo);
2878}
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002879
Devang Patel4a6e7782012-01-12 18:03:40 +00002880bool X86AsmParser::ParseDirective(AsmToken DirectiveID) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002881 MCAsmParser &Parser = getParser();
Chris Lattner72c0b592010-10-30 17:38:55 +00002882 StringRef IDVal = DirectiveID.getIdentifier();
2883 if (IDVal == ".word")
2884 return ParseDirectiveWord(2, DirectiveID.getLoc());
Evan Cheng481ebb02011-07-27 00:38:12 +00002885 else if (IDVal.startswith(".code"))
2886 return ParseDirectiveCode(IDVal, DirectiveID.getLoc());
Chad Rosier6f8d8b22012-09-10 20:54:39 +00002887 else if (IDVal.startswith(".att_syntax")) {
Reid Klecknerce63b792014-08-06 23:21:13 +00002888 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2889 if (Parser.getTok().getString() == "prefix")
2890 Parser.Lex();
2891 else if (Parser.getTok().getString() == "noprefix")
2892 return Error(DirectiveID.getLoc(), "'.att_syntax noprefix' is not "
2893 "supported: registers must have a "
2894 "'%' prefix in .att_syntax");
2895 }
Chad Rosier6f8d8b22012-09-10 20:54:39 +00002896 getParser().setAssemblerDialect(0);
2897 return false;
2898 } else if (IDVal.startswith(".intel_syntax")) {
Devang Patela173ee52012-01-31 18:14:05 +00002899 getParser().setAssemblerDialect(1);
Devang Patel9a9bb5c2012-01-30 20:02:42 +00002900 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00002901 if (Parser.getTok().getString() == "noprefix")
Craig Topper6bf3ed42012-07-18 04:59:16 +00002902 Parser.Lex();
Reid Klecknerce63b792014-08-06 23:21:13 +00002903 else if (Parser.getTok().getString() == "prefix")
2904 return Error(DirectiveID.getLoc(), "'.intel_syntax prefix' is not "
2905 "supported: registers must not have "
2906 "a '%' prefix in .intel_syntax");
Devang Patel9a9bb5c2012-01-30 20:02:42 +00002907 }
2908 return false;
2909 }
Chris Lattner72c0b592010-10-30 17:38:55 +00002910 return true;
2911}
2912
2913/// ParseDirectiveWord
2914/// ::= .word [ expression (, expression)* ]
Devang Patel4a6e7782012-01-12 18:03:40 +00002915bool X86AsmParser::ParseDirectiveWord(unsigned Size, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002916 MCAsmParser &Parser = getParser();
Chris Lattner72c0b592010-10-30 17:38:55 +00002917 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2918 for (;;) {
2919 const MCExpr *Value;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002920 if (getParser().parseExpression(Value))
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00002921 return false;
Chad Rosier51afe632012-06-27 22:34:28 +00002922
Eric Christopherbf7bc492013-01-09 03:52:05 +00002923 getParser().getStreamer().EmitValue(Value, Size);
Chad Rosier51afe632012-06-27 22:34:28 +00002924
Chris Lattner72c0b592010-10-30 17:38:55 +00002925 if (getLexer().is(AsmToken::EndOfStatement))
2926 break;
Chad Rosier51afe632012-06-27 22:34:28 +00002927
Chris Lattner72c0b592010-10-30 17:38:55 +00002928 // FIXME: Improve diagnostic.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00002929 if (getLexer().isNot(AsmToken::Comma)) {
2930 Error(L, "unexpected token in directive");
2931 return false;
2932 }
Chris Lattner72c0b592010-10-30 17:38:55 +00002933 Parser.Lex();
2934 }
2935 }
Chad Rosier51afe632012-06-27 22:34:28 +00002936
Chris Lattner72c0b592010-10-30 17:38:55 +00002937 Parser.Lex();
2938 return false;
2939}
2940
Evan Cheng481ebb02011-07-27 00:38:12 +00002941/// ParseDirectiveCode
Craig Topper3c80d622014-01-06 04:55:54 +00002942/// ::= .code16 | .code32 | .code64
Devang Patel4a6e7782012-01-12 18:03:40 +00002943bool X86AsmParser::ParseDirectiveCode(StringRef IDVal, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002944 MCAsmParser &Parser = getParser();
Craig Topper3c80d622014-01-06 04:55:54 +00002945 if (IDVal == ".code16") {
Evan Cheng481ebb02011-07-27 00:38:12 +00002946 Parser.Lex();
Craig Topper3c80d622014-01-06 04:55:54 +00002947 if (!is16BitMode()) {
2948 SwitchMode(X86::Mode16Bit);
2949 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
2950 }
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00002951 } else if (IDVal == ".code32") {
Craig Topper3c80d622014-01-06 04:55:54 +00002952 Parser.Lex();
2953 if (!is32BitMode()) {
2954 SwitchMode(X86::Mode32Bit);
Evan Cheng481ebb02011-07-27 00:38:12 +00002955 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
2956 }
2957 } else if (IDVal == ".code64") {
2958 Parser.Lex();
2959 if (!is64BitMode()) {
Craig Topper3c80d622014-01-06 04:55:54 +00002960 SwitchMode(X86::Mode64Bit);
Evan Cheng481ebb02011-07-27 00:38:12 +00002961 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code64);
2962 }
2963 } else {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00002964 Error(L, "unknown directive " + IDVal);
2965 return false;
Evan Cheng481ebb02011-07-27 00:38:12 +00002966 }
Chris Lattner72c0b592010-10-30 17:38:55 +00002967
Evan Cheng481ebb02011-07-27 00:38:12 +00002968 return false;
2969}
Chris Lattner72c0b592010-10-30 17:38:55 +00002970
Daniel Dunbar71475772009-07-17 20:42:00 +00002971// Force static initialization.
2972extern "C" void LLVMInitializeX86AsmParser() {
Devang Patel4a6e7782012-01-12 18:03:40 +00002973 RegisterMCAsmParser<X86AsmParser> X(TheX86_32Target);
2974 RegisterMCAsmParser<X86AsmParser> Y(TheX86_64Target);
Daniel Dunbar71475772009-07-17 20:42:00 +00002975}
Daniel Dunbar00331992009-07-29 00:02:19 +00002976
Chris Lattner3e4582a2010-09-06 19:11:01 +00002977#define GET_REGISTER_MATCHER
2978#define GET_MATCHER_IMPLEMENTATION
Jim Grosbach6f1f41b2012-11-14 18:04:47 +00002979#define GET_SUBTARGET_FEATURE_NAME
Daniel Dunbar00331992009-07-29 00:02:19 +00002980#include "X86GenAsmMatcher.inc"