blob: 3281e975bcd24b266a511275f928def43ae34432 [file] [log] [blame]
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00001//===- ARMInstrInfo.td - Target Description for ARM Target ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the "Instituto Nokia de Tecnologia" and
6// is distributed under the University of Illinois Open Source
7// License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
11// This file describes the ARM instructions in TableGen format.
12//
13//===----------------------------------------------------------------------===//
14
Rafael Espindola185c5c22006-07-11 11:36:48 +000015// Address operands
Rafael Espindolae45a79a2006-09-11 17:25:40 +000016def op_addr_mode1 : Operand<iPTR> {
17 let PrintMethod = "printAddrMode1";
Rafael Espindola3130a752006-09-13 12:09:43 +000018 let NumMIOperands = 3;
19 let MIOperandInfo = (ops ptr_rc, ptr_rc, i32imm);
Rafael Espindolae45a79a2006-09-11 17:25:40 +000020}
21
Rafael Espindola185c5c22006-07-11 11:36:48 +000022def memri : Operand<iPTR> {
23 let PrintMethod = "printMemRegImm";
24 let NumMIOperands = 2;
25 let MIOperandInfo = (ops i32imm, ptr_rc);
26}
27
Rafael Espindolae40a7e22006-07-10 01:41:35 +000028// Define ARM specific addressing mode.
Rafael Espindolae45a79a2006-09-11 17:25:40 +000029//Addressing Mode 1: data processing operands
Rafael Espindola3130a752006-09-13 12:09:43 +000030def addr_mode1 : ComplexPattern<iPTR, 3, "SelectAddrMode1", [imm, sra, shl, srl]>;
Rafael Espindolae45a79a2006-09-11 17:25:40 +000031
Rafael Espindola185c5c22006-07-11 11:36:48 +000032//register plus/minus 12 bit offset
Rafael Espindolac3ed77e2006-08-17 17:09:40 +000033def iaddr : ComplexPattern<iPTR, 2, "SelectAddrRegImm", [frameindex]>;
Rafael Espindola185c5c22006-07-11 11:36:48 +000034//register plus scaled register
35//def raddr : ComplexPattern<iPTR, 2, "SelectAddrRegReg", []>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000036
37//===----------------------------------------------------------------------===//
38// Instructions
39//===----------------------------------------------------------------------===//
40
41class InstARM<dag ops, string asmstr, list<dag> pattern> : Instruction {
42 let Namespace = "ARM";
43
44 dag OperandList = ops;
45 let AsmString = asmstr;
46 let Pattern = pattern;
47}
48
Rafael Espindolae08b9852006-08-24 13:45:55 +000049def brtarget : Operand<OtherVT>;
50
Rafael Espindolafe03fe92006-08-24 16:13:15 +000051// Operand for printing out a condition code.
52let PrintMethod = "printCCOperand" in
53 def CCOp : Operand<i32>;
54
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000055def SDT_ARMCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Evan Cheng81b645a2006-08-11 09:03:33 +000056def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeq,
57 [SDNPHasChain, SDNPOutFlag]>;
58def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeq,
59 [SDNPHasChain, SDNPOutFlag]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000060
Rafael Espindola75269be2006-07-16 01:02:57 +000061def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
62def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
63 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindolaa94b9e32006-08-03 17:02:20 +000064def retflag : SDNode<"ARMISD::RET_FLAG", SDTRet,
65 [SDNPHasChain, SDNPOptInFlag]>;
Rafael Espindola29e48752006-08-24 17:19:08 +000066
67def SDTarmselect : SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<0>, SDTCisVT<2, i32>]>;
Rafael Espindola29e48752006-08-24 17:19:08 +000068def armselect : SDNode<"ARMISD::SELECT", SDTarmselect, [SDNPInFlag, SDNPOutFlag]>;
Rafael Espindolad0dee772006-08-21 22:00:32 +000069
Rafael Espindolad15c8922006-10-10 12:56:00 +000070def SDTarmfmstat : SDTypeProfile<0, 0, []>;
71def armfmstat : SDNode<"ARMISD::FMSTAT", SDTarmfmstat, [SDNPInFlag, SDNPOutFlag]>;
72
Rafael Espindolafe03fe92006-08-24 16:13:15 +000073def SDTarmbr : SDTypeProfile<0, 2, [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
Rafael Espindolae08b9852006-08-24 13:45:55 +000074def armbr : SDNode<"ARMISD::BR", SDTarmbr, [SDNPHasChain, SDNPInFlag]>;
75
Rafael Espindolad0dee772006-08-21 22:00:32 +000076def SDTVoidBinOp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
77def armcmp : SDNode<"ARMISD::CMP", SDTVoidBinOp, [SDNPOutFlag]>;
Rafael Espindola75269be2006-07-16 01:02:57 +000078
Rafael Espindolab5093882006-10-07 14:24:52 +000079def armfsitos : SDNode<"ARMISD::FSITOS", SDTUnaryOp>;
Rafael Espindola57d109f2006-10-10 18:55:14 +000080def armftosis : SDNode<"ARMISD::FTOSIS", SDTUnaryOp>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +000081def armfsitod : SDNode<"ARMISD::FSITOD", SDTUnaryOp>;
Rafael Espindola57d109f2006-10-10 18:55:14 +000082def armftosid : SDNode<"ARMISD::FTOSID", SDTUnaryOp>;
Rafael Espindolab5093882006-10-07 14:24:52 +000083def armfuitos : SDNode<"ARMISD::FUITOS", SDTUnaryOp>;
Rafael Espindola8429e1f2006-10-10 20:38:57 +000084def armftouis : SDNode<"ARMISD::FTOUIS", SDTUnaryOp>;
Rafael Espindolab5093882006-10-07 14:24:52 +000085def armfuitod : SDNode<"ARMISD::FUITOD", SDTUnaryOp>;
Rafael Espindola8429e1f2006-10-10 20:38:57 +000086def armftouid : SDNode<"ARMISD::FTOUID", SDTUnaryOp>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +000087
88def SDTarmfmrrd : SDTypeProfile<0, 3, [SDTCisInt<0>, SDTCisInt<1>, SDTCisFP<2>]>;
Rafael Espindolaaa2a12f2006-10-06 20:33:26 +000089def armfmrrd : SDNode<"ARMISD::FMRRD", SDTarmfmrrd,
90 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +000091
Rafael Espindolae04df412006-10-05 16:48:49 +000092def SDTarmfmdrr : SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisInt<1>, SDTCisInt<2>]>;
93def armfmdrr : SDNode<"ARMISD::FMDRR", SDTarmfmdrr, []>;
94
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000095def ADJCALLSTACKUP : InstARM<(ops i32imm:$amt),
96 "!ADJCALLSTACKUP $amt",
97 [(callseq_end imm:$amt)]>;
98
99def ADJCALLSTACKDOWN : InstARM<(ops i32imm:$amt),
100 "!ADJCALLSTACKDOWN $amt",
101 [(callseq_start imm:$amt)]>;
102
Rafael Espindolabf3a17c2006-07-18 17:00:30 +0000103let isReturn = 1 in {
Rafael Espindolaa94b9e32006-08-03 17:02:20 +0000104 def bx: InstARM<(ops), "bx r14", [(retflag)]>;
Rafael Espindolabf3a17c2006-07-18 17:00:30 +0000105}
Rafael Espindolab15597b2006-05-18 21:45:49 +0000106
Rafael Espindolabf8e7512006-08-16 14:43:33 +0000107let Defs = [R0, R1, R2, R3, R14] in {
Rafael Espindola8b7bd822006-08-01 18:53:10 +0000108 def bl: InstARM<(ops i32imm:$func, variable_ops), "bl $func", [(ARMcall tglobaladdr:$func)]>;
109}
Rafael Espindola75269be2006-07-16 01:02:57 +0000110
Rafael Espindola185c5c22006-07-11 11:36:48 +0000111def ldr : InstARM<(ops IntRegs:$dst, memri:$addr),
Rafael Espindola8b7bd822006-08-01 18:53:10 +0000112 "ldr $dst, $addr",
Rafael Espindola185c5c22006-07-11 11:36:48 +0000113 [(set IntRegs:$dst, (load iaddr:$addr))]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000114
Rafael Espindola8c41f992006-08-08 20:35:03 +0000115def str : InstARM<(ops IntRegs:$src, memri:$addr),
116 "str $src, $addr",
117 [(store IntRegs:$src, iaddr:$addr)]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000118
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000119def MOV : InstARM<(ops IntRegs:$dst, op_addr_mode1:$src),
120 "mov $dst, $src", [(set IntRegs:$dst, addr_mode1:$src)]>;
Rafael Espindolab15597b2006-05-18 21:45:49 +0000121
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000122def ADD : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
Rafael Espindolaa88966f2006-06-18 00:08:07 +0000123 "add $dst, $a, $b",
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000124 [(set IntRegs:$dst, (add IntRegs:$a, addr_mode1:$b))]>;
Rafael Espindola976c93a2006-07-21 12:26:16 +0000125
Rafael Espindola396b4a62006-10-09 17:18:28 +0000126def ADCS : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
127 "adcs $dst, $a, $b",
128 [(set IntRegs:$dst, (adde IntRegs:$a, addr_mode1:$b))]>;
129
130def ADDS : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
131 "adds $dst, $a, $b",
132 [(set IntRegs:$dst, (addc IntRegs:$a, addr_mode1:$b))]>;
133
Rafael Espindolac3ed77e2006-08-17 17:09:40 +0000134// "LEA" forms of add
135def lea_addri : InstARM<(ops IntRegs:$dst, memri:$addr),
136 "add $dst, ${addr:arith}",
137 [(set IntRegs:$dst, iaddr:$addr)]>;
138
139
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000140def SUB : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
Rafael Espindola976c93a2006-07-21 12:26:16 +0000141 "sub $dst, $a, $b",
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000142 [(set IntRegs:$dst, (sub IntRegs:$a, addr_mode1:$b))]>;
Rafael Espindola9d77f9f2006-08-21 13:58:59 +0000143
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000144def AND : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
145 "and $dst, $a, $b",
146 [(set IntRegs:$dst, (and IntRegs:$a, addr_mode1:$b))]>;
Rafael Espindolad11fb5d2006-09-08 17:36:23 +0000147
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000148def EOR : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
149 "eor $dst, $a, $b",
150 [(set IntRegs:$dst, (xor IntRegs:$a, addr_mode1:$b))]>;
Rafael Espindolad11fb5d2006-09-08 17:36:23 +0000151
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000152def ORR : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
153 "orr $dst, $a, $b",
154 [(set IntRegs:$dst, (or IntRegs:$a, addr_mode1:$b))]>;
Rafael Espindola4443c7d2006-09-08 16:59:47 +0000155
Rafael Espindolad0dee772006-08-21 22:00:32 +0000156let isTwoAddress = 1 in {
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000157 def movcond : InstARM<(ops IntRegs:$dst, IntRegs:$false,
158 op_addr_mode1:$true, CCOp:$cc),
Rafael Espindola29e48752006-08-24 17:19:08 +0000159 "mov$cc $dst, $true",
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000160 [(set IntRegs:$dst, (armselect addr_mode1:$true,
161 IntRegs:$false, imm:$cc))]>;
Rafael Espindolad0dee772006-08-21 22:00:32 +0000162}
163
Rafael Espindolac7829d62006-09-11 19:24:19 +0000164def MUL : InstARM<(ops IntRegs:$dst, IntRegs:$a, IntRegs:$b),
165 "mul $dst, $a, $b",
166 [(set IntRegs:$dst, (mul IntRegs:$a, IntRegs:$b))]>;
167
Rafael Espindolafe03fe92006-08-24 16:13:15 +0000168def bcond : InstARM<(ops brtarget:$dst, CCOp:$cc),
169 "b$cc $dst",
170 [(armbr bb:$dst, imm:$cc)]>;
Rafael Espindolae08b9852006-08-24 13:45:55 +0000171
Rafael Espindola778769a2006-09-08 12:47:03 +0000172def b : InstARM<(ops brtarget:$dst),
173 "b $dst",
174 [(br bb:$dst)]>;
175
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000176def cmp : InstARM<(ops IntRegs:$a, op_addr_mode1:$b),
Rafael Espindolad0dee772006-08-21 22:00:32 +0000177 "cmp $a, $b",
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000178 [(armcmp IntRegs:$a, addr_mode1:$b)]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +0000179
Rafael Espindolad15c8922006-10-10 12:56:00 +0000180// Floating Point Compare
181def fcmpes : InstARM<(ops FPRegs:$a, FPRegs:$b),
182 "fcmpes $a, $b",
183 [(armcmp FPRegs:$a, FPRegs:$b)]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +0000184
Rafael Espindolad1a4ea42006-10-10 16:33:47 +0000185def fcmped : InstARM<(ops DFPRegs:$a, DFPRegs:$b),
186 "fcmped $a, $b",
187 [(armcmp DFPRegs:$a, DFPRegs:$b)]>;
188
Rafael Espindola53f78be2006-09-29 21:20:16 +0000189// Floating Point Conversion
190// We use bitconvert for moving the data between the register classes.
191// The format conversion is done with ARM specific nodes
192
193def FMSR : InstARM<(ops FPRegs:$dst, IntRegs:$src),
194 "fmsr $dst, $src", [(set FPRegs:$dst, (bitconvert IntRegs:$src))]>;
195
196def FMRS : InstARM<(ops IntRegs:$dst, FPRegs:$src),
197 "fmrs $dst, $src", [(set IntRegs:$dst, (bitconvert FPRegs:$src))]>;
198
Rafael Espindolad55c0a42006-10-02 19:30:56 +0000199def FMRRD : InstARM<(ops IntRegs:$i0, IntRegs:$i1, DFPRegs:$src),
200 "fmrrd $i0, $i1, $src", [(armfmrrd IntRegs:$i0, IntRegs:$i1, DFPRegs:$src)]>;
201
Rafael Espindolae04df412006-10-05 16:48:49 +0000202def FMDRR : InstARM<(ops DFPRegs:$dst, IntRegs:$i0, IntRegs:$i1),
203 "fmdrr $dst, $i0, $i1", [(set DFPRegs:$dst, (armfmdrr IntRegs:$i0, IntRegs:$i1))]>;
204
Rafael Espindola53f78be2006-09-29 21:20:16 +0000205def FSITOS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
206 "fsitos $dst, $src", [(set FPRegs:$dst, (armfsitos FPRegs:$src))]>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +0000207
Rafael Espindola57d109f2006-10-10 18:55:14 +0000208def FTOSIS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
209 "ftosis $dst, $src", [(set FPRegs:$dst, (armftosis FPRegs:$src))]>;
210
Rafael Espindolad55c0a42006-10-02 19:30:56 +0000211def FSITOD : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
212 "fsitod $dst, $src", [(set DFPRegs:$dst, (armfsitod FPRegs:$src))]>;
Rafael Espindola40f5dd22006-10-07 13:46:42 +0000213
Rafael Espindola57d109f2006-10-10 18:55:14 +0000214def FTOSID : InstARM<(ops FPRegs:$dst, DFPRegs:$src),
215 "ftosid $dst, $src", [(set FPRegs:$dst, (armftosid DFPRegs:$src))]>;
216
Rafael Espindolab5093882006-10-07 14:24:52 +0000217def FUITOS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
218 "fuitos $dst, $src", [(set FPRegs:$dst, (armfuitos FPRegs:$src))]>;
219
Rafael Espindola8429e1f2006-10-10 20:38:57 +0000220def FTOUIS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
221 "ftouis $dst, $src", [(set FPRegs:$dst, (armftouis FPRegs:$src))]>;
222
Rafael Espindolab5093882006-10-07 14:24:52 +0000223def FUITOD : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
224 "fuitod $dst, $src", [(set DFPRegs:$dst, (armfuitod FPRegs:$src))]>;
225
Rafael Espindola8429e1f2006-10-10 20:38:57 +0000226def FTOUID : InstARM<(ops FPRegs:$dst, DFPRegs:$src),
227 "ftouid $dst, $src", [(set FPRegs:$dst, (armftouid DFPRegs:$src))]>;
228
Rafael Espindola9e29ec32006-10-09 17:50:29 +0000229def FCVTDS : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
230 "fcvtds $dst, $src", [(set DFPRegs:$dst, (fextend FPRegs:$src))]>;
231
232def FCVTSD : InstARM<(ops FPRegs:$dst, DFPRegs:$src),
233 "fcvtsd $dst, $src", [(set FPRegs:$dst, (fround DFPRegs:$src))]>;
Rafael Espindola40f5dd22006-10-07 13:46:42 +0000234
Rafael Espindolad15c8922006-10-10 12:56:00 +0000235def FMSTAT : InstARM<(ops ), "fmstat", [(armfmstat)]>;
236
Rafael Espindola40f5dd22006-10-07 13:46:42 +0000237// Floating Point Arithmetic
238def FADDS : InstARM<(ops FPRegs:$dst, FPRegs:$a, FPRegs:$b),
239 "fadds $dst, $a, $b",
240 [(set FPRegs:$dst, (fadd FPRegs:$a, FPRegs:$b))]>;
241
242def FADDD : InstARM<(ops DFPRegs:$dst, DFPRegs:$a, DFPRegs:$b),
243 "faddd $dst, $a, $b",
244 [(set DFPRegs:$dst, (fadd DFPRegs:$a, DFPRegs:$b))]>;
245
Rafael Espindolab5f1ff332006-10-10 19:35:01 +0000246def FSUBS : InstARM<(ops FPRegs:$dst, FPRegs:$a, FPRegs:$b),
247 "fsubs $dst, $a, $b",
248 [(set FPRegs:$dst, (fsub FPRegs:$a, FPRegs:$b))]>;
249
250def FSUBD : InstARM<(ops DFPRegs:$dst, DFPRegs:$a, DFPRegs:$b),
251 "fsubd $dst, $a, $b",
252 [(set DFPRegs:$dst, (fsub DFPRegs:$a, DFPRegs:$b))]>;
253
Rafael Espindola40f5dd22006-10-07 13:46:42 +0000254def FMULS : InstARM<(ops FPRegs:$dst, FPRegs:$a, FPRegs:$b),
255 "fmuls $dst, $a, $b",
256 [(set FPRegs:$dst, (fmul FPRegs:$a, FPRegs:$b))]>;
257
258def FMULD : InstARM<(ops DFPRegs:$dst, DFPRegs:$a, DFPRegs:$b),
259 "fmuld $dst, $a, $b",
260 [(set DFPRegs:$dst, (fmul DFPRegs:$a, DFPRegs:$b))]>;
Rafael Espindola58c368b2006-10-07 14:03:39 +0000261
262
263// Floating Point Load
264def FLDS : InstARM<(ops FPRegs:$dst, IntRegs:$addr),
265 "flds $dst, $addr",
266 [(set FPRegs:$dst, (load IntRegs:$addr))]>;
267
268def FLDD : InstARM<(ops DFPRegs:$dst, IntRegs:$addr),
269 "fldd $dst, $addr",
270 [(set DFPRegs:$dst, (load IntRegs:$addr))]>;