blob: 0a70598072979c265c7e809743be9b517792bb6c [file] [log] [blame]
Chris Lattner27dd6422003-12-28 07:59:53 +00001//===-- Passes.cpp - Target independent code generation passes ------------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Alkis Evlogimenos5facafa2003-10-02 16:57:49 +00009//
10// This file defines interfaces to access the target independent code
11// generation passes provided by the LLVM backend.
12//
13//===---------------------------------------------------------------------===//
14
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "llvm/CodeGen/Passes.h"
Chandler Carruth17e0bc32015-08-06 07:33:15 +000016#include "llvm/Analysis/BasicAliasAnalysis.h"
Chandler Carruth8b046a42015-08-14 02:42:20 +000017#include "llvm/Analysis/CFLAliasAnalysis.h"
Andrew Trickde401d32012-02-04 02:56:48 +000018#include "llvm/Analysis/Passes.h"
Andrew Trickde401d32012-02-04 02:56:48 +000019#include "llvm/CodeGen/MachineFunctionPass.h"
Andrew Trickde401d32012-02-04 02:56:48 +000020#include "llvm/CodeGen/RegAllocRegistry.h"
Chandler Carruthb8ddc702014-01-12 11:10:32 +000021#include "llvm/IR/IRPrintingPasses.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000022#include "llvm/IR/LegacyPassManager.h"
Chandler Carruth5ad5f152014-01-13 09:26:24 +000023#include "llvm/IR/Verifier.h"
Bob Wilsonbbd38dd2012-07-02 19:48:31 +000024#include "llvm/MC/MCAsmInfo.h"
Andrew Trickde401d32012-02-04 02:56:48 +000025#include "llvm/Support/CommandLine.h"
26#include "llvm/Support/Debug.h"
Andrew Trickb7551332012-02-04 02:56:45 +000027#include "llvm/Support/ErrorHandling.h"
Benjamin Kramer799003b2015-03-23 19:32:43 +000028#include "llvm/Support/raw_ostream.h"
Peter Collingbourne82437bf2015-06-15 21:07:11 +000029#include "llvm/Transforms/Instrumentation.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000030#include "llvm/Transforms/Scalar.h"
Saleem Abdulrasool5898e092014-11-07 21:32:08 +000031#include "llvm/Transforms/Utils/SymbolRewriter.h"
Jim Laskey95eda5b2006-08-01 14:21:23 +000032
Chris Lattner27dd6422003-12-28 07:59:53 +000033using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000034
Andrew Trickde401d32012-02-04 02:56:48 +000035static cl::opt<bool> DisablePostRA("disable-post-ra", cl::Hidden,
36 cl::desc("Disable Post Regalloc"));
37static cl::opt<bool> DisableBranchFold("disable-branch-fold", cl::Hidden,
38 cl::desc("Disable branch folding"));
39static cl::opt<bool> DisableTailDuplicate("disable-tail-duplicate", cl::Hidden,
40 cl::desc("Disable tail duplication"));
41static cl::opt<bool> DisableEarlyTailDup("disable-early-taildup", cl::Hidden,
42 cl::desc("Disable pre-register allocation tail duplication"));
Chandler Carruth4190b502012-04-16 13:49:17 +000043static cl::opt<bool> DisableBlockPlacement("disable-block-placement",
Benjamin Kramer70671b92013-03-29 17:14:24 +000044 cl::Hidden, cl::desc("Disable probability-driven block placement"));
Andrew Trickde401d32012-02-04 02:56:48 +000045static cl::opt<bool> EnableBlockPlacementStats("enable-block-placement-stats",
46 cl::Hidden, cl::desc("Collect probability-driven block placement stats"));
Andrew Trickde401d32012-02-04 02:56:48 +000047static cl::opt<bool> DisableSSC("disable-ssc", cl::Hidden,
48 cl::desc("Disable Stack Slot Coloring"));
49static cl::opt<bool> DisableMachineDCE("disable-machine-dce", cl::Hidden,
50 cl::desc("Disable Machine Dead Code Elimination"));
Jakob Stoklund Olesen0f6e8bb2012-10-03 00:51:32 +000051static cl::opt<bool> DisableEarlyIfConversion("disable-early-ifcvt", cl::Hidden,
52 cl::desc("Disable Early If-conversion"));
Andrew Trickde401d32012-02-04 02:56:48 +000053static cl::opt<bool> DisableMachineLICM("disable-machine-licm", cl::Hidden,
54 cl::desc("Disable Machine LICM"));
55static cl::opt<bool> DisableMachineCSE("disable-machine-cse", cl::Hidden,
56 cl::desc("Disable Machine Common Subexpression Elimination"));
Quentin Colombet61b305e2015-05-05 17:38:16 +000057static cl::opt<cl::boolOrDefault> OptimizeRegAlloc(
58 "optimize-regalloc", cl::Hidden,
Andrew Trickd3f8fe82012-02-10 04:10:36 +000059 cl::desc("Enable optimized register allocation compilation path."));
Andrew Trickde401d32012-02-04 02:56:48 +000060static cl::opt<bool> DisablePostRAMachineLICM("disable-postra-machine-licm",
61 cl::Hidden,
62 cl::desc("Disable Machine LICM"));
63static cl::opt<bool> DisableMachineSink("disable-machine-sink", cl::Hidden,
64 cl::desc("Disable Machine Sinking"));
65static cl::opt<bool> DisableLSR("disable-lsr", cl::Hidden,
66 cl::desc("Disable Loop Strength Reduction Pass"));
Juergen Ributzkaf26beda2014-01-25 02:02:55 +000067static cl::opt<bool> DisableConstantHoisting("disable-constant-hoisting",
68 cl::Hidden, cl::desc("Disable ConstantHoisting"));
Andrew Trickde401d32012-02-04 02:56:48 +000069static cl::opt<bool> DisableCGP("disable-cgp", cl::Hidden,
70 cl::desc("Disable Codegen Prepare"));
71static cl::opt<bool> DisableCopyProp("disable-copyprop", cl::Hidden,
Evan Cheng63618f92012-02-20 23:28:17 +000072 cl::desc("Disable Copy Propagation pass"));
James Molloybc9fed82014-07-23 13:33:00 +000073static cl::opt<bool> DisablePartialLibcallInlining("disable-partial-libcall-inlining",
74 cl::Hidden, cl::desc("Disable Partial Libcall Inlining"));
Sanjoy Das69fad072015-06-15 18:44:27 +000075static cl::opt<bool> EnableImplicitNullChecks(
76 "enable-implicit-null-checks",
77 cl::desc("Fold null checks into faulting memory operations"),
78 cl::init(false));
Andrew Trickde401d32012-02-04 02:56:48 +000079static cl::opt<bool> PrintLSR("print-lsr-output", cl::Hidden,
80 cl::desc("Print LLVM IR produced by the loop-reduce pass"));
81static cl::opt<bool> PrintISelInput("print-isel-input", cl::Hidden,
82 cl::desc("Print LLVM IR input to isel pass"));
83static cl::opt<bool> PrintGCInfo("print-gc", cl::Hidden,
84 cl::desc("Dump garbage collector data"));
85static cl::opt<bool> VerifyMachineCode("verify-machineinstrs", cl::Hidden,
86 cl::desc("Verify generated machine code"),
Owen Anderson21b17882015-02-04 00:02:59 +000087 cl::init(false),
88 cl::ZeroOrMore);
89
Bob Wilson33e51882012-05-30 00:17:12 +000090static cl::opt<std::string>
91PrintMachineInstrs("print-machineinstrs", cl::ValueOptional,
92 cl::desc("Print machine instrs"),
93 cl::value_desc("pass-name"), cl::init("option-unspecified"));
Andrew Trickde401d32012-02-04 02:56:48 +000094
Andrew Trick17080b92013-12-28 21:56:51 +000095// Temporary option to allow experimenting with MachineScheduler as a post-RA
96// scheduler. Targets can "properly" enable this with
Andrew Trick8d2ee372014-06-04 07:06:27 +000097// substitutePass(&PostRASchedulerID, &PostMachineSchedulerID); Ideally it
98// wouldn't be part of the standard pass pipeline, and the target would just add
99// a PostRA scheduling pass wherever it wants.
Andrew Trick17080b92013-12-28 21:56:51 +0000100static cl::opt<bool> MISchedPostRA("misched-postra", cl::Hidden,
101 cl::desc("Run MachineScheduler post regalloc (independent of preRA sched)"));
102
Cameron Zwarich71f0acb2013-02-10 06:42:34 +0000103// Experimental option to run live interval analysis early.
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000104static cl::opt<bool> EarlyLiveIntervals("early-live-intervals", cl::Hidden,
105 cl::desc("Run live interval analysis earlier in the pipeline"));
106
Hal Finkel445dda52014-09-02 22:12:54 +0000107static cl::opt<bool> UseCFLAA("use-cfl-aa-in-codegen",
108 cl::init(false), cl::Hidden,
109 cl::desc("Enable the new, experimental CFL alias analysis in CodeGen"));
110
Andrew Tricke9a951c2012-02-15 03:21:51 +0000111/// Allow standard passes to be disabled by command line options. This supports
112/// simple binary flags that either suppress the pass or do nothing.
113/// i.e. -disable-mypass=false has no effect.
114/// These should be converted to boolOrDefault in order to use applyOverride.
Andrew Tricke2203232013-04-10 01:06:56 +0000115static IdentifyingPassPtr applyDisable(IdentifyingPassPtr PassID,
116 bool Override) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000117 if (Override)
Andrew Tricke2203232013-04-10 01:06:56 +0000118 return IdentifyingPassPtr();
Bob Wilsonb9b69362012-07-02 19:48:37 +0000119 return PassID;
Andrew Tricke9a951c2012-02-15 03:21:51 +0000120}
121
Andrew Tricke9a951c2012-02-15 03:21:51 +0000122/// Allow standard passes to be disabled by the command line, regardless of who
123/// is adding the pass.
124///
125/// StandardID is the pass identified in the standard pass pipeline and provided
126/// to addPass(). It may be a target-specific ID in the case that the target
127/// directly adds its own pass, but in that case we harmlessly fall through.
128///
129/// TargetID is the pass that the target has configured to override StandardID.
130///
131/// StandardID may be a pseudo ID. In that case TargetID is the name of the real
132/// pass to run. This allows multiple options to control a single pass depending
133/// on where in the pipeline that pass is added.
Andrew Tricke2203232013-04-10 01:06:56 +0000134static IdentifyingPassPtr overridePass(AnalysisID StandardID,
135 IdentifyingPassPtr TargetID) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000136 if (StandardID == &PostRASchedulerID)
137 return applyDisable(TargetID, DisablePostRA);
138
139 if (StandardID == &BranchFolderPassID)
140 return applyDisable(TargetID, DisableBranchFold);
141
142 if (StandardID == &TailDuplicateID)
143 return applyDisable(TargetID, DisableTailDuplicate);
144
145 if (StandardID == &TargetPassConfig::EarlyTailDuplicateID)
146 return applyDisable(TargetID, DisableEarlyTailDup);
147
148 if (StandardID == &MachineBlockPlacementID)
Benjamin Kramer70671b92013-03-29 17:14:24 +0000149 return applyDisable(TargetID, DisableBlockPlacement);
Andrew Tricke9a951c2012-02-15 03:21:51 +0000150
151 if (StandardID == &StackSlotColoringID)
152 return applyDisable(TargetID, DisableSSC);
153
154 if (StandardID == &DeadMachineInstructionElimID)
155 return applyDisable(TargetID, DisableMachineDCE);
156
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000157 if (StandardID == &EarlyIfConverterID)
Jakob Stoklund Olesen0f6e8bb2012-10-03 00:51:32 +0000158 return applyDisable(TargetID, DisableEarlyIfConversion);
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000159
Andrew Tricke9a951c2012-02-15 03:21:51 +0000160 if (StandardID == &MachineLICMID)
161 return applyDisable(TargetID, DisableMachineLICM);
162
163 if (StandardID == &MachineCSEID)
164 return applyDisable(TargetID, DisableMachineCSE);
165
Andrew Tricke9a951c2012-02-15 03:21:51 +0000166 if (StandardID == &TargetPassConfig::PostRAMachineLICMID)
167 return applyDisable(TargetID, DisablePostRAMachineLICM);
168
169 if (StandardID == &MachineSinkingID)
170 return applyDisable(TargetID, DisableMachineSink);
171
172 if (StandardID == &MachineCopyPropagationID)
173 return applyDisable(TargetID, DisableCopyProp);
174
175 return TargetID;
176}
177
Jim Laskey29e635d2006-08-02 12:30:23 +0000178//===---------------------------------------------------------------------===//
Andrew Trickb7551332012-02-04 02:56:45 +0000179/// TargetPassConfig
180//===---------------------------------------------------------------------===//
181
182INITIALIZE_PASS(TargetPassConfig, "targetpassconfig",
183 "Target Pass Configuration", false, false)
184char TargetPassConfig::ID = 0;
185
Andrew Tricke9a951c2012-02-15 03:21:51 +0000186// Pseudo Pass IDs.
187char TargetPassConfig::EarlyTailDuplicateID = 0;
188char TargetPassConfig::PostRAMachineLICMID = 0;
189
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000190namespace llvm {
191class PassConfigImpl {
192public:
193 // List of passes explicitly substituted by this target. Normally this is
194 // empty, but it is a convenient way to suppress or replace specific passes
195 // that are part of a standard pass pipeline without overridding the entire
196 // pipeline. This mechanism allows target options to inherit a standard pass's
197 // user interface. For example, a target may disable a standard pass by
Bob Wilsonb9b69362012-07-02 19:48:37 +0000198 // default by substituting a pass ID of zero, and the user may still enable
199 // that standard pass with an explicit command line option.
Andrew Tricke2203232013-04-10 01:06:56 +0000200 DenseMap<AnalysisID,IdentifyingPassPtr> TargetPasses;
Bob Wilson33e51882012-05-30 00:17:12 +0000201
202 /// Store the pairs of <AnalysisID, AnalysisID> of which the second pass
203 /// is inserted after each instance of the first one.
Andrew Tricke2203232013-04-10 01:06:56 +0000204 SmallVector<std::pair<AnalysisID, IdentifyingPassPtr>, 4> InsertedPasses;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000205};
206} // namespace llvm
207
Andrew Trickb7551332012-02-04 02:56:45 +0000208// Out of line virtual method.
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000209TargetPassConfig::~TargetPassConfig() {
210 delete Impl;
211}
Andrew Trickb7551332012-02-04 02:56:45 +0000212
Andrew Trick58648e42012-02-08 21:22:48 +0000213// Out of line constructor provides default values for pass options and
214// registers all common codegen passes.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000215TargetPassConfig::TargetPassConfig(TargetMachine *tm, PassManagerBase &pm)
Alex Lorenze2d75232015-07-06 17:44:26 +0000216 : ImmutablePass(ID), PM(&pm), StartBefore(nullptr), StartAfter(nullptr),
217 StopAfter(nullptr), Started(true), Stopped(false),
218 AddingMachinePasses(false), TM(tm), Impl(nullptr), Initialized(false),
Kit Barton45c20b42015-08-06 18:02:53 +0000219 DisableVerify(false), EnableTailMerge(true) {
Andrew Trickdd37d522012-02-08 21:22:39 +0000220
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000221 Impl = new PassConfigImpl();
222
Andrew Trickb7551332012-02-04 02:56:45 +0000223 // Register all target independent codegen passes to activate their PassIDs,
224 // including this pass itself.
225 initializeCodeGen(*PassRegistry::getPassRegistry());
Andrew Tricke9a951c2012-02-15 03:21:51 +0000226
227 // Substitute Pseudo Pass IDs for real ones.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000228 substitutePass(&EarlyTailDuplicateID, &TailDuplicateID);
229 substitutePass(&PostRAMachineLICMID, &MachineLICMID);
Andrew Trickb7551332012-02-04 02:56:45 +0000230}
231
Bob Wilson33e51882012-05-30 00:17:12 +0000232/// Insert InsertedPassID pass after TargetPassID.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000233void TargetPassConfig::insertPass(AnalysisID TargetPassID,
Andrew Tricke2203232013-04-10 01:06:56 +0000234 IdentifyingPassPtr InsertedPassID) {
Benjamin Kramere7c45bc2013-04-11 11:57:01 +0000235 assert(((!InsertedPassID.isInstance() &&
236 TargetPassID != InsertedPassID.getID()) ||
237 (InsertedPassID.isInstance() &&
238 TargetPassID != InsertedPassID.getInstance()->getPassID())) &&
Andrew Tricke2203232013-04-10 01:06:56 +0000239 "Insert a pass after itself!");
240 std::pair<AnalysisID, IdentifyingPassPtr> P(TargetPassID, InsertedPassID);
Bob Wilson33e51882012-05-30 00:17:12 +0000241 Impl->InsertedPasses.push_back(P);
242}
243
Andrew Trickb7551332012-02-04 02:56:45 +0000244/// createPassConfig - Create a pass configuration object to be used by
245/// addPassToEmitX methods for generating a pipeline of CodeGen passes.
246///
247/// Targets may override this to extend TargetPassConfig.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000248TargetPassConfig *LLVMTargetMachine::createPassConfig(PassManagerBase &PM) {
249 return new TargetPassConfig(this, PM);
Andrew Trickb7551332012-02-04 02:56:45 +0000250}
251
252TargetPassConfig::TargetPassConfig()
Craig Topperc0196b12014-04-14 00:51:57 +0000253 : ImmutablePass(ID), PM(nullptr) {
Andrew Trickb7551332012-02-04 02:56:45 +0000254 llvm_unreachable("TargetPassConfig should not be constructed on-the-fly");
255}
256
Andrew Trickdd37d522012-02-08 21:22:39 +0000257// Helper to verify the analysis is really immutable.
258void TargetPassConfig::setOpt(bool &Opt, bool Val) {
259 assert(!Initialized && "PassConfig is immutable");
260 Opt = Val;
261}
262
Bob Wilsonb9b69362012-07-02 19:48:37 +0000263void TargetPassConfig::substitutePass(AnalysisID StandardID,
Andrew Tricke2203232013-04-10 01:06:56 +0000264 IdentifyingPassPtr TargetID) {
Bob Wilsonb9b69362012-07-02 19:48:37 +0000265 Impl->TargetPasses[StandardID] = TargetID;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000266}
Andrew Trickee874db2012-02-11 07:11:32 +0000267
Andrew Tricke2203232013-04-10 01:06:56 +0000268IdentifyingPassPtr TargetPassConfig::getPassSubstitution(AnalysisID ID) const {
269 DenseMap<AnalysisID, IdentifyingPassPtr>::const_iterator
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000270 I = Impl->TargetPasses.find(ID);
271 if (I == Impl->TargetPasses.end())
272 return ID;
273 return I->second;
274}
275
Bob Wilsoncac3b902012-07-02 19:48:45 +0000276/// Add a pass to the PassManager if that pass is supposed to be run. If the
277/// Started/Stopped flags indicate either that the compilation should start at
278/// a later pass or that it should stop after an earlier pass, then do not add
279/// the pass. Finally, compare the current pass against the StartAfter
280/// and StopAfter options and change the Started/Stopped flags accordingly.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000281void TargetPassConfig::addPass(Pass *P, bool verifyAfter, bool printAfter) {
Bob Wilsona3f9fa72012-07-02 19:48:39 +0000282 assert(!Initialized && "PassConfig is immutable");
283
Chandler Carruth34263a02012-07-02 22:56:41 +0000284 // Cache the Pass ID here in case the pass manager finds this pass is
285 // redundant with ones already scheduled / available, and deletes it.
286 // Fundamentally, once we add the pass to the manager, we no longer own it
287 // and shouldn't reference it.
288 AnalysisID PassID = P->getPassID();
289
Alex Lorenze2d75232015-07-06 17:44:26 +0000290 if (StartBefore == PassID)
291 Started = true;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000292 if (Started && !Stopped) {
293 std::string Banner;
294 // Construct banner message before PM->add() as that may delete the pass.
295 if (AddingMachinePasses && (printAfter || verifyAfter))
296 Banner = std::string("After ") + std::string(P->getPassName());
Bob Wilsoncac3b902012-07-02 19:48:45 +0000297 PM->add(P);
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000298 if (AddingMachinePasses) {
299 if (printAfter)
300 addPrintPass(Banner);
301 if (verifyAfter)
302 addVerifyPass(Banner);
303 }
Akira Hatanakac100c562015-06-05 21:58:14 +0000304
305 // Add the passes after the pass P if there is any.
306 for (SmallVectorImpl<std::pair<AnalysisID, IdentifyingPassPtr> >::iterator
307 I = Impl->InsertedPasses.begin(),
308 E = Impl->InsertedPasses.end();
309 I != E; ++I) {
310 if ((*I).first == PassID) {
311 assert((*I).second.isValid() && "Illegal Pass ID!");
312 Pass *NP;
313 if ((*I).second.isInstance())
314 NP = (*I).second.getInstance();
315 else {
316 NP = Pass::createPass((*I).second.getID());
317 assert(NP && "Pass ID not registered");
318 }
319 addPass(NP, false, false);
320 }
321 }
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000322 } else {
Benjamin Kramer483b9fb2013-08-05 11:11:11 +0000323 delete P;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000324 }
Chandler Carruth34263a02012-07-02 22:56:41 +0000325 if (StopAfter == PassID)
Bob Wilsoncac3b902012-07-02 19:48:45 +0000326 Stopped = true;
Chandler Carruth34263a02012-07-02 22:56:41 +0000327 if (StartAfter == PassID)
Bob Wilsoncac3b902012-07-02 19:48:45 +0000328 Started = true;
329 if (Stopped && !Started)
330 report_fatal_error("Cannot stop compilation after pass that is not run");
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000331}
332
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000333/// Add a CodeGen pass at this point in the pipeline after checking for target
334/// and command line overrides.
Andrew Tricke2203232013-04-10 01:06:56 +0000335///
336/// addPass cannot return a pointer to the pass instance because is internal the
337/// PassManager and the instance we create here may already be freed.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000338AnalysisID TargetPassConfig::addPass(AnalysisID PassID, bool verifyAfter,
339 bool printAfter) {
Andrew Tricke2203232013-04-10 01:06:56 +0000340 IdentifyingPassPtr TargetID = getPassSubstitution(PassID);
341 IdentifyingPassPtr FinalPtr = overridePass(PassID, TargetID);
342 if (!FinalPtr.isValid())
Craig Topperc0196b12014-04-14 00:51:57 +0000343 return nullptr;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000344
Andrew Tricke2203232013-04-10 01:06:56 +0000345 Pass *P;
346 if (FinalPtr.isInstance())
347 P = FinalPtr.getInstance();
348 else {
349 P = Pass::createPass(FinalPtr.getID());
350 if (!P)
351 llvm_unreachable("Pass ID not registered");
352 }
353 AnalysisID FinalID = P->getPassID();
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000354 addPass(P, verifyAfter, printAfter); // Ends the lifetime of P.
Andrew Tricke2203232013-04-10 01:06:56 +0000355
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000356 return FinalID;
Andrew Trickf8ea1082012-02-04 02:56:59 +0000357}
Andrew Trickde401d32012-02-04 02:56:48 +0000358
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000359void TargetPassConfig::printAndVerify(const std::string &Banner) {
360 addPrintPass(Banner);
361 addVerifyPass(Banner);
362}
Matthias Brauna7c82a92014-12-11 19:42:05 +0000363
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000364void TargetPassConfig::addPrintPass(const std::string &Banner) {
365 if (TM->shouldPrintMachineCode())
366 PM->add(createMachineFunctionPrinterPass(dbgs(), Banner));
367}
368
369void TargetPassConfig::addVerifyPass(const std::string &Banner) {
Andrew Trickde401d32012-02-04 02:56:48 +0000370 if (VerifyMachineCode)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000371 PM->add(createMachineVerifierPass(Banner));
Andrew Trickde401d32012-02-04 02:56:48 +0000372}
373
Andrew Trickf8ea1082012-02-04 02:56:59 +0000374/// Add common target configurable passes that perform LLVM IR to IR transforms
375/// following machine independent optimization.
376void TargetPassConfig::addIRPasses() {
Andrew Trickde401d32012-02-04 02:56:48 +0000377 // Basic AliasAnalysis support.
378 // Add TypeBasedAliasAnalysis before BasicAliasAnalysis so that
379 // BasicAliasAnalysis wins if they disagree. This is intended to help
380 // support "obvious" type-punning idioms.
Hal Finkel445dda52014-09-02 22:12:54 +0000381 if (UseCFLAA)
382 addPass(createCFLAliasAnalysisPass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000383 addPass(createTypeBasedAliasAnalysisPass());
Hal Finkel94146652014-07-24 14:25:39 +0000384 addPass(createScopedNoAliasAAPass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000385 addPass(createBasicAliasAnalysisPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000386
387 // Before running any passes, run the verifier to determine if the input
388 // coming from the front-end and/or optimizer is valid.
Duncan P. N. Exon Smithab58a562015-03-19 22:24:17 +0000389 if (!DisableVerify)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000390 addPass(createVerifierPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000391
392 // Run loop strength reduction before anything else.
393 if (getOptLevel() != CodeGenOpt::None && !DisableLSR) {
Chandler Carruth26c59fa2013-01-07 14:41:08 +0000394 addPass(createLoopStrengthReducePass());
Andrew Trickde401d32012-02-04 02:56:48 +0000395 if (PrintLSR)
Chandler Carruth9d805132014-01-12 11:30:46 +0000396 addPass(createPrintFunctionPass(dbgs(), "\n\n*** Code after LSR ***\n"));
Andrew Trickde401d32012-02-04 02:56:48 +0000397 }
398
Philip Reames23cf2e22015-01-28 19:28:03 +0000399 // Run GC lowering passes for builtin collectors
400 // TODO: add a pass insertion point here
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000401 addPass(createGCLoweringPass());
Philip Reames23cf2e22015-01-28 19:28:03 +0000402 addPass(createShadowStackGCLoweringPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000403
404 // Make sure that no unreachable blocks are instruction selected.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000405 addPass(createUnreachableBlockEliminationPass());
Juergen Ributzkaf26beda2014-01-25 02:02:55 +0000406
407 // Prepare expensive constants for SelectionDAG.
408 if (getOptLevel() != CodeGenOpt::None && !DisableConstantHoisting)
409 addPass(createConstantHoistingPass());
James Molloybc9fed82014-07-23 13:33:00 +0000410
411 if (getOptLevel() != CodeGenOpt::None && !DisablePartialLibcallInlining)
412 addPass(createPartiallyInlineLibCallsPass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000413}
414
415/// Turn exception handling constructs into something the code generators can
416/// handle.
417void TargetPassConfig::addPassesToHandleExceptions() {
418 switch (TM->getMCAsmInfo()->getExceptionHandlingType()) {
419 case ExceptionHandling::SjLj:
420 // SjLj piggy-backs on dwarf for this bit. The cleanups done apply to both
421 // Dwarf EH prepare needs to be run after SjLj prepare. Otherwise,
422 // catch info can get misplaced when a selector ends up more than one block
423 // removed from the parent invoke(s). This could happen when a landing
424 // pad is shared by multiple invokes and is also a target of a normal
425 // edge from elsewhere.
Mehdi Aminif50daed2015-07-08 01:00:31 +0000426 addPass(createSjLjEHPreparePass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000427 // FALLTHROUGH
428 case ExceptionHandling::DwarfCFI:
429 case ExceptionHandling::ARM:
Bill Wendlingafc10362013-06-19 20:51:24 +0000430 addPass(createDwarfEHPass(TM));
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000431 break;
Reid Kleckner1185fce2015-01-29 00:41:44 +0000432 case ExceptionHandling::WinEH:
Reid Kleckner47c8e7a2015-03-12 00:36:20 +0000433 // We support using both GCC-style and MSVC-style exceptions on Windows, so
434 // add both preparation passes. Each pass will only actually run if it
435 // recognizes the personality function.
Reid Kleckner1185fce2015-01-29 00:41:44 +0000436 addPass(createWinEHPass(TM));
Reid Kleckner47c8e7a2015-03-12 00:36:20 +0000437 addPass(createDwarfEHPass(TM));
Reid Kleckner1185fce2015-01-29 00:41:44 +0000438 break;
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000439 case ExceptionHandling::None:
Mark Seabornb6118c52014-03-20 19:54:47 +0000440 addPass(createLowerInvokePass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000441
442 // The lower invoke pass may create unreachable code. Remove it.
443 addPass(createUnreachableBlockEliminationPass());
444 break;
445 }
Andrew Trickf8ea1082012-02-04 02:56:59 +0000446}
Andrew Trickde401d32012-02-04 02:56:48 +0000447
Bill Wendlingc786b312012-11-30 22:08:55 +0000448/// Add pass to prepare the LLVM IR for code generation. This should be done
449/// before exception handling preparation passes.
450void TargetPassConfig::addCodeGenPrepare() {
451 if (getOptLevel() != CodeGenOpt::None && !DisableCGP)
Bill Wendling7a639ea2013-06-19 21:07:11 +0000452 addPass(createCodeGenPreparePass(TM));
Saleem Abdulrasoold2c5d7f2014-11-08 00:00:50 +0000453 addPass(createRewriteSymbolsPass());
Bill Wendlingc786b312012-11-30 22:08:55 +0000454}
455
Andrew Trickf8ea1082012-02-04 02:56:59 +0000456/// Add common passes that perform LLVM IR to IR transforms in preparation for
457/// instruction selection.
458void TargetPassConfig::addISelPrepare() {
Andrew Trickde401d32012-02-04 02:56:48 +0000459 addPreISel();
460
Peter Collingbourne82437bf2015-06-15 21:07:11 +0000461 // Add both the safe stack and the stack protection passes: each of them will
462 // only protect functions that have corresponding attributes.
463 addPass(createSafeStackPass());
Josh Magee22b8ba22013-12-19 03:17:11 +0000464 addPass(createStackProtectorPass(TM));
465
Andrew Trickde401d32012-02-04 02:56:48 +0000466 if (PrintISelInput)
Chandler Carruth9d805132014-01-12 11:30:46 +0000467 addPass(createPrintFunctionPass(
468 dbgs(), "\n\n*** Final LLVM Code input to ISel ***\n"));
Andrew Trickde401d32012-02-04 02:56:48 +0000469
470 // All passes which modify the LLVM IR are now complete; run the verifier
471 // to ensure that the IR is valid.
472 if (!DisableVerify)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000473 addPass(createVerifierPass());
Andrew Trickf8ea1082012-02-04 02:56:59 +0000474}
Andrew Trickde401d32012-02-04 02:56:48 +0000475
Andrew Trickf5426752012-02-09 00:40:55 +0000476/// Add the complete set of target-independent postISel code generator passes.
477///
478/// This can be read as the standard order of major LLVM CodeGen stages. Stages
479/// with nontrivial configuration or multiple passes are broken out below in
480/// add%Stage routines.
481///
482/// Any TargetPassConfig::addXX routine may be overriden by the Target. The
483/// addPre/Post methods with empty header implementations allow injecting
484/// target-specific fixups just before or after major stages. Additionally,
485/// targets have the flexibility to change pass order within a stage by
486/// overriding default implementation of add%Stage routines below. Each
487/// technique has maintainability tradeoffs because alternate pass orders are
488/// not well supported. addPre/Post works better if the target pass is easily
489/// tied to a common pass. But if it has subtle dependencies on multiple passes,
Andrew Trick09fc1bb2012-02-10 07:08:25 +0000490/// the target should override the stage instead.
Andrew Trickf5426752012-02-09 00:40:55 +0000491///
492/// TODO: We could use a single addPre/Post(ID) hook to allow pass injection
493/// before/after any target-independent pass. But it's currently overkill.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000494void TargetPassConfig::addMachinePasses() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000495 AddingMachinePasses = true;
496
Bob Wilson33e51882012-05-30 00:17:12 +0000497 // Insert a machine instr printer pass after the specified pass.
498 // If -print-machineinstrs specified, print machineinstrs after all passes.
499 if (StringRef(PrintMachineInstrs.getValue()).equals(""))
500 TM->Options.PrintMachineCode = true;
501 else if (!StringRef(PrintMachineInstrs.getValue())
502 .equals("option-unspecified")) {
503 const PassRegistry *PR = PassRegistry::getPassRegistry();
504 const PassInfo *TPI = PR->getPassInfo(PrintMachineInstrs.getValue());
Akira Hatanaka7ba78302014-12-13 04:52:04 +0000505 const PassInfo *IPI = PR->getPassInfo(StringRef("machineinstr-printer"));
Bob Wilson33e51882012-05-30 00:17:12 +0000506 assert (TPI && IPI && "Pass ID not registered!");
Roman Divackyad06cee2012-09-05 22:26:57 +0000507 const char *TID = (const char *)(TPI->getTypeInfo());
508 const char *IID = (const char *)(IPI->getTypeInfo());
Bob Wilsonb9b69362012-07-02 19:48:37 +0000509 insertPass(TID, IID);
Bob Wilson33e51882012-05-30 00:17:12 +0000510 }
511
Jakob Stoklund Olesen29506f52012-07-04 19:28:27 +0000512 // Print the instruction selected machine code...
513 printAndVerify("After Instruction Selection");
514
Andrew Trickde401d32012-02-04 02:56:48 +0000515 // Expand pseudo-instructions emitted by ISel.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000516 addPass(&ExpandISelPseudosID);
Andrew Trickde401d32012-02-04 02:56:48 +0000517
Andrew Trickf5426752012-02-09 00:40:55 +0000518 // Add passes that optimize machine instructions in SSA form.
Andrew Trickde401d32012-02-04 02:56:48 +0000519 if (getOptLevel() != CodeGenOpt::None) {
Andrew Trickf5426752012-02-09 00:40:55 +0000520 addMachineSSAOptimization();
Craig Topper36f29122012-11-19 00:11:50 +0000521 } else {
Andrew Trickf5426752012-02-09 00:40:55 +0000522 // If the target requests it, assign local variables to stack slots relative
523 // to one another and simplify frame index references where possible.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000524 addPass(&LocalStackSlotAllocationID, false);
Andrew Trickde401d32012-02-04 02:56:48 +0000525 }
526
527 // Run pre-ra passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000528 addPreRegAlloc();
Andrew Trickde401d32012-02-04 02:56:48 +0000529
Andrew Trickf5426752012-02-09 00:40:55 +0000530 // Run register allocation and passes that are tightly coupled with it,
531 // including phi elimination and scheduling.
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000532 if (getOptimizeRegAlloc())
533 addOptimizedRegAlloc(createRegAllocPass(true));
534 else
535 addFastRegAlloc(createRegAllocPass(false));
Andrew Trickde401d32012-02-04 02:56:48 +0000536
537 // Run post-ra passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000538 addPostRegAlloc();
Andrew Trickde401d32012-02-04 02:56:48 +0000539
540 // Insert prolog/epilog code. Eliminate abstract frame index references...
Kit Barton45c20b42015-08-06 18:02:53 +0000541 if (getOptLevel() != CodeGenOpt::None)
542 addPass(createShrinkWrapPass());
Bob Wilsonb9b69362012-07-02 19:48:37 +0000543 addPass(&PrologEpilogCodeInserterID);
Andrew Trickde401d32012-02-04 02:56:48 +0000544
Andrew Trickf5426752012-02-09 00:40:55 +0000545 /// Add passes that optimize machine instructions after register allocation.
546 if (getOptLevel() != CodeGenOpt::None)
547 addMachineLateOptimization();
Andrew Trickde401d32012-02-04 02:56:48 +0000548
549 // Expand pseudo instructions before second scheduling pass.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000550 addPass(&ExpandPostRAPseudosID);
Andrew Trickde401d32012-02-04 02:56:48 +0000551
552 // Run pre-sched2 passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000553 addPreSched2();
Andrew Trickde401d32012-02-04 02:56:48 +0000554
Sanjoy Das69fad072015-06-15 18:44:27 +0000555 if (EnableImplicitNullChecks)
556 addPass(&ImplicitNullChecksID);
557
Andrew Trickde401d32012-02-04 02:56:48 +0000558 // Second pass scheduler.
Andrew Tricke9a951c2012-02-15 03:21:51 +0000559 if (getOptLevel() != CodeGenOpt::None) {
Andrew Trick17080b92013-12-28 21:56:51 +0000560 if (MISchedPostRA)
561 addPass(&PostMachineSchedulerID);
562 else
563 addPass(&PostRASchedulerID);
Andrew Trickde401d32012-02-04 02:56:48 +0000564 }
565
Andrew Trickf5426752012-02-09 00:40:55 +0000566 // GC
Evan Cheng59421ae2012-12-21 02:57:04 +0000567 if (addGCPasses()) {
568 if (PrintGCInfo)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000569 addPass(createGCInfoPrinter(dbgs()), false, false);
Evan Cheng59421ae2012-12-21 02:57:04 +0000570 }
Andrew Trickde401d32012-02-04 02:56:48 +0000571
Andrew Trickf5426752012-02-09 00:40:55 +0000572 // Basic block placement.
Andrew Tricke9a951c2012-02-15 03:21:51 +0000573 if (getOptLevel() != CodeGenOpt::None)
Andrew Trickf5426752012-02-09 00:40:55 +0000574 addBlockPlacement();
Andrew Trickde401d32012-02-04 02:56:48 +0000575
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000576 addPreEmitPass();
Juergen Ributzkae8294752013-12-14 06:53:06 +0000577
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000578 addPass(&StackMapLivenessID, false);
579
580 AddingMachinePasses = false;
Andrew Trickde401d32012-02-04 02:56:48 +0000581}
582
Andrew Trickf5426752012-02-09 00:40:55 +0000583/// Add passes that optimize machine instructions in SSA form.
584void TargetPassConfig::addMachineSSAOptimization() {
585 // Pre-ra tail duplication.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000586 addPass(&EarlyTailDuplicateID);
Andrew Trickf5426752012-02-09 00:40:55 +0000587
588 // Optimize PHIs before DCE: removing dead PHI cycles may make more
589 // instructions dead.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000590 addPass(&OptimizePHIsID, false);
Andrew Trickf5426752012-02-09 00:40:55 +0000591
Nadav Rotem7c277da2012-09-06 09:17:37 +0000592 // This pass merges large allocas. StackSlotColoring is a different pass
593 // which merges spill slots.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000594 addPass(&StackColoringID, false);
Nadav Rotem7c277da2012-09-06 09:17:37 +0000595
Andrew Trickf5426752012-02-09 00:40:55 +0000596 // If the target requests it, assign local variables to stack slots relative
597 // to one another and simplify frame index references where possible.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000598 addPass(&LocalStackSlotAllocationID, false);
Andrew Trickf5426752012-02-09 00:40:55 +0000599
600 // With optimization, dead code should already be eliminated. However
601 // there is one known exception: lowered code for arguments that are only
602 // used by tail calls, where the tail calls reuse the incoming stack
603 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
Bob Wilsonb9b69362012-07-02 19:48:37 +0000604 addPass(&DeadMachineInstructionElimID);
Andrew Trickf5426752012-02-09 00:40:55 +0000605
Jakob Stoklund Olesen213a2f82013-01-17 00:58:38 +0000606 // Allow targets to insert passes that improve instruction level parallelism,
607 // like if-conversion. Such passes will typically need dominator trees and
608 // loop info, just like LICM and CSE below.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000609 addILPOpts();
Jakob Stoklund Olesen213a2f82013-01-17 00:58:38 +0000610
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000611 addPass(&MachineLICMID, false);
612 addPass(&MachineCSEID, false);
Bob Wilsonb9b69362012-07-02 19:48:37 +0000613 addPass(&MachineSinkingID);
Andrew Trickf5426752012-02-09 00:40:55 +0000614
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000615 addPass(&PeepholeOptimizerID, false);
Quentin Colombet03e43f82014-08-20 17:41:48 +0000616 // Clean-up the dead code that may have been generated by peephole
617 // rewriting.
618 addPass(&DeadMachineInstructionElimID);
Andrew Trickf5426752012-02-09 00:40:55 +0000619}
620
Andrew Trickb7551332012-02-04 02:56:45 +0000621//===---------------------------------------------------------------------===//
Andrew Trickf5426752012-02-09 00:40:55 +0000622/// Register Allocation Pass Configuration
Jim Laskey29e635d2006-08-02 12:30:23 +0000623//===---------------------------------------------------------------------===//
Andrew Trickf5426752012-02-09 00:40:55 +0000624
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000625bool TargetPassConfig::getOptimizeRegAlloc() const {
626 switch (OptimizeRegAlloc) {
627 case cl::BOU_UNSET: return getOptLevel() != CodeGenOpt::None;
628 case cl::BOU_TRUE: return true;
629 case cl::BOU_FALSE: return false;
630 }
631 llvm_unreachable("Invalid optimize-regalloc state");
632}
633
Andrew Trickf5426752012-02-09 00:40:55 +0000634/// RegisterRegAlloc's global Registry tracks allocator registration.
Jim Laskey29e635d2006-08-02 12:30:23 +0000635MachinePassRegistry RegisterRegAlloc::Registry;
636
Andrew Trickf5426752012-02-09 00:40:55 +0000637/// A dummy default pass factory indicates whether the register allocator is
638/// overridden on the command line.
Craig Topperc0196b12014-04-14 00:51:57 +0000639static FunctionPass *useDefaultRegisterAllocator() { return nullptr; }
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000640static RegisterRegAlloc
641defaultRegAlloc("default",
642 "pick register allocator based on -O option",
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000643 useDefaultRegisterAllocator);
Jim Laskey29e635d2006-08-02 12:30:23 +0000644
Andrew Trickf5426752012-02-09 00:40:55 +0000645/// -regalloc=... command line option.
Dan Gohmand78c4002008-05-13 00:00:25 +0000646static cl::opt<RegisterRegAlloc::FunctionPassCtor, false,
647 RegisterPassParser<RegisterRegAlloc> >
648RegAlloc("regalloc",
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000649 cl::init(&useDefaultRegisterAllocator),
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000650 cl::desc("Register allocator to use"));
Alkis Evlogimenos5facafa2003-10-02 16:57:49 +0000651
Jim Laskey29e635d2006-08-02 12:30:23 +0000652
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000653/// Instantiate the default register allocator pass for this target for either
654/// the optimized or unoptimized allocation path. This will be added to the pass
655/// manager by addFastRegAlloc in the unoptimized case or addOptimizedRegAlloc
656/// in the optimized case.
657///
658/// A target that uses the standard regalloc pass order for fast or optimized
659/// allocation may still override this for per-target regalloc
660/// selection. But -regalloc=... always takes precedence.
661FunctionPass *TargetPassConfig::createTargetRegisterAllocator(bool Optimized) {
662 if (Optimized)
663 return createGreedyRegisterAllocator();
664 else
665 return createFastRegisterAllocator();
666}
667
668/// Find and instantiate the register allocation pass requested by this target
669/// at the current optimization level. Different register allocators are
670/// defined as separate passes because they may require different analysis.
671///
672/// This helper ensures that the regalloc= option is always available,
673/// even for targets that override the default allocator.
674///
675/// FIXME: When MachinePassRegistry register pass IDs instead of function ptrs,
676/// this can be folded into addPass.
677FunctionPass *TargetPassConfig::createRegAllocPass(bool Optimized) {
Jim Laskey03593f72006-08-01 18:29:48 +0000678 RegisterRegAlloc::FunctionPassCtor Ctor = RegisterRegAlloc::getDefault();
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000679
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000680 // Initialize the global default.
Jim Laskey95eda5b2006-08-01 14:21:23 +0000681 if (!Ctor) {
Jim Laskey29e635d2006-08-02 12:30:23 +0000682 Ctor = RegAlloc;
683 RegisterRegAlloc::setDefault(RegAlloc);
Jim Laskey95eda5b2006-08-01 14:21:23 +0000684 }
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000685 if (Ctor != useDefaultRegisterAllocator)
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000686 return Ctor();
687
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000688 // With no -regalloc= override, ask the target for a regalloc pass.
689 return createTargetRegisterAllocator(Optimized);
690}
691
Arnaud A. de Grandmaisona61262f2014-10-21 20:47:22 +0000692/// Return true if the default global register allocator is in use and
693/// has not be overriden on the command line with '-regalloc=...'
694bool TargetPassConfig::usingDefaultRegAlloc() const {
Arnaud A. de Grandmaison5c7fe7e92014-10-21 21:50:49 +0000695 return RegAlloc.getNumOccurrences() == 0;
Arnaud A. de Grandmaisona61262f2014-10-21 20:47:22 +0000696}
697
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000698/// Add the minimum set of target-independent passes that are required for
699/// register allocation. No coalescing or scheduling.
700void TargetPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000701 addPass(&PHIEliminationID, false);
702 addPass(&TwoAddressInstructionPassID, false);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000703
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000704 addPass(RegAllocPass);
Jim Laskeyd1a714e2006-07-27 20:05:00 +0000705}
Andrew Trickf5426752012-02-09 00:40:55 +0000706
707/// Add standard target-independent passes that are tightly coupled with
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000708/// optimized register allocation, including coalescing, machine instruction
709/// scheduling, and register allocation itself.
710void TargetPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000711 addPass(&ProcessImplicitDefsID, false);
Jakob Stoklund Oleseneb495662012-06-25 18:12:18 +0000712
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000713 // LiveVariables currently requires pure SSA form.
714 //
715 // FIXME: Once TwoAddressInstruction pass no longer uses kill flags,
716 // LiveVariables can be removed completely, and LiveIntervals can be directly
717 // computed. (We still either need to regenerate kill flags after regalloc, or
718 // preferably fix the scavenger to not depend on them).
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000719 addPass(&LiveVariablesID, false);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000720
Rafael Espindola9770bde2013-10-14 16:39:04 +0000721 // Edge splitting is smarter with machine loop info.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000722 addPass(&MachineLoopInfoID, false);
723 addPass(&PHIEliminationID, false);
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000724
725 // Eventually, we want to run LiveIntervals before PHI elimination.
726 if (EarlyLiveIntervals)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000727 addPass(&LiveIntervalsID, false);
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000728
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000729 addPass(&TwoAddressInstructionPassID, false);
Bob Wilsonb9b69362012-07-02 19:48:37 +0000730 addPass(&RegisterCoalescerID);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000731
732 // PreRA instruction scheduling.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000733 addPass(&MachineSchedulerID);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000734
735 // Add the selected register allocation pass.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000736 addPass(RegAllocPass);
Jakob Stoklund Olesen59a0d322012-06-26 17:09:29 +0000737
738 // Allow targets to change the register assignments before rewriting.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000739 addPreRewrite();
Andrew Trickf5426752012-02-09 00:40:55 +0000740
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000741 // Finally rewrite virtual registers.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000742 addPass(&VirtRegRewriterID);
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000743
Andrew Trickf5426752012-02-09 00:40:55 +0000744 // Perform stack slot coloring and post-ra machine LICM.
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000745 //
746 // FIXME: Re-enable coloring with register when it's capable of adding
747 // kill markers.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000748 addPass(&StackSlotColoringID);
Andrew Trick899f46c2012-02-15 07:57:03 +0000749
750 // Run post-ra machine LICM to hoist reloads / remats.
751 //
752 // FIXME: can this move into MachineLateOptimization?
Bob Wilsonb9b69362012-07-02 19:48:37 +0000753 addPass(&PostRAMachineLICMID);
Andrew Trickf5426752012-02-09 00:40:55 +0000754}
755
756//===---------------------------------------------------------------------===//
757/// Post RegAlloc Pass Configuration
758//===---------------------------------------------------------------------===//
759
760/// Add passes that optimize machine instructions after register allocation.
761void TargetPassConfig::addMachineLateOptimization() {
762 // Branch folding must be run after regalloc and prolog/epilog insertion.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000763 addPass(&BranchFolderPassID);
Andrew Trickf5426752012-02-09 00:40:55 +0000764
765 // Tail duplication.
Vincent Lejeune92b0a642013-12-07 01:49:19 +0000766 // Note that duplicating tail just increases code size and degrades
767 // performance for targets that require Structured Control Flow.
768 // In addition it can also make CFG irreducible. Thus we disable it.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000769 if (!TM->requiresStructuredCFG())
770 addPass(&TailDuplicateID);
Andrew Trickf5426752012-02-09 00:40:55 +0000771
772 // Copy propagation.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000773 addPass(&MachineCopyPropagationID);
Andrew Trickf5426752012-02-09 00:40:55 +0000774}
775
Evan Cheng59421ae2012-12-21 02:57:04 +0000776/// Add standard GC passes.
777bool TargetPassConfig::addGCPasses() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000778 addPass(&GCMachineCodeAnalysisID, false);
Evan Cheng59421ae2012-12-21 02:57:04 +0000779 return true;
780}
781
Andrew Trickf5426752012-02-09 00:40:55 +0000782/// Add standard basic block placement passes.
783void TargetPassConfig::addBlockPlacement() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000784 if (addPass(&MachineBlockPlacementID, false)) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000785 // Run a separate pass to collect block placement statistics.
786 if (EnableBlockPlacementStats)
Bob Wilsonb9b69362012-07-02 19:48:37 +0000787 addPass(&MachineBlockPlacementStatsID);
Andrew Trickf5426752012-02-09 00:40:55 +0000788 }
789}