blob: 78f409cd9555204fc40812801cc65048d6f95c29 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SILowerControlFlow.cpp - Use predicates for control flow ----------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellard75aadc22012-12-11 21:25:42 +00006//
7//===----------------------------------------------------------------------===//
8//
9/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000010/// This pass lowers the pseudo control flow instructions to real
Tom Stellardf8794352012-12-19 22:10:31 +000011/// machine instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +000012///
Tom Stellardf8794352012-12-19 22:10:31 +000013/// All control flow is handled using predicated instructions and
Tom Stellard75aadc22012-12-11 21:25:42 +000014/// a predicate stack. Each Scalar ALU controls the operations of 64 Vector
15/// ALUs. The Scalar ALU can update the predicate for any of the Vector ALUs
16/// by writting to the 64-bit EXEC register (each bit corresponds to a
17/// single vector ALU). Typically, for predicates, a vector ALU will write
18/// to its bit of the VCC register (like EXEC VCC is 64-bits, one for each
19/// Vector ALU) and then the ScalarALU will AND the VCC register with the
20/// EXEC to update the predicates.
21///
22/// For example:
Francis Visoiu Mistrih9d7bb0c2017-11-28 17:15:09 +000023/// %vcc = V_CMP_GT_F32 %vgpr1, %vgpr2
24/// %sgpr0 = SI_IF %vcc
25/// %vgpr0 = V_ADD_F32 %vgpr0, %vgpr0
26/// %sgpr0 = SI_ELSE %sgpr0
27/// %vgpr0 = V_SUB_F32 %vgpr0, %vgpr0
28/// SI_END_CF %sgpr0
Tom Stellard75aadc22012-12-11 21:25:42 +000029///
30/// becomes:
31///
Francis Visoiu Mistrih9d7bb0c2017-11-28 17:15:09 +000032/// %sgpr0 = S_AND_SAVEEXEC_B64 %vcc // Save and update the exec mask
33/// %sgpr0 = S_XOR_B64 %sgpr0, %exec // Clear live bits from saved exec mask
Tom Stellardf8794352012-12-19 22:10:31 +000034/// S_CBRANCH_EXECZ label0 // This instruction is an optional
Tom Stellard75aadc22012-12-11 21:25:42 +000035/// // optimization which allows us to
36/// // branch if all the bits of
37/// // EXEC are zero.
Francis Visoiu Mistrih9d7bb0c2017-11-28 17:15:09 +000038/// %vgpr0 = V_ADD_F32 %vgpr0, %vgpr0 // Do the IF block of the branch
Tom Stellard75aadc22012-12-11 21:25:42 +000039///
40/// label0:
Francis Visoiu Mistrih9d7bb0c2017-11-28 17:15:09 +000041/// %sgpr0 = S_OR_SAVEEXEC_B64 %exec // Restore the exec mask for the Then block
42/// %exec = S_XOR_B64 %sgpr0, %exec // Clear live bits from saved exec mask
Tom Stellard75aadc22012-12-11 21:25:42 +000043/// S_BRANCH_EXECZ label1 // Use our branch optimization
44/// // instruction again.
Francis Visoiu Mistrih9d7bb0c2017-11-28 17:15:09 +000045/// %vgpr0 = V_SUB_F32 %vgpr0, %vgpr // Do the THEN block
Tom Stellard75aadc22012-12-11 21:25:42 +000046/// label1:
Francis Visoiu Mistrih9d7bb0c2017-11-28 17:15:09 +000047/// %exec = S_OR_B64 %exec, %sgpr0 // Re-enable saved exec mask bits
Tom Stellard75aadc22012-12-11 21:25:42 +000048//===----------------------------------------------------------------------===//
49
50#include "AMDGPU.h"
Eric Christopherd9134482014-08-04 21:25:23 +000051#include "AMDGPUSubtarget.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000052#include "SIInstrInfo.h"
Tom Stellard44b30b42018-05-22 02:03:23 +000053#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000054#include "llvm/ADT/SmallVector.h"
55#include "llvm/ADT/StringRef.h"
Matthias Braunf8422972017-12-13 02:51:04 +000056#include "llvm/CodeGen/LiveIntervals.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000057#include "llvm/CodeGen/MachineBasicBlock.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000058#include "llvm/CodeGen/MachineFunction.h"
59#include "llvm/CodeGen/MachineFunctionPass.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000060#include "llvm/CodeGen/MachineInstr.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000061#include "llvm/CodeGen/MachineInstrBuilder.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000062#include "llvm/CodeGen/MachineOperand.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000063#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000064#include "llvm/CodeGen/Passes.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000065#include "llvm/CodeGen/SlotIndexes.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000066#include "llvm/CodeGen/TargetRegisterInfo.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000067#include "llvm/MC/MCRegisterInfo.h"
68#include "llvm/Pass.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000069#include <cassert>
70#include <iterator>
Tom Stellard75aadc22012-12-11 21:25:42 +000071
72using namespace llvm;
73
Matt Arsenault55d49cf2016-02-12 02:16:10 +000074#define DEBUG_TYPE "si-lower-control-flow"
75
Tom Stellard75aadc22012-12-11 21:25:42 +000076namespace {
77
Matt Arsenault55d49cf2016-02-12 02:16:10 +000078class SILowerControlFlow : public MachineFunctionPass {
Tom Stellard75aadc22012-12-11 21:25:42 +000079private:
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000080 const SIRegisterInfo *TRI = nullptr;
81 const SIInstrInfo *TII = nullptr;
Matt Arsenault396653f2019-04-03 20:53:20 +000082 LiveIntervals *LIS = nullptr;
Mark Searles76c5b622019-04-27 00:51:18 +000083 MachineRegisterInfo *MRI = nullptr;
Tom Stellard75aadc22012-12-11 21:25:42 +000084
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +000085 const TargetRegisterClass *BoolRC = nullptr;
86 unsigned AndOpc;
87 unsigned OrOpc;
88 unsigned XorOpc;
89 unsigned MovTermOpc;
90 unsigned Andn2TermOpc;
91 unsigned XorTermrOpc;
92 unsigned OrSaveExecOpc;
93 unsigned Exec;
94
Matt Arsenault78fc9da2016-08-22 19:33:16 +000095 void emitIf(MachineInstr &MI);
96 void emitElse(MachineInstr &MI);
Matt Arsenault78fc9da2016-08-22 19:33:16 +000097 void emitIfBreak(MachineInstr &MI);
Matt Arsenault78fc9da2016-08-22 19:33:16 +000098 void emitLoop(MachineInstr &MI);
99 void emitEndCf(MachineInstr &MI);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000100
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000101 void findMaskOperands(MachineInstr &MI, unsigned OpNo,
102 SmallVectorImpl<MachineOperand> &Src) const;
103
104 void combineMasks(MachineInstr &MI);
105
Tom Stellard75aadc22012-12-11 21:25:42 +0000106public:
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000107 static char ID;
108
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000109 SILowerControlFlow() : MachineFunctionPass(ID) {}
Tom Stellard75aadc22012-12-11 21:25:42 +0000110
Craig Topper5656db42014-04-29 07:57:24 +0000111 bool runOnMachineFunction(MachineFunction &MF) override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000112
Mehdi Amini117296c2016-10-01 02:56:57 +0000113 StringRef getPassName() const override {
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000114 return "SI Lower control flow pseudo instructions";
Tom Stellard75aadc22012-12-11 21:25:42 +0000115 }
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000116
117 void getAnalysisUsage(AnalysisUsage &AU) const override {
Matt Arsenaulte6740752016-09-29 01:44:16 +0000118 // Should preserve the same set that TwoAddressInstructions does.
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000119 AU.addPreserved<SlotIndexes>();
Matt Arsenaulte6740752016-09-29 01:44:16 +0000120 AU.addPreserved<LiveIntervals>();
121 AU.addPreservedID(LiveVariablesID);
122 AU.addPreservedID(MachineLoopInfoID);
123 AU.addPreservedID(MachineDominatorsID);
Mark Searles76c5b622019-04-27 00:51:18 +0000124 AU.setPreservesCFG();
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000125 MachineFunctionPass::getAnalysisUsage(AU);
126 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000127};
128
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000129} // end anonymous namespace
Tom Stellard75aadc22012-12-11 21:25:42 +0000130
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000131char SILowerControlFlow::ID = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000132
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000133INITIALIZE_PASS(SILowerControlFlow, DEBUG_TYPE,
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000134 "SI lower control flow", false, false)
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000135
Matt Arsenaulte6740752016-09-29 01:44:16 +0000136static void setImpSCCDefDead(MachineInstr &MI, bool IsDead) {
137 MachineOperand &ImpDefSCC = MI.getOperand(3);
138 assert(ImpDefSCC.getReg() == AMDGPU::SCC && ImpDefSCC.isDef());
139
140 ImpDefSCC.setIsDead(IsDead);
141}
142
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000143char &llvm::SILowerControlFlowID = SILowerControlFlow::ID;
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000144
Marek Olsakce76ea02017-10-24 10:27:13 +0000145static bool isSimpleIf(const MachineInstr &MI, const MachineRegisterInfo *MRI,
146 const SIInstrInfo *TII) {
Stanislav Mekhanoshin6c7a8d02017-08-04 06:58:42 +0000147 unsigned SaveExecReg = MI.getOperand(0).getReg();
148 auto U = MRI->use_instr_nodbg_begin(SaveExecReg);
149
150 if (U == MRI->use_instr_nodbg_end() ||
151 std::next(U) != MRI->use_instr_nodbg_end() ||
152 U->getOpcode() != AMDGPU::SI_END_CF)
153 return false;
154
Marek Olsakce76ea02017-10-24 10:27:13 +0000155 // Check for SI_KILL_*_TERMINATOR on path from if to endif.
Stanislav Mekhanoshin6c7a8d02017-08-04 06:58:42 +0000156 // if there is any such terminator simplififcations are not safe.
157 auto SMBB = MI.getParent();
158 auto EMBB = U->getParent();
159 DenseSet<const MachineBasicBlock*> Visited;
160 SmallVector<MachineBasicBlock*, 4> Worklist(SMBB->succ_begin(),
161 SMBB->succ_end());
162
163 while (!Worklist.empty()) {
164 MachineBasicBlock *MBB = Worklist.pop_back_val();
165
166 if (MBB == EMBB || !Visited.insert(MBB).second)
167 continue;
168 for(auto &Term : MBB->terminators())
Marek Olsakce76ea02017-10-24 10:27:13 +0000169 if (TII->isKillTerminator(Term.getOpcode()))
Stanislav Mekhanoshin6c7a8d02017-08-04 06:58:42 +0000170 return false;
171
172 Worklist.append(MBB->succ_begin(), MBB->succ_end());
173 }
174
175 return true;
176}
177
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000178void SILowerControlFlow::emitIf(MachineInstr &MI) {
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000179 MachineBasicBlock &MBB = *MI.getParent();
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000180 const DebugLoc &DL = MI.getDebugLoc();
181 MachineBasicBlock::iterator I(&MI);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000182
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000183 MachineOperand &SaveExec = MI.getOperand(0);
184 MachineOperand &Cond = MI.getOperand(1);
185 assert(SaveExec.getSubReg() == AMDGPU::NoSubRegister &&
186 Cond.getSubReg() == AMDGPU::NoSubRegister);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000187
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000188 Register SaveExecReg = SaveExec.getReg();
Matt Arsenault657f8712016-07-12 19:01:23 +0000189
Matt Arsenaulte6740752016-09-29 01:44:16 +0000190 MachineOperand &ImpDefSCC = MI.getOperand(4);
191 assert(ImpDefSCC.getReg() == AMDGPU::SCC && ImpDefSCC.isDef());
192
Stanislav Mekhanoshin3197eb62017-07-26 21:29:15 +0000193 // If there is only one use of save exec register and that use is SI_END_CF,
194 // we can optimize SI_IF by returning the full saved exec mask instead of
195 // just cleared bits.
Marek Olsakce76ea02017-10-24 10:27:13 +0000196 bool SimpleIf = isSimpleIf(MI, MRI, TII);
Stanislav Mekhanoshin3197eb62017-07-26 21:29:15 +0000197
Matt Arsenaulte6740752016-09-29 01:44:16 +0000198 // Add an implicit def of exec to discourage scheduling VALU after this which
199 // will interfere with trying to form s_and_saveexec_b64 later.
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000200 Register CopyReg = SimpleIf ? SaveExecReg
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000201 : MRI->createVirtualRegister(BoolRC);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000202 MachineInstr *CopyExec =
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000203 BuildMI(MBB, I, DL, TII->get(AMDGPU::COPY), CopyReg)
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000204 .addReg(Exec)
205 .addReg(Exec, RegState::ImplicitDefine);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000206
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000207 unsigned Tmp = MRI->createVirtualRegister(BoolRC);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000208
209 MachineInstr *And =
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000210 BuildMI(MBB, I, DL, TII->get(AndOpc), Tmp)
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000211 .addReg(CopyReg)
Matt Arsenault87039772019-03-05 18:38:00 +0000212 .add(Cond);
213
Matt Arsenaulte6740752016-09-29 01:44:16 +0000214 setImpSCCDefDead(*And, true);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000215
Stanislav Mekhanoshin3197eb62017-07-26 21:29:15 +0000216 MachineInstr *Xor = nullptr;
217 if (!SimpleIf) {
218 Xor =
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000219 BuildMI(MBB, I, DL, TII->get(XorOpc), SaveExecReg)
Stanislav Mekhanoshin3197eb62017-07-26 21:29:15 +0000220 .addReg(Tmp)
221 .addReg(CopyReg);
222 setImpSCCDefDead(*Xor, ImpDefSCC.isDead());
223 }
Matt Arsenaulte6740752016-09-29 01:44:16 +0000224
225 // Use a copy that is a terminator to get correct spill code placement it with
226 // fast regalloc.
227 MachineInstr *SetExec =
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000228 BuildMI(MBB, I, DL, TII->get(MovTermOpc), Exec)
Matt Arsenaulte6740752016-09-29 01:44:16 +0000229 .addReg(Tmp, RegState::Kill);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000230
231 // Insert a pseudo terminator to help keep the verifier happy. This will also
232 // be used later when inserting skips.
Diana Picus116bbab2017-01-13 09:58:52 +0000233 MachineInstr *NewBr = BuildMI(MBB, I, DL, TII->get(AMDGPU::SI_MASK_BRANCH))
234 .add(MI.getOperand(2));
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000235
236 if (!LIS) {
237 MI.eraseFromParent();
238 return;
239 }
240
Matt Arsenaulte6740752016-09-29 01:44:16 +0000241 LIS->InsertMachineInstrInMaps(*CopyExec);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000242
Matt Arsenaulte6740752016-09-29 01:44:16 +0000243 // Replace with and so we don't need to fix the live interval for condition
244 // register.
245 LIS->ReplaceMachineInstrInMaps(MI, *And);
246
Stanislav Mekhanoshin3197eb62017-07-26 21:29:15 +0000247 if (!SimpleIf)
248 LIS->InsertMachineInstrInMaps(*Xor);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000249 LIS->InsertMachineInstrInMaps(*SetExec);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000250 LIS->InsertMachineInstrInMaps(*NewBr);
251
Matt Arsenault476e26b2019-02-22 19:03:36 +0000252 LIS->removeAllRegUnitsForPhysReg(AMDGPU::EXEC);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000253 MI.eraseFromParent();
254
255 // FIXME: Is there a better way of adjusting the liveness? It shouldn't be
256 // hard to add another def here but I'm not sure how to correctly update the
257 // valno.
258 LIS->removeInterval(SaveExecReg);
259 LIS->createAndComputeVirtRegInterval(SaveExecReg);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000260 LIS->createAndComputeVirtRegInterval(Tmp);
Stanislav Mekhanoshin3197eb62017-07-26 21:29:15 +0000261 if (!SimpleIf)
262 LIS->createAndComputeVirtRegInterval(CopyReg);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000263}
264
265void SILowerControlFlow::emitElse(MachineInstr &MI) {
266 MachineBasicBlock &MBB = *MI.getParent();
Matt Arsenault657f8712016-07-12 19:01:23 +0000267 const DebugLoc &DL = MI.getDebugLoc();
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000268
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000269 Register DstReg = MI.getOperand(0).getReg();
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000270 assert(MI.getOperand(0).getSubReg() == AMDGPU::NoSubRegister);
Matt Arsenault657f8712016-07-12 19:01:23 +0000271
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000272 bool ExecModified = MI.getOperand(3).getImm() != 0;
273 MachineBasicBlock::iterator Start = MBB.begin();
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000274
Matt Arsenaulte6740752016-09-29 01:44:16 +0000275 // We are running before TwoAddressInstructions, and si_else's operands are
276 // tied. In order to correctly tie the registers, split this into a copy of
277 // the src like it does.
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000278 Register CopyReg = MRI->createVirtualRegister(BoolRC);
Stanislav Mekhanoshin68257702017-01-19 21:26:22 +0000279 MachineInstr *CopyExec =
280 BuildMI(MBB, Start, DL, TII->get(AMDGPU::COPY), CopyReg)
Diana Picus116bbab2017-01-13 09:58:52 +0000281 .add(MI.getOperand(1)); // Saved EXEC
Matt Arsenaulte6740752016-09-29 01:44:16 +0000282
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000283 // This must be inserted before phis and any spill code inserted before the
284 // else.
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000285 Register SaveReg = ExecModified ?
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000286 MRI->createVirtualRegister(BoolRC) : DstReg;
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000287 MachineInstr *OrSaveExec =
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000288 BuildMI(MBB, Start, DL, TII->get(OrSaveExecOpc), SaveReg)
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000289 .addReg(CopyReg);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000290
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000291 MachineBasicBlock *DestBB = MI.getOperand(2).getMBB();
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000292
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000293 MachineBasicBlock::iterator ElsePt(MI);
Matt Arsenault657f8712016-07-12 19:01:23 +0000294
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000295 if (ExecModified) {
296 MachineInstr *And =
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000297 BuildMI(MBB, ElsePt, DL, TII->get(AndOpc), DstReg)
298 .addReg(Exec)
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000299 .addReg(SaveReg);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000300
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000301 if (LIS)
302 LIS->InsertMachineInstrInMaps(*And);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000303 }
304
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000305 MachineInstr *Xor =
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000306 BuildMI(MBB, ElsePt, DL, TII->get(XorTermrOpc), Exec)
307 .addReg(Exec)
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000308 .addReg(DstReg);
Tom Stellardf8794352012-12-19 22:10:31 +0000309
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000310 MachineInstr *Branch =
Matt Arsenaulte6740752016-09-29 01:44:16 +0000311 BuildMI(MBB, ElsePt, DL, TII->get(AMDGPU::SI_MASK_BRANCH))
Matt Arsenaultf98a5962016-08-27 00:42:21 +0000312 .addMBB(DestBB);
Matt Arsenault9babdf42016-06-22 20:15:28 +0000313
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000314 if (!LIS) {
315 MI.eraseFromParent();
316 return;
317 }
318
319 LIS->RemoveMachineInstrFromMaps(MI);
Tom Stellardf8794352012-12-19 22:10:31 +0000320 MI.eraseFromParent();
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000321
Stanislav Mekhanoshin68257702017-01-19 21:26:22 +0000322 LIS->InsertMachineInstrInMaps(*CopyExec);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000323 LIS->InsertMachineInstrInMaps(*OrSaveExec);
324
325 LIS->InsertMachineInstrInMaps(*Xor);
326 LIS->InsertMachineInstrInMaps(*Branch);
327
328 // src reg is tied to dst reg.
329 LIS->removeInterval(DstReg);
330 LIS->createAndComputeVirtRegInterval(DstReg);
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000331 LIS->createAndComputeVirtRegInterval(CopyReg);
332 if (ExecModified)
333 LIS->createAndComputeVirtRegInterval(SaveReg);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000334
335 // Let this be recomputed.
Matt Arsenault476e26b2019-02-22 19:03:36 +0000336 LIS->removeAllRegUnitsForPhysReg(AMDGPU::EXEC);
Tom Stellardf8794352012-12-19 22:10:31 +0000337}
338
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000339void SILowerControlFlow::emitIfBreak(MachineInstr &MI) {
Tim Renoufad8b7c12018-05-25 07:55:04 +0000340 MachineBasicBlock &MBB = *MI.getParent();
341 const DebugLoc &DL = MI.getDebugLoc();
342 auto Dst = MI.getOperand(0).getReg();
343
344 // Skip ANDing with exec if the break condition is already masked by exec
345 // because it is a V_CMP in the same basic block. (We know the break
346 // condition operand was an i1 in IR, so if it is a VALU instruction it must
347 // be one with a carry-out.)
348 bool SkipAnding = false;
349 if (MI.getOperand(1).isReg()) {
350 if (MachineInstr *Def = MRI->getUniqueVRegDef(MI.getOperand(1).getReg())) {
351 SkipAnding = Def->getParent() == MI.getParent()
352 && SIInstrInfo::isVALU(*Def);
353 }
354 }
355
356 // AND the break condition operand with exec, then OR that into the "loop
357 // exit" mask.
358 MachineInstr *And = nullptr, *Or = nullptr;
359 if (!SkipAnding) {
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000360 And = BuildMI(MBB, &MI, DL, TII->get(AndOpc), Dst)
361 .addReg(Exec)
Tim Renoufad8b7c12018-05-25 07:55:04 +0000362 .add(MI.getOperand(1));
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000363 Or = BuildMI(MBB, &MI, DL, TII->get(OrOpc), Dst)
Tim Renoufad8b7c12018-05-25 07:55:04 +0000364 .addReg(Dst)
365 .add(MI.getOperand(2));
366 } else
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000367 Or = BuildMI(MBB, &MI, DL, TII->get(OrOpc), Dst)
Tim Renoufad8b7c12018-05-25 07:55:04 +0000368 .add(MI.getOperand(1))
369 .add(MI.getOperand(2));
370
371 if (LIS) {
372 if (And)
373 LIS->InsertMachineInstrInMaps(*And);
374 LIS->ReplaceMachineInstrInMaps(MI, *Or);
375 }
376
377 MI.eraseFromParent();
Tom Stellardf8794352012-12-19 22:10:31 +0000378}
379
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000380void SILowerControlFlow::emitLoop(MachineInstr &MI) {
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000381 MachineBasicBlock &MBB = *MI.getParent();
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000382 const DebugLoc &DL = MI.getDebugLoc();
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000383
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000384 MachineInstr *AndN2 =
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000385 BuildMI(MBB, &MI, DL, TII->get(Andn2TermOpc), Exec)
386 .addReg(Exec)
Diana Picus116bbab2017-01-13 09:58:52 +0000387 .add(MI.getOperand(0));
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000388
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000389 MachineInstr *Branch =
Diana Picus116bbab2017-01-13 09:58:52 +0000390 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
391 .add(MI.getOperand(1));
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000392
393 if (LIS) {
394 LIS->ReplaceMachineInstrInMaps(MI, *AndN2);
395 LIS->InsertMachineInstrInMaps(*Branch);
Michel Danzer9e61c4b2014-02-27 01:47:09 +0000396 }
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000397
398 MI.eraseFromParent();
399}
400
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000401void SILowerControlFlow::emitEndCf(MachineInstr &MI) {
402 MachineBasicBlock &MBB = *MI.getParent();
403 const DebugLoc &DL = MI.getDebugLoc();
Matt Arsenault786724a2016-07-12 21:41:32 +0000404
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000405 MachineBasicBlock::iterator InsPt = MBB.begin();
Mark Searles76c5b622019-04-27 00:51:18 +0000406 MachineInstr *NewMI =
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000407 BuildMI(MBB, InsPt, DL, TII->get(OrOpc), Exec)
408 .addReg(Exec)
Mark Searles76c5b622019-04-27 00:51:18 +0000409 .add(MI.getOperand(0));
Matt Arsenault786724a2016-07-12 21:41:32 +0000410
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000411 if (LIS)
Mark Searles76c5b622019-04-27 00:51:18 +0000412 LIS->ReplaceMachineInstrInMaps(MI, *NewMI);
Matt Arsenault786724a2016-07-12 21:41:32 +0000413
Mark Searles76c5b622019-04-27 00:51:18 +0000414 MI.eraseFromParent();
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000415
Mark Searles76c5b622019-04-27 00:51:18 +0000416 if (LIS)
417 LIS->handleMove(*NewMI);
Matt Arsenault786724a2016-07-12 21:41:32 +0000418}
419
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000420// Returns replace operands for a logical operation, either single result
421// for exec or two operands if source was another equivalent operation.
422void SILowerControlFlow::findMaskOperands(MachineInstr &MI, unsigned OpNo,
423 SmallVectorImpl<MachineOperand> &Src) const {
424 MachineOperand &Op = MI.getOperand(OpNo);
425 if (!Op.isReg() || !TargetRegisterInfo::isVirtualRegister(Op.getReg())) {
426 Src.push_back(Op);
427 return;
428 }
429
430 MachineInstr *Def = MRI->getUniqueVRegDef(Op.getReg());
431 if (!Def || Def->getParent() != MI.getParent() ||
432 !(Def->isFullCopy() || (Def->getOpcode() == MI.getOpcode())))
433 return;
434
435 // Make sure we do not modify exec between def and use.
436 // A copy with implcitly defined exec inserted earlier is an exclusion, it
437 // does not really modify exec.
438 for (auto I = Def->getIterator(); I != MI.getIterator(); ++I)
439 if (I->modifiesRegister(AMDGPU::EXEC, TRI) &&
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000440 !(I->isCopy() && I->getOperand(0).getReg() != Exec))
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000441 return;
442
443 for (const auto &SrcOp : Def->explicit_operands())
Mark Searles987f2922018-06-12 00:41:26 +0000444 if (SrcOp.isReg() && SrcOp.isUse() &&
445 (TargetRegisterInfo::isVirtualRegister(SrcOp.getReg()) ||
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000446 SrcOp.getReg() == Exec))
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000447 Src.push_back(SrcOp);
448}
449
450// Search and combine pairs of equivalent instructions, like
451// S_AND_B64 x, (S_AND_B64 x, y) => S_AND_B64 x, y
452// S_OR_B64 x, (S_OR_B64 x, y) => S_OR_B64 x, y
453// One of the operands is exec mask.
454void SILowerControlFlow::combineMasks(MachineInstr &MI) {
455 assert(MI.getNumExplicitOperands() == 3);
456 SmallVector<MachineOperand, 4> Ops;
457 unsigned OpToReplace = 1;
458 findMaskOperands(MI, 1, Ops);
459 if (Ops.size() == 1) OpToReplace = 2; // First operand can be exec or its copy
460 findMaskOperands(MI, 2, Ops);
461 if (Ops.size() != 3) return;
462
463 unsigned UniqueOpndIdx;
464 if (Ops[0].isIdenticalTo(Ops[1])) UniqueOpndIdx = 2;
465 else if (Ops[0].isIdenticalTo(Ops[2])) UniqueOpndIdx = 1;
466 else if (Ops[1].isIdenticalTo(Ops[2])) UniqueOpndIdx = 1;
467 else return;
468
469 unsigned Reg = MI.getOperand(OpToReplace).getReg();
470 MI.RemoveOperand(OpToReplace);
471 MI.addOperand(Ops[UniqueOpndIdx]);
472 if (MRI->use_empty(Reg))
473 MRI->getUniqueVRegDef(Reg)->eraseFromParent();
474}
475
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000476bool SILowerControlFlow::runOnMachineFunction(MachineFunction &MF) {
Tom Stellard5bfbae52018-07-11 20:59:01 +0000477 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000478 TII = ST.getInstrInfo();
479 TRI = &TII->getRegisterInfo();
480
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000481 // This doesn't actually need LiveIntervals, but we can preserve them.
482 LIS = getAnalysisIfAvailable<LiveIntervals>();
Matt Arsenaulte6740752016-09-29 01:44:16 +0000483 MRI = &MF.getRegInfo();
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000484 BoolRC = TRI->getBoolRC();
485
486 if (ST.isWave32()) {
487 AndOpc = AMDGPU::S_AND_B32;
488 OrOpc = AMDGPU::S_OR_B32;
489 XorOpc = AMDGPU::S_XOR_B32;
490 MovTermOpc = AMDGPU::S_MOV_B32_term;
491 Andn2TermOpc = AMDGPU::S_ANDN2_B32_term;
492 XorTermrOpc = AMDGPU::S_XOR_B32_term;
493 OrSaveExecOpc = AMDGPU::S_OR_SAVEEXEC_B32;
494 Exec = AMDGPU::EXEC_LO;
495 } else {
496 AndOpc = AMDGPU::S_AND_B64;
497 OrOpc = AMDGPU::S_OR_B64;
498 XorOpc = AMDGPU::S_XOR_B64;
499 MovTermOpc = AMDGPU::S_MOV_B64_term;
500 Andn2TermOpc = AMDGPU::S_ANDN2_B64_term;
501 XorTermrOpc = AMDGPU::S_XOR_B64_term;
502 OrSaveExecOpc = AMDGPU::S_OR_SAVEEXEC_B64;
503 Exec = AMDGPU::EXEC;
504 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000505
Matt Arsenault9babdf42016-06-22 20:15:28 +0000506 MachineFunction::iterator NextBB;
Matt Arsenault9babdf42016-06-22 20:15:28 +0000507 for (MachineFunction::iterator BI = MF.begin(), BE = MF.end();
508 BI != BE; BI = NextBB) {
509 NextBB = std::next(BI);
Mark Searles76c5b622019-04-27 00:51:18 +0000510 MachineBasicBlock &MBB = *BI;
Matt Arsenault9babdf42016-06-22 20:15:28 +0000511
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000512 MachineBasicBlock::iterator I, Next, Last;
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000513
Mark Searles76c5b622019-04-27 00:51:18 +0000514 for (I = MBB.begin(), Last = MBB.end(); I != MBB.end(); I = Next) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000515 Next = std::next(I);
Tom Stellard75aadc22012-12-11 21:25:42 +0000516 MachineInstr &MI = *I;
Tom Stellard5d7aaae2014-02-10 16:58:30 +0000517
Tom Stellard75aadc22012-12-11 21:25:42 +0000518 switch (MI.getOpcode()) {
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000519 case AMDGPU::SI_IF:
520 emitIf(MI);
521 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000522
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000523 case AMDGPU::SI_ELSE:
524 emitElse(MI);
525 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000526
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000527 case AMDGPU::SI_IF_BREAK:
528 emitIfBreak(MI);
529 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000530
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000531 case AMDGPU::SI_LOOP:
532 emitLoop(MI);
533 break;
Tom Stellardf8794352012-12-19 22:10:31 +0000534
Mark Searles76c5b622019-04-27 00:51:18 +0000535 case AMDGPU::SI_END_CF:
Matt Arsenault396653f2019-04-03 20:53:20 +0000536 emitEndCf(MI);
Matt Arsenault396653f2019-04-03 20:53:20 +0000537 break;
Mark Searles76c5b622019-04-27 00:51:18 +0000538
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000539 case AMDGPU::S_AND_B64:
540 case AMDGPU::S_OR_B64:
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +0000541 case AMDGPU::S_AND_B32:
542 case AMDGPU::S_OR_B32:
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000543 // Cleanup bit manipulations on exec mask
544 combineMasks(MI);
545 Last = I;
546 continue;
547
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000548 default:
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000549 Last = I;
550 continue;
Tom Stellard75aadc22012-12-11 21:25:42 +0000551 }
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000552
553 // Replay newly inserted code to combine masks
Mark Searles76c5b622019-04-27 00:51:18 +0000554 Next = (Last == MBB.end()) ? MBB.begin() : Last;
Tom Stellard75aadc22012-12-11 21:25:42 +0000555 }
556 }
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000557
Tom Stellard75aadc22012-12-11 21:25:42 +0000558 return true;
559}