blob: 3b6a3626768d482e711868b2347e6fa54bac9a1c [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstrInfo.cpp - SI Instruction Information ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief SI Implementation of TargetInstrInfo.
12//
13//===----------------------------------------------------------------------===//
14
15
16#include "SIInstrInfo.h"
17#include "AMDGPUTargetMachine.h"
Tom Stellard16a9a202013-08-14 23:24:17 +000018#include "SIDefines.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000019#include "SIMachineFunctionInfo.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
22#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellard4e07b1d2014-06-10 21:20:41 +000023#include "llvm/IR/Function.h"
Tom Stellard96468902014-09-24 01:33:17 +000024#include "llvm/CodeGen/RegisterScavenging.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000025#include "llvm/MC/MCInstrDesc.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000026
27using namespace llvm;
28
Tom Stellard2e59a452014-06-13 01:32:00 +000029SIInstrInfo::SIInstrInfo(const AMDGPUSubtarget &st)
30 : AMDGPUInstrInfo(st),
31 RI(st) { }
Tom Stellard75aadc22012-12-11 21:25:42 +000032
Tom Stellard82166022013-11-13 23:36:37 +000033//===----------------------------------------------------------------------===//
34// TargetInstrInfo callbacks
35//===----------------------------------------------------------------------===//
36
Matt Arsenaultc10853f2014-08-06 00:29:43 +000037static unsigned getNumOperandsNoGlue(SDNode *Node) {
38 unsigned N = Node->getNumOperands();
39 while (N && Node->getOperand(N - 1).getValueType() == MVT::Glue)
40 --N;
41 return N;
42}
43
44static SDValue findChainOperand(SDNode *Load) {
45 SDValue LastOp = Load->getOperand(getNumOperandsNoGlue(Load) - 1);
46 assert(LastOp.getValueType() == MVT::Other && "Chain missing from load node");
47 return LastOp;
48}
49
Tom Stellard155bbb72014-08-11 22:18:17 +000050/// \brief Returns true if both nodes have the same value for the given
51/// operand \p Op, or if both nodes do not have this operand.
52static bool nodesHaveSameOperandValue(SDNode *N0, SDNode* N1, unsigned OpName) {
53 unsigned Opc0 = N0->getMachineOpcode();
54 unsigned Opc1 = N1->getMachineOpcode();
55
56 int Op0Idx = AMDGPU::getNamedOperandIdx(Opc0, OpName);
57 int Op1Idx = AMDGPU::getNamedOperandIdx(Opc1, OpName);
58
59 if (Op0Idx == -1 && Op1Idx == -1)
60 return true;
61
62
63 if ((Op0Idx == -1 && Op1Idx != -1) ||
64 (Op1Idx == -1 && Op0Idx != -1))
65 return false;
66
67 // getNamedOperandIdx returns the index for the MachineInstr's operands,
68 // which includes the result as the first operand. We are indexing into the
69 // MachineSDNode's operands, so we need to skip the result operand to get
70 // the real index.
71 --Op0Idx;
72 --Op1Idx;
73
Tom Stellardb8b84132014-09-03 15:22:39 +000074 return N0->getOperand(Op0Idx) == N1->getOperand(Op1Idx);
Tom Stellard155bbb72014-08-11 22:18:17 +000075}
76
Matt Arsenaultc10853f2014-08-06 00:29:43 +000077bool SIInstrInfo::areLoadsFromSameBasePtr(SDNode *Load0, SDNode *Load1,
78 int64_t &Offset0,
79 int64_t &Offset1) const {
80 if (!Load0->isMachineOpcode() || !Load1->isMachineOpcode())
81 return false;
82
83 unsigned Opc0 = Load0->getMachineOpcode();
84 unsigned Opc1 = Load1->getMachineOpcode();
85
86 // Make sure both are actually loads.
87 if (!get(Opc0).mayLoad() || !get(Opc1).mayLoad())
88 return false;
89
90 if (isDS(Opc0) && isDS(Opc1)) {
91 assert(getNumOperandsNoGlue(Load0) == getNumOperandsNoGlue(Load1));
92
Matt Arsenaultc10853f2014-08-06 00:29:43 +000093 // Check base reg.
94 if (Load0->getOperand(1) != Load1->getOperand(1))
95 return false;
96
97 // Check chain.
98 if (findChainOperand(Load0) != findChainOperand(Load1))
99 return false;
100
Matt Arsenault972c12a2014-09-17 17:48:32 +0000101 // Skip read2 / write2 variants for simplicity.
102 // TODO: We should report true if the used offsets are adjacent (excluded
103 // st64 versions).
104 if (AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::data1) != -1 ||
105 AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::data1) != -1)
106 return false;
107
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000108 Offset0 = cast<ConstantSDNode>(Load0->getOperand(2))->getZExtValue();
109 Offset1 = cast<ConstantSDNode>(Load1->getOperand(2))->getZExtValue();
110 return true;
111 }
112
113 if (isSMRD(Opc0) && isSMRD(Opc1)) {
114 assert(getNumOperandsNoGlue(Load0) == getNumOperandsNoGlue(Load1));
115
116 // Check base reg.
117 if (Load0->getOperand(0) != Load1->getOperand(0))
118 return false;
119
120 // Check chain.
121 if (findChainOperand(Load0) != findChainOperand(Load1))
122 return false;
123
124 Offset0 = cast<ConstantSDNode>(Load0->getOperand(1))->getZExtValue();
125 Offset1 = cast<ConstantSDNode>(Load1->getOperand(1))->getZExtValue();
126 return true;
127 }
128
129 // MUBUF and MTBUF can access the same addresses.
130 if ((isMUBUF(Opc0) || isMTBUF(Opc0)) && (isMUBUF(Opc1) || isMTBUF(Opc1))) {
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000131
132 // MUBUF and MTBUF have vaddr at different indices.
Tom Stellard155bbb72014-08-11 22:18:17 +0000133 if (!nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::soffset) ||
134 findChainOperand(Load0) != findChainOperand(Load1) ||
135 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::vaddr) ||
Tom Stellardb8b84132014-09-03 15:22:39 +0000136 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::srsrc))
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000137 return false;
138
Tom Stellard155bbb72014-08-11 22:18:17 +0000139 int OffIdx0 = AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::offset);
140 int OffIdx1 = AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::offset);
141
142 if (OffIdx0 == -1 || OffIdx1 == -1)
143 return false;
144
145 // getNamedOperandIdx returns the index for MachineInstrs. Since they
146 // inlcude the output in the operand list, but SDNodes don't, we need to
147 // subtract the index by one.
148 --OffIdx0;
149 --OffIdx1;
150
151 SDValue Off0 = Load0->getOperand(OffIdx0);
152 SDValue Off1 = Load1->getOperand(OffIdx1);
153
154 // The offset might be a FrameIndexSDNode.
155 if (!isa<ConstantSDNode>(Off0) || !isa<ConstantSDNode>(Off1))
156 return false;
157
158 Offset0 = cast<ConstantSDNode>(Off0)->getZExtValue();
159 Offset1 = cast<ConstantSDNode>(Off1)->getZExtValue();
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000160 return true;
161 }
162
163 return false;
164}
165
Matt Arsenault2e991122014-09-10 23:26:16 +0000166static bool isStride64(unsigned Opc) {
167 switch (Opc) {
168 case AMDGPU::DS_READ2ST64_B32:
169 case AMDGPU::DS_READ2ST64_B64:
170 case AMDGPU::DS_WRITE2ST64_B32:
171 case AMDGPU::DS_WRITE2ST64_B64:
172 return true;
173 default:
174 return false;
175 }
176}
177
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000178bool SIInstrInfo::getLdStBaseRegImmOfs(MachineInstr *LdSt,
179 unsigned &BaseReg, unsigned &Offset,
180 const TargetRegisterInfo *TRI) const {
181 unsigned Opc = LdSt->getOpcode();
182 if (isDS(Opc)) {
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000183 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
184 AMDGPU::OpName::offset);
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000185 if (OffsetImm) {
186 // Normal, single offset LDS instruction.
187 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
188 AMDGPU::OpName::addr);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000189
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000190 BaseReg = AddrReg->getReg();
191 Offset = OffsetImm->getImm();
192 return true;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000193 }
194
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000195 // The 2 offset instructions use offset0 and offset1 instead. We can treat
196 // these as a load with a single offset if the 2 offsets are consecutive. We
197 // will use this for some partially aligned loads.
198 const MachineOperand *Offset0Imm = getNamedOperand(*LdSt,
199 AMDGPU::OpName::offset0);
200 const MachineOperand *Offset1Imm = getNamedOperand(*LdSt,
201 AMDGPU::OpName::offset1);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000202
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000203 uint8_t Offset0 = Offset0Imm->getImm();
204 uint8_t Offset1 = Offset1Imm->getImm();
205 assert(Offset1 > Offset0);
206
207 if (Offset1 - Offset0 == 1) {
208 // Each of these offsets is in element sized units, so we need to convert
209 // to bytes of the individual reads.
210
211 unsigned EltSize;
212 if (LdSt->mayLoad())
213 EltSize = getOpRegClass(*LdSt, 0)->getSize() / 2;
214 else {
215 assert(LdSt->mayStore());
216 int Data0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::data0);
217 EltSize = getOpRegClass(*LdSt, Data0Idx)->getSize();
218 }
219
Matt Arsenault2e991122014-09-10 23:26:16 +0000220 if (isStride64(Opc))
221 EltSize *= 64;
222
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000223 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
224 AMDGPU::OpName::addr);
225 BaseReg = AddrReg->getReg();
226 Offset = EltSize * Offset0;
227 return true;
228 }
229
230 return false;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000231 }
232
233 if (isMUBUF(Opc) || isMTBUF(Opc)) {
234 if (AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::soffset) != -1)
235 return false;
236
237 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
238 AMDGPU::OpName::vaddr);
239 if (!AddrReg)
240 return false;
241
242 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
243 AMDGPU::OpName::offset);
244 BaseReg = AddrReg->getReg();
245 Offset = OffsetImm->getImm();
246 return true;
247 }
248
249 if (isSMRD(Opc)) {
250 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
251 AMDGPU::OpName::offset);
252 if (!OffsetImm)
253 return false;
254
255 const MachineOperand *SBaseReg = getNamedOperand(*LdSt,
256 AMDGPU::OpName::sbase);
257 BaseReg = SBaseReg->getReg();
258 Offset = OffsetImm->getImm();
259 return true;
260 }
261
262 return false;
263}
264
Matt Arsenault0e75a062014-09-17 17:48:30 +0000265bool SIInstrInfo::shouldClusterLoads(MachineInstr *FirstLdSt,
266 MachineInstr *SecondLdSt,
267 unsigned NumLoads) const {
268 unsigned Opc0 = FirstLdSt->getOpcode();
269 unsigned Opc1 = SecondLdSt->getOpcode();
270
271 // TODO: This needs finer tuning
272 if (NumLoads > 4)
273 return false;
274
275 if (isDS(Opc0) && isDS(Opc1))
276 return true;
277
278 if (isSMRD(Opc0) && isSMRD(Opc1))
279 return true;
280
281 if ((isMUBUF(Opc0) || isMTBUF(Opc0)) && (isMUBUF(Opc1) || isMTBUF(Opc1)))
282 return true;
283
284 return false;
285}
286
Tom Stellard75aadc22012-12-11 21:25:42 +0000287void
288SIInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
Christian Konigd0e3da12013-03-01 09:46:27 +0000289 MachineBasicBlock::iterator MI, DebugLoc DL,
290 unsigned DestReg, unsigned SrcReg,
291 bool KillSrc) const {
292
Tom Stellard75aadc22012-12-11 21:25:42 +0000293 // If we are trying to copy to or from SCC, there is a bug somewhere else in
294 // the backend. While it may be theoretically possible to do this, it should
295 // never be necessary.
296 assert(DestReg != AMDGPU::SCC && SrcReg != AMDGPU::SCC);
297
Craig Topper0afd0ab2013-07-15 06:39:13 +0000298 static const int16_t Sub0_15[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000299 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
300 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7,
301 AMDGPU::sub8, AMDGPU::sub9, AMDGPU::sub10, AMDGPU::sub11,
302 AMDGPU::sub12, AMDGPU::sub13, AMDGPU::sub14, AMDGPU::sub15, 0
303 };
304
Craig Topper0afd0ab2013-07-15 06:39:13 +0000305 static const int16_t Sub0_7[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000306 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
307 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7, 0
308 };
309
Craig Topper0afd0ab2013-07-15 06:39:13 +0000310 static const int16_t Sub0_3[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000311 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3, 0
312 };
313
Craig Topper0afd0ab2013-07-15 06:39:13 +0000314 static const int16_t Sub0_2[] = {
Christian Konig8b1ed282013-04-10 08:39:16 +0000315 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, 0
316 };
317
Craig Topper0afd0ab2013-07-15 06:39:13 +0000318 static const int16_t Sub0_1[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000319 AMDGPU::sub0, AMDGPU::sub1, 0
320 };
321
322 unsigned Opcode;
323 const int16_t *SubIndices;
324
Christian Konig082c6612013-03-26 14:04:12 +0000325 if (AMDGPU::M0 == DestReg) {
326 // Check if M0 isn't already set to this value
327 for (MachineBasicBlock::reverse_iterator E = MBB.rend(),
328 I = MachineBasicBlock::reverse_iterator(MI); I != E; ++I) {
329
330 if (!I->definesRegister(AMDGPU::M0))
331 continue;
332
333 unsigned Opc = I->getOpcode();
334 if (Opc != TargetOpcode::COPY && Opc != AMDGPU::S_MOV_B32)
335 break;
336
337 if (!I->readsRegister(SrcReg))
338 break;
339
340 // The copy isn't necessary
341 return;
342 }
343 }
344
Christian Konigd0e3da12013-03-01 09:46:27 +0000345 if (AMDGPU::SReg_32RegClass.contains(DestReg)) {
346 assert(AMDGPU::SReg_32RegClass.contains(SrcReg));
347 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), DestReg)
348 .addReg(SrcReg, getKillRegState(KillSrc));
349 return;
350
Tom Stellardaac18892013-02-07 19:39:43 +0000351 } else if (AMDGPU::SReg_64RegClass.contains(DestReg)) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000352 assert(AMDGPU::SReg_64RegClass.contains(SrcReg));
353 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), DestReg)
354 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000355 return;
356
357 } else if (AMDGPU::SReg_128RegClass.contains(DestReg)) {
358 assert(AMDGPU::SReg_128RegClass.contains(SrcReg));
359 Opcode = AMDGPU::S_MOV_B32;
360 SubIndices = Sub0_3;
361
362 } else if (AMDGPU::SReg_256RegClass.contains(DestReg)) {
363 assert(AMDGPU::SReg_256RegClass.contains(SrcReg));
364 Opcode = AMDGPU::S_MOV_B32;
365 SubIndices = Sub0_7;
366
367 } else if (AMDGPU::SReg_512RegClass.contains(DestReg)) {
368 assert(AMDGPU::SReg_512RegClass.contains(SrcReg));
369 Opcode = AMDGPU::S_MOV_B32;
370 SubIndices = Sub0_15;
371
Tom Stellard75aadc22012-12-11 21:25:42 +0000372 } else if (AMDGPU::VReg_32RegClass.contains(DestReg)) {
373 assert(AMDGPU::VReg_32RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000374 AMDGPU::SReg_32RegClass.contains(SrcReg));
Tom Stellard75aadc22012-12-11 21:25:42 +0000375 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg)
376 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000377 return;
378
379 } else if (AMDGPU::VReg_64RegClass.contains(DestReg)) {
380 assert(AMDGPU::VReg_64RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000381 AMDGPU::SReg_64RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000382 Opcode = AMDGPU::V_MOV_B32_e32;
383 SubIndices = Sub0_1;
384
Christian Konig8b1ed282013-04-10 08:39:16 +0000385 } else if (AMDGPU::VReg_96RegClass.contains(DestReg)) {
386 assert(AMDGPU::VReg_96RegClass.contains(SrcReg));
387 Opcode = AMDGPU::V_MOV_B32_e32;
388 SubIndices = Sub0_2;
389
Christian Konigd0e3da12013-03-01 09:46:27 +0000390 } else if (AMDGPU::VReg_128RegClass.contains(DestReg)) {
391 assert(AMDGPU::VReg_128RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000392 AMDGPU::SReg_128RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000393 Opcode = AMDGPU::V_MOV_B32_e32;
394 SubIndices = Sub0_3;
395
396 } else if (AMDGPU::VReg_256RegClass.contains(DestReg)) {
397 assert(AMDGPU::VReg_256RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000398 AMDGPU::SReg_256RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000399 Opcode = AMDGPU::V_MOV_B32_e32;
400 SubIndices = Sub0_7;
401
402 } else if (AMDGPU::VReg_512RegClass.contains(DestReg)) {
403 assert(AMDGPU::VReg_512RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000404 AMDGPU::SReg_512RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000405 Opcode = AMDGPU::V_MOV_B32_e32;
406 SubIndices = Sub0_15;
407
Tom Stellard75aadc22012-12-11 21:25:42 +0000408 } else {
Christian Konigd0e3da12013-03-01 09:46:27 +0000409 llvm_unreachable("Can't copy register!");
410 }
411
412 while (unsigned SubIdx = *SubIndices++) {
413 MachineInstrBuilder Builder = BuildMI(MBB, MI, DL,
414 get(Opcode), RI.getSubReg(DestReg, SubIdx));
415
416 Builder.addReg(RI.getSubReg(SrcReg, SubIdx), getKillRegState(KillSrc));
417
418 if (*SubIndices)
419 Builder.addReg(DestReg, RegState::Define | RegState::Implicit);
Tom Stellard75aadc22012-12-11 21:25:42 +0000420 }
421}
422
Christian Konig3c145802013-03-27 09:12:59 +0000423unsigned SIInstrInfo::commuteOpcode(unsigned Opcode) const {
Christian Konig3c145802013-03-27 09:12:59 +0000424 int NewOpc;
425
426 // Try to map original to commuted opcode
427 if ((NewOpc = AMDGPU::getCommuteRev(Opcode)) != -1)
428 return NewOpc;
429
430 // Try to map commuted to original opcode
431 if ((NewOpc = AMDGPU::getCommuteOrig(Opcode)) != -1)
432 return NewOpc;
433
434 return Opcode;
435}
436
Tom Stellard96468902014-09-24 01:33:17 +0000437static bool shouldTryToSpillVGPRs(MachineFunction *MF) {
438
439 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
440 const TargetMachine &TM = MF->getTarget();
441
442 // FIXME: Even though it can cause problems, we need to enable
443 // spilling at -O0, since the fast register allocator always
444 // spills registers that are live at the end of blocks.
445 return MFI->getShaderType() == ShaderType::COMPUTE &&
446 TM.getOptLevel() == CodeGenOpt::None;
447
448}
449
Tom Stellardc149dc02013-11-27 21:23:35 +0000450void SIInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
451 MachineBasicBlock::iterator MI,
452 unsigned SrcReg, bool isKill,
453 int FrameIndex,
454 const TargetRegisterClass *RC,
455 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000456 MachineFunction *MF = MBB.getParent();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000457 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000458 DebugLoc DL = MBB.findDebugLoc(MI);
Tom Stellard96468902014-09-24 01:33:17 +0000459 int Opcode = -1;
Tom Stellardc149dc02013-11-27 21:23:35 +0000460
Tom Stellard96468902014-09-24 01:33:17 +0000461 if (RI.isSGPRClass(RC)) {
Tom Stellardeba61072014-05-02 15:41:42 +0000462 // We are only allowed to create one new instruction when spilling
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000463 // registers, so we need to use pseudo instruction for spilling
464 // SGPRs.
Tom Stellardeba61072014-05-02 15:41:42 +0000465 switch (RC->getSize() * 8) {
Tom Stellard96468902014-09-24 01:33:17 +0000466 case 32: Opcode = AMDGPU::SI_SPILL_S32_SAVE; break;
467 case 64: Opcode = AMDGPU::SI_SPILL_S64_SAVE; break;
468 case 128: Opcode = AMDGPU::SI_SPILL_S128_SAVE; break;
469 case 256: Opcode = AMDGPU::SI_SPILL_S256_SAVE; break;
470 case 512: Opcode = AMDGPU::SI_SPILL_S512_SAVE; break;
Tom Stellardc149dc02013-11-27 21:23:35 +0000471 }
Tom Stellard96468902014-09-24 01:33:17 +0000472 } else if(shouldTryToSpillVGPRs(MF) && RI.hasVGPRs(RC)) {
473 switch(RC->getSize() * 8) {
474 case 32: Opcode = AMDGPU::SI_SPILL_V32_SAVE; break;
475 case 64: Opcode = AMDGPU::SI_SPILL_V64_SAVE; break;
476 case 96: Opcode = AMDGPU::SI_SPILL_V96_SAVE; break;
477 case 128: Opcode = AMDGPU::SI_SPILL_V128_SAVE; break;
478 case 256: Opcode = AMDGPU::SI_SPILL_V256_SAVE; break;
479 case 512: Opcode = AMDGPU::SI_SPILL_V512_SAVE; break;
480 }
481 }
Tom Stellardeba61072014-05-02 15:41:42 +0000482
Tom Stellard96468902014-09-24 01:33:17 +0000483 if (Opcode != -1) {
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000484 FrameInfo->setObjectAlignment(FrameIndex, 4);
485 BuildMI(MBB, MI, DL, get(Opcode))
Tom Stellardeba61072014-05-02 15:41:42 +0000486 .addReg(SrcReg)
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000487 .addFrameIndex(FrameIndex);
Tom Stellardeba61072014-05-02 15:41:42 +0000488 } else {
Tom Stellard96468902014-09-24 01:33:17 +0000489 LLVMContext &Ctx = MF->getFunction()->getContext();
490 Ctx.emitError("SIInstrInfo::storeRegToStackSlot - Do not know how to"
491 " spill register");
492 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), AMDGPU::VGPR0)
493 .addReg(SrcReg);
Tom Stellardc149dc02013-11-27 21:23:35 +0000494 }
495}
496
497void SIInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
498 MachineBasicBlock::iterator MI,
499 unsigned DestReg, int FrameIndex,
500 const TargetRegisterClass *RC,
501 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000502 MachineFunction *MF = MBB.getParent();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000503 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000504 DebugLoc DL = MBB.findDebugLoc(MI);
Tom Stellard96468902014-09-24 01:33:17 +0000505 int Opcode = -1;
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000506
Tom Stellard96468902014-09-24 01:33:17 +0000507 if (RI.isSGPRClass(RC)){
Tom Stellardeba61072014-05-02 15:41:42 +0000508 switch(RC->getSize() * 8) {
Tom Stellard96468902014-09-24 01:33:17 +0000509 case 32: Opcode = AMDGPU::SI_SPILL_S32_RESTORE; break;
510 case 64: Opcode = AMDGPU::SI_SPILL_S64_RESTORE; break;
511 case 128: Opcode = AMDGPU::SI_SPILL_S128_RESTORE; break;
512 case 256: Opcode = AMDGPU::SI_SPILL_S256_RESTORE; break;
513 case 512: Opcode = AMDGPU::SI_SPILL_S512_RESTORE; break;
Tom Stellardc149dc02013-11-27 21:23:35 +0000514 }
Tom Stellard96468902014-09-24 01:33:17 +0000515 } else if(shouldTryToSpillVGPRs(MF) && RI.hasVGPRs(RC)) {
516 switch(RC->getSize() * 8) {
517 case 32: Opcode = AMDGPU::SI_SPILL_V32_RESTORE; break;
518 case 64: Opcode = AMDGPU::SI_SPILL_V64_RESTORE; break;
519 case 96: Opcode = AMDGPU::SI_SPILL_V96_RESTORE; break;
520 case 128: Opcode = AMDGPU::SI_SPILL_V128_RESTORE; break;
521 case 256: Opcode = AMDGPU::SI_SPILL_V256_RESTORE; break;
522 case 512: Opcode = AMDGPU::SI_SPILL_V512_RESTORE; break;
523 }
524 }
Tom Stellardeba61072014-05-02 15:41:42 +0000525
Tom Stellard96468902014-09-24 01:33:17 +0000526 if (Opcode != -1) {
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000527 FrameInfo->setObjectAlignment(FrameIndex, 4);
Tom Stellardeba61072014-05-02 15:41:42 +0000528 BuildMI(MBB, MI, DL, get(Opcode), DestReg)
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000529 .addFrameIndex(FrameIndex);
Tom Stellardeba61072014-05-02 15:41:42 +0000530 } else {
Tom Stellard96468902014-09-24 01:33:17 +0000531 LLVMContext &Ctx = MF->getFunction()->getContext();
532 Ctx.emitError("SIInstrInfo::loadRegFromStackSlot - Do not know how to"
533 " restore register");
534 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg)
535 .addReg(AMDGPU::VGPR0);
Tom Stellardc149dc02013-11-27 21:23:35 +0000536 }
537}
538
Tom Stellard96468902014-09-24 01:33:17 +0000539/// \param @Offset Offset in bytes of the FrameIndex being spilled
540unsigned SIInstrInfo::calculateLDSSpillAddress(MachineBasicBlock &MBB,
541 MachineBasicBlock::iterator MI,
542 RegScavenger *RS, unsigned TmpReg,
543 unsigned FrameOffset,
544 unsigned Size) const {
545 MachineFunction *MF = MBB.getParent();
546 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
547 const AMDGPUSubtarget &ST = MF->getTarget().getSubtarget<AMDGPUSubtarget>();
548 const SIRegisterInfo *TRI =
549 static_cast<const SIRegisterInfo*>(ST.getRegisterInfo());
550 DebugLoc DL = MBB.findDebugLoc(MI);
551 unsigned WorkGroupSize = MFI->getMaximumWorkGroupSize(*MF);
552 unsigned WavefrontSize = ST.getWavefrontSize();
553
554 unsigned TIDReg = MFI->getTIDReg();
555 if (!MFI->hasCalculatedTID()) {
556 MachineBasicBlock &Entry = MBB.getParent()->front();
557 MachineBasicBlock::iterator Insert = Entry.front();
558 DebugLoc DL = Insert->getDebugLoc();
559
560 TIDReg = RI.findUnusedVGPR(MF->getRegInfo());
561 if (TIDReg == AMDGPU::NoRegister)
562 return TIDReg;
563
564
565 if (MFI->getShaderType() == ShaderType::COMPUTE &&
566 WorkGroupSize > WavefrontSize) {
567
568 unsigned TIDIGXReg = TRI->getPreloadedValue(*MF, SIRegisterInfo::TIDIG_X);
569 unsigned TIDIGYReg = TRI->getPreloadedValue(*MF, SIRegisterInfo::TIDIG_Y);
570 unsigned TIDIGZReg = TRI->getPreloadedValue(*MF, SIRegisterInfo::TIDIG_Z);
571 unsigned InputPtrReg =
572 TRI->getPreloadedValue(*MF, SIRegisterInfo::INPUT_PTR);
573 static const unsigned TIDIGRegs[3] = {
574 TIDIGXReg, TIDIGYReg, TIDIGZReg
575 };
576 for (unsigned Reg : TIDIGRegs) {
577 if (!Entry.isLiveIn(Reg))
578 Entry.addLiveIn(Reg);
579 }
580
581 RS->enterBasicBlock(&Entry);
582 unsigned STmp0 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
583 unsigned STmp1 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
584 BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp0)
585 .addReg(InputPtrReg)
586 .addImm(SI::KernelInputOffsets::NGROUPS_Z);
587 BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp1)
588 .addReg(InputPtrReg)
589 .addImm(SI::KernelInputOffsets::NGROUPS_Y);
590
591 // NGROUPS.X * NGROUPS.Y
592 BuildMI(Entry, Insert, DL, get(AMDGPU::S_MUL_I32), STmp1)
593 .addReg(STmp1)
594 .addReg(STmp0);
595 // (NGROUPS.X * NGROUPS.Y) * TIDIG.X
596 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MUL_U32_U24_e32), TIDReg)
597 .addReg(STmp1)
598 .addReg(TIDIGXReg);
599 // NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)
600 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MAD_U32_U24), TIDReg)
601 .addReg(STmp0)
602 .addReg(TIDIGYReg)
603 .addReg(TIDReg);
604 // (NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)) + TIDIG.Z
605 BuildMI(Entry, Insert, DL, get(AMDGPU::V_ADD_I32_e32), TIDReg)
606 .addReg(TIDReg)
607 .addReg(TIDIGZReg);
608 } else {
609 // Get the wave id
610 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_LO_U32_B32_e64),
611 TIDReg)
612 .addImm(-1)
613 .addImm(0);
614
615 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_HI_U32_B32_e32),
616 TIDReg)
617 .addImm(-1)
618 .addReg(TIDReg);
619 }
620
621 BuildMI(Entry, Insert, DL, get(AMDGPU::V_LSHLREV_B32_e32),
622 TIDReg)
623 .addImm(2)
624 .addReg(TIDReg);
625 MFI->setTIDReg(TIDReg);
626 }
627
628 // Add FrameIndex to LDS offset
629 unsigned LDSOffset = MFI->LDSSize + (FrameOffset * WorkGroupSize);
630 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADD_I32_e32), TmpReg)
631 .addImm(LDSOffset)
632 .addReg(TIDReg);
633
634 return TmpReg;
635}
636
Tom Stellardeba61072014-05-02 15:41:42 +0000637void SIInstrInfo::insertNOPs(MachineBasicBlock::iterator MI,
638 int Count) const {
639 while (Count > 0) {
640 int Arg;
641 if (Count >= 8)
642 Arg = 7;
643 else
644 Arg = Count - 1;
645 Count -= 8;
646 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(AMDGPU::S_NOP))
647 .addImm(Arg);
648 }
649}
650
651bool SIInstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const {
Tom Stellardeba61072014-05-02 15:41:42 +0000652 MachineBasicBlock &MBB = *MI->getParent();
653 DebugLoc DL = MBB.findDebugLoc(MI);
654 switch (MI->getOpcode()) {
655 default: return AMDGPUInstrInfo::expandPostRAPseudo(MI);
656
Tom Stellard067c8152014-07-21 14:01:14 +0000657 case AMDGPU::SI_CONSTDATA_PTR: {
658 unsigned Reg = MI->getOperand(0).getReg();
659 unsigned RegLo = RI.getSubReg(Reg, AMDGPU::sub0);
660 unsigned RegHi = RI.getSubReg(Reg, AMDGPU::sub1);
661
662 BuildMI(MBB, MI, DL, get(AMDGPU::S_GETPC_B64), Reg);
663
664 // Add 32-bit offset from this instruction to the start of the constant data.
Tom Stellard80942a12014-09-05 14:07:59 +0000665 BuildMI(MBB, MI, DL, get(AMDGPU::S_ADD_U32), RegLo)
Tom Stellard067c8152014-07-21 14:01:14 +0000666 .addReg(RegLo)
667 .addTargetIndex(AMDGPU::TI_CONSTDATA_START)
668 .addReg(AMDGPU::SCC, RegState::Define | RegState::Implicit);
669 BuildMI(MBB, MI, DL, get(AMDGPU::S_ADDC_U32), RegHi)
670 .addReg(RegHi)
671 .addImm(0)
672 .addReg(AMDGPU::SCC, RegState::Define | RegState::Implicit)
673 .addReg(AMDGPU::SCC, RegState::Implicit);
674 MI->eraseFromParent();
675 break;
676 }
Tom Stellardeba61072014-05-02 15:41:42 +0000677 }
678 return true;
679}
680
Christian Konig76edd4f2013-02-26 17:52:29 +0000681MachineInstr *SIInstrInfo::commuteInstruction(MachineInstr *MI,
682 bool NewMI) const {
683
Tom Stellard82166022013-11-13 23:36:37 +0000684 if (MI->getNumOperands() < 3 || !MI->getOperand(1).isReg())
Craig Topper062a2ba2014-04-25 05:30:21 +0000685 return nullptr;
Christian Konig76edd4f2013-02-26 17:52:29 +0000686
Tom Stellard0e975cf2014-08-01 00:32:35 +0000687 // Make sure it s legal to commute operands for VOP2.
688 if (isVOP2(MI->getOpcode()) &&
689 (!isOperandLegal(MI, 1, &MI->getOperand(2)) ||
690 !isOperandLegal(MI, 2, &MI->getOperand(1))))
691 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000692
693 if (!MI->getOperand(2).isReg()) {
694 // XXX: Commute instructions with FPImm operands
695 if (NewMI || MI->getOperand(2).isFPImm() ||
696 (!isVOP2(MI->getOpcode()) && !isVOP3(MI->getOpcode()))) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000697 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000698 }
699
Tom Stellardb4a313a2014-08-01 00:32:39 +0000700 // XXX: Commute VOP3 instructions with abs and neg set .
701 const MachineOperand *Abs = getNamedOperand(*MI, AMDGPU::OpName::abs);
702 const MachineOperand *Neg = getNamedOperand(*MI, AMDGPU::OpName::neg);
703 const MachineOperand *Src0Mods = getNamedOperand(*MI,
704 AMDGPU::OpName::src0_modifiers);
705 const MachineOperand *Src1Mods = getNamedOperand(*MI,
706 AMDGPU::OpName::src1_modifiers);
707 const MachineOperand *Src2Mods = getNamedOperand(*MI,
708 AMDGPU::OpName::src2_modifiers);
709
710 if ((Abs && Abs->getImm()) || (Neg && Neg->getImm()) ||
711 (Src0Mods && Src0Mods->getImm()) || (Src1Mods && Src1Mods->getImm()) ||
712 (Src2Mods && Src2Mods->getImm()))
Craig Topper062a2ba2014-04-25 05:30:21 +0000713 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000714
715 unsigned Reg = MI->getOperand(1).getReg();
Andrew Tricke3398282013-12-17 04:50:45 +0000716 unsigned SubReg = MI->getOperand(1).getSubReg();
Tom Stellard82166022013-11-13 23:36:37 +0000717 MI->getOperand(1).ChangeToImmediate(MI->getOperand(2).getImm());
718 MI->getOperand(2).ChangeToRegister(Reg, false);
Andrew Tricke3398282013-12-17 04:50:45 +0000719 MI->getOperand(2).setSubReg(SubReg);
Tom Stellard82166022013-11-13 23:36:37 +0000720 } else {
721 MI = TargetInstrInfo::commuteInstruction(MI, NewMI);
722 }
Christian Konig3c145802013-03-27 09:12:59 +0000723
724 if (MI)
725 MI->setDesc(get(commuteOpcode(MI->getOpcode())));
726
727 return MI;
Christian Konig76edd4f2013-02-26 17:52:29 +0000728}
729
Tom Stellard26a3b672013-10-22 18:19:10 +0000730MachineInstr *SIInstrInfo::buildMovInstr(MachineBasicBlock *MBB,
731 MachineBasicBlock::iterator I,
732 unsigned DstReg,
733 unsigned SrcReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +0000734 return BuildMI(*MBB, I, MBB->findDebugLoc(I), get(AMDGPU::V_MOV_B32_e32),
735 DstReg) .addReg(SrcReg);
Tom Stellard26a3b672013-10-22 18:19:10 +0000736}
737
Tom Stellard75aadc22012-12-11 21:25:42 +0000738bool SIInstrInfo::isMov(unsigned Opcode) const {
739 switch(Opcode) {
740 default: return false;
741 case AMDGPU::S_MOV_B32:
742 case AMDGPU::S_MOV_B64:
743 case AMDGPU::V_MOV_B32_e32:
744 case AMDGPU::V_MOV_B32_e64:
Tom Stellard75aadc22012-12-11 21:25:42 +0000745 return true;
746 }
747}
748
749bool
750SIInstrInfo::isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const {
751 return RC != &AMDGPU::EXECRegRegClass;
752}
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000753
Tom Stellard30f59412014-03-31 14:01:56 +0000754bool
755SIInstrInfo::isTriviallyReMaterializable(const MachineInstr *MI,
756 AliasAnalysis *AA) const {
757 switch(MI->getOpcode()) {
758 default: return AMDGPUInstrInfo::isTriviallyReMaterializable(MI, AA);
759 case AMDGPU::S_MOV_B32:
760 case AMDGPU::S_MOV_B64:
761 case AMDGPU::V_MOV_B32_e32:
762 return MI->getOperand(1).isImm();
763 }
764}
765
Tom Stellard5d7aaae2014-02-10 16:58:30 +0000766namespace llvm {
767namespace AMDGPU {
768// Helper function generated by tablegen. We are wrapping this with
Matt Arsenault57e74d22014-07-29 00:02:40 +0000769// an SIInstrInfo function that returns bool rather than int.
Tom Stellard5d7aaae2014-02-10 16:58:30 +0000770int isDS(uint16_t Opcode);
771}
772}
773
774bool SIInstrInfo::isDS(uint16_t Opcode) const {
775 return ::AMDGPU::isDS(Opcode) != -1;
776}
777
Matt Arsenaultb9f46ee2014-07-28 17:59:38 +0000778bool SIInstrInfo::isMIMG(uint16_t Opcode) const {
Tom Stellard16a9a202013-08-14 23:24:17 +0000779 return get(Opcode).TSFlags & SIInstrFlags::MIMG;
780}
781
Matt Arsenaultb9f46ee2014-07-28 17:59:38 +0000782bool SIInstrInfo::isSMRD(uint16_t Opcode) const {
Michel Danzer20680b12013-08-16 16:19:24 +0000783 return get(Opcode).TSFlags & SIInstrFlags::SMRD;
784}
785
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000786bool SIInstrInfo::isMUBUF(uint16_t Opcode) const {
787 return get(Opcode).TSFlags & SIInstrFlags::MUBUF;
788}
789
790bool SIInstrInfo::isMTBUF(uint16_t Opcode) const {
791 return get(Opcode).TSFlags & SIInstrFlags::MTBUF;
792}
793
Matt Arsenault3f981402014-09-15 15:41:53 +0000794bool SIInstrInfo::isFLAT(uint16_t Opcode) const {
795 return get(Opcode).TSFlags & SIInstrFlags::FLAT;
796}
797
Tom Stellard93fabce2013-10-10 17:11:55 +0000798bool SIInstrInfo::isVOP1(uint16_t Opcode) const {
799 return get(Opcode).TSFlags & SIInstrFlags::VOP1;
800}
801
802bool SIInstrInfo::isVOP2(uint16_t Opcode) const {
803 return get(Opcode).TSFlags & SIInstrFlags::VOP2;
804}
805
806bool SIInstrInfo::isVOP3(uint16_t Opcode) const {
807 return get(Opcode).TSFlags & SIInstrFlags::VOP3;
808}
809
810bool SIInstrInfo::isVOPC(uint16_t Opcode) const {
811 return get(Opcode).TSFlags & SIInstrFlags::VOPC;
812}
813
Tom Stellard82166022013-11-13 23:36:37 +0000814bool SIInstrInfo::isSALUInstr(const MachineInstr &MI) const {
815 return get(MI.getOpcode()).TSFlags & SIInstrFlags::SALU;
816}
817
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000818bool SIInstrInfo::isInlineConstant(const APInt &Imm) const {
819 int32_t Val = Imm.getSExtValue();
820 if (Val >= -16 && Val <= 64)
821 return true;
Tom Stellardd0084462014-03-17 17:03:52 +0000822
823 // The actual type of the operand does not seem to matter as long
824 // as the bits match one of the inline immediate values. For example:
825 //
826 // -nan has the hexadecimal encoding of 0xfffffffe which is -2 in decimal,
827 // so it is a legal inline immediate.
828 //
829 // 1065353216 has the hexadecimal encoding 0x3f800000 which is 1.0f in
830 // floating-point, so it is a legal inline immediate.
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000831
832 return (APInt::floatToBits(0.0f) == Imm) ||
833 (APInt::floatToBits(1.0f) == Imm) ||
834 (APInt::floatToBits(-1.0f) == Imm) ||
835 (APInt::floatToBits(0.5f) == Imm) ||
836 (APInt::floatToBits(-0.5f) == Imm) ||
837 (APInt::floatToBits(2.0f) == Imm) ||
838 (APInt::floatToBits(-2.0f) == Imm) ||
839 (APInt::floatToBits(4.0f) == Imm) ||
840 (APInt::floatToBits(-4.0f) == Imm);
841}
842
843bool SIInstrInfo::isInlineConstant(const MachineOperand &MO) const {
844 if (MO.isImm())
845 return isInlineConstant(APInt(32, MO.getImm(), true));
846
847 if (MO.isFPImm()) {
848 APFloat FpImm = MO.getFPImm()->getValueAPF();
849 return isInlineConstant(FpImm.bitcastToAPInt());
850 }
851
852 return false;
Tom Stellard93fabce2013-10-10 17:11:55 +0000853}
854
855bool SIInstrInfo::isLiteralConstant(const MachineOperand &MO) const {
856 return (MO.isImm() || MO.isFPImm()) && !isInlineConstant(MO);
857}
858
Matt Arsenaultbecb1402014-06-23 18:28:31 +0000859static bool compareMachineOp(const MachineOperand &Op0,
860 const MachineOperand &Op1) {
861 if (Op0.getType() != Op1.getType())
862 return false;
863
864 switch (Op0.getType()) {
865 case MachineOperand::MO_Register:
866 return Op0.getReg() == Op1.getReg();
867 case MachineOperand::MO_Immediate:
868 return Op0.getImm() == Op1.getImm();
869 case MachineOperand::MO_FPImmediate:
870 return Op0.getFPImm() == Op1.getFPImm();
871 default:
872 llvm_unreachable("Didn't expect to be comparing these operand types");
873 }
874}
875
Tom Stellardb02094e2014-07-21 15:45:01 +0000876bool SIInstrInfo::isImmOperandLegal(const MachineInstr *MI, unsigned OpNo,
877 const MachineOperand &MO) const {
878 const MCOperandInfo &OpInfo = get(MI->getOpcode()).OpInfo[OpNo];
879
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000880 assert(MO.isImm() || MO.isFPImm() || MO.isTargetIndex() || MO.isFI());
Tom Stellardb02094e2014-07-21 15:45:01 +0000881
882 if (OpInfo.OperandType == MCOI::OPERAND_IMMEDIATE)
883 return true;
884
885 if (OpInfo.RegClass < 0)
886 return false;
887
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000888 if (isLiteralConstant(MO))
889 return RI.regClassCanUseLiteralConstant(OpInfo.RegClass);
890
891 return RI.regClassCanUseInlineConstant(OpInfo.RegClass);
Tom Stellardb02094e2014-07-21 15:45:01 +0000892}
893
Matt Arsenaultb2baffa2014-08-15 17:49:05 +0000894bool SIInstrInfo::canFoldOffset(unsigned OffsetSize, unsigned AS) {
895 switch (AS) {
896 case AMDGPUAS::GLOBAL_ADDRESS: {
897 // MUBUF instructions a 12-bit offset in bytes.
898 return isUInt<12>(OffsetSize);
899 }
900 case AMDGPUAS::CONSTANT_ADDRESS: {
901 // SMRD instructions have an 8-bit offset in dwords.
902 return (OffsetSize % 4 == 0) && isUInt<8>(OffsetSize / 4);
903 }
904 case AMDGPUAS::LOCAL_ADDRESS:
905 case AMDGPUAS::REGION_ADDRESS: {
906 // The single offset versions have a 16-bit offset in bytes.
907 return isUInt<16>(OffsetSize);
908 }
909 case AMDGPUAS::PRIVATE_ADDRESS:
910 // Indirect register addressing does not use any offsets.
911 default:
912 return 0;
913 }
914}
915
Tom Stellard86d12eb2014-08-01 00:32:28 +0000916bool SIInstrInfo::hasVALU32BitEncoding(unsigned Opcode) const {
917 return AMDGPU::getVOPe32(Opcode) != -1;
918}
919
Tom Stellardb4a313a2014-08-01 00:32:39 +0000920bool SIInstrInfo::hasModifiers(unsigned Opcode) const {
921 // The src0_modifier operand is present on all instructions
922 // that have modifiers.
923
924 return AMDGPU::getNamedOperandIdx(Opcode,
925 AMDGPU::OpName::src0_modifiers) != -1;
926}
927
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000928bool SIInstrInfo::usesConstantBus(const MachineRegisterInfo &MRI,
929 const MachineOperand &MO) const {
930 // Literal constants use the constant bus.
931 if (isLiteralConstant(MO))
932 return true;
933
934 if (!MO.isReg() || !MO.isUse())
935 return false;
936
937 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
938 return RI.isSGPRClass(MRI.getRegClass(MO.getReg()));
939
940 // FLAT_SCR is just an SGPR pair.
941 if (!MO.isImplicit() && (MO.getReg() == AMDGPU::FLAT_SCR))
942 return true;
943
944 // EXEC register uses the constant bus.
945 if (!MO.isImplicit() && MO.getReg() == AMDGPU::EXEC)
946 return true;
947
948 // SGPRs use the constant bus
949 if (MO.getReg() == AMDGPU::M0 || MO.getReg() == AMDGPU::VCC ||
950 (!MO.isImplicit() &&
951 (AMDGPU::SGPR_32RegClass.contains(MO.getReg()) ||
952 AMDGPU::SGPR_64RegClass.contains(MO.getReg())))) {
953 return true;
954 }
955
956 return false;
957}
958
Tom Stellard93fabce2013-10-10 17:11:55 +0000959bool SIInstrInfo::verifyInstruction(const MachineInstr *MI,
960 StringRef &ErrInfo) const {
961 uint16_t Opcode = MI->getOpcode();
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000962 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
Tom Stellard93fabce2013-10-10 17:11:55 +0000963 int Src0Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src0);
964 int Src1Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src1);
965 int Src2Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src2);
966
Tom Stellardca700e42014-03-17 17:03:49 +0000967 // Make sure the number of operands is correct.
968 const MCInstrDesc &Desc = get(Opcode);
969 if (!Desc.isVariadic() &&
970 Desc.getNumOperands() != MI->getNumExplicitOperands()) {
971 ErrInfo = "Instruction has wrong number of operands.";
972 return false;
973 }
974
975 // Make sure the register classes are correct
Tom Stellardb4a313a2014-08-01 00:32:39 +0000976 for (int i = 0, e = Desc.getNumOperands(); i != e; ++i) {
Tom Stellardca700e42014-03-17 17:03:49 +0000977 switch (Desc.OpInfo[i].OperandType) {
Tom Stellarda305f932014-07-02 20:53:44 +0000978 case MCOI::OPERAND_REGISTER: {
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000979 if ((MI->getOperand(i).isImm() || MI->getOperand(i).isFPImm()) &&
980 !isImmOperandLegal(MI, i, MI->getOperand(i))) {
981 ErrInfo = "Illegal immediate value for operand.";
Tom Stellardb4a313a2014-08-01 00:32:39 +0000982 return false;
983 }
Tom Stellarda305f932014-07-02 20:53:44 +0000984 }
Tom Stellardca700e42014-03-17 17:03:49 +0000985 break;
986 case MCOI::OPERAND_IMMEDIATE:
Tom Stellardb02094e2014-07-21 15:45:01 +0000987 // Check if this operand is an immediate.
988 // FrameIndex operands will be replaced by immediates, so they are
989 // allowed.
990 if (!MI->getOperand(i).isImm() && !MI->getOperand(i).isFPImm() &&
991 !MI->getOperand(i).isFI()) {
Tom Stellardca700e42014-03-17 17:03:49 +0000992 ErrInfo = "Expected immediate, but got non-immediate";
993 return false;
994 }
995 // Fall-through
996 default:
997 continue;
998 }
999
1000 if (!MI->getOperand(i).isReg())
1001 continue;
1002
1003 int RegClass = Desc.OpInfo[i].RegClass;
1004 if (RegClass != -1) {
1005 unsigned Reg = MI->getOperand(i).getReg();
1006 if (TargetRegisterInfo::isVirtualRegister(Reg))
1007 continue;
1008
1009 const TargetRegisterClass *RC = RI.getRegClass(RegClass);
1010 if (!RC->contains(Reg)) {
1011 ErrInfo = "Operand has incorrect register class.";
1012 return false;
1013 }
1014 }
1015 }
1016
1017
Tom Stellard93fabce2013-10-10 17:11:55 +00001018 // Verify VOP*
1019 if (isVOP1(Opcode) || isVOP2(Opcode) || isVOP3(Opcode) || isVOPC(Opcode)) {
1020 unsigned ConstantBusCount = 0;
1021 unsigned SGPRUsed = AMDGPU::NoRegister;
Tom Stellard93fabce2013-10-10 17:11:55 +00001022 for (int i = 0, e = MI->getNumOperands(); i != e; ++i) {
1023 const MachineOperand &MO = MI->getOperand(i);
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001024 if (usesConstantBus(MRI, MO)) {
1025 if (MO.isReg()) {
1026 if (MO.getReg() != SGPRUsed)
Tom Stellard93fabce2013-10-10 17:11:55 +00001027 ++ConstantBusCount;
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001028 SGPRUsed = MO.getReg();
1029 } else {
1030 ++ConstantBusCount;
Tom Stellard93fabce2013-10-10 17:11:55 +00001031 }
1032 }
Tom Stellard93fabce2013-10-10 17:11:55 +00001033 }
1034 if (ConstantBusCount > 1) {
1035 ErrInfo = "VOP* instruction uses the constant bus more than once";
1036 return false;
1037 }
1038 }
1039
1040 // Verify SRC1 for VOP2 and VOPC
1041 if (Src1Idx != -1 && (isVOP2(Opcode) || isVOPC(Opcode))) {
1042 const MachineOperand &Src1 = MI->getOperand(Src1Idx);
Tom Stellard82166022013-11-13 23:36:37 +00001043 if (Src1.isImm() || Src1.isFPImm()) {
Tom Stellard93fabce2013-10-10 17:11:55 +00001044 ErrInfo = "VOP[2C] src1 cannot be an immediate.";
1045 return false;
1046 }
1047 }
1048
1049 // Verify VOP3
1050 if (isVOP3(Opcode)) {
1051 if (Src0Idx != -1 && isLiteralConstant(MI->getOperand(Src0Idx))) {
1052 ErrInfo = "VOP3 src0 cannot be a literal constant.";
1053 return false;
1054 }
1055 if (Src1Idx != -1 && isLiteralConstant(MI->getOperand(Src1Idx))) {
1056 ErrInfo = "VOP3 src1 cannot be a literal constant.";
1057 return false;
1058 }
1059 if (Src2Idx != -1 && isLiteralConstant(MI->getOperand(Src2Idx))) {
1060 ErrInfo = "VOP3 src2 cannot be a literal constant.";
1061 return false;
1062 }
1063 }
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001064
1065 // Verify misc. restrictions on specific instructions.
1066 if (Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F32 ||
1067 Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F64) {
1068 MI->dump();
1069
1070 const MachineOperand &Src0 = MI->getOperand(2);
1071 const MachineOperand &Src1 = MI->getOperand(3);
1072 const MachineOperand &Src2 = MI->getOperand(4);
1073 if (Src0.isReg() && Src1.isReg() && Src2.isReg()) {
1074 if (!compareMachineOp(Src0, Src1) &&
1075 !compareMachineOp(Src0, Src2)) {
1076 ErrInfo = "v_div_scale_{f32|f64} require src0 = src1 or src2";
1077 return false;
1078 }
1079 }
1080 }
1081
Tom Stellard93fabce2013-10-10 17:11:55 +00001082 return true;
1083}
1084
Matt Arsenaultf14032a2013-11-15 22:02:28 +00001085unsigned SIInstrInfo::getVALUOp(const MachineInstr &MI) {
Tom Stellard82166022013-11-13 23:36:37 +00001086 switch (MI.getOpcode()) {
1087 default: return AMDGPU::INSTRUCTION_LIST_END;
1088 case AMDGPU::REG_SEQUENCE: return AMDGPU::REG_SEQUENCE;
1089 case AMDGPU::COPY: return AMDGPU::COPY;
1090 case AMDGPU::PHI: return AMDGPU::PHI;
Tom Stellard204e61b2014-04-07 19:45:45 +00001091 case AMDGPU::INSERT_SUBREG: return AMDGPU::INSERT_SUBREG;
Tom Stellarde0387202014-03-21 15:51:54 +00001092 case AMDGPU::S_MOV_B32:
1093 return MI.getOperand(1).isReg() ?
Tom Stellard8c12fd92014-03-24 16:12:34 +00001094 AMDGPU::COPY : AMDGPU::V_MOV_B32_e32;
Tom Stellard80942a12014-09-05 14:07:59 +00001095 case AMDGPU::S_ADD_I32:
1096 case AMDGPU::S_ADD_U32: return AMDGPU::V_ADD_I32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001097 case AMDGPU::S_ADDC_U32: return AMDGPU::V_ADDC_U32_e32;
Tom Stellard80942a12014-09-05 14:07:59 +00001098 case AMDGPU::S_SUB_I32:
1099 case AMDGPU::S_SUB_U32: return AMDGPU::V_SUB_I32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001100 case AMDGPU::S_SUBB_U32: return AMDGPU::V_SUBB_U32_e32;
Matt Arsenault869cd072014-09-03 23:24:35 +00001101 case AMDGPU::S_MUL_I32: return AMDGPU::V_MUL_LO_I32;
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001102 case AMDGPU::S_AND_B32: return AMDGPU::V_AND_B32_e32;
1103 case AMDGPU::S_OR_B32: return AMDGPU::V_OR_B32_e32;
1104 case AMDGPU::S_XOR_B32: return AMDGPU::V_XOR_B32_e32;
1105 case AMDGPU::S_MIN_I32: return AMDGPU::V_MIN_I32_e32;
1106 case AMDGPU::S_MIN_U32: return AMDGPU::V_MIN_U32_e32;
1107 case AMDGPU::S_MAX_I32: return AMDGPU::V_MAX_I32_e32;
1108 case AMDGPU::S_MAX_U32: return AMDGPU::V_MAX_U32_e32;
Tom Stellard82166022013-11-13 23:36:37 +00001109 case AMDGPU::S_ASHR_I32: return AMDGPU::V_ASHR_I32_e32;
1110 case AMDGPU::S_ASHR_I64: return AMDGPU::V_ASHR_I64;
1111 case AMDGPU::S_LSHL_B32: return AMDGPU::V_LSHL_B32_e32;
1112 case AMDGPU::S_LSHL_B64: return AMDGPU::V_LSHL_B64;
1113 case AMDGPU::S_LSHR_B32: return AMDGPU::V_LSHR_B32_e32;
1114 case AMDGPU::S_LSHR_B64: return AMDGPU::V_LSHR_B64;
Matt Arsenault27cc9582014-04-18 01:53:18 +00001115 case AMDGPU::S_SEXT_I32_I8: return AMDGPU::V_BFE_I32;
1116 case AMDGPU::S_SEXT_I32_I16: return AMDGPU::V_BFE_I32;
Matt Arsenault78b86702014-04-18 05:19:26 +00001117 case AMDGPU::S_BFE_U32: return AMDGPU::V_BFE_U32;
1118 case AMDGPU::S_BFE_I32: return AMDGPU::V_BFE_I32;
Matt Arsenault43160e72014-06-18 17:13:57 +00001119 case AMDGPU::S_BREV_B32: return AMDGPU::V_BFREV_B32_e32;
Matt Arsenault2c335622014-04-09 07:16:16 +00001120 case AMDGPU::S_NOT_B32: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault689f3252014-06-09 16:36:31 +00001121 case AMDGPU::S_NOT_B64: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault0cb92e12014-04-11 19:25:18 +00001122 case AMDGPU::S_CMP_EQ_I32: return AMDGPU::V_CMP_EQ_I32_e32;
1123 case AMDGPU::S_CMP_LG_I32: return AMDGPU::V_CMP_NE_I32_e32;
1124 case AMDGPU::S_CMP_GT_I32: return AMDGPU::V_CMP_GT_I32_e32;
1125 case AMDGPU::S_CMP_GE_I32: return AMDGPU::V_CMP_GE_I32_e32;
1126 case AMDGPU::S_CMP_LT_I32: return AMDGPU::V_CMP_LT_I32_e32;
1127 case AMDGPU::S_CMP_LE_I32: return AMDGPU::V_CMP_LE_I32_e32;
Tom Stellard4c00b522014-05-09 16:42:22 +00001128 case AMDGPU::S_LOAD_DWORD_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001129 case AMDGPU::S_LOAD_DWORD_SGPR: return AMDGPU::BUFFER_LOAD_DWORD_ADDR64;
Tom Stellard4c00b522014-05-09 16:42:22 +00001130 case AMDGPU::S_LOAD_DWORDX2_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001131 case AMDGPU::S_LOAD_DWORDX2_SGPR: return AMDGPU::BUFFER_LOAD_DWORDX2_ADDR64;
Tom Stellard4c00b522014-05-09 16:42:22 +00001132 case AMDGPU::S_LOAD_DWORDX4_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001133 case AMDGPU::S_LOAD_DWORDX4_SGPR: return AMDGPU::BUFFER_LOAD_DWORDX4_ADDR64;
Matt Arsenaultb5b51102014-06-10 19:18:21 +00001134 case AMDGPU::S_BCNT1_I32_B32: return AMDGPU::V_BCNT_U32_B32_e32;
Matt Arsenault295b86e2014-06-17 17:36:27 +00001135 case AMDGPU::S_FF1_I32_B32: return AMDGPU::V_FFBL_B32_e32;
Matt Arsenault85796012014-06-17 17:36:24 +00001136 case AMDGPU::S_FLBIT_I32_B32: return AMDGPU::V_FFBH_U32_e32;
Tom Stellard82166022013-11-13 23:36:37 +00001137 }
1138}
1139
1140bool SIInstrInfo::isSALUOpSupportedOnVALU(const MachineInstr &MI) const {
1141 return getVALUOp(MI) != AMDGPU::INSTRUCTION_LIST_END;
1142}
1143
1144const TargetRegisterClass *SIInstrInfo::getOpRegClass(const MachineInstr &MI,
1145 unsigned OpNo) const {
1146 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
1147 const MCInstrDesc &Desc = get(MI.getOpcode());
1148 if (MI.isVariadic() || OpNo >= Desc.getNumOperands() ||
1149 Desc.OpInfo[OpNo].RegClass == -1)
1150 return MRI.getRegClass(MI.getOperand(OpNo).getReg());
1151
1152 unsigned RCID = Desc.OpInfo[OpNo].RegClass;
1153 return RI.getRegClass(RCID);
1154}
1155
1156bool SIInstrInfo::canReadVGPR(const MachineInstr &MI, unsigned OpNo) const {
1157 switch (MI.getOpcode()) {
1158 case AMDGPU::COPY:
1159 case AMDGPU::REG_SEQUENCE:
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001160 case AMDGPU::PHI:
Tom Stellarda5687382014-05-15 14:41:55 +00001161 case AMDGPU::INSERT_SUBREG:
Tom Stellard82166022013-11-13 23:36:37 +00001162 return RI.hasVGPRs(getOpRegClass(MI, 0));
1163 default:
1164 return RI.hasVGPRs(getOpRegClass(MI, OpNo));
1165 }
1166}
1167
1168void SIInstrInfo::legalizeOpWithMove(MachineInstr *MI, unsigned OpIdx) const {
1169 MachineBasicBlock::iterator I = MI;
1170 MachineOperand &MO = MI->getOperand(OpIdx);
1171 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
1172 unsigned RCID = get(MI->getOpcode()).OpInfo[OpIdx].RegClass;
1173 const TargetRegisterClass *RC = RI.getRegClass(RCID);
1174 unsigned Opcode = AMDGPU::V_MOV_B32_e32;
1175 if (MO.isReg()) {
1176 Opcode = AMDGPU::COPY;
1177 } else if (RI.isSGPRClass(RC)) {
Matt Arsenault671a0052013-11-14 10:08:50 +00001178 Opcode = AMDGPU::S_MOV_B32;
Tom Stellard82166022013-11-13 23:36:37 +00001179 }
1180
Matt Arsenault3a4d86a2013-11-18 20:09:55 +00001181 const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(RC);
Tom Stellard0c93c9e2014-09-05 14:08:01 +00001182 if (RI.getCommonSubClass(&AMDGPU::VReg_64RegClass, VRC)) {
1183 VRC = &AMDGPU::VReg_64RegClass;
1184 } else {
1185 VRC = &AMDGPU::VReg_32RegClass;
1186 }
Matt Arsenault3a4d86a2013-11-18 20:09:55 +00001187 unsigned Reg = MRI.createVirtualRegister(VRC);
Tom Stellard82166022013-11-13 23:36:37 +00001188 BuildMI(*MI->getParent(), I, MI->getParent()->findDebugLoc(I), get(Opcode),
1189 Reg).addOperand(MO);
1190 MO.ChangeToRegister(Reg, false);
1191}
1192
Tom Stellard15834092014-03-21 15:51:57 +00001193unsigned SIInstrInfo::buildExtractSubReg(MachineBasicBlock::iterator MI,
1194 MachineRegisterInfo &MRI,
1195 MachineOperand &SuperReg,
1196 const TargetRegisterClass *SuperRC,
1197 unsigned SubIdx,
1198 const TargetRegisterClass *SubRC)
1199 const {
1200 assert(SuperReg.isReg());
1201
1202 unsigned NewSuperReg = MRI.createVirtualRegister(SuperRC);
1203 unsigned SubReg = MRI.createVirtualRegister(SubRC);
1204
1205 // Just in case the super register is itself a sub-register, copy it to a new
Matt Arsenault08d84942014-06-03 23:06:13 +00001206 // value so we don't need to worry about merging its subreg index with the
1207 // SubIdx passed to this function. The register coalescer should be able to
Tom Stellard15834092014-03-21 15:51:57 +00001208 // eliminate this extra copy.
1209 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(TargetOpcode::COPY),
1210 NewSuperReg)
1211 .addOperand(SuperReg);
1212
1213 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(TargetOpcode::COPY),
1214 SubReg)
1215 .addReg(NewSuperReg, 0, SubIdx);
1216 return SubReg;
1217}
1218
Matt Arsenault248b7b62014-03-24 20:08:09 +00001219MachineOperand SIInstrInfo::buildExtractSubRegOrImm(
1220 MachineBasicBlock::iterator MII,
1221 MachineRegisterInfo &MRI,
1222 MachineOperand &Op,
1223 const TargetRegisterClass *SuperRC,
1224 unsigned SubIdx,
1225 const TargetRegisterClass *SubRC) const {
1226 if (Op.isImm()) {
1227 // XXX - Is there a better way to do this?
1228 if (SubIdx == AMDGPU::sub0)
1229 return MachineOperand::CreateImm(Op.getImm() & 0xFFFFFFFF);
1230 if (SubIdx == AMDGPU::sub1)
1231 return MachineOperand::CreateImm(Op.getImm() >> 32);
1232
1233 llvm_unreachable("Unhandled register index for immediate");
1234 }
1235
1236 unsigned SubReg = buildExtractSubReg(MII, MRI, Op, SuperRC,
1237 SubIdx, SubRC);
1238 return MachineOperand::CreateReg(SubReg, false);
1239}
1240
Matt Arsenaultbd995802014-03-24 18:26:52 +00001241unsigned SIInstrInfo::split64BitImm(SmallVectorImpl<MachineInstr *> &Worklist,
1242 MachineBasicBlock::iterator MI,
1243 MachineRegisterInfo &MRI,
1244 const TargetRegisterClass *RC,
1245 const MachineOperand &Op) const {
1246 MachineBasicBlock *MBB = MI->getParent();
1247 DebugLoc DL = MI->getDebugLoc();
1248 unsigned LoDst = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1249 unsigned HiDst = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1250 unsigned Dst = MRI.createVirtualRegister(RC);
1251
1252 MachineInstr *Lo = BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32),
1253 LoDst)
1254 .addImm(Op.getImm() & 0xFFFFFFFF);
1255 MachineInstr *Hi = BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32),
1256 HiDst)
1257 .addImm(Op.getImm() >> 32);
1258
1259 BuildMI(*MBB, MI, DL, get(TargetOpcode::REG_SEQUENCE), Dst)
1260 .addReg(LoDst)
1261 .addImm(AMDGPU::sub0)
1262 .addReg(HiDst)
1263 .addImm(AMDGPU::sub1);
1264
1265 Worklist.push_back(Lo);
1266 Worklist.push_back(Hi);
1267
1268 return Dst;
1269}
1270
Tom Stellard0e975cf2014-08-01 00:32:35 +00001271bool SIInstrInfo::isOperandLegal(const MachineInstr *MI, unsigned OpIdx,
1272 const MachineOperand *MO) const {
1273 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
1274 const MCInstrDesc &InstDesc = get(MI->getOpcode());
1275 const MCOperandInfo &OpInfo = InstDesc.OpInfo[OpIdx];
1276 const TargetRegisterClass *DefinedRC =
1277 OpInfo.RegClass != -1 ? RI.getRegClass(OpInfo.RegClass) : nullptr;
1278 if (!MO)
1279 MO = &MI->getOperand(OpIdx);
1280
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001281 if (usesConstantBus(MRI, *MO)) {
1282 unsigned SGPRUsed = MO->isReg() ? MO->getReg() : AMDGPU::NoRegister;
1283 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1284 if (i == OpIdx)
1285 continue;
1286 if (usesConstantBus(MRI, MI->getOperand(i)) &&
1287 MI->getOperand(i).isReg() && MI->getOperand(i).getReg() != SGPRUsed) {
1288 return false;
1289 }
1290 }
1291 }
1292
Tom Stellard0e975cf2014-08-01 00:32:35 +00001293 if (MO->isReg()) {
1294 assert(DefinedRC);
1295 const TargetRegisterClass *RC = MRI.getRegClass(MO->getReg());
1296 return RI.getCommonSubClass(RC, RI.getRegClass(OpInfo.RegClass));
1297 }
1298
1299
1300 // Handle non-register types that are treated like immediates.
1301 assert(MO->isImm() || MO->isFPImm() || MO->isTargetIndex() || MO->isFI());
1302
Matt Arsenault4364fef2014-09-23 18:30:57 +00001303 if (!DefinedRC) {
1304 // This operand expects an immediate.
Tom Stellard0e975cf2014-08-01 00:32:35 +00001305 return true;
Matt Arsenault4364fef2014-09-23 18:30:57 +00001306 }
Tom Stellard0e975cf2014-08-01 00:32:35 +00001307
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001308 return isImmOperandLegal(MI, OpIdx, *MO);
Tom Stellard0e975cf2014-08-01 00:32:35 +00001309}
1310
Tom Stellard82166022013-11-13 23:36:37 +00001311void SIInstrInfo::legalizeOperands(MachineInstr *MI) const {
1312 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
Tom Stellard0e975cf2014-08-01 00:32:35 +00001313
Tom Stellard82166022013-11-13 23:36:37 +00001314 int Src0Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1315 AMDGPU::OpName::src0);
1316 int Src1Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1317 AMDGPU::OpName::src1);
1318 int Src2Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1319 AMDGPU::OpName::src2);
1320
1321 // Legalize VOP2
1322 if (isVOP2(MI->getOpcode()) && Src1Idx != -1) {
Tom Stellard0e975cf2014-08-01 00:32:35 +00001323 // Legalize src0
1324 if (!isOperandLegal(MI, Src0Idx))
Matt Arsenault08f7e372013-11-18 20:09:50 +00001325 legalizeOpWithMove(MI, Src0Idx);
Tom Stellard0e975cf2014-08-01 00:32:35 +00001326
1327 // Legalize src1
1328 if (isOperandLegal(MI, Src1Idx))
Matt Arsenault08f7e372013-11-18 20:09:50 +00001329 return;
Tom Stellard0e975cf2014-08-01 00:32:35 +00001330
1331 // Usually src0 of VOP2 instructions allow more types of inputs
1332 // than src1, so try to commute the instruction to decrease our
1333 // chances of having to insert a MOV instruction to legalize src1.
1334 if (MI->isCommutable()) {
1335 if (commuteInstruction(MI))
1336 // If we are successful in commuting, then we know MI is legal, so
1337 // we are done.
1338 return;
Matt Arsenault08f7e372013-11-18 20:09:50 +00001339 }
1340
Tom Stellard0e975cf2014-08-01 00:32:35 +00001341 legalizeOpWithMove(MI, Src1Idx);
1342 return;
Tom Stellard82166022013-11-13 23:36:37 +00001343 }
1344
Matt Arsenault08f7e372013-11-18 20:09:50 +00001345 // XXX - Do any VOP3 instructions read VCC?
Tom Stellard82166022013-11-13 23:36:37 +00001346 // Legalize VOP3
1347 if (isVOP3(MI->getOpcode())) {
1348 int VOP3Idx[3] = {Src0Idx, Src1Idx, Src2Idx};
1349 unsigned SGPRReg = AMDGPU::NoRegister;
1350 for (unsigned i = 0; i < 3; ++i) {
1351 int Idx = VOP3Idx[i];
1352 if (Idx == -1)
1353 continue;
1354 MachineOperand &MO = MI->getOperand(Idx);
1355
1356 if (MO.isReg()) {
1357 if (!RI.isSGPRClass(MRI.getRegClass(MO.getReg())))
1358 continue; // VGPRs are legal
1359
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00001360 assert(MO.getReg() != AMDGPU::SCC && "SCC operand to VOP3 instruction");
1361
Tom Stellard82166022013-11-13 23:36:37 +00001362 if (SGPRReg == AMDGPU::NoRegister || SGPRReg == MO.getReg()) {
1363 SGPRReg = MO.getReg();
1364 // We can use one SGPR in each VOP3 instruction.
1365 continue;
1366 }
1367 } else if (!isLiteralConstant(MO)) {
1368 // If it is not a register and not a literal constant, then it must be
1369 // an inline constant which is always legal.
1370 continue;
1371 }
1372 // If we make it this far, then the operand is not legal and we must
1373 // legalize it.
1374 legalizeOpWithMove(MI, Idx);
1375 }
1376 }
1377
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001378 // Legalize REG_SEQUENCE and PHI
Tom Stellard82166022013-11-13 23:36:37 +00001379 // The register class of the operands much be the same type as the register
1380 // class of the output.
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001381 if (MI->getOpcode() == AMDGPU::REG_SEQUENCE ||
1382 MI->getOpcode() == AMDGPU::PHI) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001383 const TargetRegisterClass *RC = nullptr, *SRC = nullptr, *VRC = nullptr;
Tom Stellard82166022013-11-13 23:36:37 +00001384 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i+=2) {
1385 if (!MI->getOperand(i).isReg() ||
1386 !TargetRegisterInfo::isVirtualRegister(MI->getOperand(i).getReg()))
1387 continue;
1388 const TargetRegisterClass *OpRC =
1389 MRI.getRegClass(MI->getOperand(i).getReg());
1390 if (RI.hasVGPRs(OpRC)) {
1391 VRC = OpRC;
1392 } else {
1393 SRC = OpRC;
1394 }
1395 }
1396
1397 // If any of the operands are VGPR registers, then they all most be
1398 // otherwise we will create illegal VGPR->SGPR copies when legalizing
1399 // them.
1400 if (VRC || !RI.isSGPRClass(getOpRegClass(*MI, 0))) {
1401 if (!VRC) {
1402 assert(SRC);
1403 VRC = RI.getEquivalentVGPRClass(SRC);
1404 }
1405 RC = VRC;
1406 } else {
1407 RC = SRC;
1408 }
1409
1410 // Update all the operands so they have the same type.
1411 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i+=2) {
1412 if (!MI->getOperand(i).isReg() ||
1413 !TargetRegisterInfo::isVirtualRegister(MI->getOperand(i).getReg()))
1414 continue;
1415 unsigned DstReg = MRI.createVirtualRegister(RC);
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001416 MachineBasicBlock *InsertBB;
1417 MachineBasicBlock::iterator Insert;
1418 if (MI->getOpcode() == AMDGPU::REG_SEQUENCE) {
1419 InsertBB = MI->getParent();
1420 Insert = MI;
1421 } else {
1422 // MI is a PHI instruction.
1423 InsertBB = MI->getOperand(i + 1).getMBB();
1424 Insert = InsertBB->getFirstTerminator();
1425 }
1426 BuildMI(*InsertBB, Insert, MI->getDebugLoc(),
Tom Stellard82166022013-11-13 23:36:37 +00001427 get(AMDGPU::COPY), DstReg)
1428 .addOperand(MI->getOperand(i));
1429 MI->getOperand(i).setReg(DstReg);
1430 }
1431 }
Tom Stellard15834092014-03-21 15:51:57 +00001432
Tom Stellarda5687382014-05-15 14:41:55 +00001433 // Legalize INSERT_SUBREG
1434 // src0 must have the same register class as dst
1435 if (MI->getOpcode() == AMDGPU::INSERT_SUBREG) {
1436 unsigned Dst = MI->getOperand(0).getReg();
1437 unsigned Src0 = MI->getOperand(1).getReg();
1438 const TargetRegisterClass *DstRC = MRI.getRegClass(Dst);
1439 const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0);
1440 if (DstRC != Src0RC) {
1441 MachineBasicBlock &MBB = *MI->getParent();
1442 unsigned NewSrc0 = MRI.createVirtualRegister(DstRC);
1443 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::COPY), NewSrc0)
1444 .addReg(Src0);
1445 MI->getOperand(1).setReg(NewSrc0);
1446 }
1447 return;
1448 }
1449
Tom Stellard15834092014-03-21 15:51:57 +00001450 // Legalize MUBUF* instructions
1451 // FIXME: If we start using the non-addr64 instructions for compute, we
1452 // may need to legalize them here.
Tom Stellard155bbb72014-08-11 22:18:17 +00001453 int SRsrcIdx =
1454 AMDGPU::getNamedOperandIdx(MI->getOpcode(), AMDGPU::OpName::srsrc);
1455 if (SRsrcIdx != -1) {
1456 // We have an MUBUF instruction
1457 MachineOperand *SRsrc = &MI->getOperand(SRsrcIdx);
1458 unsigned SRsrcRC = get(MI->getOpcode()).OpInfo[SRsrcIdx].RegClass;
1459 if (RI.getCommonSubClass(MRI.getRegClass(SRsrc->getReg()),
1460 RI.getRegClass(SRsrcRC))) {
1461 // The operands are legal.
1462 // FIXME: We may need to legalize operands besided srsrc.
1463 return;
1464 }
Tom Stellard15834092014-03-21 15:51:57 +00001465
Tom Stellard155bbb72014-08-11 22:18:17 +00001466 MachineBasicBlock &MBB = *MI->getParent();
1467 // Extract the the ptr from the resource descriptor.
Tom Stellard15834092014-03-21 15:51:57 +00001468
Tom Stellard155bbb72014-08-11 22:18:17 +00001469 // SRsrcPtrLo = srsrc:sub0
1470 unsigned SRsrcPtrLo = buildExtractSubReg(MI, MRI, *SRsrc,
1471 &AMDGPU::VReg_128RegClass, AMDGPU::sub0, &AMDGPU::VReg_32RegClass);
Tom Stellard15834092014-03-21 15:51:57 +00001472
Tom Stellard155bbb72014-08-11 22:18:17 +00001473 // SRsrcPtrHi = srsrc:sub1
1474 unsigned SRsrcPtrHi = buildExtractSubReg(MI, MRI, *SRsrc,
1475 &AMDGPU::VReg_128RegClass, AMDGPU::sub1, &AMDGPU::VReg_32RegClass);
Tom Stellard15834092014-03-21 15:51:57 +00001476
Tom Stellard155bbb72014-08-11 22:18:17 +00001477 // Create an empty resource descriptor
1478 unsigned Zero64 = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
1479 unsigned SRsrcFormatLo = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1480 unsigned SRsrcFormatHi = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1481 unsigned NewSRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Tom Stellard15834092014-03-21 15:51:57 +00001482
Tom Stellard155bbb72014-08-11 22:18:17 +00001483 // Zero64 = 0
1484 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B64),
1485 Zero64)
1486 .addImm(0);
Tom Stellard15834092014-03-21 15:51:57 +00001487
Tom Stellard155bbb72014-08-11 22:18:17 +00001488 // SRsrcFormatLo = RSRC_DATA_FORMAT{31-0}
1489 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1490 SRsrcFormatLo)
1491 .addImm(AMDGPU::RSRC_DATA_FORMAT & 0xFFFFFFFF);
Tom Stellard15834092014-03-21 15:51:57 +00001492
Tom Stellard155bbb72014-08-11 22:18:17 +00001493 // SRsrcFormatHi = RSRC_DATA_FORMAT{63-32}
1494 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1495 SRsrcFormatHi)
1496 .addImm(AMDGPU::RSRC_DATA_FORMAT >> 32);
Tom Stellard15834092014-03-21 15:51:57 +00001497
Tom Stellard155bbb72014-08-11 22:18:17 +00001498 // NewSRsrc = {Zero64, SRsrcFormat}
1499 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE),
1500 NewSRsrc)
1501 .addReg(Zero64)
1502 .addImm(AMDGPU::sub0_sub1)
1503 .addReg(SRsrcFormatLo)
1504 .addImm(AMDGPU::sub2)
1505 .addReg(SRsrcFormatHi)
1506 .addImm(AMDGPU::sub3);
1507
1508 MachineOperand *VAddr = getNamedOperand(*MI, AMDGPU::OpName::vaddr);
1509 unsigned NewVAddr = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
1510 unsigned NewVAddrLo;
1511 unsigned NewVAddrHi;
1512 if (VAddr) {
1513 // This is already an ADDR64 instruction so we need to add the pointer
1514 // extracted from the resource descriptor to the current value of VAddr.
1515 NewVAddrLo = MRI.createVirtualRegister(&AMDGPU::VReg_32RegClass);
1516 NewVAddrHi = MRI.createVirtualRegister(&AMDGPU::VReg_32RegClass);
1517
1518 // NewVaddrLo = SRsrcPtrLo + VAddr:sub0
Tom Stellard15834092014-03-21 15:51:57 +00001519 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::V_ADD_I32_e32),
1520 NewVAddrLo)
1521 .addReg(SRsrcPtrLo)
Tom Stellard155bbb72014-08-11 22:18:17 +00001522 .addReg(VAddr->getReg(), 0, AMDGPU::sub0)
1523 .addReg(AMDGPU::VCC, RegState::ImplicitDefine);
Tom Stellard15834092014-03-21 15:51:57 +00001524
Tom Stellard155bbb72014-08-11 22:18:17 +00001525 // NewVaddrHi = SRsrcPtrHi + VAddr:sub1
Tom Stellard15834092014-03-21 15:51:57 +00001526 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::V_ADDC_U32_e32),
1527 NewVAddrHi)
1528 .addReg(SRsrcPtrHi)
Tom Stellard155bbb72014-08-11 22:18:17 +00001529 .addReg(VAddr->getReg(), 0, AMDGPU::sub1)
Tom Stellard15834092014-03-21 15:51:57 +00001530 .addReg(AMDGPU::VCC, RegState::ImplicitDefine)
1531 .addReg(AMDGPU::VCC, RegState::Implicit);
1532
Tom Stellard155bbb72014-08-11 22:18:17 +00001533 } else {
1534 // This instructions is the _OFFSET variant, so we need to convert it to
1535 // ADDR64.
1536 MachineOperand *VData = getNamedOperand(*MI, AMDGPU::OpName::vdata);
1537 MachineOperand *Offset = getNamedOperand(*MI, AMDGPU::OpName::offset);
1538 MachineOperand *SOffset = getNamedOperand(*MI, AMDGPU::OpName::soffset);
1539 assert(SOffset->isImm() && SOffset->getImm() == 0 && "Legalizing MUBUF "
1540 "with non-zero soffset is not implemented");
NAKAMURA Takumi5f79ee52014-08-11 23:03:38 +00001541 (void)SOffset;
Tom Stellard15834092014-03-21 15:51:57 +00001542
Tom Stellard155bbb72014-08-11 22:18:17 +00001543 // Create the new instruction.
1544 unsigned Addr64Opcode = AMDGPU::getAddr64Inst(MI->getOpcode());
1545 MachineInstr *Addr64 =
1546 BuildMI(MBB, MI, MI->getDebugLoc(), get(Addr64Opcode))
1547 .addOperand(*VData)
1548 .addOperand(*SRsrc)
1549 .addReg(AMDGPU::NoRegister) // Dummy value for vaddr.
1550 // This will be replaced later
1551 // with the new value of vaddr.
1552 .addOperand(*Offset);
Tom Stellard15834092014-03-21 15:51:57 +00001553
Tom Stellard155bbb72014-08-11 22:18:17 +00001554 MI->removeFromParent();
1555 MI = Addr64;
Tom Stellard15834092014-03-21 15:51:57 +00001556
Tom Stellard155bbb72014-08-11 22:18:17 +00001557 NewVAddrLo = SRsrcPtrLo;
1558 NewVAddrHi = SRsrcPtrHi;
1559 VAddr = getNamedOperand(*MI, AMDGPU::OpName::vaddr);
1560 SRsrc = getNamedOperand(*MI, AMDGPU::OpName::srsrc);
Tom Stellard15834092014-03-21 15:51:57 +00001561 }
Tom Stellard155bbb72014-08-11 22:18:17 +00001562
1563 // NewVaddr = {NewVaddrHi, NewVaddrLo}
1564 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE),
1565 NewVAddr)
1566 .addReg(NewVAddrLo)
1567 .addImm(AMDGPU::sub0)
1568 .addReg(NewVAddrHi)
1569 .addImm(AMDGPU::sub1);
1570
1571
1572 // Update the instruction to use NewVaddr
1573 VAddr->setReg(NewVAddr);
1574 // Update the instruction to use NewSRsrc
1575 SRsrc->setReg(NewSRsrc);
Tom Stellard15834092014-03-21 15:51:57 +00001576 }
Tom Stellard82166022013-11-13 23:36:37 +00001577}
1578
Tom Stellard745f2ed2014-08-21 20:41:00 +00001579void SIInstrInfo::splitSMRD(MachineInstr *MI,
1580 const TargetRegisterClass *HalfRC,
1581 unsigned HalfImmOp, unsigned HalfSGPROp,
1582 MachineInstr *&Lo, MachineInstr *&Hi) const {
1583
1584 DebugLoc DL = MI->getDebugLoc();
1585 MachineBasicBlock *MBB = MI->getParent();
1586 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
1587 unsigned RegLo = MRI.createVirtualRegister(HalfRC);
1588 unsigned RegHi = MRI.createVirtualRegister(HalfRC);
1589 unsigned HalfSize = HalfRC->getSize();
1590 const MachineOperand *OffOp =
1591 getNamedOperand(*MI, AMDGPU::OpName::offset);
1592 const MachineOperand *SBase = getNamedOperand(*MI, AMDGPU::OpName::sbase);
1593
1594 if (OffOp) {
1595 // Handle the _IMM variant
1596 unsigned LoOffset = OffOp->getImm();
1597 unsigned HiOffset = LoOffset + (HalfSize / 4);
1598 Lo = BuildMI(*MBB, MI, DL, get(HalfImmOp), RegLo)
1599 .addOperand(*SBase)
1600 .addImm(LoOffset);
1601
1602 if (!isUInt<8>(HiOffset)) {
1603 unsigned OffsetSGPR =
1604 MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
1605 BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32), OffsetSGPR)
1606 .addImm(HiOffset << 2); // The immediate offset is in dwords,
1607 // but offset in register is in bytes.
1608 Hi = BuildMI(*MBB, MI, DL, get(HalfSGPROp), RegHi)
1609 .addOperand(*SBase)
1610 .addReg(OffsetSGPR);
1611 } else {
1612 Hi = BuildMI(*MBB, MI, DL, get(HalfImmOp), RegHi)
1613 .addOperand(*SBase)
1614 .addImm(HiOffset);
1615 }
1616 } else {
1617 // Handle the _SGPR variant
1618 MachineOperand *SOff = getNamedOperand(*MI, AMDGPU::OpName::soff);
1619 Lo = BuildMI(*MBB, MI, DL, get(HalfSGPROp), RegLo)
1620 .addOperand(*SBase)
1621 .addOperand(*SOff);
1622 unsigned OffsetSGPR = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
1623 BuildMI(*MBB, MI, DL, get(AMDGPU::S_ADD_I32), OffsetSGPR)
1624 .addOperand(*SOff)
1625 .addImm(HalfSize);
1626 Hi = BuildMI(*MBB, MI, DL, get(HalfSGPROp))
1627 .addOperand(*SBase)
1628 .addReg(OffsetSGPR);
1629 }
1630
1631 unsigned SubLo, SubHi;
1632 switch (HalfSize) {
1633 case 4:
1634 SubLo = AMDGPU::sub0;
1635 SubHi = AMDGPU::sub1;
1636 break;
1637 case 8:
1638 SubLo = AMDGPU::sub0_sub1;
1639 SubHi = AMDGPU::sub2_sub3;
1640 break;
1641 case 16:
1642 SubLo = AMDGPU::sub0_sub1_sub2_sub3;
1643 SubHi = AMDGPU::sub4_sub5_sub6_sub7;
1644 break;
1645 case 32:
1646 SubLo = AMDGPU::sub0_sub1_sub2_sub3_sub4_sub5_sub6_sub7;
1647 SubHi = AMDGPU::sub8_sub9_sub10_sub11_sub12_sub13_sub14_sub15;
1648 break;
1649 default:
1650 llvm_unreachable("Unhandled HalfSize");
1651 }
1652
1653 BuildMI(*MBB, MI, DL, get(AMDGPU::REG_SEQUENCE))
1654 .addOperand(MI->getOperand(0))
1655 .addReg(RegLo)
1656 .addImm(SubLo)
1657 .addReg(RegHi)
1658 .addImm(SubHi);
1659}
1660
Tom Stellard0c354f22014-04-30 15:31:29 +00001661void SIInstrInfo::moveSMRDToVALU(MachineInstr *MI, MachineRegisterInfo &MRI) const {
1662 MachineBasicBlock *MBB = MI->getParent();
1663 switch (MI->getOpcode()) {
Tom Stellard4c00b522014-05-09 16:42:22 +00001664 case AMDGPU::S_LOAD_DWORD_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001665 case AMDGPU::S_LOAD_DWORD_SGPR:
Tom Stellard4c00b522014-05-09 16:42:22 +00001666 case AMDGPU::S_LOAD_DWORDX2_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001667 case AMDGPU::S_LOAD_DWORDX2_SGPR:
Tom Stellard4c00b522014-05-09 16:42:22 +00001668 case AMDGPU::S_LOAD_DWORDX4_IMM:
Tom Stellard745f2ed2014-08-21 20:41:00 +00001669 case AMDGPU::S_LOAD_DWORDX4_SGPR: {
Tom Stellard0c354f22014-04-30 15:31:29 +00001670 unsigned NewOpcode = getVALUOp(*MI);
Tom Stellard4c00b522014-05-09 16:42:22 +00001671 unsigned RegOffset;
1672 unsigned ImmOffset;
Tom Stellard0c354f22014-04-30 15:31:29 +00001673
Tom Stellard4c00b522014-05-09 16:42:22 +00001674 if (MI->getOperand(2).isReg()) {
1675 RegOffset = MI->getOperand(2).getReg();
1676 ImmOffset = 0;
1677 } else {
1678 assert(MI->getOperand(2).isImm());
1679 // SMRD instructions take a dword offsets and MUBUF instructions
1680 // take a byte offset.
1681 ImmOffset = MI->getOperand(2).getImm() << 2;
1682 RegOffset = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1683 if (isUInt<12>(ImmOffset)) {
1684 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1685 RegOffset)
1686 .addImm(0);
1687 } else {
1688 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1689 RegOffset)
1690 .addImm(ImmOffset);
1691 ImmOffset = 0;
1692 }
1693 }
Tom Stellard0c354f22014-04-30 15:31:29 +00001694
1695 unsigned SRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Tom Stellard4c00b522014-05-09 16:42:22 +00001696 unsigned DWord0 = RegOffset;
Tom Stellard0c354f22014-04-30 15:31:29 +00001697 unsigned DWord1 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1698 unsigned DWord2 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1699 unsigned DWord3 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1700
1701 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord1)
1702 .addImm(0);
1703 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord2)
1704 .addImm(AMDGPU::RSRC_DATA_FORMAT & 0xFFFFFFFF);
1705 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord3)
1706 .addImm(AMDGPU::RSRC_DATA_FORMAT >> 32);
1707 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), SRsrc)
1708 .addReg(DWord0)
1709 .addImm(AMDGPU::sub0)
1710 .addReg(DWord1)
1711 .addImm(AMDGPU::sub1)
1712 .addReg(DWord2)
1713 .addImm(AMDGPU::sub2)
1714 .addReg(DWord3)
1715 .addImm(AMDGPU::sub3);
Tom Stellard745f2ed2014-08-21 20:41:00 +00001716 MI->setDesc(get(NewOpcode));
1717 if (MI->getOperand(2).isReg()) {
1718 MI->getOperand(2).setReg(MI->getOperand(1).getReg());
1719 } else {
1720 MI->getOperand(2).ChangeToRegister(MI->getOperand(1).getReg(), false);
1721 }
1722 MI->getOperand(1).setReg(SRsrc);
1723 MI->addOperand(*MBB->getParent(), MachineOperand::CreateImm(ImmOffset));
1724
1725 const TargetRegisterClass *NewDstRC =
1726 RI.getRegClass(get(NewOpcode).OpInfo[0].RegClass);
1727
1728 unsigned DstReg = MI->getOperand(0).getReg();
1729 unsigned NewDstReg = MRI.createVirtualRegister(NewDstRC);
1730 MRI.replaceRegWith(DstReg, NewDstReg);
1731 break;
1732 }
1733 case AMDGPU::S_LOAD_DWORDX8_IMM:
1734 case AMDGPU::S_LOAD_DWORDX8_SGPR: {
1735 MachineInstr *Lo, *Hi;
1736 splitSMRD(MI, &AMDGPU::SReg_128RegClass, AMDGPU::S_LOAD_DWORDX4_IMM,
1737 AMDGPU::S_LOAD_DWORDX4_SGPR, Lo, Hi);
1738 MI->eraseFromParent();
1739 moveSMRDToVALU(Lo, MRI);
1740 moveSMRDToVALU(Hi, MRI);
1741 break;
1742 }
1743
1744 case AMDGPU::S_LOAD_DWORDX16_IMM:
1745 case AMDGPU::S_LOAD_DWORDX16_SGPR: {
1746 MachineInstr *Lo, *Hi;
1747 splitSMRD(MI, &AMDGPU::SReg_256RegClass, AMDGPU::S_LOAD_DWORDX8_IMM,
1748 AMDGPU::S_LOAD_DWORDX8_SGPR, Lo, Hi);
1749 MI->eraseFromParent();
1750 moveSMRDToVALU(Lo, MRI);
1751 moveSMRDToVALU(Hi, MRI);
1752 break;
1753 }
Tom Stellard0c354f22014-04-30 15:31:29 +00001754 }
1755}
1756
Tom Stellard82166022013-11-13 23:36:37 +00001757void SIInstrInfo::moveToVALU(MachineInstr &TopInst) const {
1758 SmallVector<MachineInstr *, 128> Worklist;
1759 Worklist.push_back(&TopInst);
1760
1761 while (!Worklist.empty()) {
1762 MachineInstr *Inst = Worklist.pop_back_val();
Tom Stellarde0387202014-03-21 15:51:54 +00001763 MachineBasicBlock *MBB = Inst->getParent();
1764 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
1765
Matt Arsenault27cc9582014-04-18 01:53:18 +00001766 unsigned Opcode = Inst->getOpcode();
Tom Stellard0c354f22014-04-30 15:31:29 +00001767 unsigned NewOpcode = getVALUOp(*Inst);
Matt Arsenault27cc9582014-04-18 01:53:18 +00001768
Tom Stellarde0387202014-03-21 15:51:54 +00001769 // Handle some special cases
Matt Arsenault27cc9582014-04-18 01:53:18 +00001770 switch (Opcode) {
Tom Stellard0c354f22014-04-30 15:31:29 +00001771 default:
1772 if (isSMRD(Inst->getOpcode())) {
1773 moveSMRDToVALU(Inst, MRI);
1774 }
1775 break;
Matt Arsenaultbd995802014-03-24 18:26:52 +00001776 case AMDGPU::S_MOV_B64: {
1777 DebugLoc DL = Inst->getDebugLoc();
Tom Stellarde0387202014-03-21 15:51:54 +00001778
Matt Arsenaultbd995802014-03-24 18:26:52 +00001779 // If the source operand is a register we can replace this with a
1780 // copy.
1781 if (Inst->getOperand(1).isReg()) {
1782 MachineInstr *Copy = BuildMI(*MBB, Inst, DL, get(TargetOpcode::COPY))
1783 .addOperand(Inst->getOperand(0))
1784 .addOperand(Inst->getOperand(1));
1785 Worklist.push_back(Copy);
1786 } else {
1787 // Otherwise, we need to split this into two movs, because there is
1788 // no 64-bit VALU move instruction.
1789 unsigned Reg = Inst->getOperand(0).getReg();
1790 unsigned Dst = split64BitImm(Worklist,
1791 Inst,
1792 MRI,
1793 MRI.getRegClass(Reg),
1794 Inst->getOperand(1));
1795 MRI.replaceRegWith(Reg, Dst);
Tom Stellarde0387202014-03-21 15:51:54 +00001796 }
Matt Arsenaultbd995802014-03-24 18:26:52 +00001797 Inst->eraseFromParent();
1798 continue;
1799 }
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001800 case AMDGPU::S_AND_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001801 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_AND_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001802 Inst->eraseFromParent();
1803 continue;
1804
1805 case AMDGPU::S_OR_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001806 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_OR_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001807 Inst->eraseFromParent();
1808 continue;
1809
1810 case AMDGPU::S_XOR_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001811 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_XOR_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001812 Inst->eraseFromParent();
1813 continue;
1814
1815 case AMDGPU::S_NOT_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001816 splitScalar64BitUnaryOp(Worklist, Inst, AMDGPU::S_NOT_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001817 Inst->eraseFromParent();
1818 continue;
1819
Matt Arsenault8333e432014-06-10 19:18:24 +00001820 case AMDGPU::S_BCNT1_I32_B64:
1821 splitScalar64BitBCNT(Worklist, Inst);
1822 Inst->eraseFromParent();
1823 continue;
1824
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001825 case AMDGPU::S_BFE_U64:
1826 case AMDGPU::S_BFE_I64:
1827 case AMDGPU::S_BFM_B64:
1828 llvm_unreachable("Moving this op to VALU not implemented");
Tom Stellarde0387202014-03-21 15:51:54 +00001829 }
1830
Tom Stellard15834092014-03-21 15:51:57 +00001831 if (NewOpcode == AMDGPU::INSTRUCTION_LIST_END) {
1832 // We cannot move this instruction to the VALU, so we should try to
1833 // legalize its operands instead.
1834 legalizeOperands(Inst);
Tom Stellard82166022013-11-13 23:36:37 +00001835 continue;
Tom Stellard15834092014-03-21 15:51:57 +00001836 }
Tom Stellard82166022013-11-13 23:36:37 +00001837
Tom Stellard82166022013-11-13 23:36:37 +00001838 // Use the new VALU Opcode.
1839 const MCInstrDesc &NewDesc = get(NewOpcode);
1840 Inst->setDesc(NewDesc);
1841
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00001842 // Remove any references to SCC. Vector instructions can't read from it, and
1843 // We're just about to add the implicit use / defs of VCC, and we don't want
1844 // both.
1845 for (unsigned i = Inst->getNumOperands() - 1; i > 0; --i) {
1846 MachineOperand &Op = Inst->getOperand(i);
1847 if (Op.isReg() && Op.getReg() == AMDGPU::SCC)
1848 Inst->RemoveOperand(i);
1849 }
1850
Matt Arsenault27cc9582014-04-18 01:53:18 +00001851 if (Opcode == AMDGPU::S_SEXT_I32_I8 || Opcode == AMDGPU::S_SEXT_I32_I16) {
1852 // We are converting these to a BFE, so we need to add the missing
1853 // operands for the size and offset.
1854 unsigned Size = (Opcode == AMDGPU::S_SEXT_I32_I8) ? 8 : 16;
1855 Inst->addOperand(MachineOperand::CreateImm(0));
1856 Inst->addOperand(MachineOperand::CreateImm(Size));
1857
Matt Arsenaultb5b51102014-06-10 19:18:21 +00001858 } else if (Opcode == AMDGPU::S_BCNT1_I32_B32) {
1859 // The VALU version adds the second operand to the result, so insert an
1860 // extra 0 operand.
1861 Inst->addOperand(MachineOperand::CreateImm(0));
Tom Stellard82166022013-11-13 23:36:37 +00001862 }
1863
Matt Arsenault27cc9582014-04-18 01:53:18 +00001864 addDescImplicitUseDef(NewDesc, Inst);
Tom Stellard82166022013-11-13 23:36:37 +00001865
Matt Arsenault78b86702014-04-18 05:19:26 +00001866 if (Opcode == AMDGPU::S_BFE_I32 || Opcode == AMDGPU::S_BFE_U32) {
1867 const MachineOperand &OffsetWidthOp = Inst->getOperand(2);
1868 // If we need to move this to VGPRs, we need to unpack the second operand
1869 // back into the 2 separate ones for bit offset and width.
1870 assert(OffsetWidthOp.isImm() &&
1871 "Scalar BFE is only implemented for constant width and offset");
1872 uint32_t Imm = OffsetWidthOp.getImm();
1873
1874 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
1875 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
Matt Arsenault78b86702014-04-18 05:19:26 +00001876 Inst->RemoveOperand(2); // Remove old immediate.
1877 Inst->addOperand(MachineOperand::CreateImm(Offset));
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001878 Inst->addOperand(MachineOperand::CreateImm(BitWidth));
Matt Arsenault78b86702014-04-18 05:19:26 +00001879 }
1880
Tom Stellard82166022013-11-13 23:36:37 +00001881 // Update the destination register class.
Tom Stellarde1a24452014-04-17 21:00:01 +00001882
Tom Stellard82166022013-11-13 23:36:37 +00001883 const TargetRegisterClass *NewDstRC = getOpRegClass(*Inst, 0);
1884
Matt Arsenault27cc9582014-04-18 01:53:18 +00001885 switch (Opcode) {
Tom Stellard82166022013-11-13 23:36:37 +00001886 // For target instructions, getOpRegClass just returns the virtual
1887 // register class associated with the operand, so we need to find an
1888 // equivalent VGPR register class in order to move the instruction to the
1889 // VALU.
1890 case AMDGPU::COPY:
1891 case AMDGPU::PHI:
1892 case AMDGPU::REG_SEQUENCE:
Tom Stellard204e61b2014-04-07 19:45:45 +00001893 case AMDGPU::INSERT_SUBREG:
Tom Stellard82166022013-11-13 23:36:37 +00001894 if (RI.hasVGPRs(NewDstRC))
1895 continue;
1896 NewDstRC = RI.getEquivalentVGPRClass(NewDstRC);
1897 if (!NewDstRC)
1898 continue;
1899 break;
1900 default:
1901 break;
1902 }
1903
1904 unsigned DstReg = Inst->getOperand(0).getReg();
1905 unsigned NewDstReg = MRI.createVirtualRegister(NewDstRC);
1906 MRI.replaceRegWith(DstReg, NewDstReg);
1907
Tom Stellarde1a24452014-04-17 21:00:01 +00001908 // Legalize the operands
1909 legalizeOperands(Inst);
1910
Tom Stellard82166022013-11-13 23:36:37 +00001911 for (MachineRegisterInfo::use_iterator I = MRI.use_begin(NewDstReg),
1912 E = MRI.use_end(); I != E; ++I) {
Owen Anderson16c6bf42014-03-13 23:12:04 +00001913 MachineInstr &UseMI = *I->getParent();
Tom Stellard82166022013-11-13 23:36:37 +00001914 if (!canReadVGPR(UseMI, I.getOperandNo())) {
1915 Worklist.push_back(&UseMI);
1916 }
1917 }
1918 }
1919}
1920
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001921//===----------------------------------------------------------------------===//
1922// Indirect addressing callbacks
1923//===----------------------------------------------------------------------===//
1924
1925unsigned SIInstrInfo::calculateIndirectAddress(unsigned RegIndex,
1926 unsigned Channel) const {
1927 assert(Channel == 0);
1928 return RegIndex;
1929}
1930
Tom Stellard26a3b672013-10-22 18:19:10 +00001931const TargetRegisterClass *SIInstrInfo::getIndirectAddrRegClass() const {
Tom Stellard81d871d2013-11-13 23:36:50 +00001932 return &AMDGPU::VReg_32RegClass;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001933}
1934
Matt Arsenault689f3252014-06-09 16:36:31 +00001935void SIInstrInfo::splitScalar64BitUnaryOp(
1936 SmallVectorImpl<MachineInstr *> &Worklist,
1937 MachineInstr *Inst,
1938 unsigned Opcode) const {
1939 MachineBasicBlock &MBB = *Inst->getParent();
1940 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
1941
1942 MachineOperand &Dest = Inst->getOperand(0);
1943 MachineOperand &Src0 = Inst->getOperand(1);
1944 DebugLoc DL = Inst->getDebugLoc();
1945
1946 MachineBasicBlock::iterator MII = Inst;
1947
1948 const MCInstrDesc &InstDesc = get(Opcode);
1949 const TargetRegisterClass *Src0RC = Src0.isReg() ?
1950 MRI.getRegClass(Src0.getReg()) :
1951 &AMDGPU::SGPR_32RegClass;
1952
1953 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
1954
1955 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
1956 AMDGPU::sub0, Src0SubRC);
1957
1958 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
1959 const TargetRegisterClass *DestSubRC = RI.getSubRegClass(DestRC, AMDGPU::sub0);
1960
1961 unsigned DestSub0 = MRI.createVirtualRegister(DestRC);
1962 MachineInstr *LoHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub0)
1963 .addOperand(SrcReg0Sub0);
1964
1965 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
1966 AMDGPU::sub1, Src0SubRC);
1967
1968 unsigned DestSub1 = MRI.createVirtualRegister(DestSubRC);
1969 MachineInstr *HiHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub1)
1970 .addOperand(SrcReg0Sub1);
1971
1972 unsigned FullDestReg = MRI.createVirtualRegister(DestRC);
1973 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
1974 .addReg(DestSub0)
1975 .addImm(AMDGPU::sub0)
1976 .addReg(DestSub1)
1977 .addImm(AMDGPU::sub1);
1978
1979 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
1980
1981 // Try to legalize the operands in case we need to swap the order to keep it
1982 // valid.
1983 Worklist.push_back(LoHalf);
1984 Worklist.push_back(HiHalf);
1985}
1986
1987void SIInstrInfo::splitScalar64BitBinaryOp(
1988 SmallVectorImpl<MachineInstr *> &Worklist,
1989 MachineInstr *Inst,
1990 unsigned Opcode) const {
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001991 MachineBasicBlock &MBB = *Inst->getParent();
1992 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
1993
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001994 MachineOperand &Dest = Inst->getOperand(0);
1995 MachineOperand &Src0 = Inst->getOperand(1);
1996 MachineOperand &Src1 = Inst->getOperand(2);
1997 DebugLoc DL = Inst->getDebugLoc();
1998
1999 MachineBasicBlock::iterator MII = Inst;
2000
2001 const MCInstrDesc &InstDesc = get(Opcode);
Matt Arsenault684dc802014-03-24 20:08:13 +00002002 const TargetRegisterClass *Src0RC = Src0.isReg() ?
2003 MRI.getRegClass(Src0.getReg()) :
2004 &AMDGPU::SGPR_32RegClass;
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002005
Matt Arsenault684dc802014-03-24 20:08:13 +00002006 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
2007 const TargetRegisterClass *Src1RC = Src1.isReg() ?
2008 MRI.getRegClass(Src1.getReg()) :
2009 &AMDGPU::SGPR_32RegClass;
2010
2011 const TargetRegisterClass *Src1SubRC = RI.getSubRegClass(Src1RC, AMDGPU::sub0);
2012
2013 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2014 AMDGPU::sub0, Src0SubRC);
2015 MachineOperand SrcReg1Sub0 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
2016 AMDGPU::sub0, Src1SubRC);
2017
2018 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
2019 const TargetRegisterClass *DestSubRC = RI.getSubRegClass(DestRC, AMDGPU::sub0);
2020
2021 unsigned DestSub0 = MRI.createVirtualRegister(DestRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002022 MachineInstr *LoHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub0)
Matt Arsenault248b7b62014-03-24 20:08:09 +00002023 .addOperand(SrcReg0Sub0)
2024 .addOperand(SrcReg1Sub0);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002025
Matt Arsenault684dc802014-03-24 20:08:13 +00002026 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2027 AMDGPU::sub1, Src0SubRC);
2028 MachineOperand SrcReg1Sub1 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
2029 AMDGPU::sub1, Src1SubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002030
Matt Arsenault684dc802014-03-24 20:08:13 +00002031 unsigned DestSub1 = MRI.createVirtualRegister(DestSubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002032 MachineInstr *HiHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub1)
Matt Arsenault248b7b62014-03-24 20:08:09 +00002033 .addOperand(SrcReg0Sub1)
2034 .addOperand(SrcReg1Sub1);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002035
Matt Arsenault684dc802014-03-24 20:08:13 +00002036 unsigned FullDestReg = MRI.createVirtualRegister(DestRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002037 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
2038 .addReg(DestSub0)
2039 .addImm(AMDGPU::sub0)
2040 .addReg(DestSub1)
2041 .addImm(AMDGPU::sub1);
2042
2043 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
2044
2045 // Try to legalize the operands in case we need to swap the order to keep it
2046 // valid.
2047 Worklist.push_back(LoHalf);
2048 Worklist.push_back(HiHalf);
2049}
2050
Matt Arsenault8333e432014-06-10 19:18:24 +00002051void SIInstrInfo::splitScalar64BitBCNT(SmallVectorImpl<MachineInstr *> &Worklist,
2052 MachineInstr *Inst) const {
2053 MachineBasicBlock &MBB = *Inst->getParent();
2054 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2055
2056 MachineBasicBlock::iterator MII = Inst;
2057 DebugLoc DL = Inst->getDebugLoc();
2058
2059 MachineOperand &Dest = Inst->getOperand(0);
2060 MachineOperand &Src = Inst->getOperand(1);
2061
2062 const MCInstrDesc &InstDesc = get(AMDGPU::V_BCNT_U32_B32_e32);
2063 const TargetRegisterClass *SrcRC = Src.isReg() ?
2064 MRI.getRegClass(Src.getReg()) :
2065 &AMDGPU::SGPR_32RegClass;
2066
2067 unsigned MidReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2068 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2069
2070 const TargetRegisterClass *SrcSubRC = RI.getSubRegClass(SrcRC, AMDGPU::sub0);
2071
2072 MachineOperand SrcRegSub0 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
2073 AMDGPU::sub0, SrcSubRC);
2074 MachineOperand SrcRegSub1 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
2075 AMDGPU::sub1, SrcSubRC);
2076
2077 MachineInstr *First = BuildMI(MBB, MII, DL, InstDesc, MidReg)
2078 .addOperand(SrcRegSub0)
2079 .addImm(0);
2080
2081 MachineInstr *Second = BuildMI(MBB, MII, DL, InstDesc, ResultReg)
2082 .addOperand(SrcRegSub1)
2083 .addReg(MidReg);
2084
2085 MRI.replaceRegWith(Dest.getReg(), ResultReg);
2086
2087 Worklist.push_back(First);
2088 Worklist.push_back(Second);
2089}
2090
Matt Arsenault27cc9582014-04-18 01:53:18 +00002091void SIInstrInfo::addDescImplicitUseDef(const MCInstrDesc &NewDesc,
2092 MachineInstr *Inst) const {
2093 // Add the implict and explicit register definitions.
2094 if (NewDesc.ImplicitUses) {
2095 for (unsigned i = 0; NewDesc.ImplicitUses[i]; ++i) {
2096 unsigned Reg = NewDesc.ImplicitUses[i];
2097 Inst->addOperand(MachineOperand::CreateReg(Reg, false, true));
2098 }
2099 }
2100
2101 if (NewDesc.ImplicitDefs) {
2102 for (unsigned i = 0; NewDesc.ImplicitDefs[i]; ++i) {
2103 unsigned Reg = NewDesc.ImplicitDefs[i];
2104 Inst->addOperand(MachineOperand::CreateReg(Reg, true, true));
2105 }
2106 }
2107}
2108
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002109MachineInstrBuilder SIInstrInfo::buildIndirectWrite(
2110 MachineBasicBlock *MBB,
2111 MachineBasicBlock::iterator I,
2112 unsigned ValueReg,
2113 unsigned Address, unsigned OffsetReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +00002114 const DebugLoc &DL = MBB->findDebugLoc(I);
2115 unsigned IndirectBaseReg = AMDGPU::VReg_32RegClass.getRegister(
2116 getIndirectIndexBegin(*MBB->getParent()));
2117
2118 return BuildMI(*MBB, I, DL, get(AMDGPU::SI_INDIRECT_DST_V1))
2119 .addReg(IndirectBaseReg, RegState::Define)
2120 .addOperand(I->getOperand(0))
2121 .addReg(IndirectBaseReg)
2122 .addReg(OffsetReg)
2123 .addImm(0)
2124 .addReg(ValueReg);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002125}
2126
2127MachineInstrBuilder SIInstrInfo::buildIndirectRead(
2128 MachineBasicBlock *MBB,
2129 MachineBasicBlock::iterator I,
2130 unsigned ValueReg,
2131 unsigned Address, unsigned OffsetReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +00002132 const DebugLoc &DL = MBB->findDebugLoc(I);
2133 unsigned IndirectBaseReg = AMDGPU::VReg_32RegClass.getRegister(
2134 getIndirectIndexBegin(*MBB->getParent()));
2135
2136 return BuildMI(*MBB, I, DL, get(AMDGPU::SI_INDIRECT_SRC))
2137 .addOperand(I->getOperand(0))
2138 .addOperand(I->getOperand(1))
2139 .addReg(IndirectBaseReg)
2140 .addReg(OffsetReg)
2141 .addImm(0);
2142
2143}
2144
2145void SIInstrInfo::reserveIndirectRegisters(BitVector &Reserved,
2146 const MachineFunction &MF) const {
2147 int End = getIndirectIndexEnd(MF);
2148 int Begin = getIndirectIndexBegin(MF);
2149
2150 if (End == -1)
2151 return;
2152
2153
2154 for (int Index = Begin; Index <= End; ++Index)
2155 Reserved.set(AMDGPU::VReg_32RegClass.getRegister(Index));
2156
Tom Stellard415ef6d2013-11-13 23:58:51 +00002157 for (int Index = std::max(0, Begin - 1); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002158 Reserved.set(AMDGPU::VReg_64RegClass.getRegister(Index));
2159
Tom Stellard415ef6d2013-11-13 23:58:51 +00002160 for (int Index = std::max(0, Begin - 2); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002161 Reserved.set(AMDGPU::VReg_96RegClass.getRegister(Index));
2162
Tom Stellard415ef6d2013-11-13 23:58:51 +00002163 for (int Index = std::max(0, Begin - 3); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002164 Reserved.set(AMDGPU::VReg_128RegClass.getRegister(Index));
2165
Tom Stellard415ef6d2013-11-13 23:58:51 +00002166 for (int Index = std::max(0, Begin - 7); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002167 Reserved.set(AMDGPU::VReg_256RegClass.getRegister(Index));
2168
Tom Stellard415ef6d2013-11-13 23:58:51 +00002169 for (int Index = std::max(0, Begin - 15); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002170 Reserved.set(AMDGPU::VReg_512RegClass.getRegister(Index));
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002171}
Tom Stellard1aaad692014-07-21 16:55:33 +00002172
Tom Stellard6407e1e2014-08-01 00:32:33 +00002173MachineOperand *SIInstrInfo::getNamedOperand(MachineInstr &MI,
Tom Stellard1aaad692014-07-21 16:55:33 +00002174 unsigned OperandName) const {
2175 int Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), OperandName);
2176 if (Idx == -1)
2177 return nullptr;
2178
2179 return &MI.getOperand(Idx);
2180}