blob: 56ee57e1f7cc5650f9f31f56becd8a8baa1d22e6 [file] [log] [blame]
Chris Lattnera58f5592006-05-23 23:20:42 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng911c68d2006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
Evan Chengdc614c12006-06-06 23:30:24 +000018#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
Evan Cheng72d5c252006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng88decde2006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000023#include "llvm/Function.h"
Evan Cheng78038292006-04-05 23:38:46 +000024#include "llvm/Intrinsics.h"
Evan Chengaf598d22006-03-13 23:18:16 +000025#include "llvm/ADT/VectorExtras.h"
26#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng339edad2006-01-11 00:33:36 +000028#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000030#include "llvm/CodeGen/SelectionDAG.h"
31#include "llvm/CodeGen/SSARegMap.h"
Evan Cheng2dd217b2006-01-31 03:14:29 +000032#include "llvm/Support/MathExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000033#include "llvm/Target/TargetOptions.h"
34using namespace llvm;
35
36// FIXME: temporary.
37#include "llvm/Support/CommandLine.h"
38static cl::opt<bool> EnableFastCC("enable-x86-fastcc", cl::Hidden,
39 cl::desc("Enable fastcc on X86"));
40
41X86TargetLowering::X86TargetLowering(TargetMachine &TM)
42 : TargetLowering(TM) {
Evan Chengcde9e302006-01-27 08:10:46 +000043 Subtarget = &TM.getSubtarget<X86Subtarget>();
44 X86ScalarSSE = Subtarget->hasSSE2();
Evan Cheng11b0a5d2006-09-08 06:48:29 +000045 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Evan Chengcde9e302006-01-27 08:10:46 +000046
Chris Lattner76ac0682005-11-15 00:40:23 +000047 // Set up the TargetLowering object.
48
49 // X86 is weird, it always uses i8 for shift amounts and setcc results.
50 setShiftAmountType(MVT::i8);
51 setSetCCResultType(MVT::i8);
52 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng83eeefb2006-01-25 09:15:17 +000053 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattner76ac0682005-11-15 00:40:23 +000054 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng11b0a5d2006-09-08 06:48:29 +000055 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng20931a72006-03-16 21:47:42 +000056
Evan Chengbc047222006-03-22 19:22:18 +000057 if (!Subtarget->isTargetDarwin())
Evan Chengb09a56f2006-03-17 20:31:41 +000058 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
59 setUseUnderscoreSetJmpLongJmp(true);
60
Evan Cheng20931a72006-03-16 21:47:42 +000061 // Add legal addressing mode scale values.
62 addLegalAddressScale(8);
63 addLegalAddressScale(4);
64 addLegalAddressScale(2);
65 // Enter the ones which require both scale + index last. These are more
66 // expensive.
67 addLegalAddressScale(9);
68 addLegalAddressScale(5);
69 addLegalAddressScale(3);
Chris Lattner61c9a8e2006-01-29 06:26:08 +000070
Chris Lattner76ac0682005-11-15 00:40:23 +000071 // Set up the register classes.
Evan Cheng9fee4422006-05-16 07:21:53 +000072 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
73 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
74 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000075 if (Subtarget->is64Bit())
76 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +000077
78 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
79 // operation.
80 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
81 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
82 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000083
Evan Cheng11b0a5d2006-09-08 06:48:29 +000084 if (Subtarget->is64Bit()) {
85 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000086 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000087 } else {
88 if (X86ScalarSSE)
89 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
90 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
91 else
92 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
93 }
Chris Lattner76ac0682005-11-15 00:40:23 +000094
95 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
96 // this operation.
97 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
98 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +000099 // SSE has no i16 to fp conversion, only i32
Evan Cheng08390f62006-01-30 22:13:22 +0000100 if (X86ScalarSSE)
Evan Cheng08390f62006-01-30 22:13:22 +0000101 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Evan Cheng593bea72006-02-17 07:01:52 +0000102 else {
103 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
104 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
105 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000106
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000107 if (!Subtarget->is64Bit()) {
108 // Custom lower SINT_TO_FP and FP_TO_SINT from/to i64 in 32-bit mode.
109 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
110 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
111 }
Evan Cheng5b97fcf2006-01-30 08:02:57 +0000112
Evan Cheng08390f62006-01-30 22:13:22 +0000113 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
114 // this operation.
115 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
116 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
117
118 if (X86ScalarSSE) {
119 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
120 } else {
Chris Lattner76ac0682005-11-15 00:40:23 +0000121 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng08390f62006-01-30 22:13:22 +0000122 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000123 }
124
125 // Handle FP_TO_UINT by promoting the destination to a larger signed
126 // conversion.
127 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
128 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
129 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
130
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000131 if (Subtarget->is64Bit()) {
132 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000133 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000134 } else {
135 if (X86ScalarSSE && !Subtarget->hasSSE3())
136 // Expand FP_TO_UINT into a select.
137 // FIXME: We would like to use a Custom expander here eventually to do
138 // the optimal thing for SSE vs. the default expansion in the legalizer.
139 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
140 else
141 // With SSE3 we can use fisttpll to convert to a signed i64.
142 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
143 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000144
Evan Cheng08390f62006-01-30 22:13:22 +0000145 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
146 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattner30107e62005-12-23 05:15:23 +0000147
Evan Cheng593bea72006-02-17 07:01:52 +0000148 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman7e7f4392006-02-01 07:19:44 +0000149 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
150 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000151 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000152 if (Subtarget->is64Bit())
153 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000154 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Expand);
Chris Lattner32257332005-12-07 17:59:14 +0000155 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000156 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
157 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
158 setOperationAction(ISD::SEXTLOAD , MVT::i1 , Expand);
159 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000160
Chris Lattner76ac0682005-11-15 00:40:23 +0000161 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
162 setOperationAction(ISD::CTTZ , MVT::i8 , Expand);
163 setOperationAction(ISD::CTLZ , MVT::i8 , Expand);
164 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
165 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
166 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
167 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
168 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
169 setOperationAction(ISD::CTLZ , MVT::i32 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000170 if (Subtarget->is64Bit()) {
171 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
172 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
173 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
174 }
175
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000176 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begeman2fba8a32006-01-14 03:14:10 +0000177 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman1b8121b2006-01-11 21:21:00 +0000178
Chris Lattner76ac0682005-11-15 00:40:23 +0000179 // These should be promoted to a larger select which is supported.
180 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
181 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000182 // X86 wants to expand cmov itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000183 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
184 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
185 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
186 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
187 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
188 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
189 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
190 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
191 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000192 if (Subtarget->is64Bit()) {
193 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
194 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
195 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000196 // X86 ret instruction may pop stack.
Evan Cheng593bea72006-02-17 07:01:52 +0000197 setOperationAction(ISD::RET , MVT::Other, Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000198 // Darwin ABI issue.
Evan Cheng5588de92006-02-18 00:15:05 +0000199 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000200 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng593bea72006-02-17 07:01:52 +0000201 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000202 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000203 if (Subtarget->is64Bit()) {
204 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
205 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
206 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
207 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
208 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000209 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng593bea72006-02-17 07:01:52 +0000210 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
211 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
212 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000213 // X86 wants to expand memset / memcpy itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000214 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
215 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000216
Chris Lattner9c415362005-11-29 06:16:21 +0000217 // We don't have line number support yet.
218 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeydeeafa02006-01-05 01:47:43 +0000219 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Cheng30d7b702006-03-07 02:02:57 +0000220 // FIXME - use subtarget debug flags
Evan Chengbc047222006-03-22 19:22:18 +0000221 if (!Subtarget->isTargetDarwin())
Evan Cheng30d7b702006-03-07 02:02:57 +0000222 setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand);
Chris Lattner9c415362005-11-29 06:16:21 +0000223
Nate Begemane74795c2006-01-25 18:21:52 +0000224 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
225 setOperationAction(ISD::VASTART , MVT::Other, Custom);
226
227 // Use the default implementation.
228 setOperationAction(ISD::VAARG , MVT::Other, Expand);
229 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
230 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000231 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
232 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000233 if (Subtarget->is64Bit())
234 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000235 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner8e2f52e2006-01-13 02:42:53 +0000236
Chris Lattner9c7f5032006-03-05 05:08:37 +0000237 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
238 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
239
Chris Lattner76ac0682005-11-15 00:40:23 +0000240 if (X86ScalarSSE) {
241 // Set up the FP register classes.
Evan Cheng84dc9b52006-01-12 08:27:59 +0000242 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
243 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +0000244
Evan Cheng72d5c252006-01-31 22:28:30 +0000245 // Use ANDPD to simulate FABS.
246 setOperationAction(ISD::FABS , MVT::f64, Custom);
247 setOperationAction(ISD::FABS , MVT::f32, Custom);
248
249 // Use XORP to simulate FNEG.
250 setOperationAction(ISD::FNEG , MVT::f64, Custom);
251 setOperationAction(ISD::FNEG , MVT::f32, Custom);
252
Evan Chengd8fba3a2006-02-02 00:28:23 +0000253 // We don't support sin/cos/fmod
Chris Lattner76ac0682005-11-15 00:40:23 +0000254 setOperationAction(ISD::FSIN , MVT::f64, Expand);
255 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000256 setOperationAction(ISD::FREM , MVT::f64, Expand);
257 setOperationAction(ISD::FSIN , MVT::f32, Expand);
258 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000259 setOperationAction(ISD::FREM , MVT::f32, Expand);
260
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000261 // Expand FP immediates into loads from the stack, except for the special
262 // cases we handle.
263 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
264 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000265 addLegalFPImmediate(+0.0); // xorps / xorpd
266 } else {
267 // Set up the FP register classes.
268 addRegisterClass(MVT::f64, X86::RFPRegisterClass);
Chris Lattner132177e2006-01-29 06:44:22 +0000269
270 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
271
Chris Lattner76ac0682005-11-15 00:40:23 +0000272 if (!UnsafeFPMath) {
273 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
274 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
275 }
276
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000277 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000278 addLegalFPImmediate(+0.0); // FLD0
279 addLegalFPImmediate(+1.0); // FLD1
280 addLegalFPImmediate(-0.0); // FLD0/FCHS
281 addLegalFPImmediate(-1.0); // FLD1/FCHS
282 }
Evan Cheng9e252e32006-02-22 02:26:30 +0000283
Evan Cheng19264272006-03-01 01:11:20 +0000284 // First set operation action for all vector types to expand. Then we
285 // will selectively turn on ones that can be effectively codegen'd.
286 for (unsigned VT = (unsigned)MVT::Vector + 1;
287 VT != (unsigned)MVT::LAST_VALUETYPE; VT++) {
288 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
289 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
290 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
291 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000292 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner00f46832006-03-21 20:51:05 +0000293 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000294 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000295 }
296
Evan Chengbc047222006-03-22 19:22:18 +0000297 if (Subtarget->hasMMX()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000298 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
299 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
300 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
301
Evan Cheng19264272006-03-01 01:11:20 +0000302 // FIXME: add MMX packed arithmetics
Evan Chengd5e905d2006-03-21 23:01:21 +0000303 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Expand);
304 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Expand);
305 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Expand);
Evan Cheng9e252e32006-02-22 02:26:30 +0000306 }
307
Evan Chengbc047222006-03-22 19:22:18 +0000308 if (Subtarget->hasSSE1()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000309 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
310
Evan Cheng92232302006-04-12 21:21:57 +0000311 setOperationAction(ISD::AND, MVT::v4f32, Legal);
312 setOperationAction(ISD::OR, MVT::v4f32, Legal);
313 setOperationAction(ISD::XOR, MVT::v4f32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000314 setOperationAction(ISD::ADD, MVT::v4f32, Legal);
315 setOperationAction(ISD::SUB, MVT::v4f32, Legal);
316 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
317 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
318 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
319 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Chengebf10062006-04-03 20:53:28 +0000320 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000321 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000322 }
323
Evan Chengbc047222006-03-22 19:22:18 +0000324 if (Subtarget->hasSSE2()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000325 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
326 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
327 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
328 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
329 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
330
Evan Cheng617a6a82006-04-10 07:23:14 +0000331 setOperationAction(ISD::ADD, MVT::v2f64, Legal);
332 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
333 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
334 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
335 setOperationAction(ISD::SUB, MVT::v2f64, Legal);
336 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
337 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
338 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Chenge4f97cc2006-04-13 05:10:25 +0000339 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000340 setOperationAction(ISD::MUL, MVT::v2f64, Legal);
Evan Cheng92232302006-04-12 21:21:57 +0000341
Evan Cheng617a6a82006-04-10 07:23:14 +0000342 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
343 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengcbffa462006-03-31 19:22:53 +0000344 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng6e5e2052006-04-17 22:04:06 +0000345 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
346 // Implement v4f32 insert_vector_elt in terms of SSE2 v8i16 ones.
347 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000348
Evan Cheng92232302006-04-12 21:21:57 +0000349 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
350 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
351 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Custom);
352 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Custom);
353 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Custom);
354 }
355 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
356 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
357 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
358 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
359 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
360 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
361
362 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
363 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
364 setOperationAction(ISD::AND, (MVT::ValueType)VT, Promote);
365 AddPromotedToType (ISD::AND, (MVT::ValueType)VT, MVT::v2i64);
366 setOperationAction(ISD::OR, (MVT::ValueType)VT, Promote);
367 AddPromotedToType (ISD::OR, (MVT::ValueType)VT, MVT::v2i64);
368 setOperationAction(ISD::XOR, (MVT::ValueType)VT, Promote);
369 AddPromotedToType (ISD::XOR, (MVT::ValueType)VT, MVT::v2i64);
Evan Chenge2157c62006-04-12 17:12:36 +0000370 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Promote);
371 AddPromotedToType (ISD::LOAD, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng92232302006-04-12 21:21:57 +0000372 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
373 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng617a6a82006-04-10 07:23:14 +0000374 }
Evan Cheng92232302006-04-12 21:21:57 +0000375
376 // Custom lower v2i64 and v2f64 selects.
377 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Chenge2157c62006-04-12 17:12:36 +0000378 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000379 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng92232302006-04-12 21:21:57 +0000380 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000381 }
382
Evan Cheng78038292006-04-05 23:38:46 +0000383 // We want to custom lower some of our intrinsics.
384 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
385
Evan Cheng5987cfb2006-07-07 08:33:52 +0000386 // We have target-specific dag combine patterns for the following nodes:
387 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
388
Chris Lattner76ac0682005-11-15 00:40:23 +0000389 computeRegisterProperties();
390
Evan Cheng6a374562006-02-14 08:25:08 +0000391 // FIXME: These should be based on subtarget info. Plus, the values should
392 // be smaller when we are in optimizing for size mode.
Evan Cheng4b40a422006-02-14 08:38:30 +0000393 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
394 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
395 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattner76ac0682005-11-15 00:40:23 +0000396 allowUnalignedMemoryAccesses = true; // x86 supports it!
397}
398
Chris Lattner76ac0682005-11-15 00:40:23 +0000399//===----------------------------------------------------------------------===//
400// C Calling Convention implementation
401//===----------------------------------------------------------------------===//
402
Evan Cheng24eb3f42006-04-27 05:35:28 +0000403/// AddLiveIn - This helper function adds the specified physical register to the
404/// MachineFunction as a live in value. It also creates a corresponding virtual
405/// register for it.
406static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
407 TargetRegisterClass *RC) {
408 assert(RC->contains(PReg) && "Not the correct regclass!");
409 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
410 MF.addLiveIn(PReg, VReg);
411 return VReg;
412}
413
Evan Cheng89001ad2006-04-27 08:31:10 +0000414/// HowToPassCCCArgument - Returns how an formal argument of the specified type
415/// should be passed. If it is through stack, returns the size of the stack
Evan Cheng763f9b02006-05-26 18:25:43 +0000416/// slot; if it is through XMM register, returns the number of XMM registers
Evan Cheng89001ad2006-04-27 08:31:10 +0000417/// are needed.
418static void
419HowToPassCCCArgument(MVT::ValueType ObjectVT, unsigned NumXMMRegs,
420 unsigned &ObjSize, unsigned &ObjXMMRegs) {
Evan Cheng2b2c1be2006-06-01 05:53:27 +0000421 ObjXMMRegs = 0;
Evan Cheng8aca43e2006-05-25 23:31:23 +0000422
Evan Cheng48940d12006-04-27 01:32:22 +0000423 switch (ObjectVT) {
424 default: assert(0 && "Unhandled argument type!");
Evan Cheng48940d12006-04-27 01:32:22 +0000425 case MVT::i8: ObjSize = 1; break;
426 case MVT::i16: ObjSize = 2; break;
427 case MVT::i32: ObjSize = 4; break;
428 case MVT::i64: ObjSize = 8; break;
429 case MVT::f32: ObjSize = 4; break;
430 case MVT::f64: ObjSize = 8; break;
Evan Cheng89001ad2006-04-27 08:31:10 +0000431 case MVT::v16i8:
432 case MVT::v8i16:
433 case MVT::v4i32:
434 case MVT::v2i64:
435 case MVT::v4f32:
436 case MVT::v2f64:
Evan Chengbfb5ea62006-05-26 19:22:06 +0000437 if (NumXMMRegs < 4)
Evan Cheng89001ad2006-04-27 08:31:10 +0000438 ObjXMMRegs = 1;
439 else
440 ObjSize = 16;
441 break;
Evan Cheng48940d12006-04-27 01:32:22 +0000442 }
Evan Cheng48940d12006-04-27 01:32:22 +0000443}
444
Evan Cheng17e734f2006-05-23 21:06:34 +0000445SDOperand X86TargetLowering::LowerCCCArguments(SDOperand Op, SelectionDAG &DAG) {
446 unsigned NumArgs = Op.Val->getNumValues() - 1;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000447 MachineFunction &MF = DAG.getMachineFunction();
448 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +0000449 SDOperand Root = Op.getOperand(0);
450 std::vector<SDOperand> ArgValues;
Chris Lattner76ac0682005-11-15 00:40:23 +0000451
Evan Cheng48940d12006-04-27 01:32:22 +0000452 // Add DAG nodes to load the arguments... On entry to a function on the X86,
453 // the stack frame looks like this:
454 //
455 // [ESP] -- return address
456 // [ESP + 4] -- first argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +0000457 // [ESP + 8] -- second argument, if first argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +0000458 // ...
459 //
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000460 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
Evan Cheng89001ad2006-04-27 08:31:10 +0000461 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Evan Chengbfb5ea62006-05-26 19:22:06 +0000462 static const unsigned XMMArgRegs[] = {
463 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
464 };
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000465 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000466 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
467 unsigned ArgIncrement = 4;
468 unsigned ObjSize = 0;
469 unsigned ObjXMMRegs = 0;
470 HowToPassCCCArgument(ObjectVT, NumXMMRegs, ObjSize, ObjXMMRegs);
Evan Chenga01e7992006-05-26 18:39:59 +0000471 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +0000472 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +0000473
Evan Cheng17e734f2006-05-23 21:06:34 +0000474 SDOperand ArgValue;
475 if (ObjXMMRegs) {
476 // Passed in a XMM register.
477 unsigned Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000478 X86::VR128RegisterClass);
Evan Cheng17e734f2006-05-23 21:06:34 +0000479 ArgValue= DAG.getCopyFromReg(Root, Reg, ObjectVT);
480 ArgValues.push_back(ArgValue);
481 NumXMMRegs += ObjXMMRegs;
482 } else {
Evan Chengb92f4182006-05-26 20:37:47 +0000483 // XMM arguments have to be aligned on 16-byte boundary.
484 if (ObjSize == 16)
485 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Evan Cheng17e734f2006-05-23 21:06:34 +0000486 // Create the frame index object for this incoming parameter...
487 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
488 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
489 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN,
490 DAG.getSrcValue(NULL));
491 ArgValues.push_back(ArgValue);
492 ArgOffset += ArgIncrement; // Move on to the next argument...
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000493 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000494 }
495
Evan Cheng17e734f2006-05-23 21:06:34 +0000496 ArgValues.push_back(Root);
497
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000498 // If the function takes variable number of arguments, make a frame index for
499 // the start of the first vararg value... for expansion of llvm.va_start.
Evan Cheng7068a932006-05-23 21:08:24 +0000500 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
501 if (isVarArg)
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000502 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000503 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
504 ReturnAddrIndex = 0; // No return address slot generated yet.
505 BytesToPopOnReturn = 0; // Callee pops nothing.
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000506 BytesCallerReserves = ArgOffset;
Evan Cheng17e734f2006-05-23 21:06:34 +0000507
Chris Lattner8be5be82006-05-23 18:50:38 +0000508 // If this is a struct return on Darwin/X86, the callee pops the hidden struct
509 // pointer.
Evan Cheng17e734f2006-05-23 21:06:34 +0000510 if (MF.getFunction()->getCallingConv() == CallingConv::CSRet &&
Chris Lattner8be5be82006-05-23 18:50:38 +0000511 Subtarget->isTargetDarwin())
512 BytesToPopOnReturn = 4;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000513
Evan Cheng17e734f2006-05-23 21:06:34 +0000514 // Return the new list of results.
515 std::vector<MVT::ValueType> RetVTs(Op.Val->value_begin(),
516 Op.Val->value_end());
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000517 return DAG.getNode(ISD::MERGE_VALUES, RetVTs, &ArgValues[0],ArgValues.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000518}
519
Evan Cheng2a330942006-05-25 00:59:30 +0000520
521SDOperand X86TargetLowering::LowerCCCCallTo(SDOperand Op, SelectionDAG &DAG) {
522 SDOperand Chain = Op.getOperand(0);
523 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
524 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
525 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
526 SDOperand Callee = Op.getOperand(4);
527 MVT::ValueType RetVT= Op.Val->getValueType(0);
528 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Chris Lattner76ac0682005-11-15 00:40:23 +0000529
Evan Cheng88decde2006-04-28 21:29:37 +0000530 // Keep track of the number of XMM regs passed so far.
531 unsigned NumXMMRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000532 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +0000533 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +0000534 };
Evan Cheng88decde2006-04-28 21:29:37 +0000535
Evan Cheng2a330942006-05-25 00:59:30 +0000536 // Count how many bytes are to be pushed on the stack.
537 unsigned NumBytes = 0;
538 for (unsigned i = 0; i != NumOps; ++i) {
539 SDOperand Arg = Op.getOperand(5+2*i);
Chris Lattner76ac0682005-11-15 00:40:23 +0000540
Evan Cheng2a330942006-05-25 00:59:30 +0000541 switch (Arg.getValueType()) {
542 default: assert(0 && "Unexpected ValueType for argument!");
543 case MVT::i8:
544 case MVT::i16:
545 case MVT::i32:
546 case MVT::f32:
547 NumBytes += 4;
548 break;
549 case MVT::i64:
550 case MVT::f64:
551 NumBytes += 8;
552 break;
553 case MVT::v16i8:
554 case MVT::v8i16:
555 case MVT::v4i32:
556 case MVT::v2i64:
557 case MVT::v4f32:
Evan Cheng0421aca2006-05-25 22:38:31 +0000558 case MVT::v2f64:
Evan Chengbfb5ea62006-05-26 19:22:06 +0000559 if (NumXMMRegs < 4)
Evan Cheng2a330942006-05-25 00:59:30 +0000560 ++NumXMMRegs;
Evan Chengb92f4182006-05-26 20:37:47 +0000561 else {
562 // XMM arguments have to be aligned on 16-byte boundary.
563 NumBytes = ((NumBytes + 15) / 16) * 16;
Evan Cheng2a330942006-05-25 00:59:30 +0000564 NumBytes += 16;
Evan Chengb92f4182006-05-26 20:37:47 +0000565 }
Evan Cheng2a330942006-05-25 00:59:30 +0000566 break;
567 }
Evan Cheng2a330942006-05-25 00:59:30 +0000568 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000569
Evan Cheng2a330942006-05-25 00:59:30 +0000570 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000571
Evan Cheng2a330942006-05-25 00:59:30 +0000572 // Arguments go on the stack in reverse order, as specified by the ABI.
573 unsigned ArgOffset = 0;
574 NumXMMRegs = 0;
575 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
576 std::vector<SDOperand> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000577 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +0000578 for (unsigned i = 0; i != NumOps; ++i) {
579 SDOperand Arg = Op.getOperand(5+2*i);
580
581 switch (Arg.getValueType()) {
582 default: assert(0 && "Unexpected ValueType for argument!");
583 case MVT::i8:
Evan Cheng5ee96892006-05-25 18:56:34 +0000584 case MVT::i16: {
Evan Cheng2a330942006-05-25 00:59:30 +0000585 // Promote the integer to 32 bits. If the input type is signed use a
586 // sign extend, otherwise use a zero extend.
587 unsigned ExtOp =
588 dyn_cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue() ?
589 ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
590 Arg = DAG.getNode(ExtOp, MVT::i32, Arg);
Evan Cheng5ee96892006-05-25 18:56:34 +0000591 }
592 // Fallthrough
Evan Cheng2a330942006-05-25 00:59:30 +0000593
594 case MVT::i32:
595 case MVT::f32: {
596 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
597 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
598 MemOpChains.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
599 Arg, PtrOff, DAG.getSrcValue(NULL)));
600 ArgOffset += 4;
601 break;
602 }
603 case MVT::i64:
604 case MVT::f64: {
605 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
606 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
607 MemOpChains.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
608 Arg, PtrOff, DAG.getSrcValue(NULL)));
609 ArgOffset += 8;
610 break;
611 }
612 case MVT::v16i8:
613 case MVT::v8i16:
614 case MVT::v4i32:
615 case MVT::v2i64:
616 case MVT::v4f32:
Evan Cheng0421aca2006-05-25 22:38:31 +0000617 case MVT::v2f64:
Evan Chengbfb5ea62006-05-26 19:22:06 +0000618 if (NumXMMRegs < 4) {
Evan Cheng2a330942006-05-25 00:59:30 +0000619 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
620 NumXMMRegs++;
621 } else {
Evan Chengb92f4182006-05-26 20:37:47 +0000622 // XMM arguments have to be aligned on 16-byte boundary.
623 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Evan Cheng88decde2006-04-28 21:29:37 +0000624 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +0000625 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
626 MemOpChains.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
627 Arg, PtrOff, DAG.getSrcValue(NULL)));
628 ArgOffset += 16;
Evan Cheng88decde2006-04-28 21:29:37 +0000629 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000630 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000631 }
632
Evan Cheng2a330942006-05-25 00:59:30 +0000633 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000634 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
635 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000636
Evan Cheng88decde2006-04-28 21:29:37 +0000637 // Build a sequence of copy-to-reg nodes chained together with token chain
638 // and flag operands which copy the outgoing args into registers.
639 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +0000640 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
641 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
642 InFlag);
Evan Cheng88decde2006-04-28 21:29:37 +0000643 InFlag = Chain.getValue(1);
644 }
645
Evan Cheng2a330942006-05-25 00:59:30 +0000646 // If the callee is a GlobalAddress node (quite common, every direct call is)
647 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
648 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
649 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
650 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
651 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
652
Nate Begeman7e5496d2006-02-17 00:03:04 +0000653 std::vector<MVT::ValueType> NodeTys;
654 NodeTys.push_back(MVT::Other); // Returns a chain
655 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
656 std::vector<SDOperand> Ops;
657 Ops.push_back(Chain);
658 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +0000659
660 // Add argument registers to the end of the list so that they are known live
661 // into the call.
662 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
663 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
664 RegsToPass[i].second.getValueType()));
665
Evan Cheng88decde2006-04-28 21:29:37 +0000666 if (InFlag.Val)
667 Ops.push_back(InFlag);
Evan Cheng45e190982006-01-05 00:27:02 +0000668
Evan Cheng2a330942006-05-25 00:59:30 +0000669 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000670 NodeTys, &Ops[0], Ops.size());
Evan Cheng88decde2006-04-28 21:29:37 +0000671 InFlag = Chain.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +0000672
Chris Lattner8be5be82006-05-23 18:50:38 +0000673 // Create the CALLSEQ_END node.
674 unsigned NumBytesForCalleeToPush = 0;
675
676 // If this is is a call to a struct-return function on Darwin/X86, the callee
677 // pops the hidden struct pointer, so we have to push it back.
678 if (CallingConv == CallingConv::CSRet && Subtarget->isTargetDarwin())
679 NumBytesForCalleeToPush = 4;
680
Nate Begeman7e5496d2006-02-17 00:03:04 +0000681 NodeTys.clear();
682 NodeTys.push_back(MVT::Other); // Returns a chain
Evan Cheng2a330942006-05-25 00:59:30 +0000683 if (RetVT != MVT::Other)
684 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Nate Begeman7e5496d2006-02-17 00:03:04 +0000685 Ops.clear();
686 Ops.push_back(Chain);
687 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner8be5be82006-05-23 18:50:38 +0000688 Ops.push_back(DAG.getConstant(NumBytesForCalleeToPush, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +0000689 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000690 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +0000691 if (RetVT != MVT::Other)
692 InFlag = Chain.getValue(1);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000693
Evan Cheng2a330942006-05-25 00:59:30 +0000694 std::vector<SDOperand> ResultVals;
695 NodeTys.clear();
696 switch (RetVT) {
697 default: assert(0 && "Unknown value type to return!");
698 case MVT::Other: break;
699 case MVT::i8:
700 Chain = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag).getValue(1);
701 ResultVals.push_back(Chain.getValue(0));
702 NodeTys.push_back(MVT::i8);
703 break;
704 case MVT::i16:
705 Chain = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag).getValue(1);
706 ResultVals.push_back(Chain.getValue(0));
707 NodeTys.push_back(MVT::i16);
708 break;
709 case MVT::i32:
710 if (Op.Val->getValueType(1) == MVT::i32) {
711 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
712 ResultVals.push_back(Chain.getValue(0));
713 Chain = DAG.getCopyFromReg(Chain, X86::EDX, MVT::i32,
714 Chain.getValue(2)).getValue(1);
715 ResultVals.push_back(Chain.getValue(0));
716 NodeTys.push_back(MVT::i32);
717 } else {
718 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
719 ResultVals.push_back(Chain.getValue(0));
Evan Cheng45e190982006-01-05 00:27:02 +0000720 }
Evan Cheng2a330942006-05-25 00:59:30 +0000721 NodeTys.push_back(MVT::i32);
722 break;
723 case MVT::v16i8:
724 case MVT::v8i16:
725 case MVT::v4i32:
726 case MVT::v2i64:
727 case MVT::v4f32:
728 case MVT::v2f64:
Evan Cheng2a330942006-05-25 00:59:30 +0000729 Chain = DAG.getCopyFromReg(Chain, X86::XMM0, RetVT, InFlag).getValue(1);
730 ResultVals.push_back(Chain.getValue(0));
731 NodeTys.push_back(RetVT);
732 break;
733 case MVT::f32:
734 case MVT::f64: {
735 std::vector<MVT::ValueType> Tys;
736 Tys.push_back(MVT::f64);
737 Tys.push_back(MVT::Other);
738 Tys.push_back(MVT::Flag);
739 std::vector<SDOperand> Ops;
740 Ops.push_back(Chain);
741 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000742 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys,
743 &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +0000744 Chain = RetVal.getValue(1);
745 InFlag = RetVal.getValue(2);
746 if (X86ScalarSSE) {
747 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
748 // shouldn't be necessary except that RFP cannot be live across
749 // multiple blocks. When stackifier is fixed, they can be uncoupled.
750 MachineFunction &MF = DAG.getMachineFunction();
751 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
752 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
753 Tys.clear();
Nate Begeman7e5496d2006-02-17 00:03:04 +0000754 Tys.push_back(MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +0000755 Ops.clear();
Nate Begeman7e5496d2006-02-17 00:03:04 +0000756 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +0000757 Ops.push_back(RetVal);
758 Ops.push_back(StackSlot);
759 Ops.push_back(DAG.getValueType(RetVT));
Nate Begeman7e5496d2006-02-17 00:03:04 +0000760 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000761 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +0000762 RetVal = DAG.getLoad(RetVT, Chain, StackSlot,
763 DAG.getSrcValue(NULL));
Evan Cheng88decde2006-04-28 21:29:37 +0000764 Chain = RetVal.getValue(1);
Evan Cheng88decde2006-04-28 21:29:37 +0000765 }
Evan Cheng2a330942006-05-25 00:59:30 +0000766
767 if (RetVT == MVT::f32 && !X86ScalarSSE)
768 // FIXME: we would really like to remember that this FP_ROUND
769 // operation is okay to eliminate if we allow excess FP precision.
770 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
771 ResultVals.push_back(RetVal);
772 NodeTys.push_back(RetVT);
773 break;
774 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000775 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000776
Evan Cheng2a330942006-05-25 00:59:30 +0000777 // If the function returns void, just return the chain.
778 if (ResultVals.empty())
779 return Chain;
780
781 // Otherwise, merge everything together with a MERGE_VALUES node.
782 NodeTys.push_back(MVT::Other);
783 ResultVals.push_back(Chain);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000784 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
785 &ResultVals[0], ResultVals.size());
Evan Cheng2a330942006-05-25 00:59:30 +0000786 return Res.getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +0000787}
788
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000789
790//===----------------------------------------------------------------------===//
791// X86-64 C Calling Convention implementation
792//===----------------------------------------------------------------------===//
793
794/// HowToPassX86_64CCCArgument - Returns how an formal argument of the specified
795/// type should be passed. If it is through stack, returns the size of the stack
796/// slot; if it is through integer or XMM register, returns the number of
797/// integer or XMM registers are needed.
798static void
799HowToPassX86_64CCCArgument(MVT::ValueType ObjectVT,
800 unsigned NumIntRegs, unsigned NumXMMRegs,
801 unsigned &ObjSize, unsigned &ObjIntRegs,
802 unsigned &ObjXMMRegs) {
803 ObjSize = 0;
804 ObjIntRegs = 0;
805 ObjXMMRegs = 0;
806
807 switch (ObjectVT) {
808 default: assert(0 && "Unhandled argument type!");
809 case MVT::i8:
810 case MVT::i16:
811 case MVT::i32:
812 case MVT::i64:
813 if (NumIntRegs < 6)
814 ObjIntRegs = 1;
815 else {
816 switch (ObjectVT) {
817 default: break;
818 case MVT::i8: ObjSize = 1; break;
819 case MVT::i16: ObjSize = 2; break;
820 case MVT::i32: ObjSize = 4; break;
821 case MVT::i64: ObjSize = 8; break;
822 }
823 }
824 break;
825 case MVT::f32:
826 case MVT::f64:
827 case MVT::v16i8:
828 case MVT::v8i16:
829 case MVT::v4i32:
830 case MVT::v2i64:
831 case MVT::v4f32:
832 case MVT::v2f64:
833 if (NumXMMRegs < 8)
834 ObjXMMRegs = 1;
835 else {
836 switch (ObjectVT) {
837 default: break;
838 case MVT::f32: ObjSize = 4; break;
839 case MVT::f64: ObjSize = 8; break;
840 case MVT::v16i8:
841 case MVT::v8i16:
842 case MVT::v4i32:
843 case MVT::v2i64:
844 case MVT::v4f32:
845 case MVT::v2f64: ObjSize = 16; break;
846 }
847 break;
848 }
849 }
850}
851
852SDOperand
853X86TargetLowering::LowerX86_64CCCArguments(SDOperand Op, SelectionDAG &DAG) {
854 unsigned NumArgs = Op.Val->getNumValues() - 1;
855 MachineFunction &MF = DAG.getMachineFunction();
856 MachineFrameInfo *MFI = MF.getFrameInfo();
857 SDOperand Root = Op.getOperand(0);
858 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
859 std::vector<SDOperand> ArgValues;
860
861 // Add DAG nodes to load the arguments... On entry to a function on the X86,
862 // the stack frame looks like this:
863 //
864 // [RSP] -- return address
865 // [RSP + 8] -- first nonreg argument (leftmost lexically)
866 // [RSP +16] -- second nonreg argument, if 1st argument is <= 8 bytes in size
867 // ...
868 //
869 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
870 unsigned NumIntRegs = 0; // Int regs used for parameter passing.
871 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
872
873 static const unsigned GPR8ArgRegs[] = {
874 X86::DIL, X86::SIL, X86::DL, X86::CL, X86::R8B, X86::R9B
875 };
876 static const unsigned GPR16ArgRegs[] = {
877 X86::DI, X86::SI, X86::DX, X86::CX, X86::R8W, X86::R9W
878 };
879 static const unsigned GPR32ArgRegs[] = {
880 X86::EDI, X86::ESI, X86::EDX, X86::ECX, X86::R8D, X86::R9D
881 };
882 static const unsigned GPR64ArgRegs[] = {
883 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
884 };
885 static const unsigned XMMArgRegs[] = {
886 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
887 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
888 };
889
890 for (unsigned i = 0; i < NumArgs; ++i) {
891 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
892 unsigned ArgIncrement = 8;
893 unsigned ObjSize = 0;
894 unsigned ObjIntRegs = 0;
895 unsigned ObjXMMRegs = 0;
896
897 // FIXME: __int128 and long double support?
898 HowToPassX86_64CCCArgument(ObjectVT, NumIntRegs, NumXMMRegs,
899 ObjSize, ObjIntRegs, ObjXMMRegs);
900 if (ObjSize > 8)
901 ArgIncrement = ObjSize;
902
903 unsigned Reg = 0;
904 SDOperand ArgValue;
905 if (ObjIntRegs || ObjXMMRegs) {
906 switch (ObjectVT) {
907 default: assert(0 && "Unhandled argument type!");
908 case MVT::i8:
909 case MVT::i16:
910 case MVT::i32:
911 case MVT::i64: {
912 TargetRegisterClass *RC = NULL;
913 switch (ObjectVT) {
914 default: break;
915 case MVT::i8:
916 RC = X86::GR8RegisterClass;
917 Reg = GPR8ArgRegs[NumIntRegs];
918 break;
919 case MVT::i16:
920 RC = X86::GR16RegisterClass;
921 Reg = GPR16ArgRegs[NumIntRegs];
922 break;
923 case MVT::i32:
924 RC = X86::GR32RegisterClass;
925 Reg = GPR32ArgRegs[NumIntRegs];
926 break;
927 case MVT::i64:
928 RC = X86::GR64RegisterClass;
929 Reg = GPR64ArgRegs[NumIntRegs];
930 break;
931 }
932 Reg = AddLiveIn(MF, Reg, RC);
933 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
934 break;
935 }
936 case MVT::f32:
937 case MVT::f64:
938 case MVT::v16i8:
939 case MVT::v8i16:
940 case MVT::v4i32:
941 case MVT::v2i64:
942 case MVT::v4f32:
943 case MVT::v2f64: {
944 TargetRegisterClass *RC= (ObjectVT == MVT::f32) ?
945 X86::FR32RegisterClass : ((ObjectVT == MVT::f64) ?
946 X86::FR64RegisterClass : X86::VR128RegisterClass);
947 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], RC);
948 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
949 break;
950 }
951 }
952 NumIntRegs += ObjIntRegs;
953 NumXMMRegs += ObjXMMRegs;
954 } else if (ObjSize) {
955 // XMM arguments have to be aligned on 16-byte boundary.
956 if (ObjSize == 16)
957 ArgOffset = ((ArgOffset + 15) / 16) * 16;
958 // Create the SelectionDAG nodes corresponding to a load from this
959 // parameter.
960 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
961 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
962 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN,
963 DAG.getSrcValue(NULL));
964 ArgOffset += ArgIncrement; // Move on to the next argument.
965 }
966
967 ArgValues.push_back(ArgValue);
968 }
969
970 // If the function takes variable number of arguments, make a frame index for
971 // the start of the first vararg value... for expansion of llvm.va_start.
972 if (isVarArg) {
973 // For X86-64, if there are vararg parameters that are passed via
974 // registers, then we must store them to their spots on the stack so they
975 // may be loaded by deferencing the result of va_next.
976 VarArgsGPOffset = NumIntRegs * 8;
977 VarArgsFPOffset = 6 * 8 + NumXMMRegs * 16;
978 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
979 RegSaveFrameIndex = MFI->CreateStackObject(6 * 8 + 8 * 16, 16);
980
981 // Store the integer parameter registers.
982 std::vector<SDOperand> MemOps;
983 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
984 SDOperand FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
985 DAG.getConstant(VarArgsGPOffset, getPointerTy()));
986 for (; NumIntRegs != 6; ++NumIntRegs) {
987 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
988 X86::GR64RegisterClass);
989 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
990 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, Val.getValue(1),
991 Val, FIN, DAG.getSrcValue(NULL));
992 MemOps.push_back(Store);
993 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
994 DAG.getConstant(8, getPointerTy()));
995 }
996
997 // Now store the XMM (fp + vector) parameter registers.
998 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
999 DAG.getConstant(VarArgsFPOffset, getPointerTy()));
1000 for (; NumXMMRegs != 8; ++NumXMMRegs) {
1001 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1002 X86::VR128RegisterClass);
1003 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
1004 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, Val.getValue(1),
1005 Val, FIN, DAG.getSrcValue(NULL));
1006 MemOps.push_back(Store);
1007 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1008 DAG.getConstant(16, getPointerTy()));
1009 }
1010 if (!MemOps.empty())
1011 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1012 &MemOps[0], MemOps.size());
1013 }
1014
1015 ArgValues.push_back(Root);
1016
1017 ReturnAddrIndex = 0; // No return address slot generated yet.
1018 BytesToPopOnReturn = 0; // Callee pops nothing.
1019 BytesCallerReserves = ArgOffset;
1020
1021 // Return the new list of results.
1022 std::vector<MVT::ValueType> RetVTs(Op.Val->value_begin(),
1023 Op.Val->value_end());
1024 return DAG.getNode(ISD::MERGE_VALUES, RetVTs, &ArgValues[0],ArgValues.size());
1025}
1026
1027SDOperand
1028X86TargetLowering::LowerX86_64CCCCallTo(SDOperand Op, SelectionDAG &DAG) {
1029 SDOperand Chain = Op.getOperand(0);
1030 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
1031 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1032 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1033 SDOperand Callee = Op.getOperand(4);
1034 MVT::ValueType RetVT= Op.Val->getValueType(0);
1035 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1036
1037 // Count how many bytes are to be pushed on the stack.
1038 unsigned NumBytes = 0;
1039 unsigned NumIntRegs = 0; // Int regs used for parameter passing.
1040 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
1041
1042 static const unsigned GPR8ArgRegs[] = {
1043 X86::DIL, X86::SIL, X86::DL, X86::CL, X86::R8B, X86::R9B
1044 };
1045 static const unsigned GPR16ArgRegs[] = {
1046 X86::DI, X86::SI, X86::DX, X86::CX, X86::R8W, X86::R9W
1047 };
1048 static const unsigned GPR32ArgRegs[] = {
1049 X86::EDI, X86::ESI, X86::EDX, X86::ECX, X86::R8D, X86::R9D
1050 };
1051 static const unsigned GPR64ArgRegs[] = {
1052 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1053 };
1054 static const unsigned XMMArgRegs[] = {
1055 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1056 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1057 };
1058
1059 for (unsigned i = 0; i != NumOps; ++i) {
1060 SDOperand Arg = Op.getOperand(5+2*i);
1061 MVT::ValueType ArgVT = Arg.getValueType();
1062
1063 switch (ArgVT) {
1064 default: assert(0 && "Unknown value type!");
1065 case MVT::i8:
1066 case MVT::i16:
1067 case MVT::i32:
1068 case MVT::i64:
1069 if (NumIntRegs < 6)
1070 ++NumIntRegs;
1071 else
1072 NumBytes += 8;
1073 break;
1074 case MVT::f32:
1075 case MVT::f64:
1076 case MVT::v16i8:
1077 case MVT::v8i16:
1078 case MVT::v4i32:
1079 case MVT::v2i64:
1080 case MVT::v4f32:
1081 case MVT::v2f64:
1082 if (NumXMMRegs < 8)
1083 NumXMMRegs++;
1084 else if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
1085 NumBytes += 8;
1086 else {
1087 // XMM arguments have to be aligned on 16-byte boundary.
1088 NumBytes = ((NumBytes + 15) / 16) * 16;
1089 NumBytes += 16;
1090 }
1091 break;
1092 }
1093 }
1094
1095 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
1096
1097 // Arguments go on the stack in reverse order, as specified by the ABI.
1098 unsigned ArgOffset = 0;
1099 NumIntRegs = 0;
1100 NumXMMRegs = 0;
1101 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
1102 std::vector<SDOperand> MemOpChains;
1103 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
1104 for (unsigned i = 0; i != NumOps; ++i) {
1105 SDOperand Arg = Op.getOperand(5+2*i);
1106 MVT::ValueType ArgVT = Arg.getValueType();
1107
1108 switch (ArgVT) {
1109 default: assert(0 && "Unexpected ValueType for argument!");
1110 case MVT::i8:
1111 case MVT::i16:
1112 case MVT::i32:
1113 case MVT::i64:
1114 if (NumIntRegs < 6) {
1115 unsigned Reg = 0;
1116 switch (ArgVT) {
1117 default: break;
1118 case MVT::i8: Reg = GPR8ArgRegs[NumIntRegs]; break;
1119 case MVT::i16: Reg = GPR16ArgRegs[NumIntRegs]; break;
1120 case MVT::i32: Reg = GPR32ArgRegs[NumIntRegs]; break;
1121 case MVT::i64: Reg = GPR64ArgRegs[NumIntRegs]; break;
1122 }
1123 RegsToPass.push_back(std::make_pair(Reg, Arg));
1124 ++NumIntRegs;
1125 } else {
1126 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1127 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1128 MemOpChains.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
1129 Arg, PtrOff, DAG.getSrcValue(NULL)));
1130 ArgOffset += 8;
1131 }
1132 break;
1133 case MVT::f32:
1134 case MVT::f64:
1135 case MVT::v16i8:
1136 case MVT::v8i16:
1137 case MVT::v4i32:
1138 case MVT::v2i64:
1139 case MVT::v4f32:
1140 case MVT::v2f64:
1141 if (NumXMMRegs < 8) {
1142 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
1143 NumXMMRegs++;
1144 } else {
1145 if (ArgVT != MVT::f32 && ArgVT != MVT::f64) {
1146 // XMM arguments have to be aligned on 16-byte boundary.
1147 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1148 }
1149 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1150 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1151 MemOpChains.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
1152 Arg, PtrOff, DAG.getSrcValue(NULL)));
1153 if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
1154 ArgOffset += 8;
1155 else
1156 ArgOffset += 16;
1157 }
1158 }
1159 }
1160
1161 if (!MemOpChains.empty())
1162 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1163 &MemOpChains[0], MemOpChains.size());
1164
1165 // Build a sequence of copy-to-reg nodes chained together with token chain
1166 // and flag operands which copy the outgoing args into registers.
1167 SDOperand InFlag;
1168 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1169 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1170 InFlag);
1171 InFlag = Chain.getValue(1);
1172 }
1173
1174 if (isVarArg) {
1175 // From AMD64 ABI document:
1176 // For calls that may call functions that use varargs or stdargs
1177 // (prototype-less calls or calls to functions containing ellipsis (...) in
1178 // the declaration) %al is used as hidden argument to specify the number
1179 // of SSE registers used. The contents of %al do not need to match exactly
1180 // the number of registers, but must be an ubound on the number of SSE
1181 // registers used and is in the range 0 - 8 inclusive.
1182 Chain = DAG.getCopyToReg(Chain, X86::AL,
1183 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1184 InFlag = Chain.getValue(1);
1185 }
1186
1187 // If the callee is a GlobalAddress node (quite common, every direct call is)
1188 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1189 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1190 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1191 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
1192 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1193
1194 std::vector<MVT::ValueType> NodeTys;
1195 NodeTys.push_back(MVT::Other); // Returns a chain
1196 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1197 std::vector<SDOperand> Ops;
1198 Ops.push_back(Chain);
1199 Ops.push_back(Callee);
1200
1201 // Add argument registers to the end of the list so that they are known live
1202 // into the call.
1203 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1204 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1205 RegsToPass[i].second.getValueType()));
1206
1207 if (InFlag.Val)
1208 Ops.push_back(InFlag);
1209
1210 // FIXME: Do not generate X86ISD::TAILCALL for now.
1211 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
1212 NodeTys, &Ops[0], Ops.size());
1213 InFlag = Chain.getValue(1);
1214
1215 NodeTys.clear();
1216 NodeTys.push_back(MVT::Other); // Returns a chain
1217 if (RetVT != MVT::Other)
1218 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1219 Ops.clear();
1220 Ops.push_back(Chain);
1221 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1222 Ops.push_back(DAG.getConstant(0, getPointerTy()));
1223 Ops.push_back(InFlag);
1224 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1225 if (RetVT != MVT::Other)
1226 InFlag = Chain.getValue(1);
1227
1228 std::vector<SDOperand> ResultVals;
1229 NodeTys.clear();
1230 switch (RetVT) {
1231 default: assert(0 && "Unknown value type to return!");
1232 case MVT::Other: break;
1233 case MVT::i8:
1234 Chain = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag).getValue(1);
1235 ResultVals.push_back(Chain.getValue(0));
1236 NodeTys.push_back(MVT::i8);
1237 break;
1238 case MVT::i16:
1239 Chain = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag).getValue(1);
1240 ResultVals.push_back(Chain.getValue(0));
1241 NodeTys.push_back(MVT::i16);
1242 break;
1243 case MVT::i32:
1244 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
1245 ResultVals.push_back(Chain.getValue(0));
1246 NodeTys.push_back(MVT::i32);
1247 break;
1248 case MVT::i64:
1249 if (Op.Val->getValueType(1) == MVT::i64) {
1250 // FIXME: __int128 support?
1251 Chain = DAG.getCopyFromReg(Chain, X86::RAX, MVT::i64, InFlag).getValue(1);
1252 ResultVals.push_back(Chain.getValue(0));
1253 Chain = DAG.getCopyFromReg(Chain, X86::RDX, MVT::i64,
1254 Chain.getValue(2)).getValue(1);
1255 ResultVals.push_back(Chain.getValue(0));
1256 NodeTys.push_back(MVT::i64);
1257 } else {
1258 Chain = DAG.getCopyFromReg(Chain, X86::RAX, MVT::i64, InFlag).getValue(1);
1259 ResultVals.push_back(Chain.getValue(0));
1260 }
1261 NodeTys.push_back(MVT::i64);
1262 break;
1263 case MVT::f32:
1264 case MVT::f64:
1265 case MVT::v16i8:
1266 case MVT::v8i16:
1267 case MVT::v4i32:
1268 case MVT::v2i64:
1269 case MVT::v4f32:
1270 case MVT::v2f64:
1271 // FIXME: long double support?
1272 Chain = DAG.getCopyFromReg(Chain, X86::XMM0, RetVT, InFlag).getValue(1);
1273 ResultVals.push_back(Chain.getValue(0));
1274 NodeTys.push_back(RetVT);
1275 break;
1276 }
1277
1278 // If the function returns void, just return the chain.
1279 if (ResultVals.empty())
1280 return Chain;
1281
1282 // Otherwise, merge everything together with a MERGE_VALUES node.
1283 NodeTys.push_back(MVT::Other);
1284 ResultVals.push_back(Chain);
1285 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1286 &ResultVals[0], ResultVals.size());
1287 return Res.getValue(Op.ResNo);
1288}
1289
Chris Lattner76ac0682005-11-15 00:40:23 +00001290//===----------------------------------------------------------------------===//
1291// Fast Calling Convention implementation
1292//===----------------------------------------------------------------------===//
1293//
1294// The X86 'fast' calling convention passes up to two integer arguments in
1295// registers (an appropriate portion of EAX/EDX), passes arguments in C order,
1296// and requires that the callee pop its arguments off the stack (allowing proper
1297// tail calls), and has the same return value conventions as C calling convs.
1298//
1299// This calling convention always arranges for the callee pop value to be 8n+4
1300// bytes, which is needed for tail recursion elimination and stack alignment
1301// reasons.
1302//
1303// Note that this can be enhanced in the future to pass fp vals in registers
1304// (when we have a global fp allocator) and do other tricks.
1305//
1306
Evan Cheng89001ad2006-04-27 08:31:10 +00001307/// HowToPassFastCCArgument - Returns how an formal argument of the specified
1308/// type should be passed. If it is through stack, returns the size of the stack
Evan Cheng763f9b02006-05-26 18:25:43 +00001309/// slot; if it is through integer or XMM register, returns the number of
Evan Cheng89001ad2006-04-27 08:31:10 +00001310/// integer or XMM registers are needed.
Evan Cheng48940d12006-04-27 01:32:22 +00001311static void
Evan Cheng89001ad2006-04-27 08:31:10 +00001312HowToPassFastCCArgument(MVT::ValueType ObjectVT,
1313 unsigned NumIntRegs, unsigned NumXMMRegs,
1314 unsigned &ObjSize, unsigned &ObjIntRegs,
1315 unsigned &ObjXMMRegs) {
Evan Cheng48940d12006-04-27 01:32:22 +00001316 ObjSize = 0;
Evan Cheng2b2c1be2006-06-01 05:53:27 +00001317 ObjIntRegs = 0;
1318 ObjXMMRegs = 0;
Evan Cheng48940d12006-04-27 01:32:22 +00001319
1320 switch (ObjectVT) {
1321 default: assert(0 && "Unhandled argument type!");
Evan Cheng48940d12006-04-27 01:32:22 +00001322 case MVT::i8:
Evan Cheng38c5aee2006-06-24 08:36:10 +00001323#if FASTCC_NUM_INT_ARGS_INREGS > 0
Evan Cheng48940d12006-04-27 01:32:22 +00001324 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS)
Evan Cheng24eb3f42006-04-27 05:35:28 +00001325 ObjIntRegs = 1;
Evan Cheng48940d12006-04-27 01:32:22 +00001326 else
Evan Cheng38c5aee2006-06-24 08:36:10 +00001327#endif
Evan Cheng48940d12006-04-27 01:32:22 +00001328 ObjSize = 1;
1329 break;
1330 case MVT::i16:
Evan Cheng38c5aee2006-06-24 08:36:10 +00001331#if FASTCC_NUM_INT_ARGS_INREGS > 0
Evan Cheng48940d12006-04-27 01:32:22 +00001332 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS)
Evan Cheng24eb3f42006-04-27 05:35:28 +00001333 ObjIntRegs = 1;
Evan Cheng48940d12006-04-27 01:32:22 +00001334 else
Evan Cheng38c5aee2006-06-24 08:36:10 +00001335#endif
Evan Cheng48940d12006-04-27 01:32:22 +00001336 ObjSize = 2;
1337 break;
1338 case MVT::i32:
Evan Cheng38c5aee2006-06-24 08:36:10 +00001339#if FASTCC_NUM_INT_ARGS_INREGS > 0
Evan Cheng48940d12006-04-27 01:32:22 +00001340 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS)
Evan Cheng24eb3f42006-04-27 05:35:28 +00001341 ObjIntRegs = 1;
Evan Cheng48940d12006-04-27 01:32:22 +00001342 else
Evan Cheng38c5aee2006-06-24 08:36:10 +00001343#endif
Evan Cheng48940d12006-04-27 01:32:22 +00001344 ObjSize = 4;
1345 break;
1346 case MVT::i64:
Evan Cheng38c5aee2006-06-24 08:36:10 +00001347#if FASTCC_NUM_INT_ARGS_INREGS > 0
Evan Cheng48940d12006-04-27 01:32:22 +00001348 if (NumIntRegs+2 <= FASTCC_NUM_INT_ARGS_INREGS) {
Evan Cheng24eb3f42006-04-27 05:35:28 +00001349 ObjIntRegs = 2;
Evan Cheng48940d12006-04-27 01:32:22 +00001350 } else if (NumIntRegs+1 <= FASTCC_NUM_INT_ARGS_INREGS) {
Evan Cheng24eb3f42006-04-27 05:35:28 +00001351 ObjIntRegs = 1;
Evan Cheng48940d12006-04-27 01:32:22 +00001352 ObjSize = 4;
1353 } else
Evan Cheng38c5aee2006-06-24 08:36:10 +00001354#endif
Evan Cheng48940d12006-04-27 01:32:22 +00001355 ObjSize = 8;
1356 case MVT::f32:
1357 ObjSize = 4;
1358 break;
1359 case MVT::f64:
1360 ObjSize = 8;
1361 break;
Evan Cheng89001ad2006-04-27 08:31:10 +00001362 case MVT::v16i8:
1363 case MVT::v8i16:
1364 case MVT::v4i32:
1365 case MVT::v2i64:
1366 case MVT::v4f32:
1367 case MVT::v2f64:
Evan Chengbfb5ea62006-05-26 19:22:06 +00001368 if (NumXMMRegs < 4)
Evan Cheng89001ad2006-04-27 08:31:10 +00001369 ObjXMMRegs = 1;
1370 else
1371 ObjSize = 16;
1372 break;
Evan Cheng48940d12006-04-27 01:32:22 +00001373 }
1374}
1375
Evan Cheng17e734f2006-05-23 21:06:34 +00001376SDOperand
1377X86TargetLowering::LowerFastCCArguments(SDOperand Op, SelectionDAG &DAG) {
1378 unsigned NumArgs = Op.Val->getNumValues()-1;
Chris Lattner76ac0682005-11-15 00:40:23 +00001379 MachineFunction &MF = DAG.getMachineFunction();
1380 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +00001381 SDOperand Root = Op.getOperand(0);
1382 std::vector<SDOperand> ArgValues;
Chris Lattner76ac0682005-11-15 00:40:23 +00001383
Evan Cheng48940d12006-04-27 01:32:22 +00001384 // Add DAG nodes to load the arguments... On entry to a function the stack
1385 // frame looks like this:
1386 //
1387 // [ESP] -- return address
1388 // [ESP + 4] -- first nonreg argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +00001389 // [ESP + 8] -- second nonreg argument, if 1st argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +00001390 // ...
Chris Lattner76ac0682005-11-15 00:40:23 +00001391 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
1392
1393 // Keep track of the number of integer regs passed so far. This can be either
1394 // 0 (neither EAX or EDX used), 1 (EAX is used) or 2 (EAX and EDX are both
1395 // used).
1396 unsigned NumIntRegs = 0;
Evan Cheng89001ad2006-04-27 08:31:10 +00001397 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Evan Cheng2a330942006-05-25 00:59:30 +00001398
1399 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001400 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001401 };
Chris Lattner43798852006-03-17 05:10:20 +00001402
Evan Chenge0bcfbe2006-04-26 01:20:17 +00001403 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +00001404 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
1405 unsigned ArgIncrement = 4;
1406 unsigned ObjSize = 0;
1407 unsigned ObjIntRegs = 0;
1408 unsigned ObjXMMRegs = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +00001409
Evan Cheng17e734f2006-05-23 21:06:34 +00001410 HowToPassFastCCArgument(ObjectVT, NumIntRegs, NumXMMRegs,
1411 ObjSize, ObjIntRegs, ObjXMMRegs);
Evan Chenga01e7992006-05-26 18:39:59 +00001412 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +00001413 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +00001414
Evan Cheng2489ccd2006-06-01 00:30:39 +00001415 unsigned Reg = 0;
Evan Cheng17e734f2006-05-23 21:06:34 +00001416 SDOperand ArgValue;
1417 if (ObjIntRegs || ObjXMMRegs) {
1418 switch (ObjectVT) {
1419 default: assert(0 && "Unhandled argument type!");
Evan Cheng17e734f2006-05-23 21:06:34 +00001420 case MVT::i8:
1421 Reg = AddLiveIn(MF, NumIntRegs ? X86::DL : X86::AL,
1422 X86::GR8RegisterClass);
1423 ArgValue = DAG.getCopyFromReg(Root, Reg, MVT::i8);
1424 break;
1425 case MVT::i16:
1426 Reg = AddLiveIn(MF, NumIntRegs ? X86::DX : X86::AX,
1427 X86::GR16RegisterClass);
1428 ArgValue = DAG.getCopyFromReg(Root, Reg, MVT::i16);
1429 break;
1430 case MVT::i32:
1431 Reg = AddLiveIn(MF, NumIntRegs ? X86::EDX : X86::EAX,
1432 X86::GR32RegisterClass);
1433 ArgValue = DAG.getCopyFromReg(Root, Reg, MVT::i32);
1434 break;
1435 case MVT::i64:
1436 Reg = AddLiveIn(MF, NumIntRegs ? X86::EDX : X86::EAX,
1437 X86::GR32RegisterClass);
1438 ArgValue = DAG.getCopyFromReg(Root, Reg, MVT::i32);
1439 if (ObjIntRegs == 2) {
1440 Reg = AddLiveIn(MF, X86::EDX, X86::GR32RegisterClass);
1441 SDOperand ArgValue2 = DAG.getCopyFromReg(Root, Reg, MVT::i32);
1442 ArgValue= DAG.getNode(ISD::BUILD_PAIR, MVT::i64, ArgValue, ArgValue2);
Evan Cheng24eb3f42006-04-27 05:35:28 +00001443 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001444 break;
1445 case MVT::v16i8:
1446 case MVT::v8i16:
1447 case MVT::v4i32:
1448 case MVT::v2i64:
1449 case MVT::v4f32:
1450 case MVT::v2f64:
1451 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], X86::VR128RegisterClass);
1452 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1453 break;
Evan Cheng48940d12006-04-27 01:32:22 +00001454 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001455 NumIntRegs += ObjIntRegs;
1456 NumXMMRegs += ObjXMMRegs;
Chris Lattner76ac0682005-11-15 00:40:23 +00001457 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001458
1459 if (ObjSize) {
Evan Chengb92f4182006-05-26 20:37:47 +00001460 // XMM arguments have to be aligned on 16-byte boundary.
1461 if (ObjSize == 16)
1462 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Evan Cheng17e734f2006-05-23 21:06:34 +00001463 // Create the SelectionDAG nodes corresponding to a load from this
1464 // parameter.
1465 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
1466 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
1467 if (ObjectVT == MVT::i64 && ObjIntRegs) {
1468 SDOperand ArgValue2 = DAG.getLoad(Op.Val->getValueType(i), Root, FIN,
1469 DAG.getSrcValue(NULL));
1470 ArgValue = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, ArgValue, ArgValue2);
1471 } else
1472 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN,
1473 DAG.getSrcValue(NULL));
1474 ArgOffset += ArgIncrement; // Move on to the next argument.
1475 }
1476
1477 ArgValues.push_back(ArgValue);
Chris Lattner76ac0682005-11-15 00:40:23 +00001478 }
1479
Evan Cheng17e734f2006-05-23 21:06:34 +00001480 ArgValues.push_back(Root);
1481
Chris Lattner76ac0682005-11-15 00:40:23 +00001482 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1483 // arguments and the arguments after the retaddr has been pushed are aligned.
1484 if ((ArgOffset & 7) == 0)
1485 ArgOffset += 4;
1486
1487 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001488 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
Chris Lattner76ac0682005-11-15 00:40:23 +00001489 ReturnAddrIndex = 0; // No return address slot generated yet.
1490 BytesToPopOnReturn = ArgOffset; // Callee pops all stack arguments.
1491 BytesCallerReserves = 0;
1492
1493 // Finally, inform the code generator which regs we return values in.
Evan Cheng17e734f2006-05-23 21:06:34 +00001494 switch (getValueType(MF.getFunction()->getReturnType())) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001495 default: assert(0 && "Unknown type!");
1496 case MVT::isVoid: break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001497 case MVT::i8:
1498 case MVT::i16:
1499 case MVT::i32:
1500 MF.addLiveOut(X86::EAX);
1501 break;
1502 case MVT::i64:
1503 MF.addLiveOut(X86::EAX);
1504 MF.addLiveOut(X86::EDX);
1505 break;
1506 case MVT::f32:
1507 case MVT::f64:
1508 MF.addLiveOut(X86::ST0);
1509 break;
Evan Cheng5ee96892006-05-25 18:56:34 +00001510 case MVT::v16i8:
1511 case MVT::v8i16:
1512 case MVT::v4i32:
1513 case MVT::v2i64:
1514 case MVT::v4f32:
1515 case MVT::v2f64:
Evan Cheng88decde2006-04-28 21:29:37 +00001516 MF.addLiveOut(X86::XMM0);
1517 break;
1518 }
Evan Cheng88decde2006-04-28 21:29:37 +00001519
Evan Cheng17e734f2006-05-23 21:06:34 +00001520 // Return the new list of results.
1521 std::vector<MVT::ValueType> RetVTs(Op.Val->value_begin(),
1522 Op.Val->value_end());
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001523 return DAG.getNode(ISD::MERGE_VALUES, RetVTs, &ArgValues[0],ArgValues.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001524}
1525
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001526SDOperand X86TargetLowering::LowerFastCCCallTo(SDOperand Op, SelectionDAG &DAG){
Evan Cheng2a330942006-05-25 00:59:30 +00001527 SDOperand Chain = Op.getOperand(0);
1528 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
1529 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1530 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1531 SDOperand Callee = Op.getOperand(4);
1532 MVT::ValueType RetVT= Op.Val->getValueType(0);
1533 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1534
Chris Lattner76ac0682005-11-15 00:40:23 +00001535 // Count how many bytes are to be pushed on the stack.
1536 unsigned NumBytes = 0;
1537
1538 // Keep track of the number of integer regs passed so far. This can be either
1539 // 0 (neither EAX or EDX used), 1 (EAX is used) or 2 (EAX and EDX are both
1540 // used).
1541 unsigned NumIntRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001542 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Chris Lattner76ac0682005-11-15 00:40:23 +00001543
Evan Cheng2a330942006-05-25 00:59:30 +00001544 static const unsigned GPRArgRegs[][2] = {
1545 { X86::AL, X86::DL },
1546 { X86::AX, X86::DX },
1547 { X86::EAX, X86::EDX }
1548 };
1549 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001550 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001551 };
1552
1553 for (unsigned i = 0; i != NumOps; ++i) {
1554 SDOperand Arg = Op.getOperand(5+2*i);
1555
1556 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001557 default: assert(0 && "Unknown value type!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001558 case MVT::i8:
1559 case MVT::i16:
1560 case MVT::i32:
Evan Cheng38c5aee2006-06-24 08:36:10 +00001561#if FASTCC_NUM_INT_ARGS_INREGS > 0
Chris Lattner43798852006-03-17 05:10:20 +00001562 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001563 ++NumIntRegs;
1564 break;
1565 }
Evan Cheng38c5aee2006-06-24 08:36:10 +00001566#endif
Evan Cheng0421aca2006-05-25 22:38:31 +00001567 // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001568 case MVT::f32:
1569 NumBytes += 4;
1570 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001571 case MVT::f64:
1572 NumBytes += 8;
1573 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001574 case MVT::v16i8:
1575 case MVT::v8i16:
1576 case MVT::v4i32:
1577 case MVT::v2i64:
1578 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001579 case MVT::v2f64:
Evan Chengbfb5ea62006-05-26 19:22:06 +00001580 if (NumXMMRegs < 4)
Evan Cheng2a330942006-05-25 00:59:30 +00001581 NumXMMRegs++;
Evan Chengb92f4182006-05-26 20:37:47 +00001582 else {
1583 // XMM arguments have to be aligned on 16-byte boundary.
1584 NumBytes = ((NumBytes + 15) / 16) * 16;
Evan Cheng2a330942006-05-25 00:59:30 +00001585 NumBytes += 16;
Evan Chengb92f4182006-05-26 20:37:47 +00001586 }
Evan Cheng2a330942006-05-25 00:59:30 +00001587 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001588 }
Evan Cheng2a330942006-05-25 00:59:30 +00001589 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001590
1591 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1592 // arguments and the arguments after the retaddr has been pushed are aligned.
1593 if ((NumBytes & 7) == 0)
1594 NumBytes += 4;
1595
Chris Lattner62c34842006-02-13 09:00:43 +00001596 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +00001597
1598 // Arguments go on the stack in reverse order, as specified by the ABI.
1599 unsigned ArgOffset = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +00001600 NumIntRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001601 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
1602 std::vector<SDOperand> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001603 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001604 for (unsigned i = 0; i != NumOps; ++i) {
1605 SDOperand Arg = Op.getOperand(5+2*i);
1606
1607 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001608 default: assert(0 && "Unexpected ValueType for argument!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001609 case MVT::i8:
1610 case MVT::i16:
1611 case MVT::i32:
Evan Cheng38c5aee2006-06-24 08:36:10 +00001612#if FASTCC_NUM_INT_ARGS_INREGS > 0
Chris Lattner43798852006-03-17 05:10:20 +00001613 if (NumIntRegs < FASTCC_NUM_INT_ARGS_INREGS) {
Evan Cheng2a330942006-05-25 00:59:30 +00001614 RegsToPass.push_back(
1615 std::make_pair(GPRArgRegs[Arg.getValueType()-MVT::i8][NumIntRegs],
1616 Arg));
Chris Lattner76ac0682005-11-15 00:40:23 +00001617 ++NumIntRegs;
1618 break;
1619 }
Evan Cheng38c5aee2006-06-24 08:36:10 +00001620#endif
Chris Lattner76ac0682005-11-15 00:40:23 +00001621 // Fall through
1622 case MVT::f32: {
1623 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001624 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1625 MemOpChains.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
1626 Arg, PtrOff, DAG.getSrcValue(NULL)));
Chris Lattner76ac0682005-11-15 00:40:23 +00001627 ArgOffset += 4;
1628 break;
1629 }
Evan Cheng2a330942006-05-25 00:59:30 +00001630 case MVT::f64: {
Chris Lattner76ac0682005-11-15 00:40:23 +00001631 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001632 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1633 MemOpChains.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
1634 Arg, PtrOff, DAG.getSrcValue(NULL)));
Chris Lattner76ac0682005-11-15 00:40:23 +00001635 ArgOffset += 8;
1636 break;
1637 }
Evan Cheng2a330942006-05-25 00:59:30 +00001638 case MVT::v16i8:
1639 case MVT::v8i16:
1640 case MVT::v4i32:
1641 case MVT::v2i64:
1642 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001643 case MVT::v2f64:
Evan Chengbfb5ea62006-05-26 19:22:06 +00001644 if (NumXMMRegs < 4) {
Evan Cheng2a330942006-05-25 00:59:30 +00001645 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
1646 NumXMMRegs++;
1647 } else {
Evan Chengb92f4182006-05-26 20:37:47 +00001648 // XMM arguments have to be aligned on 16-byte boundary.
1649 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Evan Cheng2a330942006-05-25 00:59:30 +00001650 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1651 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1652 MemOpChains.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
1653 Arg, PtrOff, DAG.getSrcValue(NULL)));
1654 ArgOffset += 16;
1655 }
1656 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001657 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001658
Evan Cheng2a330942006-05-25 00:59:30 +00001659 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001660 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1661 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001662
Nate Begeman7e5496d2006-02-17 00:03:04 +00001663 // Build a sequence of copy-to-reg nodes chained together with token chain
1664 // and flag operands which copy the outgoing args into registers.
1665 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +00001666 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1667 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1668 InFlag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001669 InFlag = Chain.getValue(1);
1670 }
1671
Evan Cheng2a330942006-05-25 00:59:30 +00001672 // If the callee is a GlobalAddress node (quite common, every direct call is)
1673 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1674 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1675 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1676 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
1677 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1678
Nate Begeman7e5496d2006-02-17 00:03:04 +00001679 std::vector<MVT::ValueType> NodeTys;
1680 NodeTys.push_back(MVT::Other); // Returns a chain
1681 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1682 std::vector<SDOperand> Ops;
1683 Ops.push_back(Chain);
1684 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001685
1686 // Add argument registers to the end of the list so that they are known live
1687 // into the call.
1688 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1689 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1690 RegsToPass[i].second.getValueType()));
1691
Nate Begeman7e5496d2006-02-17 00:03:04 +00001692 if (InFlag.Val)
1693 Ops.push_back(InFlag);
1694
1695 // FIXME: Do not generate X86ISD::TAILCALL for now.
Chris Lattner3d826992006-05-16 06:45:34 +00001696 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001697 NodeTys, &Ops[0], Ops.size());
Nate Begeman7e5496d2006-02-17 00:03:04 +00001698 InFlag = Chain.getValue(1);
1699
1700 NodeTys.clear();
1701 NodeTys.push_back(MVT::Other); // Returns a chain
Evan Cheng2a330942006-05-25 00:59:30 +00001702 if (RetVT != MVT::Other)
1703 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Nate Begeman7e5496d2006-02-17 00:03:04 +00001704 Ops.clear();
1705 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001706 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1707 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001708 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001709 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +00001710 if (RetVT != MVT::Other)
1711 InFlag = Chain.getValue(1);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001712
Evan Cheng2a330942006-05-25 00:59:30 +00001713 std::vector<SDOperand> ResultVals;
1714 NodeTys.clear();
1715 switch (RetVT) {
1716 default: assert(0 && "Unknown value type to return!");
1717 case MVT::Other: break;
1718 case MVT::i8:
1719 Chain = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag).getValue(1);
1720 ResultVals.push_back(Chain.getValue(0));
1721 NodeTys.push_back(MVT::i8);
1722 break;
1723 case MVT::i16:
1724 Chain = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag).getValue(1);
1725 ResultVals.push_back(Chain.getValue(0));
1726 NodeTys.push_back(MVT::i16);
1727 break;
1728 case MVT::i32:
1729 if (Op.Val->getValueType(1) == MVT::i32) {
1730 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
1731 ResultVals.push_back(Chain.getValue(0));
1732 Chain = DAG.getCopyFromReg(Chain, X86::EDX, MVT::i32,
1733 Chain.getValue(2)).getValue(1);
1734 ResultVals.push_back(Chain.getValue(0));
1735 NodeTys.push_back(MVT::i32);
1736 } else {
1737 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
1738 ResultVals.push_back(Chain.getValue(0));
Evan Cheng172fce72006-01-06 00:43:03 +00001739 }
Evan Cheng2a330942006-05-25 00:59:30 +00001740 NodeTys.push_back(MVT::i32);
1741 break;
1742 case MVT::v16i8:
1743 case MVT::v8i16:
1744 case MVT::v4i32:
1745 case MVT::v2i64:
1746 case MVT::v4f32:
1747 case MVT::v2f64:
Evan Cheng2a330942006-05-25 00:59:30 +00001748 Chain = DAG.getCopyFromReg(Chain, X86::XMM0, RetVT, InFlag).getValue(1);
1749 ResultVals.push_back(Chain.getValue(0));
1750 NodeTys.push_back(RetVT);
1751 break;
1752 case MVT::f32:
1753 case MVT::f64: {
1754 std::vector<MVT::ValueType> Tys;
1755 Tys.push_back(MVT::f64);
1756 Tys.push_back(MVT::Other);
1757 Tys.push_back(MVT::Flag);
1758 std::vector<SDOperand> Ops;
1759 Ops.push_back(Chain);
1760 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001761 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys,
1762 &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +00001763 Chain = RetVal.getValue(1);
1764 InFlag = RetVal.getValue(2);
1765 if (X86ScalarSSE) {
1766 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
1767 // shouldn't be necessary except that RFP cannot be live across
1768 // multiple blocks. When stackifier is fixed, they can be uncoupled.
1769 MachineFunction &MF = DAG.getMachineFunction();
1770 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
1771 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
1772 Tys.clear();
Nate Begeman7e5496d2006-02-17 00:03:04 +00001773 Tys.push_back(MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +00001774 Ops.clear();
Nate Begeman7e5496d2006-02-17 00:03:04 +00001775 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001776 Ops.push_back(RetVal);
1777 Ops.push_back(StackSlot);
1778 Ops.push_back(DAG.getValueType(RetVT));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001779 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001780 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +00001781 RetVal = DAG.getLoad(RetVT, Chain, StackSlot,
1782 DAG.getSrcValue(NULL));
1783 Chain = RetVal.getValue(1);
1784 }
Evan Cheng172fce72006-01-06 00:43:03 +00001785
Evan Cheng2a330942006-05-25 00:59:30 +00001786 if (RetVT == MVT::f32 && !X86ScalarSSE)
1787 // FIXME: we would really like to remember that this FP_ROUND
1788 // operation is okay to eliminate if we allow excess FP precision.
1789 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
1790 ResultVals.push_back(RetVal);
1791 NodeTys.push_back(RetVT);
1792 break;
1793 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001794 }
Nate Begeman7e5496d2006-02-17 00:03:04 +00001795
Evan Cheng2a330942006-05-25 00:59:30 +00001796
1797 // If the function returns void, just return the chain.
1798 if (ResultVals.empty())
1799 return Chain;
1800
1801 // Otherwise, merge everything together with a MERGE_VALUES node.
1802 NodeTys.push_back(MVT::Other);
1803 ResultVals.push_back(Chain);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001804 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1805 &ResultVals[0], ResultVals.size());
Evan Cheng2a330942006-05-25 00:59:30 +00001806 return Res.getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001807}
1808
1809SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
1810 if (ReturnAddrIndex == 0) {
1811 // Set up a frame object for the return address.
1812 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001813 if (Subtarget->is64Bit())
1814 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
1815 else
1816 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Chris Lattner76ac0682005-11-15 00:40:23 +00001817 }
1818
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001819 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattner76ac0682005-11-15 00:40:23 +00001820}
1821
1822
1823
1824std::pair<SDOperand, SDOperand> X86TargetLowering::
1825LowerFrameReturnAddress(bool isFrameAddress, SDOperand Chain, unsigned Depth,
1826 SelectionDAG &DAG) {
1827 SDOperand Result;
1828 if (Depth) // Depths > 0 not supported yet!
1829 Result = DAG.getConstant(0, getPointerTy());
1830 else {
1831 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
1832 if (!isFrameAddress)
1833 // Just load the return address
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001834 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI,
Chris Lattner76ac0682005-11-15 00:40:23 +00001835 DAG.getSrcValue(NULL));
1836 else
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001837 Result = DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
1838 DAG.getConstant(4, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +00001839 }
1840 return std::make_pair(Result, Chain);
1841}
1842
Evan Cheng339edad2006-01-11 00:33:36 +00001843/// getCondBrOpcodeForX86CC - Returns the X86 conditional branch opcode
1844/// which corresponds to the condition code.
1845static unsigned getCondBrOpcodeForX86CC(unsigned X86CC) {
1846 switch (X86CC) {
1847 default: assert(0 && "Unknown X86 conditional code!");
1848 case X86ISD::COND_A: return X86::JA;
1849 case X86ISD::COND_AE: return X86::JAE;
1850 case X86ISD::COND_B: return X86::JB;
1851 case X86ISD::COND_BE: return X86::JBE;
1852 case X86ISD::COND_E: return X86::JE;
1853 case X86ISD::COND_G: return X86::JG;
1854 case X86ISD::COND_GE: return X86::JGE;
1855 case X86ISD::COND_L: return X86::JL;
1856 case X86ISD::COND_LE: return X86::JLE;
1857 case X86ISD::COND_NE: return X86::JNE;
1858 case X86ISD::COND_NO: return X86::JNO;
1859 case X86ISD::COND_NP: return X86::JNP;
1860 case X86ISD::COND_NS: return X86::JNS;
1861 case X86ISD::COND_O: return X86::JO;
1862 case X86ISD::COND_P: return X86::JP;
1863 case X86ISD::COND_S: return X86::JS;
1864 }
1865}
Chris Lattner76ac0682005-11-15 00:40:23 +00001866
Evan Cheng45df7f82006-01-30 23:41:35 +00001867/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1868/// specific condition code. It returns a false if it cannot do a direct
Chris Lattner7a627672006-09-13 03:22:10 +00001869/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1870/// needed.
Evan Cheng78038292006-04-05 23:38:46 +00001871static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Chris Lattner7a627672006-09-13 03:22:10 +00001872 unsigned &X86CC, SDOperand &LHS, SDOperand &RHS,
1873 SelectionDAG &DAG) {
Evan Cheng45df7f82006-01-30 23:41:35 +00001874 X86CC = X86ISD::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001875 if (!isFP) {
Chris Lattner7a627672006-09-13 03:22:10 +00001876 if (SetCCOpcode == ISD::SETGT) {
1877 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS))
1878 if (RHSC->isAllOnesValue()) {
1879 // X > -1 -> X == 0, jump on sign.
1880 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner0c9ae462006-09-13 16:56:12 +00001881 X86CC = X86ISD::COND_NS;
Chris Lattner7a627672006-09-13 03:22:10 +00001882 return true;
1883 }
1884 }
1885
Evan Cheng172fce72006-01-06 00:43:03 +00001886 switch (SetCCOpcode) {
1887 default: break;
1888 case ISD::SETEQ: X86CC = X86ISD::COND_E; break;
1889 case ISD::SETGT: X86CC = X86ISD::COND_G; break;
1890 case ISD::SETGE: X86CC = X86ISD::COND_GE; break;
1891 case ISD::SETLT: X86CC = X86ISD::COND_L; break;
1892 case ISD::SETLE: X86CC = X86ISD::COND_LE; break;
1893 case ISD::SETNE: X86CC = X86ISD::COND_NE; break;
1894 case ISD::SETULT: X86CC = X86ISD::COND_B; break;
1895 case ISD::SETUGT: X86CC = X86ISD::COND_A; break;
1896 case ISD::SETULE: X86CC = X86ISD::COND_BE; break;
1897 case ISD::SETUGE: X86CC = X86ISD::COND_AE; break;
1898 }
1899 } else {
1900 // On a floating point condition, the flags are set as follows:
1901 // ZF PF CF op
1902 // 0 | 0 | 0 | X > Y
1903 // 0 | 0 | 1 | X < Y
1904 // 1 | 0 | 0 | X == Y
1905 // 1 | 1 | 1 | unordered
Chris Lattner7a627672006-09-13 03:22:10 +00001906 bool Flip = false;
Evan Cheng172fce72006-01-06 00:43:03 +00001907 switch (SetCCOpcode) {
1908 default: break;
1909 case ISD::SETUEQ:
1910 case ISD::SETEQ: X86CC = X86ISD::COND_E; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001911 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001912 case ISD::SETOGT:
1913 case ISD::SETGT: X86CC = X86ISD::COND_A; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001914 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001915 case ISD::SETOGE:
1916 case ISD::SETGE: X86CC = X86ISD::COND_AE; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001917 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001918 case ISD::SETULT:
1919 case ISD::SETLT: X86CC = X86ISD::COND_B; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001920 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001921 case ISD::SETULE:
1922 case ISD::SETLE: X86CC = X86ISD::COND_BE; break;
1923 case ISD::SETONE:
1924 case ISD::SETNE: X86CC = X86ISD::COND_NE; break;
1925 case ISD::SETUO: X86CC = X86ISD::COND_P; break;
1926 case ISD::SETO: X86CC = X86ISD::COND_NP; break;
1927 }
Chris Lattner7a627672006-09-13 03:22:10 +00001928 if (Flip)
1929 std::swap(LHS, RHS);
Evan Cheng172fce72006-01-06 00:43:03 +00001930 }
Evan Cheng45df7f82006-01-30 23:41:35 +00001931
1932 return X86CC != X86ISD::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001933}
1934
Evan Cheng339edad2006-01-11 00:33:36 +00001935/// hasFPCMov - is there a floating point cmov for the specific X86 condition
1936/// code. Current x86 isa includes the following FP cmov instructions:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001937/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng339edad2006-01-11 00:33:36 +00001938static bool hasFPCMov(unsigned X86CC) {
Evan Cheng73a1ad92006-01-10 20:26:56 +00001939 switch (X86CC) {
1940 default:
1941 return false;
1942 case X86ISD::COND_B:
1943 case X86ISD::COND_BE:
1944 case X86ISD::COND_E:
1945 case X86ISD::COND_P:
1946 case X86ISD::COND_A:
1947 case X86ISD::COND_AE:
1948 case X86ISD::COND_NE:
1949 case X86ISD::COND_NP:
1950 return true;
1951 }
1952}
1953
Evan Chengaf598d22006-03-13 23:18:16 +00001954/// DarwinGVRequiresExtraLoad - true if accessing the GV requires an extra
1955/// load. For Darwin, external and weak symbols are indirect, loading the value
1956/// at address GV rather then the value of GV itself. This means that the
1957/// GlobalAddress must be in the base or index register of the address, not the
1958/// GV offset field.
1959static bool DarwinGVRequiresExtraLoad(GlobalValue *GV) {
1960 return (GV->hasWeakLinkage() || GV->hasLinkOnceLinkage() ||
1961 (GV->isExternal() && !GV->hasNotBeenReadFromBytecode()));
1962}
1963
Evan Chengc995b452006-04-06 23:23:56 +00001964/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengac847262006-04-07 21:53:05 +00001965/// true if Op is undef or if its value falls within the specified range (L, H].
Evan Chengc995b452006-04-06 23:23:56 +00001966static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
1967 if (Op.getOpcode() == ISD::UNDEF)
1968 return true;
1969
1970 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
Evan Chengac847262006-04-07 21:53:05 +00001971 return (Val >= Low && Val < Hi);
1972}
1973
1974/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
1975/// true if Op is undef or if its value equal to the specified value.
1976static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
1977 if (Op.getOpcode() == ISD::UNDEF)
1978 return true;
1979 return cast<ConstantSDNode>(Op)->getValue() == Val;
Evan Chengc995b452006-04-06 23:23:56 +00001980}
1981
Evan Cheng68ad48b2006-03-22 18:59:22 +00001982/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
1983/// specifies a shuffle of elements that is suitable for input to PSHUFD.
1984bool X86::isPSHUFDMask(SDNode *N) {
1985 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1986
1987 if (N->getNumOperands() != 4)
1988 return false;
1989
1990 // Check if the value doesn't reference the second vector.
Evan Chengb7fedff2006-03-29 23:07:14 +00001991 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001992 SDOperand Arg = N->getOperand(i);
1993 if (Arg.getOpcode() == ISD::UNDEF) continue;
1994 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1995 if (cast<ConstantSDNode>(Arg)->getValue() >= 4)
Evan Chengb7fedff2006-03-29 23:07:14 +00001996 return false;
1997 }
1998
1999 return true;
2000}
2001
2002/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00002003/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Chengb7fedff2006-03-29 23:07:14 +00002004bool X86::isPSHUFHWMask(SDNode *N) {
2005 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2006
2007 if (N->getNumOperands() != 8)
2008 return false;
2009
2010 // Lower quadword copied in order.
2011 for (unsigned i = 0; i != 4; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002012 SDOperand Arg = N->getOperand(i);
2013 if (Arg.getOpcode() == ISD::UNDEF) continue;
2014 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2015 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Chengb7fedff2006-03-29 23:07:14 +00002016 return false;
2017 }
2018
2019 // Upper quadword shuffled.
2020 for (unsigned i = 4; i != 8; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002021 SDOperand Arg = N->getOperand(i);
2022 if (Arg.getOpcode() == ISD::UNDEF) continue;
2023 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2024 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002025 if (Val < 4 || Val > 7)
2026 return false;
2027 }
2028
2029 return true;
2030}
2031
2032/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00002033/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Chengb7fedff2006-03-29 23:07:14 +00002034bool X86::isPSHUFLWMask(SDNode *N) {
2035 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2036
2037 if (N->getNumOperands() != 8)
2038 return false;
2039
2040 // Upper quadword copied in order.
Evan Chengac847262006-04-07 21:53:05 +00002041 for (unsigned i = 4; i != 8; ++i)
2042 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Chengb7fedff2006-03-29 23:07:14 +00002043 return false;
Evan Chengb7fedff2006-03-29 23:07:14 +00002044
2045 // Lower quadword shuffled.
Evan Chengac847262006-04-07 21:53:05 +00002046 for (unsigned i = 0; i != 4; ++i)
2047 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Chengb7fedff2006-03-29 23:07:14 +00002048 return false;
Evan Cheng68ad48b2006-03-22 18:59:22 +00002049
2050 return true;
2051}
2052
Evan Chengd27fb3e2006-03-24 01:18:28 +00002053/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2054/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Evan Cheng60f0b892006-04-20 08:58:49 +00002055static bool isSHUFPMask(std::vector<SDOperand> &N) {
2056 unsigned NumElems = N.size();
2057 if (NumElems != 2 && NumElems != 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00002058
Evan Cheng60f0b892006-04-20 08:58:49 +00002059 unsigned Half = NumElems / 2;
2060 for (unsigned i = 0; i < Half; ++i)
2061 if (!isUndefOrInRange(N[i], 0, NumElems))
2062 return false;
2063 for (unsigned i = Half; i < NumElems; ++i)
2064 if (!isUndefOrInRange(N[i], NumElems, NumElems*2))
2065 return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00002066
2067 return true;
2068}
2069
Evan Cheng60f0b892006-04-20 08:58:49 +00002070bool X86::isSHUFPMask(SDNode *N) {
2071 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2072 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
2073 return ::isSHUFPMask(Ops);
2074}
2075
2076/// isCommutedSHUFP - Returns true if the shuffle mask is except
2077/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2078/// half elements to come from vector 1 (which would equal the dest.) and
2079/// the upper half to come from vector 2.
2080static bool isCommutedSHUFP(std::vector<SDOperand> &Ops) {
2081 unsigned NumElems = Ops.size();
2082 if (NumElems != 2 && NumElems != 4) return false;
2083
2084 unsigned Half = NumElems / 2;
2085 for (unsigned i = 0; i < Half; ++i)
2086 if (!isUndefOrInRange(Ops[i], NumElems, NumElems*2))
2087 return false;
2088 for (unsigned i = Half; i < NumElems; ++i)
2089 if (!isUndefOrInRange(Ops[i], 0, NumElems))
2090 return false;
2091 return true;
2092}
2093
2094static bool isCommutedSHUFP(SDNode *N) {
2095 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2096 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
2097 return isCommutedSHUFP(Ops);
2098}
2099
Evan Cheng2595a682006-03-24 02:58:06 +00002100/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2101/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2102bool X86::isMOVHLPSMask(SDNode *N) {
2103 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2104
Evan Cheng1a194a52006-03-28 06:50:32 +00002105 if (N->getNumOperands() != 4)
Evan Cheng2595a682006-03-24 02:58:06 +00002106 return false;
2107
Evan Cheng1a194a52006-03-28 06:50:32 +00002108 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengac847262006-04-07 21:53:05 +00002109 return isUndefOrEqual(N->getOperand(0), 6) &&
2110 isUndefOrEqual(N->getOperand(1), 7) &&
2111 isUndefOrEqual(N->getOperand(2), 2) &&
2112 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng1a194a52006-03-28 06:50:32 +00002113}
2114
Evan Chengc995b452006-04-06 23:23:56 +00002115/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2116/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2117bool X86::isMOVLPMask(SDNode *N) {
2118 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2119
2120 unsigned NumElems = N->getNumOperands();
2121 if (NumElems != 2 && NumElems != 4)
2122 return false;
2123
Evan Chengac847262006-04-07 21:53:05 +00002124 for (unsigned i = 0; i < NumElems/2; ++i)
2125 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2126 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002127
Evan Chengac847262006-04-07 21:53:05 +00002128 for (unsigned i = NumElems/2; i < NumElems; ++i)
2129 if (!isUndefOrEqual(N->getOperand(i), i))
2130 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002131
2132 return true;
2133}
2134
2135/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng7855e4d2006-04-19 20:35:22 +00002136/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2137/// and MOVLHPS.
Evan Chengc995b452006-04-06 23:23:56 +00002138bool X86::isMOVHPMask(SDNode *N) {
2139 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2140
2141 unsigned NumElems = N->getNumOperands();
2142 if (NumElems != 2 && NumElems != 4)
2143 return false;
2144
Evan Chengac847262006-04-07 21:53:05 +00002145 for (unsigned i = 0; i < NumElems/2; ++i)
2146 if (!isUndefOrEqual(N->getOperand(i), i))
2147 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002148
2149 for (unsigned i = 0; i < NumElems/2; ++i) {
2150 SDOperand Arg = N->getOperand(i + NumElems/2);
Evan Chengac847262006-04-07 21:53:05 +00002151 if (!isUndefOrEqual(Arg, i + NumElems))
2152 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002153 }
2154
2155 return true;
2156}
2157
Evan Cheng5df75882006-03-28 00:39:58 +00002158/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2159/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Evan Cheng60f0b892006-04-20 08:58:49 +00002160bool static isUNPCKLMask(std::vector<SDOperand> &N, bool V2IsSplat = false) {
2161 unsigned NumElems = N.size();
Evan Cheng5df75882006-03-28 00:39:58 +00002162 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2163 return false;
2164
2165 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002166 SDOperand BitI = N[i];
2167 SDOperand BitI1 = N[i+1];
Evan Chengac847262006-04-07 21:53:05 +00002168 if (!isUndefOrEqual(BitI, j))
2169 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002170 if (V2IsSplat) {
2171 if (isUndefOrEqual(BitI1, NumElems))
2172 return false;
2173 } else {
2174 if (!isUndefOrEqual(BitI1, j + NumElems))
2175 return false;
2176 }
Evan Cheng5df75882006-03-28 00:39:58 +00002177 }
2178
2179 return true;
2180}
2181
Evan Cheng60f0b892006-04-20 08:58:49 +00002182bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2183 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2184 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
2185 return ::isUNPCKLMask(Ops, V2IsSplat);
2186}
2187
Evan Cheng2bc32802006-03-28 02:43:26 +00002188/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2189/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Evan Cheng60f0b892006-04-20 08:58:49 +00002190bool static isUNPCKHMask(std::vector<SDOperand> &N, bool V2IsSplat = false) {
2191 unsigned NumElems = N.size();
Evan Cheng2bc32802006-03-28 02:43:26 +00002192 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2193 return false;
2194
2195 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002196 SDOperand BitI = N[i];
2197 SDOperand BitI1 = N[i+1];
Evan Chengac847262006-04-07 21:53:05 +00002198 if (!isUndefOrEqual(BitI, j + NumElems/2))
2199 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002200 if (V2IsSplat) {
2201 if (isUndefOrEqual(BitI1, NumElems))
2202 return false;
2203 } else {
2204 if (!isUndefOrEqual(BitI1, j + NumElems/2 + NumElems))
2205 return false;
2206 }
Evan Cheng2bc32802006-03-28 02:43:26 +00002207 }
2208
2209 return true;
2210}
2211
Evan Cheng60f0b892006-04-20 08:58:49 +00002212bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2213 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2214 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
2215 return ::isUNPCKHMask(Ops, V2IsSplat);
2216}
2217
Evan Chengf3b52c82006-04-05 07:20:06 +00002218/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2219/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2220/// <0, 0, 1, 1>
2221bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2222 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2223
2224 unsigned NumElems = N->getNumOperands();
2225 if (NumElems != 4 && NumElems != 8 && NumElems != 16)
2226 return false;
2227
2228 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
2229 SDOperand BitI = N->getOperand(i);
2230 SDOperand BitI1 = N->getOperand(i+1);
2231
Evan Chengac847262006-04-07 21:53:05 +00002232 if (!isUndefOrEqual(BitI, j))
2233 return false;
2234 if (!isUndefOrEqual(BitI1, j))
2235 return false;
Evan Chengf3b52c82006-04-05 07:20:06 +00002236 }
2237
2238 return true;
2239}
2240
Evan Chenge8b51802006-04-21 01:05:10 +00002241/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2242/// specifies a shuffle of elements that is suitable for input to MOVSS,
2243/// MOVSD, and MOVD, i.e. setting the lowest element.
2244static bool isMOVLMask(std::vector<SDOperand> &N) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002245 unsigned NumElems = N.size();
Evan Chenge8b51802006-04-21 01:05:10 +00002246 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng12ba3e22006-04-11 00:19:04 +00002247 return false;
2248
Evan Cheng60f0b892006-04-20 08:58:49 +00002249 if (!isUndefOrEqual(N[0], NumElems))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002250 return false;
2251
2252 for (unsigned i = 1; i < NumElems; ++i) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002253 SDOperand Arg = N[i];
Evan Cheng12ba3e22006-04-11 00:19:04 +00002254 if (!isUndefOrEqual(Arg, i))
2255 return false;
2256 }
2257
2258 return true;
2259}
Evan Chengf3b52c82006-04-05 07:20:06 +00002260
Evan Chenge8b51802006-04-21 01:05:10 +00002261bool X86::isMOVLMask(SDNode *N) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002262 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2263 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
Evan Chenge8b51802006-04-21 01:05:10 +00002264 return ::isMOVLMask(Ops);
Evan Cheng60f0b892006-04-20 08:58:49 +00002265}
2266
Evan Chenge8b51802006-04-21 01:05:10 +00002267/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2268/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng60f0b892006-04-20 08:58:49 +00002269/// element of vector 2 and the other elements to come from vector 1 in order.
Evan Cheng89c5d042006-09-08 01:50:06 +00002270static bool isCommutedMOVL(std::vector<SDOperand> &Ops, bool V2IsSplat = false,
2271 bool V2IsUndef = false) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002272 unsigned NumElems = Ops.size();
Evan Chenge8b51802006-04-21 01:05:10 +00002273 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng60f0b892006-04-20 08:58:49 +00002274 return false;
2275
2276 if (!isUndefOrEqual(Ops[0], 0))
2277 return false;
2278
2279 for (unsigned i = 1; i < NumElems; ++i) {
2280 SDOperand Arg = Ops[i];
Evan Cheng89c5d042006-09-08 01:50:06 +00002281 if (!(isUndefOrEqual(Arg, i+NumElems) ||
2282 (V2IsUndef && isUndefOrInRange(Arg, NumElems, NumElems*2)) ||
2283 (V2IsSplat && isUndefOrEqual(Arg, NumElems))))
2284 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002285 }
2286
2287 return true;
2288}
2289
Evan Cheng89c5d042006-09-08 01:50:06 +00002290static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2291 bool V2IsUndef = false) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002292 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2293 std::vector<SDOperand> Ops(N->op_begin(), N->op_end());
Evan Cheng89c5d042006-09-08 01:50:06 +00002294 return isCommutedMOVL(Ops, V2IsSplat, V2IsUndef);
Evan Cheng60f0b892006-04-20 08:58:49 +00002295}
2296
Evan Cheng5d247f82006-04-14 21:59:03 +00002297/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2298/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2299bool X86::isMOVSHDUPMask(SDNode *N) {
2300 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2301
2302 if (N->getNumOperands() != 4)
2303 return false;
2304
2305 // Expect 1, 1, 3, 3
2306 for (unsigned i = 0; i < 2; ++i) {
2307 SDOperand Arg = N->getOperand(i);
2308 if (Arg.getOpcode() == ISD::UNDEF) continue;
2309 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2310 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2311 if (Val != 1) return false;
2312 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002313
2314 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002315 for (unsigned i = 2; i < 4; ++i) {
2316 SDOperand Arg = N->getOperand(i);
2317 if (Arg.getOpcode() == ISD::UNDEF) continue;
2318 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2319 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2320 if (Val != 3) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002321 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002322 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002323
Evan Cheng6222cf22006-04-15 05:37:34 +00002324 // Don't use movshdup if it can be done with a shufps.
2325 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002326}
2327
2328/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2329/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2330bool X86::isMOVSLDUPMask(SDNode *N) {
2331 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2332
2333 if (N->getNumOperands() != 4)
2334 return false;
2335
2336 // Expect 0, 0, 2, 2
2337 for (unsigned i = 0; i < 2; ++i) {
2338 SDOperand Arg = N->getOperand(i);
2339 if (Arg.getOpcode() == ISD::UNDEF) continue;
2340 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2341 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2342 if (Val != 0) return false;
2343 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002344
2345 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002346 for (unsigned i = 2; i < 4; ++i) {
2347 SDOperand Arg = N->getOperand(i);
2348 if (Arg.getOpcode() == ISD::UNDEF) continue;
2349 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2350 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2351 if (Val != 2) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002352 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002353 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002354
Evan Cheng6222cf22006-04-15 05:37:34 +00002355 // Don't use movshdup if it can be done with a shufps.
2356 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002357}
2358
Evan Chengd097e672006-03-22 02:53:00 +00002359/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2360/// a splat of a single element.
Evan Cheng5022b342006-04-17 20:43:08 +00002361static bool isSplatMask(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002362 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2363
Evan Chengd097e672006-03-22 02:53:00 +00002364 // This is a splat operation if each element of the permute is the same, and
2365 // if the value doesn't reference the second vector.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002366 unsigned NumElems = N->getNumOperands();
2367 SDOperand ElementBase;
2368 unsigned i = 0;
2369 for (; i != NumElems; ++i) {
2370 SDOperand Elt = N->getOperand(i);
2371 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt)) {
2372 ElementBase = Elt;
2373 break;
2374 }
2375 }
2376
2377 if (!ElementBase.Val)
2378 return false;
2379
2380 for (; i != NumElems; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002381 SDOperand Arg = N->getOperand(i);
2382 if (Arg.getOpcode() == ISD::UNDEF) continue;
2383 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002384 if (Arg != ElementBase) return false;
Evan Chengd097e672006-03-22 02:53:00 +00002385 }
2386
2387 // Make sure it is a splat of the first vector operand.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002388 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
Evan Chengd097e672006-03-22 02:53:00 +00002389}
2390
Evan Cheng5022b342006-04-17 20:43:08 +00002391/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2392/// a splat of a single element and it's a 2 or 4 element mask.
2393bool X86::isSplatMask(SDNode *N) {
2394 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2395
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002396 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
Evan Cheng5022b342006-04-17 20:43:08 +00002397 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2398 return false;
2399 return ::isSplatMask(N);
2400}
2401
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002402/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2403/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2404/// instructions.
2405unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002406 unsigned NumOperands = N->getNumOperands();
2407 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2408 unsigned Mask = 0;
Evan Cheng8160fd32006-03-28 23:41:33 +00002409 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002410 unsigned Val = 0;
2411 SDOperand Arg = N->getOperand(NumOperands-i-1);
2412 if (Arg.getOpcode() != ISD::UNDEF)
2413 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengd27fb3e2006-03-24 01:18:28 +00002414 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002415 Mask |= Val;
Evan Cheng8160fd32006-03-28 23:41:33 +00002416 if (i != NumOperands - 1)
2417 Mask <<= Shift;
2418 }
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002419
2420 return Mask;
2421}
2422
Evan Chengb7fedff2006-03-29 23:07:14 +00002423/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2424/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2425/// instructions.
2426unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2427 unsigned Mask = 0;
2428 // 8 nodes, but we only care about the last 4.
2429 for (unsigned i = 7; i >= 4; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002430 unsigned Val = 0;
2431 SDOperand Arg = N->getOperand(i);
2432 if (Arg.getOpcode() != ISD::UNDEF)
2433 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002434 Mask |= (Val - 4);
2435 if (i != 4)
2436 Mask <<= 2;
2437 }
2438
2439 return Mask;
2440}
2441
2442/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2443/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2444/// instructions.
2445unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2446 unsigned Mask = 0;
2447 // 8 nodes, but we only care about the first 4.
2448 for (int i = 3; i >= 0; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002449 unsigned Val = 0;
2450 SDOperand Arg = N->getOperand(i);
2451 if (Arg.getOpcode() != ISD::UNDEF)
2452 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002453 Mask |= Val;
2454 if (i != 0)
2455 Mask <<= 2;
2456 }
2457
2458 return Mask;
2459}
2460
Evan Cheng59a63552006-04-05 01:47:37 +00002461/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2462/// specifies a 8 element shuffle that can be broken into a pair of
2463/// PSHUFHW and PSHUFLW.
2464static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2465 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2466
2467 if (N->getNumOperands() != 8)
2468 return false;
2469
2470 // Lower quadword shuffled.
2471 for (unsigned i = 0; i != 4; ++i) {
2472 SDOperand Arg = N->getOperand(i);
2473 if (Arg.getOpcode() == ISD::UNDEF) continue;
2474 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2475 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2476 if (Val > 4)
2477 return false;
2478 }
2479
2480 // Upper quadword shuffled.
2481 for (unsigned i = 4; i != 8; ++i) {
2482 SDOperand Arg = N->getOperand(i);
2483 if (Arg.getOpcode() == ISD::UNDEF) continue;
2484 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2485 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2486 if (Val < 4 || Val > 7)
2487 return false;
2488 }
2489
2490 return true;
2491}
2492
Evan Chengc995b452006-04-06 23:23:56 +00002493/// CommuteVectorShuffle - Swap vector_shuffle operandsas well as
2494/// values in ther permute mask.
2495static SDOperand CommuteVectorShuffle(SDOperand Op, SelectionDAG &DAG) {
2496 SDOperand V1 = Op.getOperand(0);
2497 SDOperand V2 = Op.getOperand(1);
2498 SDOperand Mask = Op.getOperand(2);
2499 MVT::ValueType VT = Op.getValueType();
2500 MVT::ValueType MaskVT = Mask.getValueType();
2501 MVT::ValueType EltVT = MVT::getVectorBaseType(MaskVT);
2502 unsigned NumElems = Mask.getNumOperands();
2503 std::vector<SDOperand> MaskVec;
2504
2505 for (unsigned i = 0; i != NumElems; ++i) {
2506 SDOperand Arg = Mask.getOperand(i);
Evan Chenga3caaee2006-04-19 22:48:17 +00002507 if (Arg.getOpcode() == ISD::UNDEF) {
2508 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2509 continue;
2510 }
Evan Chengc995b452006-04-06 23:23:56 +00002511 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2512 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2513 if (Val < NumElems)
2514 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2515 else
2516 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2517 }
2518
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002519 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Chengc995b452006-04-06 23:23:56 +00002520 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V2, V1, Mask);
2521}
2522
Evan Cheng7855e4d2006-04-19 20:35:22 +00002523/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2524/// match movhlps. The lower half elements should come from upper half of
2525/// V1 (and in order), and the upper half elements should come from the upper
2526/// half of V2 (and in order).
2527static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2528 unsigned NumElems = Mask->getNumOperands();
2529 if (NumElems != 4)
2530 return false;
2531 for (unsigned i = 0, e = 2; i != e; ++i)
2532 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2533 return false;
2534 for (unsigned i = 2; i != 4; ++i)
2535 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2536 return false;
2537 return true;
2538}
2539
Evan Chengc995b452006-04-06 23:23:56 +00002540/// isScalarLoadToVector - Returns true if the node is a scalar load that
2541/// is promoted to a vector.
Evan Cheng7855e4d2006-04-19 20:35:22 +00002542static inline bool isScalarLoadToVector(SDNode *N) {
2543 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
2544 N = N->getOperand(0).Val;
2545 return (N->getOpcode() == ISD::LOAD);
Evan Chengc995b452006-04-06 23:23:56 +00002546 }
2547 return false;
2548}
2549
Evan Cheng7855e4d2006-04-19 20:35:22 +00002550/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2551/// match movlp{s|d}. The lower half elements should come from lower half of
2552/// V1 (and in order), and the upper half elements should come from the upper
2553/// half of V2 (and in order). And since V1 will become the source of the
2554/// MOVLP, it must be either a vector load or a scalar load to vector.
2555static bool ShouldXformToMOVLP(SDNode *V1, SDNode *Mask) {
2556 if (V1->getOpcode() != ISD::LOAD && !isScalarLoadToVector(V1))
2557 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002558
Evan Cheng7855e4d2006-04-19 20:35:22 +00002559 unsigned NumElems = Mask->getNumOperands();
2560 if (NumElems != 2 && NumElems != 4)
2561 return false;
2562 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2563 if (!isUndefOrEqual(Mask->getOperand(i), i))
2564 return false;
2565 for (unsigned i = NumElems/2; i != NumElems; ++i)
2566 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2567 return false;
2568 return true;
Evan Chengc995b452006-04-06 23:23:56 +00002569}
2570
Evan Cheng60f0b892006-04-20 08:58:49 +00002571/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2572/// all the same.
2573static bool isSplatVector(SDNode *N) {
2574 if (N->getOpcode() != ISD::BUILD_VECTOR)
2575 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002576
Evan Cheng60f0b892006-04-20 08:58:49 +00002577 SDOperand SplatValue = N->getOperand(0);
2578 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2579 if (N->getOperand(i) != SplatValue)
Evan Chengc995b452006-04-06 23:23:56 +00002580 return false;
2581 return true;
2582}
2583
Evan Cheng89c5d042006-09-08 01:50:06 +00002584/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2585/// to an undef.
2586static bool isUndefShuffle(SDNode *N) {
2587 if (N->getOpcode() != ISD::BUILD_VECTOR)
2588 return false;
2589
2590 SDOperand V1 = N->getOperand(0);
2591 SDOperand V2 = N->getOperand(1);
2592 SDOperand Mask = N->getOperand(2);
2593 unsigned NumElems = Mask.getNumOperands();
2594 for (unsigned i = 0; i != NumElems; ++i) {
2595 SDOperand Arg = Mask.getOperand(i);
2596 if (Arg.getOpcode() != ISD::UNDEF) {
2597 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2598 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2599 return false;
2600 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2601 return false;
2602 }
2603 }
2604 return true;
2605}
2606
Evan Cheng60f0b892006-04-20 08:58:49 +00002607/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2608/// that point to V2 points to its first element.
2609static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
2610 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2611
2612 bool Changed = false;
2613 std::vector<SDOperand> MaskVec;
2614 unsigned NumElems = Mask.getNumOperands();
2615 for (unsigned i = 0; i != NumElems; ++i) {
2616 SDOperand Arg = Mask.getOperand(i);
2617 if (Arg.getOpcode() != ISD::UNDEF) {
2618 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2619 if (Val > NumElems) {
2620 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2621 Changed = true;
2622 }
2623 }
2624 MaskVec.push_back(Arg);
2625 }
2626
2627 if (Changed)
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002628 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2629 &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002630 return Mask;
2631}
2632
Evan Chenge8b51802006-04-21 01:05:10 +00002633/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2634/// operation of specified width.
2635static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002636 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2637 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2638
2639 std::vector<SDOperand> MaskVec;
2640 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2641 for (unsigned i = 1; i != NumElems; ++i)
2642 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002643 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002644}
2645
Evan Cheng5022b342006-04-17 20:43:08 +00002646/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2647/// of specified width.
2648static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
2649 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2650 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2651 std::vector<SDOperand> MaskVec;
2652 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2653 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2654 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2655 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002656 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng5022b342006-04-17 20:43:08 +00002657}
2658
Evan Cheng60f0b892006-04-20 08:58:49 +00002659/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2660/// of specified width.
2661static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
2662 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2663 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2664 unsigned Half = NumElems/2;
2665 std::vector<SDOperand> MaskVec;
2666 for (unsigned i = 0; i != Half; ++i) {
2667 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2668 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2669 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002670 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002671}
2672
Evan Chenge8b51802006-04-21 01:05:10 +00002673/// getZeroVector - Returns a vector of specified type with all zero elements.
2674///
2675static SDOperand getZeroVector(MVT::ValueType VT, SelectionDAG &DAG) {
2676 assert(MVT::isVector(VT) && "Expected a vector type");
2677 unsigned NumElems = getVectorNumElements(VT);
2678 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2679 bool isFP = MVT::isFloatingPoint(EVT);
2680 SDOperand Zero = isFP ? DAG.getConstantFP(0.0, EVT) : DAG.getConstant(0, EVT);
2681 std::vector<SDOperand> ZeroVec(NumElems, Zero);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002682 return DAG.getNode(ISD::BUILD_VECTOR, VT, &ZeroVec[0], ZeroVec.size());
Evan Chenge8b51802006-04-21 01:05:10 +00002683}
2684
Evan Cheng5022b342006-04-17 20:43:08 +00002685/// PromoteSplat - Promote a splat of v8i16 or v16i8 to v4i32.
2686///
2687static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG) {
2688 SDOperand V1 = Op.getOperand(0);
Evan Chenge8b51802006-04-21 01:05:10 +00002689 SDOperand Mask = Op.getOperand(2);
Evan Cheng5022b342006-04-17 20:43:08 +00002690 MVT::ValueType VT = Op.getValueType();
Evan Chenge8b51802006-04-21 01:05:10 +00002691 unsigned NumElems = Mask.getNumOperands();
2692 Mask = getUnpacklMask(NumElems, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002693 while (NumElems != 4) {
Evan Chenge8b51802006-04-21 01:05:10 +00002694 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002695 NumElems >>= 1;
2696 }
2697 V1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, V1);
2698
2699 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Evan Chenge8b51802006-04-21 01:05:10 +00002700 Mask = getZeroVector(MaskVT, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002701 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, V1,
Evan Chenge8b51802006-04-21 01:05:10 +00002702 DAG.getNode(ISD::UNDEF, MVT::v4i32), Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002703 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2704}
2705
Evan Chenge8b51802006-04-21 01:05:10 +00002706/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2707/// constant +0.0.
2708static inline bool isZeroNode(SDOperand Elt) {
2709 return ((isa<ConstantSDNode>(Elt) &&
2710 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2711 (isa<ConstantFPSDNode>(Elt) &&
2712 cast<ConstantFPSDNode>(Elt)->isExactlyValue(0.0)));
2713}
2714
Evan Cheng14215c32006-04-21 23:03:30 +00002715/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
2716/// vector and zero or undef vector.
2717static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, MVT::ValueType VT,
Evan Chenge8b51802006-04-21 01:05:10 +00002718 unsigned NumElems, unsigned Idx,
Evan Cheng14215c32006-04-21 23:03:30 +00002719 bool isZero, SelectionDAG &DAG) {
2720 SDOperand V1 = isZero ? getZeroVector(VT, DAG) : DAG.getNode(ISD::UNDEF, VT);
Evan Chenge8b51802006-04-21 01:05:10 +00002721 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2722 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
2723 SDOperand Zero = DAG.getConstant(0, EVT);
2724 std::vector<SDOperand> MaskVec(NumElems, Zero);
2725 MaskVec[Idx] = DAG.getConstant(NumElems, EVT);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002726 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2727 &MaskVec[0], MaskVec.size());
Evan Cheng14215c32006-04-21 23:03:30 +00002728 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chenge8b51802006-04-21 01:05:10 +00002729}
2730
Evan Chengb0461082006-04-24 18:01:45 +00002731/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
2732///
2733static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
2734 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002735 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002736 if (NumNonZero > 8)
2737 return SDOperand();
2738
2739 SDOperand V(0, 0);
2740 bool First = true;
2741 for (unsigned i = 0; i < 16; ++i) {
2742 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
2743 if (ThisIsNonZero && First) {
2744 if (NumZero)
2745 V = getZeroVector(MVT::v8i16, DAG);
2746 else
2747 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2748 First = false;
2749 }
2750
2751 if ((i & 1) != 0) {
2752 SDOperand ThisElt(0, 0), LastElt(0, 0);
2753 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
2754 if (LastIsNonZero) {
2755 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
2756 }
2757 if (ThisIsNonZero) {
2758 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
2759 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
2760 ThisElt, DAG.getConstant(8, MVT::i8));
2761 if (LastIsNonZero)
2762 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
2763 } else
2764 ThisElt = LastElt;
2765
2766 if (ThisElt.Val)
2767 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002768 DAG.getConstant(i/2, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002769 }
2770 }
2771
2772 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
2773}
2774
2775/// LowerBuildVectorv16i8 - Custom lower build_vector of v8i16.
2776///
2777static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
2778 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002779 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002780 if (NumNonZero > 4)
2781 return SDOperand();
2782
2783 SDOperand V(0, 0);
2784 bool First = true;
2785 for (unsigned i = 0; i < 8; ++i) {
2786 bool isNonZero = (NonZeros & (1 << i)) != 0;
2787 if (isNonZero) {
2788 if (First) {
2789 if (NumZero)
2790 V = getZeroVector(MVT::v8i16, DAG);
2791 else
2792 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2793 First = false;
2794 }
2795 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002796 DAG.getConstant(i, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002797 }
2798 }
2799
2800 return V;
2801}
2802
Evan Chenga9467aa2006-04-25 20:13:52 +00002803SDOperand
2804X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2805 // All zero's are handled with pxor.
2806 if (ISD::isBuildVectorAllZeros(Op.Val))
2807 return Op;
2808
2809 // All one's are handled with pcmpeqd.
2810 if (ISD::isBuildVectorAllOnes(Op.Val))
2811 return Op;
2812
2813 MVT::ValueType VT = Op.getValueType();
2814 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2815 unsigned EVTBits = MVT::getSizeInBits(EVT);
2816
2817 unsigned NumElems = Op.getNumOperands();
2818 unsigned NumZero = 0;
2819 unsigned NumNonZero = 0;
2820 unsigned NonZeros = 0;
2821 std::set<SDOperand> Values;
2822 for (unsigned i = 0; i < NumElems; ++i) {
2823 SDOperand Elt = Op.getOperand(i);
2824 if (Elt.getOpcode() != ISD::UNDEF) {
2825 Values.insert(Elt);
2826 if (isZeroNode(Elt))
2827 NumZero++;
2828 else {
2829 NonZeros |= (1 << i);
2830 NumNonZero++;
2831 }
2832 }
2833 }
2834
2835 if (NumNonZero == 0)
2836 // Must be a mix of zero and undef. Return a zero vector.
2837 return getZeroVector(VT, DAG);
2838
2839 // Splat is obviously ok. Let legalizer expand it to a shuffle.
2840 if (Values.size() == 1)
2841 return SDOperand();
2842
2843 // Special case for single non-zero element.
2844 if (NumNonZero == 1) {
2845 unsigned Idx = CountTrailingZeros_32(NonZeros);
2846 SDOperand Item = Op.getOperand(Idx);
2847 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
2848 if (Idx == 0)
2849 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
2850 return getShuffleVectorZeroOrUndef(Item, VT, NumElems, Idx,
2851 NumZero > 0, DAG);
2852
2853 if (EVTBits == 32) {
2854 // Turn it into a shuffle of zero and zero-extended scalar to vector.
2855 Item = getShuffleVectorZeroOrUndef(Item, VT, NumElems, 0, NumZero > 0,
2856 DAG);
2857 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2858 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
2859 std::vector<SDOperand> MaskVec;
2860 for (unsigned i = 0; i < NumElems; i++)
2861 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002862 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2863 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002864 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
2865 DAG.getNode(ISD::UNDEF, VT), Mask);
2866 }
2867 }
2868
2869 // Let legalizer expand 2-widde build_vector's.
2870 if (EVTBits == 64)
2871 return SDOperand();
2872
2873 // If element VT is < 32 bits, convert it to inserts into a zero vector.
2874 if (EVTBits == 8) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002875 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
2876 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002877 if (V.Val) return V;
2878 }
2879
2880 if (EVTBits == 16) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002881 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
2882 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002883 if (V.Val) return V;
2884 }
2885
2886 // If element VT is == 32 bits, turn it into a number of shuffles.
2887 std::vector<SDOperand> V(NumElems);
2888 if (NumElems == 4 && NumZero > 0) {
2889 for (unsigned i = 0; i < 4; ++i) {
2890 bool isZero = !(NonZeros & (1 << i));
2891 if (isZero)
2892 V[i] = getZeroVector(VT, DAG);
2893 else
2894 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2895 }
2896
2897 for (unsigned i = 0; i < 2; ++i) {
2898 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
2899 default: break;
2900 case 0:
2901 V[i] = V[i*2]; // Must be a zero vector.
2902 break;
2903 case 1:
2904 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
2905 getMOVLMask(NumElems, DAG));
2906 break;
2907 case 2:
2908 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2909 getMOVLMask(NumElems, DAG));
2910 break;
2911 case 3:
2912 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2913 getUnpacklMask(NumElems, DAG));
2914 break;
2915 }
2916 }
2917
Evan Cheng9fee4422006-05-16 07:21:53 +00002918 // Take advantage of the fact GR32 to VR128 scalar_to_vector (i.e. movd)
Evan Chenga9467aa2006-04-25 20:13:52 +00002919 // clears the upper bits.
2920 // FIXME: we can do the same for v4f32 case when we know both parts of
2921 // the lower half come from scalar_to_vector (loadf32). We should do
2922 // that in post legalizer dag combiner with target specific hooks.
2923 if (MVT::isInteger(EVT) && (NonZeros & (0x3 << 2)) == 0)
2924 return V[0];
2925 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2926 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
2927 std::vector<SDOperand> MaskVec;
2928 bool Reverse = (NonZeros & 0x3) == 2;
2929 for (unsigned i = 0; i < 2; ++i)
2930 if (Reverse)
2931 MaskVec.push_back(DAG.getConstant(1-i, EVT));
2932 else
2933 MaskVec.push_back(DAG.getConstant(i, EVT));
2934 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
2935 for (unsigned i = 0; i < 2; ++i)
2936 if (Reverse)
2937 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
2938 else
2939 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Chris Lattnered728e82006-08-11 17:38:39 +00002940 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2941 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002942 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
2943 }
2944
2945 if (Values.size() > 2) {
2946 // Expand into a number of unpckl*.
2947 // e.g. for v4f32
2948 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
2949 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
2950 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
2951 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
2952 for (unsigned i = 0; i < NumElems; ++i)
2953 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2954 NumElems >>= 1;
2955 while (NumElems != 0) {
2956 for (unsigned i = 0; i < NumElems; ++i)
2957 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
2958 UnpckMask);
2959 NumElems >>= 1;
2960 }
2961 return V[0];
2962 }
2963
2964 return SDOperand();
2965}
2966
2967SDOperand
2968X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
2969 SDOperand V1 = Op.getOperand(0);
2970 SDOperand V2 = Op.getOperand(1);
2971 SDOperand PermMask = Op.getOperand(2);
2972 MVT::ValueType VT = Op.getValueType();
2973 unsigned NumElems = PermMask.getNumOperands();
2974 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
2975 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
2976
Evan Cheng89c5d042006-09-08 01:50:06 +00002977 if (isUndefShuffle(Op.Val))
2978 return DAG.getNode(ISD::UNDEF, VT);
2979
Evan Chenga9467aa2006-04-25 20:13:52 +00002980 if (isSplatMask(PermMask.Val)) {
2981 if (NumElems <= 4) return Op;
2982 // Promote it to a v4i32 splat.
2983 return PromoteSplat(Op, DAG);
2984 }
2985
2986 if (X86::isMOVLMask(PermMask.Val))
2987 return (V1IsUndef) ? V2 : Op;
2988
2989 if (X86::isMOVSHDUPMask(PermMask.Val) ||
2990 X86::isMOVSLDUPMask(PermMask.Val) ||
2991 X86::isMOVHLPSMask(PermMask.Val) ||
2992 X86::isMOVHPMask(PermMask.Val) ||
2993 X86::isMOVLPMask(PermMask.Val))
2994 return Op;
2995
2996 if (ShouldXformToMOVHLPS(PermMask.Val) ||
2997 ShouldXformToMOVLP(V1.Val, PermMask.Val))
2998 return CommuteVectorShuffle(Op, DAG);
2999
Evan Cheng89c5d042006-09-08 01:50:06 +00003000 bool V1IsSplat = isSplatVector(V1.Val);
3001 bool V2IsSplat = isSplatVector(V2.Val);
3002 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003003 Op = CommuteVectorShuffle(Op, DAG);
3004 V1 = Op.getOperand(0);
3005 V2 = Op.getOperand(1);
3006 PermMask = Op.getOperand(2);
Evan Cheng89c5d042006-09-08 01:50:06 +00003007 std::swap(V1IsSplat, V2IsSplat);
3008 std::swap(V1IsUndef, V2IsUndef);
Evan Chenga9467aa2006-04-25 20:13:52 +00003009 }
3010
Evan Cheng89c5d042006-09-08 01:50:06 +00003011 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003012 if (V2IsUndef) return V1;
3013 Op = CommuteVectorShuffle(Op, DAG);
3014 V1 = Op.getOperand(0);
3015 V2 = Op.getOperand(1);
3016 PermMask = Op.getOperand(2);
3017 if (V2IsSplat) {
3018 // V2 is a splat, so the mask may be malformed. That is, it may point
3019 // to any V2 element. The instruction selectior won't like this. Get
3020 // a corrected mask and commute to form a proper MOVS{S|D}.
3021 SDOperand NewMask = getMOVLMask(NumElems, DAG);
3022 if (NewMask.Val != PermMask.Val)
3023 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3024 }
3025 return Op;
3026 }
3027
3028 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3029 X86::isUNPCKLMask(PermMask.Val) ||
3030 X86::isUNPCKHMask(PermMask.Val))
3031 return Op;
3032
3033 if (V2IsSplat) {
3034 // Normalize mask so all entries that point to V2 points to its first
3035 // element then try to match unpck{h|l} again. If match, return a
3036 // new vector_shuffle with the corrected mask.
3037 SDOperand NewMask = NormalizeMask(PermMask, DAG);
3038 if (NewMask.Val != PermMask.Val) {
3039 if (X86::isUNPCKLMask(PermMask.Val, true)) {
3040 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
3041 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3042 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
3043 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
3044 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3045 }
3046 }
3047 }
3048
3049 // Normalize the node to match x86 shuffle ops if needed
3050 if (V2.getOpcode() != ISD::UNDEF)
3051 if (isCommutedSHUFP(PermMask.Val)) {
3052 Op = CommuteVectorShuffle(Op, DAG);
3053 V1 = Op.getOperand(0);
3054 V2 = Op.getOperand(1);
3055 PermMask = Op.getOperand(2);
3056 }
3057
3058 // If VT is integer, try PSHUF* first, then SHUFP*.
3059 if (MVT::isInteger(VT)) {
3060 if (X86::isPSHUFDMask(PermMask.Val) ||
3061 X86::isPSHUFHWMask(PermMask.Val) ||
3062 X86::isPSHUFLWMask(PermMask.Val)) {
3063 if (V2.getOpcode() != ISD::UNDEF)
3064 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3065 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3066 return Op;
3067 }
3068
3069 if (X86::isSHUFPMask(PermMask.Val))
3070 return Op;
3071
3072 // Handle v8i16 shuffle high / low shuffle node pair.
3073 if (VT == MVT::v8i16 && isPSHUFHW_PSHUFLWMask(PermMask.Val)) {
3074 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3075 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
3076 std::vector<SDOperand> MaskVec;
3077 for (unsigned i = 0; i != 4; ++i)
3078 MaskVec.push_back(PermMask.getOperand(i));
3079 for (unsigned i = 4; i != 8; ++i)
3080 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnered728e82006-08-11 17:38:39 +00003081 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3082 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003083 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3084 MaskVec.clear();
3085 for (unsigned i = 0; i != 4; ++i)
3086 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3087 for (unsigned i = 4; i != 8; ++i)
3088 MaskVec.push_back(PermMask.getOperand(i));
Chris Lattnered728e82006-08-11 17:38:39 +00003089 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0],MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003090 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3091 }
3092 } else {
3093 // Floating point cases in the other order.
3094 if (X86::isSHUFPMask(PermMask.Val))
3095 return Op;
3096 if (X86::isPSHUFDMask(PermMask.Val) ||
3097 X86::isPSHUFHWMask(PermMask.Val) ||
3098 X86::isPSHUFLWMask(PermMask.Val)) {
3099 if (V2.getOpcode() != ISD::UNDEF)
3100 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3101 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3102 return Op;
3103 }
3104 }
3105
3106 if (NumElems == 4) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003107 MVT::ValueType MaskVT = PermMask.getValueType();
3108 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Evan Cheng3cd43622006-04-28 07:03:38 +00003109 std::vector<std::pair<int, int> > Locs;
3110 Locs.reserve(NumElems);
3111 std::vector<SDOperand> Mask1(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3112 std::vector<SDOperand> Mask2(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3113 unsigned NumHi = 0;
3114 unsigned NumLo = 0;
3115 // If no more than two elements come from either vector. This can be
3116 // implemented with two shuffles. First shuffle gather the elements.
3117 // The second shuffle, which takes the first shuffle as both of its
3118 // vector operands, put the elements into the right order.
3119 for (unsigned i = 0; i != NumElems; ++i) {
3120 SDOperand Elt = PermMask.getOperand(i);
3121 if (Elt.getOpcode() == ISD::UNDEF) {
3122 Locs[i] = std::make_pair(-1, -1);
3123 } else {
3124 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
3125 if (Val < NumElems) {
3126 Locs[i] = std::make_pair(0, NumLo);
3127 Mask1[NumLo] = Elt;
3128 NumLo++;
3129 } else {
3130 Locs[i] = std::make_pair(1, NumHi);
3131 if (2+NumHi < NumElems)
3132 Mask1[2+NumHi] = Elt;
3133 NumHi++;
3134 }
3135 }
3136 }
3137 if (NumLo <= 2 && NumHi <= 2) {
3138 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003139 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3140 &Mask1[0], Mask1.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003141 for (unsigned i = 0; i != NumElems; ++i) {
3142 if (Locs[i].first == -1)
3143 continue;
3144 else {
3145 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
3146 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
3147 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3148 }
3149 }
3150
3151 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
Chris Lattnered728e82006-08-11 17:38:39 +00003152 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3153 &Mask2[0], Mask2.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003154 }
3155
3156 // Break it into (shuffle shuffle_hi, shuffle_lo).
3157 Locs.clear();
Evan Chenga9467aa2006-04-25 20:13:52 +00003158 std::vector<SDOperand> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3159 std::vector<SDOperand> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3160 std::vector<SDOperand> *MaskPtr = &LoMask;
3161 unsigned MaskIdx = 0;
3162 unsigned LoIdx = 0;
3163 unsigned HiIdx = NumElems/2;
3164 for (unsigned i = 0; i != NumElems; ++i) {
3165 if (i == NumElems/2) {
3166 MaskPtr = &HiMask;
3167 MaskIdx = 1;
3168 LoIdx = 0;
3169 HiIdx = NumElems/2;
3170 }
3171 SDOperand Elt = PermMask.getOperand(i);
3172 if (Elt.getOpcode() == ISD::UNDEF) {
3173 Locs[i] = std::make_pair(-1, -1);
3174 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
3175 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3176 (*MaskPtr)[LoIdx] = Elt;
3177 LoIdx++;
3178 } else {
3179 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3180 (*MaskPtr)[HiIdx] = Elt;
3181 HiIdx++;
3182 }
3183 }
3184
Chris Lattner3d826992006-05-16 06:45:34 +00003185 SDOperand LoShuffle =
3186 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003187 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3188 &LoMask[0], LoMask.size()));
Chris Lattner3d826992006-05-16 06:45:34 +00003189 SDOperand HiShuffle =
3190 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003191 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3192 &HiMask[0], HiMask.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003193 std::vector<SDOperand> MaskOps;
3194 for (unsigned i = 0; i != NumElems; ++i) {
3195 if (Locs[i].first == -1) {
3196 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3197 } else {
3198 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
3199 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3200 }
3201 }
3202 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
Chris Lattnered728e82006-08-11 17:38:39 +00003203 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3204 &MaskOps[0], MaskOps.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003205 }
3206
3207 return SDOperand();
3208}
3209
3210SDOperand
3211X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
3212 if (!isa<ConstantSDNode>(Op.getOperand(1)))
3213 return SDOperand();
3214
3215 MVT::ValueType VT = Op.getValueType();
3216 // TODO: handle v16i8.
3217 if (MVT::getSizeInBits(VT) == 16) {
3218 // Transform it so it match pextrw which produces a 32-bit result.
3219 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
3220 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
3221 Op.getOperand(0), Op.getOperand(1));
3222 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
3223 DAG.getValueType(VT));
3224 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
3225 } else if (MVT::getSizeInBits(VT) == 32) {
3226 SDOperand Vec = Op.getOperand(0);
3227 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3228 if (Idx == 0)
3229 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003230 // SHUFPS the element to the lowest double word, then movss.
3231 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Evan Chenga9467aa2006-04-25 20:13:52 +00003232 std::vector<SDOperand> IdxVec;
3233 IdxVec.push_back(DAG.getConstant(Idx, MVT::getVectorBaseType(MaskVT)));
3234 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3235 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3236 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003237 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3238 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003239 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
3240 Vec, Vec, Mask);
3241 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003242 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003243 } else if (MVT::getSizeInBits(VT) == 64) {
3244 SDOperand Vec = Op.getOperand(0);
3245 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3246 if (Idx == 0)
3247 return Op;
3248
3249 // UNPCKHPD the element to the lowest double word, then movsd.
3250 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
3251 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
3252 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
3253 std::vector<SDOperand> IdxVec;
3254 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorBaseType(MaskVT)));
3255 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003256 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3257 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003258 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
3259 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
3260 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003261 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003262 }
3263
3264 return SDOperand();
3265}
3266
3267SDOperand
3268X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003269 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
Evan Chenga9467aa2006-04-25 20:13:52 +00003270 // as its second argument.
3271 MVT::ValueType VT = Op.getValueType();
3272 MVT::ValueType BaseVT = MVT::getVectorBaseType(VT);
3273 SDOperand N0 = Op.getOperand(0);
3274 SDOperand N1 = Op.getOperand(1);
3275 SDOperand N2 = Op.getOperand(2);
3276 if (MVT::getSizeInBits(BaseVT) == 16) {
3277 if (N1.getValueType() != MVT::i32)
3278 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
3279 if (N2.getValueType() != MVT::i32)
3280 N2 = DAG.getConstant(cast<ConstantSDNode>(N2)->getValue(), MVT::i32);
3281 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
3282 } else if (MVT::getSizeInBits(BaseVT) == 32) {
3283 unsigned Idx = cast<ConstantSDNode>(N2)->getValue();
3284 if (Idx == 0) {
3285 // Use a movss.
3286 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, N1);
3287 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
3288 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
3289 std::vector<SDOperand> MaskVec;
3290 MaskVec.push_back(DAG.getConstant(4, BaseVT));
3291 for (unsigned i = 1; i <= 3; ++i)
3292 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3293 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, N0, N1,
Chris Lattnered728e82006-08-11 17:38:39 +00003294 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3295 &MaskVec[0], MaskVec.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003296 } else {
3297 // Use two pinsrw instructions to insert a 32 bit value.
3298 Idx <<= 1;
3299 if (MVT::isFloatingPoint(N1.getValueType())) {
3300 if (N1.getOpcode() == ISD::LOAD) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003301 // Just load directly from f32mem to GR32.
Evan Chenga9467aa2006-04-25 20:13:52 +00003302 N1 = DAG.getLoad(MVT::i32, N1.getOperand(0), N1.getOperand(1),
3303 N1.getOperand(2));
3304 } else {
3305 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4f32, N1);
3306 N1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, N1);
3307 N1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003308 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003309 }
3310 }
3311 N0 = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, N0);
3312 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003313 DAG.getConstant(Idx, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003314 N1 = DAG.getNode(ISD::SRL, MVT::i32, N1, DAG.getConstant(16, MVT::i8));
3315 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003316 DAG.getConstant(Idx+1, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003317 return DAG.getNode(ISD::BIT_CONVERT, VT, N0);
3318 }
3319 }
3320
3321 return SDOperand();
3322}
3323
3324SDOperand
3325X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
3326 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
3327 return DAG.getNode(X86ISD::S2VEC, Op.getValueType(), AnyExt);
3328}
3329
3330// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
3331// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
3332// one of the above mentioned nodes. It has to be wrapped because otherwise
3333// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
3334// be used to form addressing mode. These wrapped nodes will be selected
3335// into MOV32ri.
3336SDOperand
3337X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
3338 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
3339 SDOperand Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(),
Evan Cheng9a083a42006-09-12 21:04:05 +00003340 DAG.getTargetConstantPool(CP->getConstVal(),
3341 getPointerTy(),
3342 CP->getAlignment()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003343 if (Subtarget->isTargetDarwin()) {
3344 // With PIC, the address is actually $g + Offset.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003345 if (!Subtarget->is64Bit() &&
3346 getTargetMachine().getRelocationModel() == Reloc::PIC_)
Evan Chenga9467aa2006-04-25 20:13:52 +00003347 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3348 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()), Result);
3349 }
3350
3351 return Result;
3352}
3353
3354SDOperand
3355X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
3356 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
3357 SDOperand Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(),
Chris Lattner3d826992006-05-16 06:45:34 +00003358 DAG.getTargetGlobalAddress(GV,
3359 getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003360 if (Subtarget->isTargetDarwin()) {
3361 // With PIC, the address is actually $g + Offset.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003362 if (!Subtarget->is64Bit() &&
3363 getTargetMachine().getRelocationModel() == Reloc::PIC_)
Evan Chenga9467aa2006-04-25 20:13:52 +00003364 Result = DAG.getNode(ISD::ADD, getPointerTy(),
Chris Lattner3d826992006-05-16 06:45:34 +00003365 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3366 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003367
3368 // For Darwin, external and weak symbols are indirect, so we want to load
3369 // the value at address GV, not the value of GV itself. This means that
3370 // the GlobalAddress must be in the base or index register of the address,
3371 // not the GV offset field.
3372 if (getTargetMachine().getRelocationModel() != Reloc::Static &&
3373 DarwinGVRequiresExtraLoad(GV))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003374 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(),
Evan Chenga9467aa2006-04-25 20:13:52 +00003375 Result, DAG.getSrcValue(NULL));
3376 }
3377
3378 return Result;
3379}
3380
3381SDOperand
3382X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
3383 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
3384 SDOperand Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(),
Chris Lattner3d826992006-05-16 06:45:34 +00003385 DAG.getTargetExternalSymbol(Sym,
3386 getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003387 if (Subtarget->isTargetDarwin()) {
3388 // With PIC, the address is actually $g + Offset.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003389 if (!Subtarget->is64Bit() &&
3390 getTargetMachine().getRelocationModel() == Reloc::PIC_)
Evan Chenga9467aa2006-04-25 20:13:52 +00003391 Result = DAG.getNode(ISD::ADD, getPointerTy(),
Chris Lattner3d826992006-05-16 06:45:34 +00003392 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3393 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003394 }
3395
3396 return Result;
3397}
3398
3399SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9c249c32006-01-09 18:33:28 +00003400 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
3401 "Not an i64 shift!");
3402 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
3403 SDOperand ShOpLo = Op.getOperand(0);
3404 SDOperand ShOpHi = Op.getOperand(1);
3405 SDOperand ShAmt = Op.getOperand(2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003406 SDOperand Tmp1 = isSRA ?
3407 DAG.getNode(ISD::SRA, MVT::i32, ShOpHi, DAG.getConstant(31, MVT::i8)) :
3408 DAG.getConstant(0, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003409
3410 SDOperand Tmp2, Tmp3;
3411 if (Op.getOpcode() == ISD::SHL_PARTS) {
3412 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
3413 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
3414 } else {
3415 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
Evan Cheng267ba592006-01-19 01:46:14 +00003416 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, MVT::i32, ShOpHi, ShAmt);
Evan Cheng9c249c32006-01-09 18:33:28 +00003417 }
3418
Evan Cheng4259a0f2006-09-11 02:19:56 +00003419 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3420 SDOperand AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
3421 DAG.getConstant(32, MVT::i8));
3422 SDOperand COps[]={DAG.getEntryNode(), AndNode, DAG.getConstant(0, MVT::i8)};
3423 SDOperand InFlag = DAG.getNode(X86ISD::CMP, VTs, 2, COps, 3).getValue(1);
Evan Cheng9c249c32006-01-09 18:33:28 +00003424
3425 SDOperand Hi, Lo;
Evan Cheng77fa9192006-01-09 20:49:21 +00003426 SDOperand CC = DAG.getConstant(X86ISD::COND_NE, MVT::i8);
Evan Cheng9c249c32006-01-09 18:33:28 +00003427
Evan Cheng4259a0f2006-09-11 02:19:56 +00003428 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::Flag);
3429 SmallVector<SDOperand, 4> Ops;
Evan Cheng9c249c32006-01-09 18:33:28 +00003430 if (Op.getOpcode() == ISD::SHL_PARTS) {
3431 Ops.push_back(Tmp2);
3432 Ops.push_back(Tmp3);
3433 Ops.push_back(CC);
3434 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003435 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003436 InFlag = Hi.getValue(1);
3437
3438 Ops.clear();
3439 Ops.push_back(Tmp3);
3440 Ops.push_back(Tmp1);
3441 Ops.push_back(CC);
3442 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003443 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003444 } else {
3445 Ops.push_back(Tmp2);
3446 Ops.push_back(Tmp3);
3447 Ops.push_back(CC);
Evan Cheng12181af2006-01-09 22:29:54 +00003448 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003449 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003450 InFlag = Lo.getValue(1);
3451
3452 Ops.clear();
3453 Ops.push_back(Tmp3);
3454 Ops.push_back(Tmp1);
3455 Ops.push_back(CC);
3456 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003457 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003458 }
3459
Evan Cheng4259a0f2006-09-11 02:19:56 +00003460 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003461 Ops.clear();
3462 Ops.push_back(Lo);
3463 Ops.push_back(Hi);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003464 return DAG.getNode(ISD::MERGE_VALUES, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003465}
Evan Cheng6305e502006-01-12 22:54:21 +00003466
Evan Chenga9467aa2006-04-25 20:13:52 +00003467SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
3468 assert(Op.getOperand(0).getValueType() <= MVT::i64 &&
3469 Op.getOperand(0).getValueType() >= MVT::i16 &&
3470 "Unknown SINT_TO_FP to lower!");
3471
3472 SDOperand Result;
3473 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
3474 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
3475 MachineFunction &MF = DAG.getMachineFunction();
3476 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
3477 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3478 SDOperand Chain = DAG.getNode(ISD::STORE, MVT::Other,
3479 DAG.getEntryNode(), Op.getOperand(0),
3480 StackSlot, DAG.getSrcValue(NULL));
3481
3482 // Build the FILD
3483 std::vector<MVT::ValueType> Tys;
3484 Tys.push_back(MVT::f64);
3485 Tys.push_back(MVT::Other);
3486 if (X86ScalarSSE) Tys.push_back(MVT::Flag);
3487 std::vector<SDOperand> Ops;
3488 Ops.push_back(Chain);
3489 Ops.push_back(StackSlot);
3490 Ops.push_back(DAG.getValueType(SrcVT));
3491 Result = DAG.getNode(X86ScalarSSE ? X86ISD::FILD_FLAG :X86ISD::FILD,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003492 Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003493
3494 if (X86ScalarSSE) {
3495 Chain = Result.getValue(1);
3496 SDOperand InFlag = Result.getValue(2);
3497
3498 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
3499 // shouldn't be necessary except that RFP cannot be live across
3500 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattner76ac0682005-11-15 00:40:23 +00003501 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenga9467aa2006-04-25 20:13:52 +00003502 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Chris Lattner76ac0682005-11-15 00:40:23 +00003503 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Cheng6305e502006-01-12 22:54:21 +00003504 std::vector<MVT::ValueType> Tys;
Evan Cheng5b97fcf2006-01-30 08:02:57 +00003505 Tys.push_back(MVT::Other);
Chris Lattner76ac0682005-11-15 00:40:23 +00003506 std::vector<SDOperand> Ops;
Evan Cheng6305e502006-01-12 22:54:21 +00003507 Ops.push_back(Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003508 Ops.push_back(Result);
Chris Lattner76ac0682005-11-15 00:40:23 +00003509 Ops.push_back(StackSlot);
Evan Chenga9467aa2006-04-25 20:13:52 +00003510 Ops.push_back(DAG.getValueType(Op.getValueType()));
3511 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003512 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003513 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot,
3514 DAG.getSrcValue(NULL));
Chris Lattner76ac0682005-11-15 00:40:23 +00003515 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003516
Evan Chenga9467aa2006-04-25 20:13:52 +00003517 return Result;
3518}
3519
3520SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
3521 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
3522 "Unknown FP_TO_SINT to lower!");
3523 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
3524 // stack slot.
3525 MachineFunction &MF = DAG.getMachineFunction();
3526 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
3527 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3528 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3529
3530 unsigned Opc;
3531 switch (Op.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00003532 default: assert(0 && "Invalid FP_TO_SINT to lower!");
3533 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
3534 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
3535 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Chenga9467aa2006-04-25 20:13:52 +00003536 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003537
Evan Chenga9467aa2006-04-25 20:13:52 +00003538 SDOperand Chain = DAG.getEntryNode();
3539 SDOperand Value = Op.getOperand(0);
3540 if (X86ScalarSSE) {
3541 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
3542 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Value, StackSlot,
3543 DAG.getSrcValue(0));
3544 std::vector<MVT::ValueType> Tys;
3545 Tys.push_back(MVT::f64);
3546 Tys.push_back(MVT::Other);
Chris Lattner76ac0682005-11-15 00:40:23 +00003547 std::vector<SDOperand> Ops;
Evan Cheng5b97fcf2006-01-30 08:02:57 +00003548 Ops.push_back(Chain);
Chris Lattner76ac0682005-11-15 00:40:23 +00003549 Ops.push_back(StackSlot);
Evan Chenga9467aa2006-04-25 20:13:52 +00003550 Ops.push_back(DAG.getValueType(Op.getOperand(0).getValueType()));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003551 Value = DAG.getNode(X86ISD::FLD, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003552 Chain = Value.getValue(1);
3553 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3554 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3555 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003556
Evan Chenga9467aa2006-04-25 20:13:52 +00003557 // Build the FP_TO_INT*_IN_MEM
3558 std::vector<SDOperand> Ops;
3559 Ops.push_back(Chain);
3560 Ops.push_back(Value);
3561 Ops.push_back(StackSlot);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003562 SDOperand FIST = DAG.getNode(Opc, MVT::Other, &Ops[0], Ops.size());
Evan Cheng172fce72006-01-06 00:43:03 +00003563
Evan Chenga9467aa2006-04-25 20:13:52 +00003564 // Load the result.
3565 return DAG.getLoad(Op.getValueType(), FIST, StackSlot,
3566 DAG.getSrcValue(NULL));
3567}
3568
3569SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
3570 MVT::ValueType VT = Op.getValueType();
3571 const Type *OpNTy = MVT::getTypeForValueType(VT);
3572 std::vector<Constant*> CV;
3573 if (VT == MVT::f64) {
3574 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(~(1ULL << 63))));
3575 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3576 } else {
3577 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(~(1U << 31))));
3578 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3579 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3580 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3581 }
3582 Constant *CS = ConstantStruct::get(CV);
3583 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003584 std::vector<MVT::ValueType> Tys;
3585 Tys.push_back(VT);
3586 Tys.push_back(MVT::Other);
3587 SmallVector<SDOperand, 3> Ops;
3588 Ops.push_back(DAG.getEntryNode());
3589 Ops.push_back(CPIdx);
3590 Ops.push_back(DAG.getSrcValue(NULL));
3591 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003592 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
3593}
3594
3595SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
3596 MVT::ValueType VT = Op.getValueType();
3597 const Type *OpNTy = MVT::getTypeForValueType(VT);
3598 std::vector<Constant*> CV;
3599 if (VT == MVT::f64) {
3600 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(1ULL << 63)));
3601 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3602 } else {
3603 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(1U << 31)));
3604 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3605 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3606 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3607 }
3608 Constant *CS = ConstantStruct::get(CV);
3609 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003610 std::vector<MVT::ValueType> Tys;
3611 Tys.push_back(VT);
3612 Tys.push_back(MVT::Other);
3613 SmallVector<SDOperand, 3> Ops;
3614 Ops.push_back(DAG.getEntryNode());
3615 Ops.push_back(CPIdx);
3616 Ops.push_back(DAG.getSrcValue(NULL));
3617 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003618 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
3619}
3620
Evan Cheng4259a0f2006-09-11 02:19:56 +00003621SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG,
3622 SDOperand Chain) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003623 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
3624 SDOperand Cond;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003625 SDOperand Op0 = Op.getOperand(0);
3626 SDOperand Op1 = Op.getOperand(1);
Evan Chenga9467aa2006-04-25 20:13:52 +00003627 SDOperand CC = Op.getOperand(2);
3628 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Evan Cheng4259a0f2006-09-11 02:19:56 +00003629 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003630 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
Evan Chenga9467aa2006-04-25 20:13:52 +00003631 unsigned X86CC;
Evan Chenga9467aa2006-04-25 20:13:52 +00003632
Evan Cheng4259a0f2006-09-11 02:19:56 +00003633 VTs = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
Chris Lattner7a627672006-09-13 03:22:10 +00003634 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
3635 Op0, Op1, DAG)) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003636 SDOperand Ops1[] = { Chain, Op0, Op1 };
3637 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops1, 3).getValue(1);
3638 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
3639 return DAG.getNode(X86ISD::SETCC, VTs, 2, Ops2, 2);
3640 }
3641
3642 assert(isFP && "Illegal integer SetCC!");
3643
3644 SDOperand COps[] = { Chain, Op0, Op1 };
3645 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, COps, 3).getValue(1);
3646
3647 switch (SetCCOpcode) {
3648 default: assert(false && "Illegal floating point SetCC!");
3649 case ISD::SETOEQ: { // !PF & ZF
3650 SDOperand Ops1[] = { DAG.getConstant(X86ISD::COND_NP, MVT::i8), Cond };
3651 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs, 2, Ops1, 2);
3652 SDOperand Ops2[] = { DAG.getConstant(X86ISD::COND_E, MVT::i8),
3653 Tmp1.getValue(1) };
3654 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs, 2, Ops2, 2);
3655 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
3656 }
3657 case ISD::SETUNE: { // PF | !ZF
3658 SDOperand Ops1[] = { DAG.getConstant(X86ISD::COND_P, MVT::i8), Cond };
3659 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs, 2, Ops1, 2);
3660 SDOperand Ops2[] = { DAG.getConstant(X86ISD::COND_NE, MVT::i8),
3661 Tmp1.getValue(1) };
3662 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs, 2, Ops2, 2);
3663 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
3664 }
Evan Chengc1583db2005-12-21 20:21:51 +00003665 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003666}
Evan Cheng45df7f82006-01-30 23:41:35 +00003667
Evan Chenga9467aa2006-04-25 20:13:52 +00003668SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003669 bool addTest = true;
3670 SDOperand Chain = DAG.getEntryNode();
3671 SDOperand Cond = Op.getOperand(0);
3672 SDOperand CC;
3673 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Evan Cheng944d1e92006-01-26 02:13:10 +00003674
Evan Cheng4259a0f2006-09-11 02:19:56 +00003675 if (Cond.getOpcode() == ISD::SETCC)
3676 Cond = LowerSETCC(Cond, DAG, Chain);
3677
3678 if (Cond.getOpcode() == X86ISD::SETCC) {
3679 CC = Cond.getOperand(0);
3680
Evan Chenga9467aa2006-04-25 20:13:52 +00003681 // If condition flag is set by a X86ISD::CMP, then make a copy of it
Evan Cheng4259a0f2006-09-11 02:19:56 +00003682 // (since flag operand cannot be shared). Use it as the condition setting
3683 // operand in place of the X86ISD::SETCC.
3684 // If the X86ISD::SETCC has more than one use, then perhaps it's better
Evan Chenga9467aa2006-04-25 20:13:52 +00003685 // to use a test instead of duplicating the X86ISD::CMP (for register
Evan Cheng4259a0f2006-09-11 02:19:56 +00003686 // pressure reason)?
3687 SDOperand Cmp = Cond.getOperand(1);
3688 unsigned Opc = Cmp.getOpcode();
3689 bool IllegalFPCMov = !X86ScalarSSE &&
3690 MVT::isFloatingPoint(Op.getValueType()) &&
3691 !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
3692 if ((Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) &&
3693 !IllegalFPCMov) {
3694 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3695 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3696 addTest = false;
3697 }
3698 }
Evan Cheng73a1ad92006-01-10 20:26:56 +00003699
Evan Chenga9467aa2006-04-25 20:13:52 +00003700 if (addTest) {
3701 CC = DAG.getConstant(X86ISD::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003702 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3703 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng225a4d02005-12-17 01:21:05 +00003704 }
Evan Cheng45df7f82006-01-30 23:41:35 +00003705
Evan Cheng4259a0f2006-09-11 02:19:56 +00003706 VTs = DAG.getNodeValueTypes(Op.getValueType(), MVT::Flag);
3707 SmallVector<SDOperand, 4> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003708 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
3709 // condition is true.
3710 Ops.push_back(Op.getOperand(2));
3711 Ops.push_back(Op.getOperand(1));
3712 Ops.push_back(CC);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003713 Ops.push_back(Cond.getValue(1));
3714 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003715}
Evan Cheng944d1e92006-01-26 02:13:10 +00003716
Evan Chenga9467aa2006-04-25 20:13:52 +00003717SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003718 bool addTest = true;
3719 SDOperand Chain = Op.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003720 SDOperand Cond = Op.getOperand(1);
3721 SDOperand Dest = Op.getOperand(2);
3722 SDOperand CC;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003723 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3724
Evan Chenga9467aa2006-04-25 20:13:52 +00003725 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng4259a0f2006-09-11 02:19:56 +00003726 Cond = LowerSETCC(Cond, DAG, Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003727
3728 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003729 CC = Cond.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003730
Evan Cheng4259a0f2006-09-11 02:19:56 +00003731 // If condition flag is set by a X86ISD::CMP, then make a copy of it
3732 // (since flag operand cannot be shared). Use it as the condition setting
3733 // operand in place of the X86ISD::SETCC.
3734 // If the X86ISD::SETCC has more than one use, then perhaps it's better
3735 // to use a test instead of duplicating the X86ISD::CMP (for register
3736 // pressure reason)?
3737 SDOperand Cmp = Cond.getOperand(1);
3738 unsigned Opc = Cmp.getOpcode();
3739 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) {
3740 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3741 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3742 addTest = false;
3743 }
3744 }
Evan Chengfb22e862006-01-13 01:03:02 +00003745
Evan Chenga9467aa2006-04-25 20:13:52 +00003746 if (addTest) {
3747 CC = DAG.getConstant(X86ISD::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003748 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3749 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng6fc31042005-12-19 23:12:38 +00003750 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003751 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003752 Cond, Op.getOperand(2), CC, Cond.getValue(1));
Evan Chenga9467aa2006-04-25 20:13:52 +00003753}
Evan Chengae986f12006-01-11 22:15:48 +00003754
Evan Chenga9467aa2006-04-25 20:13:52 +00003755SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
3756 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
3757 SDOperand Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(),
3758 DAG.getTargetJumpTable(JT->getIndex(),
3759 getPointerTy()));
3760 if (Subtarget->isTargetDarwin()) {
3761 // With PIC, the address is actually $g + Offset.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003762 if (!Subtarget->is64Bit() &&
3763 getTargetMachine().getRelocationModel() == Reloc::PIC_)
Evan Chenga9467aa2006-04-25 20:13:52 +00003764 Result = DAG.getNode(ISD::ADD, getPointerTy(),
Chris Lattner3d826992006-05-16 06:45:34 +00003765 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3766 Result);
Evan Chengae986f12006-01-11 22:15:48 +00003767 }
Evan Cheng99470012006-02-25 09:55:19 +00003768
Evan Chenga9467aa2006-04-25 20:13:52 +00003769 return Result;
3770}
Evan Cheng5588de92006-02-18 00:15:05 +00003771
Evan Cheng2a330942006-05-25 00:59:30 +00003772SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
3773 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003774 if (Subtarget->is64Bit())
3775 return LowerX86_64CCCCallTo(Op, DAG);
3776 else if (CallingConv == CallingConv::Fast && EnableFastCC)
Evan Cheng2a330942006-05-25 00:59:30 +00003777 return LowerFastCCCallTo(Op, DAG);
3778 else
3779 return LowerCCCCallTo(Op, DAG);
3780}
3781
Evan Chenga9467aa2006-04-25 20:13:52 +00003782SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
3783 SDOperand Copy;
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003784
Evan Chenga9467aa2006-04-25 20:13:52 +00003785 switch(Op.getNumOperands()) {
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003786 default:
3787 assert(0 && "Do not know how to return this many arguments!");
3788 abort();
Chris Lattnerc070c622006-04-17 20:32:50 +00003789 case 1: // ret void.
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003790 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Op.getOperand(0),
Evan Chenga9467aa2006-04-25 20:13:52 +00003791 DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Evan Chenga3add0f2006-05-26 23:10:12 +00003792 case 3: {
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003793 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
Chris Lattnerc070c622006-04-17 20:32:50 +00003794
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003795 if (MVT::isVector(ArgVT) ||
3796 (Subtarget->is64Bit() && MVT::isFloatingPoint(ArgVT))) {
Chris Lattnerc070c622006-04-17 20:32:50 +00003797 // Integer or FP vector result -> XMM0.
3798 if (DAG.getMachineFunction().liveout_empty())
3799 DAG.getMachineFunction().addLiveOut(X86::XMM0);
3800 Copy = DAG.getCopyToReg(Op.getOperand(0), X86::XMM0, Op.getOperand(1),
3801 SDOperand());
3802 } else if (MVT::isInteger(ArgVT)) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003803 // Integer result -> EAX / RAX.
3804 // The C calling convention guarantees the return value has been
3805 // promoted to at least MVT::i32. The X86-64 ABI doesn't require the
3806 // value to be promoted MVT::i64. So we don't have to extend it to
3807 // 64-bit. Return the value in EAX, but mark RAX as liveout.
3808 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Chris Lattnerc070c622006-04-17 20:32:50 +00003809 if (DAG.getMachineFunction().liveout_empty())
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003810 DAG.getMachineFunction().addLiveOut(Reg);
Chris Lattnerc070c622006-04-17 20:32:50 +00003811
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003812 Reg = (ArgVT == MVT::i64) ? X86::RAX : X86::EAX;
3813 Copy = DAG.getCopyToReg(Op.getOperand(0), Reg, Op.getOperand(1),
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003814 SDOperand());
Chris Lattnerc070c622006-04-17 20:32:50 +00003815 } else if (!X86ScalarSSE) {
3816 // FP return with fp-stack value.
3817 if (DAG.getMachineFunction().liveout_empty())
3818 DAG.getMachineFunction().addLiveOut(X86::ST0);
3819
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003820 std::vector<MVT::ValueType> Tys;
3821 Tys.push_back(MVT::Other);
3822 Tys.push_back(MVT::Flag);
3823 std::vector<SDOperand> Ops;
3824 Ops.push_back(Op.getOperand(0));
3825 Ops.push_back(Op.getOperand(1));
Evan Cheng5c68bba2006-08-11 07:35:45 +00003826 Copy = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, &Ops[0], Ops.size());
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003827 } else {
Chris Lattnerc070c622006-04-17 20:32:50 +00003828 // FP return with ScalarSSE (return on fp-stack).
3829 if (DAG.getMachineFunction().liveout_empty())
3830 DAG.getMachineFunction().addLiveOut(X86::ST0);
3831
Evan Chenge1ce4d72006-02-01 00:20:21 +00003832 SDOperand MemLoc;
3833 SDOperand Chain = Op.getOperand(0);
Evan Cheng5659ca82006-01-31 23:19:54 +00003834 SDOperand Value = Op.getOperand(1);
3835
Evan Chenga24617f2006-02-01 01:19:32 +00003836 if (Value.getOpcode() == ISD::LOAD &&
3837 (Chain == Value.getValue(1) || Chain == Value.getOperand(0))) {
Evan Cheng5659ca82006-01-31 23:19:54 +00003838 Chain = Value.getOperand(0);
3839 MemLoc = Value.getOperand(1);
3840 } else {
3841 // Spill the value to memory and reload it into top of stack.
3842 unsigned Size = MVT::getSizeInBits(ArgVT)/8;
3843 MachineFunction &MF = DAG.getMachineFunction();
3844 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
3845 MemLoc = DAG.getFrameIndex(SSFI, getPointerTy());
3846 Chain = DAG.getNode(ISD::STORE, MVT::Other, Op.getOperand(0),
3847 Value, MemLoc, DAG.getSrcValue(0));
3848 }
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003849 std::vector<MVT::ValueType> Tys;
3850 Tys.push_back(MVT::f64);
3851 Tys.push_back(MVT::Other);
3852 std::vector<SDOperand> Ops;
3853 Ops.push_back(Chain);
Evan Cheng5659ca82006-01-31 23:19:54 +00003854 Ops.push_back(MemLoc);
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003855 Ops.push_back(DAG.getValueType(ArgVT));
Evan Cheng5c68bba2006-08-11 07:35:45 +00003856 Copy = DAG.getNode(X86ISD::FLD, Tys, &Ops[0], Ops.size());
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003857 Tys.clear();
3858 Tys.push_back(MVT::Other);
3859 Tys.push_back(MVT::Flag);
3860 Ops.clear();
3861 Ops.push_back(Copy.getValue(1));
3862 Ops.push_back(Copy);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003863 Copy = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, &Ops[0], Ops.size());
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003864 }
3865 break;
3866 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003867 case 5: {
3868 unsigned Reg1 = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
3869 unsigned Reg2 = Subtarget->is64Bit() ? X86::RDX : X86::EDX;
Chris Lattnerc070c622006-04-17 20:32:50 +00003870 if (DAG.getMachineFunction().liveout_empty()) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003871 DAG.getMachineFunction().addLiveOut(Reg1);
3872 DAG.getMachineFunction().addLiveOut(Reg2);
Chris Lattnerc070c622006-04-17 20:32:50 +00003873 }
3874
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003875 Copy = DAG.getCopyToReg(Op.getOperand(0), Reg2, Op.getOperand(3),
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003876 SDOperand());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003877 Copy = DAG.getCopyToReg(Copy, Reg1, Op.getOperand(1), Copy.getValue(1));
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003878 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003879 }
Nate Begeman8c47c3a2006-01-27 21:09:22 +00003880 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003881 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003882 Copy, DAG.getConstant(getBytesToPopOnReturn(), MVT::i16),
Evan Chenga9467aa2006-04-25 20:13:52 +00003883 Copy.getValue(1));
3884}
3885
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003886SDOperand
3887X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Evan Chengdc614c12006-06-06 23:30:24 +00003888 MachineFunction &MF = DAG.getMachineFunction();
3889 const Function* Fn = MF.getFunction();
3890 if (Fn->hasExternalLinkage() &&
Evan Cheng0e14a562006-06-09 06:24:42 +00003891 Subtarget->TargetType == X86Subtarget::isCygwin &&
3892 Fn->getName() == "main")
Evan Chengdc614c12006-06-06 23:30:24 +00003893 MF.getInfo<X86FunctionInfo>()->setForceFramePointer(true);
3894
Evan Cheng17e734f2006-05-23 21:06:34 +00003895 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003896 if (Subtarget->is64Bit())
3897 return LowerX86_64CCCArguments(Op, DAG);
3898 else if (CC == CallingConv::Fast && EnableFastCC)
Evan Cheng17e734f2006-05-23 21:06:34 +00003899 return LowerFastCCArguments(Op, DAG);
3900 else
3901 return LowerCCCArguments(Op, DAG);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003902}
3903
Evan Chenga9467aa2006-04-25 20:13:52 +00003904SDOperand X86TargetLowering::LowerMEMSET(SDOperand Op, SelectionDAG &DAG) {
3905 SDOperand InFlag(0, 0);
3906 SDOperand Chain = Op.getOperand(0);
3907 unsigned Align =
3908 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
3909 if (Align == 0) Align = 1;
3910
3911 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
3912 // If not DWORD aligned, call memset if size is less than the threshold.
3913 // It knows how to align to the right boundary first.
3914 if ((Align & 3) != 0 ||
3915 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
3916 MVT::ValueType IntPtr = getPointerTy();
Owen Anderson20a631f2006-05-03 01:29:57 +00003917 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Evan Chenga9467aa2006-04-25 20:13:52 +00003918 std::vector<std::pair<SDOperand, const Type*> > Args;
3919 Args.push_back(std::make_pair(Op.getOperand(1), IntPtrTy));
3920 // Extend the ubyte argument to be an int value for the call.
3921 SDOperand Val = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
3922 Args.push_back(std::make_pair(Val, IntPtrTy));
3923 Args.push_back(std::make_pair(Op.getOperand(3), IntPtrTy));
3924 std::pair<SDOperand,SDOperand> CallResult =
3925 LowerCallTo(Chain, Type::VoidTy, false, CallingConv::C, false,
3926 DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
3927 return CallResult.second;
Evan Chengd5e905d2006-03-21 23:01:21 +00003928 }
Evan Chengd097e672006-03-22 02:53:00 +00003929
Evan Chenga9467aa2006-04-25 20:13:52 +00003930 MVT::ValueType AVT;
3931 SDOperand Count;
3932 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
3933 unsigned BytesLeft = 0;
3934 bool TwoRepStos = false;
3935 if (ValC) {
3936 unsigned ValReg;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003937 uint64_t Val = ValC->getValue() & 255;
Evan Chengc995b452006-04-06 23:23:56 +00003938
Evan Chenga9467aa2006-04-25 20:13:52 +00003939 // If the value is a constant, then we can potentially use larger sets.
3940 switch (Align & 3) {
3941 case 2: // WORD aligned
3942 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00003943 ValReg = X86::AX;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003944 Val = (Val << 8) | Val;
Evan Chenga9467aa2006-04-25 20:13:52 +00003945 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003946 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00003947 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003948 ValReg = X86::EAX;
Evan Chenga9467aa2006-04-25 20:13:52 +00003949 Val = (Val << 8) | Val;
3950 Val = (Val << 16) | Val;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003951 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) { // QWORD aligned
3952 AVT = MVT::i64;
3953 ValReg = X86::RAX;
3954 Val = (Val << 32) | Val;
3955 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003956 break;
3957 default: // Byte aligned
3958 AVT = MVT::i8;
Evan Chenga9467aa2006-04-25 20:13:52 +00003959 ValReg = X86::AL;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003960 Count = Op.getOperand(3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003961 break;
Evan Chenga3caaee2006-04-19 22:48:17 +00003962 }
3963
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003964 if (AVT > MVT::i8) {
3965 if (I) {
3966 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
3967 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
3968 BytesLeft = I->getValue() % UBytes;
3969 } else {
3970 assert(AVT >= MVT::i32 &&
3971 "Do not use rep;stos if not at least DWORD aligned");
3972 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
3973 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
3974 TwoRepStos = true;
3975 }
3976 }
3977
Evan Chenga9467aa2006-04-25 20:13:52 +00003978 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
3979 InFlag);
3980 InFlag = Chain.getValue(1);
3981 } else {
3982 AVT = MVT::i8;
3983 Count = Op.getOperand(3);
3984 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
3985 InFlag = Chain.getValue(1);
Evan Chengd097e672006-03-22 02:53:00 +00003986 }
Evan Chengb0461082006-04-24 18:01:45 +00003987
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003988 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
3989 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003990 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003991 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
3992 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003993 InFlag = Chain.getValue(1);
Evan Cheng9b9cc4f2006-03-27 07:00:16 +00003994
Evan Chenga9467aa2006-04-25 20:13:52 +00003995 std::vector<MVT::ValueType> Tys;
3996 Tys.push_back(MVT::Other);
3997 Tys.push_back(MVT::Flag);
3998 std::vector<SDOperand> Ops;
3999 Ops.push_back(Chain);
4000 Ops.push_back(DAG.getValueType(AVT));
4001 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004002 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chengb0461082006-04-24 18:01:45 +00004003
Evan Chenga9467aa2006-04-25 20:13:52 +00004004 if (TwoRepStos) {
4005 InFlag = Chain.getValue(1);
4006 Count = Op.getOperand(3);
4007 MVT::ValueType CVT = Count.getValueType();
4008 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004009 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4010 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4011 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004012 InFlag = Chain.getValue(1);
4013 Tys.clear();
4014 Tys.push_back(MVT::Other);
4015 Tys.push_back(MVT::Flag);
4016 Ops.clear();
4017 Ops.push_back(Chain);
4018 Ops.push_back(DAG.getValueType(MVT::i8));
4019 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004020 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004021 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004022 // Issue stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00004023 SDOperand Value;
4024 unsigned Val = ValC->getValue() & 255;
4025 unsigned Offset = I->getValue() - BytesLeft;
4026 SDOperand DstAddr = Op.getOperand(1);
4027 MVT::ValueType AddrVT = DstAddr.getValueType();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004028 if (BytesLeft >= 4) {
4029 Val = (Val << 8) | Val;
4030 Val = (Val << 16) | Val;
4031 Value = DAG.getConstant(Val, MVT::i32);
4032 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Value,
4033 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4034 DAG.getConstant(Offset, AddrVT)),
4035 DAG.getSrcValue(NULL));
4036 BytesLeft -= 4;
4037 Offset += 4;
4038 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004039 if (BytesLeft >= 2) {
4040 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
4041 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Value,
4042 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4043 DAG.getConstant(Offset, AddrVT)),
4044 DAG.getSrcValue(NULL));
4045 BytesLeft -= 2;
4046 Offset += 2;
Evan Cheng082c8782006-03-24 07:29:27 +00004047 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004048 if (BytesLeft == 1) {
4049 Value = DAG.getConstant(Val, MVT::i8);
4050 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Value,
4051 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4052 DAG.getConstant(Offset, AddrVT)),
4053 DAG.getSrcValue(NULL));
Evan Cheng14215c32006-04-21 23:03:30 +00004054 }
Evan Cheng082c8782006-03-24 07:29:27 +00004055 }
Evan Chengebf10062006-04-03 20:53:28 +00004056
Evan Chenga9467aa2006-04-25 20:13:52 +00004057 return Chain;
4058}
Evan Chengebf10062006-04-03 20:53:28 +00004059
Evan Chenga9467aa2006-04-25 20:13:52 +00004060SDOperand X86TargetLowering::LowerMEMCPY(SDOperand Op, SelectionDAG &DAG) {
4061 SDOperand Chain = Op.getOperand(0);
4062 unsigned Align =
4063 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
4064 if (Align == 0) Align = 1;
Evan Chengebf10062006-04-03 20:53:28 +00004065
Evan Chenga9467aa2006-04-25 20:13:52 +00004066 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
4067 // If not DWORD aligned, call memcpy if size is less than the threshold.
4068 // It knows how to align to the right boundary first.
4069 if ((Align & 3) != 0 ||
4070 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
4071 MVT::ValueType IntPtr = getPointerTy();
Owen Anderson20a631f2006-05-03 01:29:57 +00004072 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Evan Chenga9467aa2006-04-25 20:13:52 +00004073 std::vector<std::pair<SDOperand, const Type*> > Args;
4074 Args.push_back(std::make_pair(Op.getOperand(1), IntPtrTy));
4075 Args.push_back(std::make_pair(Op.getOperand(2), IntPtrTy));
4076 Args.push_back(std::make_pair(Op.getOperand(3), IntPtrTy));
4077 std::pair<SDOperand,SDOperand> CallResult =
4078 LowerCallTo(Chain, Type::VoidTy, false, CallingConv::C, false,
4079 DAG.getExternalSymbol("memcpy", IntPtr), Args, DAG);
4080 return CallResult.second;
Evan Chengcbffa462006-03-31 19:22:53 +00004081 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004082
4083 MVT::ValueType AVT;
4084 SDOperand Count;
4085 unsigned BytesLeft = 0;
4086 bool TwoRepMovs = false;
4087 switch (Align & 3) {
4088 case 2: // WORD aligned
4089 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00004090 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004091 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00004092 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004093 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) // QWORD aligned
4094 AVT = MVT::i64;
Evan Chenga9467aa2006-04-25 20:13:52 +00004095 break;
4096 default: // Byte aligned
4097 AVT = MVT::i8;
4098 Count = Op.getOperand(3);
4099 break;
4100 }
4101
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004102 if (AVT > MVT::i8) {
4103 if (I) {
4104 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
4105 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
4106 BytesLeft = I->getValue() % UBytes;
4107 } else {
4108 assert(AVT >= MVT::i32 &&
4109 "Do not use rep;movs if not at least DWORD aligned");
4110 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
4111 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
4112 TwoRepMovs = true;
4113 }
4114 }
4115
Evan Chenga9467aa2006-04-25 20:13:52 +00004116 SDOperand InFlag(0, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004117 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4118 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004119 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004120 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4121 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004122 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004123 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
4124 Op.getOperand(2), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004125 InFlag = Chain.getValue(1);
4126
4127 std::vector<MVT::ValueType> Tys;
4128 Tys.push_back(MVT::Other);
4129 Tys.push_back(MVT::Flag);
4130 std::vector<SDOperand> Ops;
4131 Ops.push_back(Chain);
4132 Ops.push_back(DAG.getValueType(AVT));
4133 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004134 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004135
4136 if (TwoRepMovs) {
4137 InFlag = Chain.getValue(1);
4138 Count = Op.getOperand(3);
4139 MVT::ValueType CVT = Count.getValueType();
4140 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004141 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4142 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4143 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004144 InFlag = Chain.getValue(1);
4145 Tys.clear();
4146 Tys.push_back(MVT::Other);
4147 Tys.push_back(MVT::Flag);
4148 Ops.clear();
4149 Ops.push_back(Chain);
4150 Ops.push_back(DAG.getValueType(MVT::i8));
4151 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004152 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004153 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004154 // Issue loads and stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00004155 unsigned Offset = I->getValue() - BytesLeft;
4156 SDOperand DstAddr = Op.getOperand(1);
4157 MVT::ValueType DstVT = DstAddr.getValueType();
4158 SDOperand SrcAddr = Op.getOperand(2);
4159 MVT::ValueType SrcVT = SrcAddr.getValueType();
4160 SDOperand Value;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004161 if (BytesLeft >= 4) {
4162 Value = DAG.getLoad(MVT::i32, Chain,
4163 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4164 DAG.getConstant(Offset, SrcVT)),
4165 DAG.getSrcValue(NULL));
4166 Chain = Value.getValue(1);
4167 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Value,
4168 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4169 DAG.getConstant(Offset, DstVT)),
4170 DAG.getSrcValue(NULL));
4171 BytesLeft -= 4;
4172 Offset += 4;
4173 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004174 if (BytesLeft >= 2) {
4175 Value = DAG.getLoad(MVT::i16, Chain,
4176 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4177 DAG.getConstant(Offset, SrcVT)),
4178 DAG.getSrcValue(NULL));
4179 Chain = Value.getValue(1);
4180 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Value,
4181 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4182 DAG.getConstant(Offset, DstVT)),
4183 DAG.getSrcValue(NULL));
4184 BytesLeft -= 2;
4185 Offset += 2;
Evan Chengcbffa462006-03-31 19:22:53 +00004186 }
4187
Evan Chenga9467aa2006-04-25 20:13:52 +00004188 if (BytesLeft == 1) {
4189 Value = DAG.getLoad(MVT::i8, Chain,
4190 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4191 DAG.getConstant(Offset, SrcVT)),
4192 DAG.getSrcValue(NULL));
4193 Chain = Value.getValue(1);
4194 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Value,
4195 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4196 DAG.getConstant(Offset, DstVT)),
4197 DAG.getSrcValue(NULL));
4198 }
Evan Chengcbffa462006-03-31 19:22:53 +00004199 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004200
4201 return Chain;
4202}
4203
4204SDOperand
4205X86TargetLowering::LowerREADCYCLCECOUNTER(SDOperand Op, SelectionDAG &DAG) {
4206 std::vector<MVT::ValueType> Tys;
4207 Tys.push_back(MVT::Other);
4208 Tys.push_back(MVT::Flag);
4209 std::vector<SDOperand> Ops;
4210 Ops.push_back(Op.getOperand(0));
Evan Cheng5c68bba2006-08-11 07:35:45 +00004211 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004212 Ops.clear();
4213 Ops.push_back(DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1)));
4214 Ops.push_back(DAG.getCopyFromReg(Ops[0].getValue(1), X86::EDX,
4215 MVT::i32, Ops[0].getValue(2)));
4216 Ops.push_back(Ops[1].getValue(1));
4217 Tys[0] = Tys[1] = MVT::i32;
4218 Tys.push_back(MVT::Other);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004219 return DAG.getNode(ISD::MERGE_VALUES, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004220}
4221
4222SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004223 if (!Subtarget->is64Bit()) {
4224 // vastart just stores the address of the VarArgsFrameIndex slot into the
4225 // memory location argument.
4226 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
4227 return DAG.getNode(ISD::STORE, MVT::Other, Op.getOperand(0), FR,
4228 Op.getOperand(1), Op.getOperand(2));
4229 }
4230
4231 // __va_list_tag:
4232 // gp_offset (0 - 6 * 8)
4233 // fp_offset (48 - 48 + 8 * 16)
4234 // overflow_arg_area (point to parameters coming in memory).
4235 // reg_save_area
4236 std::vector<SDOperand> MemOps;
4237 SDOperand FIN = Op.getOperand(1);
4238 // Store gp_offset
4239 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, Op.getOperand(0),
4240 DAG.getConstant(VarArgsGPOffset, MVT::i32),
4241 FIN, Op.getOperand(2));
4242 MemOps.push_back(Store);
4243
4244 // Store fp_offset
4245 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4246 DAG.getConstant(4, getPointerTy()));
4247 Store = DAG.getNode(ISD::STORE, MVT::Other, Op.getOperand(0),
4248 DAG.getConstant(VarArgsFPOffset, MVT::i32),
4249 FIN, Op.getOperand(2));
4250 MemOps.push_back(Store);
4251
4252 // Store ptr to overflow_arg_area
4253 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4254 DAG.getConstant(4, getPointerTy()));
4255 SDOperand OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
4256 Store = DAG.getNode(ISD::STORE, MVT::Other, Op.getOperand(0),
4257 OVFIN, FIN, Op.getOperand(2));
4258 MemOps.push_back(Store);
4259
4260 // Store ptr to reg_save_area.
4261 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4262 DAG.getConstant(8, getPointerTy()));
4263 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
4264 Store = DAG.getNode(ISD::STORE, MVT::Other, Op.getOperand(0),
4265 RSFIN, FIN, Op.getOperand(2));
4266 MemOps.push_back(Store);
4267 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004268}
4269
4270SDOperand
4271X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
4272 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
4273 switch (IntNo) {
4274 default: return SDOperand(); // Don't custom lower most intrinsics.
Evan Cheng78038292006-04-05 23:38:46 +00004275 // Comparison intrinsics.
Evan Chenga9467aa2006-04-25 20:13:52 +00004276 case Intrinsic::x86_sse_comieq_ss:
4277 case Intrinsic::x86_sse_comilt_ss:
4278 case Intrinsic::x86_sse_comile_ss:
4279 case Intrinsic::x86_sse_comigt_ss:
4280 case Intrinsic::x86_sse_comige_ss:
4281 case Intrinsic::x86_sse_comineq_ss:
4282 case Intrinsic::x86_sse_ucomieq_ss:
4283 case Intrinsic::x86_sse_ucomilt_ss:
4284 case Intrinsic::x86_sse_ucomile_ss:
4285 case Intrinsic::x86_sse_ucomigt_ss:
4286 case Intrinsic::x86_sse_ucomige_ss:
4287 case Intrinsic::x86_sse_ucomineq_ss:
4288 case Intrinsic::x86_sse2_comieq_sd:
4289 case Intrinsic::x86_sse2_comilt_sd:
4290 case Intrinsic::x86_sse2_comile_sd:
4291 case Intrinsic::x86_sse2_comigt_sd:
4292 case Intrinsic::x86_sse2_comige_sd:
4293 case Intrinsic::x86_sse2_comineq_sd:
4294 case Intrinsic::x86_sse2_ucomieq_sd:
4295 case Intrinsic::x86_sse2_ucomilt_sd:
4296 case Intrinsic::x86_sse2_ucomile_sd:
4297 case Intrinsic::x86_sse2_ucomigt_sd:
4298 case Intrinsic::x86_sse2_ucomige_sd:
4299 case Intrinsic::x86_sse2_ucomineq_sd: {
4300 unsigned Opc = 0;
4301 ISD::CondCode CC = ISD::SETCC_INVALID;
4302 switch (IntNo) {
4303 default: break;
4304 case Intrinsic::x86_sse_comieq_ss:
4305 case Intrinsic::x86_sse2_comieq_sd:
4306 Opc = X86ISD::COMI;
4307 CC = ISD::SETEQ;
4308 break;
Evan Cheng78038292006-04-05 23:38:46 +00004309 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004310 case Intrinsic::x86_sse2_comilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004311 Opc = X86ISD::COMI;
4312 CC = ISD::SETLT;
4313 break;
4314 case Intrinsic::x86_sse_comile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004315 case Intrinsic::x86_sse2_comile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004316 Opc = X86ISD::COMI;
4317 CC = ISD::SETLE;
4318 break;
4319 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004320 case Intrinsic::x86_sse2_comigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004321 Opc = X86ISD::COMI;
4322 CC = ISD::SETGT;
4323 break;
4324 case Intrinsic::x86_sse_comige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004325 case Intrinsic::x86_sse2_comige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004326 Opc = X86ISD::COMI;
4327 CC = ISD::SETGE;
4328 break;
4329 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004330 case Intrinsic::x86_sse2_comineq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004331 Opc = X86ISD::COMI;
4332 CC = ISD::SETNE;
4333 break;
4334 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004335 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004336 Opc = X86ISD::UCOMI;
4337 CC = ISD::SETEQ;
4338 break;
4339 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004340 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004341 Opc = X86ISD::UCOMI;
4342 CC = ISD::SETLT;
4343 break;
4344 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004345 case Intrinsic::x86_sse2_ucomile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004346 Opc = X86ISD::UCOMI;
4347 CC = ISD::SETLE;
4348 break;
4349 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004350 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004351 Opc = X86ISD::UCOMI;
4352 CC = ISD::SETGT;
4353 break;
4354 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004355 case Intrinsic::x86_sse2_ucomige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004356 Opc = X86ISD::UCOMI;
4357 CC = ISD::SETGE;
4358 break;
4359 case Intrinsic::x86_sse_ucomineq_ss:
4360 case Intrinsic::x86_sse2_ucomineq_sd:
4361 Opc = X86ISD::UCOMI;
4362 CC = ISD::SETNE;
4363 break;
Evan Cheng78038292006-04-05 23:38:46 +00004364 }
Evan Cheng4259a0f2006-09-11 02:19:56 +00004365
Evan Chenga9467aa2006-04-25 20:13:52 +00004366 unsigned X86CC;
Chris Lattner7a627672006-09-13 03:22:10 +00004367 SDOperand LHS = Op.getOperand(1);
4368 SDOperand RHS = Op.getOperand(2);
4369 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004370
4371 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Chris Lattner7a627672006-09-13 03:22:10 +00004372 SDOperand Ops1[] = { DAG.getEntryNode(), LHS, RHS };
Evan Cheng4259a0f2006-09-11 02:19:56 +00004373 SDOperand Cond = DAG.getNode(Opc, VTs, 2, Ops1, 3);
4374 VTs = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
4375 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
4376 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, VTs, 2, Ops2, 2);
Evan Chenga9467aa2006-04-25 20:13:52 +00004377 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Evan Cheng78038292006-04-05 23:38:46 +00004378 }
Evan Cheng5c59d492005-12-23 07:31:11 +00004379 }
Chris Lattner76ac0682005-11-15 00:40:23 +00004380}
Evan Cheng6af02632005-12-20 06:22:03 +00004381
Evan Chenga9467aa2006-04-25 20:13:52 +00004382/// LowerOperation - Provide custom lowering hooks for some operations.
4383///
4384SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
4385 switch (Op.getOpcode()) {
4386 default: assert(0 && "Should not custom lower this!");
4387 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4388 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4389 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
4390 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
4391 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
4392 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
4393 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
4394 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
4395 case ISD::SHL_PARTS:
4396 case ISD::SRA_PARTS:
4397 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
4398 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
4399 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
4400 case ISD::FABS: return LowerFABS(Op, DAG);
4401 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004402 case ISD::SETCC: return LowerSETCC(Op, DAG, DAG.getEntryNode());
Evan Chenga9467aa2006-04-25 20:13:52 +00004403 case ISD::SELECT: return LowerSELECT(Op, DAG);
4404 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
4405 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng2a330942006-05-25 00:59:30 +00004406 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004407 case ISD::RET: return LowerRET(Op, DAG);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004408 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004409 case ISD::MEMSET: return LowerMEMSET(Op, DAG);
4410 case ISD::MEMCPY: return LowerMEMCPY(Op, DAG);
4411 case ISD::READCYCLECOUNTER: return LowerREADCYCLCECOUNTER(Op, DAG);
4412 case ISD::VASTART: return LowerVASTART(Op, DAG);
4413 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4414 }
4415}
4416
Evan Cheng6af02632005-12-20 06:22:03 +00004417const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
4418 switch (Opcode) {
4419 default: return NULL;
Evan Cheng9c249c32006-01-09 18:33:28 +00004420 case X86ISD::SHLD: return "X86ISD::SHLD";
4421 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Cheng2dd217b2006-01-31 03:14:29 +00004422 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng72d5c252006-01-31 22:28:30 +00004423 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng6305e502006-01-12 22:54:21 +00004424 case X86ISD::FILD: return "X86ISD::FILD";
Evan Cheng11613a52006-02-04 02:20:30 +00004425 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng6af02632005-12-20 06:22:03 +00004426 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
4427 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
4428 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chenga74ce622005-12-21 02:39:21 +00004429 case X86ISD::FLD: return "X86ISD::FLD";
Evan Cheng45e190982006-01-05 00:27:02 +00004430 case X86ISD::FST: return "X86ISD::FST";
4431 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Chenga74ce622005-12-21 02:39:21 +00004432 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng6af02632005-12-20 06:22:03 +00004433 case X86ISD::CALL: return "X86ISD::CALL";
4434 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
4435 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
4436 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng78038292006-04-05 23:38:46 +00004437 case X86ISD::COMI: return "X86ISD::COMI";
4438 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengc1583db2005-12-21 20:21:51 +00004439 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng6af02632005-12-20 06:22:03 +00004440 case X86ISD::CMOV: return "X86ISD::CMOV";
4441 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chenga74ce622005-12-21 02:39:21 +00004442 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng084a1022006-03-04 01:12:00 +00004443 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
4444 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng72d5c252006-01-31 22:28:30 +00004445 case X86ISD::LOAD_PACK: return "X86ISD::LOAD_PACK";
Evan Cheng5987cfb2006-07-07 08:33:52 +00004446 case X86ISD::LOAD_UA: return "X86ISD::LOAD_UA";
Evan Cheng5588de92006-02-18 00:15:05 +00004447 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Chenge0ed6ec2006-02-23 20:41:18 +00004448 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Evan Chenge7ee6a52006-03-24 23:15:12 +00004449 case X86ISD::S2VEC: return "X86ISD::S2VEC";
Evan Chengcbffa462006-03-31 19:22:53 +00004450 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Evan Cheng5fd7c692006-03-31 21:55:24 +00004451 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Evan Cheng6af02632005-12-20 06:22:03 +00004452 }
4453}
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004454
Evan Cheng02612422006-07-05 22:17:51 +00004455/// isLegalAddressImmediate - Return true if the integer value or
4456/// GlobalValue can be used as the offset of the target addressing mode.
4457bool X86TargetLowering::isLegalAddressImmediate(int64_t V) const {
4458 // X86 allows a sign-extended 32-bit immediate field.
4459 return (V > -(1LL << 32) && V < (1LL << 32)-1);
4460}
4461
4462bool X86TargetLowering::isLegalAddressImmediate(GlobalValue *GV) const {
4463 // GV is 64-bit but displacement field is 32-bit unless we are in small code
4464 // model. Mac OS X happens to support only small PIC code model.
4465 // FIXME: better support for other OS's.
4466 if (Subtarget->is64Bit() && !Subtarget->isTargetDarwin())
4467 return false;
4468 if (Subtarget->isTargetDarwin()) {
4469 Reloc::Model RModel = getTargetMachine().getRelocationModel();
4470 if (RModel == Reloc::Static)
4471 return true;
4472 else if (RModel == Reloc::DynamicNoPIC)
4473 return !DarwinGVRequiresExtraLoad(GV);
4474 else
4475 return false;
4476 } else
4477 return true;
4478}
4479
4480/// isShuffleMaskLegal - Targets can use this to indicate that they only
4481/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4482/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4483/// are assumed to be legal.
4484bool
4485X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
4486 // Only do shuffles on 128-bit vector types for now.
4487 if (MVT::getSizeInBits(VT) == 64) return false;
4488 return (Mask.Val->getNumOperands() <= 4 ||
4489 isSplatMask(Mask.Val) ||
4490 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
4491 X86::isUNPCKLMask(Mask.Val) ||
4492 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
4493 X86::isUNPCKHMask(Mask.Val));
4494}
4495
4496bool X86TargetLowering::isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
4497 MVT::ValueType EVT,
4498 SelectionDAG &DAG) const {
4499 unsigned NumElts = BVOps.size();
4500 // Only do shuffles on 128-bit vector types for now.
4501 if (MVT::getSizeInBits(EVT) * NumElts == 64) return false;
4502 if (NumElts == 2) return true;
4503 if (NumElts == 4) {
4504 return (isMOVLMask(BVOps) || isCommutedMOVL(BVOps, true) ||
4505 isSHUFPMask(BVOps) || isCommutedSHUFP(BVOps));
4506 }
4507 return false;
4508}
4509
4510//===----------------------------------------------------------------------===//
4511// X86 Scheduler Hooks
4512//===----------------------------------------------------------------------===//
4513
4514MachineBasicBlock *
4515X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
4516 MachineBasicBlock *BB) {
4517 switch (MI->getOpcode()) {
4518 default: assert(false && "Unexpected instr type to insert");
4519 case X86::CMOV_FR32:
4520 case X86::CMOV_FR64:
4521 case X86::CMOV_V4F32:
4522 case X86::CMOV_V2F64:
4523 case X86::CMOV_V2I64: {
4524 // To "insert" a SELECT_CC instruction, we actually have to insert the
4525 // diamond control-flow pattern. The incoming instruction knows the
4526 // destination vreg to set, the condition code register to branch on, the
4527 // true/false values to select between, and a branch opcode to use.
4528 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4529 ilist<MachineBasicBlock>::iterator It = BB;
4530 ++It;
4531
4532 // thisMBB:
4533 // ...
4534 // TrueVal = ...
4535 // cmpTY ccX, r1, r2
4536 // bCC copy1MBB
4537 // fallthrough --> copy0MBB
4538 MachineBasicBlock *thisMBB = BB;
4539 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
4540 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
4541 unsigned Opc = getCondBrOpcodeForX86CC(MI->getOperand(3).getImmedValue());
4542 BuildMI(BB, Opc, 1).addMBB(sinkMBB);
4543 MachineFunction *F = BB->getParent();
4544 F->getBasicBlockList().insert(It, copy0MBB);
4545 F->getBasicBlockList().insert(It, sinkMBB);
4546 // Update machine-CFG edges by first adding all successors of the current
4547 // block to the new block which will contain the Phi node for the select.
4548 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
4549 e = BB->succ_end(); i != e; ++i)
4550 sinkMBB->addSuccessor(*i);
4551 // Next, remove all successors of the current block, and add the true
4552 // and fallthrough blocks as its successors.
4553 while(!BB->succ_empty())
4554 BB->removeSuccessor(BB->succ_begin());
4555 BB->addSuccessor(copy0MBB);
4556 BB->addSuccessor(sinkMBB);
4557
4558 // copy0MBB:
4559 // %FalseValue = ...
4560 // # fallthrough to sinkMBB
4561 BB = copy0MBB;
4562
4563 // Update machine-CFG edges
4564 BB->addSuccessor(sinkMBB);
4565
4566 // sinkMBB:
4567 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4568 // ...
4569 BB = sinkMBB;
4570 BuildMI(BB, X86::PHI, 4, MI->getOperand(0).getReg())
4571 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4572 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4573
4574 delete MI; // The pseudo instruction is gone now.
4575 return BB;
4576 }
4577
4578 case X86::FP_TO_INT16_IN_MEM:
4579 case X86::FP_TO_INT32_IN_MEM:
4580 case X86::FP_TO_INT64_IN_MEM: {
4581 // Change the floating point control register to use "round towards zero"
4582 // mode when truncating to an integer value.
4583 MachineFunction *F = BB->getParent();
4584 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
4585 addFrameReference(BuildMI(BB, X86::FNSTCW16m, 4), CWFrameIdx);
4586
4587 // Load the old value of the high byte of the control word...
4588 unsigned OldCW =
4589 F->getSSARegMap()->createVirtualRegister(X86::GR16RegisterClass);
4590 addFrameReference(BuildMI(BB, X86::MOV16rm, 4, OldCW), CWFrameIdx);
4591
4592 // Set the high part to be round to zero...
4593 addFrameReference(BuildMI(BB, X86::MOV16mi, 5), CWFrameIdx).addImm(0xC7F);
4594
4595 // Reload the modified control word now...
4596 addFrameReference(BuildMI(BB, X86::FLDCW16m, 4), CWFrameIdx);
4597
4598 // Restore the memory image of control word to original value
4599 addFrameReference(BuildMI(BB, X86::MOV16mr, 5), CWFrameIdx).addReg(OldCW);
4600
4601 // Get the X86 opcode to use.
4602 unsigned Opc;
4603 switch (MI->getOpcode()) {
4604 default: assert(0 && "illegal opcode!");
4605 case X86::FP_TO_INT16_IN_MEM: Opc = X86::FpIST16m; break;
4606 case X86::FP_TO_INT32_IN_MEM: Opc = X86::FpIST32m; break;
4607 case X86::FP_TO_INT64_IN_MEM: Opc = X86::FpIST64m; break;
4608 }
4609
4610 X86AddressMode AM;
4611 MachineOperand &Op = MI->getOperand(0);
4612 if (Op.isRegister()) {
4613 AM.BaseType = X86AddressMode::RegBase;
4614 AM.Base.Reg = Op.getReg();
4615 } else {
4616 AM.BaseType = X86AddressMode::FrameIndexBase;
4617 AM.Base.FrameIndex = Op.getFrameIndex();
4618 }
4619 Op = MI->getOperand(1);
4620 if (Op.isImmediate())
4621 AM.Scale = Op.getImmedValue();
4622 Op = MI->getOperand(2);
4623 if (Op.isImmediate())
4624 AM.IndexReg = Op.getImmedValue();
4625 Op = MI->getOperand(3);
4626 if (Op.isGlobalAddress()) {
4627 AM.GV = Op.getGlobal();
4628 } else {
4629 AM.Disp = Op.getImmedValue();
4630 }
4631 addFullAddress(BuildMI(BB, Opc, 5), AM).addReg(MI->getOperand(4).getReg());
4632
4633 // Reload the original control word now.
4634 addFrameReference(BuildMI(BB, X86::FLDCW16m, 4), CWFrameIdx);
4635
4636 delete MI; // The pseudo instruction is gone now.
4637 return BB;
4638 }
4639 }
4640}
4641
4642//===----------------------------------------------------------------------===//
4643// X86 Optimization Hooks
4644//===----------------------------------------------------------------------===//
4645
Nate Begeman8a77efe2006-02-16 21:11:51 +00004646void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
4647 uint64_t Mask,
4648 uint64_t &KnownZero,
4649 uint64_t &KnownOne,
4650 unsigned Depth) const {
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004651 unsigned Opc = Op.getOpcode();
Evan Cheng6d196db2006-04-05 06:11:20 +00004652 assert((Opc >= ISD::BUILTIN_OP_END ||
4653 Opc == ISD::INTRINSIC_WO_CHAIN ||
4654 Opc == ISD::INTRINSIC_W_CHAIN ||
4655 Opc == ISD::INTRINSIC_VOID) &&
4656 "Should use MaskedValueIsZero if you don't know whether Op"
4657 " is a target node!");
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004658
Evan Cheng6d196db2006-04-05 06:11:20 +00004659 KnownZero = KnownOne = 0; // Don't know anything.
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004660 switch (Opc) {
Evan Cheng6d196db2006-04-05 06:11:20 +00004661 default: break;
Nate Begeman8a77efe2006-02-16 21:11:51 +00004662 case X86ISD::SETCC:
4663 KnownZero |= (MVT::getIntVTBitMask(Op.getValueType()) ^ 1ULL);
4664 break;
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004665 }
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004666}
Chris Lattnerc642aa52006-01-31 19:43:35 +00004667
Evan Cheng5987cfb2006-07-07 08:33:52 +00004668/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4669/// element of the result of the vector shuffle.
4670static SDOperand getShuffleScalarElt(SDNode *N, unsigned i, SelectionDAG &DAG) {
4671 MVT::ValueType VT = N->getValueType(0);
4672 SDOperand PermMask = N->getOperand(2);
4673 unsigned NumElems = PermMask.getNumOperands();
4674 SDOperand V = (i < NumElems) ? N->getOperand(0) : N->getOperand(1);
4675 i %= NumElems;
4676 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4677 return (i == 0)
4678 ? V.getOperand(0) : DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4679 } else if (V.getOpcode() == ISD::VECTOR_SHUFFLE) {
4680 SDOperand Idx = PermMask.getOperand(i);
4681 if (Idx.getOpcode() == ISD::UNDEF)
4682 return DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4683 return getShuffleScalarElt(V.Val,cast<ConstantSDNode>(Idx)->getValue(),DAG);
4684 }
4685 return SDOperand();
4686}
4687
4688/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
4689/// node is a GlobalAddress + an offset.
4690static bool isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) {
4691 if (N->getOpcode() == X86ISD::Wrapper) {
4692 if (dyn_cast<GlobalAddressSDNode>(N->getOperand(0))) {
4693 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
4694 return true;
4695 }
4696 } else if (N->getOpcode() == ISD::ADD) {
4697 SDOperand N1 = N->getOperand(0);
4698 SDOperand N2 = N->getOperand(1);
4699 if (isGAPlusOffset(N1.Val, GA, Offset)) {
4700 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
4701 if (V) {
4702 Offset += V->getSignExtended();
4703 return true;
4704 }
4705 } else if (isGAPlusOffset(N2.Val, GA, Offset)) {
4706 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
4707 if (V) {
4708 Offset += V->getSignExtended();
4709 return true;
4710 }
4711 }
4712 }
4713 return false;
4714}
4715
4716/// isConsecutiveLoad - Returns true if N is loading from an address of Base
4717/// + Dist * Size.
4718static bool isConsecutiveLoad(SDNode *N, SDNode *Base, int Dist, int Size,
4719 MachineFrameInfo *MFI) {
4720 if (N->getOperand(0).Val != Base->getOperand(0).Val)
4721 return false;
4722
4723 SDOperand Loc = N->getOperand(1);
4724 SDOperand BaseLoc = Base->getOperand(1);
4725 if (Loc.getOpcode() == ISD::FrameIndex) {
4726 if (BaseLoc.getOpcode() != ISD::FrameIndex)
4727 return false;
4728 int FI = dyn_cast<FrameIndexSDNode>(Loc)->getIndex();
4729 int BFI = dyn_cast<FrameIndexSDNode>(BaseLoc)->getIndex();
4730 int FS = MFI->getObjectSize(FI);
4731 int BFS = MFI->getObjectSize(BFI);
4732 if (FS != BFS || FS != Size) return false;
4733 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Size);
4734 } else {
4735 GlobalValue *GV1 = NULL;
4736 GlobalValue *GV2 = NULL;
4737 int64_t Offset1 = 0;
4738 int64_t Offset2 = 0;
4739 bool isGA1 = isGAPlusOffset(Loc.Val, GV1, Offset1);
4740 bool isGA2 = isGAPlusOffset(BaseLoc.Val, GV2, Offset2);
4741 if (isGA1 && isGA2 && GV1 == GV2)
4742 return Offset1 == (Offset2 + Dist*Size);
4743 }
4744
4745 return false;
4746}
4747
Evan Cheng79cf9a52006-07-10 21:37:44 +00004748static bool isBaseAlignment16(SDNode *Base, MachineFrameInfo *MFI,
4749 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004750 GlobalValue *GV;
4751 int64_t Offset;
4752 if (isGAPlusOffset(Base, GV, Offset))
4753 return (GV->getAlignment() >= 16 && (Offset % 16) == 0);
4754 else {
4755 assert(Base->getOpcode() == ISD::FrameIndex && "Unexpected base node!");
4756 int BFI = dyn_cast<FrameIndexSDNode>(Base)->getIndex();
Evan Cheng79cf9a52006-07-10 21:37:44 +00004757 if (BFI < 0)
4758 // Fixed objects do not specify alignment, however the offsets are known.
4759 return ((Subtarget->getStackAlignment() % 16) == 0 &&
4760 (MFI->getObjectOffset(BFI) % 16) == 0);
4761 else
4762 return MFI->getObjectAlignment(BFI) >= 16;
Evan Cheng5987cfb2006-07-07 08:33:52 +00004763 }
4764 return false;
4765}
4766
4767
4768/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
4769/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
4770/// if the load addresses are consecutive, non-overlapping, and in the right
4771/// order.
Evan Cheng79cf9a52006-07-10 21:37:44 +00004772static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
4773 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004774 MachineFunction &MF = DAG.getMachineFunction();
4775 MachineFrameInfo *MFI = MF.getFrameInfo();
4776 MVT::ValueType VT = N->getValueType(0);
4777 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
4778 SDOperand PermMask = N->getOperand(2);
4779 int NumElems = (int)PermMask.getNumOperands();
4780 SDNode *Base = NULL;
4781 for (int i = 0; i < NumElems; ++i) {
4782 SDOperand Idx = PermMask.getOperand(i);
4783 if (Idx.getOpcode() == ISD::UNDEF) {
4784 if (!Base) return SDOperand();
4785 } else {
4786 SDOperand Arg =
4787 getShuffleScalarElt(N, cast<ConstantSDNode>(Idx)->getValue(), DAG);
4788 if (!Arg.Val || Arg.getOpcode() != ISD::LOAD)
4789 return SDOperand();
4790 if (!Base)
4791 Base = Arg.Val;
4792 else if (!isConsecutiveLoad(Arg.Val, Base,
4793 i, MVT::getSizeInBits(EVT)/8,MFI))
4794 return SDOperand();
4795 }
4796 }
4797
Evan Cheng79cf9a52006-07-10 21:37:44 +00004798 bool isAlign16 = isBaseAlignment16(Base->getOperand(1).Val, MFI, Subtarget);
Evan Cheng5987cfb2006-07-07 08:33:52 +00004799 if (isAlign16)
4800 return DAG.getLoad(VT, Base->getOperand(0), Base->getOperand(1),
4801 Base->getOperand(2));
Evan Cheng5c68bba2006-08-11 07:35:45 +00004802 else {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004803 // Just use movups, it's shorter.
Evan Chengbd1c5a82006-08-11 09:08:15 +00004804 std::vector<MVT::ValueType> Tys;
4805 Tys.push_back(MVT::v4f32);
4806 Tys.push_back(MVT::Other);
4807 SmallVector<SDOperand, 3> Ops;
4808 Ops.push_back(Base->getOperand(0));
4809 Ops.push_back(Base->getOperand(1));
4810 Ops.push_back(Base->getOperand(2));
Evan Cheng5987cfb2006-07-07 08:33:52 +00004811 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chengbd1c5a82006-08-11 09:08:15 +00004812 DAG.getNode(X86ISD::LOAD_UA, Tys, &Ops[0], Ops.size()));
Evan Cheng5c68bba2006-08-11 07:35:45 +00004813 }
Evan Cheng5987cfb2006-07-07 08:33:52 +00004814}
4815
4816SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
4817 DAGCombinerInfo &DCI) const {
4818 TargetMachine &TM = getTargetMachine();
4819 SelectionDAG &DAG = DCI.DAG;
4820 switch (N->getOpcode()) {
4821 default: break;
4822 case ISD::VECTOR_SHUFFLE:
Evan Cheng79cf9a52006-07-10 21:37:44 +00004823 return PerformShuffleCombine(N, DAG, Subtarget);
Evan Cheng5987cfb2006-07-07 08:33:52 +00004824 }
4825
4826 return SDOperand();
4827}
4828
Evan Cheng02612422006-07-05 22:17:51 +00004829//===----------------------------------------------------------------------===//
4830// X86 Inline Assembly Support
4831//===----------------------------------------------------------------------===//
4832
Chris Lattner298ef372006-07-11 02:54:03 +00004833/// getConstraintType - Given a constraint letter, return the type of
4834/// constraint it is for this target.
4835X86TargetLowering::ConstraintType
4836X86TargetLowering::getConstraintType(char ConstraintLetter) const {
4837 switch (ConstraintLetter) {
Chris Lattnerc8db1072006-07-12 16:59:49 +00004838 case 'A':
4839 case 'r':
4840 case 'R':
4841 case 'l':
4842 case 'q':
4843 case 'Q':
4844 case 'x':
4845 case 'Y':
4846 return C_RegisterClass;
Chris Lattner298ef372006-07-11 02:54:03 +00004847 default: return TargetLowering::getConstraintType(ConstraintLetter);
4848 }
4849}
4850
Chris Lattnerc642aa52006-01-31 19:43:35 +00004851std::vector<unsigned> X86TargetLowering::
Chris Lattner7ad77df2006-02-22 00:56:39 +00004852getRegClassForInlineAsmConstraint(const std::string &Constraint,
4853 MVT::ValueType VT) const {
Chris Lattnerc642aa52006-01-31 19:43:35 +00004854 if (Constraint.size() == 1) {
4855 // FIXME: not handling fp-stack yet!
4856 // FIXME: not handling MMX registers yet ('y' constraint).
4857 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattner298ef372006-07-11 02:54:03 +00004858 default: break; // Unknown constraint letter
4859 case 'A': // EAX/EDX
4860 if (VT == MVT::i32 || VT == MVT::i64)
4861 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
4862 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004863 case 'r': // GENERAL_REGS
4864 case 'R': // LEGACY_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004865 if (VT == MVT::i32)
4866 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
4867 X86::ESI, X86::EDI, X86::EBP, X86::ESP, 0);
4868 else if (VT == MVT::i16)
4869 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
4870 X86::SI, X86::DI, X86::BP, X86::SP, 0);
4871 else if (VT == MVT::i8)
4872 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
4873 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004874 case 'l': // INDEX_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004875 if (VT == MVT::i32)
4876 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
4877 X86::ESI, X86::EDI, X86::EBP, 0);
4878 else if (VT == MVT::i16)
4879 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
4880 X86::SI, X86::DI, X86::BP, 0);
4881 else if (VT == MVT::i8)
4882 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
4883 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004884 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
4885 case 'Q': // Q_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004886 if (VT == MVT::i32)
4887 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
4888 else if (VT == MVT::i16)
4889 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
4890 else if (VT == MVT::i8)
4891 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
4892 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004893 case 'x': // SSE_REGS if SSE1 allowed
4894 if (Subtarget->hasSSE1())
4895 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
4896 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
4897 0);
4898 return std::vector<unsigned>();
4899 case 'Y': // SSE_REGS if SSE2 allowed
4900 if (Subtarget->hasSSE2())
4901 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
4902 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
4903 0);
4904 return std::vector<unsigned>();
4905 }
4906 }
4907
Chris Lattner7ad77df2006-02-22 00:56:39 +00004908 return std::vector<unsigned>();
Chris Lattnerc642aa52006-01-31 19:43:35 +00004909}
Chris Lattner524129d2006-07-31 23:26:50 +00004910
4911std::pair<unsigned, const TargetRegisterClass*>
4912X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
4913 MVT::ValueType VT) const {
4914 // Use the default implementation in TargetLowering to convert the register
4915 // constraint into a member of a register class.
4916 std::pair<unsigned, const TargetRegisterClass*> Res;
4917 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
4918
4919 // Not found? Bail out.
4920 if (Res.second == 0) return Res;
4921
4922 // Otherwise, check to see if this is a register class of the wrong value
4923 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
4924 // turn into {ax},{dx}.
4925 if (Res.second->hasType(VT))
4926 return Res; // Correct type already, nothing to do.
4927
4928 // All of the single-register GCC register classes map their values onto
4929 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
4930 // really want an 8-bit or 32-bit register, map to the appropriate register
4931 // class and return the appropriate register.
4932 if (Res.second != X86::GR16RegisterClass)
4933 return Res;
4934
4935 if (VT == MVT::i8) {
4936 unsigned DestReg = 0;
4937 switch (Res.first) {
4938 default: break;
4939 case X86::AX: DestReg = X86::AL; break;
4940 case X86::DX: DestReg = X86::DL; break;
4941 case X86::CX: DestReg = X86::CL; break;
4942 case X86::BX: DestReg = X86::BL; break;
4943 }
4944 if (DestReg) {
4945 Res.first = DestReg;
4946 Res.second = Res.second = X86::GR8RegisterClass;
4947 }
4948 } else if (VT == MVT::i32) {
4949 unsigned DestReg = 0;
4950 switch (Res.first) {
4951 default: break;
4952 case X86::AX: DestReg = X86::EAX; break;
4953 case X86::DX: DestReg = X86::EDX; break;
4954 case X86::CX: DestReg = X86::ECX; break;
4955 case X86::BX: DestReg = X86::EBX; break;
4956 case X86::SI: DestReg = X86::ESI; break;
4957 case X86::DI: DestReg = X86::EDI; break;
4958 case X86::BP: DestReg = X86::EBP; break;
4959 case X86::SP: DestReg = X86::ESP; break;
4960 }
4961 if (DestReg) {
4962 Res.first = DestReg;
4963 Res.second = Res.second = X86::GR32RegisterClass;
4964 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004965 } else if (VT == MVT::i64) {
4966 unsigned DestReg = 0;
4967 switch (Res.first) {
4968 default: break;
4969 case X86::AX: DestReg = X86::RAX; break;
4970 case X86::DX: DestReg = X86::RDX; break;
4971 case X86::CX: DestReg = X86::RCX; break;
4972 case X86::BX: DestReg = X86::RBX; break;
4973 case X86::SI: DestReg = X86::RSI; break;
4974 case X86::DI: DestReg = X86::RDI; break;
4975 case X86::BP: DestReg = X86::RBP; break;
4976 case X86::SP: DestReg = X86::RSP; break;
4977 }
4978 if (DestReg) {
4979 Res.first = DestReg;
4980 Res.second = Res.second = X86::GR64RegisterClass;
4981 }
Chris Lattner524129d2006-07-31 23:26:50 +00004982 }
4983
4984 return Res;
4985}
4986