blob: bbe0879499ea42a2be22c3484517ae6f5186387e [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUAsmPrinter.cpp - AMDGPU Assebly printer --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11///
12/// The AMDGPUAsmPrinter is used to print both assembly string and also binary
13/// code. When passed an MCAsmStreamer it prints assembly and when passed
14/// an MCObjectStreamer it outputs binary code.
15//
16//===----------------------------------------------------------------------===//
17//
18
19#include "AMDGPUAsmPrinter.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000020#include "AMDGPU.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000021#include "AMDGPUSubtarget.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000022#include "AMDGPUTargetMachine.h"
23#include "InstPrinter/AMDGPUInstPrinter.h"
24#include "MCTargetDesc/AMDGPUTargetStreamer.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000025#include "R600Defines.h"
26#include "R600MachineFunctionInfo.h"
27#include "R600RegisterInfo.h"
28#include "SIDefines.h"
Matt Arsenaulta9720c62016-06-20 17:51:32 +000029#include "SIInstrInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000030#include "SIMachineFunctionInfo.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000031#include "SIRegisterInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000032#include "Utils/AMDGPUBaseInfo.h"
Zachary Turner264b5d92017-06-07 03:48:56 +000033#include "llvm/BinaryFormat/ELF.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000034#include "llvm/CodeGen/MachineFrameInfo.h"
Matt Arsenaultff982412016-06-20 18:13:04 +000035#include "llvm/IR/DiagnosticInfo.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000036#include "llvm/MC/MCContext.h"
37#include "llvm/MC/MCSectionELF.h"
38#include "llvm/MC/MCStreamer.h"
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +000039#include "llvm/Support/AMDGPUMetadata.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000040#include "llvm/Support/MathExtras.h"
41#include "llvm/Support/TargetRegistry.h"
42#include "llvm/Target/TargetLoweringObjectFile.h"
43
44using namespace llvm;
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +000045using namespace llvm::AMDGPU;
Tom Stellard45bb48e2015-06-13 03:28:10 +000046
47// TODO: This should get the default rounding mode from the kernel. We just set
48// the default here, but this could change if the OpenCL rounding mode pragmas
49// are used.
50//
51// The denormal mode here should match what is reported by the OpenCL runtime
52// for the CL_FP_DENORM bit from CL_DEVICE_{HALF|SINGLE|DOUBLE}_FP_CONFIG, but
53// can also be override to flush with the -cl-denorms-are-zero compiler flag.
54//
55// AMD OpenCL only sets flush none and reports CL_FP_DENORM for double
56// precision, and leaves single precision to flush all and does not report
57// CL_FP_DENORM for CL_DEVICE_SINGLE_FP_CONFIG. Mesa's OpenCL currently reports
58// CL_FP_DENORM for both.
59//
60// FIXME: It seems some instructions do not support single precision denormals
61// regardless of the mode (exp_*_f32, rcp_*_f32, rsq_*_f32, rsq_*f32, sqrt_f32,
62// and sin_f32, cos_f32 on most parts).
63
64// We want to use these instructions, and using fp32 denormals also causes
65// instructions to run at the double precision rate for the device so it's
66// probably best to just report no single precision denormals.
67static uint32_t getFPMode(const MachineFunction &F) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +000068 const SISubtarget& ST = F.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +000069 // TODO: Is there any real use for the flush in only / flush out only modes?
70
71 uint32_t FP32Denormals =
72 ST.hasFP32Denormals() ? FP_DENORM_FLUSH_NONE : FP_DENORM_FLUSH_IN_FLUSH_OUT;
73
74 uint32_t FP64Denormals =
75 ST.hasFP64Denormals() ? FP_DENORM_FLUSH_NONE : FP_DENORM_FLUSH_IN_FLUSH_OUT;
76
77 return FP_ROUND_MODE_SP(FP_ROUND_ROUND_TO_NEAREST) |
78 FP_ROUND_MODE_DP(FP_ROUND_ROUND_TO_NEAREST) |
79 FP_DENORM_MODE_SP(FP32Denormals) |
80 FP_DENORM_MODE_DP(FP64Denormals);
81}
82
83static AsmPrinter *
84createAMDGPUAsmPrinterPass(TargetMachine &tm,
85 std::unique_ptr<MCStreamer> &&Streamer) {
86 return new AMDGPUAsmPrinter(tm, std::move(Streamer));
87}
88
89extern "C" void LLVMInitializeAMDGPUAsmPrinter() {
Mehdi Aminif42454b2016-10-09 23:00:34 +000090 TargetRegistry::RegisterAsmPrinter(getTheAMDGPUTarget(),
91 createAMDGPUAsmPrinterPass);
92 TargetRegistry::RegisterAsmPrinter(getTheGCNTarget(),
93 createAMDGPUAsmPrinterPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +000094}
95
96AMDGPUAsmPrinter::AMDGPUAsmPrinter(TargetMachine &TM,
97 std::unique_ptr<MCStreamer> Streamer)
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000098 : AsmPrinter(TM, std::move(Streamer)) {
99 AMDGPUASI = static_cast<AMDGPUTargetMachine*>(&TM)->getAMDGPUAS();
100 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000101
Mehdi Amini117296c2016-10-01 02:56:57 +0000102StringRef AMDGPUAsmPrinter::getPassName() const {
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000103 return "AMDGPU Assembly Printer";
104}
105
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000106const MCSubtargetInfo* AMDGPUAsmPrinter::getSTI() const {
107 return TM.getMCSubtargetInfo();
108}
109
110AMDGPUTargetStreamer& AMDGPUAsmPrinter::getTargetStreamer() const {
111 return static_cast<AMDGPUTargetStreamer&>(*OutStreamer->getTargetStreamer());
112}
113
Tom Stellardf4218372016-01-12 17:18:17 +0000114void AMDGPUAsmPrinter::EmitStartOfAsmFile(Module &M) {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000115 AMDGPU::IsaInfo::IsaVersion ISA =
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000116 AMDGPU::IsaInfo::getIsaVersion(getSTI()->getFeatureBits());
Yaxun Liud6fbe652016-11-10 21:18:49 +0000117
Tim Renouf72800f02017-10-03 19:03:52 +0000118 if (TM.getTargetTriple().getOS() == Triple::AMDPAL) {
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000119 readPALMetadata(M);
Tim Renouf72800f02017-10-03 19:03:52 +0000120 // AMDPAL wants an HSA_ISA .note.
121 getTargetStreamer().EmitDirectiveHSACodeObjectISA(
122 ISA.Major, ISA.Minor, ISA.Stepping, "AMD", "AMDGPU");
123 }
124 if (TM.getTargetTriple().getOS() != Triple::AMDHSA)
125 return;
126
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000127 getTargetStreamer().EmitDirectiveHSACodeObjectVersion(2, 1);
128 getTargetStreamer().EmitDirectiveHSACodeObjectISA(
129 ISA.Major, ISA.Minor, ISA.Stepping, "AMD", "AMDGPU");
Konstantin Zhuravlyov516651b2017-10-11 22:59:35 +0000130
131 HSAMetadataStream.begin(M);
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000132}
133
134void AMDGPUAsmPrinter::EmitEndOfAsmFile(Module &M) {
Konstantin Zhuravlyov9c05b2b2017-10-14 15:40:33 +0000135 if (TM.getTargetTriple().getArch() != Triple::amdgcn)
136 return;
137
138 // Emit ISA Version (NT_AMD_AMDGPU_ISA).
139 std::string ISAVersionString;
140 raw_string_ostream ISAVersionStream(ISAVersionString);
141 IsaInfo::streamIsaVersion(getSTI(), ISAVersionStream);
142 getTargetStreamer().EmitISAVersion(ISAVersionStream.str());
143
144 // Emit HSA Metadata (NT_AMD_AMDGPU_HSA_METADATA).
145 if (TM.getTargetTriple().getOS() == Triple::AMDHSA) {
146 HSAMetadataStream.end();
147 getTargetStreamer().EmitHSAMetadata(HSAMetadataStream.getHSAMetadata());
148 }
149
150 // Emit PAL Metadata (NT_AMD_AMDGPU_PAL_METADATA).
Tim Renouf72800f02017-10-03 19:03:52 +0000151 if (TM.getTargetTriple().getOS() == Triple::AMDPAL) {
152 // Copy the PAL metadata from the map where we collected it into a vector,
153 // then write it as a .note.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000154 PALMD::Metadata PALMetadataVector;
155 for (auto i : PALMetadataMap) {
156 PALMetadataVector.push_back(i.first);
157 PALMetadataVector.push_back(i.second);
Tim Renouf72800f02017-10-03 19:03:52 +0000158 }
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000159 getTargetStreamer().EmitPALMetadata(PALMetadataVector);
Tim Renouf72800f02017-10-03 19:03:52 +0000160 }
Tom Stellardf4218372016-01-12 17:18:17 +0000161}
162
Matt Arsenault6bc43d82016-10-06 16:20:41 +0000163bool AMDGPUAsmPrinter::isBlockOnlyReachableByFallthrough(
164 const MachineBasicBlock *MBB) const {
165 if (!AsmPrinter::isBlockOnlyReachableByFallthrough(MBB))
166 return false;
167
168 if (MBB->empty())
169 return true;
170
171 // If this is a block implementing a long branch, an expression relative to
172 // the start of the block is needed. to the start of the block.
173 // XXX - Is there a smarter way to check this?
174 return (MBB->back().getOpcode() != AMDGPU::S_SETPC_B64);
175}
176
Tom Stellardf151a452015-06-26 21:14:58 +0000177void AMDGPUAsmPrinter::EmitFunctionBodyStart() {
Matt Arsenault021a2182017-04-19 19:38:10 +0000178 const AMDGPUMachineFunction *MFI = MF->getInfo<AMDGPUMachineFunction>();
179 if (!MFI->isEntryFunction())
180 return;
181
Tom Stellardf151a452015-06-26 21:14:58 +0000182 const AMDGPUSubtarget &STM = MF->getSubtarget<AMDGPUSubtarget>();
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000183 amd_kernel_code_t KernelCode;
Tom Stellard2f3f9852017-01-25 01:25:13 +0000184 if (STM.isAmdCodeObjectV2(*MF)) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000185 getAmdKernelCode(KernelCode, CurrentProgramInfo, *MF);
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000186
187 OutStreamer->SwitchSection(getObjFileLowering().getTextSection());
188 getTargetStreamer().EmitAMDKernelCodeT(KernelCode);
Tom Stellardf151a452015-06-26 21:14:58 +0000189 }
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000190
191 if (TM.getTargetTriple().getOS() != Triple::AMDHSA)
192 return;
Konstantin Zhuravlyov516651b2017-10-11 22:59:35 +0000193
194 HSAMetadataStream.emitKernel(*MF->getFunction(), KernelCode);
Tom Stellardf151a452015-06-26 21:14:58 +0000195}
196
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000197void AMDGPUAsmPrinter::EmitFunctionEntryLabel() {
198 const SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
199 const AMDGPUSubtarget &STM = MF->getSubtarget<AMDGPUSubtarget>();
Matt Arsenault1074cb52017-03-30 23:58:04 +0000200 if (MFI->isEntryFunction() && STM.isAmdCodeObjectV2(*MF)) {
Tom Stellard1b9748c2016-09-26 17:29:25 +0000201 SmallString<128> SymbolName;
202 getNameWithPrefix(SymbolName, MF->getFunction()),
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000203 getTargetStreamer().EmitAMDGPUSymbolType(
204 SymbolName, ELF::STT_AMDGPU_HSA_KERNEL);
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000205 }
206
207 AsmPrinter::EmitFunctionEntryLabel();
208}
209
Tom Stellarde3b5aea2015-12-02 17:00:42 +0000210void AMDGPUAsmPrinter::EmitGlobalVariable(const GlobalVariable *GV) {
211
Tom Stellard00f2f912015-12-02 19:47:57 +0000212 // Group segment variables aren't emitted in HSA.
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000213 if (AMDGPU::isGroupSegment(GV, AMDGPUASI))
Tom Stellard00f2f912015-12-02 19:47:57 +0000214 return;
215
Tom Stellardfcfaea42016-05-05 17:03:33 +0000216 AsmPrinter::EmitGlobalVariable(GV);
Tom Stellarde3b5aea2015-12-02 17:00:42 +0000217}
218
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000219bool AMDGPUAsmPrinter::doFinalization(Module &M) {
220 CallGraphResourceInfo.clear();
221 return AsmPrinter::doFinalization(M);
222}
223
Tim Renouf72800f02017-10-03 19:03:52 +0000224// For the amdpal OS type, read the amdgpu.pal.metadata supplied by the
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000225// frontend into our PALMetadataMap, ready for per-function modification. It
Tim Renouf72800f02017-10-03 19:03:52 +0000226// is a NamedMD containing an MDTuple containing a number of MDNodes each of
227// which is an integer value, and each two integer values forms a key=value
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000228// pair that we store as PALMetadataMap[key]=value in the map.
229void AMDGPUAsmPrinter::readPALMetadata(Module &M) {
Tim Renouf72800f02017-10-03 19:03:52 +0000230 auto NamedMD = M.getNamedMetadata("amdgpu.pal.metadata");
231 if (!NamedMD || !NamedMD->getNumOperands())
232 return;
233 auto Tuple = dyn_cast<MDTuple>(NamedMD->getOperand(0));
234 if (!Tuple)
235 return;
236 for (unsigned I = 0, E = Tuple->getNumOperands() & -2; I != E; I += 2) {
237 auto Key = mdconst::dyn_extract<ConstantInt>(Tuple->getOperand(I));
238 auto Val = mdconst::dyn_extract<ConstantInt>(Tuple->getOperand(I + 1));
239 if (!Key || !Val)
240 continue;
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000241 PALMetadataMap[Key->getZExtValue()] = Val->getZExtValue();
Tim Renouf72800f02017-10-03 19:03:52 +0000242 }
243}
244
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000245// Print comments that apply to both callable functions and entry points.
246void AMDGPUAsmPrinter::emitCommonFunctionComments(
247 uint32_t NumVGPR,
248 uint32_t NumSGPR,
249 uint32_t ScratchSize,
250 uint64_t CodeSize) {
251 OutStreamer->emitRawComment(" codeLenInByte = " + Twine(CodeSize), false);
252 OutStreamer->emitRawComment(" NumSgprs: " + Twine(NumSGPR), false);
253 OutStreamer->emitRawComment(" NumVgprs: " + Twine(NumVGPR), false);
254 OutStreamer->emitRawComment(" ScratchSize: " + Twine(ScratchSize), false);
255}
256
Tom Stellard45bb48e2015-06-13 03:28:10 +0000257bool AMDGPUAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000258 CurrentProgramInfo = SIProgramInfo();
259
Matt Arsenault6cb7b8a2017-04-19 17:42:39 +0000260 const AMDGPUMachineFunction *MFI = MF.getInfo<AMDGPUMachineFunction>();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000261
262 // The starting address of all shader programs must be 256 bytes aligned.
Matt Arsenault6cb7b8a2017-04-19 17:42:39 +0000263 // Regular functions just need the basic required instruction alignment.
264 MF.setAlignment(MFI->isEntryFunction() ? 8 : 2);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000265
266 SetupMachineFunction(MF);
267
Tom Stellard45bb48e2015-06-13 03:28:10 +0000268 const AMDGPUSubtarget &STM = MF.getSubtarget<AMDGPUSubtarget>();
Konstantin Zhuravlyov67a6d542017-01-06 17:02:10 +0000269 MCContext &Context = getObjFileLowering().getContext();
270 if (!STM.isAmdHsaOS()) {
271 MCSectionELF *ConfigSection =
272 Context.getELFSection(".AMDGPU.config", ELF::SHT_PROGBITS, 0);
273 OutStreamer->SwitchSection(ConfigSection);
274 }
275
Tom Stellardf151a452015-06-26 21:14:58 +0000276 if (STM.getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000277 if (MFI->isEntryFunction()) {
278 getSIProgramInfo(CurrentProgramInfo, MF);
279 } else {
280 auto I = CallGraphResourceInfo.insert(
281 std::make_pair(MF.getFunction(), SIFunctionResourceInfo()));
282 SIFunctionResourceInfo &Info = I.first->second;
283 assert(I.second && "should only be called once per function");
284 Info = analyzeResourceUsage(MF);
285 }
286
Tim Renouf72800f02017-10-03 19:03:52 +0000287 if (STM.isAmdPalOS())
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000288 EmitPALMetadata(MF, CurrentProgramInfo);
Tom Stellardf151a452015-06-26 21:14:58 +0000289 if (!STM.isAmdHsaOS()) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000290 EmitProgramInfoSI(MF, CurrentProgramInfo);
Tom Stellardf151a452015-06-26 21:14:58 +0000291 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000292 } else {
293 EmitProgramInfoR600(MF);
294 }
295
296 DisasmLines.clear();
297 HexLines.clear();
298 DisasmLineMaxLen = 0;
299
300 EmitFunctionBody();
301
302 if (isVerbose()) {
303 MCSectionELF *CommentSection =
304 Context.getELFSection(".AMDGPU.csdata", ELF::SHT_PROGBITS, 0);
305 OutStreamer->SwitchSection(CommentSection);
306
307 if (STM.getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000308 if (!MFI->isEntryFunction()) {
Matt Arsenault021a2182017-04-19 19:38:10 +0000309 OutStreamer->emitRawComment(" Function info:", false);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000310 SIFunctionResourceInfo &Info = CallGraphResourceInfo[MF.getFunction()];
311 emitCommonFunctionComments(
312 Info.NumVGPR,
313 Info.getTotalNumSGPRs(MF.getSubtarget<SISubtarget>()),
314 Info.PrivateSegmentSize,
315 getFunctionCodeSize(MF));
316 return false;
Matt Arsenault021a2182017-04-19 19:38:10 +0000317 }
318
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000319 OutStreamer->emitRawComment(" Kernel info:", false);
320 emitCommonFunctionComments(CurrentProgramInfo.NumVGPR,
321 CurrentProgramInfo.NumSGPR,
322 CurrentProgramInfo.ScratchSize,
323 getFunctionCodeSize(MF));
324
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000325 OutStreamer->emitRawComment(
326 " FloatMode: " + Twine(CurrentProgramInfo.FloatMode), false);
327 OutStreamer->emitRawComment(
328 " IeeeMode: " + Twine(CurrentProgramInfo.IEEEMode), false);
329 OutStreamer->emitRawComment(
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000330 " LDSByteSize: " + Twine(CurrentProgramInfo.LDSSize) +
331 " bytes/workgroup (compile time only)", false);
Matt Arsenaultd41c0db2015-11-05 05:27:07 +0000332
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000333 OutStreamer->emitRawComment(
334 " SGPRBlocks: " + Twine(CurrentProgramInfo.SGPRBlocks), false);
335 OutStreamer->emitRawComment(
336 " VGPRBlocks: " + Twine(CurrentProgramInfo.VGPRBlocks), false);
Matt Arsenault021a2182017-04-19 19:38:10 +0000337
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000338 OutStreamer->emitRawComment(
339 " NumSGPRsForWavesPerEU: " +
340 Twine(CurrentProgramInfo.NumSGPRsForWavesPerEU), false);
341 OutStreamer->emitRawComment(
342 " NumVGPRsForWavesPerEU: " +
343 Twine(CurrentProgramInfo.NumVGPRsForWavesPerEU), false);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000344
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000345 OutStreamer->emitRawComment(
346 " ReservedVGPRFirst: " + Twine(CurrentProgramInfo.ReservedVGPRFirst),
347 false);
348 OutStreamer->emitRawComment(
349 " ReservedVGPRCount: " + Twine(CurrentProgramInfo.ReservedVGPRCount),
350 false);
Konstantin Zhuravlyov1d99c4d2016-04-26 15:43:14 +0000351
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000352 if (MF.getSubtarget<SISubtarget>().debuggerEmitPrologue()) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000353 OutStreamer->emitRawComment(
354 " DebuggerWavefrontPrivateSegmentOffsetSGPR: s" +
355 Twine(CurrentProgramInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR), false);
356 OutStreamer->emitRawComment(
357 " DebuggerPrivateSegmentBufferSGPR: s" +
358 Twine(CurrentProgramInfo.DebuggerPrivateSegmentBufferSGPR), false);
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000359 }
360
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000361 OutStreamer->emitRawComment(
362 " COMPUTE_PGM_RSRC2:USER_SGPR: " +
363 Twine(G_00B84C_USER_SGPR(CurrentProgramInfo.ComputePGMRSrc2)), false);
364 OutStreamer->emitRawComment(
365 " COMPUTE_PGM_RSRC2:TRAP_HANDLER: " +
366 Twine(G_00B84C_TRAP_HANDLER(CurrentProgramInfo.ComputePGMRSrc2)), false);
367 OutStreamer->emitRawComment(
368 " COMPUTE_PGM_RSRC2:TGID_X_EN: " +
369 Twine(G_00B84C_TGID_X_EN(CurrentProgramInfo.ComputePGMRSrc2)), false);
370 OutStreamer->emitRawComment(
371 " COMPUTE_PGM_RSRC2:TGID_Y_EN: " +
372 Twine(G_00B84C_TGID_Y_EN(CurrentProgramInfo.ComputePGMRSrc2)), false);
373 OutStreamer->emitRawComment(
374 " COMPUTE_PGM_RSRC2:TGID_Z_EN: " +
375 Twine(G_00B84C_TGID_Z_EN(CurrentProgramInfo.ComputePGMRSrc2)), false);
376 OutStreamer->emitRawComment(
377 " COMPUTE_PGM_RSRC2:TIDIG_COMP_CNT: " +
378 Twine(G_00B84C_TIDIG_COMP_CNT(CurrentProgramInfo.ComputePGMRSrc2)),
379 false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000380 } else {
381 R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>();
382 OutStreamer->emitRawComment(
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000383 Twine("SQ_PGM_RESOURCES:STACK_SIZE = " + Twine(MFI->CFStackSize)));
Tom Stellard45bb48e2015-06-13 03:28:10 +0000384 }
385 }
386
387 if (STM.dumpCode()) {
388
389 OutStreamer->SwitchSection(
390 Context.getELFSection(".AMDGPU.disasm", ELF::SHT_NOTE, 0));
391
392 for (size_t i = 0; i < DisasmLines.size(); ++i) {
393 std::string Comment(DisasmLineMaxLen - DisasmLines[i].size(), ' ');
394 Comment += " ; " + HexLines[i] + "\n";
395
396 OutStreamer->EmitBytes(StringRef(DisasmLines[i]));
397 OutStreamer->EmitBytes(StringRef(Comment));
398 }
399 }
400
401 return false;
402}
403
404void AMDGPUAsmPrinter::EmitProgramInfoR600(const MachineFunction &MF) {
405 unsigned MaxGPR = 0;
406 bool killPixel = false;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000407 const R600Subtarget &STM = MF.getSubtarget<R600Subtarget>();
408 const R600RegisterInfo *RI = STM.getRegisterInfo();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000409 const R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>();
410
411 for (const MachineBasicBlock &MBB : MF) {
412 for (const MachineInstr &MI : MBB) {
413 if (MI.getOpcode() == AMDGPU::KILLGT)
414 killPixel = true;
415 unsigned numOperands = MI.getNumOperands();
416 for (unsigned op_idx = 0; op_idx < numOperands; op_idx++) {
417 const MachineOperand &MO = MI.getOperand(op_idx);
418 if (!MO.isReg())
419 continue;
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000420 unsigned HWReg = RI->getHWRegIndex(MO.getReg());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000421
422 // Register with value > 127 aren't GPR
423 if (HWReg > 127)
424 continue;
425 MaxGPR = std::max(MaxGPR, HWReg);
426 }
427 }
428 }
429
430 unsigned RsrcReg;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000431 if (STM.getGeneration() >= R600Subtarget::EVERGREEN) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000432 // Evergreen / Northern Islands
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000433 switch (MF.getFunction()->getCallingConv()) {
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000434 default: LLVM_FALLTHROUGH;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000435 case CallingConv::AMDGPU_CS: RsrcReg = R_0288D4_SQ_PGM_RESOURCES_LS; break;
436 case CallingConv::AMDGPU_GS: RsrcReg = R_028878_SQ_PGM_RESOURCES_GS; break;
437 case CallingConv::AMDGPU_PS: RsrcReg = R_028844_SQ_PGM_RESOURCES_PS; break;
438 case CallingConv::AMDGPU_VS: RsrcReg = R_028860_SQ_PGM_RESOURCES_VS; break;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000439 }
440 } else {
441 // R600 / R700
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000442 switch (MF.getFunction()->getCallingConv()) {
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000443 default: LLVM_FALLTHROUGH;
444 case CallingConv::AMDGPU_GS: LLVM_FALLTHROUGH;
445 case CallingConv::AMDGPU_CS: LLVM_FALLTHROUGH;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000446 case CallingConv::AMDGPU_VS: RsrcReg = R_028868_SQ_PGM_RESOURCES_VS; break;
447 case CallingConv::AMDGPU_PS: RsrcReg = R_028850_SQ_PGM_RESOURCES_PS; break;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000448 }
449 }
450
451 OutStreamer->EmitIntValue(RsrcReg, 4);
452 OutStreamer->EmitIntValue(S_NUM_GPRS(MaxGPR + 1) |
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000453 S_STACK_SIZE(MFI->CFStackSize), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000454 OutStreamer->EmitIntValue(R_02880C_DB_SHADER_CONTROL, 4);
455 OutStreamer->EmitIntValue(S_02880C_KILL_ENABLE(killPixel), 4);
456
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000457 if (AMDGPU::isCompute(MF.getFunction()->getCallingConv())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000458 OutStreamer->EmitIntValue(R_0288E8_SQ_LDS_ALLOC, 4);
Matt Arsenault52ef4012016-07-26 16:45:58 +0000459 OutStreamer->EmitIntValue(alignTo(MFI->getLDSSize(), 4) >> 2, 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000460 }
461}
462
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000463uint64_t AMDGPUAsmPrinter::getFunctionCodeSize(const MachineFunction &MF) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000464 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000465 const SIInstrInfo *TII = STM.getInstrInfo();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000466
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000467 uint64_t CodeSize = 0;
468
Tom Stellard45bb48e2015-06-13 03:28:10 +0000469 for (const MachineBasicBlock &MBB : MF) {
470 for (const MachineInstr &MI : MBB) {
471 // TODO: CodeSize should account for multiple functions.
Matt Arsenaultc5746862015-08-12 09:04:44 +0000472
473 // TODO: Should we count size of debug info?
474 if (MI.isDebugValue())
475 continue;
476
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000477 CodeSize += TII->getInstSizeInBytes(MI);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000478 }
479 }
480
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000481 return CodeSize;
482}
483
484static bool hasAnyNonFlatUseOfReg(const MachineRegisterInfo &MRI,
485 const SIInstrInfo &TII,
486 unsigned Reg) {
487 for (const MachineOperand &UseOp : MRI.reg_operands(Reg)) {
488 if (!UseOp.isImplicit() || !TII.isFLAT(*UseOp.getParent()))
489 return true;
490 }
491
492 return false;
493}
494
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000495static unsigned getNumExtraSGPRs(const SISubtarget &ST,
496 bool VCCUsed,
497 bool FlatScrUsed) {
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000498 unsigned ExtraSGPRs = 0;
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000499 if (VCCUsed)
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000500 ExtraSGPRs = 2;
501
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000502 if (ST.getGeneration() < SISubtarget::VOLCANIC_ISLANDS) {
503 if (FlatScrUsed)
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000504 ExtraSGPRs = 4;
505 } else {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000506 if (ST.isXNACKEnabled())
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000507 ExtraSGPRs = 4;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000508
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000509 if (FlatScrUsed)
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000510 ExtraSGPRs = 6;
Tom Stellardcaaa3aa2015-12-17 17:05:09 +0000511 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000512
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000513 return ExtraSGPRs;
514}
515
516int32_t AMDGPUAsmPrinter::SIFunctionResourceInfo::getTotalNumSGPRs(
517 const SISubtarget &ST) const {
518 return NumExplicitSGPR + getNumExtraSGPRs(ST, UsesVCC, UsesFlatScratch);
519}
520
521AMDGPUAsmPrinter::SIFunctionResourceInfo AMDGPUAsmPrinter::analyzeResourceUsage(
522 const MachineFunction &MF) const {
523 SIFunctionResourceInfo Info;
524
525 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
526 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
527 const MachineFrameInfo &FrameInfo = MF.getFrameInfo();
528 const MachineRegisterInfo &MRI = MF.getRegInfo();
529 const SIInstrInfo *TII = ST.getInstrInfo();
530 const SIRegisterInfo &TRI = TII->getRegisterInfo();
531
532 Info.UsesFlatScratch = MRI.isPhysRegUsed(AMDGPU::FLAT_SCR_LO) ||
533 MRI.isPhysRegUsed(AMDGPU::FLAT_SCR_HI);
534
535 // Even if FLAT_SCRATCH is implicitly used, it has no effect if flat
536 // instructions aren't used to access the scratch buffer. Inline assembly may
537 // need it though.
538 //
539 // If we only have implicit uses of flat_scr on flat instructions, it is not
540 // really needed.
541 if (Info.UsesFlatScratch && !MFI->hasFlatScratchInit() &&
542 (!hasAnyNonFlatUseOfReg(MRI, *TII, AMDGPU::FLAT_SCR) &&
543 !hasAnyNonFlatUseOfReg(MRI, *TII, AMDGPU::FLAT_SCR_LO) &&
544 !hasAnyNonFlatUseOfReg(MRI, *TII, AMDGPU::FLAT_SCR_HI))) {
545 Info.UsesFlatScratch = false;
546 }
547
548 Info.HasDynamicallySizedStack = FrameInfo.hasVarSizedObjects();
549 Info.PrivateSegmentSize = FrameInfo.getStackSize();
550
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000551
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000552 Info.UsesVCC = MRI.isPhysRegUsed(AMDGPU::VCC_LO) ||
553 MRI.isPhysRegUsed(AMDGPU::VCC_HI);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000554
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000555 // If there are no calls, MachineRegisterInfo can tell us the used register
556 // count easily.
Matt Arsenault22cdb612017-09-05 18:36:36 +0000557 // A tail call isn't considered a call for MachineFrameInfo's purposes.
558 if (!FrameInfo.hasCalls() && !FrameInfo.hasTailCall()) {
Matt Arsenault2738ede2017-08-02 17:15:01 +0000559 MCPhysReg HighestVGPRReg = AMDGPU::NoRegister;
560 for (MCPhysReg Reg : reverse(AMDGPU::VGPR_32RegClass.getRegisters())) {
561 if (MRI.isPhysRegUsed(Reg)) {
562 HighestVGPRReg = Reg;
563 break;
564 }
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000565 }
Matt Arsenault2738ede2017-08-02 17:15:01 +0000566
567 MCPhysReg HighestSGPRReg = AMDGPU::NoRegister;
568 for (MCPhysReg Reg : reverse(AMDGPU::SGPR_32RegClass.getRegisters())) {
569 if (MRI.isPhysRegUsed(Reg)) {
570 HighestSGPRReg = Reg;
571 break;
572 }
573 }
574
575 // We found the maximum register index. They start at 0, so add one to get the
576 // number of registers.
577 Info.NumVGPR = HighestVGPRReg == AMDGPU::NoRegister ? 0 :
578 TRI.getHWRegIndex(HighestVGPRReg) + 1;
579 Info.NumExplicitSGPR = HighestSGPRReg == AMDGPU::NoRegister ? 0 :
580 TRI.getHWRegIndex(HighestSGPRReg) + 1;
581
582 return Info;
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000583 }
584
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000585 int32_t MaxVGPR = -1;
586 int32_t MaxSGPR = -1;
587 uint32_t CalleeFrameSize = 0;
588
589 for (const MachineBasicBlock &MBB : MF) {
590 for (const MachineInstr &MI : MBB) {
591 // TODO: Check regmasks? Do they occur anywhere except calls?
592 for (const MachineOperand &MO : MI.operands()) {
593 unsigned Width = 0;
594 bool IsSGPR = false;
595
596 if (!MO.isReg())
597 continue;
598
599 unsigned Reg = MO.getReg();
600 switch (Reg) {
601 case AMDGPU::EXEC:
602 case AMDGPU::EXEC_LO:
603 case AMDGPU::EXEC_HI:
604 case AMDGPU::SCC:
605 case AMDGPU::M0:
606 case AMDGPU::SRC_SHARED_BASE:
607 case AMDGPU::SRC_SHARED_LIMIT:
608 case AMDGPU::SRC_PRIVATE_BASE:
609 case AMDGPU::SRC_PRIVATE_LIMIT:
610 continue;
611
612 case AMDGPU::NoRegister:
613 assert(MI.isDebugValue());
614 continue;
615
616 case AMDGPU::VCC:
617 case AMDGPU::VCC_LO:
618 case AMDGPU::VCC_HI:
619 Info.UsesVCC = true;
620 continue;
621
622 case AMDGPU::FLAT_SCR:
623 case AMDGPU::FLAT_SCR_LO:
624 case AMDGPU::FLAT_SCR_HI:
625 continue;
626
627 case AMDGPU::TBA:
628 case AMDGPU::TBA_LO:
629 case AMDGPU::TBA_HI:
630 case AMDGPU::TMA:
631 case AMDGPU::TMA_LO:
632 case AMDGPU::TMA_HI:
633 llvm_unreachable("trap handler registers should not be used");
634
635 default:
636 break;
637 }
638
639 if (AMDGPU::SReg_32RegClass.contains(Reg)) {
640 assert(!AMDGPU::TTMP_32RegClass.contains(Reg) &&
641 "trap handler registers should not be used");
642 IsSGPR = true;
643 Width = 1;
644 } else if (AMDGPU::VGPR_32RegClass.contains(Reg)) {
645 IsSGPR = false;
646 Width = 1;
647 } else if (AMDGPU::SReg_64RegClass.contains(Reg)) {
648 assert(!AMDGPU::TTMP_64RegClass.contains(Reg) &&
649 "trap handler registers should not be used");
650 IsSGPR = true;
651 Width = 2;
652 } else if (AMDGPU::VReg_64RegClass.contains(Reg)) {
653 IsSGPR = false;
654 Width = 2;
655 } else if (AMDGPU::VReg_96RegClass.contains(Reg)) {
656 IsSGPR = false;
657 Width = 3;
658 } else if (AMDGPU::SReg_128RegClass.contains(Reg)) {
659 IsSGPR = true;
660 Width = 4;
661 } else if (AMDGPU::VReg_128RegClass.contains(Reg)) {
662 IsSGPR = false;
663 Width = 4;
664 } else if (AMDGPU::SReg_256RegClass.contains(Reg)) {
665 IsSGPR = true;
666 Width = 8;
667 } else if (AMDGPU::VReg_256RegClass.contains(Reg)) {
668 IsSGPR = false;
669 Width = 8;
670 } else if (AMDGPU::SReg_512RegClass.contains(Reg)) {
671 IsSGPR = true;
672 Width = 16;
673 } else if (AMDGPU::VReg_512RegClass.contains(Reg)) {
674 IsSGPR = false;
675 Width = 16;
676 } else {
677 llvm_unreachable("Unknown register class");
678 }
679 unsigned HWReg = TRI.getHWRegIndex(Reg);
680 int MaxUsed = HWReg + Width - 1;
681 if (IsSGPR) {
682 MaxSGPR = MaxUsed > MaxSGPR ? MaxUsed : MaxSGPR;
683 } else {
684 MaxVGPR = MaxUsed > MaxVGPR ? MaxUsed : MaxVGPR;
685 }
686 }
687
688 if (MI.isCall()) {
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000689 // Pseudo used just to encode the underlying global. Is there a better
690 // way to track this?
Matt Arsenault71bcbd42017-08-11 20:42:08 +0000691
692 const MachineOperand *CalleeOp
693 = TII->getNamedOperand(MI, AMDGPU::OpName::callee);
694 const Function *Callee = cast<Function>(CalleeOp->getGlobal());
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000695 if (Callee->isDeclaration()) {
696 // If this is a call to an external function, we can't do much. Make
697 // conservative guesses.
698
699 // 48 SGPRs - vcc, - flat_scr, -xnack
700 int MaxSGPRGuess = 47 - getNumExtraSGPRs(ST, true,
701 ST.hasFlatAddressSpace());
702 MaxSGPR = std::max(MaxSGPR, MaxSGPRGuess);
703 MaxVGPR = std::max(MaxVGPR, 23);
704
705 CalleeFrameSize = std::max(CalleeFrameSize, 16384u);
706 Info.UsesVCC = true;
707 Info.UsesFlatScratch = ST.hasFlatAddressSpace();
708 Info.HasDynamicallySizedStack = true;
709 } else {
710 // We force CodeGen to run in SCC order, so the callee's register
711 // usage etc. should be the cumulative usage of all callees.
712 auto I = CallGraphResourceInfo.find(Callee);
713 assert(I != CallGraphResourceInfo.end() &&
714 "callee should have been handled before caller");
715
716 MaxSGPR = std::max(I->second.NumExplicitSGPR - 1, MaxSGPR);
717 MaxVGPR = std::max(I->second.NumVGPR - 1, MaxVGPR);
718 CalleeFrameSize
719 = std::max(I->second.PrivateSegmentSize, CalleeFrameSize);
720 Info.UsesVCC |= I->second.UsesVCC;
721 Info.UsesFlatScratch |= I->second.UsesFlatScratch;
722 Info.HasDynamicallySizedStack |= I->second.HasDynamicallySizedStack;
723 Info.HasRecursion |= I->second.HasRecursion;
724 }
725
726 if (!Callee->doesNotRecurse())
727 Info.HasRecursion = true;
728 }
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000729 }
730 }
731
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000732 Info.NumExplicitSGPR = MaxSGPR + 1;
733 Info.NumVGPR = MaxVGPR + 1;
734 Info.PrivateSegmentSize += CalleeFrameSize;
Matt Arsenault3416b8c2017-06-01 15:05:15 +0000735
736 return Info;
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000737}
738
739void AMDGPUAsmPrinter::getSIProgramInfo(SIProgramInfo &ProgInfo,
740 const MachineFunction &MF) {
741 SIFunctionResourceInfo Info = analyzeResourceUsage(MF);
742
743 ProgInfo.NumVGPR = Info.NumVGPR;
744 ProgInfo.NumSGPR = Info.NumExplicitSGPR;
745 ProgInfo.ScratchSize = Info.PrivateSegmentSize;
746 ProgInfo.VCCUsed = Info.UsesVCC;
747 ProgInfo.FlatUsed = Info.UsesFlatScratch;
748 ProgInfo.DynamicCallStack = Info.HasDynamicallySizedStack || Info.HasRecursion;
749
750 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
751 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
752 const SIInstrInfo *TII = STM.getInstrInfo();
753 const SIRegisterInfo *RI = &TII->getRegisterInfo();
754
755 unsigned ExtraSGPRs = getNumExtraSGPRs(STM,
756 ProgInfo.VCCUsed,
757 ProgInfo.FlatUsed);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000758 unsigned ExtraVGPRs = STM.getReservedNumVGPRs(MF);
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000759
Marek Olsak91f22fb2016-12-09 19:49:40 +0000760 // Check the addressable register limit before we add ExtraSGPRs.
761 if (STM.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS &&
762 !STM.hasSGPRInitBug()) {
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000763 unsigned MaxAddressableNumSGPRs = STM.getAddressableNumSGPRs();
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000764 if (ProgInfo.NumSGPR > MaxAddressableNumSGPRs) {
Marek Olsak91f22fb2016-12-09 19:49:40 +0000765 // This can happen due to a compiler bug or when using inline asm.
766 LLVMContext &Ctx = MF.getFunction()->getContext();
767 DiagnosticInfoResourceLimit Diag(*MF.getFunction(),
768 "addressable scalar registers",
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000769 ProgInfo.NumSGPR, DS_Error,
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000770 DK_ResourceLimit,
771 MaxAddressableNumSGPRs);
Marek Olsak91f22fb2016-12-09 19:49:40 +0000772 Ctx.diagnose(Diag);
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000773 ProgInfo.NumSGPR = MaxAddressableNumSGPRs - 1;
Marek Olsak91f22fb2016-12-09 19:49:40 +0000774 }
775 }
776
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000777 // Account for extra SGPRs and VGPRs reserved for debugger use.
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000778 ProgInfo.NumSGPR += ExtraSGPRs;
779 ProgInfo.NumVGPR += ExtraVGPRs;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000780
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000781 // Adjust number of registers used to meet default/requested minimum/maximum
782 // number of waves per execution unit request.
783 ProgInfo.NumSGPRsForWavesPerEU = std::max(
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000784 std::max(ProgInfo.NumSGPR, 1u), STM.getMinNumSGPRs(MFI->getMaxWavesPerEU()));
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000785 ProgInfo.NumVGPRsForWavesPerEU = std::max(
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000786 std::max(ProgInfo.NumVGPR, 1u), STM.getMinNumVGPRs(MFI->getMaxWavesPerEU()));
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000787
Marek Olsak91f22fb2016-12-09 19:49:40 +0000788 if (STM.getGeneration() <= AMDGPUSubtarget::SEA_ISLANDS ||
789 STM.hasSGPRInitBug()) {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000790 unsigned MaxAddressableNumSGPRs = STM.getAddressableNumSGPRs();
791 if (ProgInfo.NumSGPR > MaxAddressableNumSGPRs) {
792 // This can happen due to a compiler bug or when using inline asm to use
793 // the registers which are usually reserved for vcc etc.
Marek Olsak91f22fb2016-12-09 19:49:40 +0000794 LLVMContext &Ctx = MF.getFunction()->getContext();
795 DiagnosticInfoResourceLimit Diag(*MF.getFunction(),
796 "scalar registers",
797 ProgInfo.NumSGPR, DS_Error,
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000798 DK_ResourceLimit,
799 MaxAddressableNumSGPRs);
Marek Olsak91f22fb2016-12-09 19:49:40 +0000800 Ctx.diagnose(Diag);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000801 ProgInfo.NumSGPR = MaxAddressableNumSGPRs;
802 ProgInfo.NumSGPRsForWavesPerEU = MaxAddressableNumSGPRs;
Marek Olsak91f22fb2016-12-09 19:49:40 +0000803 }
Matt Arsenault4eae3012016-10-28 20:31:47 +0000804 }
805
806 if (STM.hasSGPRInitBug()) {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000807 ProgInfo.NumSGPR =
808 AMDGPU::IsaInfo::FIXED_NUM_SGPRS_FOR_INIT_BUG;
809 ProgInfo.NumSGPRsForWavesPerEU =
810 AMDGPU::IsaInfo::FIXED_NUM_SGPRS_FOR_INIT_BUG;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000811 }
812
Matt Arsenault161e2b42017-04-18 20:59:40 +0000813 if (MFI->getNumUserSGPRs() > STM.getMaxNumUserSGPRs()) {
Matt Arsenault41003af2015-11-30 21:16:07 +0000814 LLVMContext &Ctx = MF.getFunction()->getContext();
Matt Arsenaultff982412016-06-20 18:13:04 +0000815 DiagnosticInfoResourceLimit Diag(*MF.getFunction(), "user SGPRs",
Matt Arsenault161e2b42017-04-18 20:59:40 +0000816 MFI->getNumUserSGPRs(), DS_Error);
Matt Arsenaultff982412016-06-20 18:13:04 +0000817 Ctx.diagnose(Diag);
Matt Arsenault41003af2015-11-30 21:16:07 +0000818 }
819
Matt Arsenault52ef4012016-07-26 16:45:58 +0000820 if (MFI->getLDSSize() > static_cast<unsigned>(STM.getLocalMemorySize())) {
Matt Arsenault1c4d0ef2016-04-28 19:37:35 +0000821 LLVMContext &Ctx = MF.getFunction()->getContext();
Matt Arsenaultff982412016-06-20 18:13:04 +0000822 DiagnosticInfoResourceLimit Diag(*MF.getFunction(), "local memory",
Matt Arsenault52ef4012016-07-26 16:45:58 +0000823 MFI->getLDSSize(), DS_Error);
Matt Arsenaultff982412016-06-20 18:13:04 +0000824 Ctx.diagnose(Diag);
Matt Arsenault1c4d0ef2016-04-28 19:37:35 +0000825 }
826
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000827 // SGPRBlocks is actual number of SGPR blocks minus 1.
828 ProgInfo.SGPRBlocks = alignTo(ProgInfo.NumSGPRsForWavesPerEU,
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000829 STM.getSGPREncodingGranule());
830 ProgInfo.SGPRBlocks = ProgInfo.SGPRBlocks / STM.getSGPREncodingGranule() - 1;
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000831
832 // VGPRBlocks is actual number of VGPR blocks minus 1.
833 ProgInfo.VGPRBlocks = alignTo(ProgInfo.NumVGPRsForWavesPerEU,
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000834 STM.getVGPREncodingGranule());
835 ProgInfo.VGPRBlocks = ProgInfo.VGPRBlocks / STM.getVGPREncodingGranule() - 1;
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000836
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000837 // Record first reserved VGPR and number of reserved VGPRs.
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000838 ProgInfo.ReservedVGPRFirst = STM.debuggerReserveRegs() ? ProgInfo.NumVGPR : 0;
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000839 ProgInfo.ReservedVGPRCount = STM.getReservedNumVGPRs(MF);
840
841 // Update DebuggerWavefrontPrivateSegmentOffsetSGPR and
842 // DebuggerPrivateSegmentBufferSGPR fields if "amdgpu-debugger-emit-prologue"
843 // attribute was requested.
844 if (STM.debuggerEmitPrologue()) {
845 ProgInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR =
846 RI->getHWRegIndex(MFI->getScratchWaveOffsetReg());
847 ProgInfo.DebuggerPrivateSegmentBufferSGPR =
848 RI->getHWRegIndex(MFI->getScratchRSrcReg());
849 }
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000850
Tom Stellard45bb48e2015-06-13 03:28:10 +0000851 // Set the value to initialize FP_ROUND and FP_DENORM parts of the mode
852 // register.
853 ProgInfo.FloatMode = getFPMode(MF);
854
Wei Ding3cb2a1e2016-10-19 22:34:49 +0000855 ProgInfo.IEEEMode = STM.enableIEEEBit(MF);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000856
Matt Arsenault7293f982016-01-28 20:53:35 +0000857 // Make clamp modifier on NaN input returns 0.
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000858 ProgInfo.DX10Clamp = STM.enableDX10Clamp();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000859
Tom Stellard45bb48e2015-06-13 03:28:10 +0000860 unsigned LDSAlignShift;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000861 if (STM.getGeneration() < SISubtarget::SEA_ISLANDS) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000862 // LDS is allocated in 64 dword blocks.
863 LDSAlignShift = 8;
864 } else {
865 // LDS is allocated in 128 dword blocks.
866 LDSAlignShift = 9;
867 }
868
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000869 unsigned LDSSpillSize =
Matt Arsenault161e2b42017-04-18 20:59:40 +0000870 MFI->getLDSWaveSpillSize() * MFI->getMaxFlatWorkGroupSize();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000871
Matt Arsenault52ef4012016-07-26 16:45:58 +0000872 ProgInfo.LDSSize = MFI->getLDSSize() + LDSSpillSize;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000873 ProgInfo.LDSBlocks =
Aaron Ballmanef0fe1e2016-03-30 21:30:00 +0000874 alignTo(ProgInfo.LDSSize, 1ULL << LDSAlignShift) >> LDSAlignShift;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000875
876 // Scratch is allocated in 256 dword blocks.
877 unsigned ScratchAlignShift = 10;
878 // We need to program the hardware with the amount of scratch memory that
879 // is used by the entire wave. ProgInfo.ScratchSize is the amount of
880 // scratch memory used per thread.
881 ProgInfo.ScratchBlocks =
Rui Ueyamada00f2f2016-01-14 21:06:47 +0000882 alignTo(ProgInfo.ScratchSize * STM.getWavefrontSize(),
Aaron Ballmanef0fe1e2016-03-30 21:30:00 +0000883 1ULL << ScratchAlignShift) >>
Rui Ueyamada00f2f2016-01-14 21:06:47 +0000884 ScratchAlignShift;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000885
886 ProgInfo.ComputePGMRSrc1 =
887 S_00B848_VGPRS(ProgInfo.VGPRBlocks) |
888 S_00B848_SGPRS(ProgInfo.SGPRBlocks) |
889 S_00B848_PRIORITY(ProgInfo.Priority) |
890 S_00B848_FLOAT_MODE(ProgInfo.FloatMode) |
891 S_00B848_PRIV(ProgInfo.Priv) |
892 S_00B848_DX10_CLAMP(ProgInfo.DX10Clamp) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000893 S_00B848_DEBUG_MODE(ProgInfo.DebugMode) |
Tom Stellard45bb48e2015-06-13 03:28:10 +0000894 S_00B848_IEEE_MODE(ProgInfo.IEEEMode);
895
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000896 // 0 = X, 1 = XY, 2 = XYZ
897 unsigned TIDIGCompCnt = 0;
898 if (MFI->hasWorkItemIDZ())
899 TIDIGCompCnt = 2;
900 else if (MFI->hasWorkItemIDY())
901 TIDIGCompCnt = 1;
902
Tom Stellard45bb48e2015-06-13 03:28:10 +0000903 ProgInfo.ComputePGMRSrc2 =
904 S_00B84C_SCRATCH_EN(ProgInfo.ScratchBlocks > 0) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000905 S_00B84C_USER_SGPR(MFI->getNumUserSGPRs()) |
Wei Ding205bfdb2017-02-10 02:15:29 +0000906 S_00B84C_TRAP_HANDLER(STM.isTrapHandlerEnabled()) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000907 S_00B84C_TGID_X_EN(MFI->hasWorkGroupIDX()) |
908 S_00B84C_TGID_Y_EN(MFI->hasWorkGroupIDY()) |
909 S_00B84C_TGID_Z_EN(MFI->hasWorkGroupIDZ()) |
910 S_00B84C_TG_SIZE_EN(MFI->hasWorkGroupInfo()) |
911 S_00B84C_TIDIG_COMP_CNT(TIDIGCompCnt) |
912 S_00B84C_EXCP_EN_MSB(0) |
Konstantin Zhuravlyov6ccb0762017-05-05 20:13:55 +0000913 // For AMDHSA, LDS_SIZE must be zero, as it is populated by the CP.
914 S_00B84C_LDS_SIZE(STM.isAmdHsaOS() ? 0 : ProgInfo.LDSBlocks) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000915 S_00B84C_EXCP_EN(0);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000916}
917
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000918static unsigned getRsrcReg(CallingConv::ID CallConv) {
919 switch (CallConv) {
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000920 default: LLVM_FALLTHROUGH;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000921 case CallingConv::AMDGPU_CS: return R_00B848_COMPUTE_PGM_RSRC1;
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000922 case CallingConv::AMDGPU_LS: return R_00B528_SPI_SHADER_PGM_RSRC1_LS;
Marek Olsaka302a7362017-05-02 15:41:10 +0000923 case CallingConv::AMDGPU_HS: return R_00B428_SPI_SHADER_PGM_RSRC1_HS;
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000924 case CallingConv::AMDGPU_ES: return R_00B328_SPI_SHADER_PGM_RSRC1_ES;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000925 case CallingConv::AMDGPU_GS: return R_00B228_SPI_SHADER_PGM_RSRC1_GS;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000926 case CallingConv::AMDGPU_VS: return R_00B128_SPI_SHADER_PGM_RSRC1_VS;
Tim Renoufef1ae8f2017-09-29 09:51:22 +0000927 case CallingConv::AMDGPU_PS: return R_00B028_SPI_SHADER_PGM_RSRC1_PS;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000928 }
929}
930
931void AMDGPUAsmPrinter::EmitProgramInfoSI(const MachineFunction &MF,
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000932 const SIProgramInfo &CurrentProgramInfo) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000933 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000934 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000935 unsigned RsrcReg = getRsrcReg(MF.getFunction()->getCallingConv());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000936
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000937 if (AMDGPU::isCompute(MF.getFunction()->getCallingConv())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000938 OutStreamer->EmitIntValue(R_00B848_COMPUTE_PGM_RSRC1, 4);
939
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000940 OutStreamer->EmitIntValue(CurrentProgramInfo.ComputePGMRSrc1, 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000941
942 OutStreamer->EmitIntValue(R_00B84C_COMPUTE_PGM_RSRC2, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000943 OutStreamer->EmitIntValue(CurrentProgramInfo.ComputePGMRSrc2, 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000944
945 OutStreamer->EmitIntValue(R_00B860_COMPUTE_TMPRING_SIZE, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000946 OutStreamer->EmitIntValue(S_00B860_WAVESIZE(CurrentProgramInfo.ScratchBlocks), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000947
948 // TODO: Should probably note flat usage somewhere. SC emits a "FlatPtr32 =
949 // 0" comment but I don't see a corresponding field in the register spec.
950 } else {
951 OutStreamer->EmitIntValue(RsrcReg, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000952 OutStreamer->EmitIntValue(S_00B028_VGPRS(CurrentProgramInfo.VGPRBlocks) |
953 S_00B028_SGPRS(CurrentProgramInfo.SGPRBlocks), 4);
Tim Renouf13229152017-09-29 09:49:35 +0000954 unsigned Rsrc2Val = 0;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000955 if (STM.isVGPRSpillingEnabled(*MF.getFunction())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000956 OutStreamer->EmitIntValue(R_0286E8_SPI_TMPRING_SIZE, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000957 OutStreamer->EmitIntValue(S_0286E8_WAVESIZE(CurrentProgramInfo.ScratchBlocks), 4);
Tim Renouf13229152017-09-29 09:49:35 +0000958 if (TM.getTargetTriple().getOS() == Triple::AMDPAL)
959 Rsrc2Val = S_00B84C_SCRATCH_EN(CurrentProgramInfo.ScratchBlocks > 0);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000960 }
Tim Renouf13229152017-09-29 09:49:35 +0000961 if (MF.getFunction()->getCallingConv() == CallingConv::AMDGPU_PS) {
962 OutStreamer->EmitIntValue(R_0286CC_SPI_PS_INPUT_ENA, 4);
963 OutStreamer->EmitIntValue(MFI->getPSInputEnable(), 4);
964 OutStreamer->EmitIntValue(R_0286D0_SPI_PS_INPUT_ADDR, 4);
965 OutStreamer->EmitIntValue(MFI->getPSInputAddr(), 4);
966 Rsrc2Val |= S_00B02C_EXTRA_LDS_SIZE(CurrentProgramInfo.LDSBlocks);
967 }
968 if (Rsrc2Val) {
969 OutStreamer->EmitIntValue(RsrcReg + 4 /*rsrc2*/, 4);
970 OutStreamer->EmitIntValue(Rsrc2Val, 4);
971 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000972 }
Marek Olsak0532c192016-07-13 17:35:15 +0000973
974 OutStreamer->EmitIntValue(R_SPILLED_SGPRS, 4);
975 OutStreamer->EmitIntValue(MFI->getNumSpilledSGPRs(), 4);
976 OutStreamer->EmitIntValue(R_SPILLED_VGPRS, 4);
977 OutStreamer->EmitIntValue(MFI->getNumSpilledVGPRs(), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000978}
979
Tim Renouf72800f02017-10-03 19:03:52 +0000980// This is the equivalent of EmitProgramInfoSI above, but for when the OS type
981// is AMDPAL. It stores each compute/SPI register setting and other PAL
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000982// metadata items into the PALMetadataMap, combining with any provided by the
983// frontend as LLVM metadata. Once all functions are written, PALMetadataMap is
Tim Renouf72800f02017-10-03 19:03:52 +0000984// then written as a single block in the .note section.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000985void AMDGPUAsmPrinter::EmitPALMetadata(const MachineFunction &MF,
Tim Renouf72800f02017-10-03 19:03:52 +0000986 const SIProgramInfo &CurrentProgramInfo) {
987 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
988 // Given the calling convention, calculate the register number for rsrc1. In
989 // principle the register number could change in future hardware, but we know
990 // it is the same for gfx6-9 (except that LS and ES don't exist on gfx9), so
991 // we can use the same fixed value that .AMDGPU.config has for Mesa. Note
992 // that we use a register number rather than a byte offset, so we need to
993 // divide by 4.
994 unsigned Rsrc1Reg = getRsrcReg(MF.getFunction()->getCallingConv()) / 4;
995 unsigned Rsrc2Reg = Rsrc1Reg + 1;
996 // Also calculate the PAL metadata key for *S_SCRATCH_SIZE. It can be used
997 // with a constant offset to access any non-register shader-specific PAL
998 // metadata key.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +0000999 unsigned ScratchSizeKey = PALMD::Key::CS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001000 switch (MF.getFunction()->getCallingConv()) {
1001 case CallingConv::AMDGPU_PS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001002 ScratchSizeKey = PALMD::Key::PS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001003 break;
1004 case CallingConv::AMDGPU_VS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001005 ScratchSizeKey = PALMD::Key::VS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001006 break;
1007 case CallingConv::AMDGPU_GS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001008 ScratchSizeKey = PALMD::Key::GS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001009 break;
1010 case CallingConv::AMDGPU_ES:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001011 ScratchSizeKey = PALMD::Key::ES_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001012 break;
1013 case CallingConv::AMDGPU_HS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001014 ScratchSizeKey = PALMD::Key::HS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001015 break;
1016 case CallingConv::AMDGPU_LS:
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001017 ScratchSizeKey = PALMD::Key::LS_SCRATCH_SIZE;
Tim Renouf72800f02017-10-03 19:03:52 +00001018 break;
1019 }
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001020 unsigned NumUsedVgprsKey = ScratchSizeKey +
1021 PALMD::Key::VS_NUM_USED_VGPRS - PALMD::Key::VS_SCRATCH_SIZE;
1022 unsigned NumUsedSgprsKey = ScratchSizeKey +
1023 PALMD::Key::VS_NUM_USED_SGPRS - PALMD::Key::VS_SCRATCH_SIZE;
1024 PALMetadataMap[NumUsedVgprsKey] = CurrentProgramInfo.NumVGPRsForWavesPerEU;
1025 PALMetadataMap[NumUsedSgprsKey] = CurrentProgramInfo.NumSGPRsForWavesPerEU;
Tim Renouf72800f02017-10-03 19:03:52 +00001026 if (AMDGPU::isCompute(MF.getFunction()->getCallingConv())) {
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001027 PALMetadataMap[Rsrc1Reg] |= CurrentProgramInfo.ComputePGMRSrc1;
1028 PALMetadataMap[Rsrc2Reg] |= CurrentProgramInfo.ComputePGMRSrc2;
Tim Renouf72800f02017-10-03 19:03:52 +00001029 // ScratchSize is in bytes, 16 aligned.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001030 PALMetadataMap[ScratchSizeKey] |=
1031 alignTo(CurrentProgramInfo.ScratchSize, 16);
Tim Renouf72800f02017-10-03 19:03:52 +00001032 } else {
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001033 PALMetadataMap[Rsrc1Reg] |= S_00B028_VGPRS(CurrentProgramInfo.VGPRBlocks) |
1034 S_00B028_SGPRS(CurrentProgramInfo.SGPRBlocks);
Tim Renouf72800f02017-10-03 19:03:52 +00001035 if (CurrentProgramInfo.ScratchBlocks > 0)
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001036 PALMetadataMap[Rsrc2Reg] |= S_00B84C_SCRATCH_EN(1);
Tim Renouf72800f02017-10-03 19:03:52 +00001037 // ScratchSize is in bytes, 16 aligned.
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001038 PALMetadataMap[ScratchSizeKey] |=
1039 alignTo(CurrentProgramInfo.ScratchSize, 16);
Tim Renouf72800f02017-10-03 19:03:52 +00001040 }
1041 if (MF.getFunction()->getCallingConv() == CallingConv::AMDGPU_PS) {
Konstantin Zhuravlyovc3beb6a2017-10-11 22:41:09 +00001042 PALMetadataMap[Rsrc2Reg] |=
1043 S_00B02C_EXTRA_LDS_SIZE(CurrentProgramInfo.LDSBlocks);
1044 PALMetadataMap[R_0286CC_SPI_PS_INPUT_ENA / 4] |= MFI->getPSInputEnable();
1045 PALMetadataMap[R_0286D0_SPI_PS_INPUT_ADDR / 4] |= MFI->getPSInputAddr();
Tim Renouf72800f02017-10-03 19:03:52 +00001046 }
1047}
1048
Matt Arsenault24ee0782016-02-12 02:40:47 +00001049// This is supposed to be log2(Size)
1050static amd_element_byte_size_t getElementByteSizeValue(unsigned Size) {
1051 switch (Size) {
1052 case 4:
1053 return AMD_ELEMENT_4_BYTES;
1054 case 8:
1055 return AMD_ELEMENT_8_BYTES;
1056 case 16:
1057 return AMD_ELEMENT_16_BYTES;
1058 default:
1059 llvm_unreachable("invalid private_element_size");
1060 }
1061}
1062
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001063void AMDGPUAsmPrinter::getAmdKernelCode(amd_kernel_code_t &Out,
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001064 const SIProgramInfo &CurrentProgramInfo,
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001065 const MachineFunction &MF) const {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001066 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +00001067 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +00001068
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001069 AMDGPU::initDefaultAMDKernelCodeT(Out, STM.getFeatureBits());
Tom Stellard45bb48e2015-06-13 03:28:10 +00001070
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001071 Out.compute_pgm_resource_registers =
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001072 CurrentProgramInfo.ComputePGMRSrc1 |
1073 (CurrentProgramInfo.ComputePGMRSrc2 << 32);
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001074 Out.code_properties = AMD_CODE_PROPERTY_IS_PTR64;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001075
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001076 if (CurrentProgramInfo.DynamicCallStack)
1077 Out.code_properties |= AMD_CODE_PROPERTY_IS_DYNAMIC_CALLSTACK;
1078
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001079 AMD_HSA_BITS_SET(Out.code_properties,
Matt Arsenault24ee0782016-02-12 02:40:47 +00001080 AMD_CODE_PROPERTY_PRIVATE_ELEMENT_SIZE,
1081 getElementByteSizeValue(STM.getMaxPrivateElementSize()));
1082
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001083 if (MFI->hasPrivateSegmentBuffer()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001084 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001085 AMD_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_BUFFER;
1086 }
1087
1088 if (MFI->hasDispatchPtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001089 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001090
1091 if (MFI->hasQueuePtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001092 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_QUEUE_PTR;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001093
1094 if (MFI->hasKernargSegmentPtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001095 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_KERNARG_SEGMENT_PTR;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001096
1097 if (MFI->hasDispatchID())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001098 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_ID;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001099
1100 if (MFI->hasFlatScratchInit())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001101 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_FLAT_SCRATCH_INIT;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001102
1103 if (MFI->hasGridWorkgroupCountX()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001104 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001105 AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_X;
1106 }
1107
1108 if (MFI->hasGridWorkgroupCountY()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001109 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001110 AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_Y;
1111 }
1112
1113 if (MFI->hasGridWorkgroupCountZ()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001114 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001115 AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_Z;
1116 }
Tom Stellard45bb48e2015-06-13 03:28:10 +00001117
Tom Stellard48f29f22015-11-26 00:43:29 +00001118 if (MFI->hasDispatchPtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001119 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR;
Tom Stellard48f29f22015-11-26 00:43:29 +00001120
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001121 if (STM.debuggerSupported())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001122 Out.code_properties |= AMD_CODE_PROPERTY_IS_DEBUG_SUPPORTED;
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001123
Nicolai Haehnle5b504972016-01-04 23:35:53 +00001124 if (STM.isXNACKEnabled())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001125 Out.code_properties |= AMD_CODE_PROPERTY_IS_XNACK_SUPPORTED;
Nicolai Haehnle5b504972016-01-04 23:35:53 +00001126
Matt Arsenault52ef4012016-07-26 16:45:58 +00001127 // FIXME: Should use getKernArgSize
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001128 Out.kernarg_segment_byte_size =
Tom Stellard2f3f9852017-01-25 01:25:13 +00001129 STM.getKernArgSegmentSize(MF, MFI->getABIArgOffset());
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001130 Out.wavefront_sgpr_count = CurrentProgramInfo.NumSGPR;
1131 Out.workitem_vgpr_count = CurrentProgramInfo.NumVGPR;
1132 Out.workitem_private_segment_byte_size = CurrentProgramInfo.ScratchSize;
1133 Out.workgroup_group_segment_byte_size = CurrentProgramInfo.LDSSize;
1134 Out.reserved_vgpr_first = CurrentProgramInfo.ReservedVGPRFirst;
1135 Out.reserved_vgpr_count = CurrentProgramInfo.ReservedVGPRCount;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001136
Tom Stellard175959e2016-12-06 21:53:10 +00001137 // These alignment values are specified in powers of two, so alignment =
1138 // 2^n. The minimum alignment is 2^4 = 16.
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001139 Out.kernarg_segment_alignment = std::max((size_t)4,
Tom Stellard175959e2016-12-06 21:53:10 +00001140 countTrailingZeros(MFI->getMaxKernArgAlign()));
1141
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001142 if (STM.debuggerEmitPrologue()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001143 Out.debug_wavefront_private_segment_offset_sgpr =
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001144 CurrentProgramInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR;
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +00001145 Out.debug_private_segment_buffer_sgpr =
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +00001146 CurrentProgramInfo.DebuggerPrivateSegmentBufferSGPR;
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +00001147 }
Tom Stellard45bb48e2015-06-13 03:28:10 +00001148}
1149
1150bool AMDGPUAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
1151 unsigned AsmVariant,
1152 const char *ExtraCode, raw_ostream &O) {
Matt Arsenault36cd1852017-08-09 20:09:35 +00001153 // First try the generic code, which knows about modifiers like 'c' and 'n'.
1154 if (!AsmPrinter::PrintAsmOperand(MI, OpNo, AsmVariant, ExtraCode, O))
1155 return false;
1156
Tom Stellard45bb48e2015-06-13 03:28:10 +00001157 if (ExtraCode && ExtraCode[0]) {
1158 if (ExtraCode[1] != 0)
1159 return true; // Unknown modifier.
1160
1161 switch (ExtraCode[0]) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001162 case 'r':
1163 break;
Matt Arsenault36cd1852017-08-09 20:09:35 +00001164 default:
1165 return true;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001166 }
1167 }
1168
Matt Arsenault36cd1852017-08-09 20:09:35 +00001169 // TODO: Should be able to support other operand types like globals.
1170 const MachineOperand &MO = MI->getOperand(OpNo);
1171 if (MO.isReg()) {
1172 AMDGPUInstPrinter::printRegOperand(MO.getReg(), O,
1173 *MF->getSubtarget().getRegisterInfo());
1174 return false;
1175 }
1176
1177 return true;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001178}