blob: caa19495bbf37dabd52c54fe8019562e43986e50 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMMCTargetDesc.cpp - ARM Target Descriptions ---------------------===//
Evan Cheng928ce722011-07-06 22:02:34 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides ARM specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
Chandler Carruthbe810232013-01-02 10:22:59 +000014#include "ARMBaseInfo.h"
Tim Northover5cc3dc82012-12-07 16:50:23 +000015#include "ARMELFStreamer.h"
16#include "ARMMCAsmInfo.h"
Eli Bendersky2e2ce492013-01-30 16:30:19 +000017#include "ARMMCTargetDesc.h"
Evan Cheng61faa552011-07-25 21:20:24 +000018#include "InstPrinter/ARMInstPrinter.h"
Eli Bendersky2e2ce492013-01-30 16:30:19 +000019#include "llvm/ADT/Triple.h"
Evan Cheng4d6c9d72011-08-23 20:15:21 +000020#include "llvm/MC/MCCodeGenInfo.h"
21#include "llvm/MC/MCInstrAnalysis.h"
Evan Cheng928ce722011-07-06 22:02:34 +000022#include "llvm/MC/MCInstrInfo.h"
23#include "llvm/MC/MCRegisterInfo.h"
Evan Chengad5f4852011-07-23 00:00:19 +000024#include "llvm/MC/MCStreamer.h"
Evan Cheng928ce722011-07-06 22:02:34 +000025#include "llvm/MC/MCSubtargetInfo.h"
Evan Chengad5f4852011-07-23 00:00:19 +000026#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000027#include "llvm/Support/TargetRegistry.h"
Evan Cheng928ce722011-07-06 22:02:34 +000028
29#define GET_REGINFO_MC_DESC
30#include "ARMGenRegisterInfo.inc"
31
32#define GET_INSTRINFO_MC_DESC
33#include "ARMGenInstrInfo.inc"
34
35#define GET_SUBTARGETINFO_MC_DESC
36#include "ARMGenSubtargetInfo.inc"
37
38using namespace llvm;
39
Evan Cheng9f7ad312012-04-26 01:13:36 +000040std::string ARM_MC::ParseARMTriple(StringRef TT, StringRef CPU) {
Eli Bendersky2e2ce492013-01-30 16:30:19 +000041 Triple triple(TT);
42
Evan Cheng2bd65362011-07-07 00:08:19 +000043 // Set the boolean corresponding to the current target triple, or the default
44 // if one cannot be determined, to true.
45 unsigned Len = TT.size();
46 unsigned Idx = 0;
47
Nick Lewyckyf1a5f572011-09-05 18:35:03 +000048 // FIXME: Enhance Triple helper class to extract ARM version.
Evan Chengf2c26162011-07-07 08:26:46 +000049 bool isThumb = false;
Evan Cheng2bd65362011-07-07 00:08:19 +000050 if (Len >= 5 && TT.substr(0, 4) == "armv")
51 Idx = 4;
52 else if (Len >= 6 && TT.substr(0, 5) == "thumb") {
Evan Chengf2c26162011-07-07 08:26:46 +000053 isThumb = true;
Evan Cheng2bd65362011-07-07 00:08:19 +000054 if (Len >= 7 && TT[5] == 'v')
55 Idx = 6;
56 }
57
Evan Chengf52003d2012-04-27 01:27:19 +000058 bool NoCPU = CPU == "generic" || CPU.empty();
Evan Cheng2bd65362011-07-07 00:08:19 +000059 std::string ARMArchFeature;
60 if (Idx) {
61 unsigned SubVer = TT[Idx];
Joey Goulyb3f550e2013-06-26 16:58:26 +000062 if (SubVer == '8') {
63 // FIXME: Parse v8 features
64 ARMArchFeature = "+v8";
65 } else if (SubVer == '7') {
Evan Cheng2bd65362011-07-07 00:08:19 +000066 if (Len >= Idx+2 && TT[Idx+1] == 'm') {
Tim Northovera2292d02013-06-10 23:20:58 +000067 isThumb = true;
Evan Chengf52003d2012-04-27 01:27:19 +000068 if (NoCPU)
69 // v7m: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureMClass
70 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+mclass";
71 else
72 // Use CPU to figure out the exact features.
73 ARMArchFeature = "+v7";
Evan Cheng2bd65362011-07-07 00:08:19 +000074 } else if (Len >= Idx+3 && TT[Idx+1] == 'e'&& TT[Idx+2] == 'm') {
Evan Chengf52003d2012-04-27 01:27:19 +000075 if (NoCPU)
76 // v7em: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureDSPThumb2,
77 // FeatureT2XtPk, FeatureMClass
78 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+t2dsp,t2xtpk,+mclass";
79 else
80 // Use CPU to figure out the exact features.
81 ARMArchFeature = "+v7";
Bob Wilsone8a549c2012-09-29 21:43:49 +000082 } else if (Len >= Idx+2 && TT[Idx+1] == 's') {
83 if (NoCPU)
84 // v7s: FeatureNEON, FeatureDB, FeatureDSPThumb2, FeatureT2XtPk
85 // Swift
86 ARMArchFeature = "+v7,+swift,+neon,+db,+t2dsp,+t2xtpk";
87 else
88 // Use CPU to figure out the exact features.
89 ARMArchFeature = "+v7";
Evan Cheng9f7ad312012-04-26 01:13:36 +000090 } else {
91 // v7 CPUs have lots of different feature sets. If no CPU is specified,
92 // then assume v7a (e.g. cortex-a8) feature set. Otherwise, return
93 // the "minimum" feature set and use CPU string to figure out the exact
94 // features.
Evan Chengf52003d2012-04-27 01:27:19 +000095 if (NoCPU)
Evan Cheng9f7ad312012-04-26 01:13:36 +000096 // v7a: FeatureNEON, FeatureDB, FeatureDSPThumb2, FeatureT2XtPk
97 ARMArchFeature = "+v7,+neon,+db,+t2dsp,+t2xtpk";
98 else
99 // Use CPU to figure out the exact features.
100 ARMArchFeature = "+v7";
101 }
Evan Cheng2bd65362011-07-07 00:08:19 +0000102 } else if (SubVer == '6') {
Jim Grosbach1c9dd292012-02-10 20:38:46 +0000103 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == '2')
Evan Cheng2bd65362011-07-07 00:08:19 +0000104 ARMArchFeature = "+v6t2";
Evan Chengf52003d2012-04-27 01:27:19 +0000105 else if (Len >= Idx+2 && TT[Idx+1] == 'm') {
Tim Northovera2292d02013-06-10 23:20:58 +0000106 isThumb = true;
Evan Chengf52003d2012-04-27 01:27:19 +0000107 if (NoCPU)
108 // v6m: FeatureNoARM, FeatureMClass
109 ARMArchFeature = "+v6,+noarm,+mclass";
110 else
111 ARMArchFeature = "+v6";
112 } else
Evan Cheng8b2bda02011-07-07 03:55:05 +0000113 ARMArchFeature = "+v6";
Evan Cheng2bd65362011-07-07 00:08:19 +0000114 } else if (SubVer == '5') {
Evan Cheng8b2bda02011-07-07 03:55:05 +0000115 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == 'e')
Evan Cheng2bd65362011-07-07 00:08:19 +0000116 ARMArchFeature = "+v5te";
Evan Cheng8b2bda02011-07-07 03:55:05 +0000117 else
118 ARMArchFeature = "+v5t";
119 } else if (SubVer == '4' && Len >= Idx+2 && TT[Idx+1] == 't')
120 ARMArchFeature = "+v4t";
Evan Cheng2bd65362011-07-07 00:08:19 +0000121 }
122
Evan Chengf2c26162011-07-07 08:26:46 +0000123 if (isThumb) {
124 if (ARMArchFeature.empty())
Evan Cheng1834f5d2011-07-07 19:05:12 +0000125 ARMArchFeature = "+thumb-mode";
Evan Chengf2c26162011-07-07 08:26:46 +0000126 else
Evan Cheng1834f5d2011-07-07 19:05:12 +0000127 ARMArchFeature += ",+thumb-mode";
Evan Chengf2c26162011-07-07 08:26:46 +0000128 }
129
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000130 if (triple.isOSNaCl()) {
131 if (ARMArchFeature.empty())
132 ARMArchFeature = "+nacl-trap";
133 else
134 ARMArchFeature += ",+nacl-trap";
135 }
136
Evan Cheng2bd65362011-07-07 00:08:19 +0000137 return ARMArchFeature;
138}
Evan Cheng4d1ca962011-07-08 01:53:10 +0000139
140MCSubtargetInfo *ARM_MC::createARMMCSubtargetInfo(StringRef TT, StringRef CPU,
141 StringRef FS) {
Evan Cheng9f7ad312012-04-26 01:13:36 +0000142 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000143 if (!FS.empty()) {
144 if (!ArchFS.empty())
145 ArchFS = ArchFS + "," + FS.str();
146 else
147 ArchFS = FS;
148 }
149
150 MCSubtargetInfo *X = new MCSubtargetInfo();
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000151 InitARMMCSubtargetInfo(X, TT, CPU, ArchFS);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000152 return X;
153}
154
Evan Cheng1705ab02011-07-14 23:50:31 +0000155static MCInstrInfo *createARMMCInstrInfo() {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000156 MCInstrInfo *X = new MCInstrInfo();
157 InitARMMCInstrInfo(X);
158 return X;
159}
160
Evan Chengd60fa58b2011-07-18 20:57:22 +0000161static MCRegisterInfo *createARMMCRegisterInfo(StringRef Triple) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000162 MCRegisterInfo *X = new MCRegisterInfo();
Jim Grosbach6df94842012-12-19 23:38:53 +0000163 InitARMMCRegisterInfo(X, ARM::LR, 0, 0, ARM::PC);
Evan Cheng1705ab02011-07-14 23:50:31 +0000164 return X;
165}
166
Rafael Espindola227144c2013-05-13 01:16:13 +0000167static MCAsmInfo *createARMMCAsmInfo(const MCRegisterInfo &MRI, StringRef TT) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000168 Triple TheTriple(TT);
169
170 if (TheTriple.isOSDarwin())
171 return new ARMMCAsmInfoDarwin();
172
173 return new ARMELFMCAsmInfo();
174}
175
Evan Chengad5f4852011-07-23 00:00:19 +0000176static MCCodeGenInfo *createARMMCCodeGenInfo(StringRef TT, Reloc::Model RM,
Evan Chengecb29082011-11-16 08:38:26 +0000177 CodeModel::Model CM,
178 CodeGenOpt::Level OL) {
Evan Cheng2129f592011-07-19 06:37:02 +0000179 MCCodeGenInfo *X = new MCCodeGenInfo();
Jim Grosbach4e0dbee2011-09-30 17:41:35 +0000180 if (RM == Reloc::Default) {
181 Triple TheTriple(TT);
182 // Default relocation model on Darwin is PIC, not DynamicNoPIC.
183 RM = TheTriple.isOSDarwin() ? Reloc::PIC_ : Reloc::DynamicNoPIC;
184 }
Evan Chengecb29082011-11-16 08:38:26 +0000185 X->InitMCCodeGenInfo(RM, CM, OL);
Evan Cheng2129f592011-07-19 06:37:02 +0000186 return X;
187}
188
Evan Chengad5f4852011-07-23 00:00:19 +0000189// This is duplicated code. Refactor this.
Evan Cheng3a792252011-07-26 00:42:34 +0000190static MCStreamer *createMCStreamer(const Target &T, StringRef TT,
Evan Cheng5928e692011-07-25 23:24:55 +0000191 MCContext &Ctx, MCAsmBackend &MAB,
Evan Chengad5f4852011-07-23 00:00:19 +0000192 raw_ostream &OS,
193 MCCodeEmitter *Emitter,
194 bool RelaxAll,
195 bool NoExecStack) {
196 Triple TheTriple(TT);
197
198 if (TheTriple.isOSDarwin())
Jim Grosbach11e8c0d2012-03-08 00:07:52 +0000199 return createMachOStreamer(Ctx, MAB, OS, Emitter, false);
Evan Chengad5f4852011-07-23 00:00:19 +0000200
201 if (TheTriple.isOSWindows()) {
202 llvm_unreachable("ARM does not support Windows COFF format");
Evan Chengad5f4852011-07-23 00:00:19 +0000203 }
204
Tim Northover5cc3dc82012-12-07 16:50:23 +0000205 return createARMELFStreamer(Ctx, MAB, OS, Emitter, false, NoExecStack,
206 TheTriple.getArch() == Triple::thumb);
Evan Chengad5f4852011-07-23 00:00:19 +0000207}
208
Evan Cheng61faa552011-07-25 21:20:24 +0000209static MCInstPrinter *createARMMCInstPrinter(const Target &T,
210 unsigned SyntaxVariant,
James Molloy4c493e82011-09-07 17:24:38 +0000211 const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +0000212 const MCInstrInfo &MII,
Jim Grosbachfd93a592012-03-05 19:33:20 +0000213 const MCRegisterInfo &MRI,
James Molloy4c493e82011-09-07 17:24:38 +0000214 const MCSubtargetInfo &STI) {
Evan Cheng61faa552011-07-25 21:20:24 +0000215 if (SyntaxVariant == 0)
Craig Topper54bfde72012-04-02 06:09:36 +0000216 return new ARMInstPrinter(MAI, MII, MRI, STI);
Evan Cheng61faa552011-07-25 21:20:24 +0000217 return 0;
218}
219
Quentin Colombetf4828052013-05-24 22:51:52 +0000220static MCRelocationInfo *createARMMCRelocationInfo(StringRef TT,
221 MCContext &Ctx) {
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000222 Triple TheTriple(TT);
223 if (TheTriple.isEnvironmentMachO())
224 return createARMMachORelocationInfo(Ctx);
225 // Default to the stock relocation info.
Quentin Colombetf4828052013-05-24 22:51:52 +0000226 return llvm::createMCRelocationInfo(TT, Ctx);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000227}
228
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000229namespace {
230
231class ARMMCInstrAnalysis : public MCInstrAnalysis {
232public:
233 ARMMCInstrAnalysis(const MCInstrInfo *Info) : MCInstrAnalysis(Info) {}
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000234
235 virtual bool isUnconditionalBranch(const MCInst &Inst) const {
236 // BCCs with the "always" predicate are unconditional branches.
237 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
238 return true;
239 return MCInstrAnalysis::isUnconditionalBranch(Inst);
240 }
241
242 virtual bool isConditionalBranch(const MCInst &Inst) const {
243 // BCCs with the "always" predicate are unconditional branches.
244 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
245 return false;
246 return MCInstrAnalysis::isConditionalBranch(Inst);
247 }
248
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000249 bool evaluateBranch(const MCInst &Inst, uint64_t Addr,
250 uint64_t Size, uint64_t &Target) const {
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000251 // We only handle PCRel branches for now.
252 if (Info->get(Inst.getOpcode()).OpInfo[0].OperandType!=MCOI::OPERAND_PCREL)
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000253 return false;
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000254
255 int64_t Imm = Inst.getOperand(0).getImm();
256 // FIXME: This is not right for thumb.
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000257 Target = Addr+Imm+8; // In ARM mode the PC is always off by 8 bytes.
258 return true;
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000259 }
260};
261
262}
263
264static MCInstrAnalysis *createARMMCInstrAnalysis(const MCInstrInfo *Info) {
265 return new ARMMCInstrAnalysis(Info);
266}
Evan Chengad5f4852011-07-23 00:00:19 +0000267
Evan Cheng8c886a42011-07-22 21:58:54 +0000268// Force static initialization.
269extern "C" void LLVMInitializeARMTargetMC() {
270 // Register the MC asm info.
271 RegisterMCAsmInfoFn A(TheARMTarget, createARMMCAsmInfo);
272 RegisterMCAsmInfoFn B(TheThumbTarget, createARMMCAsmInfo);
273
274 // Register the MC codegen info.
Evan Cheng2129f592011-07-19 06:37:02 +0000275 TargetRegistry::RegisterMCCodeGenInfo(TheARMTarget, createARMMCCodeGenInfo);
276 TargetRegistry::RegisterMCCodeGenInfo(TheThumbTarget, createARMMCCodeGenInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000277
278 // Register the MC instruction info.
279 TargetRegistry::RegisterMCInstrInfo(TheARMTarget, createARMMCInstrInfo);
280 TargetRegistry::RegisterMCInstrInfo(TheThumbTarget, createARMMCInstrInfo);
281
282 // Register the MC register info.
283 TargetRegistry::RegisterMCRegInfo(TheARMTarget, createARMMCRegisterInfo);
284 TargetRegistry::RegisterMCRegInfo(TheThumbTarget, createARMMCRegisterInfo);
285
286 // Register the MC subtarget info.
287 TargetRegistry::RegisterMCSubtargetInfo(TheARMTarget,
288 ARM_MC::createARMMCSubtargetInfo);
289 TargetRegistry::RegisterMCSubtargetInfo(TheThumbTarget,
290 ARM_MC::createARMMCSubtargetInfo);
Evan Chengad5f4852011-07-23 00:00:19 +0000291
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000292 // Register the MC instruction analyzer.
293 TargetRegistry::RegisterMCInstrAnalysis(TheARMTarget,
294 createARMMCInstrAnalysis);
295 TargetRegistry::RegisterMCInstrAnalysis(TheThumbTarget,
296 createARMMCInstrAnalysis);
297
Evan Chengad5f4852011-07-23 00:00:19 +0000298 // Register the MC Code Emitter
Evan Cheng3a792252011-07-26 00:42:34 +0000299 TargetRegistry::RegisterMCCodeEmitter(TheARMTarget, createARMMCCodeEmitter);
300 TargetRegistry::RegisterMCCodeEmitter(TheThumbTarget, createARMMCCodeEmitter);
Evan Chengad5f4852011-07-23 00:00:19 +0000301
302 // Register the asm backend.
Evan Cheng5928e692011-07-25 23:24:55 +0000303 TargetRegistry::RegisterMCAsmBackend(TheARMTarget, createARMAsmBackend);
304 TargetRegistry::RegisterMCAsmBackend(TheThumbTarget, createARMAsmBackend);
Evan Chengad5f4852011-07-23 00:00:19 +0000305
306 // Register the object streamer.
Evan Cheng3a792252011-07-26 00:42:34 +0000307 TargetRegistry::RegisterMCObjectStreamer(TheARMTarget, createMCStreamer);
308 TargetRegistry::RegisterMCObjectStreamer(TheThumbTarget, createMCStreamer);
Evan Cheng61faa552011-07-25 21:20:24 +0000309
310 // Register the MCInstPrinter.
311 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
312 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000313
314 // Register the MC relocation info.
315 TargetRegistry::RegisterMCRelocationInfo(TheARMTarget,
Quentin Colombetf4828052013-05-24 22:51:52 +0000316 createARMMCRelocationInfo);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000317 TargetRegistry::RegisterMCRelocationInfo(TheThumbTarget,
Quentin Colombetf4828052013-05-24 22:51:52 +0000318 createARMMCRelocationInfo);
Evan Cheng2129f592011-07-19 06:37:02 +0000319}