blob: 0f725c181b7b2ab0c4b5306840a74edb7ac9df89 [file] [log] [blame]
Matt Arsenault0c90e952015-11-06 18:17:45 +00001//=====-- AMDGPUSubtarget.h - Define Subtarget for AMDGPU ------*- C++ -*-====//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//==-----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief AMDGPU specific subclass of TargetSubtarget.
12//
13//===----------------------------------------------------------------------===//
14
Matt Arsenault0c90e952015-11-06 18:17:45 +000015#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H
16#define LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H
Matt Arsenaultf59e5382015-11-06 18:23:00 +000017
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000018#include "AMDGPU.h"
Quentin Colombet61d71a12017-08-15 22:31:51 +000019#include "AMDGPUCallLowering.h"
Matt Arsenault43e92fe2016-06-24 06:30:11 +000020#include "R600FrameLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000021#include "R600ISelLowering.h"
22#include "R600InstrInfo.h"
Matt Arsenault43e92fe2016-06-24 06:30:11 +000023#include "SIFrameLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000024#include "SIISelLowering.h"
25#include "SIInstrInfo.h"
Valery Pykhtinfd4c4102017-03-21 13:15:46 +000026#include "SIMachineFunctionInfo.h"
Tom Stellard347ac792015-06-26 21:15:07 +000027#include "Utils/AMDGPUBaseInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000028#include "llvm/ADT/Triple.h"
Quentin Colombet61d71a12017-08-15 22:31:51 +000029#include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
30#include "llvm/CodeGen/GlobalISel/LegalizerInfo.h"
31#include "llvm/CodeGen/GlobalISel/RegisterBankInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000032#include "llvm/CodeGen/MachineFunction.h"
Matt Arsenault56684d42016-08-11 17:31:42 +000033#include "llvm/CodeGen/SelectionDAGTargetInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000034#include "llvm/MC/MCInstrItineraries.h"
35#include "llvm/Support/MathExtras.h"
36#include <cassert>
37#include <cstdint>
38#include <memory>
39#include <utility>
Tom Stellard75aadc22012-12-11 21:25:42 +000040
41#define GET_SUBTARGETINFO_HEADER
42#include "AMDGPUGenSubtargetInfo.inc"
43
Tom Stellard75aadc22012-12-11 21:25:42 +000044namespace llvm {
45
Matt Arsenault43e92fe2016-06-24 06:30:11 +000046class StringRef;
Tom Stellarde99fb652015-01-20 19:33:04 +000047
Tom Stellard75aadc22012-12-11 21:25:42 +000048class AMDGPUSubtarget : public AMDGPUGenSubtargetInfo {
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000049public:
50 enum Generation {
51 R600 = 0,
52 R700,
53 EVERGREEN,
54 NORTHERN_ISLANDS,
Tom Stellard6e1ee472013-10-29 16:37:28 +000055 SOUTHERN_ISLANDS,
Marek Olsak5df00d62014-12-07 12:18:57 +000056 SEA_ISLANDS,
57 VOLCANIC_ISLANDS,
Matt Arsenaulte823d922017-02-18 18:29:53 +000058 GFX9,
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000059 };
60
Marek Olsak4d00dd22015-03-09 15:48:09 +000061 enum {
Tom Stellard347ac792015-06-26 21:15:07 +000062 ISAVersion0_0_0,
Wei Ding7c3e5112017-06-10 03:53:19 +000063 ISAVersion6_0_0,
64 ISAVersion6_0_1,
Tom Stellard347ac792015-06-26 21:15:07 +000065 ISAVersion7_0_0,
66 ISAVersion7_0_1,
Yaxun Liu94add852016-10-26 16:37:56 +000067 ISAVersion7_0_2,
Wei Ding7c3e5112017-06-10 03:53:19 +000068 ISAVersion7_0_3,
Tom Stellard347ac792015-06-26 21:15:07 +000069 ISAVersion8_0_0,
Changpeng Fangc16be002016-01-13 20:39:25 +000070 ISAVersion8_0_1,
Changpeng Fang98317d22016-10-11 16:00:47 +000071 ISAVersion8_0_2,
Yaxun Liu94add852016-10-26 16:37:56 +000072 ISAVersion8_0_3,
73 ISAVersion8_0_4,
74 ISAVersion8_1_0,
Matt Arsenaulte823d922017-02-18 18:29:53 +000075 ISAVersion9_0_0,
Wei Ding7c3e5112017-06-10 03:53:19 +000076 ISAVersion9_0_1,
77 ISAVersion9_0_2,
78 ISAVersion9_0_3
Tom Stellard347ac792015-06-26 21:15:07 +000079 };
80
Wei Ding205bfdb2017-02-10 02:15:29 +000081 enum TrapHandlerAbi {
82 TrapHandlerAbiNone = 0,
83 TrapHandlerAbiHsa = 1
84 };
85
Wei Dingf2cce022017-02-22 23:22:19 +000086 enum TrapID {
87 TrapIDHardwareReserved = 0,
88 TrapIDHSADebugTrap = 1,
89 TrapIDLLVMTrap = 2,
90 TrapIDLLVMDebugTrap = 3,
91 TrapIDDebugBreakpoint = 7,
92 TrapIDDebugReserved8 = 8,
93 TrapIDDebugReservedFE = 0xfe,
94 TrapIDDebugReservedFF = 0xff
Wei Ding205bfdb2017-02-10 02:15:29 +000095 };
96
97 enum TrapRegValues {
Wei Dingf2cce022017-02-22 23:22:19 +000098 LLVMTrapHandlerRegValue = 1
Wei Ding205bfdb2017-02-10 02:15:29 +000099 };
100
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000101protected:
102 // Basic subtarget description.
103 Triple TargetTriple;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000104 Generation Gen;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000105 unsigned IsaVersion;
106 unsigned WavefrontSize;
107 int LocalMemorySize;
108 int LDSBankCount;
109 unsigned MaxPrivateElementSize;
110
111 // Possibly statically set by tablegen, but may want to be overridden.
Matt Arsenaultb035a572015-01-29 19:34:25 +0000112 bool FastFMAF32;
Matt Arsenaulte83690c2016-01-18 21:13:50 +0000113 bool HalfRate64Ops;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000114
115 // Dynamially set bits that enable features.
116 bool FP32Denormals;
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000117 bool FP64FP16Denormals;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000118 bool FPExceptions;
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000119 bool DX10Clamp;
Changpeng Fangb41574a2015-12-22 20:55:23 +0000120 bool FlatForGlobal;
Konstantin Zhuravlyovbe6c0ca2017-06-02 17:40:26 +0000121 bool AutoWaitcntBeforeBarrier;
Tom Stellard64a9d082016-10-14 18:10:39 +0000122 bool UnalignedScratchAccess;
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000123 bool UnalignedBufferAccess;
Matt Arsenaulte823d922017-02-18 18:29:53 +0000124 bool HasApertureRegs;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000125 bool EnableXNACK;
Wei Ding205bfdb2017-02-10 02:15:29 +0000126 bool TrapHandler;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000127 bool DebuggerInsertNops;
128 bool DebuggerReserveRegs;
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000129 bool DebuggerEmitPrologue;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000130
131 // Used as options.
132 bool EnableVGPRSpilling;
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +0000133 bool EnablePromoteAlloca;
Matt Arsenault41033282014-10-10 22:01:59 +0000134 bool EnableLoadStoreOpt;
Matt Arsenault706f9302015-07-06 16:01:58 +0000135 bool EnableUnsafeDSOffsetFolding;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000136 bool EnableSIScheduler;
137 bool DumpCode;
138
139 // Subtarget statically properties set by tablegen
140 bool FP64;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000141 bool IsGCN;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000142 bool GCN3Encoding;
Tom Stellardd1f0f022015-04-23 19:33:54 +0000143 bool CIInsts;
Matt Arsenault2021f082017-02-18 19:12:26 +0000144 bool GFX9Insts;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000145 bool SGPRInitBug;
Matt Arsenault9d82ee72016-02-27 08:53:55 +0000146 bool HasSMemRealTime;
147 bool Has16BitInsts;
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000148 bool HasIntClamp;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000149 bool HasVOP3PInsts;
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000150 bool HasMovrel;
151 bool HasVGPRIndexMode;
Matt Arsenault7b647552016-10-28 21:55:15 +0000152 bool HasScalarStores;
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000153 bool HasInv2PiInlineImm;
Sam Kolton07dbde22017-01-20 10:01:25 +0000154 bool HasSDWA;
Sam Kolton3c4933f2017-06-22 06:26:41 +0000155 bool HasSDWAOmod;
156 bool HasSDWAScalar;
157 bool HasSDWASdst;
158 bool HasSDWAMac;
Sam Koltona179d252017-06-27 15:02:23 +0000159 bool HasSDWAOutModsVOPC;
Sam Kolton07dbde22017-01-20 10:01:25 +0000160 bool HasDPP;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000161 bool FlatAddressSpace;
Matt Arsenaultacdc7652017-05-10 21:19:05 +0000162 bool FlatInstOffsets;
163 bool FlatGlobalInsts;
164 bool FlatScratchInsts;
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000165 bool AddNoCarryInsts;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000166 bool R600ALUInst;
167 bool CaymanISA;
168 bool CFALUBug;
169 bool HasVertexCache;
170 short TexVTXClauseSize;
Alexander Timofeev18009562016-12-08 17:28:47 +0000171 bool ScalarizeGlobal;
Tom Stellard75aadc22012-12-11 21:25:42 +0000172
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000173 // Dummy feature to use for assembler in tablegen.
174 bool FeatureDisable;
175
Tom Stellard75aadc22012-12-11 21:25:42 +0000176 InstrItineraryData InstrItins;
Matt Arsenault56684d42016-08-11 17:31:42 +0000177 SelectionDAGTargetInfo TSInfo;
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000178 AMDGPUAS AS;
Tom Stellard75aadc22012-12-11 21:25:42 +0000179
180public:
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000181 AMDGPUSubtarget(const Triple &TT, StringRef GPU, StringRef FS,
182 const TargetMachine &TM);
Eugene Zelenko2bc2f332016-12-09 22:06:55 +0000183 ~AMDGPUSubtarget() override;
184
Daniel Sandersa73f1fd2015-06-10 12:11:26 +0000185 AMDGPUSubtarget &initializeSubtargetDependencies(const Triple &TT,
186 StringRef GPU, StringRef FS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000187
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000188 const AMDGPUInstrInfo *getInstrInfo() const override = 0;
189 const AMDGPUFrameLowering *getFrameLowering() const override = 0;
190 const AMDGPUTargetLowering *getTargetLowering() const override = 0;
191 const AMDGPURegisterInfo *getRegisterInfo() const override = 0;
Tom Stellard000c5af2016-04-14 19:09:28 +0000192
Eric Christopherd9134482014-08-04 21:25:23 +0000193 const InstrItineraryData *getInstrItineraryData() const override {
194 return &InstrItins;
195 }
Matt Arsenaultd782d052014-06-27 17:57:00 +0000196
Matt Arsenault56684d42016-08-11 17:31:42 +0000197 // Nothing implemented, just prevent crashes on use.
198 const SelectionDAGTargetInfo *getSelectionDAGInfo() const override {
199 return &TSInfo;
200 }
201
Craig Topperee7b0f32014-04-30 05:53:27 +0000202 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000203
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000204 bool isAmdHsaOS() const {
205 return TargetTriple.getOS() == Triple::AMDHSA;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000206 }
207
Tom Stellard0b76fc4c2016-09-16 21:34:26 +0000208 bool isMesa3DOS() const {
209 return TargetTriple.getOS() == Triple::Mesa3D;
210 }
211
Tom Stellarde88bbc32016-09-23 01:33:26 +0000212 bool isOpenCLEnv() const {
Yaxun Liua618acf2017-06-01 21:31:53 +0000213 return TargetTriple.getEnvironment() == Triple::OpenCL ||
214 TargetTriple.getEnvironmentName() == "amdgizcl";
Tom Stellarde88bbc32016-09-23 01:33:26 +0000215 }
216
Tim Renouf9f7ead32017-09-29 09:48:12 +0000217 bool isAmdPalOS() const {
218 return TargetTriple.getOS() == Triple::AMDPAL;
219 }
220
Matt Arsenaultd782d052014-06-27 17:57:00 +0000221 Generation getGeneration() const {
222 return Gen;
223 }
224
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000225 unsigned getWavefrontSize() const {
226 return WavefrontSize;
227 }
228
229 int getLocalMemorySize() const {
230 return LocalMemorySize;
231 }
232
233 int getLDSBankCount() const {
234 return LDSBankCount;
235 }
236
237 unsigned getMaxPrivateElementSize() const {
238 return MaxPrivateElementSize;
239 }
240
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000241 AMDGPUAS getAMDGPUAS() const {
242 return AS;
243 }
244
Konstantin Zhuravlyovd971a112016-11-01 17:49:33 +0000245 bool has16BitInsts() const {
246 return Has16BitInsts;
247 }
248
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000249 bool hasIntClamp() const {
250 return HasIntClamp;
251 }
252
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000253 bool hasVOP3PInsts() const {
254 return HasVOP3PInsts;
255 }
256
Matt Arsenaultd782d052014-06-27 17:57:00 +0000257 bool hasHWFP64() const {
258 return FP64;
259 }
260
Matt Arsenaultb035a572015-01-29 19:34:25 +0000261 bool hasFastFMAF32() const {
262 return FastFMAF32;
263 }
264
Matt Arsenaulte83690c2016-01-18 21:13:50 +0000265 bool hasHalfRate64Ops() const {
266 return HalfRate64Ops;
267 }
268
Matt Arsenault88701812016-06-09 23:42:48 +0000269 bool hasAddr64() const {
270 return (getGeneration() < VOLCANIC_ISLANDS);
271 }
272
Matt Arsenaultfae02982014-03-17 18:58:11 +0000273 bool hasBFE() const {
274 return (getGeneration() >= EVERGREEN);
275 }
276
Matt Arsenault6e439652014-06-10 19:00:20 +0000277 bool hasBFI() const {
278 return (getGeneration() >= EVERGREEN);
279 }
280
Matt Arsenaultfae02982014-03-17 18:58:11 +0000281 bool hasBFM() const {
282 return hasBFE();
283 }
284
Matt Arsenault60425062014-06-10 19:18:28 +0000285 bool hasBCNT(unsigned Size) const {
286 if (Size == 32)
287 return (getGeneration() >= EVERGREEN);
288
Matt Arsenault3dd43fc2014-07-18 06:07:13 +0000289 if (Size == 64)
290 return (getGeneration() >= SOUTHERN_ISLANDS);
291
292 return false;
Matt Arsenault60425062014-06-10 19:18:28 +0000293 }
294
Tom Stellard50122a52014-04-07 19:45:41 +0000295 bool hasMulU24() const {
296 return (getGeneration() >= EVERGREEN);
297 }
298
299 bool hasMulI24() const {
300 return (getGeneration() >= SOUTHERN_ISLANDS ||
301 hasCaymanISA());
302 }
303
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000304 bool hasFFBL() const {
305 return (getGeneration() >= EVERGREEN);
306 }
307
308 bool hasFFBH() const {
309 return (getGeneration() >= EVERGREEN);
310 }
311
Matt Arsenault10268f92017-02-27 22:40:39 +0000312 bool hasMed3_16() const {
313 return getGeneration() >= GFX9;
314 }
315
Matt Arsenaultee324ff2017-05-17 19:25:06 +0000316 bool hasMin3Max3_16() const {
317 return getGeneration() >= GFX9;
318 }
319
Matt Arsenaultd7e23032017-09-07 18:05:07 +0000320 bool hasMadMixInsts() const {
321 return getGeneration() >= GFX9;
322 }
323
Jan Vesely808fff52015-04-30 17:15:56 +0000324 bool hasCARRY() const {
325 return (getGeneration() >= EVERGREEN);
326 }
327
328 bool hasBORROW() const {
329 return (getGeneration() >= EVERGREEN);
330 }
331
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000332 bool hasCaymanISA() const {
333 return CaymanISA;
334 }
335
Wei Ding205bfdb2017-02-10 02:15:29 +0000336 TrapHandlerAbi getTrapHandlerAbi() const {
337 return isAmdHsaOS() ? TrapHandlerAbiHsa : TrapHandlerAbiNone;
338 }
339
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +0000340 bool isPromoteAllocaEnabled() const {
341 return EnablePromoteAlloca;
342 }
343
Matt Arsenault706f9302015-07-06 16:01:58 +0000344 bool unsafeDSOffsetFoldingEnabled() const {
345 return EnableUnsafeDSOffsetFolding;
346 }
347
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000348 bool dumpCode() const {
349 return DumpCode;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000350 }
351
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000352 /// Return the amount of LDS that can be used that will not restrict the
353 /// occupancy lower than WaveCount.
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000354 unsigned getMaxLocalMemSizeWithWaveCount(unsigned WaveCount,
355 const Function &) const;
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000356
357 /// Inverse of getMaxLocalMemWithWaveCount. Return the maximum wavecount if
358 /// the given LDS memory size is the only constraint.
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000359 unsigned getOccupancyWithLocalMemSize(uint32_t Bytes, const Function &) const;
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000360
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000361 unsigned getOccupancyWithLocalMemSize(const MachineFunction &MF) const {
362 const auto *MFI = MF.getInfo<SIMachineFunctionInfo>();
363 return getOccupancyWithLocalMemSize(MFI->getLDSSize(), *MF.getFunction());
364 }
365
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000366 bool hasFP16Denormals() const {
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000367 return FP64FP16Denormals;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000368 }
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000369
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000370 bool hasFP32Denormals() const {
371 return FP32Denormals;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000372 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000373
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000374 bool hasFP64Denormals() const {
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000375 return FP64FP16Denormals;
Matt Arsenault24ee0782016-02-12 02:40:47 +0000376 }
377
Stanislav Mekhanoshindc2890a2017-07-13 23:59:15 +0000378 bool supportsMinMaxDenormModes() const {
379 return getGeneration() >= AMDGPUSubtarget::GFX9;
380 }
381
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000382 bool hasFPExceptions() const {
383 return FPExceptions;
Marek Olsak4d00dd22015-03-09 15:48:09 +0000384 }
385
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000386 bool enableDX10Clamp() const {
387 return DX10Clamp;
388 }
389
390 bool enableIEEEBit(const MachineFunction &MF) const {
391 return AMDGPU::isCompute(MF.getFunction()->getCallingConv());
392 }
393
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000394 bool useFlatForGlobal() const {
395 return FlatForGlobal;
Tom Stellardec87f842015-05-25 16:15:54 +0000396 }
397
Konstantin Zhuravlyovbe6c0ca2017-06-02 17:40:26 +0000398 bool hasAutoWaitcntBeforeBarrier() const {
399 return AutoWaitcntBeforeBarrier;
400 }
401
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000402 bool hasUnalignedBufferAccess() const {
403 return UnalignedBufferAccess;
404 }
405
Tom Stellard64a9d082016-10-14 18:10:39 +0000406 bool hasUnalignedScratchAccess() const {
407 return UnalignedScratchAccess;
408 }
409
Matt Arsenaulte823d922017-02-18 18:29:53 +0000410 bool hasApertureRegs() const {
411 return HasApertureRegs;
412 }
413
Wei Ding205bfdb2017-02-10 02:15:29 +0000414 bool isTrapHandlerEnabled() const {
415 return TrapHandler;
416 }
417
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000418 bool isXNACKEnabled() const {
419 return EnableXNACK;
420 }
Tom Stellardb8fd6ef2014-12-02 22:00:07 +0000421
Matt Arsenaultb6491cc2017-01-31 01:20:54 +0000422 bool hasFlatAddressSpace() const {
423 return FlatAddressSpace;
424 }
425
Matt Arsenaultacdc7652017-05-10 21:19:05 +0000426 bool hasFlatInstOffsets() const {
427 return FlatInstOffsets;
428 }
429
430 bool hasFlatGlobalInsts() const {
431 return FlatGlobalInsts;
432 }
433
434 bool hasFlatScratchInsts() const {
435 return FlatScratchInsts;
436 }
437
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000438 bool hasD16LoadStore() const {
439 return getGeneration() >= GFX9;
440 }
441
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000442 bool hasAddNoCarry() const {
443 return AddNoCarryInsts;
444 }
445
Tom Stellard2f3f9852017-01-25 01:25:13 +0000446 bool isMesaKernel(const MachineFunction &MF) const {
447 return isMesa3DOS() && !AMDGPU::isShader(MF.getFunction()->getCallingConv());
448 }
449
450 // Covers VS/PS/CS graphics shaders
451 bool isMesaGfxShader(const MachineFunction &MF) const {
452 return isMesa3DOS() && AMDGPU::isShader(MF.getFunction()->getCallingConv());
453 }
454
455 bool isAmdCodeObjectV2(const MachineFunction &MF) const {
456 return isAmdHsaOS() || isMesaKernel(MF);
Tom Stellard0b76fc4c2016-09-16 21:34:26 +0000457 }
458
Matt Arsenaultda7a6562017-02-01 00:42:40 +0000459 bool hasFminFmaxLegacy() const {
460 return getGeneration() < AMDGPUSubtarget::VOLCANIC_ISLANDS;
461 }
462
Stanislav Mekhanoshin53a21292017-05-23 19:54:48 +0000463 bool hasSDWA() const {
464 return HasSDWA;
465 }
466
Sam Kolton3c4933f2017-06-22 06:26:41 +0000467 bool hasSDWAOmod() const {
468 return HasSDWAOmod;
469 }
470
471 bool hasSDWAScalar() const {
472 return HasSDWAScalar;
473 }
474
475 bool hasSDWASdst() const {
476 return HasSDWASdst;
477 }
478
479 bool hasSDWAMac() const {
480 return HasSDWAMac;
481 }
482
Sam Koltona179d252017-06-27 15:02:23 +0000483 bool hasSDWAOutModsVOPC() const {
484 return HasSDWAOutModsVOPC;
Sam Kolton3c4933f2017-06-22 06:26:41 +0000485 }
486
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000487 /// \brief Returns the offset in bytes from the start of the input buffer
488 /// of the first explicit kernel argument.
Tom Stellard2f3f9852017-01-25 01:25:13 +0000489 unsigned getExplicitKernelArgOffset(const MachineFunction &MF) const {
490 return isAmdCodeObjectV2(MF) ? 0 : 36;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000491 }
492
Tom Stellardb2869eb2016-09-09 19:28:00 +0000493 unsigned getAlignmentForImplicitArgPtr() const {
494 return isAmdHsaOS() ? 8 : 4;
495 }
496
Tom Stellard2f3f9852017-01-25 01:25:13 +0000497 unsigned getImplicitArgNumBytes(const MachineFunction &MF) const {
498 if (isMesaKernel(MF))
Tom Stellarde88bbc32016-09-23 01:33:26 +0000499 return 16;
500 if (isAmdHsaOS() && isOpenCLEnv())
501 return 32;
502 return 0;
503 }
504
Matt Arsenault869fec22017-04-17 19:48:24 +0000505 // Scratch is allocated in 256 dword per wave blocks for the entire
506 // wavefront. When viewed from the perspecive of an arbitrary workitem, this
507 // is 4-byte aligned.
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000508 unsigned getStackAlignment() const {
Matt Arsenault869fec22017-04-17 19:48:24 +0000509 return 4;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000510 }
Tom Stellard347ac792015-06-26 21:15:07 +0000511
Craig Topper5656db42014-04-29 07:57:24 +0000512 bool enableMachineScheduler() const override {
Tom Stellard83f0bce2015-01-29 16:55:25 +0000513 return true;
Andrew Trick978674b2013-09-20 05:14:41 +0000514 }
515
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000516 bool enableSubRegLiveness() const override {
517 return true;
518 }
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000519
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000520 void setScalarizeGlobalBehavior(bool b) { ScalarizeGlobal = b;}
521 bool getScalarizeGlobalBehavior() const { return ScalarizeGlobal;}
522
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000523 /// \returns Number of execution units per compute unit supported by the
524 /// subtarget.
525 unsigned getEUsPerCU() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000526 return AMDGPU::IsaInfo::getEUsPerCU(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000527 }
528
529 /// \returns Maximum number of work groups per compute unit supported by the
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000530 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000531 unsigned getMaxWorkGroupsPerCU(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000532 return AMDGPU::IsaInfo::getMaxWorkGroupsPerCU(getFeatureBits(),
533 FlatWorkGroupSize);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000534 }
535
536 /// \returns Maximum number of waves per compute unit supported by the
537 /// subtarget without any kind of limitation.
538 unsigned getMaxWavesPerCU() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000539 return AMDGPU::IsaInfo::getMaxWavesPerCU(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000540 }
541
542 /// \returns Maximum number of waves per compute unit supported by the
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000543 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000544 unsigned getMaxWavesPerCU(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000545 return AMDGPU::IsaInfo::getMaxWavesPerCU(getFeatureBits(),
546 FlatWorkGroupSize);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000547 }
548
549 /// \returns Minimum number of waves per execution unit supported by the
550 /// subtarget.
551 unsigned getMinWavesPerEU() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000552 return AMDGPU::IsaInfo::getMinWavesPerEU(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000553 }
554
555 /// \returns Maximum number of waves per execution unit supported by the
556 /// subtarget without any kind of limitation.
557 unsigned getMaxWavesPerEU() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000558 return AMDGPU::IsaInfo::getMaxWavesPerEU(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000559 }
560
561 /// \returns Maximum number of waves per execution unit supported by the
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000562 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000563 unsigned getMaxWavesPerEU(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000564 return AMDGPU::IsaInfo::getMaxWavesPerEU(getFeatureBits(),
565 FlatWorkGroupSize);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000566 }
567
568 /// \returns Minimum flat work group size supported by the subtarget.
569 unsigned getMinFlatWorkGroupSize() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000570 return AMDGPU::IsaInfo::getMinFlatWorkGroupSize(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000571 }
572
573 /// \returns Maximum flat work group size supported by the subtarget.
574 unsigned getMaxFlatWorkGroupSize() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000575 return AMDGPU::IsaInfo::getMaxFlatWorkGroupSize(getFeatureBits());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000576 }
577
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000578 /// \returns Number of waves per work group supported by the subtarget and
579 /// limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000580 unsigned getWavesPerWorkGroup(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000581 return AMDGPU::IsaInfo::getWavesPerWorkGroup(getFeatureBits(),
582 FlatWorkGroupSize);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000583 }
584
585 /// \returns Subtarget's default pair of minimum/maximum flat work group sizes
586 /// for function \p F, or minimum/maximum flat work group sizes explicitly
587 /// requested using "amdgpu-flat-work-group-size" attribute attached to
588 /// function \p F.
589 ///
590 /// \returns Subtarget's default values if explicitly requested values cannot
591 /// be converted to integer, or violate subtarget's specifications.
592 std::pair<unsigned, unsigned> getFlatWorkGroupSizes(const Function &F) const;
593
594 /// \returns Subtarget's default pair of minimum/maximum number of waves per
595 /// execution unit for function \p F, or minimum/maximum number of waves per
596 /// execution unit explicitly requested using "amdgpu-waves-per-eu" attribute
597 /// attached to function \p F.
598 ///
599 /// \returns Subtarget's default values if explicitly requested values cannot
600 /// be converted to integer, violate subtarget's specifications, or are not
601 /// compatible with minimum/maximum number of waves limited by flat work group
602 /// size, register usage, and/or lds usage.
603 std::pair<unsigned, unsigned> getWavesPerEU(const Function &F) const;
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000604
605 /// Creates value range metadata on an workitemid.* inrinsic call or load.
606 bool makeLIDRangeMetadata(Instruction *I) const;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000607};
608
609class R600Subtarget final : public AMDGPUSubtarget {
610private:
611 R600InstrInfo InstrInfo;
612 R600FrameLowering FrameLowering;
613 R600TargetLowering TLInfo;
614
615public:
616 R600Subtarget(const Triple &TT, StringRef CPU, StringRef FS,
617 const TargetMachine &TM);
618
619 const R600InstrInfo *getInstrInfo() const override {
620 return &InstrInfo;
621 }
622
623 const R600FrameLowering *getFrameLowering() const override {
624 return &FrameLowering;
625 }
626
627 const R600TargetLowering *getTargetLowering() const override {
628 return &TLInfo;
629 }
630
631 const R600RegisterInfo *getRegisterInfo() const override {
632 return &InstrInfo.getRegisterInfo();
633 }
634
635 bool hasCFAluBug() const {
636 return CFALUBug;
637 }
638
639 bool hasVertexCache() const {
640 return HasVertexCache;
641 }
642
643 short getTexVTXClauseSize() const {
644 return TexVTXClauseSize;
645 }
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000646};
647
648class SISubtarget final : public AMDGPUSubtarget {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000649private:
650 SIInstrInfo InstrInfo;
651 SIFrameLowering FrameLowering;
652 SITargetLowering TLInfo;
Quentin Colombet61d71a12017-08-15 22:31:51 +0000653
654 /// GlobalISel related APIs.
655 std::unique_ptr<AMDGPUCallLowering> CallLoweringInfo;
656 std::unique_ptr<InstructionSelector> InstSelector;
657 std::unique_ptr<LegalizerInfo> Legalizer;
658 std::unique_ptr<RegisterBankInfo> RegBankInfo;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000659
660public:
661 SISubtarget(const Triple &TT, StringRef CPU, StringRef FS,
662 const TargetMachine &TM);
663
664 const SIInstrInfo *getInstrInfo() const override {
665 return &InstrInfo;
666 }
667
668 const SIFrameLowering *getFrameLowering() const override {
669 return &FrameLowering;
670 }
671
672 const SITargetLowering *getTargetLowering() const override {
673 return &TLInfo;
674 }
675
676 const CallLowering *getCallLowering() const override {
Quentin Colombet61d71a12017-08-15 22:31:51 +0000677 return CallLoweringInfo.get();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000678 }
679
Tom Stellardca166212017-01-30 21:56:46 +0000680 const InstructionSelector *getInstructionSelector() const override {
Quentin Colombet61d71a12017-08-15 22:31:51 +0000681 return InstSelector.get();
Tom Stellardca166212017-01-30 21:56:46 +0000682 }
683
684 const LegalizerInfo *getLegalizerInfo() const override {
Quentin Colombet61d71a12017-08-15 22:31:51 +0000685 return Legalizer.get();
Tom Stellardca166212017-01-30 21:56:46 +0000686 }
687
688 const RegisterBankInfo *getRegBankInfo() const override {
Quentin Colombet61d71a12017-08-15 22:31:51 +0000689 return RegBankInfo.get();
Tom Stellardca166212017-01-30 21:56:46 +0000690 }
691
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000692 const SIRegisterInfo *getRegisterInfo() const override {
693 return &InstrInfo.getRegisterInfo();
694 }
695
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000696 // XXX - Why is this here if it isn't in the default pass set?
697 bool enableEarlyIfConversion() const override {
698 return true;
699 }
700
Tom Stellard83f0bce2015-01-29 16:55:25 +0000701 void overrideSchedPolicy(MachineSchedPolicy &Policy,
Tom Stellard83f0bce2015-01-29 16:55:25 +0000702 unsigned NumRegionInstrs) const override;
703
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000704 bool isVGPRSpillingEnabled(const Function& F) const;
705
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000706 unsigned getMaxNumUserSGPRs() const {
707 return 16;
708 }
709
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000710 bool hasSMemRealTime() const {
711 return HasSMemRealTime;
712 }
713
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000714 bool hasMovrel() const {
715 return HasMovrel;
716 }
717
718 bool hasVGPRIndexMode() const {
719 return HasVGPRIndexMode;
720 }
721
Marek Olsake22fdb92017-03-21 17:00:32 +0000722 bool useVGPRIndexMode(bool UserEnable) const {
723 return !hasMovrel() || (UserEnable && hasVGPRIndexMode());
724 }
725
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000726 bool hasScalarCompareEq64() const {
727 return getGeneration() >= VOLCANIC_ISLANDS;
728 }
729
Matt Arsenault7b647552016-10-28 21:55:15 +0000730 bool hasScalarStores() const {
731 return HasScalarStores;
732 }
733
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000734 bool hasInv2PiInlineImm() const {
735 return HasInv2PiInlineImm;
736 }
737
Sam Kolton07dbde22017-01-20 10:01:25 +0000738 bool hasDPP() const {
739 return HasDPP;
740 }
741
Tom Stellardde008d32016-01-21 04:28:34 +0000742 bool enableSIScheduler() const {
743 return EnableSIScheduler;
744 }
745
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000746 bool debuggerSupported() const {
747 return debuggerInsertNops() && debuggerReserveRegs() &&
748 debuggerEmitPrologue();
749 }
750
Konstantin Zhuravlyov8c273ad2016-04-18 16:28:23 +0000751 bool debuggerInsertNops() const {
752 return DebuggerInsertNops;
753 }
754
Konstantin Zhuravlyov29ddd2b2016-05-24 18:37:18 +0000755 bool debuggerReserveRegs() const {
756 return DebuggerReserveRegs;
Konstantin Zhuravlyov1d99c4d2016-04-26 15:43:14 +0000757 }
758
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000759 bool debuggerEmitPrologue() const {
760 return DebuggerEmitPrologue;
761 }
762
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000763 bool loadStoreOptEnabled() const {
764 return EnableLoadStoreOpt;
Nicolai Haehnle5b504972016-01-04 23:35:53 +0000765 }
766
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000767 bool hasSGPRInitBug() const {
768 return SGPRInitBug;
Matt Arsenault41003af2015-11-30 21:16:07 +0000769 }
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000770
Tom Stellardb133fbb2016-10-27 23:05:31 +0000771 bool has12DWordStoreHazard() const {
772 return getGeneration() != AMDGPUSubtarget::SOUTHERN_ISLANDS;
773 }
774
Matt Arsenaulte823d922017-02-18 18:29:53 +0000775 bool hasSMovFedHazard() const {
776 return getGeneration() >= AMDGPUSubtarget::GFX9;
777 }
778
779 bool hasReadM0Hazard() const {
780 return getGeneration() >= AMDGPUSubtarget::GFX9;
781 }
782
Matt Arsenault9166ce82017-07-28 15:52:08 +0000783 unsigned getKernArgSegmentSize(const MachineFunction &MF,
784 unsigned ExplictArgBytes) const;
Tom Stellarde88bbc32016-09-23 01:33:26 +0000785
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000786 /// Return the maximum number of waves per SIMD for kernels using \p SGPRs SGPRs
787 unsigned getOccupancyWithNumSGPRs(unsigned SGPRs) const;
788
789 /// Return the maximum number of waves per SIMD for kernels using \p VGPRs VGPRs
790 unsigned getOccupancyWithNumVGPRs(unsigned VGPRs) const;
Konstantin Zhuravlyovd7bdf242016-09-30 16:50:36 +0000791
Matt Arsenaulte823d922017-02-18 18:29:53 +0000792 /// \returns true if the flat_scratch register should be initialized with the
793 /// pointer to the wave's scratch memory rather than a size and offset.
794 bool flatScratchIsPointer() const {
795 return getGeneration() >= GFX9;
Konstantin Zhuravlyovd7bdf242016-09-30 16:50:36 +0000796 }
Matt Arsenault4eae3012016-10-28 20:31:47 +0000797
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000798 /// \returns SGPR allocation granularity supported by the subtarget.
799 unsigned getSGPRAllocGranule() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000800 return AMDGPU::IsaInfo::getSGPRAllocGranule(getFeatureBits());
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000801 }
802
803 /// \returns SGPR encoding granularity supported by the subtarget.
804 unsigned getSGPREncodingGranule() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000805 return AMDGPU::IsaInfo::getSGPREncodingGranule(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000806 }
807
808 /// \returns Total number of SGPRs supported by the subtarget.
809 unsigned getTotalNumSGPRs() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000810 return AMDGPU::IsaInfo::getTotalNumSGPRs(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000811 }
812
813 /// \returns Addressable number of SGPRs supported by the subtarget.
814 unsigned getAddressableNumSGPRs() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000815 return AMDGPU::IsaInfo::getAddressableNumSGPRs(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000816 }
817
818 /// \returns Minimum number of SGPRs that meets the given number of waves per
819 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000820 unsigned getMinNumSGPRs(unsigned WavesPerEU) const {
821 return AMDGPU::IsaInfo::getMinNumSGPRs(getFeatureBits(), WavesPerEU);
822 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000823
824 /// \returns Maximum number of SGPRs that meets the given number of waves per
825 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000826 unsigned getMaxNumSGPRs(unsigned WavesPerEU, bool Addressable) const {
827 return AMDGPU::IsaInfo::getMaxNumSGPRs(getFeatureBits(), WavesPerEU,
828 Addressable);
829 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000830
831 /// \returns Reserved number of SGPRs for given function \p MF.
832 unsigned getReservedNumSGPRs(const MachineFunction &MF) const;
833
834 /// \returns Maximum number of SGPRs that meets number of waves per execution
835 /// unit requirement for function \p MF, or number of SGPRs explicitly
836 /// requested using "amdgpu-num-sgpr" attribute attached to function \p MF.
837 ///
838 /// \returns Value that meets number of waves per execution unit requirement
839 /// if explicitly requested value cannot be converted to integer, violates
840 /// subtarget's specifications, or does not meet number of waves per execution
841 /// unit requirement.
842 unsigned getMaxNumSGPRs(const MachineFunction &MF) const;
843
844 /// \returns VGPR allocation granularity supported by the subtarget.
845 unsigned getVGPRAllocGranule() const {
Mandeep Singh Grang5e1697e2017-06-06 05:08:36 +0000846 return AMDGPU::IsaInfo::getVGPRAllocGranule(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000847 }
848
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000849 /// \returns VGPR encoding granularity supported by the subtarget.
850 unsigned getVGPREncodingGranule() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000851 return AMDGPU::IsaInfo::getVGPREncodingGranule(getFeatureBits());
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000852 }
853
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000854 /// \returns Total number of VGPRs supported by the subtarget.
855 unsigned getTotalNumVGPRs() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000856 return AMDGPU::IsaInfo::getTotalNumVGPRs(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000857 }
858
859 /// \returns Addressable number of VGPRs supported by the subtarget.
860 unsigned getAddressableNumVGPRs() const {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000861 return AMDGPU::IsaInfo::getAddressableNumVGPRs(getFeatureBits());
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000862 }
863
864 /// \returns Minimum number of VGPRs that meets given number of waves per
865 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000866 unsigned getMinNumVGPRs(unsigned WavesPerEU) const {
867 return AMDGPU::IsaInfo::getMinNumVGPRs(getFeatureBits(), WavesPerEU);
868 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000869
870 /// \returns Maximum number of VGPRs that meets given number of waves per
871 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000872 unsigned getMaxNumVGPRs(unsigned WavesPerEU) const {
873 return AMDGPU::IsaInfo::getMaxNumVGPRs(getFeatureBits(), WavesPerEU);
874 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000875
876 /// \returns Reserved number of VGPRs for given function \p MF.
877 unsigned getReservedNumVGPRs(const MachineFunction &MF) const {
878 return debuggerReserveRegs() ? 4 : 0;
879 }
880
881 /// \returns Maximum number of VGPRs that meets number of waves per execution
882 /// unit requirement for function \p MF, or number of VGPRs explicitly
883 /// requested using "amdgpu-num-vgpr" attribute attached to function \p MF.
884 ///
885 /// \returns Value that meets number of waves per execution unit requirement
886 /// if explicitly requested value cannot be converted to integer, violates
887 /// subtarget's specifications, or does not meet number of waves per execution
888 /// unit requirement.
889 unsigned getMaxNumVGPRs(const MachineFunction &MF) const;
Stanislav Mekhanoshind4ae4702017-09-19 20:54:38 +0000890
891 void getPostRAMutations(
892 std::vector<std::unique_ptr<ScheduleDAGMutation>> &Mutations)
893 const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000894};
895
Eugene Zelenko2bc2f332016-12-09 22:06:55 +0000896} // end namespace llvm
Tom Stellard75aadc22012-12-11 21:25:42 +0000897
Eugene Zelenko2bc2f332016-12-09 22:06:55 +0000898#endif // LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H