blob: c943b2cf6f4e42e8ca82ba0e7ca3bb53cd5d30d5 [file] [log] [blame]
Matt Arsenault0c90e952015-11-06 18:17:45 +00001//=====-- AMDGPUSubtarget.h - Define Subtarget for AMDGPU ------*- C++ -*-====//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//==-----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief AMDGPU specific subclass of TargetSubtarget.
12//
13//===----------------------------------------------------------------------===//
14
Matt Arsenault0c90e952015-11-06 18:17:45 +000015#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H
16#define LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H
Matt Arsenaultf59e5382015-11-06 18:23:00 +000017
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000018#include "AMDGPU.h"
Eric Christopherac4b69e2014-07-25 22:22:39 +000019#include "AMDGPUFrameLowering.h"
Tom Stellard2e59a452014-06-13 01:32:00 +000020#include "AMDGPUInstrInfo.h"
Matt Arsenaultf59e5382015-11-06 18:23:00 +000021#include "AMDGPUISelLowering.h"
Eric Christopherac4b69e2014-07-25 22:22:39 +000022#include "AMDGPUSubtarget.h"
Tom Stellard347ac792015-06-26 21:15:07 +000023#include "Utils/AMDGPUBaseInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000024#include "llvm/ADT/StringRef.h"
25#include "llvm/Target/TargetSubtargetInfo.h"
26
27#define GET_SUBTARGETINFO_HEADER
28#include "AMDGPUGenSubtargetInfo.inc"
29
Tom Stellard75aadc22012-12-11 21:25:42 +000030namespace llvm {
31
Tom Stellarde99fb652015-01-20 19:33:04 +000032class SIMachineFunctionInfo;
33
Tom Stellard75aadc22012-12-11 21:25:42 +000034class AMDGPUSubtarget : public AMDGPUGenSubtargetInfo {
Tom Stellard2e59a452014-06-13 01:32:00 +000035
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000036public:
37 enum Generation {
38 R600 = 0,
39 R700,
40 EVERGREEN,
41 NORTHERN_ISLANDS,
Tom Stellard6e1ee472013-10-29 16:37:28 +000042 SOUTHERN_ISLANDS,
Marek Olsak5df00d62014-12-07 12:18:57 +000043 SEA_ISLANDS,
44 VOLCANIC_ISLANDS,
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000045 };
46
Marek Olsak4d00dd22015-03-09 15:48:09 +000047 enum {
48 FIXED_SGPR_COUNT_FOR_INIT_BUG = 80
49 };
50
Tom Stellard347ac792015-06-26 21:15:07 +000051 enum {
52 ISAVersion0_0_0,
53 ISAVersion7_0_0,
54 ISAVersion7_0_1,
55 ISAVersion8_0_0,
Changpeng Fangc16be002016-01-13 20:39:25 +000056 ISAVersion8_0_1,
57 ISAVersion8_0_3
Tom Stellard347ac792015-06-26 21:15:07 +000058 };
59
Tom Stellard75aadc22012-12-11 21:25:42 +000060private:
Tom Stellard75aadc22012-12-11 21:25:42 +000061 bool DumpCode;
62 bool R600ALUInst;
Vincent Lejeunec2991642013-04-30 00:13:39 +000063 bool HasVertexCache;
Vincent Lejeunef9f4e1e2013-05-17 16:49:55 +000064 short TexVTXClauseSize;
Matt Arsenaultd782d052014-06-27 17:57:00 +000065 Generation Gen;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000066 bool FP64;
Matt Arsenaultf171cf22014-07-14 23:40:49 +000067 bool FP64Denormals;
68 bool FP32Denormals;
Matt Arsenaultf639c322016-01-28 20:53:42 +000069 bool FPExceptions;
Matt Arsenaultb035a572015-01-29 19:34:25 +000070 bool FastFMAF32;
Matt Arsenaulte83690c2016-01-18 21:13:50 +000071 bool HalfRate64Ops;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000072 bool CaymanISA;
Matt Arsenault3f981402014-09-15 15:41:53 +000073 bool FlatAddressSpace;
Changpeng Fangb41574a2015-12-22 20:55:23 +000074 bool FlatForGlobal;
Tom Stellarded0ceec2013-10-10 17:11:12 +000075 bool EnableIRStructurizer;
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +000076 bool EnablePromoteAlloca;
Tom Stellard783893a2013-11-18 19:43:33 +000077 bool EnableIfCvt;
Matt Arsenault41033282014-10-10 22:01:59 +000078 bool EnableLoadStoreOpt;
Matt Arsenault706f9302015-07-06 16:01:58 +000079 bool EnableUnsafeDSOffsetFolding;
Nicolai Haehnle5b504972016-01-04 23:35:53 +000080 bool EnableXNACK;
Tom Stellard8c347b02014-01-22 21:55:40 +000081 unsigned WavefrontSize;
Tom Stellard348273d2014-01-23 16:18:02 +000082 bool CFALUBug;
Tom Stellard880a80a2014-06-17 16:53:14 +000083 int LocalMemorySize;
Matt Arsenault24ee0782016-02-12 02:40:47 +000084 unsigned MaxPrivateElementSize;
Tom Stellarde99fb652015-01-20 19:33:04 +000085 bool EnableVGPRSpilling;
Marek Olsak4d00dd22015-03-09 15:48:09 +000086 bool SGPRInitBug;
Tom Stellardd7e6f132015-04-08 01:09:26 +000087 bool IsGCN;
88 bool GCN1Encoding;
89 bool GCN3Encoding;
Tom Stellardd1f0f022015-04-23 19:33:54 +000090 bool CIInsts;
91 bool FeatureDisable;
Tom Stellardec87f842015-05-25 16:15:54 +000092 int LDSBankCount;
Matt Arsenaultf59e5382015-11-06 18:23:00 +000093 unsigned IsaVersion;
Tom Stellardc98ee202015-07-16 19:40:07 +000094 bool EnableHugeScratchBuffer;
Tom Stellardde008d32016-01-21 04:28:34 +000095 bool EnableSIScheduler;
Tom Stellard75aadc22012-12-11 21:25:42 +000096
Matt Arsenault0c90e952015-11-06 18:17:45 +000097 std::unique_ptr<AMDGPUFrameLowering> FrameLowering;
Eric Christopherac4b69e2014-07-25 22:22:39 +000098 std::unique_ptr<AMDGPUTargetLowering> TLInfo;
99 std::unique_ptr<AMDGPUInstrInfo> InstrInfo;
Tom Stellard75aadc22012-12-11 21:25:42 +0000100 InstrItineraryData InstrItins;
Tom Stellard794c8c02014-12-02 17:05:41 +0000101 Triple TargetTriple;
Tom Stellard75aadc22012-12-11 21:25:42 +0000102
103public:
Daniel Sandersa73f1fd2015-06-10 12:11:26 +0000104 AMDGPUSubtarget(const Triple &TT, StringRef CPU, StringRef FS,
105 TargetMachine &TM);
106 AMDGPUSubtarget &initializeSubtargetDependencies(const Triple &TT,
107 StringRef GPU, StringRef FS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000108
Eric Christopherd9134482014-08-04 21:25:23 +0000109 const AMDGPUFrameLowering *getFrameLowering() const override {
Matt Arsenault0c90e952015-11-06 18:17:45 +0000110 return FrameLowering.get();
Eric Christopherd9134482014-08-04 21:25:23 +0000111 }
112 const AMDGPUInstrInfo *getInstrInfo() const override {
113 return InstrInfo.get();
114 }
115 const AMDGPURegisterInfo *getRegisterInfo() const override {
Eric Christopherac4b69e2014-07-25 22:22:39 +0000116 return &InstrInfo->getRegisterInfo();
Tom Stellard2e59a452014-06-13 01:32:00 +0000117 }
Eric Christopherd9134482014-08-04 21:25:23 +0000118 AMDGPUTargetLowering *getTargetLowering() const override {
119 return TLInfo.get();
120 }
Eric Christopherd9134482014-08-04 21:25:23 +0000121 const InstrItineraryData *getInstrItineraryData() const override {
122 return &InstrItins;
123 }
Matt Arsenaultd782d052014-06-27 17:57:00 +0000124
Craig Topperee7b0f32014-04-30 05:53:27 +0000125 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000126
Matt Arsenaultd782d052014-06-27 17:57:00 +0000127 bool hasVertexCache() const {
128 return HasVertexCache;
129 }
130
131 short getTexVTXClauseSize() const {
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +0000132 return TexVTXClauseSize;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000133 }
134
135 Generation getGeneration() const {
136 return Gen;
137 }
138
139 bool hasHWFP64() const {
140 return FP64;
141 }
142
143 bool hasCaymanISA() const {
144 return CaymanISA;
145 }
Matt Arsenaultfae02982014-03-17 18:58:11 +0000146
Matt Arsenaultf171cf22014-07-14 23:40:49 +0000147 bool hasFP32Denormals() const {
148 return FP32Denormals;
149 }
150
151 bool hasFP64Denormals() const {
152 return FP64Denormals;
153 }
154
Matt Arsenaultf639c322016-01-28 20:53:42 +0000155 bool hasFPExceptions() const {
156 return FPExceptions;
157 }
158
Matt Arsenaultb035a572015-01-29 19:34:25 +0000159 bool hasFastFMAF32() const {
160 return FastFMAF32;
161 }
162
Matt Arsenaulte83690c2016-01-18 21:13:50 +0000163 bool hasHalfRate64Ops() const {
164 return HalfRate64Ops;
165 }
166
Matt Arsenault3f981402014-09-15 15:41:53 +0000167 bool hasFlatAddressSpace() const {
168 return FlatAddressSpace;
169 }
170
Changpeng Fangb41574a2015-12-22 20:55:23 +0000171 bool useFlatForGlobal() const {
172 return FlatForGlobal;
173 }
174
Matt Arsenaultfae02982014-03-17 18:58:11 +0000175 bool hasBFE() const {
176 return (getGeneration() >= EVERGREEN);
177 }
178
Matt Arsenault6e439652014-06-10 19:00:20 +0000179 bool hasBFI() const {
180 return (getGeneration() >= EVERGREEN);
181 }
182
Matt Arsenaultfae02982014-03-17 18:58:11 +0000183 bool hasBFM() const {
184 return hasBFE();
185 }
186
Matt Arsenault60425062014-06-10 19:18:28 +0000187 bool hasBCNT(unsigned Size) const {
188 if (Size == 32)
189 return (getGeneration() >= EVERGREEN);
190
Matt Arsenault3dd43fc2014-07-18 06:07:13 +0000191 if (Size == 64)
192 return (getGeneration() >= SOUTHERN_ISLANDS);
193
194 return false;
Matt Arsenault60425062014-06-10 19:18:28 +0000195 }
196
Tom Stellard50122a52014-04-07 19:45:41 +0000197 bool hasMulU24() const {
198 return (getGeneration() >= EVERGREEN);
199 }
200
201 bool hasMulI24() const {
202 return (getGeneration() >= SOUTHERN_ISLANDS ||
203 hasCaymanISA());
204 }
205
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000206 bool hasFFBL() const {
207 return (getGeneration() >= EVERGREEN);
208 }
209
210 bool hasFFBH() const {
211 return (getGeneration() >= EVERGREEN);
212 }
213
Jan Vesely808fff52015-04-30 17:15:56 +0000214 bool hasCARRY() const {
215 return (getGeneration() >= EVERGREEN);
216 }
217
218 bool hasBORROW() const {
219 return (getGeneration() >= EVERGREEN);
220 }
221
Matt Arsenaultd782d052014-06-27 17:57:00 +0000222 bool IsIRStructurizerEnabled() const {
223 return EnableIRStructurizer;
224 }
225
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +0000226 bool isPromoteAllocaEnabled() const {
227 return EnablePromoteAlloca;
228 }
229
Matt Arsenaultd782d052014-06-27 17:57:00 +0000230 bool isIfCvtEnabled() const {
231 return EnableIfCvt;
232 }
233
Matt Arsenault41033282014-10-10 22:01:59 +0000234 bool loadStoreOptEnabled() const {
235 return EnableLoadStoreOpt;
236 }
237
Matt Arsenault706f9302015-07-06 16:01:58 +0000238 bool unsafeDSOffsetFoldingEnabled() const {
239 return EnableUnsafeDSOffsetFolding;
240 }
241
Matt Arsenaultd782d052014-06-27 17:57:00 +0000242 unsigned getWavefrontSize() const {
243 return WavefrontSize;
244 }
245
Tom Stellarda40f9712014-01-22 21:55:43 +0000246 unsigned getStackEntrySize() const;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000247
248 bool hasCFAluBug() const {
249 assert(getGeneration() <= NORTHERN_ISLANDS);
250 return CFALUBug;
251 }
252
253 int getLocalMemorySize() const {
254 return LocalMemorySize;
255 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000256
Matt Arsenault24ee0782016-02-12 02:40:47 +0000257 unsigned getMaxPrivateElementSize() const {
258 return MaxPrivateElementSize;
259 }
260
Marek Olsak4d00dd22015-03-09 15:48:09 +0000261 bool hasSGPRInitBug() const {
262 return SGPRInitBug;
263 }
264
Tom Stellardec87f842015-05-25 16:15:54 +0000265 int getLDSBankCount() const {
266 return LDSBankCount;
267 }
268
Tom Stellardb8fd6ef2014-12-02 22:00:07 +0000269 unsigned getAmdKernelCodeChipID() const;
270
Tom Stellard347ac792015-06-26 21:15:07 +0000271 AMDGPU::IsaVersion getIsaVersion() const;
272
Craig Topper5656db42014-04-29 07:57:24 +0000273 bool enableMachineScheduler() const override {
Tom Stellard83f0bce2015-01-29 16:55:25 +0000274 return true;
Andrew Trick978674b2013-09-20 05:14:41 +0000275 }
276
Tom Stellard83f0bce2015-01-29 16:55:25 +0000277 void overrideSchedPolicy(MachineSchedPolicy &Policy,
278 MachineInstr *begin, MachineInstr *end,
279 unsigned NumRegionInstrs) const override;
280
Tom Stellard75aadc22012-12-11 21:25:42 +0000281 // Helper functions to simplify if statements
Matt Arsenaultd782d052014-06-27 17:57:00 +0000282 bool isTargetELF() const {
283 return false;
284 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000285
Tom Stellardc98ee202015-07-16 19:40:07 +0000286 bool enableHugeScratchBuffer() const {
287 return EnableHugeScratchBuffer;
288 }
289
Tom Stellardde008d32016-01-21 04:28:34 +0000290 bool enableSIScheduler() const {
291 return EnableSIScheduler;
292 }
293
Matt Arsenaultd782d052014-06-27 17:57:00 +0000294 bool dumpCode() const {
295 return DumpCode;
296 }
297 bool r600ALUEncoding() const {
298 return R600ALUInst;
299 }
Tom Stellard794c8c02014-12-02 17:05:41 +0000300 bool isAmdHsaOS() const {
301 return TargetTriple.getOS() == Triple::AMDHSA;
302 }
Tom Stellarde99fb652015-01-20 19:33:04 +0000303 bool isVGPRSpillingEnabled(const SIMachineFunctionInfo *MFI) const;
Tom Stellard83f0bce2015-01-29 16:55:25 +0000304
Nicolai Haehnle5b504972016-01-04 23:35:53 +0000305 bool isXNACKEnabled() const {
306 return EnableXNACK;
307 }
308
Tom Stellard83f0bce2015-01-29 16:55:25 +0000309 unsigned getMaxWavesPerCU() const {
310 if (getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS)
311 return 10;
312
313 // FIXME: Not sure what this is for other subtagets.
314 llvm_unreachable("do not know max waves per CU for this subtarget.");
315 }
Tom Stellardf6afc802015-02-04 23:14:18 +0000316
317 bool enableSubRegLiveness() const override {
Tom Stellard1ba52fe2015-06-04 01:20:04 +0000318 return true;
Tom Stellardf6afc802015-02-04 23:14:18 +0000319 }
Tom Stellardb5798b02015-06-26 21:15:03 +0000320
321 /// \brief Returns the offset in bytes from the start of the input buffer
322 /// of the first explicit kernel argument.
323 unsigned getExplicitKernelArgOffset() const {
324 return isAmdHsaOS() ? 0 : 36;
325 }
326
Matt Arsenault41003af2015-11-30 21:16:07 +0000327 unsigned getMaxNumUserSGPRs() const {
328 return 16;
329 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000330};
331
332} // End namespace llvm
333
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000334#endif