blob: cc048a4db878d2de870a9f441ccd4eecc7c1a442 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//=====-- AMDGPUSubtarget.h - Define Subtarget for the AMDIL ---*- C++ -*-====//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//==-----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief AMDGPU specific subclass of TargetSubtarget.
12//
13//===----------------------------------------------------------------------===//
14
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000015#ifndef LLVM_LIB_TARGET_R600_AMDGPUSUBTARGET_H
16#define LLVM_LIB_TARGET_R600_AMDGPUSUBTARGET_H
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000017#include "AMDGPU.h"
Eric Christopherac4b69e2014-07-25 22:22:39 +000018#include "AMDGPUFrameLowering.h"
Tom Stellard2e59a452014-06-13 01:32:00 +000019#include "AMDGPUInstrInfo.h"
Eric Christopherac4b69e2014-07-25 22:22:39 +000020#include "AMDGPUIntrinsicInfo.h"
21#include "AMDGPUSubtarget.h"
22#include "R600ISelLowering.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000023#include "llvm/ADT/StringExtras.h"
24#include "llvm/ADT/StringRef.h"
Chandler Carruthd9903882015-01-14 11:23:27 +000025#include "llvm/IR/DataLayout.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000026#include "llvm/Target/TargetSubtargetInfo.h"
27
28#define GET_SUBTARGETINFO_HEADER
29#include "AMDGPUGenSubtargetInfo.inc"
30
Tom Stellard75aadc22012-12-11 21:25:42 +000031namespace llvm {
32
Tom Stellarde99fb652015-01-20 19:33:04 +000033class SIMachineFunctionInfo;
34
Tom Stellard75aadc22012-12-11 21:25:42 +000035class AMDGPUSubtarget : public AMDGPUGenSubtargetInfo {
Tom Stellard2e59a452014-06-13 01:32:00 +000036
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000037public:
38 enum Generation {
39 R600 = 0,
40 R700,
41 EVERGREEN,
42 NORTHERN_ISLANDS,
Tom Stellard6e1ee472013-10-29 16:37:28 +000043 SOUTHERN_ISLANDS,
Marek Olsak5df00d62014-12-07 12:18:57 +000044 SEA_ISLANDS,
45 VOLCANIC_ISLANDS,
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000046 };
47
Tom Stellard75aadc22012-12-11 21:25:42 +000048private:
Tom Stellard75aadc22012-12-11 21:25:42 +000049 std::string DevName;
50 bool Is64bit;
Tom Stellard75aadc22012-12-11 21:25:42 +000051 bool DumpCode;
52 bool R600ALUInst;
Vincent Lejeunec2991642013-04-30 00:13:39 +000053 bool HasVertexCache;
Vincent Lejeunef9f4e1e2013-05-17 16:49:55 +000054 short TexVTXClauseSize;
Matt Arsenaultd782d052014-06-27 17:57:00 +000055 Generation Gen;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000056 bool FP64;
Matt Arsenaultf171cf22014-07-14 23:40:49 +000057 bool FP64Denormals;
58 bool FP32Denormals;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000059 bool CaymanISA;
Matt Arsenault3f981402014-09-15 15:41:53 +000060 bool FlatAddressSpace;
Tom Stellarded0ceec2013-10-10 17:11:12 +000061 bool EnableIRStructurizer;
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +000062 bool EnablePromoteAlloca;
Tom Stellard783893a2013-11-18 19:43:33 +000063 bool EnableIfCvt;
Matt Arsenault41033282014-10-10 22:01:59 +000064 bool EnableLoadStoreOpt;
Tom Stellard8c347b02014-01-22 21:55:40 +000065 unsigned WavefrontSize;
Tom Stellard348273d2014-01-23 16:18:02 +000066 bool CFALUBug;
Tom Stellard880a80a2014-06-17 16:53:14 +000067 int LocalMemorySize;
Tom Stellarde99fb652015-01-20 19:33:04 +000068 bool EnableVGPRSpilling;
Tom Stellard75aadc22012-12-11 21:25:42 +000069
Eric Christopherac4b69e2014-07-25 22:22:39 +000070 const DataLayout DL;
71 AMDGPUFrameLowering FrameLowering;
Eric Christopherac4b69e2014-07-25 22:22:39 +000072 std::unique_ptr<AMDGPUTargetLowering> TLInfo;
73 std::unique_ptr<AMDGPUInstrInfo> InstrInfo;
Tom Stellard75aadc22012-12-11 21:25:42 +000074 InstrItineraryData InstrItins;
Tom Stellard794c8c02014-12-02 17:05:41 +000075 Triple TargetTriple;
Tom Stellard75aadc22012-12-11 21:25:42 +000076
77public:
Eric Christopherac4b69e2014-07-25 22:22:39 +000078 AMDGPUSubtarget(StringRef TT, StringRef CPU, StringRef FS, TargetMachine &TM);
79 AMDGPUSubtarget &initializeSubtargetDependencies(StringRef GPU, StringRef FS);
Tom Stellard75aadc22012-12-11 21:25:42 +000080
Eric Christopherd9134482014-08-04 21:25:23 +000081 const AMDGPUFrameLowering *getFrameLowering() const override {
82 return &FrameLowering;
83 }
84 const AMDGPUInstrInfo *getInstrInfo() const override {
85 return InstrInfo.get();
86 }
87 const AMDGPURegisterInfo *getRegisterInfo() const override {
Eric Christopherac4b69e2014-07-25 22:22:39 +000088 return &InstrInfo->getRegisterInfo();
Tom Stellard2e59a452014-06-13 01:32:00 +000089 }
Eric Christopherd9134482014-08-04 21:25:23 +000090 AMDGPUTargetLowering *getTargetLowering() const override {
91 return TLInfo.get();
92 }
93 const DataLayout *getDataLayout() const override { return &DL; }
94 const InstrItineraryData *getInstrItineraryData() const override {
95 return &InstrItins;
96 }
Matt Arsenaultd782d052014-06-27 17:57:00 +000097
Craig Topperee7b0f32014-04-30 05:53:27 +000098 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Tom Stellard75aadc22012-12-11 21:25:42 +000099
Matt Arsenaultd782d052014-06-27 17:57:00 +0000100 bool is64bit() const {
101 return Is64bit;
102 }
103
104 bool hasVertexCache() const {
105 return HasVertexCache;
106 }
107
108 short getTexVTXClauseSize() const {
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +0000109 return TexVTXClauseSize;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000110 }
111
112 Generation getGeneration() const {
113 return Gen;
114 }
115
116 bool hasHWFP64() const {
117 return FP64;
118 }
119
120 bool hasCaymanISA() const {
121 return CaymanISA;
122 }
Matt Arsenaultfae02982014-03-17 18:58:11 +0000123
Matt Arsenaultf171cf22014-07-14 23:40:49 +0000124 bool hasFP32Denormals() const {
125 return FP32Denormals;
126 }
127
128 bool hasFP64Denormals() const {
129 return FP64Denormals;
130 }
131
Matt Arsenault3f981402014-09-15 15:41:53 +0000132 bool hasFlatAddressSpace() const {
133 return FlatAddressSpace;
134 }
135
Matt Arsenaultfae02982014-03-17 18:58:11 +0000136 bool hasBFE() const {
137 return (getGeneration() >= EVERGREEN);
138 }
139
Matt Arsenault6e439652014-06-10 19:00:20 +0000140 bool hasBFI() const {
141 return (getGeneration() >= EVERGREEN);
142 }
143
Matt Arsenaultfae02982014-03-17 18:58:11 +0000144 bool hasBFM() const {
145 return hasBFE();
146 }
147
Matt Arsenault60425062014-06-10 19:18:28 +0000148 bool hasBCNT(unsigned Size) const {
149 if (Size == 32)
150 return (getGeneration() >= EVERGREEN);
151
Matt Arsenault3dd43fc2014-07-18 06:07:13 +0000152 if (Size == 64)
153 return (getGeneration() >= SOUTHERN_ISLANDS);
154
155 return false;
Matt Arsenault60425062014-06-10 19:18:28 +0000156 }
157
Tom Stellard50122a52014-04-07 19:45:41 +0000158 bool hasMulU24() const {
159 return (getGeneration() >= EVERGREEN);
160 }
161
162 bool hasMulI24() const {
163 return (getGeneration() >= SOUTHERN_ISLANDS ||
164 hasCaymanISA());
165 }
166
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000167 bool hasFFBL() const {
168 return (getGeneration() >= EVERGREEN);
169 }
170
171 bool hasFFBH() const {
172 return (getGeneration() >= EVERGREEN);
173 }
174
Matt Arsenaultd782d052014-06-27 17:57:00 +0000175 bool IsIRStructurizerEnabled() const {
176 return EnableIRStructurizer;
177 }
178
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +0000179 bool isPromoteAllocaEnabled() const {
180 return EnablePromoteAlloca;
181 }
182
Matt Arsenaultd782d052014-06-27 17:57:00 +0000183 bool isIfCvtEnabled() const {
184 return EnableIfCvt;
185 }
186
Matt Arsenault41033282014-10-10 22:01:59 +0000187 bool loadStoreOptEnabled() const {
188 return EnableLoadStoreOpt;
189 }
190
Matt Arsenaultd782d052014-06-27 17:57:00 +0000191 unsigned getWavefrontSize() const {
192 return WavefrontSize;
193 }
194
Tom Stellarda40f9712014-01-22 21:55:43 +0000195 unsigned getStackEntrySize() const;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000196
197 bool hasCFAluBug() const {
198 assert(getGeneration() <= NORTHERN_ISLANDS);
199 return CFALUBug;
200 }
201
202 int getLocalMemorySize() const {
203 return LocalMemorySize;
204 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000205
Tom Stellardb8fd6ef2014-12-02 22:00:07 +0000206 unsigned getAmdKernelCodeChipID() const;
207
Craig Topper5656db42014-04-29 07:57:24 +0000208 bool enableMachineScheduler() const override {
Andrew Trick978674b2013-09-20 05:14:41 +0000209 return getGeneration() <= NORTHERN_ISLANDS;
210 }
211
Tom Stellard75aadc22012-12-11 21:25:42 +0000212 // Helper functions to simplify if statements
Matt Arsenaultd782d052014-06-27 17:57:00 +0000213 bool isTargetELF() const {
214 return false;
215 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000216
Matt Arsenaultd782d052014-06-27 17:57:00 +0000217 StringRef getDeviceName() const {
218 return DevName;
219 }
220
221 bool dumpCode() const {
222 return DumpCode;
223 }
224 bool r600ALUEncoding() const {
225 return R600ALUInst;
226 }
Tom Stellard794c8c02014-12-02 17:05:41 +0000227 bool isAmdHsaOS() const {
228 return TargetTriple.getOS() == Triple::AMDHSA;
229 }
Tom Stellarde99fb652015-01-20 19:33:04 +0000230 bool isVGPRSpillingEnabled(const SIMachineFunctionInfo *MFI) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000231};
232
233} // End namespace llvm
234
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000235#endif