blob: aeb0817553dd53ab1ae62a666254e26052e210f3 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//=====-- AMDGPUSubtarget.h - Define Subtarget for the AMDIL ---*- C++ -*-====//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//==-----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief AMDGPU specific subclass of TargetSubtarget.
12//
13//===----------------------------------------------------------------------===//
14
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000015#ifndef LLVM_LIB_TARGET_R600_AMDGPUSUBTARGET_H
16#define LLVM_LIB_TARGET_R600_AMDGPUSUBTARGET_H
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000017#include "AMDGPU.h"
Eric Christopherac4b69e2014-07-25 22:22:39 +000018#include "AMDGPUFrameLowering.h"
Tom Stellard2e59a452014-06-13 01:32:00 +000019#include "AMDGPUInstrInfo.h"
Eric Christopherac4b69e2014-07-25 22:22:39 +000020#include "AMDGPUIntrinsicInfo.h"
21#include "AMDGPUSubtarget.h"
22#include "R600ISelLowering.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000023#include "llvm/ADT/StringExtras.h"
24#include "llvm/ADT/StringRef.h"
25#include "llvm/Target/TargetSubtargetInfo.h"
26
27#define GET_SUBTARGETINFO_HEADER
28#include "AMDGPUGenSubtargetInfo.inc"
29
Tom Stellard75aadc22012-12-11 21:25:42 +000030namespace llvm {
31
Tom Stellarde99fb652015-01-20 19:33:04 +000032class SIMachineFunctionInfo;
33
Tom Stellard75aadc22012-12-11 21:25:42 +000034class AMDGPUSubtarget : public AMDGPUGenSubtargetInfo {
Tom Stellard2e59a452014-06-13 01:32:00 +000035
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000036public:
37 enum Generation {
38 R600 = 0,
39 R700,
40 EVERGREEN,
41 NORTHERN_ISLANDS,
Tom Stellard6e1ee472013-10-29 16:37:28 +000042 SOUTHERN_ISLANDS,
Marek Olsak5df00d62014-12-07 12:18:57 +000043 SEA_ISLANDS,
44 VOLCANIC_ISLANDS,
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000045 };
46
Marek Olsak4d00dd22015-03-09 15:48:09 +000047 enum {
48 FIXED_SGPR_COUNT_FOR_INIT_BUG = 80
49 };
50
Tom Stellard75aadc22012-12-11 21:25:42 +000051private:
Tom Stellard75aadc22012-12-11 21:25:42 +000052 std::string DevName;
53 bool Is64bit;
Tom Stellard75aadc22012-12-11 21:25:42 +000054 bool DumpCode;
55 bool R600ALUInst;
Vincent Lejeunec2991642013-04-30 00:13:39 +000056 bool HasVertexCache;
Vincent Lejeunef9f4e1e2013-05-17 16:49:55 +000057 short TexVTXClauseSize;
Matt Arsenaultd782d052014-06-27 17:57:00 +000058 Generation Gen;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000059 bool FP64;
Matt Arsenaultf171cf22014-07-14 23:40:49 +000060 bool FP64Denormals;
61 bool FP32Denormals;
Matt Arsenaultb035a572015-01-29 19:34:25 +000062 bool FastFMAF32;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000063 bool CaymanISA;
Matt Arsenault3f981402014-09-15 15:41:53 +000064 bool FlatAddressSpace;
Tom Stellarded0ceec2013-10-10 17:11:12 +000065 bool EnableIRStructurizer;
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +000066 bool EnablePromoteAlloca;
Tom Stellard783893a2013-11-18 19:43:33 +000067 bool EnableIfCvt;
Matt Arsenault41033282014-10-10 22:01:59 +000068 bool EnableLoadStoreOpt;
Tom Stellard8c347b02014-01-22 21:55:40 +000069 unsigned WavefrontSize;
Tom Stellard348273d2014-01-23 16:18:02 +000070 bool CFALUBug;
Tom Stellard880a80a2014-06-17 16:53:14 +000071 int LocalMemorySize;
Tom Stellarde99fb652015-01-20 19:33:04 +000072 bool EnableVGPRSpilling;
Marek Olsak4d00dd22015-03-09 15:48:09 +000073 bool SGPRInitBug;
Tom Stellardd7e6f132015-04-08 01:09:26 +000074 bool IsGCN;
75 bool GCN1Encoding;
76 bool GCN3Encoding;
Tom Stellard75aadc22012-12-11 21:25:42 +000077
Eric Christopherac4b69e2014-07-25 22:22:39 +000078 AMDGPUFrameLowering FrameLowering;
Eric Christopherac4b69e2014-07-25 22:22:39 +000079 std::unique_ptr<AMDGPUTargetLowering> TLInfo;
80 std::unique_ptr<AMDGPUInstrInfo> InstrInfo;
Tom Stellard75aadc22012-12-11 21:25:42 +000081 InstrItineraryData InstrItins;
Tom Stellard794c8c02014-12-02 17:05:41 +000082 Triple TargetTriple;
Tom Stellard75aadc22012-12-11 21:25:42 +000083
84public:
Eric Christopherac4b69e2014-07-25 22:22:39 +000085 AMDGPUSubtarget(StringRef TT, StringRef CPU, StringRef FS, TargetMachine &TM);
Tom Stellardeba56482015-01-28 15:38:42 +000086 AMDGPUSubtarget &initializeSubtargetDependencies(StringRef TT, StringRef GPU,
87 StringRef FS);
Tom Stellard75aadc22012-12-11 21:25:42 +000088
Eric Christopherd9134482014-08-04 21:25:23 +000089 const AMDGPUFrameLowering *getFrameLowering() const override {
90 return &FrameLowering;
91 }
92 const AMDGPUInstrInfo *getInstrInfo() const override {
93 return InstrInfo.get();
94 }
95 const AMDGPURegisterInfo *getRegisterInfo() const override {
Eric Christopherac4b69e2014-07-25 22:22:39 +000096 return &InstrInfo->getRegisterInfo();
Tom Stellard2e59a452014-06-13 01:32:00 +000097 }
Eric Christopherd9134482014-08-04 21:25:23 +000098 AMDGPUTargetLowering *getTargetLowering() const override {
99 return TLInfo.get();
100 }
Eric Christopherd9134482014-08-04 21:25:23 +0000101 const InstrItineraryData *getInstrItineraryData() const override {
102 return &InstrItins;
103 }
Matt Arsenaultd782d052014-06-27 17:57:00 +0000104
Craig Topperee7b0f32014-04-30 05:53:27 +0000105 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000106
Matt Arsenaultd782d052014-06-27 17:57:00 +0000107 bool is64bit() const {
108 return Is64bit;
109 }
110
111 bool hasVertexCache() const {
112 return HasVertexCache;
113 }
114
115 short getTexVTXClauseSize() const {
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +0000116 return TexVTXClauseSize;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000117 }
118
119 Generation getGeneration() const {
120 return Gen;
121 }
122
123 bool hasHWFP64() const {
124 return FP64;
125 }
126
127 bool hasCaymanISA() const {
128 return CaymanISA;
129 }
Matt Arsenaultfae02982014-03-17 18:58:11 +0000130
Matt Arsenaultf171cf22014-07-14 23:40:49 +0000131 bool hasFP32Denormals() const {
132 return FP32Denormals;
133 }
134
135 bool hasFP64Denormals() const {
136 return FP64Denormals;
137 }
138
Matt Arsenaultb035a572015-01-29 19:34:25 +0000139 bool hasFastFMAF32() const {
140 return FastFMAF32;
141 }
142
Matt Arsenault3f981402014-09-15 15:41:53 +0000143 bool hasFlatAddressSpace() const {
144 return FlatAddressSpace;
145 }
146
Matt Arsenaultfae02982014-03-17 18:58:11 +0000147 bool hasBFE() const {
148 return (getGeneration() >= EVERGREEN);
149 }
150
Matt Arsenault6e439652014-06-10 19:00:20 +0000151 bool hasBFI() const {
152 return (getGeneration() >= EVERGREEN);
153 }
154
Matt Arsenaultfae02982014-03-17 18:58:11 +0000155 bool hasBFM() const {
156 return hasBFE();
157 }
158
Matt Arsenault60425062014-06-10 19:18:28 +0000159 bool hasBCNT(unsigned Size) const {
160 if (Size == 32)
161 return (getGeneration() >= EVERGREEN);
162
Matt Arsenault3dd43fc2014-07-18 06:07:13 +0000163 if (Size == 64)
164 return (getGeneration() >= SOUTHERN_ISLANDS);
165
166 return false;
Matt Arsenault60425062014-06-10 19:18:28 +0000167 }
168
Tom Stellard50122a52014-04-07 19:45:41 +0000169 bool hasMulU24() const {
170 return (getGeneration() >= EVERGREEN);
171 }
172
173 bool hasMulI24() const {
174 return (getGeneration() >= SOUTHERN_ISLANDS ||
175 hasCaymanISA());
176 }
177
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000178 bool hasFFBL() const {
179 return (getGeneration() >= EVERGREEN);
180 }
181
182 bool hasFFBH() const {
183 return (getGeneration() >= EVERGREEN);
184 }
185
Matt Arsenaultd782d052014-06-27 17:57:00 +0000186 bool IsIRStructurizerEnabled() const {
187 return EnableIRStructurizer;
188 }
189
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +0000190 bool isPromoteAllocaEnabled() const {
191 return EnablePromoteAlloca;
192 }
193
Matt Arsenaultd782d052014-06-27 17:57:00 +0000194 bool isIfCvtEnabled() const {
195 return EnableIfCvt;
196 }
197
Matt Arsenault41033282014-10-10 22:01:59 +0000198 bool loadStoreOptEnabled() const {
199 return EnableLoadStoreOpt;
200 }
201
Matt Arsenaultd782d052014-06-27 17:57:00 +0000202 unsigned getWavefrontSize() const {
203 return WavefrontSize;
204 }
205
Tom Stellarda40f9712014-01-22 21:55:43 +0000206 unsigned getStackEntrySize() const;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000207
208 bool hasCFAluBug() const {
209 assert(getGeneration() <= NORTHERN_ISLANDS);
210 return CFALUBug;
211 }
212
213 int getLocalMemorySize() const {
214 return LocalMemorySize;
215 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000216
Marek Olsak4d00dd22015-03-09 15:48:09 +0000217 bool hasSGPRInitBug() const {
218 return SGPRInitBug;
219 }
220
Tom Stellardb8fd6ef2014-12-02 22:00:07 +0000221 unsigned getAmdKernelCodeChipID() const;
222
Craig Topper5656db42014-04-29 07:57:24 +0000223 bool enableMachineScheduler() const override {
Tom Stellard83f0bce2015-01-29 16:55:25 +0000224 return true;
Andrew Trick978674b2013-09-20 05:14:41 +0000225 }
226
Tom Stellard83f0bce2015-01-29 16:55:25 +0000227 void overrideSchedPolicy(MachineSchedPolicy &Policy,
228 MachineInstr *begin, MachineInstr *end,
229 unsigned NumRegionInstrs) const override;
230
Tom Stellard75aadc22012-12-11 21:25:42 +0000231 // Helper functions to simplify if statements
Matt Arsenaultd782d052014-06-27 17:57:00 +0000232 bool isTargetELF() const {
233 return false;
234 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000235
Matt Arsenaultd782d052014-06-27 17:57:00 +0000236 StringRef getDeviceName() const {
237 return DevName;
238 }
239
240 bool dumpCode() const {
241 return DumpCode;
242 }
243 bool r600ALUEncoding() const {
244 return R600ALUInst;
245 }
Tom Stellard794c8c02014-12-02 17:05:41 +0000246 bool isAmdHsaOS() const {
247 return TargetTriple.getOS() == Triple::AMDHSA;
248 }
Tom Stellarde99fb652015-01-20 19:33:04 +0000249 bool isVGPRSpillingEnabled(const SIMachineFunctionInfo *MFI) const;
Tom Stellard83f0bce2015-01-29 16:55:25 +0000250
251 unsigned getMaxWavesPerCU() const {
252 if (getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS)
253 return 10;
254
255 // FIXME: Not sure what this is for other subtagets.
256 llvm_unreachable("do not know max waves per CU for this subtarget.");
257 }
Tom Stellardf6afc802015-02-04 23:14:18 +0000258
259 bool enableSubRegLiveness() const override {
Tom Stellard06485882015-02-11 18:24:53 +0000260 return false;
Tom Stellardf6afc802015-02-04 23:14:18 +0000261 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000262};
263
264} // End namespace llvm
265
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000266#endif