blob: dc388ecdd6355ae6791a3e63355b2c21b25afacc [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMMCTargetDesc.cpp - ARM Target Descriptions ---------------------===//
Evan Cheng928ce722011-07-06 22:02:34 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides ARM specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
Chandler Carruthbe810232013-01-02 10:22:59 +000014#include "ARMBaseInfo.h"
Tim Northover5cc3dc82012-12-07 16:50:23 +000015#include "ARMMCAsmInfo.h"
Eli Bendersky2e2ce492013-01-30 16:30:19 +000016#include "ARMMCTargetDesc.h"
Evan Cheng61faa552011-07-25 21:20:24 +000017#include "InstPrinter/ARMInstPrinter.h"
Eli Bendersky2e2ce492013-01-30 16:30:19 +000018#include "llvm/ADT/Triple.h"
Evan Cheng4d6c9d72011-08-23 20:15:21 +000019#include "llvm/MC/MCCodeGenInfo.h"
Rafael Espindolaac4ad252013-10-05 16:42:21 +000020#include "llvm/MC/MCELFStreamer.h"
Evan Cheng4d6c9d72011-08-23 20:15:21 +000021#include "llvm/MC/MCInstrAnalysis.h"
Evan Cheng928ce722011-07-06 22:02:34 +000022#include "llvm/MC/MCInstrInfo.h"
23#include "llvm/MC/MCRegisterInfo.h"
24#include "llvm/MC/MCSubtargetInfo.h"
Evan Chengad5f4852011-07-23 00:00:19 +000025#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000026#include "llvm/Support/TargetRegistry.h"
Evan Cheng928ce722011-07-06 22:02:34 +000027
Joey Gouly0e76fa72013-09-12 10:28:05 +000028using namespace llvm;
29
Evan Cheng928ce722011-07-06 22:02:34 +000030#define GET_REGINFO_MC_DESC
31#include "ARMGenRegisterInfo.inc"
32
Joey Gouly0e76fa72013-09-12 10:28:05 +000033static bool getMCRDeprecationInfo(MCInst &MI, MCSubtargetInfo &STI,
34 std::string &Info) {
Joey Gouly830c27a2013-09-17 09:54:57 +000035 if (STI.getFeatureBits() & llvm::ARM::HasV7Ops &&
36 (MI.getOperand(0).isImm() && MI.getOperand(0).getImm() == 15) &&
Joey Gouly0e76fa72013-09-12 10:28:05 +000037 (MI.getOperand(1).isImm() && MI.getOperand(1).getImm() == 0) &&
Joey Gouly830c27a2013-09-17 09:54:57 +000038 // Checks for the deprecated CP15ISB encoding:
39 // mcr p15, #0, rX, c7, c5, #4
40 (MI.getOperand(3).isImm() && MI.getOperand(3).getImm() == 7)) {
41 if ((MI.getOperand(5).isImm() && MI.getOperand(5).getImm() == 4)) {
42 if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 5) {
43 Info = "deprecated since v7, use 'isb'";
44 return true;
45 }
46
47 // Checks for the deprecated CP15DSB encoding:
48 // mcr p15, #0, rX, c7, c10, #4
49 if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 10) {
50 Info = "deprecated since v7, use 'dsb'";
51 return true;
52 }
53 }
54 // Checks for the deprecated CP15DMB encoding:
55 // mcr p15, #0, rX, c7, c10, #5
56 if (MI.getOperand(4).isImm() && MI.getOperand(4).getImm() == 10 &&
57 (MI.getOperand(5).isImm() && MI.getOperand(5).getImm() == 5)) {
58 Info = "deprecated since v7, use 'dmb'";
59 return true;
60 }
Joey Gouly0e76fa72013-09-12 10:28:05 +000061 }
62 return false;
63}
64
Amara Emerson52cfb6a2013-10-03 09:31:51 +000065static bool getITDeprecationInfo(MCInst &MI, MCSubtargetInfo &STI,
66 std::string &Info) {
67 if (STI.getFeatureBits() & llvm::ARM::HasV8Ops &&
68 MI.getOperand(1).isImm() && MI.getOperand(1).getImm() != 8) {
69 Info = "applying IT instruction to more than one subsequent instruction is deprecated";
70 return true;
71 }
72
73 return false;
74}
75
Evan Cheng928ce722011-07-06 22:02:34 +000076#define GET_INSTRINFO_MC_DESC
77#include "ARMGenInstrInfo.inc"
78
79#define GET_SUBTARGETINFO_MC_DESC
80#include "ARMGenSubtargetInfo.inc"
81
Evan Cheng928ce722011-07-06 22:02:34 +000082
Evan Cheng9f7ad312012-04-26 01:13:36 +000083std::string ARM_MC::ParseARMTriple(StringRef TT, StringRef CPU) {
Eli Bendersky2e2ce492013-01-30 16:30:19 +000084 Triple triple(TT);
85
Evan Cheng2bd65362011-07-07 00:08:19 +000086 // Set the boolean corresponding to the current target triple, or the default
87 // if one cannot be determined, to true.
88 unsigned Len = TT.size();
89 unsigned Idx = 0;
90
Nick Lewyckyf1a5f572011-09-05 18:35:03 +000091 // FIXME: Enhance Triple helper class to extract ARM version.
Evan Chengf2c26162011-07-07 08:26:46 +000092 bool isThumb = false;
Evan Cheng2bd65362011-07-07 00:08:19 +000093 if (Len >= 5 && TT.substr(0, 4) == "armv")
94 Idx = 4;
95 else if (Len >= 6 && TT.substr(0, 5) == "thumb") {
Evan Chengf2c26162011-07-07 08:26:46 +000096 isThumb = true;
Evan Cheng2bd65362011-07-07 00:08:19 +000097 if (Len >= 7 && TT[5] == 'v')
98 Idx = 6;
99 }
100
Evan Chengf52003d2012-04-27 01:27:19 +0000101 bool NoCPU = CPU == "generic" || CPU.empty();
Evan Cheng2bd65362011-07-07 00:08:19 +0000102 std::string ARMArchFeature;
103 if (Idx) {
104 unsigned SubVer = TT[Idx];
Joey Goulyb3f550e2013-06-26 16:58:26 +0000105 if (SubVer == '8') {
106 // FIXME: Parse v8 features
Amara Emersonb4ad2f32013-09-26 12:22:36 +0000107 ARMArchFeature = "+v8,+db";
Joey Goulyb3f550e2013-06-26 16:58:26 +0000108 } else if (SubVer == '7') {
Evan Cheng2bd65362011-07-07 00:08:19 +0000109 if (Len >= Idx+2 && TT[Idx+1] == 'm') {
Tim Northovera2292d02013-06-10 23:20:58 +0000110 isThumb = true;
Evan Chengf52003d2012-04-27 01:27:19 +0000111 if (NoCPU)
112 // v7m: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureMClass
113 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+mclass";
114 else
115 // Use CPU to figure out the exact features.
116 ARMArchFeature = "+v7";
Evan Cheng2bd65362011-07-07 00:08:19 +0000117 } else if (Len >= Idx+3 && TT[Idx+1] == 'e'&& TT[Idx+2] == 'm') {
Evan Chengf52003d2012-04-27 01:27:19 +0000118 if (NoCPU)
119 // v7em: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureDSPThumb2,
120 // FeatureT2XtPk, FeatureMClass
121 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+t2dsp,t2xtpk,+mclass";
122 else
123 // Use CPU to figure out the exact features.
124 ARMArchFeature = "+v7";
Bob Wilsone8a549c2012-09-29 21:43:49 +0000125 } else if (Len >= Idx+2 && TT[Idx+1] == 's') {
126 if (NoCPU)
127 // v7s: FeatureNEON, FeatureDB, FeatureDSPThumb2, FeatureT2XtPk
128 // Swift
129 ARMArchFeature = "+v7,+swift,+neon,+db,+t2dsp,+t2xtpk";
130 else
131 // Use CPU to figure out the exact features.
132 ARMArchFeature = "+v7";
Evan Cheng9f7ad312012-04-26 01:13:36 +0000133 } else {
134 // v7 CPUs have lots of different feature sets. If no CPU is specified,
135 // then assume v7a (e.g. cortex-a8) feature set. Otherwise, return
136 // the "minimum" feature set and use CPU string to figure out the exact
137 // features.
Evan Chengf52003d2012-04-27 01:27:19 +0000138 if (NoCPU)
Evan Cheng9f7ad312012-04-26 01:13:36 +0000139 // v7a: FeatureNEON, FeatureDB, FeatureDSPThumb2, FeatureT2XtPk
140 ARMArchFeature = "+v7,+neon,+db,+t2dsp,+t2xtpk";
141 else
142 // Use CPU to figure out the exact features.
143 ARMArchFeature = "+v7";
144 }
Evan Cheng2bd65362011-07-07 00:08:19 +0000145 } else if (SubVer == '6') {
Jim Grosbach1c9dd292012-02-10 20:38:46 +0000146 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == '2')
Evan Cheng2bd65362011-07-07 00:08:19 +0000147 ARMArchFeature = "+v6t2";
Evan Chengf52003d2012-04-27 01:27:19 +0000148 else if (Len >= Idx+2 && TT[Idx+1] == 'm') {
Tim Northovera2292d02013-06-10 23:20:58 +0000149 isThumb = true;
Evan Chengf52003d2012-04-27 01:27:19 +0000150 if (NoCPU)
151 // v6m: FeatureNoARM, FeatureMClass
Amara Emerson5035ee02013-10-07 16:55:23 +0000152 ARMArchFeature = "+v6m,+noarm,+mclass";
Evan Chengf52003d2012-04-27 01:27:19 +0000153 else
154 ARMArchFeature = "+v6";
155 } else
Evan Cheng8b2bda02011-07-07 03:55:05 +0000156 ARMArchFeature = "+v6";
Evan Cheng2bd65362011-07-07 00:08:19 +0000157 } else if (SubVer == '5') {
Evan Cheng8b2bda02011-07-07 03:55:05 +0000158 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == 'e')
Evan Cheng2bd65362011-07-07 00:08:19 +0000159 ARMArchFeature = "+v5te";
Evan Cheng8b2bda02011-07-07 03:55:05 +0000160 else
161 ARMArchFeature = "+v5t";
162 } else if (SubVer == '4' && Len >= Idx+2 && TT[Idx+1] == 't')
163 ARMArchFeature = "+v4t";
Evan Cheng2bd65362011-07-07 00:08:19 +0000164 }
165
Evan Chengf2c26162011-07-07 08:26:46 +0000166 if (isThumb) {
167 if (ARMArchFeature.empty())
Evan Cheng1834f5d2011-07-07 19:05:12 +0000168 ARMArchFeature = "+thumb-mode";
Evan Chengf2c26162011-07-07 08:26:46 +0000169 else
Evan Cheng1834f5d2011-07-07 19:05:12 +0000170 ARMArchFeature += ",+thumb-mode";
Evan Chengf2c26162011-07-07 08:26:46 +0000171 }
172
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000173 if (triple.isOSNaCl()) {
174 if (ARMArchFeature.empty())
175 ARMArchFeature = "+nacl-trap";
176 else
177 ARMArchFeature += ",+nacl-trap";
178 }
179
Evan Cheng2bd65362011-07-07 00:08:19 +0000180 return ARMArchFeature;
181}
Evan Cheng4d1ca962011-07-08 01:53:10 +0000182
183MCSubtargetInfo *ARM_MC::createARMMCSubtargetInfo(StringRef TT, StringRef CPU,
184 StringRef FS) {
Evan Cheng9f7ad312012-04-26 01:13:36 +0000185 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000186 if (!FS.empty()) {
187 if (!ArchFS.empty())
188 ArchFS = ArchFS + "," + FS.str();
189 else
190 ArchFS = FS;
191 }
192
193 MCSubtargetInfo *X = new MCSubtargetInfo();
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000194 InitARMMCSubtargetInfo(X, TT, CPU, ArchFS);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000195 return X;
196}
197
Evan Cheng1705ab02011-07-14 23:50:31 +0000198static MCInstrInfo *createARMMCInstrInfo() {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000199 MCInstrInfo *X = new MCInstrInfo();
200 InitARMMCInstrInfo(X);
201 return X;
202}
203
Evan Chengd60fa58b2011-07-18 20:57:22 +0000204static MCRegisterInfo *createARMMCRegisterInfo(StringRef Triple) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000205 MCRegisterInfo *X = new MCRegisterInfo();
Jim Grosbach6df94842012-12-19 23:38:53 +0000206 InitARMMCRegisterInfo(X, ARM::LR, 0, 0, ARM::PC);
Evan Cheng1705ab02011-07-14 23:50:31 +0000207 return X;
208}
209
Rafael Espindola227144c2013-05-13 01:16:13 +0000210static MCAsmInfo *createARMMCAsmInfo(const MCRegisterInfo &MRI, StringRef TT) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000211 Triple TheTriple(TT);
212
213 if (TheTriple.isOSDarwin())
214 return new ARMMCAsmInfoDarwin();
215
216 return new ARMELFMCAsmInfo();
217}
218
Evan Chengad5f4852011-07-23 00:00:19 +0000219static MCCodeGenInfo *createARMMCCodeGenInfo(StringRef TT, Reloc::Model RM,
Evan Chengecb29082011-11-16 08:38:26 +0000220 CodeModel::Model CM,
221 CodeGenOpt::Level OL) {
Evan Cheng2129f592011-07-19 06:37:02 +0000222 MCCodeGenInfo *X = new MCCodeGenInfo();
Jim Grosbach4e0dbee2011-09-30 17:41:35 +0000223 if (RM == Reloc::Default) {
224 Triple TheTriple(TT);
225 // Default relocation model on Darwin is PIC, not DynamicNoPIC.
226 RM = TheTriple.isOSDarwin() ? Reloc::PIC_ : Reloc::DynamicNoPIC;
227 }
Evan Chengecb29082011-11-16 08:38:26 +0000228 X->InitMCCodeGenInfo(RM, CM, OL);
Evan Cheng2129f592011-07-19 06:37:02 +0000229 return X;
230}
231
Evan Chengad5f4852011-07-23 00:00:19 +0000232// This is duplicated code. Refactor this.
Evan Cheng3a792252011-07-26 00:42:34 +0000233static MCStreamer *createMCStreamer(const Target &T, StringRef TT,
Evan Cheng5928e692011-07-25 23:24:55 +0000234 MCContext &Ctx, MCAsmBackend &MAB,
Evan Chengad5f4852011-07-23 00:00:19 +0000235 raw_ostream &OS,
236 MCCodeEmitter *Emitter,
237 bool RelaxAll,
238 bool NoExecStack) {
239 Triple TheTriple(TT);
240
241 if (TheTriple.isOSDarwin())
Jim Grosbach11e8c0d2012-03-08 00:07:52 +0000242 return createMachOStreamer(Ctx, MAB, OS, Emitter, false);
Evan Chengad5f4852011-07-23 00:00:19 +0000243
244 if (TheTriple.isOSWindows()) {
245 llvm_unreachable("ARM does not support Windows COFF format");
Evan Chengad5f4852011-07-23 00:00:19 +0000246 }
247
Tim Northover5cc3dc82012-12-07 16:50:23 +0000248 return createARMELFStreamer(Ctx, MAB, OS, Emitter, false, NoExecStack,
249 TheTriple.getArch() == Triple::thumb);
Evan Chengad5f4852011-07-23 00:00:19 +0000250}
251
Evan Cheng61faa552011-07-25 21:20:24 +0000252static MCInstPrinter *createARMMCInstPrinter(const Target &T,
253 unsigned SyntaxVariant,
James Molloy4c493e82011-09-07 17:24:38 +0000254 const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +0000255 const MCInstrInfo &MII,
Jim Grosbachfd93a592012-03-05 19:33:20 +0000256 const MCRegisterInfo &MRI,
James Molloy4c493e82011-09-07 17:24:38 +0000257 const MCSubtargetInfo &STI) {
Evan Cheng61faa552011-07-25 21:20:24 +0000258 if (SyntaxVariant == 0)
Craig Topper54bfde72012-04-02 06:09:36 +0000259 return new ARMInstPrinter(MAI, MII, MRI, STI);
Evan Cheng61faa552011-07-25 21:20:24 +0000260 return 0;
261}
262
Quentin Colombetf4828052013-05-24 22:51:52 +0000263static MCRelocationInfo *createARMMCRelocationInfo(StringRef TT,
264 MCContext &Ctx) {
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000265 Triple TheTriple(TT);
266 if (TheTriple.isEnvironmentMachO())
267 return createARMMachORelocationInfo(Ctx);
268 // Default to the stock relocation info.
Quentin Colombetf4828052013-05-24 22:51:52 +0000269 return llvm::createMCRelocationInfo(TT, Ctx);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000270}
271
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000272namespace {
273
274class ARMMCInstrAnalysis : public MCInstrAnalysis {
275public:
276 ARMMCInstrAnalysis(const MCInstrInfo *Info) : MCInstrAnalysis(Info) {}
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000277
278 virtual bool isUnconditionalBranch(const MCInst &Inst) const {
279 // BCCs with the "always" predicate are unconditional branches.
280 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
281 return true;
282 return MCInstrAnalysis::isUnconditionalBranch(Inst);
283 }
284
285 virtual bool isConditionalBranch(const MCInst &Inst) const {
286 // BCCs with the "always" predicate are unconditional branches.
287 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
288 return false;
289 return MCInstrAnalysis::isConditionalBranch(Inst);
290 }
291
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000292 bool evaluateBranch(const MCInst &Inst, uint64_t Addr,
293 uint64_t Size, uint64_t &Target) const {
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000294 // We only handle PCRel branches for now.
295 if (Info->get(Inst.getOpcode()).OpInfo[0].OperandType!=MCOI::OPERAND_PCREL)
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000296 return false;
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000297
298 int64_t Imm = Inst.getOperand(0).getImm();
299 // FIXME: This is not right for thumb.
Ahmed Bougachaaa790682013-05-24 01:07:04 +0000300 Target = Addr+Imm+8; // In ARM mode the PC is always off by 8 bytes.
301 return true;
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000302 }
303};
304
305}
306
307static MCInstrAnalysis *createARMMCInstrAnalysis(const MCInstrInfo *Info) {
308 return new ARMMCInstrAnalysis(Info);
309}
Evan Chengad5f4852011-07-23 00:00:19 +0000310
Evan Cheng8c886a42011-07-22 21:58:54 +0000311// Force static initialization.
312extern "C" void LLVMInitializeARMTargetMC() {
313 // Register the MC asm info.
314 RegisterMCAsmInfoFn A(TheARMTarget, createARMMCAsmInfo);
315 RegisterMCAsmInfoFn B(TheThumbTarget, createARMMCAsmInfo);
316
317 // Register the MC codegen info.
Evan Cheng2129f592011-07-19 06:37:02 +0000318 TargetRegistry::RegisterMCCodeGenInfo(TheARMTarget, createARMMCCodeGenInfo);
319 TargetRegistry::RegisterMCCodeGenInfo(TheThumbTarget, createARMMCCodeGenInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000320
321 // Register the MC instruction info.
322 TargetRegistry::RegisterMCInstrInfo(TheARMTarget, createARMMCInstrInfo);
323 TargetRegistry::RegisterMCInstrInfo(TheThumbTarget, createARMMCInstrInfo);
324
325 // Register the MC register info.
326 TargetRegistry::RegisterMCRegInfo(TheARMTarget, createARMMCRegisterInfo);
327 TargetRegistry::RegisterMCRegInfo(TheThumbTarget, createARMMCRegisterInfo);
328
329 // Register the MC subtarget info.
330 TargetRegistry::RegisterMCSubtargetInfo(TheARMTarget,
331 ARM_MC::createARMMCSubtargetInfo);
332 TargetRegistry::RegisterMCSubtargetInfo(TheThumbTarget,
333 ARM_MC::createARMMCSubtargetInfo);
Evan Chengad5f4852011-07-23 00:00:19 +0000334
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000335 // Register the MC instruction analyzer.
336 TargetRegistry::RegisterMCInstrAnalysis(TheARMTarget,
337 createARMMCInstrAnalysis);
338 TargetRegistry::RegisterMCInstrAnalysis(TheThumbTarget,
339 createARMMCInstrAnalysis);
340
Evan Chengad5f4852011-07-23 00:00:19 +0000341 // Register the MC Code Emitter
Evan Cheng3a792252011-07-26 00:42:34 +0000342 TargetRegistry::RegisterMCCodeEmitter(TheARMTarget, createARMMCCodeEmitter);
343 TargetRegistry::RegisterMCCodeEmitter(TheThumbTarget, createARMMCCodeEmitter);
Evan Chengad5f4852011-07-23 00:00:19 +0000344
345 // Register the asm backend.
Evan Cheng5928e692011-07-25 23:24:55 +0000346 TargetRegistry::RegisterMCAsmBackend(TheARMTarget, createARMAsmBackend);
347 TargetRegistry::RegisterMCAsmBackend(TheThumbTarget, createARMAsmBackend);
Evan Chengad5f4852011-07-23 00:00:19 +0000348
349 // Register the object streamer.
Evan Cheng3a792252011-07-26 00:42:34 +0000350 TargetRegistry::RegisterMCObjectStreamer(TheARMTarget, createMCStreamer);
351 TargetRegistry::RegisterMCObjectStreamer(TheThumbTarget, createMCStreamer);
Evan Cheng61faa552011-07-25 21:20:24 +0000352
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000353 // Register the asm streamer.
354 TargetRegistry::RegisterAsmStreamer(TheARMTarget, createMCAsmStreamer);
355 TargetRegistry::RegisterAsmStreamer(TheThumbTarget, createMCAsmStreamer);
356
Evan Cheng61faa552011-07-25 21:20:24 +0000357 // Register the MCInstPrinter.
358 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
359 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000360
361 // Register the MC relocation info.
362 TargetRegistry::RegisterMCRelocationInfo(TheARMTarget,
Quentin Colombetf4828052013-05-24 22:51:52 +0000363 createARMMCRelocationInfo);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000364 TargetRegistry::RegisterMCRelocationInfo(TheThumbTarget,
Quentin Colombetf4828052013-05-24 22:51:52 +0000365 createARMMCRelocationInfo);
Evan Cheng2129f592011-07-19 06:37:02 +0000366}