blob: 98ac3b77469df5718aebc1d8f73e940950c9f94a [file] [log] [blame]
Hal Finkel27774d92014-03-13 07:58:58 +00001//===- PPCInstrVSX.td - The PowerPC VSX Extension --*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the VSX extension to the PowerPC instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Bill Schmidtfe723b92015-04-27 19:57:34 +000014// *********************************** NOTE ***********************************
15// ** For POWER8 Little Endian, the VSX swap optimization relies on knowing **
16// ** which VMX and VSX instructions are lane-sensitive and which are not. **
17// ** A lane-sensitive instruction relies, implicitly or explicitly, on **
18// ** whether lanes are numbered from left to right. An instruction like **
19// ** VADDFP is not lane-sensitive, because each lane of the result vector **
20// ** relies only on the corresponding lane of the source vectors. However, **
21// ** an instruction like VMULESB is lane-sensitive, because "even" and **
22// ** "odd" lanes are different for big-endian and little-endian numbering. **
23// ** **
24// ** When adding new VMX and VSX instructions, please consider whether they **
25// ** are lane-sensitive. If so, they must be added to a switch statement **
26// ** in PPCVSXSwapRemoval::gatherVectorInstructions(). **
27// ****************************************************************************
28
Hal Finkel27774d92014-03-13 07:58:58 +000029def PPCRegVSRCAsmOperand : AsmOperandClass {
30 let Name = "RegVSRC"; let PredicateMethod = "isVSRegNumber";
31}
32def vsrc : RegisterOperand<VSRC> {
33 let ParserMatchClass = PPCRegVSRCAsmOperand;
34}
35
Hal Finkel19be5062014-03-29 05:29:01 +000036def PPCRegVSFRCAsmOperand : AsmOperandClass {
37 let Name = "RegVSFRC"; let PredicateMethod = "isVSRegNumber";
38}
39def vsfrc : RegisterOperand<VSFRC> {
40 let ParserMatchClass = PPCRegVSFRCAsmOperand;
41}
42
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +000043def PPCRegVSSRCAsmOperand : AsmOperandClass {
44 let Name = "RegVSSRC"; let PredicateMethod = "isVSRegNumber";
45}
46def vssrc : RegisterOperand<VSSRC> {
47 let ParserMatchClass = PPCRegVSSRCAsmOperand;
48}
49
Bill Schmidtfae5d712014-12-09 16:35:51 +000050// Little-endian-specific nodes.
51def SDT_PPClxvd2x : SDTypeProfile<1, 1, [
52 SDTCisVT<0, v2f64>, SDTCisPtrTy<1>
53]>;
54def SDT_PPCstxvd2x : SDTypeProfile<0, 2, [
55 SDTCisVT<0, v2f64>, SDTCisPtrTy<1>
56]>;
57def SDT_PPCxxswapd : SDTypeProfile<1, 1, [
58 SDTCisSameAs<0, 1>
59]>;
Nemanja Ivanovic44513e52016-07-05 09:22:29 +000060def SDTVecConv : SDTypeProfile<1, 2, [
61 SDTCisVec<0>, SDTCisVec<1>, SDTCisPtrTy<2>
62]>;
Bill Schmidtfae5d712014-12-09 16:35:51 +000063
64def PPClxvd2x : SDNode<"PPCISD::LXVD2X", SDT_PPClxvd2x,
65 [SDNPHasChain, SDNPMayLoad]>;
66def PPCstxvd2x : SDNode<"PPCISD::STXVD2X", SDT_PPCstxvd2x,
67 [SDNPHasChain, SDNPMayStore]>;
68def PPCxxswapd : SDNode<"PPCISD::XXSWAPD", SDT_PPCxxswapd, [SDNPHasChain]>;
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +000069def PPCmfvsr : SDNode<"PPCISD::MFVSR", SDTUnaryOp, []>;
70def PPCmtvsra : SDNode<"PPCISD::MTVSRA", SDTUnaryOp, []>;
71def PPCmtvsrz : SDNode<"PPCISD::MTVSRZ", SDTUnaryOp, []>;
Nemanja Ivanovic44513e52016-07-05 09:22:29 +000072def PPCsvec2fp : SDNode<"PPCISD::SINT_VEC_TO_FP", SDTVecConv, []>;
73def PPCuvec2fp: SDNode<"PPCISD::UINT_VEC_TO_FP", SDTVecConv, []>;
Nemanja Ivanoviceebbcb62016-07-12 12:16:27 +000074def PPCswapNoChain : SDNode<"PPCISD::SWAP_NO_CHAIN", SDT_PPCxxswapd>;
Bill Schmidtfae5d712014-12-09 16:35:51 +000075
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +000076multiclass XX3Form_Rcr<bits<6> opcode, bits<7> xo, string asmbase,
77 string asmstr, InstrItinClass itin, Intrinsic Int,
78 ValueType OutTy, ValueType InTy> {
Hal Finkel27774d92014-03-13 07:58:58 +000079 let BaseName = asmbase in {
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +000080 def NAME : XX3Form_Rc<opcode, xo, (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +000081 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +000082 [(set OutTy:$XT, (Int InTy:$XA, InTy:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +000083 let Defs = [CR6] in
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +000084 def o : XX3Form_Rc<opcode, xo, (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +000085 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +000086 [(set InTy:$XT,
87 (InTy (PPCvcmp_o InTy:$XA, InTy:$XB, xo)))]>,
88 isDOT;
Hal Finkel27774d92014-03-13 07:58:58 +000089 }
90}
91
Nemanja Ivanovic11049f82016-10-04 06:59:23 +000092// Instruction form with a single input register for instructions such as
93// XXPERMDI. The reason for defining this is that specifying multiple chained
94// operands (such as loads) to an instruction will perform both chained
95// operations rather than coalescing them into a single register - even though
96// the source memory location is the same. This simply forces the instruction
97// to use the same register for both inputs.
98// For example, an output DAG such as this:
99// (XXPERMDI (LXSIBZX xoaddr:$src), (LXSIBZX xoaddr:$src ), 0))
100// would result in two load instructions emitted and used as separate inputs
101// to the XXPERMDI instruction.
102class XX3Form_2s<bits<6> opcode, bits<5> xo, dag OOL, dag IOL, string asmstr,
103 InstrItinClass itin, list<dag> pattern>
104 : XX3Form_2<opcode, xo, OOL, IOL, asmstr, itin, pattern> {
105 let XB = XA;
106}
107
Eric Christopher1b8e7632014-05-22 01:07:24 +0000108def HasVSX : Predicate<"PPCSubTarget->hasVSX()">;
Bill Schmidtfae5d712014-12-09 16:35:51 +0000109def IsLittleEndian : Predicate<"PPCSubTarget->isLittleEndian()">;
110def IsBigEndian : Predicate<"!PPCSubTarget->isLittleEndian()">;
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +0000111def HasOnlySwappingMemOps : Predicate<"!PPCSubTarget->hasP9Vector()">;
Bill Schmidtfae5d712014-12-09 16:35:51 +0000112
Hal Finkel27774d92014-03-13 07:58:58 +0000113let Predicates = [HasVSX] in {
114let AddedComplexity = 400 in { // Prefer VSX patterns over non-VSX patterns.
Nemanja Ivanovic11049f82016-10-04 06:59:23 +0000115let UseVSXReg = 1 in {
Craig Topperc50d64b2014-11-26 00:46:26 +0000116let hasSideEffects = 0 in { // VSX instructions don't have side effects.
Hal Finkel27774d92014-03-13 07:58:58 +0000117let Uses = [RM] in {
118
119 // Load indexed instructions
Hal Finkel6a778fb2015-03-11 23:28:38 +0000120 let mayLoad = 1 in {
Nemanja Ivanovic6354d232016-10-04 11:25:52 +0000121 let CodeSize = 3 in
Bill Schmidtcb34fd02014-10-09 17:51:35 +0000122 def LXSDX : XX1Form<31, 588,
Hal Finkel19be5062014-03-29 05:29:01 +0000123 (outs vsfrc:$XT), (ins memrr:$src),
Hal Finkel27774d92014-03-13 07:58:58 +0000124 "lxsdx $XT, $src", IIC_LdStLFD,
125 [(set f64:$XT, (load xoaddr:$src))]>;
126
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +0000127 let Predicates = [HasVSX, HasOnlySwappingMemOps] in
Bill Schmidtcb34fd02014-10-09 17:51:35 +0000128 def LXVD2X : XX1Form<31, 844,
Hal Finkel27774d92014-03-13 07:58:58 +0000129 (outs vsrc:$XT), (ins memrr:$src),
130 "lxvd2x $XT, $src", IIC_LdStLFD,
Bill Schmidt72954782014-11-12 04:19:40 +0000131 [(set v2f64:$XT, (int_ppc_vsx_lxvd2x xoaddr:$src))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000132
Bill Schmidtcb34fd02014-10-09 17:51:35 +0000133 def LXVDSX : XX1Form<31, 332,
Hal Finkel27774d92014-03-13 07:58:58 +0000134 (outs vsrc:$XT), (ins memrr:$src),
135 "lxvdsx $XT, $src", IIC_LdStLFD, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000136
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +0000137 let Predicates = [HasVSX, HasOnlySwappingMemOps] in
Bill Schmidtcb34fd02014-10-09 17:51:35 +0000138 def LXVW4X : XX1Form<31, 780,
Hal Finkel27774d92014-03-13 07:58:58 +0000139 (outs vsrc:$XT), (ins memrr:$src),
Bill Schmidt2d1128a2014-10-17 15:13:38 +0000140 "lxvw4x $XT, $src", IIC_LdStLFD,
Bill Schmidt72954782014-11-12 04:19:40 +0000141 [(set v4i32:$XT, (int_ppc_vsx_lxvw4x xoaddr:$src))]>;
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +0000142 } // mayLoad
Hal Finkel27774d92014-03-13 07:58:58 +0000143
144 // Store indexed instructions
145 let mayStore = 1 in {
Nemanja Ivanovic6354d232016-10-04 11:25:52 +0000146 let CodeSize = 3 in
Hal Finkel27774d92014-03-13 07:58:58 +0000147 def STXSDX : XX1Form<31, 716,
Hal Finkel19be5062014-03-29 05:29:01 +0000148 (outs), (ins vsfrc:$XT, memrr:$dst),
Hal Finkel27774d92014-03-13 07:58:58 +0000149 "stxsdx $XT, $dst", IIC_LdStSTFD,
150 [(store f64:$XT, xoaddr:$dst)]>;
151
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +0000152 let Predicates = [HasVSX, HasOnlySwappingMemOps] in {
Nemanja Ivanovice78ffed2016-09-22 10:32:03 +0000153 // The behaviour of this instruction is endianness-specific so we provide no
154 // pattern to match it without considering endianness.
Hal Finkel27774d92014-03-13 07:58:58 +0000155 def STXVD2X : XX1Form<31, 972,
156 (outs), (ins vsrc:$XT, memrr:$dst),
157 "stxvd2x $XT, $dst", IIC_LdStSTFD,
Nemanja Ivanovice78ffed2016-09-22 10:32:03 +0000158 []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000159
160 def STXVW4X : XX1Form<31, 908,
161 (outs), (ins vsrc:$XT, memrr:$dst),
Bill Schmidt2d1128a2014-10-17 15:13:38 +0000162 "stxvw4x $XT, $dst", IIC_LdStSTFD,
Hal Finkele3d2b202015-02-01 19:07:41 +0000163 [(store v4i32:$XT, xoaddr:$dst)]>;
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +0000164 }
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +0000165 } // mayStore
Hal Finkel27774d92014-03-13 07:58:58 +0000166
167 // Add/Mul Instructions
168 let isCommutable = 1 in {
169 def XSADDDP : XX3Form<60, 32,
Hal Finkel19be5062014-03-29 05:29:01 +0000170 (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000171 "xsadddp $XT, $XA, $XB", IIC_VecFP,
172 [(set f64:$XT, (fadd f64:$XA, f64:$XB))]>;
173 def XSMULDP : XX3Form<60, 48,
Hal Finkel19be5062014-03-29 05:29:01 +0000174 (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000175 "xsmuldp $XT, $XA, $XB", IIC_VecFP,
176 [(set f64:$XT, (fmul f64:$XA, f64:$XB))]>;
177
178 def XVADDDP : XX3Form<60, 96,
179 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
180 "xvadddp $XT, $XA, $XB", IIC_VecFP,
181 [(set v2f64:$XT, (fadd v2f64:$XA, v2f64:$XB))]>;
182
183 def XVADDSP : XX3Form<60, 64,
184 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
185 "xvaddsp $XT, $XA, $XB", IIC_VecFP,
186 [(set v4f32:$XT, (fadd v4f32:$XA, v4f32:$XB))]>;
187
188 def XVMULDP : XX3Form<60, 112,
189 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
190 "xvmuldp $XT, $XA, $XB", IIC_VecFP,
191 [(set v2f64:$XT, (fmul v2f64:$XA, v2f64:$XB))]>;
192
193 def XVMULSP : XX3Form<60, 80,
194 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
195 "xvmulsp $XT, $XA, $XB", IIC_VecFP,
196 [(set v4f32:$XT, (fmul v4f32:$XA, v4f32:$XB))]>;
197 }
198
199 // Subtract Instructions
200 def XSSUBDP : XX3Form<60, 40,
Hal Finkel19be5062014-03-29 05:29:01 +0000201 (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000202 "xssubdp $XT, $XA, $XB", IIC_VecFP,
203 [(set f64:$XT, (fsub f64:$XA, f64:$XB))]>;
204
205 def XVSUBDP : XX3Form<60, 104,
206 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
207 "xvsubdp $XT, $XA, $XB", IIC_VecFP,
208 [(set v2f64:$XT, (fsub v2f64:$XA, v2f64:$XB))]>;
209 def XVSUBSP : XX3Form<60, 72,
210 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
211 "xvsubsp $XT, $XA, $XB", IIC_VecFP,
212 [(set v4f32:$XT, (fsub v4f32:$XA, v4f32:$XB))]>;
213
214 // FMA Instructions
Hal Finkel25e04542014-03-25 18:55:11 +0000215 let BaseName = "XSMADDADP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000216 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000217 def XSMADDADP : XX3Form<60, 33,
Hal Finkel19be5062014-03-29 05:29:01 +0000218 (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000219 "xsmaddadp $XT, $XA, $XB", IIC_VecFP,
220 [(set f64:$XT, (fma f64:$XA, f64:$XB, f64:$XTi))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000221 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
222 AltVSXFMARel;
223 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000224 def XSMADDMDP : XX3Form<60, 41,
Hal Finkel19be5062014-03-29 05:29:01 +0000225 (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000226 "xsmaddmdp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000227 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
228 AltVSXFMARel;
229 }
Hal Finkel27774d92014-03-13 07:58:58 +0000230
Hal Finkel25e04542014-03-25 18:55:11 +0000231 let BaseName = "XSMSUBADP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000232 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000233 def XSMSUBADP : XX3Form<60, 49,
Hal Finkel19be5062014-03-29 05:29:01 +0000234 (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000235 "xsmsubadp $XT, $XA, $XB", IIC_VecFP,
236 [(set f64:$XT, (fma f64:$XA, f64:$XB, (fneg f64:$XTi)))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000237 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
238 AltVSXFMARel;
239 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000240 def XSMSUBMDP : XX3Form<60, 57,
Hal Finkel19be5062014-03-29 05:29:01 +0000241 (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000242 "xsmsubmdp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000243 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
244 AltVSXFMARel;
245 }
Hal Finkel27774d92014-03-13 07:58:58 +0000246
Hal Finkel25e04542014-03-25 18:55:11 +0000247 let BaseName = "XSNMADDADP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000248 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000249 def XSNMADDADP : XX3Form<60, 161,
Hal Finkel19be5062014-03-29 05:29:01 +0000250 (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000251 "xsnmaddadp $XT, $XA, $XB", IIC_VecFP,
252 [(set f64:$XT, (fneg (fma f64:$XA, f64:$XB, f64:$XTi)))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000253 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
254 AltVSXFMARel;
255 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000256 def XSNMADDMDP : XX3Form<60, 169,
Hal Finkel19be5062014-03-29 05:29:01 +0000257 (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000258 "xsnmaddmdp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000259 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
260 AltVSXFMARel;
261 }
Hal Finkel27774d92014-03-13 07:58:58 +0000262
Hal Finkel25e04542014-03-25 18:55:11 +0000263 let BaseName = "XSNMSUBADP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000264 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000265 def XSNMSUBADP : XX3Form<60, 177,
Hal Finkel19be5062014-03-29 05:29:01 +0000266 (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000267 "xsnmsubadp $XT, $XA, $XB", IIC_VecFP,
268 [(set f64:$XT, (fneg (fma f64:$XA, f64:$XB, (fneg f64:$XTi))))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000269 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
270 AltVSXFMARel;
271 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000272 def XSNMSUBMDP : XX3Form<60, 185,
Hal Finkel19be5062014-03-29 05:29:01 +0000273 (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000274 "xsnmsubmdp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000275 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
276 AltVSXFMARel;
277 }
Hal Finkel27774d92014-03-13 07:58:58 +0000278
Hal Finkel25e04542014-03-25 18:55:11 +0000279 let BaseName = "XVMADDADP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000280 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000281 def XVMADDADP : XX3Form<60, 97,
282 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
283 "xvmaddadp $XT, $XA, $XB", IIC_VecFP,
284 [(set v2f64:$XT, (fma v2f64:$XA, v2f64:$XB, v2f64:$XTi))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000285 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
286 AltVSXFMARel;
287 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000288 def XVMADDMDP : XX3Form<60, 105,
289 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
290 "xvmaddmdp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000291 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
292 AltVSXFMARel;
293 }
Hal Finkel27774d92014-03-13 07:58:58 +0000294
Hal Finkel25e04542014-03-25 18:55:11 +0000295 let BaseName = "XVMADDASP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000296 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000297 def XVMADDASP : XX3Form<60, 65,
298 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
299 "xvmaddasp $XT, $XA, $XB", IIC_VecFP,
300 [(set v4f32:$XT, (fma v4f32:$XA, v4f32:$XB, v4f32:$XTi))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000301 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
302 AltVSXFMARel;
303 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000304 def XVMADDMSP : XX3Form<60, 73,
305 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
306 "xvmaddmsp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000307 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
308 AltVSXFMARel;
309 }
Hal Finkel27774d92014-03-13 07:58:58 +0000310
Hal Finkel25e04542014-03-25 18:55:11 +0000311 let BaseName = "XVMSUBADP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000312 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000313 def XVMSUBADP : XX3Form<60, 113,
314 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
315 "xvmsubadp $XT, $XA, $XB", IIC_VecFP,
316 [(set v2f64:$XT, (fma v2f64:$XA, v2f64:$XB, (fneg v2f64:$XTi)))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000317 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
318 AltVSXFMARel;
319 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000320 def XVMSUBMDP : XX3Form<60, 121,
321 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
322 "xvmsubmdp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000323 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
324 AltVSXFMARel;
325 }
Hal Finkel27774d92014-03-13 07:58:58 +0000326
Hal Finkel25e04542014-03-25 18:55:11 +0000327 let BaseName = "XVMSUBASP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000328 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000329 def XVMSUBASP : XX3Form<60, 81,
330 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
331 "xvmsubasp $XT, $XA, $XB", IIC_VecFP,
332 [(set v4f32:$XT, (fma v4f32:$XA, v4f32:$XB, (fneg v4f32:$XTi)))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000333 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
334 AltVSXFMARel;
335 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000336 def XVMSUBMSP : XX3Form<60, 89,
337 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
338 "xvmsubmsp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000339 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
340 AltVSXFMARel;
341 }
Hal Finkel27774d92014-03-13 07:58:58 +0000342
Hal Finkel25e04542014-03-25 18:55:11 +0000343 let BaseName = "XVNMADDADP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000344 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000345 def XVNMADDADP : XX3Form<60, 225,
346 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
347 "xvnmaddadp $XT, $XA, $XB", IIC_VecFP,
348 [(set v2f64:$XT, (fneg (fma v2f64:$XA, v2f64:$XB, v2f64:$XTi)))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000349 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
350 AltVSXFMARel;
351 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000352 def XVNMADDMDP : XX3Form<60, 233,
353 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
354 "xvnmaddmdp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000355 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
356 AltVSXFMARel;
357 }
Hal Finkel27774d92014-03-13 07:58:58 +0000358
Hal Finkel25e04542014-03-25 18:55:11 +0000359 let BaseName = "XVNMADDASP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000360 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000361 def XVNMADDASP : XX3Form<60, 193,
362 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
363 "xvnmaddasp $XT, $XA, $XB", IIC_VecFP,
364 [(set v4f32:$XT, (fneg (fma v4f32:$XA, v4f32:$XB, v4f32:$XTi)))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000365 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
366 AltVSXFMARel;
367 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000368 def XVNMADDMSP : XX3Form<60, 201,
369 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
370 "xvnmaddmsp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000371 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
372 AltVSXFMARel;
373 }
Hal Finkel27774d92014-03-13 07:58:58 +0000374
Hal Finkel25e04542014-03-25 18:55:11 +0000375 let BaseName = "XVNMSUBADP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000376 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000377 def XVNMSUBADP : XX3Form<60, 241,
378 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
379 "xvnmsubadp $XT, $XA, $XB", IIC_VecFP,
380 [(set v2f64:$XT, (fneg (fma v2f64:$XA, v2f64:$XB, (fneg v2f64:$XTi))))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000381 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
382 AltVSXFMARel;
383 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000384 def XVNMSUBMDP : XX3Form<60, 249,
385 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
386 "xvnmsubmdp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000387 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
388 AltVSXFMARel;
389 }
Hal Finkel27774d92014-03-13 07:58:58 +0000390
Hal Finkel25e04542014-03-25 18:55:11 +0000391 let BaseName = "XVNMSUBASP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000392 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000393 def XVNMSUBASP : XX3Form<60, 209,
394 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
395 "xvnmsubasp $XT, $XA, $XB", IIC_VecFP,
396 [(set v4f32:$XT, (fneg (fma v4f32:$XA, v4f32:$XB, (fneg v4f32:$XTi))))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000397 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
398 AltVSXFMARel;
399 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000400 def XVNMSUBMSP : XX3Form<60, 217,
401 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
402 "xvnmsubmsp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000403 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
404 AltVSXFMARel;
405 }
Hal Finkel27774d92014-03-13 07:58:58 +0000406
407 // Division Instructions
408 def XSDIVDP : XX3Form<60, 56,
Hal Finkel19be5062014-03-29 05:29:01 +0000409 (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000410 "xsdivdp $XT, $XA, $XB", IIC_FPDivD,
Hal Finkel27774d92014-03-13 07:58:58 +0000411 [(set f64:$XT, (fdiv f64:$XA, f64:$XB))]>;
412 def XSSQRTDP : XX2Form<60, 75,
Hal Finkel19be5062014-03-29 05:29:01 +0000413 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000414 "xssqrtdp $XT, $XB", IIC_FPSqrtD,
Hal Finkel27774d92014-03-13 07:58:58 +0000415 [(set f64:$XT, (fsqrt f64:$XB))]>;
416
417 def XSREDP : XX2Form<60, 90,
Hal Finkel19be5062014-03-29 05:29:01 +0000418 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000419 "xsredp $XT, $XB", IIC_VecFP,
420 [(set f64:$XT, (PPCfre f64:$XB))]>;
421 def XSRSQRTEDP : XX2Form<60, 74,
Hal Finkel19be5062014-03-29 05:29:01 +0000422 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000423 "xsrsqrtedp $XT, $XB", IIC_VecFP,
424 [(set f64:$XT, (PPCfrsqrte f64:$XB))]>;
425
426 def XSTDIVDP : XX3Form_1<60, 61,
Hal Finkel19be5062014-03-29 05:29:01 +0000427 (outs crrc:$crD), (ins vsfrc:$XA, vsfrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000428 "xstdivdp $crD, $XA, $XB", IIC_FPCompare, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000429 def XSTSQRTDP : XX2Form_1<60, 106,
Hal Finkel19be5062014-03-29 05:29:01 +0000430 (outs crrc:$crD), (ins vsfrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000431 "xstsqrtdp $crD, $XB", IIC_FPCompare, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000432
433 def XVDIVDP : XX3Form<60, 120,
434 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000435 "xvdivdp $XT, $XA, $XB", IIC_FPDivD,
Hal Finkel27774d92014-03-13 07:58:58 +0000436 [(set v2f64:$XT, (fdiv v2f64:$XA, v2f64:$XB))]>;
437 def XVDIVSP : XX3Form<60, 88,
438 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000439 "xvdivsp $XT, $XA, $XB", IIC_FPDivS,
Hal Finkel27774d92014-03-13 07:58:58 +0000440 [(set v4f32:$XT, (fdiv v4f32:$XA, v4f32:$XB))]>;
441
442 def XVSQRTDP : XX2Form<60, 203,
443 (outs vsrc:$XT), (ins vsrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000444 "xvsqrtdp $XT, $XB", IIC_FPSqrtD,
Hal Finkel27774d92014-03-13 07:58:58 +0000445 [(set v2f64:$XT, (fsqrt v2f64:$XB))]>;
446 def XVSQRTSP : XX2Form<60, 139,
447 (outs vsrc:$XT), (ins vsrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000448 "xvsqrtsp $XT, $XB", IIC_FPSqrtS,
Hal Finkel27774d92014-03-13 07:58:58 +0000449 [(set v4f32:$XT, (fsqrt v4f32:$XB))]>;
450
451 def XVTDIVDP : XX3Form_1<60, 125,
452 (outs crrc:$crD), (ins vsrc:$XA, vsrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000453 "xvtdivdp $crD, $XA, $XB", IIC_FPCompare, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000454 def XVTDIVSP : XX3Form_1<60, 93,
455 (outs crrc:$crD), (ins vsrc:$XA, vsrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000456 "xvtdivsp $crD, $XA, $XB", IIC_FPCompare, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000457
458 def XVTSQRTDP : XX2Form_1<60, 234,
459 (outs crrc:$crD), (ins vsrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000460 "xvtsqrtdp $crD, $XB", IIC_FPCompare, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000461 def XVTSQRTSP : XX2Form_1<60, 170,
462 (outs crrc:$crD), (ins vsrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000463 "xvtsqrtsp $crD, $XB", IIC_FPCompare, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000464
465 def XVREDP : XX2Form<60, 218,
466 (outs vsrc:$XT), (ins vsrc:$XB),
467 "xvredp $XT, $XB", IIC_VecFP,
468 [(set v2f64:$XT, (PPCfre v2f64:$XB))]>;
469 def XVRESP : XX2Form<60, 154,
470 (outs vsrc:$XT), (ins vsrc:$XB),
471 "xvresp $XT, $XB", IIC_VecFP,
472 [(set v4f32:$XT, (PPCfre v4f32:$XB))]>;
473
474 def XVRSQRTEDP : XX2Form<60, 202,
475 (outs vsrc:$XT), (ins vsrc:$XB),
476 "xvrsqrtedp $XT, $XB", IIC_VecFP,
477 [(set v2f64:$XT, (PPCfrsqrte v2f64:$XB))]>;
478 def XVRSQRTESP : XX2Form<60, 138,
479 (outs vsrc:$XT), (ins vsrc:$XB),
480 "xvrsqrtesp $XT, $XB", IIC_VecFP,
481 [(set v4f32:$XT, (PPCfrsqrte v4f32:$XB))]>;
482
483 // Compare Instructions
484 def XSCMPODP : XX3Form_1<60, 43,
Hal Finkel19be5062014-03-29 05:29:01 +0000485 (outs crrc:$crD), (ins vsfrc:$XA, vsfrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000486 "xscmpodp $crD, $XA, $XB", IIC_FPCompare, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000487 def XSCMPUDP : XX3Form_1<60, 35,
Hal Finkel19be5062014-03-29 05:29:01 +0000488 (outs crrc:$crD), (ins vsfrc:$XA, vsfrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000489 "xscmpudp $crD, $XA, $XB", IIC_FPCompare, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000490
491 defm XVCMPEQDP : XX3Form_Rcr<60, 99,
Nemanja Ivanovicf502a422015-06-26 19:26:53 +0000492 "xvcmpeqdp", "$XT, $XA, $XB", IIC_VecFPCompare,
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +0000493 int_ppc_vsx_xvcmpeqdp, v2i64, v2f64>;
Hal Finkel27774d92014-03-13 07:58:58 +0000494 defm XVCMPEQSP : XX3Form_Rcr<60, 67,
Nemanja Ivanovicf502a422015-06-26 19:26:53 +0000495 "xvcmpeqsp", "$XT, $XA, $XB", IIC_VecFPCompare,
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +0000496 int_ppc_vsx_xvcmpeqsp, v4i32, v4f32>;
Hal Finkel27774d92014-03-13 07:58:58 +0000497 defm XVCMPGEDP : XX3Form_Rcr<60, 115,
Nemanja Ivanovicf502a422015-06-26 19:26:53 +0000498 "xvcmpgedp", "$XT, $XA, $XB", IIC_VecFPCompare,
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +0000499 int_ppc_vsx_xvcmpgedp, v2i64, v2f64>;
Hal Finkel27774d92014-03-13 07:58:58 +0000500 defm XVCMPGESP : XX3Form_Rcr<60, 83,
Nemanja Ivanovicf502a422015-06-26 19:26:53 +0000501 "xvcmpgesp", "$XT, $XA, $XB", IIC_VecFPCompare,
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +0000502 int_ppc_vsx_xvcmpgesp, v4i32, v4f32>;
Hal Finkel27774d92014-03-13 07:58:58 +0000503 defm XVCMPGTDP : XX3Form_Rcr<60, 107,
Nemanja Ivanovicf502a422015-06-26 19:26:53 +0000504 "xvcmpgtdp", "$XT, $XA, $XB", IIC_VecFPCompare,
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +0000505 int_ppc_vsx_xvcmpgtdp, v2i64, v2f64>;
Hal Finkel27774d92014-03-13 07:58:58 +0000506 defm XVCMPGTSP : XX3Form_Rcr<60, 75,
Nemanja Ivanovicf502a422015-06-26 19:26:53 +0000507 "xvcmpgtsp", "$XT, $XA, $XB", IIC_VecFPCompare,
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +0000508 int_ppc_vsx_xvcmpgtsp, v4i32, v4f32>;
Hal Finkel27774d92014-03-13 07:58:58 +0000509
510 // Move Instructions
511 def XSABSDP : XX2Form<60, 345,
Hal Finkel19be5062014-03-29 05:29:01 +0000512 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000513 "xsabsdp $XT, $XB", IIC_VecFP,
514 [(set f64:$XT, (fabs f64:$XB))]>;
515 def XSNABSDP : XX2Form<60, 361,
Hal Finkel19be5062014-03-29 05:29:01 +0000516 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000517 "xsnabsdp $XT, $XB", IIC_VecFP,
518 [(set f64:$XT, (fneg (fabs f64:$XB)))]>;
519 def XSNEGDP : XX2Form<60, 377,
Hal Finkel19be5062014-03-29 05:29:01 +0000520 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000521 "xsnegdp $XT, $XB", IIC_VecFP,
522 [(set f64:$XT, (fneg f64:$XB))]>;
523 def XSCPSGNDP : XX3Form<60, 176,
Hal Finkel19be5062014-03-29 05:29:01 +0000524 (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000525 "xscpsgndp $XT, $XA, $XB", IIC_VecFP,
526 [(set f64:$XT, (fcopysign f64:$XB, f64:$XA))]>;
527
528 def XVABSDP : XX2Form<60, 473,
529 (outs vsrc:$XT), (ins vsrc:$XB),
530 "xvabsdp $XT, $XB", IIC_VecFP,
531 [(set v2f64:$XT, (fabs v2f64:$XB))]>;
532
533 def XVABSSP : XX2Form<60, 409,
534 (outs vsrc:$XT), (ins vsrc:$XB),
535 "xvabssp $XT, $XB", IIC_VecFP,
536 [(set v4f32:$XT, (fabs v4f32:$XB))]>;
537
538 def XVCPSGNDP : XX3Form<60, 240,
539 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
540 "xvcpsgndp $XT, $XA, $XB", IIC_VecFP,
541 [(set v2f64:$XT, (fcopysign v2f64:$XB, v2f64:$XA))]>;
542 def XVCPSGNSP : XX3Form<60, 208,
543 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
544 "xvcpsgnsp $XT, $XA, $XB", IIC_VecFP,
545 [(set v4f32:$XT, (fcopysign v4f32:$XB, v4f32:$XA))]>;
546
547 def XVNABSDP : XX2Form<60, 489,
548 (outs vsrc:$XT), (ins vsrc:$XB),
549 "xvnabsdp $XT, $XB", IIC_VecFP,
550 [(set v2f64:$XT, (fneg (fabs v2f64:$XB)))]>;
551 def XVNABSSP : XX2Form<60, 425,
552 (outs vsrc:$XT), (ins vsrc:$XB),
553 "xvnabssp $XT, $XB", IIC_VecFP,
554 [(set v4f32:$XT, (fneg (fabs v4f32:$XB)))]>;
555
556 def XVNEGDP : XX2Form<60, 505,
557 (outs vsrc:$XT), (ins vsrc:$XB),
558 "xvnegdp $XT, $XB", IIC_VecFP,
559 [(set v2f64:$XT, (fneg v2f64:$XB))]>;
560 def XVNEGSP : XX2Form<60, 441,
561 (outs vsrc:$XT), (ins vsrc:$XB),
562 "xvnegsp $XT, $XB", IIC_VecFP,
563 [(set v4f32:$XT, (fneg v4f32:$XB))]>;
564
565 // Conversion Instructions
566 def XSCVDPSP : XX2Form<60, 265,
Hal Finkel19be5062014-03-29 05:29:01 +0000567 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000568 "xscvdpsp $XT, $XB", IIC_VecFP, []>;
569 def XSCVDPSXDS : XX2Form<60, 344,
Hal Finkel19be5062014-03-29 05:29:01 +0000570 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel4a912252014-03-23 05:35:00 +0000571 "xscvdpsxds $XT, $XB", IIC_VecFP,
572 [(set f64:$XT, (PPCfctidz f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000573 def XSCVDPSXWS : XX2Form<60, 88,
Hal Finkel19be5062014-03-29 05:29:01 +0000574 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel4a912252014-03-23 05:35:00 +0000575 "xscvdpsxws $XT, $XB", IIC_VecFP,
576 [(set f64:$XT, (PPCfctiwz f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000577 def XSCVDPUXDS : XX2Form<60, 328,
Hal Finkel19be5062014-03-29 05:29:01 +0000578 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel4a912252014-03-23 05:35:00 +0000579 "xscvdpuxds $XT, $XB", IIC_VecFP,
580 [(set f64:$XT, (PPCfctiduz f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000581 def XSCVDPUXWS : XX2Form<60, 72,
Hal Finkel19be5062014-03-29 05:29:01 +0000582 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel4a912252014-03-23 05:35:00 +0000583 "xscvdpuxws $XT, $XB", IIC_VecFP,
584 [(set f64:$XT, (PPCfctiwuz f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000585 def XSCVSPDP : XX2Form<60, 329,
Hal Finkel19be5062014-03-29 05:29:01 +0000586 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000587 "xscvspdp $XT, $XB", IIC_VecFP, []>;
588 def XSCVSXDDP : XX2Form<60, 376,
Hal Finkel19be5062014-03-29 05:29:01 +0000589 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel4a912252014-03-23 05:35:00 +0000590 "xscvsxddp $XT, $XB", IIC_VecFP,
591 [(set f64:$XT, (PPCfcfid f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000592 def XSCVUXDDP : XX2Form<60, 360,
Hal Finkel19be5062014-03-29 05:29:01 +0000593 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel4a912252014-03-23 05:35:00 +0000594 "xscvuxddp $XT, $XB", IIC_VecFP,
595 [(set f64:$XT, (PPCfcfidu f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000596
597 def XVCVDPSP : XX2Form<60, 393,
598 (outs vsrc:$XT), (ins vsrc:$XB),
Nemanja Ivanovic2efc3cb2016-11-11 14:41:19 +0000599 "xvcvdpsp $XT, $XB", IIC_VecFP,
600 [(set v4f32:$XT, (int_ppc_vsx_xvcvdpsp v2f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000601 def XVCVDPSXDS : XX2Form<60, 472,
602 (outs vsrc:$XT), (ins vsrc:$XB),
Hal Finkel7279f4b2014-03-26 19:13:54 +0000603 "xvcvdpsxds $XT, $XB", IIC_VecFP,
604 [(set v2i64:$XT, (fp_to_sint v2f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000605 def XVCVDPSXWS : XX2Form<60, 216,
606 (outs vsrc:$XT), (ins vsrc:$XB),
Nemanja Ivanovic2efc3cb2016-11-11 14:41:19 +0000607 "xvcvdpsxws $XT, $XB", IIC_VecFP,
608 [(set v4i32:$XT, (int_ppc_vsx_xvcvdpsxws v2f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000609 def XVCVDPUXDS : XX2Form<60, 456,
610 (outs vsrc:$XT), (ins vsrc:$XB),
Hal Finkel7279f4b2014-03-26 19:13:54 +0000611 "xvcvdpuxds $XT, $XB", IIC_VecFP,
612 [(set v2i64:$XT, (fp_to_uint v2f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000613 def XVCVDPUXWS : XX2Form<60, 200,
614 (outs vsrc:$XT), (ins vsrc:$XB),
Nemanja Ivanovic2efc3cb2016-11-11 14:41:19 +0000615 "xvcvdpuxws $XT, $XB", IIC_VecFP,
616 [(set v4i32:$XT, (int_ppc_vsx_xvcvdpuxws v2f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000617
618 def XVCVSPDP : XX2Form<60, 457,
619 (outs vsrc:$XT), (ins vsrc:$XB),
Nemanja Ivanovic2efc3cb2016-11-11 14:41:19 +0000620 "xvcvspdp $XT, $XB", IIC_VecFP,
621 [(set v2f64:$XT, (int_ppc_vsx_xvcvspdp v4f32:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000622 def XVCVSPSXDS : XX2Form<60, 408,
623 (outs vsrc:$XT), (ins vsrc:$XB),
624 "xvcvspsxds $XT, $XB", IIC_VecFP, []>;
625 def XVCVSPSXWS : XX2Form<60, 152,
626 (outs vsrc:$XT), (ins vsrc:$XB),
627 "xvcvspsxws $XT, $XB", IIC_VecFP, []>;
628 def XVCVSPUXDS : XX2Form<60, 392,
629 (outs vsrc:$XT), (ins vsrc:$XB),
630 "xvcvspuxds $XT, $XB", IIC_VecFP, []>;
631 def XVCVSPUXWS : XX2Form<60, 136,
632 (outs vsrc:$XT), (ins vsrc:$XB),
633 "xvcvspuxws $XT, $XB", IIC_VecFP, []>;
634 def XVCVSXDDP : XX2Form<60, 504,
635 (outs vsrc:$XT), (ins vsrc:$XB),
Hal Finkel7279f4b2014-03-26 19:13:54 +0000636 "xvcvsxddp $XT, $XB", IIC_VecFP,
637 [(set v2f64:$XT, (sint_to_fp v2i64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000638 def XVCVSXDSP : XX2Form<60, 440,
639 (outs vsrc:$XT), (ins vsrc:$XB),
Nemanja Ivanovic2efc3cb2016-11-11 14:41:19 +0000640 "xvcvsxdsp $XT, $XB", IIC_VecFP,
641 [(set v4f32:$XT, (int_ppc_vsx_xvcvsxdsp v2i64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000642 def XVCVSXWDP : XX2Form<60, 248,
643 (outs vsrc:$XT), (ins vsrc:$XB),
Nemanja Ivanovic2efc3cb2016-11-11 14:41:19 +0000644 "xvcvsxwdp $XT, $XB", IIC_VecFP,
645 [(set v2f64:$XT, (int_ppc_vsx_xvcvsxwdp v4i32:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000646 def XVCVSXWSP : XX2Form<60, 184,
647 (outs vsrc:$XT), (ins vsrc:$XB),
Nemanja Ivanovic44513e52016-07-05 09:22:29 +0000648 "xvcvsxwsp $XT, $XB", IIC_VecFP,
649 [(set v4f32:$XT, (sint_to_fp v4i32:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000650 def XVCVUXDDP : XX2Form<60, 488,
651 (outs vsrc:$XT), (ins vsrc:$XB),
Hal Finkel7279f4b2014-03-26 19:13:54 +0000652 "xvcvuxddp $XT, $XB", IIC_VecFP,
653 [(set v2f64:$XT, (uint_to_fp v2i64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000654 def XVCVUXDSP : XX2Form<60, 424,
655 (outs vsrc:$XT), (ins vsrc:$XB),
Nemanja Ivanovic2efc3cb2016-11-11 14:41:19 +0000656 "xvcvuxdsp $XT, $XB", IIC_VecFP,
657 [(set v4f32:$XT, (int_ppc_vsx_xvcvuxdsp v2i64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000658 def XVCVUXWDP : XX2Form<60, 232,
659 (outs vsrc:$XT), (ins vsrc:$XB),
Nemanja Ivanovic2efc3cb2016-11-11 14:41:19 +0000660 "xvcvuxwdp $XT, $XB", IIC_VecFP,
661 [(set v2f64:$XT, (int_ppc_vsx_xvcvuxwdp v4i32:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000662 def XVCVUXWSP : XX2Form<60, 168,
663 (outs vsrc:$XT), (ins vsrc:$XB),
664 "xvcvuxwsp $XT, $XB", IIC_VecFP, []>;
665
666 // Rounding Instructions
667 def XSRDPI : XX2Form<60, 73,
Hal Finkel19be5062014-03-29 05:29:01 +0000668 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000669 "xsrdpi $XT, $XB", IIC_VecFP,
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +0000670 [(set f64:$XT, (fround f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000671 def XSRDPIC : XX2Form<60, 107,
Hal Finkel19be5062014-03-29 05:29:01 +0000672 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000673 "xsrdpic $XT, $XB", IIC_VecFP,
674 [(set f64:$XT, (fnearbyint f64:$XB))]>;
675 def XSRDPIM : XX2Form<60, 121,
Hal Finkel19be5062014-03-29 05:29:01 +0000676 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000677 "xsrdpim $XT, $XB", IIC_VecFP,
678 [(set f64:$XT, (ffloor f64:$XB))]>;
679 def XSRDPIP : XX2Form<60, 105,
Hal Finkel19be5062014-03-29 05:29:01 +0000680 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000681 "xsrdpip $XT, $XB", IIC_VecFP,
682 [(set f64:$XT, (fceil f64:$XB))]>;
683 def XSRDPIZ : XX2Form<60, 89,
Hal Finkel19be5062014-03-29 05:29:01 +0000684 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000685 "xsrdpiz $XT, $XB", IIC_VecFP,
686 [(set f64:$XT, (ftrunc f64:$XB))]>;
687
688 def XVRDPI : XX2Form<60, 201,
689 (outs vsrc:$XT), (ins vsrc:$XB),
690 "xvrdpi $XT, $XB", IIC_VecFP,
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +0000691 [(set v2f64:$XT, (fround v2f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000692 def XVRDPIC : XX2Form<60, 235,
693 (outs vsrc:$XT), (ins vsrc:$XB),
694 "xvrdpic $XT, $XB", IIC_VecFP,
695 [(set v2f64:$XT, (fnearbyint v2f64:$XB))]>;
696 def XVRDPIM : XX2Form<60, 249,
697 (outs vsrc:$XT), (ins vsrc:$XB),
698 "xvrdpim $XT, $XB", IIC_VecFP,
699 [(set v2f64:$XT, (ffloor v2f64:$XB))]>;
700 def XVRDPIP : XX2Form<60, 233,
701 (outs vsrc:$XT), (ins vsrc:$XB),
702 "xvrdpip $XT, $XB", IIC_VecFP,
703 [(set v2f64:$XT, (fceil v2f64:$XB))]>;
704 def XVRDPIZ : XX2Form<60, 217,
705 (outs vsrc:$XT), (ins vsrc:$XB),
706 "xvrdpiz $XT, $XB", IIC_VecFP,
707 [(set v2f64:$XT, (ftrunc v2f64:$XB))]>;
708
709 def XVRSPI : XX2Form<60, 137,
710 (outs vsrc:$XT), (ins vsrc:$XB),
711 "xvrspi $XT, $XB", IIC_VecFP,
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +0000712 [(set v4f32:$XT, (fround v4f32:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000713 def XVRSPIC : XX2Form<60, 171,
714 (outs vsrc:$XT), (ins vsrc:$XB),
715 "xvrspic $XT, $XB", IIC_VecFP,
716 [(set v4f32:$XT, (fnearbyint v4f32:$XB))]>;
717 def XVRSPIM : XX2Form<60, 185,
718 (outs vsrc:$XT), (ins vsrc:$XB),
719 "xvrspim $XT, $XB", IIC_VecFP,
720 [(set v4f32:$XT, (ffloor v4f32:$XB))]>;
721 def XVRSPIP : XX2Form<60, 169,
722 (outs vsrc:$XT), (ins vsrc:$XB),
723 "xvrspip $XT, $XB", IIC_VecFP,
724 [(set v4f32:$XT, (fceil v4f32:$XB))]>;
725 def XVRSPIZ : XX2Form<60, 153,
726 (outs vsrc:$XT), (ins vsrc:$XB),
727 "xvrspiz $XT, $XB", IIC_VecFP,
728 [(set v4f32:$XT, (ftrunc v4f32:$XB))]>;
729
730 // Max/Min Instructions
Hal Finkele01d3212014-03-24 15:07:28 +0000731 let isCommutable = 1 in {
Hal Finkel27774d92014-03-13 07:58:58 +0000732 def XSMAXDP : XX3Form<60, 160,
Hal Finkel19be5062014-03-29 05:29:01 +0000733 (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
Bill Schmidt1ca69fa2014-10-31 19:19:07 +0000734 "xsmaxdp $XT, $XA, $XB", IIC_VecFP,
735 [(set vsfrc:$XT,
736 (int_ppc_vsx_xsmaxdp vsfrc:$XA, vsfrc:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000737 def XSMINDP : XX3Form<60, 168,
Hal Finkel19be5062014-03-29 05:29:01 +0000738 (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
Bill Schmidt1ca69fa2014-10-31 19:19:07 +0000739 "xsmindp $XT, $XA, $XB", IIC_VecFP,
740 [(set vsfrc:$XT,
741 (int_ppc_vsx_xsmindp vsfrc:$XA, vsfrc:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000742
743 def XVMAXDP : XX3Form<60, 224,
744 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Bill Schmidt1ca69fa2014-10-31 19:19:07 +0000745 "xvmaxdp $XT, $XA, $XB", IIC_VecFP,
746 [(set vsrc:$XT,
747 (int_ppc_vsx_xvmaxdp vsrc:$XA, vsrc:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000748 def XVMINDP : XX3Form<60, 232,
749 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Bill Schmidt1ca69fa2014-10-31 19:19:07 +0000750 "xvmindp $XT, $XA, $XB", IIC_VecFP,
751 [(set vsrc:$XT,
752 (int_ppc_vsx_xvmindp vsrc:$XA, vsrc:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000753
754 def XVMAXSP : XX3Form<60, 192,
755 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Bill Schmidt1ca69fa2014-10-31 19:19:07 +0000756 "xvmaxsp $XT, $XA, $XB", IIC_VecFP,
757 [(set vsrc:$XT,
758 (int_ppc_vsx_xvmaxsp vsrc:$XA, vsrc:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000759 def XVMINSP : XX3Form<60, 200,
760 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Bill Schmidt1ca69fa2014-10-31 19:19:07 +0000761 "xvminsp $XT, $XA, $XB", IIC_VecFP,
762 [(set vsrc:$XT,
763 (int_ppc_vsx_xvminsp vsrc:$XA, vsrc:$XB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +0000764 } // isCommutable
Hal Finkel27774d92014-03-13 07:58:58 +0000765} // Uses = [RM]
766
767 // Logical Instructions
Hal Finkele01d3212014-03-24 15:07:28 +0000768 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000769 def XXLAND : XX3Form<60, 130,
770 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Hal Finkelbd4de9d2014-03-26 04:55:40 +0000771 "xxland $XT, $XA, $XB", IIC_VecGeneral,
772 [(set v4i32:$XT, (and v4i32:$XA, v4i32:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000773 def XXLANDC : XX3Form<60, 138,
774 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Hal Finkelbd4de9d2014-03-26 04:55:40 +0000775 "xxlandc $XT, $XA, $XB", IIC_VecGeneral,
776 [(set v4i32:$XT, (and v4i32:$XA,
777 (vnot_ppc v4i32:$XB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +0000778 let isCommutable = 1 in {
Hal Finkel27774d92014-03-13 07:58:58 +0000779 def XXLNOR : XX3Form<60, 162,
780 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Hal Finkelbd4de9d2014-03-26 04:55:40 +0000781 "xxlnor $XT, $XA, $XB", IIC_VecGeneral,
782 [(set v4i32:$XT, (vnot_ppc (or v4i32:$XA,
783 v4i32:$XB)))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000784 def XXLOR : XX3Form<60, 146,
785 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Hal Finkelbd4de9d2014-03-26 04:55:40 +0000786 "xxlor $XT, $XA, $XB", IIC_VecGeneral,
787 [(set v4i32:$XT, (or v4i32:$XA, v4i32:$XB))]>;
Hal Finkel19be5062014-03-29 05:29:01 +0000788 let isCodeGenOnly = 1 in
789 def XXLORf: XX3Form<60, 146,
790 (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
791 "xxlor $XT, $XA, $XB", IIC_VecGeneral, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000792 def XXLXOR : XX3Form<60, 154,
793 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Hal Finkelbd4de9d2014-03-26 04:55:40 +0000794 "xxlxor $XT, $XA, $XB", IIC_VecGeneral,
795 [(set v4i32:$XT, (xor v4i32:$XA, v4i32:$XB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +0000796 } // isCommutable
Nemanja Ivanovicd2c3c512016-09-23 13:25:31 +0000797 let isCodeGenOnly = 1 in
798 def XXLXORz : XX3Form_Zero<60, 154, (outs vsrc:$XT), (ins),
799 "xxlxor $XT, $XT, $XT", IIC_VecGeneral,
800 [(set v4i32:$XT, (v4i32 immAllZerosV))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000801
Ehsan Amiric90b02c2016-10-24 17:31:09 +0000802 let isCodeGenOnly = 1 in {
803 def XXLXORdpz : XX3Form_SetZero<60, 154,
804 (outs vsfrc:$XT), (ins),
805 "xxlxor $XT, $XT, $XT", IIC_VecGeneral,
806 [(set f64:$XT, (fpimm0))]>;
807 def XXLXORspz : XX3Form_SetZero<60, 154,
808 (outs vssrc:$XT), (ins),
809 "xxlxor $XT, $XT, $XT", IIC_VecGeneral,
810 [(set f32:$XT, (fpimm0))]>;
811 }
812
Hal Finkel27774d92014-03-13 07:58:58 +0000813 // Permutation Instructions
814 def XXMRGHW : XX3Form<60, 18,
815 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
816 "xxmrghw $XT, $XA, $XB", IIC_VecPerm, []>;
817 def XXMRGLW : XX3Form<60, 50,
818 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
819 "xxmrglw $XT, $XA, $XB", IIC_VecPerm, []>;
820
821 def XXPERMDI : XX3Form_2<60, 10,
822 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB, u2imm:$DM),
823 "xxpermdi $XT, $XA, $XB, $DM", IIC_VecPerm, []>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +0000824 let isCodeGenOnly = 1 in
825 def XXPERMDIs : XX3Form_2s<60, 10, (outs vsrc:$XT), (ins vfrc:$XA, u2imm:$DM),
826 "xxpermdi $XT, $XA, $XA, $DM", IIC_VecPerm, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000827 def XXSEL : XX4Form<60, 3,
828 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB, vsrc:$XC),
829 "xxsel $XT, $XA, $XB, $XC", IIC_VecPerm, []>;
830
831 def XXSLDWI : XX3Form_2<60, 2,
832 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB, u2imm:$SHW),
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +0000833 "xxsldwi $XT, $XA, $XB, $SHW", IIC_VecPerm,
834 [(set v4i32:$XT, (PPCvecshl v4i32:$XA, v4i32:$XB,
835 imm32SExt16:$SHW))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000836 def XXSPLTW : XX2Form_2<60, 164,
837 (outs vsrc:$XT), (ins vsrc:$XB, u2imm:$UIM),
Nemanja Ivanovic1a2b2f02016-05-04 16:04:02 +0000838 "xxspltw $XT, $XB, $UIM", IIC_VecPerm,
839 [(set v4i32:$XT,
840 (PPCxxsplt v4i32:$XB, imm32SExt16:$UIM))]>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +0000841 let isCodeGenOnly = 1 in
842 def XXSPLTWs : XX2Form_2<60, 164,
843 (outs vsrc:$XT), (ins vfrc:$XB, u2imm:$UIM),
844 "xxspltw $XT, $XB, $UIM", IIC_VecPerm, []>;
Craig Topperc50d64b2014-11-26 00:46:26 +0000845} // hasSideEffects
Nemanja Ivanovic11049f82016-10-04 06:59:23 +0000846} // UseVSXReg = 1
Hal Finkel27774d92014-03-13 07:58:58 +0000847
Bill Schmidt61e65232014-10-22 13:13:40 +0000848// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
849// instruction selection into a branch sequence.
850let usesCustomInserter = 1, // Expanded after instruction selection.
851 PPC970_Single = 1 in {
852
853 def SELECT_CC_VSRC: Pseudo<(outs vsrc:$dst),
854 (ins crrc:$cond, vsrc:$T, vsrc:$F, i32imm:$BROPC),
855 "#SELECT_CC_VSRC",
856 []>;
Bill Schmidt9c54bbd2014-10-22 16:58:20 +0000857 def SELECT_VSRC: Pseudo<(outs vsrc:$dst),
858 (ins crbitrc:$cond, vsrc:$T, vsrc:$F),
859 "#SELECT_VSRC",
Bill Schmidt61e65232014-10-22 13:13:40 +0000860 [(set v2f64:$dst,
861 (select i1:$cond, v2f64:$T, v2f64:$F))]>;
Bill Schmidt9c54bbd2014-10-22 16:58:20 +0000862 def SELECT_CC_VSFRC: Pseudo<(outs f8rc:$dst),
863 (ins crrc:$cond, f8rc:$T, f8rc:$F,
864 i32imm:$BROPC), "#SELECT_CC_VSFRC",
865 []>;
866 def SELECT_VSFRC: Pseudo<(outs f8rc:$dst),
867 (ins crbitrc:$cond, f8rc:$T, f8rc:$F),
868 "#SELECT_VSFRC",
869 [(set f64:$dst,
870 (select i1:$cond, f64:$T, f64:$F))]>;
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +0000871 def SELECT_CC_VSSRC: Pseudo<(outs f4rc:$dst),
872 (ins crrc:$cond, f4rc:$T, f4rc:$F,
873 i32imm:$BROPC), "#SELECT_CC_VSSRC",
874 []>;
875 def SELECT_VSSRC: Pseudo<(outs f4rc:$dst),
876 (ins crbitrc:$cond, f4rc:$T, f4rc:$F),
877 "#SELECT_VSSRC",
878 [(set f32:$dst,
879 (select i1:$cond, f32:$T, f32:$F))]>;
Bill Schmidt9c54bbd2014-10-22 16:58:20 +0000880} // usesCustomInserter
881} // AddedComplexity
Bill Schmidt61e65232014-10-22 13:13:40 +0000882
Hal Finkel27774d92014-03-13 07:58:58 +0000883def : InstAlias<"xvmovdp $XT, $XB",
884 (XVCPSGNDP vsrc:$XT, vsrc:$XB, vsrc:$XB)>;
885def : InstAlias<"xvmovsp $XT, $XB",
886 (XVCPSGNSP vsrc:$XT, vsrc:$XB, vsrc:$XB)>;
887
888def : InstAlias<"xxspltd $XT, $XB, 0",
889 (XXPERMDI vsrc:$XT, vsrc:$XB, vsrc:$XB, 0)>;
890def : InstAlias<"xxspltd $XT, $XB, 1",
891 (XXPERMDI vsrc:$XT, vsrc:$XB, vsrc:$XB, 3)>;
892def : InstAlias<"xxmrghd $XT, $XA, $XB",
893 (XXPERMDI vsrc:$XT, vsrc:$XA, vsrc:$XB, 0)>;
894def : InstAlias<"xxmrgld $XT, $XA, $XB",
895 (XXPERMDI vsrc:$XT, vsrc:$XA, vsrc:$XB, 3)>;
896def : InstAlias<"xxswapd $XT, $XB",
897 (XXPERMDI vsrc:$XT, vsrc:$XB, vsrc:$XB, 2)>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +0000898def : InstAlias<"xxspltd $XT, $XB, 0",
899 (XXPERMDIs vsrc:$XT, vfrc:$XB, 0)>;
900def : InstAlias<"xxspltd $XT, $XB, 1",
901 (XXPERMDIs vsrc:$XT, vfrc:$XB, 3)>;
902def : InstAlias<"xxswapd $XT, $XB",
903 (XXPERMDIs vsrc:$XT, vfrc:$XB, 2)>;
Hal Finkel27774d92014-03-13 07:58:58 +0000904
905let AddedComplexity = 400 in { // Prefer VSX patterns over non-VSX patterns.
Bill Schmidt10f6eb92014-12-09 16:43:32 +0000906
Nemanja Ivanovic6f22b412016-09-27 08:42:12 +0000907def : Pat<(v4i32 (vnot_ppc v4i32:$A)),
908 (v4i32 (XXLNOR $A, $A))>;
Bill Schmidt10f6eb92014-12-09 16:43:32 +0000909let Predicates = [IsBigEndian] in {
Hal Finkel27774d92014-03-13 07:58:58 +0000910def : Pat<(v2f64 (scalar_to_vector f64:$A)),
Hal Finkel19be5062014-03-29 05:29:01 +0000911 (v2f64 (SUBREG_TO_REG (i64 1), $A, sub_64))>;
Hal Finkel27774d92014-03-13 07:58:58 +0000912
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000913def : Pat<(f64 (extractelt v2f64:$S, 0)),
Hal Finkel19be5062014-03-29 05:29:01 +0000914 (f64 (EXTRACT_SUBREG $S, sub_64))>;
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000915def : Pat<(f64 (extractelt v2f64:$S, 1)),
Hal Finkel19be5062014-03-29 05:29:01 +0000916 (f64 (EXTRACT_SUBREG (XXPERMDI $S, $S, 2), sub_64))>;
Bill Schmidt10f6eb92014-12-09 16:43:32 +0000917}
918
919let Predicates = [IsLittleEndian] in {
920def : Pat<(v2f64 (scalar_to_vector f64:$A)),
921 (v2f64 (XXPERMDI (SUBREG_TO_REG (i64 1), $A, sub_64),
922 (SUBREG_TO_REG (i64 1), $A, sub_64), 0))>;
923
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000924def : Pat<(f64 (extractelt v2f64:$S, 0)),
Bill Schmidt10f6eb92014-12-09 16:43:32 +0000925 (f64 (EXTRACT_SUBREG (XXPERMDI $S, $S, 2), sub_64))>;
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000926def : Pat<(f64 (extractelt v2f64:$S, 1)),
Bill Schmidt10f6eb92014-12-09 16:43:32 +0000927 (f64 (EXTRACT_SUBREG $S, sub_64))>;
928}
Hal Finkel27774d92014-03-13 07:58:58 +0000929
930// Additional fnmsub patterns: -a*c + b == -(a*c - b)
931def : Pat<(fma (fneg f64:$A), f64:$C, f64:$B),
932 (XSNMSUBADP $B, $C, $A)>;
933def : Pat<(fma f64:$A, (fneg f64:$C), f64:$B),
934 (XSNMSUBADP $B, $C, $A)>;
935
936def : Pat<(fma (fneg v2f64:$A), v2f64:$C, v2f64:$B),
937 (XVNMSUBADP $B, $C, $A)>;
938def : Pat<(fma v2f64:$A, (fneg v2f64:$C), v2f64:$B),
939 (XVNMSUBADP $B, $C, $A)>;
940
941def : Pat<(fma (fneg v4f32:$A), v4f32:$C, v4f32:$B),
942 (XVNMSUBASP $B, $C, $A)>;
943def : Pat<(fma v4f32:$A, (fneg v4f32:$C), v4f32:$B),
944 (XVNMSUBASP $B, $C, $A)>;
945
Hal Finkel9e0baa62014-04-01 19:24:27 +0000946def : Pat<(v2f64 (bitconvert v4f32:$A)),
947 (COPY_TO_REGCLASS $A, VSRC)>;
Hal Finkel27774d92014-03-13 07:58:58 +0000948def : Pat<(v2f64 (bitconvert v4i32:$A)),
949 (COPY_TO_REGCLASS $A, VSRC)>;
950def : Pat<(v2f64 (bitconvert v8i16:$A)),
951 (COPY_TO_REGCLASS $A, VSRC)>;
952def : Pat<(v2f64 (bitconvert v16i8:$A)),
953 (COPY_TO_REGCLASS $A, VSRC)>;
954
Hal Finkel9e0baa62014-04-01 19:24:27 +0000955def : Pat<(v4f32 (bitconvert v2f64:$A)),
956 (COPY_TO_REGCLASS $A, VRRC)>;
Hal Finkel27774d92014-03-13 07:58:58 +0000957def : Pat<(v4i32 (bitconvert v2f64:$A)),
958 (COPY_TO_REGCLASS $A, VRRC)>;
959def : Pat<(v8i16 (bitconvert v2f64:$A)),
960 (COPY_TO_REGCLASS $A, VRRC)>;
961def : Pat<(v16i8 (bitconvert v2f64:$A)),
962 (COPY_TO_REGCLASS $A, VRRC)>;
963
Hal Finkel9e0baa62014-04-01 19:24:27 +0000964def : Pat<(v2i64 (bitconvert v4f32:$A)),
965 (COPY_TO_REGCLASS $A, VSRC)>;
Hal Finkela6c8b512014-03-26 16:12:58 +0000966def : Pat<(v2i64 (bitconvert v4i32:$A)),
967 (COPY_TO_REGCLASS $A, VSRC)>;
968def : Pat<(v2i64 (bitconvert v8i16:$A)),
969 (COPY_TO_REGCLASS $A, VSRC)>;
970def : Pat<(v2i64 (bitconvert v16i8:$A)),
971 (COPY_TO_REGCLASS $A, VSRC)>;
972
Hal Finkel9e0baa62014-04-01 19:24:27 +0000973def : Pat<(v4f32 (bitconvert v2i64:$A)),
974 (COPY_TO_REGCLASS $A, VRRC)>;
Hal Finkela6c8b512014-03-26 16:12:58 +0000975def : Pat<(v4i32 (bitconvert v2i64:$A)),
976 (COPY_TO_REGCLASS $A, VRRC)>;
977def : Pat<(v8i16 (bitconvert v2i64:$A)),
978 (COPY_TO_REGCLASS $A, VRRC)>;
979def : Pat<(v16i8 (bitconvert v2i64:$A)),
980 (COPY_TO_REGCLASS $A, VRRC)>;
981
Hal Finkel9281c9a2014-03-26 18:26:30 +0000982def : Pat<(v2f64 (bitconvert v2i64:$A)),
983 (COPY_TO_REGCLASS $A, VRRC)>;
984def : Pat<(v2i64 (bitconvert v2f64:$A)),
985 (COPY_TO_REGCLASS $A, VRRC)>;
986
Kit Bartond4eb73c2015-05-05 16:10:44 +0000987def : Pat<(v2f64 (bitconvert v1i128:$A)),
988 (COPY_TO_REGCLASS $A, VRRC)>;
989def : Pat<(v1i128 (bitconvert v2f64:$A)),
990 (COPY_TO_REGCLASS $A, VRRC)>;
991
Hal Finkel5c0d1452014-03-30 13:22:59 +0000992// sign extension patterns
993// To extend "in place" from v2i32 to v2i64, we have input data like:
994// | undef | i32 | undef | i32 |
995// but xvcvsxwdp expects the input in big-Endian format:
996// | i32 | undef | i32 | undef |
997// so we need to shift everything to the left by one i32 (word) before
998// the conversion.
999def : Pat<(sext_inreg v2i64:$C, v2i32),
1000 (XVCVDPSXDS (XVCVSXWDP (XXSLDWI $C, $C, 1)))>;
1001def : Pat<(v2f64 (sint_to_fp (sext_inreg v2i64:$C, v2i32))),
1002 (XVCVSXWDP (XXSLDWI $C, $C, 1))>;
1003
Nemanja Ivanovic44513e52016-07-05 09:22:29 +00001004def : Pat<(v2f64 (PPCsvec2fp v4i32:$C, 0)),
1005 (v2f64 (XVCVSXWDP (v2i64 (XXMRGHW $C, $C))))>;
1006def : Pat<(v2f64 (PPCsvec2fp v4i32:$C, 1)),
1007 (v2f64 (XVCVSXWDP (v2i64 (XXMRGLW $C, $C))))>;
1008
1009def : Pat<(v2f64 (PPCuvec2fp v4i32:$C, 0)),
1010 (v2f64 (XVCVUXWDP (v2i64 (XXMRGHW $C, $C))))>;
1011def : Pat<(v2f64 (PPCuvec2fp v4i32:$C, 1)),
1012 (v2f64 (XVCVUXWDP (v2i64 (XXMRGLW $C, $C))))>;
1013
Bill Schmidt2d1128a2014-10-17 15:13:38 +00001014// Loads.
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +00001015let Predicates = [HasVSX, HasOnlySwappingMemOps] in {
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +00001016 def : Pat<(v2f64 (PPClxvd2x xoaddr:$src)), (LXVD2X xoaddr:$src)>;
Bill Schmidt2d1128a2014-10-17 15:13:38 +00001017
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +00001018 // Stores.
1019 def : Pat<(int_ppc_vsx_stxvd2x v2f64:$rS, xoaddr:$dst),
1020 (STXVD2X $rS, xoaddr:$dst)>;
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +00001021 def : Pat<(int_ppc_vsx_stxvw4x v4i32:$rS, xoaddr:$dst),
1022 (STXVW4X $rS, xoaddr:$dst)>;
1023 def : Pat<(PPCstxvd2x v2f64:$rS, xoaddr:$dst), (STXVD2X $rS, xoaddr:$dst)>;
1024}
Nemanja Ivanovice78ffed2016-09-22 10:32:03 +00001025let Predicates = [IsBigEndian, HasVSX, HasOnlySwappingMemOps] in {
1026 def : Pat<(v2f64 (load xoaddr:$src)), (LXVD2X xoaddr:$src)>;
1027 def : Pat<(v2i64 (load xoaddr:$src)), (LXVD2X xoaddr:$src)>;
1028 def : Pat<(v4i32 (load xoaddr:$src)), (LXVW4X xoaddr:$src)>;
1029 def : Pat<(store v2f64:$rS, xoaddr:$dst), (STXVD2X $rS, xoaddr:$dst)>;
1030 def : Pat<(store v2i64:$rS, xoaddr:$dst), (STXVD2X $rS, xoaddr:$dst)>;
1031}
Bill Schmidtfae5d712014-12-09 16:35:51 +00001032
1033// Permutes.
1034def : Pat<(v2f64 (PPCxxswapd v2f64:$src)), (XXPERMDI $src, $src, 2)>;
1035def : Pat<(v2i64 (PPCxxswapd v2i64:$src)), (XXPERMDI $src, $src, 2)>;
1036def : Pat<(v4f32 (PPCxxswapd v4f32:$src)), (XXPERMDI $src, $src, 2)>;
1037def : Pat<(v4i32 (PPCxxswapd v4i32:$src)), (XXPERMDI $src, $src, 2)>;
Nemanja Ivanoviceebbcb62016-07-12 12:16:27 +00001038def : Pat<(v2f64 (PPCswapNoChain v2f64:$src)), (XXPERMDI $src, $src, 2)>;
Bill Schmidt2d1128a2014-10-17 15:13:38 +00001039
Bill Schmidt61e65232014-10-22 13:13:40 +00001040// Selects.
1041def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001042 (SELECT_VSRC (CRANDC $lhs, $rhs), $tval, $fval)>;
1043def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETULT)),
Bill Schmidt61e65232014-10-22 13:13:40 +00001044 (SELECT_VSRC (CRANDC $rhs, $lhs), $tval, $fval)>;
1045def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001046 (SELECT_VSRC (CRORC $lhs, $rhs), $tval, $fval)>;
1047def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETULE)),
Bill Schmidt61e65232014-10-22 13:13:40 +00001048 (SELECT_VSRC (CRORC $rhs, $lhs), $tval, $fval)>;
1049def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETEQ)),
1050 (SELECT_VSRC (CREQV $lhs, $rhs), $tval, $fval)>;
1051def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001052 (SELECT_VSRC (CRORC $rhs, $lhs), $tval, $fval)>;
1053def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETUGE)),
Bill Schmidt61e65232014-10-22 13:13:40 +00001054 (SELECT_VSRC (CRORC $lhs, $rhs), $tval, $fval)>;
1055def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001056 (SELECT_VSRC (CRANDC $rhs, $lhs), $tval, $fval)>;
1057def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETUGT)),
Bill Schmidt61e65232014-10-22 13:13:40 +00001058 (SELECT_VSRC (CRANDC $lhs, $rhs), $tval, $fval)>;
1059def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETNE)),
1060 (SELECT_VSRC (CRXOR $lhs, $rhs), $tval, $fval)>;
1061
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00001062def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001063 (SELECT_VSFRC (CRANDC $lhs, $rhs), $tval, $fval)>;
1064def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETULT)),
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00001065 (SELECT_VSFRC (CRANDC $rhs, $lhs), $tval, $fval)>;
1066def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001067 (SELECT_VSFRC (CRORC $lhs, $rhs), $tval, $fval)>;
1068def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETULE)),
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00001069 (SELECT_VSFRC (CRORC $rhs, $lhs), $tval, $fval)>;
1070def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETEQ)),
1071 (SELECT_VSFRC (CREQV $lhs, $rhs), $tval, $fval)>;
1072def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001073 (SELECT_VSFRC (CRORC $rhs, $lhs), $tval, $fval)>;
1074def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETUGE)),
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00001075 (SELECT_VSFRC (CRORC $lhs, $rhs), $tval, $fval)>;
1076def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001077 (SELECT_VSFRC (CRANDC $rhs, $lhs), $tval, $fval)>;
1078def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETUGT)),
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00001079 (SELECT_VSFRC (CRANDC $lhs, $rhs), $tval, $fval)>;
1080def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETNE)),
1081 (SELECT_VSFRC (CRXOR $lhs, $rhs), $tval, $fval)>;
1082
Bill Schmidt76746922014-11-14 12:10:40 +00001083// Divides.
1084def : Pat<(int_ppc_vsx_xvdivsp v4f32:$A, v4f32:$B),
1085 (XVDIVSP $A, $B)>;
1086def : Pat<(int_ppc_vsx_xvdivdp v2f64:$A, v2f64:$B),
1087 (XVDIVDP $A, $B)>;
1088
Nemanja Ivanovic984a3612015-07-14 17:25:20 +00001089// Reciprocal estimate
1090def : Pat<(int_ppc_vsx_xvresp v4f32:$A),
1091 (XVRESP $A)>;
1092def : Pat<(int_ppc_vsx_xvredp v2f64:$A),
1093 (XVREDP $A)>;
1094
Nemanja Ivanovicd358b8f2015-07-05 06:03:51 +00001095// Recip. square root estimate
1096def : Pat<(int_ppc_vsx_xvrsqrtesp v4f32:$A),
1097 (XVRSQRTESP $A)>;
1098def : Pat<(int_ppc_vsx_xvrsqrtedp v2f64:$A),
1099 (XVRSQRTEDP $A)>;
1100
Nemanja Ivanovicd3c284f2016-07-18 15:30:00 +00001101let Predicates = [IsLittleEndian] in {
1102def : Pat<(f64 (PPCfcfid (PPCmtvsra (i64 (vector_extract v2i64:$S, 0))))),
1103 (f64 (XSCVSXDDP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>;
1104def : Pat<(f64 (PPCfcfid (PPCmtvsra (i64 (vector_extract v2i64:$S, 1))))),
1105 (f64 (XSCVSXDDP (COPY_TO_REGCLASS (f64 (COPY_TO_REGCLASS $S, VSRC)), VSFRC)))>;
1106def : Pat<(f64 (PPCfcfidu (PPCmtvsra (i64 (vector_extract v2i64:$S, 0))))),
1107 (f64 (XSCVUXDDP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>;
1108def : Pat<(f64 (PPCfcfidu (PPCmtvsra (i64 (vector_extract v2i64:$S, 1))))),
1109 (f64 (XSCVUXDDP (COPY_TO_REGCLASS (f64 (COPY_TO_REGCLASS $S, VSRC)), VSFRC)))>;
1110} // IsLittleEndian
1111
1112let Predicates = [IsBigEndian] in {
1113def : Pat<(f64 (PPCfcfid (PPCmtvsra (i64 (vector_extract v2i64:$S, 0))))),
1114 (f64 (XSCVSXDDP (COPY_TO_REGCLASS $S, VSFRC)))>;
1115def : Pat<(f64 (PPCfcfid (PPCmtvsra (i64 (vector_extract v2i64:$S, 1))))),
1116 (f64 (XSCVSXDDP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>;
1117def : Pat<(f64 (PPCfcfidu (PPCmtvsra (i64 (vector_extract v2i64:$S, 0))))),
1118 (f64 (XSCVUXDDP (COPY_TO_REGCLASS $S, VSFRC)))>;
1119def : Pat<(f64 (PPCfcfidu (PPCmtvsra (i64 (vector_extract v2i64:$S, 1))))),
1120 (f64 (XSCVUXDDP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>;
1121} // IsBigEndian
1122
Hal Finkel27774d92014-03-13 07:58:58 +00001123} // AddedComplexity
1124} // HasVSX
1125
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00001126def ScalarLoads {
1127 dag Li8 = (i32 (extloadi8 xoaddr:$src));
1128 dag ZELi8 = (i32 (zextloadi8 xoaddr:$src));
1129 dag ZELi8i64 = (i64 (zextloadi8 xoaddr:$src));
1130 dag SELi8 = (i32 (sext_inreg (extloadi8 xoaddr:$src), i8));
1131 dag SELi8i64 = (i64 (sext_inreg (extloadi8 xoaddr:$src), i8));
1132
1133 dag Li16 = (i32 (extloadi16 xoaddr:$src));
1134 dag ZELi16 = (i32 (zextloadi16 xoaddr:$src));
1135 dag ZELi16i64 = (i64 (zextloadi16 xoaddr:$src));
1136 dag SELi16 = (i32 (sextloadi16 xoaddr:$src));
1137 dag SELi16i64 = (i64 (sextloadi16 xoaddr:$src));
1138
1139 dag Li32 = (i32 (load xoaddr:$src));
1140}
1141
Kit Barton298beb52015-02-18 16:21:46 +00001142// The following VSX instructions were introduced in Power ISA 2.07
1143/* FIXME: if the operands are v2i64, these patterns will not match.
1144 we should define new patterns or otherwise match the same patterns
1145 when the elements are larger than i32.
1146*/
1147def HasP8Vector : Predicate<"PPCSubTarget->hasP8Vector()">;
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +00001148def HasDirectMove : Predicate<"PPCSubTarget->hasDirectMove()">;
Kit Barton298beb52015-02-18 16:21:46 +00001149let Predicates = [HasP8Vector] in {
1150let AddedComplexity = 400 in { // Prefer VSX patterns over non-VSX patterns.
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00001151 let isCommutable = 1, UseVSXReg = 1 in {
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001152 def XXLEQV : XX3Form<60, 186,
1153 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
1154 "xxleqv $XT, $XA, $XB", IIC_VecGeneral,
1155 [(set v4i32:$XT, (vnot_ppc (xor v4i32:$XA, v4i32:$XB)))]>;
1156 def XXLNAND : XX3Form<60, 178,
1157 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
1158 "xxlnand $XT, $XA, $XB", IIC_VecGeneral,
1159 [(set v4i32:$XT, (vnot_ppc (and v4i32:$XA,
Kit Barton298beb52015-02-18 16:21:46 +00001160 v4i32:$XB)))]>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00001161 } // isCommutable, UseVSXReg
Nemanja Ivanovicd9e4b4f2015-07-10 14:25:17 +00001162
Nemanja Ivanovic5655fb32015-07-10 12:38:08 +00001163 def : Pat<(int_ppc_vsx_xxleqv v4i32:$A, v4i32:$B),
1164 (XXLEQV $A, $B)>;
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001165
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00001166 let UseVSXReg = 1 in {
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001167 def XXLORC : XX3Form<60, 170,
1168 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
1169 "xxlorc $XT, $XA, $XB", IIC_VecGeneral,
1170 [(set v4i32:$XT, (or v4i32:$XA, (vnot_ppc v4i32:$XB)))]>;
1171
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +00001172 // VSX scalar loads introduced in ISA 2.07
1173 let mayLoad = 1 in {
Nemanja Ivanovic6354d232016-10-04 11:25:52 +00001174 let CodeSize = 3 in
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +00001175 def LXSSPX : XX1Form<31, 524, (outs vssrc:$XT), (ins memrr:$src),
1176 "lxsspx $XT, $src", IIC_LdStLFD,
1177 [(set f32:$XT, (load xoaddr:$src))]>;
1178 def LXSIWAX : XX1Form<31, 76, (outs vsfrc:$XT), (ins memrr:$src),
1179 "lxsiwax $XT, $src", IIC_LdStLFD,
1180 [(set f64:$XT, (PPClfiwax xoaddr:$src))]>;
1181 def LXSIWZX : XX1Form<31, 12, (outs vsfrc:$XT), (ins memrr:$src),
1182 "lxsiwzx $XT, $src", IIC_LdStLFD,
1183 [(set f64:$XT, (PPClfiwzx xoaddr:$src))]>;
1184 } // mayLoad
1185
1186 // VSX scalar stores introduced in ISA 2.07
1187 let mayStore = 1 in {
Nemanja Ivanovic6354d232016-10-04 11:25:52 +00001188 let CodeSize = 3 in
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +00001189 def STXSSPX : XX1Form<31, 652, (outs), (ins vssrc:$XT, memrr:$dst),
1190 "stxsspx $XT, $dst", IIC_LdStSTFD,
1191 [(store f32:$XT, xoaddr:$dst)]>;
1192 def STXSIWX : XX1Form<31, 140, (outs), (ins vsfrc:$XT, memrr:$dst),
1193 "stxsiwx $XT, $dst", IIC_LdStSTFD,
1194 [(PPCstfiwx f64:$XT, xoaddr:$dst)]>;
1195 } // mayStore
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00001196 } // UseVSXReg = 1
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001197
1198 def : Pat<(f64 (extloadf32 xoaddr:$src)),
1199 (COPY_TO_REGCLASS (LXSSPX xoaddr:$src), VSFRC)>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00001200 def : Pat<(f64 (fpextend f32:$src)),
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001201 (COPY_TO_REGCLASS $src, VSFRC)>;
Hal Finkela2cdbce2015-08-30 22:12:50 +00001202
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001203 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001204 (SELECT_VSSRC (CRANDC $lhs, $rhs), $tval, $fval)>;
1205 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETULT)),
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001206 (SELECT_VSSRC (CRANDC $rhs, $lhs), $tval, $fval)>;
1207 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001208 (SELECT_VSSRC (CRORC $lhs, $rhs), $tval, $fval)>;
1209 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETULE)),
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001210 (SELECT_VSSRC (CRORC $rhs, $lhs), $tval, $fval)>;
1211 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETEQ)),
1212 (SELECT_VSSRC (CREQV $lhs, $rhs), $tval, $fval)>;
1213 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001214 (SELECT_VSSRC (CRORC $rhs, $lhs), $tval, $fval)>;
1215 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETUGE)),
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001216 (SELECT_VSSRC (CRORC $lhs, $rhs), $tval, $fval)>;
1217 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGT)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001218 (SELECT_VSSRC (CRANDC $rhs, $lhs), $tval, $fval)>;
1219 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETUGT)),
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001220 (SELECT_VSSRC (CRANDC $lhs, $rhs), $tval, $fval)>;
1221 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETNE)),
Hal Finkela2cdbce2015-08-30 22:12:50 +00001222 (SELECT_VSSRC (CRXOR $lhs, $rhs), $tval, $fval)>;
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001223
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00001224 let UseVSXReg = 1 in {
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001225 // VSX Elementary Scalar FP arithmetic (SP)
1226 let isCommutable = 1 in {
1227 def XSADDSP : XX3Form<60, 0,
1228 (outs vssrc:$XT), (ins vssrc:$XA, vssrc:$XB),
1229 "xsaddsp $XT, $XA, $XB", IIC_VecFP,
1230 [(set f32:$XT, (fadd f32:$XA, f32:$XB))]>;
1231 def XSMULSP : XX3Form<60, 16,
1232 (outs vssrc:$XT), (ins vssrc:$XA, vssrc:$XB),
1233 "xsmulsp $XT, $XA, $XB", IIC_VecFP,
1234 [(set f32:$XT, (fmul f32:$XA, f32:$XB))]>;
1235 } // isCommutable
1236
1237 def XSDIVSP : XX3Form<60, 24,
1238 (outs vssrc:$XT), (ins vssrc:$XA, vssrc:$XB),
1239 "xsdivsp $XT, $XA, $XB", IIC_FPDivS,
1240 [(set f32:$XT, (fdiv f32:$XA, f32:$XB))]>;
1241 def XSRESP : XX2Form<60, 26,
1242 (outs vssrc:$XT), (ins vssrc:$XB),
1243 "xsresp $XT, $XB", IIC_VecFP,
1244 [(set f32:$XT, (PPCfre f32:$XB))]>;
1245 def XSSQRTSP : XX2Form<60, 11,
1246 (outs vssrc:$XT), (ins vssrc:$XB),
1247 "xssqrtsp $XT, $XB", IIC_FPSqrtS,
1248 [(set f32:$XT, (fsqrt f32:$XB))]>;
1249 def XSRSQRTESP : XX2Form<60, 10,
1250 (outs vssrc:$XT), (ins vssrc:$XB),
1251 "xsrsqrtesp $XT, $XB", IIC_VecFP,
1252 [(set f32:$XT, (PPCfrsqrte f32:$XB))]>;
1253 def XSSUBSP : XX3Form<60, 8,
1254 (outs vssrc:$XT), (ins vssrc:$XA, vssrc:$XB),
1255 "xssubsp $XT, $XA, $XB", IIC_VecFP,
1256 [(set f32:$XT, (fsub f32:$XA, f32:$XB))]>;
Nemanja Ivanovic376e1732015-05-29 17:13:25 +00001257
1258 // FMA Instructions
1259 let BaseName = "XSMADDASP" in {
1260 let isCommutable = 1 in
1261 def XSMADDASP : XX3Form<60, 1,
1262 (outs vssrc:$XT),
1263 (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
1264 "xsmaddasp $XT, $XA, $XB", IIC_VecFP,
1265 [(set f32:$XT, (fma f32:$XA, f32:$XB, f32:$XTi))]>,
1266 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
1267 AltVSXFMARel;
1268 let IsVSXFMAAlt = 1 in
1269 def XSMADDMSP : XX3Form<60, 9,
1270 (outs vssrc:$XT),
1271 (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
1272 "xsmaddmsp $XT, $XA, $XB", IIC_VecFP, []>,
1273 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
1274 AltVSXFMARel;
1275 }
1276
1277 let BaseName = "XSMSUBASP" in {
1278 let isCommutable = 1 in
1279 def XSMSUBASP : XX3Form<60, 17,
1280 (outs vssrc:$XT),
1281 (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
1282 "xsmsubasp $XT, $XA, $XB", IIC_VecFP,
1283 [(set f32:$XT, (fma f32:$XA, f32:$XB,
1284 (fneg f32:$XTi)))]>,
1285 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
1286 AltVSXFMARel;
1287 let IsVSXFMAAlt = 1 in
1288 def XSMSUBMSP : XX3Form<60, 25,
1289 (outs vssrc:$XT),
1290 (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
1291 "xsmsubmsp $XT, $XA, $XB", IIC_VecFP, []>,
1292 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
1293 AltVSXFMARel;
1294 }
1295
1296 let BaseName = "XSNMADDASP" in {
1297 let isCommutable = 1 in
1298 def XSNMADDASP : XX3Form<60, 129,
1299 (outs vssrc:$XT),
1300 (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
1301 "xsnmaddasp $XT, $XA, $XB", IIC_VecFP,
1302 [(set f32:$XT, (fneg (fma f32:$XA, f32:$XB,
1303 f32:$XTi)))]>,
1304 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
1305 AltVSXFMARel;
1306 let IsVSXFMAAlt = 1 in
1307 def XSNMADDMSP : XX3Form<60, 137,
1308 (outs vssrc:$XT),
1309 (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
1310 "xsnmaddmsp $XT, $XA, $XB", IIC_VecFP, []>,
1311 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
1312 AltVSXFMARel;
1313 }
1314
1315 let BaseName = "XSNMSUBASP" in {
1316 let isCommutable = 1 in
1317 def XSNMSUBASP : XX3Form<60, 145,
1318 (outs vssrc:$XT),
1319 (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
1320 "xsnmsubasp $XT, $XA, $XB", IIC_VecFP,
1321 [(set f32:$XT, (fneg (fma f32:$XA, f32:$XB,
1322 (fneg f32:$XTi))))]>,
1323 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
1324 AltVSXFMARel;
1325 let IsVSXFMAAlt = 1 in
1326 def XSNMSUBMSP : XX3Form<60, 153,
1327 (outs vssrc:$XT),
1328 (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
1329 "xsnmsubmsp $XT, $XA, $XB", IIC_VecFP, []>,
1330 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
1331 AltVSXFMARel;
1332 }
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001333
1334 // Single Precision Conversions (FP <-> INT)
1335 def XSCVSXDSP : XX2Form<60, 312,
1336 (outs vssrc:$XT), (ins vsfrc:$XB),
1337 "xscvsxdsp $XT, $XB", IIC_VecFP,
1338 [(set f32:$XT, (PPCfcfids f64:$XB))]>;
1339 def XSCVUXDSP : XX2Form<60, 296,
1340 (outs vssrc:$XT), (ins vsfrc:$XB),
1341 "xscvuxdsp $XT, $XB", IIC_VecFP,
1342 [(set f32:$XT, (PPCfcfidus f64:$XB))]>;
1343
1344 // Conversions between vector and scalar single precision
1345 def XSCVDPSPN : XX2Form<60, 267, (outs vsrc:$XT), (ins vssrc:$XB),
1346 "xscvdpspn $XT, $XB", IIC_VecFP, []>;
1347 def XSCVSPDPN : XX2Form<60, 331, (outs vssrc:$XT), (ins vsrc:$XB),
1348 "xscvspdpn $XT, $XB", IIC_VecFP, []>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00001349 } // UseVSXReg = 1
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001350
Nemanja Ivanovicd3c284f2016-07-18 15:30:00 +00001351 let Predicates = [IsLittleEndian] in {
1352 def : Pat<(f32 (PPCfcfids (PPCmtvsra (i64 (vector_extract v2i64:$S, 0))))),
1353 (f32 (XSCVSXDSP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>;
1354 def : Pat<(f32 (PPCfcfids (PPCmtvsra (i64 (vector_extract v2i64:$S, 1))))),
1355 (f32 (XSCVSXDSP (COPY_TO_REGCLASS (f64 (COPY_TO_REGCLASS $S, VSRC)), VSFRC)))>;
1356 def : Pat<(f32 (PPCfcfidus (PPCmtvsra (i64 (vector_extract v2i64:$S, 0))))),
1357 (f32 (XSCVUXDSP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>;
1358 def : Pat<(f32 (PPCfcfidus (PPCmtvsra (i64 (vector_extract v2i64:$S, 1))))),
1359 (f32 (XSCVUXDSP (COPY_TO_REGCLASS (f64 (COPY_TO_REGCLASS $S, VSRC)), VSFRC)))>;
1360 }
1361
1362 let Predicates = [IsBigEndian] in {
1363 def : Pat<(f32 (PPCfcfids (PPCmtvsra (i64 (vector_extract v2i64:$S, 0))))),
1364 (f32 (XSCVSXDSP (COPY_TO_REGCLASS $S, VSFRC)))>;
1365 def : Pat<(f32 (PPCfcfids (PPCmtvsra (i64 (vector_extract v2i64:$S, 1))))),
1366 (f32 (XSCVSXDSP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>;
1367 def : Pat<(f32 (PPCfcfidus (PPCmtvsra (i64 (vector_extract v2i64:$S, 0))))),
1368 (f32 (XSCVUXDSP (COPY_TO_REGCLASS $S, VSFRC)))>;
1369 def : Pat<(f32 (PPCfcfidus (PPCmtvsra (i64 (vector_extract v2i64:$S, 1))))),
1370 (f32 (XSCVUXDSP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>;
1371 }
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00001372 def : Pat<(v4i32 (scalar_to_vector ScalarLoads.Li32)),
1373 (v4i32 (XXSPLTWs (LXSIWAX xoaddr:$src), 1))>;
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +00001374} // AddedComplexity = 400
Kit Barton298beb52015-02-18 16:21:46 +00001375} // HasP8Vector
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +00001376
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00001377let UseVSXReg = 1 in {
Ehsan Amiri99b017a2016-03-31 17:47:17 +00001378let Predicates = [HasDirectMove] in {
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001379 // VSX direct move instructions
1380 def MFVSRD : XX1_RS6_RD5_XO<31, 51, (outs g8rc:$rA), (ins vsfrc:$XT),
1381 "mfvsrd $rA, $XT", IIC_VecGeneral,
1382 [(set i64:$rA, (PPCmfvsr f64:$XT))]>,
1383 Requires<[In64BitMode]>;
1384 def MFVSRWZ : XX1_RS6_RD5_XO<31, 115, (outs gprc:$rA), (ins vsfrc:$XT),
1385 "mfvsrwz $rA, $XT", IIC_VecGeneral,
1386 [(set i32:$rA, (PPCmfvsr f64:$XT))]>;
1387 def MTVSRD : XX1_RS6_RD5_XO<31, 179, (outs vsfrc:$XT), (ins g8rc:$rA),
1388 "mtvsrd $XT, $rA", IIC_VecGeneral,
1389 [(set f64:$XT, (PPCmtvsra i64:$rA))]>,
1390 Requires<[In64BitMode]>;
1391 def MTVSRWA : XX1_RS6_RD5_XO<31, 211, (outs vsfrc:$XT), (ins gprc:$rA),
1392 "mtvsrwa $XT, $rA", IIC_VecGeneral,
1393 [(set f64:$XT, (PPCmtvsra i32:$rA))]>;
1394 def MTVSRWZ : XX1_RS6_RD5_XO<31, 243, (outs vsfrc:$XT), (ins gprc:$rA),
1395 "mtvsrwz $XT, $rA", IIC_VecGeneral,
1396 [(set f64:$XT, (PPCmtvsrz i32:$rA))]>;
Ehsan Amiri99b017a2016-03-31 17:47:17 +00001397} // HasDirectMove
1398
1399let Predicates = [IsISA3_0, HasDirectMove] in {
1400 def MTVSRWS: XX1_RS6_RD5_XO<31, 403, (outs vsrc:$XT), (ins gprc:$rA),
Nemanja Ivanovicd2c3c512016-09-23 13:25:31 +00001401 "mtvsrws $XT, $rA", IIC_VecGeneral, []>;
Ehsan Amiri99b017a2016-03-31 17:47:17 +00001402
1403 def MTVSRDD: XX1Form<31, 435, (outs vsrc:$XT), (ins g8rc:$rA, g8rc:$rB),
1404 "mtvsrdd $XT, $rA, $rB", IIC_VecGeneral,
1405 []>, Requires<[In64BitMode]>;
1406
1407 def MFVSRLD: XX1_RS6_RD5_XO<31, 307, (outs g8rc:$rA), (ins vsrc:$XT),
1408 "mfvsrld $rA, $XT", IIC_VecGeneral,
1409 []>, Requires<[In64BitMode]>;
1410
1411} // IsISA3_0, HasDirectMove
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00001412} // UseVSXReg = 1
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001413
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001414/* Direct moves of various widths from GPR's into VSR's. Each move lines
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001415 the value up into element 0 (both BE and LE). Namely, entities smaller than
1416 a doubleword are shifted left and moved for BE. For LE, they're moved, then
1417 swapped to go into the least significant element of the VSR.
1418*/
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001419def MovesToVSR {
1420 dag BE_BYTE_0 =
1421 (MTVSRD
1422 (RLDICR
1423 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $A, sub_32), 56, 7));
1424 dag BE_HALF_0 =
1425 (MTVSRD
1426 (RLDICR
1427 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $A, sub_32), 48, 15));
1428 dag BE_WORD_0 =
1429 (MTVSRD
1430 (RLDICR
1431 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $A, sub_32), 32, 31));
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001432 dag BE_DWORD_0 = (MTVSRD $A);
1433
1434 dag LE_MTVSRW = (MTVSRD (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $A, sub_32));
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001435 dag LE_WORD_1 = (v2i64 (INSERT_SUBREG (v2i64 (IMPLICIT_DEF)),
1436 LE_MTVSRW, sub_64));
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001437 dag LE_WORD_0 = (XXPERMDI LE_WORD_1, LE_WORD_1, 2);
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001438 dag LE_DWORD_1 = (v2i64 (INSERT_SUBREG (v2i64 (IMPLICIT_DEF)),
1439 BE_DWORD_0, sub_64));
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001440 dag LE_DWORD_0 = (XXPERMDI LE_DWORD_1, LE_DWORD_1, 2);
1441}
1442
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001443/* Patterns for extracting elements out of vectors. Integer elements are
1444 extracted using direct move operations. Patterns for extracting elements
1445 whose indices are not available at compile time are also provided with
1446 various _VARIABLE_ patterns.
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001447 The numbering for the DAG's is for LE, but when used on BE, the correct
1448 LE element can just be used (i.e. LE_BYTE_2 == BE_BYTE_13).
1449*/
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001450def VectorExtractions {
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001451 // Doubleword extraction
1452 dag LE_DWORD_0 =
1453 (MFVSRD
1454 (EXTRACT_SUBREG
1455 (XXPERMDI (COPY_TO_REGCLASS $S, VSRC),
1456 (COPY_TO_REGCLASS $S, VSRC), 2), sub_64));
1457 dag LE_DWORD_1 = (MFVSRD
1458 (EXTRACT_SUBREG
1459 (v2i64 (COPY_TO_REGCLASS $S, VSRC)), sub_64));
1460
1461 // Word extraction
Nemanja Ivanoviceebbcb62016-07-12 12:16:27 +00001462 dag LE_WORD_0 = (MFVSRWZ (EXTRACT_SUBREG (XXPERMDI $S, $S, 2), sub_64));
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001463 dag LE_WORD_1 = (MFVSRWZ (EXTRACT_SUBREG (XXSLDWI $S, $S, 1), sub_64));
1464 dag LE_WORD_2 = (MFVSRWZ (EXTRACT_SUBREG
1465 (v2i64 (COPY_TO_REGCLASS $S, VSRC)), sub_64));
1466 dag LE_WORD_3 = (MFVSRWZ (EXTRACT_SUBREG (XXSLDWI $S, $S, 3), sub_64));
1467
1468 // Halfword extraction
1469 dag LE_HALF_0 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 0, 48), sub_32));
1470 dag LE_HALF_1 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 48, 48), sub_32));
1471 dag LE_HALF_2 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 32, 48), sub_32));
1472 dag LE_HALF_3 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 16, 48), sub_32));
1473 dag LE_HALF_4 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 0, 48), sub_32));
1474 dag LE_HALF_5 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 48, 48), sub_32));
1475 dag LE_HALF_6 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 32, 48), sub_32));
1476 dag LE_HALF_7 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 16, 48), sub_32));
1477
1478 // Byte extraction
1479 dag LE_BYTE_0 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 0, 56), sub_32));
1480 dag LE_BYTE_1 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 56, 56), sub_32));
1481 dag LE_BYTE_2 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 48, 56), sub_32));
1482 dag LE_BYTE_3 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 40, 56), sub_32));
1483 dag LE_BYTE_4 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 32, 56), sub_32));
1484 dag LE_BYTE_5 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 24, 56), sub_32));
1485 dag LE_BYTE_6 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 16, 56), sub_32));
1486 dag LE_BYTE_7 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 8, 56), sub_32));
1487 dag LE_BYTE_8 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 0, 56), sub_32));
1488 dag LE_BYTE_9 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 56, 56), sub_32));
1489 dag LE_BYTE_10 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 48, 56), sub_32));
1490 dag LE_BYTE_11 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 40, 56), sub_32));
1491 dag LE_BYTE_12 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 32, 56), sub_32));
1492 dag LE_BYTE_13 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 24, 56), sub_32));
1493 dag LE_BYTE_14 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 16, 56), sub_32));
1494 dag LE_BYTE_15 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 8, 56), sub_32));
1495
1496 /* Variable element number (BE and LE patterns must be specified separately)
1497 This is a rather involved process.
1498
1499 Conceptually, this is how the move is accomplished:
1500 1. Identify which doubleword contains the element
1501 2. Shift in the VMX register so that the correct doubleword is correctly
1502 lined up for the MFVSRD
1503 3. Perform the move so that the element (along with some extra stuff)
1504 is in the GPR
1505 4. Right shift within the GPR so that the element is right-justified
1506
1507 Of course, the index is an element number which has a different meaning
1508 on LE/BE so the patterns have to be specified separately.
1509
1510 Note: The final result will be the element right-justified with high
1511 order bits being arbitrarily defined (namely, whatever was in the
1512 vector register to the left of the value originally).
1513 */
1514
1515 /* LE variable byte
1516 Number 1. above:
1517 - For elements 0-7, we shift left by 8 bytes since they're on the right
1518 - For elements 8-15, we need not shift (shift left by zero bytes)
1519 This is accomplished by inverting the bits of the index and AND-ing
1520 with 0x8 (i.e. clearing all bits of the index and inverting bit 60).
1521 */
1522 dag LE_VBYTE_PERM_VEC = (LVSL ZERO8, (ANDC8 (LI8 8), $Idx));
1523
1524 // Number 2. above:
1525 // - Now that we set up the shift amount, we shift in the VMX register
1526 dag LE_VBYTE_PERMUTE = (VPERM $S, $S, LE_VBYTE_PERM_VEC);
1527
1528 // Number 3. above:
1529 // - The doubleword containing our element is moved to a GPR
1530 dag LE_MV_VBYTE = (MFVSRD
1531 (EXTRACT_SUBREG
1532 (v2i64 (COPY_TO_REGCLASS LE_VBYTE_PERMUTE, VSRC)),
1533 sub_64));
1534
1535 /* Number 4. above:
1536 - Truncate the element number to the range 0-7 (8-15 are symmetrical
1537 and out of range values are truncated accordingly)
1538 - Multiply by 8 as we need to shift right by the number of bits, not bytes
1539 - Shift right in the GPR by the calculated value
1540 */
1541 dag LE_VBYTE_SHIFT = (EXTRACT_SUBREG (RLDICR (AND8 (LI8 7), $Idx), 3, 60),
1542 sub_32);
1543 dag LE_VARIABLE_BYTE = (EXTRACT_SUBREG (SRD LE_MV_VBYTE, LE_VBYTE_SHIFT),
1544 sub_32);
1545
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001546 /* LE variable halfword
1547 Number 1. above:
1548 - For elements 0-3, we shift left by 8 since they're on the right
1549 - For elements 4-7, we need not shift (shift left by zero bytes)
1550 Similarly to the byte pattern, we invert the bits of the index, but we
1551 AND with 0x4 (i.e. clear all bits of the index and invert bit 61).
1552 Of course, the shift is still by 8 bytes, so we must multiply by 2.
1553 */
1554 dag LE_VHALF_PERM_VEC = (LVSL ZERO8, (RLDICR (ANDC8 (LI8 4), $Idx), 1, 62));
1555
1556 // Number 2. above:
1557 // - Now that we set up the shift amount, we shift in the VMX register
1558 dag LE_VHALF_PERMUTE = (VPERM $S, $S, LE_VHALF_PERM_VEC);
1559
1560 // Number 3. above:
1561 // - The doubleword containing our element is moved to a GPR
1562 dag LE_MV_VHALF = (MFVSRD
1563 (EXTRACT_SUBREG
1564 (v2i64 (COPY_TO_REGCLASS LE_VHALF_PERMUTE, VSRC)),
1565 sub_64));
1566
1567 /* Number 4. above:
1568 - Truncate the element number to the range 0-3 (4-7 are symmetrical
1569 and out of range values are truncated accordingly)
1570 - Multiply by 16 as we need to shift right by the number of bits
1571 - Shift right in the GPR by the calculated value
1572 */
1573 dag LE_VHALF_SHIFT = (EXTRACT_SUBREG (RLDICR (AND8 (LI8 3), $Idx), 4, 59),
1574 sub_32);
1575 dag LE_VARIABLE_HALF = (EXTRACT_SUBREG (SRD LE_MV_VHALF, LE_VHALF_SHIFT),
1576 sub_32);
1577
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001578 /* LE variable word
1579 Number 1. above:
1580 - For elements 0-1, we shift left by 8 since they're on the right
1581 - For elements 2-3, we need not shift
1582 */
1583 dag LE_VWORD_PERM_VEC = (LVSL ZERO8, (RLDICR (ANDC8 (LI8 2), $Idx), 2, 61));
1584
1585 // Number 2. above:
1586 // - Now that we set up the shift amount, we shift in the VMX register
1587 dag LE_VWORD_PERMUTE = (VPERM $S, $S, LE_VWORD_PERM_VEC);
1588
1589 // Number 3. above:
1590 // - The doubleword containing our element is moved to a GPR
1591 dag LE_MV_VWORD = (MFVSRD
1592 (EXTRACT_SUBREG
1593 (v2i64 (COPY_TO_REGCLASS LE_VWORD_PERMUTE, VSRC)),
1594 sub_64));
1595
1596 /* Number 4. above:
1597 - Truncate the element number to the range 0-1 (2-3 are symmetrical
1598 and out of range values are truncated accordingly)
1599 - Multiply by 32 as we need to shift right by the number of bits
1600 - Shift right in the GPR by the calculated value
1601 */
1602 dag LE_VWORD_SHIFT = (EXTRACT_SUBREG (RLDICR (AND8 (LI8 1), $Idx), 5, 58),
1603 sub_32);
1604 dag LE_VARIABLE_WORD = (EXTRACT_SUBREG (SRD LE_MV_VWORD, LE_VWORD_SHIFT),
1605 sub_32);
1606
1607 /* LE variable doubleword
1608 Number 1. above:
1609 - For element 0, we shift left by 8 since it's on the right
1610 - For element 1, we need not shift
1611 */
1612 dag LE_VDWORD_PERM_VEC = (LVSL ZERO8, (RLDICR (ANDC8 (LI8 1), $Idx), 3, 60));
1613
1614 // Number 2. above:
1615 // - Now that we set up the shift amount, we shift in the VMX register
1616 dag LE_VDWORD_PERMUTE = (VPERM $S, $S, LE_VDWORD_PERM_VEC);
1617
1618 // Number 3. above:
1619 // - The doubleword containing our element is moved to a GPR
1620 // - Number 4. is not needed for the doubleword as the value is 64-bits
1621 dag LE_VARIABLE_DWORD =
1622 (MFVSRD (EXTRACT_SUBREG
1623 (v2i64 (COPY_TO_REGCLASS LE_VDWORD_PERMUTE, VSRC)),
1624 sub_64));
1625
1626 /* LE variable float
1627 - Shift the vector to line up the desired element to BE Word 0
1628 - Convert 32-bit float to a 64-bit single precision float
1629 */
1630 dag LE_VFLOAT_PERM_VEC = (LVSL ZERO8, (RLDICR (XOR8 (LI8 3), $Idx), 2, 61));
1631 dag LE_VFLOAT_PERMUTE = (VPERM $S, $S, LE_VFLOAT_PERM_VEC);
1632 dag LE_VARIABLE_FLOAT = (XSCVSPDPN LE_VFLOAT_PERMUTE);
1633
1634 /* LE variable double
1635 Same as the LE doubleword except there is no move.
1636 */
1637 dag LE_VDOUBLE_PERMUTE = (VPERM (COPY_TO_REGCLASS $S, VRRC),
1638 (COPY_TO_REGCLASS $S, VRRC),
1639 LE_VDWORD_PERM_VEC);
1640 dag LE_VARIABLE_DOUBLE = (COPY_TO_REGCLASS LE_VDOUBLE_PERMUTE, VSRC);
1641
1642 /* BE variable byte
1643 The algorithm here is the same as the LE variable byte except:
1644 - The shift in the VMX register is by 0/8 for opposite element numbers so
1645 we simply AND the element number with 0x8
1646 - The order of elements after the move to GPR is reversed, so we invert
1647 the bits of the index prior to truncating to the range 0-7
1648 */
1649 dag BE_VBYTE_PERM_VEC = (LVSL ZERO8, (ANDIo8 $Idx, 8));
1650 dag BE_VBYTE_PERMUTE = (VPERM $S, $S, BE_VBYTE_PERM_VEC);
1651 dag BE_MV_VBYTE = (MFVSRD
1652 (EXTRACT_SUBREG
1653 (v2i64 (COPY_TO_REGCLASS BE_VBYTE_PERMUTE, VSRC)),
1654 sub_64));
1655 dag BE_VBYTE_SHIFT = (EXTRACT_SUBREG (RLDICR (ANDC8 (LI8 7), $Idx), 3, 60),
1656 sub_32);
1657 dag BE_VARIABLE_BYTE = (EXTRACT_SUBREG (SRD BE_MV_VBYTE, BE_VBYTE_SHIFT),
1658 sub_32);
1659
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001660 /* BE variable halfword
1661 The algorithm here is the same as the LE variable halfword except:
1662 - The shift in the VMX register is by 0/8 for opposite element numbers so
1663 we simply AND the element number with 0x4 and multiply by 2
1664 - The order of elements after the move to GPR is reversed, so we invert
1665 the bits of the index prior to truncating to the range 0-3
1666 */
1667 dag BE_VHALF_PERM_VEC = (LVSL ZERO8, (RLDICR (ANDIo8 $Idx, 4), 1, 62));
1668 dag BE_VHALF_PERMUTE = (VPERM $S, $S, BE_VHALF_PERM_VEC);
1669 dag BE_MV_VHALF = (MFVSRD
1670 (EXTRACT_SUBREG
1671 (v2i64 (COPY_TO_REGCLASS BE_VHALF_PERMUTE, VSRC)),
1672 sub_64));
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001673 dag BE_VHALF_SHIFT = (EXTRACT_SUBREG (RLDICR (ANDC8 (LI8 3), $Idx), 4, 59),
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001674 sub_32);
1675 dag BE_VARIABLE_HALF = (EXTRACT_SUBREG (SRD BE_MV_VHALF, BE_VHALF_SHIFT),
1676 sub_32);
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001677
1678 /* BE variable word
1679 The algorithm is the same as the LE variable word except:
1680 - The shift in the VMX register happens for opposite element numbers
1681 - The order of elements after the move to GPR is reversed, so we invert
1682 the bits of the index prior to truncating to the range 0-1
1683 */
1684 dag BE_VWORD_PERM_VEC = (LVSL ZERO8, (RLDICR (ANDIo8 $Idx, 2), 2, 61));
1685 dag BE_VWORD_PERMUTE = (VPERM $S, $S, BE_VWORD_PERM_VEC);
1686 dag BE_MV_VWORD = (MFVSRD
1687 (EXTRACT_SUBREG
1688 (v2i64 (COPY_TO_REGCLASS BE_VWORD_PERMUTE, VSRC)),
1689 sub_64));
1690 dag BE_VWORD_SHIFT = (EXTRACT_SUBREG (RLDICR (ANDC8 (LI8 1), $Idx), 5, 58),
1691 sub_32);
1692 dag BE_VARIABLE_WORD = (EXTRACT_SUBREG (SRD BE_MV_VWORD, BE_VWORD_SHIFT),
1693 sub_32);
1694
1695 /* BE variable doubleword
1696 Same as the LE doubleword except we shift in the VMX register for opposite
1697 element indices.
1698 */
1699 dag BE_VDWORD_PERM_VEC = (LVSL ZERO8, (RLDICR (ANDIo8 $Idx, 1), 3, 60));
1700 dag BE_VDWORD_PERMUTE = (VPERM $S, $S, BE_VDWORD_PERM_VEC);
1701 dag BE_VARIABLE_DWORD =
1702 (MFVSRD (EXTRACT_SUBREG
1703 (v2i64 (COPY_TO_REGCLASS BE_VDWORD_PERMUTE, VSRC)),
1704 sub_64));
1705
1706 /* BE variable float
1707 - Shift the vector to line up the desired element to BE Word 0
1708 - Convert 32-bit float to a 64-bit single precision float
1709 */
1710 dag BE_VFLOAT_PERM_VEC = (LVSL ZERO8, (RLDICR $Idx, 2, 61));
1711 dag BE_VFLOAT_PERMUTE = (VPERM $S, $S, BE_VFLOAT_PERM_VEC);
1712 dag BE_VARIABLE_FLOAT = (XSCVSPDPN BE_VFLOAT_PERMUTE);
1713
1714 /* BE variable double
1715 Same as the BE doubleword except there is no move.
1716 */
1717 dag BE_VDOUBLE_PERMUTE = (VPERM (COPY_TO_REGCLASS $S, VRRC),
1718 (COPY_TO_REGCLASS $S, VRRC),
1719 BE_VDWORD_PERM_VEC);
1720 dag BE_VARIABLE_DOUBLE = (COPY_TO_REGCLASS BE_VDOUBLE_PERMUTE, VSRC);
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001721}
1722
1723// v4f32 scalar <-> vector conversions (BE)
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001724let Predicates = [IsBigEndian, HasP8Vector] in {
1725 def : Pat<(v4f32 (scalar_to_vector f32:$A)),
1726 (v4f32 (XSCVDPSPN $A))>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001727 def : Pat<(f32 (vector_extract v4f32:$S, 0)),
1728 (f32 (XSCVSPDPN $S))>;
1729 def : Pat<(f32 (vector_extract v4f32:$S, 1)),
1730 (f32 (XSCVSPDPN (XXSLDWI $S, $S, 1)))>;
1731 def : Pat<(f32 (vector_extract v4f32:$S, 2)),
Nemanja Ivanoviceebbcb62016-07-12 12:16:27 +00001732 (f32 (XSCVSPDPN (XXPERMDI $S, $S, 2)))>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001733 def : Pat<(f32 (vector_extract v4f32:$S, 3)),
1734 (f32 (XSCVSPDPN (XXSLDWI $S, $S, 3)))>;
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001735 def : Pat<(f32 (vector_extract v4f32:$S, i64:$Idx)),
1736 (f32 VectorExtractions.BE_VARIABLE_FLOAT)>;
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001737} // IsBigEndian, HasP8Vector
1738
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001739// Variable index vector_extract for v2f64 does not require P8Vector
1740let Predicates = [IsBigEndian, HasVSX] in
1741 def : Pat<(f64 (vector_extract v2f64:$S, i64:$Idx)),
1742 (f64 VectorExtractions.BE_VARIABLE_DOUBLE)>;
1743
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001744let Predicates = [IsBigEndian, HasDirectMove] in {
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001745 // v16i8 scalar <-> vector conversions (BE)
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001746 def : Pat<(v16i8 (scalar_to_vector i32:$A)),
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001747 (v16i8 (SUBREG_TO_REG (i64 1), MovesToVSR.BE_BYTE_0, sub_64))>;
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001748 def : Pat<(v8i16 (scalar_to_vector i32:$A)),
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001749 (v8i16 (SUBREG_TO_REG (i64 1), MovesToVSR.BE_HALF_0, sub_64))>;
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001750 def : Pat<(v4i32 (scalar_to_vector i32:$A)),
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001751 (v4i32 (SUBREG_TO_REG (i64 1), MovesToVSR.BE_WORD_0, sub_64))>;
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001752 def : Pat<(v2i64 (scalar_to_vector i64:$A)),
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001753 (v2i64 (SUBREG_TO_REG (i64 1), MovesToVSR.BE_DWORD_0, sub_64))>;
1754 def : Pat<(i32 (vector_extract v16i8:$S, 0)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001755 (i32 VectorExtractions.LE_BYTE_15)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001756 def : Pat<(i32 (vector_extract v16i8:$S, 1)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001757 (i32 VectorExtractions.LE_BYTE_14)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001758 def : Pat<(i32 (vector_extract v16i8:$S, 2)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001759 (i32 VectorExtractions.LE_BYTE_13)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001760 def : Pat<(i32 (vector_extract v16i8:$S, 3)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001761 (i32 VectorExtractions.LE_BYTE_12)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001762 def : Pat<(i32 (vector_extract v16i8:$S, 4)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001763 (i32 VectorExtractions.LE_BYTE_11)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001764 def : Pat<(i32 (vector_extract v16i8:$S, 5)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001765 (i32 VectorExtractions.LE_BYTE_10)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001766 def : Pat<(i32 (vector_extract v16i8:$S, 6)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001767 (i32 VectorExtractions.LE_BYTE_9)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001768 def : Pat<(i32 (vector_extract v16i8:$S, 7)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001769 (i32 VectorExtractions.LE_BYTE_8)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001770 def : Pat<(i32 (vector_extract v16i8:$S, 8)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001771 (i32 VectorExtractions.LE_BYTE_7)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001772 def : Pat<(i32 (vector_extract v16i8:$S, 9)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001773 (i32 VectorExtractions.LE_BYTE_6)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001774 def : Pat<(i32 (vector_extract v16i8:$S, 10)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001775 (i32 VectorExtractions.LE_BYTE_5)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001776 def : Pat<(i32 (vector_extract v16i8:$S, 11)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001777 (i32 VectorExtractions.LE_BYTE_4)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001778 def : Pat<(i32 (vector_extract v16i8:$S, 12)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001779 (i32 VectorExtractions.LE_BYTE_3)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001780 def : Pat<(i32 (vector_extract v16i8:$S, 13)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001781 (i32 VectorExtractions.LE_BYTE_2)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001782 def : Pat<(i32 (vector_extract v16i8:$S, 14)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001783 (i32 VectorExtractions.LE_BYTE_1)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001784 def : Pat<(i32 (vector_extract v16i8:$S, 15)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001785 (i32 VectorExtractions.LE_BYTE_0)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001786 def : Pat<(i32 (vector_extract v16i8:$S, i64:$Idx)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001787 (i32 VectorExtractions.BE_VARIABLE_BYTE)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001788
1789 // v8i16 scalar <-> vector conversions (BE)
1790 def : Pat<(i32 (vector_extract v8i16:$S, 0)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001791 (i32 VectorExtractions.LE_HALF_7)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001792 def : Pat<(i32 (vector_extract v8i16:$S, 1)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001793 (i32 VectorExtractions.LE_HALF_6)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001794 def : Pat<(i32 (vector_extract v8i16:$S, 2)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001795 (i32 VectorExtractions.LE_HALF_5)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001796 def : Pat<(i32 (vector_extract v8i16:$S, 3)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001797 (i32 VectorExtractions.LE_HALF_4)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001798 def : Pat<(i32 (vector_extract v8i16:$S, 4)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001799 (i32 VectorExtractions.LE_HALF_3)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001800 def : Pat<(i32 (vector_extract v8i16:$S, 5)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001801 (i32 VectorExtractions.LE_HALF_2)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001802 def : Pat<(i32 (vector_extract v8i16:$S, 6)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001803 (i32 VectorExtractions.LE_HALF_1)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001804 def : Pat<(i32 (vector_extract v8i16:$S, 7)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001805 (i32 VectorExtractions.LE_HALF_0)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001806 def : Pat<(i32 (vector_extract v8i16:$S, i64:$Idx)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001807 (i32 VectorExtractions.BE_VARIABLE_HALF)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001808
1809 // v4i32 scalar <-> vector conversions (BE)
1810 def : Pat<(i32 (vector_extract v4i32:$S, 0)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001811 (i32 VectorExtractions.LE_WORD_3)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001812 def : Pat<(i32 (vector_extract v4i32:$S, 1)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001813 (i32 VectorExtractions.LE_WORD_2)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001814 def : Pat<(i32 (vector_extract v4i32:$S, 2)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001815 (i32 VectorExtractions.LE_WORD_1)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001816 def : Pat<(i32 (vector_extract v4i32:$S, 3)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001817 (i32 VectorExtractions.LE_WORD_0)>;
1818 def : Pat<(i32 (vector_extract v4i32:$S, i64:$Idx)),
1819 (i32 VectorExtractions.BE_VARIABLE_WORD)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001820
1821 // v2i64 scalar <-> vector conversions (BE)
1822 def : Pat<(i64 (vector_extract v2i64:$S, 0)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001823 (i64 VectorExtractions.LE_DWORD_1)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001824 def : Pat<(i64 (vector_extract v2i64:$S, 1)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001825 (i64 VectorExtractions.LE_DWORD_0)>;
1826 def : Pat<(i64 (vector_extract v2i64:$S, i64:$Idx)),
1827 (i64 VectorExtractions.BE_VARIABLE_DWORD)>;
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001828} // IsBigEndian, HasDirectMove
1829
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001830// v4f32 scalar <-> vector conversions (LE)
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001831let Predicates = [IsLittleEndian, HasP8Vector] in {
1832 def : Pat<(v4f32 (scalar_to_vector f32:$A)),
1833 (v4f32 (XXSLDWI (XSCVDPSPN $A), (XSCVDPSPN $A), 1))>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001834 def : Pat<(f32 (vector_extract v4f32:$S, 0)),
1835 (f32 (XSCVSPDPN (XXSLDWI $S, $S, 3)))>;
1836 def : Pat<(f32 (vector_extract v4f32:$S, 1)),
Nemanja Ivanoviceebbcb62016-07-12 12:16:27 +00001837 (f32 (XSCVSPDPN (XXPERMDI $S, $S, 2)))>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001838 def : Pat<(f32 (vector_extract v4f32:$S, 2)),
1839 (f32 (XSCVSPDPN (XXSLDWI $S, $S, 1)))>;
1840 def : Pat<(f32 (vector_extract v4f32:$S, 3)),
1841 (f32 (XSCVSPDPN $S))>;
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001842 def : Pat<(f32 (vector_extract v4f32:$S, i64:$Idx)),
1843 (f32 VectorExtractions.LE_VARIABLE_FLOAT)>;
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001844} // IsLittleEndian, HasP8Vector
1845
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001846// Variable index vector_extract for v2f64 does not require P8Vector
1847let Predicates = [IsLittleEndian, HasVSX] in
1848 def : Pat<(f64 (vector_extract v2f64:$S, i64:$Idx)),
1849 (f64 VectorExtractions.LE_VARIABLE_DOUBLE)>;
1850
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001851let Predicates = [IsLittleEndian, HasDirectMove] in {
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001852 // v16i8 scalar <-> vector conversions (LE)
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001853 def : Pat<(v16i8 (scalar_to_vector i32:$A)),
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001854 (v16i8 (COPY_TO_REGCLASS MovesToVSR.LE_WORD_0, VSRC))>;
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001855 def : Pat<(v8i16 (scalar_to_vector i32:$A)),
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001856 (v8i16 (COPY_TO_REGCLASS MovesToVSR.LE_WORD_0, VSRC))>;
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001857 def : Pat<(v4i32 (scalar_to_vector i32:$A)),
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001858 (v4i32 MovesToVSR.LE_WORD_0)>;
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001859 def : Pat<(v2i64 (scalar_to_vector i64:$A)),
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001860 (v2i64 MovesToVSR.LE_DWORD_0)>;
1861 def : Pat<(i32 (vector_extract v16i8:$S, 0)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001862 (i32 VectorExtractions.LE_BYTE_0)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001863 def : Pat<(i32 (vector_extract v16i8:$S, 1)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001864 (i32 VectorExtractions.LE_BYTE_1)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001865 def : Pat<(i32 (vector_extract v16i8:$S, 2)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001866 (i32 VectorExtractions.LE_BYTE_2)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001867 def : Pat<(i32 (vector_extract v16i8:$S, 3)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001868 (i32 VectorExtractions.LE_BYTE_3)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001869 def : Pat<(i32 (vector_extract v16i8:$S, 4)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001870 (i32 VectorExtractions.LE_BYTE_4)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001871 def : Pat<(i32 (vector_extract v16i8:$S, 5)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001872 (i32 VectorExtractions.LE_BYTE_5)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001873 def : Pat<(i32 (vector_extract v16i8:$S, 6)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001874 (i32 VectorExtractions.LE_BYTE_6)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001875 def : Pat<(i32 (vector_extract v16i8:$S, 7)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001876 (i32 VectorExtractions.LE_BYTE_7)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001877 def : Pat<(i32 (vector_extract v16i8:$S, 8)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001878 (i32 VectorExtractions.LE_BYTE_8)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001879 def : Pat<(i32 (vector_extract v16i8:$S, 9)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001880 (i32 VectorExtractions.LE_BYTE_9)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001881 def : Pat<(i32 (vector_extract v16i8:$S, 10)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001882 (i32 VectorExtractions.LE_BYTE_10)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001883 def : Pat<(i32 (vector_extract v16i8:$S, 11)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001884 (i32 VectorExtractions.LE_BYTE_11)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001885 def : Pat<(i32 (vector_extract v16i8:$S, 12)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001886 (i32 VectorExtractions.LE_BYTE_12)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001887 def : Pat<(i32 (vector_extract v16i8:$S, 13)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001888 (i32 VectorExtractions.LE_BYTE_13)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001889 def : Pat<(i32 (vector_extract v16i8:$S, 14)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001890 (i32 VectorExtractions.LE_BYTE_14)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001891 def : Pat<(i32 (vector_extract v16i8:$S, 15)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001892 (i32 VectorExtractions.LE_BYTE_15)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001893 def : Pat<(i32 (vector_extract v16i8:$S, i64:$Idx)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001894 (i32 VectorExtractions.LE_VARIABLE_BYTE)>;
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +00001895
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001896 // v8i16 scalar <-> vector conversions (LE)
1897 def : Pat<(i32 (vector_extract v8i16:$S, 0)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001898 (i32 VectorExtractions.LE_HALF_0)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001899 def : Pat<(i32 (vector_extract v8i16:$S, 1)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001900 (i32 VectorExtractions.LE_HALF_1)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001901 def : Pat<(i32 (vector_extract v8i16:$S, 2)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001902 (i32 VectorExtractions.LE_HALF_2)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001903 def : Pat<(i32 (vector_extract v8i16:$S, 3)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001904 (i32 VectorExtractions.LE_HALF_3)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001905 def : Pat<(i32 (vector_extract v8i16:$S, 4)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001906 (i32 VectorExtractions.LE_HALF_4)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001907 def : Pat<(i32 (vector_extract v8i16:$S, 5)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001908 (i32 VectorExtractions.LE_HALF_5)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001909 def : Pat<(i32 (vector_extract v8i16:$S, 6)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001910 (i32 VectorExtractions.LE_HALF_6)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001911 def : Pat<(i32 (vector_extract v8i16:$S, 7)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001912 (i32 VectorExtractions.LE_HALF_7)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001913 def : Pat<(i32 (vector_extract v8i16:$S, i64:$Idx)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001914 (i32 VectorExtractions.LE_VARIABLE_HALF)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001915
1916 // v4i32 scalar <-> vector conversions (LE)
1917 def : Pat<(i32 (vector_extract v4i32:$S, 0)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001918 (i32 VectorExtractions.LE_WORD_0)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001919 def : Pat<(i32 (vector_extract v4i32:$S, 1)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001920 (i32 VectorExtractions.LE_WORD_1)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001921 def : Pat<(i32 (vector_extract v4i32:$S, 2)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001922 (i32 VectorExtractions.LE_WORD_2)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001923 def : Pat<(i32 (vector_extract v4i32:$S, 3)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001924 (i32 VectorExtractions.LE_WORD_3)>;
1925 def : Pat<(i32 (vector_extract v4i32:$S, i64:$Idx)),
1926 (i32 VectorExtractions.LE_VARIABLE_WORD)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001927
1928 // v2i64 scalar <-> vector conversions (LE)
1929 def : Pat<(i64 (vector_extract v2i64:$S, 0)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001930 (i64 VectorExtractions.LE_DWORD_0)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001931 def : Pat<(i64 (vector_extract v2i64:$S, 1)),
Nemanja Ivanovicac8d01a2015-12-10 13:35:28 +00001932 (i64 VectorExtractions.LE_DWORD_1)>;
1933 def : Pat<(i64 (vector_extract v2i64:$S, i64:$Idx)),
1934 (i64 VectorExtractions.LE_VARIABLE_DWORD)>;
Nemanja Ivanovicd3896572015-10-09 11:12:18 +00001935} // IsLittleEndian, HasDirectMove
Nemanja Ivanovic89224762015-12-15 14:50:34 +00001936
1937let Predicates = [HasDirectMove, HasVSX] in {
1938// bitconvert f32 -> i32
1939// (convert to 32-bit fp single, shift right 1 word, move to GPR)
1940def : Pat<(i32 (bitconvert f32:$S)),
1941 (i32 (MFVSRWZ (EXTRACT_SUBREG
1942 (XXSLDWI (XSCVDPSPN $S),(XSCVDPSPN $S), 3),
1943 sub_64)))>;
1944// bitconvert i32 -> f32
1945// (move to FPR, shift left 1 word, convert to 64-bit fp single)
1946def : Pat<(f32 (bitconvert i32:$A)),
1947 (f32 (XSCVSPDPN
1948 (XXSLDWI MovesToVSR.LE_WORD_1, MovesToVSR.LE_WORD_1, 1)))>;
1949
1950// bitconvert f64 -> i64
1951// (move to GPR, nothing else needed)
1952def : Pat<(i64 (bitconvert f64:$S)),
1953 (i64 (MFVSRD $S))>;
1954
1955// bitconvert i64 -> f64
1956// (move to FPR, nothing else needed)
1957def : Pat<(f64 (bitconvert i64:$S)),
1958 (f64 (MTVSRD $S))>;
1959}
Kit Barton93612ec2016-02-26 21:11:55 +00001960
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +00001961def AlignValues {
1962 dag F32_TO_BE_WORD1 = (v4f32 (XXSLDWI (XSCVDPSPN $B), (XSCVDPSPN $B), 3));
1963 dag I32_TO_BE_WORD1 = (COPY_TO_REGCLASS (MTVSRWZ $B), VSRC);
1964}
1965
Nemanja Ivanovicd2c3c512016-09-23 13:25:31 +00001966// Materialize a zero-vector of long long
1967def : Pat<(v2i64 immAllZerosV),
1968 (v2i64 (XXLXORz))>;
1969
Kit Barton93612ec2016-02-26 21:11:55 +00001970// The following VSX instructions were introduced in Power ISA 3.0
1971def HasP9Vector : Predicate<"PPCSubTarget->hasP9Vector()">;
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +00001972let AddedComplexity = 400, Predicates = [HasP9Vector] in {
Kit Barton93612ec2016-02-26 21:11:55 +00001973
1974 // [PO VRT XO VRB XO /]
1975 class X_VT5_XO5_VB5<bits<6> opcode, bits<5> xo2, bits<10> xo, string opc,
1976 list<dag> pattern>
1977 : X_RD5_XO5_RS5<opcode, xo2, xo, (outs vrrc:$vT), (ins vrrc:$vB),
1978 !strconcat(opc, " $vT, $vB"), IIC_VecFP, pattern>;
1979
1980 // [PO VRT XO VRB XO RO], Round to Odd version of [PO VRT XO VRB XO /]
1981 class X_VT5_XO5_VB5_Ro<bits<6> opcode, bits<5> xo2, bits<10> xo, string opc,
1982 list<dag> pattern>
1983 : X_VT5_XO5_VB5<opcode, xo2, xo, opc, pattern>, isDOT;
1984
1985 // [PO VRT XO VRB XO /], but the VRB is only used the left 64 bits (or less),
1986 // So we use different operand class for VRB
1987 class X_VT5_XO5_VB5_TyVB<bits<6> opcode, bits<5> xo2, bits<10> xo, string opc,
1988 RegisterOperand vbtype, list<dag> pattern>
1989 : X_RD5_XO5_RS5<opcode, xo2, xo, (outs vrrc:$vT), (ins vbtype:$vB),
1990 !strconcat(opc, " $vT, $vB"), IIC_VecFP, pattern>;
1991
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00001992 let UseVSXReg = 1 in {
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00001993 // [PO T XO B XO BX /]
1994 class XX2_RT5_XO5_XB6<bits<6> opcode, bits<5> xo2, bits<9> xo, string opc,
1995 list<dag> pattern>
1996 : XX2_RD5_XO5_RS6<opcode, xo2, xo, (outs g8rc:$rT), (ins vsfrc:$XB),
1997 !strconcat(opc, " $rT, $XB"), IIC_VecFP, pattern>;
1998
Kit Barton93612ec2016-02-26 21:11:55 +00001999 // [PO T XO B XO BX TX]
2000 class XX2_XT6_XO5_XB6<bits<6> opcode, bits<5> xo2, bits<9> xo, string opc,
2001 RegisterOperand vtype, list<dag> pattern>
2002 : XX2_RD6_XO5_RS6<opcode, xo2, xo, (outs vtype:$XT), (ins vtype:$XB),
2003 !strconcat(opc, " $XT, $XB"), IIC_VecFP, pattern>;
2004
2005 // [PO T A B XO AX BX TX], src and dest register use different operand class
2006 class XX3_XT5_XA5_XB5<bits<6> opcode, bits<8> xo, string opc,
2007 RegisterOperand xty, RegisterOperand aty, RegisterOperand bty,
2008 InstrItinClass itin, list<dag> pattern>
2009 : XX3Form<opcode, xo, (outs xty:$XT), (ins aty:$XA, bty:$XB),
2010 !strconcat(opc, " $XT, $XA, $XB"), itin, pattern>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002011 } // UseVSXReg = 1
Kit Barton93612ec2016-02-26 21:11:55 +00002012
Chuang-Yu Cheng56638482016-03-28 07:38:01 +00002013 // [PO VRT VRA VRB XO /]
2014 class X_VT5_VA5_VB5<bits<6> opcode, bits<10> xo, string opc,
2015 list<dag> pattern>
2016 : XForm_1<opcode, xo, (outs vrrc:$vT), (ins vrrc:$vA, vrrc:$vB),
2017 !strconcat(opc, " $vT, $vA, $vB"), IIC_VecFP, pattern>;
2018
2019 // [PO VRT VRA VRB XO RO], Round to Odd version of [PO VRT VRA VRB XO /]
2020 class X_VT5_VA5_VB5_Ro<bits<6> opcode, bits<10> xo, string opc,
2021 list<dag> pattern>
2022 : X_VT5_VA5_VB5<opcode, xo, opc, pattern>, isDOT;
2023
2024 //===--------------------------------------------------------------------===//
2025 // Quad-Precision Scalar Move Instructions:
2026
2027 // Copy Sign
2028 def XSCPSGNQP : X_VT5_VA5_VB5<63, 100, "xscpsgnqp", []>;
2029
2030 // Absolute/Negative-Absolute/Negate
2031 def XSABSQP : X_VT5_XO5_VB5<63, 0, 804, "xsabsqp" , []>;
2032 def XSNABSQP : X_VT5_XO5_VB5<63, 8, 804, "xsnabsqp", []>;
2033 def XSNEGQP : X_VT5_XO5_VB5<63, 16, 804, "xsnegqp" , []>;
2034
2035 //===--------------------------------------------------------------------===//
2036 // Quad-Precision Scalar Floating-Point Arithmetic Instructions:
2037
2038 // Add/Divide/Multiply/Subtract
2039 def XSADDQP : X_VT5_VA5_VB5 <63, 4, "xsaddqp" , []>;
2040 def XSADDQPO : X_VT5_VA5_VB5_Ro<63, 4, "xsaddqpo", []>;
2041 def XSDIVQP : X_VT5_VA5_VB5 <63, 548, "xsdivqp" , []>;
2042 def XSDIVQPO : X_VT5_VA5_VB5_Ro<63, 548, "xsdivqpo", []>;
2043 def XSMULQP : X_VT5_VA5_VB5 <63, 36, "xsmulqp" , []>;
2044 def XSMULQPO : X_VT5_VA5_VB5_Ro<63, 36, "xsmulqpo", []>;
2045 def XSSUBQP : X_VT5_VA5_VB5 <63, 516, "xssubqp" , []>;
2046 def XSSUBQPO : X_VT5_VA5_VB5_Ro<63, 516, "xssubqpo", []>;
2047
2048 // Square-Root
2049 def XSSQRTQP : X_VT5_XO5_VB5 <63, 27, 804, "xssqrtqp" , []>;
2050 def XSSQRTQPO : X_VT5_XO5_VB5_Ro<63, 27, 804, "xssqrtqpo", []>;
2051
2052 // (Negative) Multiply-{Add/Subtract}
2053 def XSMADDQP : X_VT5_VA5_VB5 <63, 388, "xsmaddqp" , []>;
2054 def XSMADDQPO : X_VT5_VA5_VB5_Ro<63, 388, "xsmaddqpo" , []>;
2055 def XSMSUBQP : X_VT5_VA5_VB5 <63, 420, "xsmsubqp" , []>;
2056 def XSMSUBQPO : X_VT5_VA5_VB5_Ro<63, 420, "xsmsubqpo" , []>;
2057 def XSNMADDQP : X_VT5_VA5_VB5 <63, 452, "xsnmaddqp" , []>;
2058 def XSNMADDQPO: X_VT5_VA5_VB5_Ro<63, 452, "xsnmaddqpo", []>;
2059 def XSNMSUBQP : X_VT5_VA5_VB5 <63, 484, "xsnmsubqp" , []>;
2060 def XSNMSUBQPO: X_VT5_VA5_VB5_Ro<63, 484, "xsnmsubqpo", []>;
2061
Kit Barton93612ec2016-02-26 21:11:55 +00002062 //===--------------------------------------------------------------------===//
2063 // Quad/Double-Precision Compare Instructions:
2064
2065 // [PO BF // VRA VRB XO /]
2066 class X_BF3_VA5_VB5<bits<6> opcode, bits<10> xo, string opc,
2067 list<dag> pattern>
2068 : XForm_17<opcode, xo, (outs crrc:$crD), (ins vrrc:$VA, vrrc:$VB),
2069 !strconcat(opc, " $crD, $VA, $VB"), IIC_FPCompare> {
2070 let Pattern = pattern;
2071 }
2072
2073 // QP Compare Ordered/Unordered
2074 def XSCMPOQP : X_BF3_VA5_VB5<63, 132, "xscmpoqp", []>;
2075 def XSCMPUQP : X_BF3_VA5_VB5<63, 644, "xscmpuqp", []>;
2076
2077 // DP/QP Compare Exponents
2078 def XSCMPEXPDP : XX3Form_1<60, 59,
2079 (outs crrc:$crD), (ins vsfrc:$XA, vsfrc:$XB),
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002080 "xscmpexpdp $crD, $XA, $XB", IIC_FPCompare, []>,
2081 UseVSXReg;
Kit Barton93612ec2016-02-26 21:11:55 +00002082 def XSCMPEXPQP : X_BF3_VA5_VB5<63, 164, "xscmpexpqp", []>;
2083
2084 // DP Compare ==, >=, >, !=
2085 // Use vsrc for XT, because the entire register of XT is set.
2086 // XT.dword[1] = 0x0000_0000_0000_0000
2087 def XSCMPEQDP : XX3_XT5_XA5_XB5<60, 3, "xscmpeqdp", vsrc, vsfrc, vsfrc,
2088 IIC_FPCompare, []>;
2089 def XSCMPGEDP : XX3_XT5_XA5_XB5<60, 19, "xscmpgedp", vsrc, vsfrc, vsfrc,
2090 IIC_FPCompare, []>;
2091 def XSCMPGTDP : XX3_XT5_XA5_XB5<60, 11, "xscmpgtdp", vsrc, vsfrc, vsfrc,
2092 IIC_FPCompare, []>;
2093 def XSCMPNEDP : XX3_XT5_XA5_XB5<60, 27, "xscmpnedp", vsrc, vsfrc, vsfrc,
2094 IIC_FPCompare, []>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002095 let UseVSXReg = 1 in {
Kit Barton93612ec2016-02-26 21:11:55 +00002096 // Vector Compare Not Equal
2097 def XVCMPNEDP : XX3Form_Rc<60, 123,
2098 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
2099 "xvcmpnedp $XT, $XA, $XB", IIC_VecFPCompare, []>;
2100 let Defs = [CR6] in
2101 def XVCMPNEDPo : XX3Form_Rc<60, 123,
2102 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
2103 "xvcmpnedp. $XT, $XA, $XB", IIC_VecFPCompare, []>,
2104 isDOT;
2105 def XVCMPNESP : XX3Form_Rc<60, 91,
2106 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
2107 "xvcmpnesp $XT, $XA, $XB", IIC_VecFPCompare, []>;
2108 let Defs = [CR6] in
2109 def XVCMPNESPo : XX3Form_Rc<60, 91,
2110 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
2111 "xvcmpnesp. $XT, $XA, $XB", IIC_VecFPCompare, []>,
2112 isDOT;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002113 } // UseVSXReg = 1
Kit Barton93612ec2016-02-26 21:11:55 +00002114
2115 //===--------------------------------------------------------------------===//
2116 // Quad-Precision Floating-Point Conversion Instructions:
2117
2118 // Convert DP -> QP
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002119 def XSCVDPQP : X_VT5_XO5_VB5_TyVB<63, 22, 836, "xscvdpqp", vfrc, []>;
Kit Barton93612ec2016-02-26 21:11:55 +00002120
2121 // Round & Convert QP -> DP (dword[1] is set to zero)
2122 def XSCVQPDP : X_VT5_XO5_VB5 <63, 20, 836, "xscvqpdp" , []>;
2123 def XSCVQPDPO : X_VT5_XO5_VB5_Ro<63, 20, 836, "xscvqpdpo", []>;
2124
2125 // Truncate & Convert QP -> (Un)Signed (D)Word (dword[1] is set to zero)
2126 def XSCVQPSDZ : X_VT5_XO5_VB5<63, 25, 836, "xscvqpsdz", []>;
2127 def XSCVQPSWZ : X_VT5_XO5_VB5<63, 9, 836, "xscvqpswz", []>;
2128 def XSCVQPUDZ : X_VT5_XO5_VB5<63, 17, 836, "xscvqpudz", []>;
2129 def XSCVQPUWZ : X_VT5_XO5_VB5<63, 1, 836, "xscvqpuwz", []>;
2130
2131 // Convert (Un)Signed DWord -> QP
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002132 def XSCVSDQP : X_VT5_XO5_VB5_TyVB<63, 10, 836, "xscvsdqp", vfrc, []>;
2133 def XSCVUDQP : X_VT5_XO5_VB5_TyVB<63, 2, 836, "xscvudqp", vfrc, []>;
Kit Barton93612ec2016-02-26 21:11:55 +00002134
Sean Fertilea435e072016-11-14 18:43:59 +00002135 let UseVSXReg = 1 in {
Kit Barton93612ec2016-02-26 21:11:55 +00002136 //===--------------------------------------------------------------------===//
2137 // Round to Floating-Point Integer Instructions
2138
2139 // (Round &) Convert DP <-> HP
2140 // Note! xscvdphp's src and dest register both use the left 64 bits, so we use
2141 // vsfrc for src and dest register. xscvhpdp's src only use the left 16 bits,
2142 // but we still use vsfrc for it.
2143 def XSCVDPHP : XX2_XT6_XO5_XB6<60, 17, 347, "xscvdphp", vsfrc, []>;
2144 def XSCVHPDP : XX2_XT6_XO5_XB6<60, 16, 347, "xscvhpdp", vsfrc, []>;
2145
2146 // Vector HP -> SP
2147 def XVCVHPSP : XX2_XT6_XO5_XB6<60, 24, 475, "xvcvhpsp", vsrc, []>;
Nemanja Ivanovicec4b0c32016-11-11 21:42:01 +00002148 def XVCVSPHP : XX2_XT6_XO5_XB6<60, 25, 475, "xvcvsphp", vsrc,
2149 [(set v4f32:$XT,
2150 (int_ppc_vsx_xvcvsphp v4f32:$XB))]>;
Kit Barton93612ec2016-02-26 21:11:55 +00002151
Sean Fertilea435e072016-11-14 18:43:59 +00002152 } // UseVSXReg = 1
2153
2154 // Pattern for matching Vector HP -> Vector SP intrinsic. Defined as a
2155 // seperate pattern so that it can convert the input register class from
2156 // VRRC(v8i16) to VSRC.
2157 def : Pat<(v4f32 (int_ppc_vsx_xvcvhpsp v8i16:$A)),
2158 (v4f32 (XVCVHPSP (COPY_TO_REGCLASS $A, VSRC)))>;
2159
Kit Barton93612ec2016-02-26 21:11:55 +00002160 class Z23_VT5_R1_VB5_RMC2_EX1<bits<6> opcode, bits<8> xo, bit ex, string opc,
2161 list<dag> pattern>
2162 : Z23Form_1<opcode, xo,
2163 (outs vrrc:$vT), (ins u1imm:$r, vrrc:$vB, u2imm:$rmc),
2164 !strconcat(opc, " $r, $vT, $vB, $rmc"), IIC_VecFP, pattern> {
2165 let RC = ex;
2166 }
2167
2168 // Round to Quad-Precision Integer [with Inexact]
2169 def XSRQPI : Z23_VT5_R1_VB5_RMC2_EX1<63, 5, 0, "xsrqpi" , []>;
2170 def XSRQPIX : Z23_VT5_R1_VB5_RMC2_EX1<63, 5, 1, "xsrqpix", []>;
2171
2172 // Round Quad-Precision to Double-Extended Precision (fp80)
2173 def XSRQPXP : Z23_VT5_R1_VB5_RMC2_EX1<63, 37, 0, "xsrqpxp", []>;
Kit Bartonba532dc2016-03-08 03:49:13 +00002174
2175 //===--------------------------------------------------------------------===//
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002176 // Insert/Extract Instructions
2177
2178 // Insert Exponent DP/QP
2179 // XT NOTE: XT.dword[1] = 0xUUUU_UUUU_UUUU_UUUU
2180 def XSIEXPDP : XX1Form <60, 918, (outs vsrc:$XT), (ins g8rc:$rA, g8rc:$rB),
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002181 "xsiexpdp $XT, $rA, $rB", IIC_VecFP, []>, UseVSXReg;
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002182 // vB NOTE: only vB.dword[0] is used, that's why we don't use
2183 // X_VT5_VA5_VB5 form
2184 def XSIEXPQP : XForm_18<63, 868, (outs vrrc:$vT), (ins vrrc:$vA, vsfrc:$vB),
2185 "xsiexpqp $vT, $vA, $vB", IIC_VecFP, []>;
2186
2187 // Extract Exponent/Significand DP/QP
2188 def XSXEXPDP : XX2_RT5_XO5_XB6<60, 0, 347, "xsxexpdp", []>;
2189 def XSXSIGDP : XX2_RT5_XO5_XB6<60, 1, 347, "xsxsigdp", []>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002190
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002191 def XSXEXPQP : X_VT5_XO5_VB5 <63, 2, 804, "xsxexpqp", []>;
2192 def XSXSIGQP : X_VT5_XO5_VB5 <63, 18, 804, "xsxsigqp", []>;
2193
2194 // Vector Insert Word
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002195 let UseVSXReg = 1 in {
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002196 // XB NOTE: Only XB.dword[1] is used, but we use vsrc on XB.
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +00002197 def XXINSERTW :
2198 XX2_RD6_UIM5_RS6<60, 181, (outs vsrc:$XT),
2199 (ins vsrc:$XTi, vsrc:$XB, u4imm:$UIM),
2200 "xxinsertw $XT, $XB, $UIM", IIC_VecFP,
2201 [(set v4i32:$XT, (PPCxxinsert v4i32:$XTi, v4i32:$XB,
2202 imm32SExt16:$UIM))]>,
2203 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">;
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002204
2205 // Vector Extract Unsigned Word
2206 def XXEXTRACTUW : XX2_RD6_UIM5_RS6<60, 165,
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +00002207 (outs vsfrc:$XT), (ins vsrc:$XB, u4imm:$UIMM),
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002208 "xxextractuw $XT, $XB, $UIMM", IIC_VecFP, []>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002209 } // UseVSXReg = 1
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002210
2211 // Vector Insert Exponent DP/SP
2212 def XVIEXPDP : XX3_XT5_XA5_XB5<60, 248, "xviexpdp", vsrc, vsrc, vsrc,
Nemanja Ivanovic0f459982016-10-26 19:03:40 +00002213 IIC_VecFP, [(set v2f64: $XT,(int_ppc_vsx_xviexpdp v2i64:$XA, v2i64:$XB))]>;
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002214 def XVIEXPSP : XX3_XT5_XA5_XB5<60, 216, "xviexpsp", vsrc, vsrc, vsrc,
Nemanja Ivanovic0f459982016-10-26 19:03:40 +00002215 IIC_VecFP, [(set v4f32: $XT,(int_ppc_vsx_xviexpsp v4i32:$XA, v4i32:$XB))]>;
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002216
2217 // Vector Extract Exponent/Significand DP/SP
Sean Fertileadda5b22016-11-14 14:42:37 +00002218 def XVXEXPDP : XX2_XT6_XO5_XB6<60, 0, 475, "xvxexpdp", vsrc,
2219 [(set v2i64: $XT,
2220 (int_ppc_vsx_xvxexpdp v2f64:$XB))]>;
2221 def XVXEXPSP : XX2_XT6_XO5_XB6<60, 8, 475, "xvxexpsp", vsrc,
2222 [(set v4i32: $XT,
2223 (int_ppc_vsx_xvxexpsp v4f32:$XB))]>;
2224 def XVXSIGDP : XX2_XT6_XO5_XB6<60, 1, 475, "xvxsigdp", vsrc,
2225 [(set v2i64: $XT,
2226 (int_ppc_vsx_xvxsigdp v2f64:$XB))]>;
2227 def XVXSIGSP : XX2_XT6_XO5_XB6<60, 9, 475, "xvxsigsp", vsrc,
2228 [(set v4i32: $XT,
2229 (int_ppc_vsx_xvxsigsp v4f32:$XB))]>;
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002230
2231 //===--------------------------------------------------------------------===//
2232
2233 // Test Data Class SP/DP/QP
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002234 let UseVSXReg = 1 in {
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002235 def XSTSTDCSP : XX2_BF3_DCMX7_RS6<60, 298,
2236 (outs crrc:$BF), (ins u7imm:$DCMX, vsfrc:$XB),
2237 "xststdcsp $BF, $XB, $DCMX", IIC_VecFP, []>;
2238 def XSTSTDCDP : XX2_BF3_DCMX7_RS6<60, 362,
2239 (outs crrc:$BF), (ins u7imm:$DCMX, vsfrc:$XB),
2240 "xststdcdp $BF, $XB, $DCMX", IIC_VecFP, []>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002241 } // UseVSXReg = 1
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002242 def XSTSTDCQP : X_BF3_DCMX7_RS5 <63, 708,
2243 (outs crrc:$BF), (ins u7imm:$DCMX, vrrc:$vB),
2244 "xststdcqp $BF, $vB, $DCMX", IIC_VecFP, []>;
2245
2246 // Vector Test Data Class SP/DP
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002247 let UseVSXReg = 1 in {
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002248 def XVTSTDCSP : XX2_RD6_DCMX7_RS6<60, 13, 5,
2249 (outs vsrc:$XT), (ins u7imm:$DCMX, vsrc:$XB),
Sean Fertileadda5b22016-11-14 14:42:37 +00002250 "xvtstdcsp $XT, $XB, $DCMX", IIC_VecFP,
2251 [(set v4i32: $XT,
2252 (int_ppc_vsx_xvtstdcsp v4f32:$XB, imm:$DCMX))]>;
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002253 def XVTSTDCDP : XX2_RD6_DCMX7_RS6<60, 15, 5,
2254 (outs vsrc:$XT), (ins u7imm:$DCMX, vsrc:$XB),
Sean Fertileadda5b22016-11-14 14:42:37 +00002255 "xvtstdcdp $XT, $XB, $DCMX", IIC_VecFP,
2256 [(set v2i64: $XT,
2257 (int_ppc_vsx_xvtstdcdp v2f64:$XB, imm:$DCMX))]>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002258 } // UseVSXReg = 1
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002259
2260 //===--------------------------------------------------------------------===//
2261
2262 // Maximum/Minimum Type-C/Type-J DP
2263 // XT.dword[1] = 0xUUUU_UUUU_UUUU_UUUU, so we use vsrc for XT
2264 def XSMAXCDP : XX3_XT5_XA5_XB5<60, 128, "xsmaxcdp", vsrc, vsfrc, vsfrc,
2265 IIC_VecFP, []>;
2266 def XSMAXJDP : XX3_XT5_XA5_XB5<60, 144, "xsmaxjdp", vsrc, vsfrc, vsfrc,
2267 IIC_VecFP, []>;
2268 def XSMINCDP : XX3_XT5_XA5_XB5<60, 136, "xsmincdp", vsrc, vsfrc, vsfrc,
2269 IIC_VecFP, []>;
2270 def XSMINJDP : XX3_XT5_XA5_XB5<60, 152, "xsminjdp", vsrc, vsfrc, vsfrc,
2271 IIC_VecFP, []>;
2272
2273 //===--------------------------------------------------------------------===//
2274
2275 // Vector Byte-Reverse H/W/D/Q Word
2276 def XXBRH : XX2_XT6_XO5_XB6<60, 7, 475, "xxbrh", vsrc, []>;
2277 def XXBRW : XX2_XT6_XO5_XB6<60, 15, 475, "xxbrw", vsrc, []>;
2278 def XXBRD : XX2_XT6_XO5_XB6<60, 23, 475, "xxbrd", vsrc, []>;
2279 def XXBRQ : XX2_XT6_XO5_XB6<60, 31, 475, "xxbrq", vsrc, []>;
2280
2281 // Vector Permute
2282 def XXPERM : XX3_XT5_XA5_XB5<60, 26, "xxperm" , vsrc, vsrc, vsrc,
2283 IIC_VecPerm, []>;
2284 def XXPERMR : XX3_XT5_XA5_XB5<60, 58, "xxpermr", vsrc, vsrc, vsrc,
2285 IIC_VecPerm, []>;
2286
2287 // Vector Splat Immediate Byte
2288 def XXSPLTIB : X_RD6_IMM8<60, 360, (outs vsrc:$XT), (ins u8imm:$IMM8),
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002289 "xxspltib $XT, $IMM8", IIC_VecPerm, []>, UseVSXReg;
Chuang-Yu Cheng80722712016-03-28 08:34:28 +00002290
2291 //===--------------------------------------------------------------------===//
Kit Bartonba532dc2016-03-08 03:49:13 +00002292 // Vector/Scalar Load/Store Instructions
2293
Nemanja Ivanovic6354d232016-10-04 11:25:52 +00002294 // When adding new D-Form loads/stores, be sure to update the ImmToIdxMap in
2295 // PPCRegisterInfo::PPCRegisterInfo and maybe save yourself some debugging.
Kit Bartonba532dc2016-03-08 03:49:13 +00002296 let mayLoad = 1 in {
2297 // Load Vector
2298 def LXV : DQ_RD6_RS5_DQ12<61, 1, (outs vsrc:$XT), (ins memrix16:$src),
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002299 "lxv $XT, $src", IIC_LdStLFD, []>, UseVSXReg;
Kit Bartonba532dc2016-03-08 03:49:13 +00002300 // Load DWord
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002301 def LXSD : DSForm_1<57, 2, (outs vfrc:$vD), (ins memrix:$src),
Kit Bartonba532dc2016-03-08 03:49:13 +00002302 "lxsd $vD, $src", IIC_LdStLFD, []>;
2303 // Load SP from src, convert it to DP, and place in dword[0]
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002304 def LXSSP : DSForm_1<57, 3, (outs vfrc:$vD), (ins memrix:$src),
Kit Bartonba532dc2016-03-08 03:49:13 +00002305 "lxssp $vD, $src", IIC_LdStLFD, []>;
2306
2307 // [PO T RA RB XO TX] almost equal to [PO S RA RB XO SX], but has different
2308 // "out" and "in" dag
2309 class X_XT6_RA5_RB5<bits<6> opcode, bits<10> xo, string opc,
2310 RegisterOperand vtype, list<dag> pattern>
2311 : XX1Form<opcode, xo, (outs vtype:$XT), (ins memrr:$src),
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002312 !strconcat(opc, " $XT, $src"), IIC_LdStLFD, pattern>, UseVSXReg;
Kit Bartonba532dc2016-03-08 03:49:13 +00002313
2314 // Load as Integer Byte/Halfword & Zero Indexed
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002315 def LXSIBZX : X_XT6_RA5_RB5<31, 781, "lxsibzx", vsfrc,
2316 [(set f64:$XT, (PPClxsizx xoaddr:$src, 1))]>;
2317 def LXSIHZX : X_XT6_RA5_RB5<31, 813, "lxsihzx", vsfrc,
2318 [(set f64:$XT, (PPClxsizx xoaddr:$src, 2))]>;
Kit Bartonba532dc2016-03-08 03:49:13 +00002319
2320 // Load Vector Halfword*8/Byte*16 Indexed
2321 def LXVH8X : X_XT6_RA5_RB5<31, 812, "lxvh8x" , vsrc, []>;
2322 def LXVB16X : X_XT6_RA5_RB5<31, 876, "lxvb16x", vsrc, []>;
2323
2324 // Load Vector Indexed
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +00002325 def LXVX : X_XT6_RA5_RB5<31, 268, "lxvx" , vsrc,
2326 [(set v2f64:$XT, (load xoaddr:$src))]>;
Kit Bartonba532dc2016-03-08 03:49:13 +00002327
2328 // Load Vector (Left-justified) with Length
2329 def LXVL : X_XT6_RA5_RB5<31, 269, "lxvl" , vsrc, []>;
2330 def LXVLL : X_XT6_RA5_RB5<31, 301, "lxvll" , vsrc, []>;
2331
2332 // Load Vector Word & Splat Indexed
2333 def LXVWSX : X_XT6_RA5_RB5<31, 364, "lxvwsx" , vsrc, []>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002334 } // mayLoad
Kit Bartonba532dc2016-03-08 03:49:13 +00002335
Nemanja Ivanovic6354d232016-10-04 11:25:52 +00002336 // When adding new D-Form loads/stores, be sure to update the ImmToIdxMap in
2337 // PPCRegisterInfo::PPCRegisterInfo and maybe save yourself some debugging.
Kit Bartonba532dc2016-03-08 03:49:13 +00002338 let mayStore = 1 in {
2339 // Store Vector
2340 def STXV : DQ_RD6_RS5_DQ12<61, 5, (outs), (ins vsrc:$XT, memrix16:$dst),
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002341 "stxv $XT, $dst", IIC_LdStSTFD, []>, UseVSXReg;
Kit Bartonba532dc2016-03-08 03:49:13 +00002342 // Store DWord
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002343 def STXSD : DSForm_1<61, 2, (outs), (ins vfrc:$vS, memrix:$dst),
Kit Bartonba532dc2016-03-08 03:49:13 +00002344 "stxsd $vS, $dst", IIC_LdStSTFD, []>;
2345 // Convert DP of dword[0] to SP, and Store to dst
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002346 def STXSSP : DSForm_1<61, 3, (outs), (ins vfrc:$vS, memrix:$dst),
Kit Bartonba532dc2016-03-08 03:49:13 +00002347 "stxssp $vS, $dst", IIC_LdStSTFD, []>;
2348
2349 // [PO S RA RB XO SX]
2350 class X_XS6_RA5_RB5<bits<6> opcode, bits<10> xo, string opc,
2351 RegisterOperand vtype, list<dag> pattern>
2352 : XX1Form<opcode, xo, (outs), (ins vtype:$XT, memrr:$dst),
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002353 !strconcat(opc, " $XT, $dst"), IIC_LdStSTFD, pattern>, UseVSXReg;
Kit Bartonba532dc2016-03-08 03:49:13 +00002354
2355 // Store as Integer Byte/Halfword Indexed
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002356 def STXSIBX : X_XS6_RA5_RB5<31, 909, "stxsibx" , vsfrc,
2357 [(PPCstxsix f64:$XT, xoaddr:$dst, 1)]>;
2358 def STXSIHX : X_XS6_RA5_RB5<31, 941, "stxsihx" , vsfrc,
2359 [(PPCstxsix f64:$XT, xoaddr:$dst, 2)]>;
2360 let isCodeGenOnly = 1 in {
2361 def STXSIBXv : X_XS6_RA5_RB5<31, 909, "stxsibx" , vrrc, []>;
2362 def STXSIHXv : X_XS6_RA5_RB5<31, 941, "stxsihx" , vrrc, []>;
2363 }
Kit Bartonba532dc2016-03-08 03:49:13 +00002364
2365 // Store Vector Halfword*8/Byte*16 Indexed
2366 def STXVH8X : X_XS6_RA5_RB5<31, 940, "stxvh8x" , vsrc, []>;
2367 def STXVB16X : X_XS6_RA5_RB5<31, 1004, "stxvb16x", vsrc, []>;
2368
2369 // Store Vector Indexed
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +00002370 def STXVX : X_XS6_RA5_RB5<31, 396, "stxvx" , vsrc,
2371 [(store v2f64:$XT, xoaddr:$dst)]>;
Kit Bartonba532dc2016-03-08 03:49:13 +00002372
2373 // Store Vector (Left-justified) with Length
2374 def STXVL : X_XS6_RA5_RB5<31, 397, "stxvl" , vsrc, []>;
2375 def STXVLL : X_XS6_RA5_RB5<31, 429, "stxvll" , vsrc, []>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002376 } // mayStore
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +00002377
2378 // Patterns for which instructions from ISA 3.0 are a better match
2379 let Predicates = [IsLittleEndian, HasP9Vector] in {
2380 def : Pat<(f32 (PPCfcfidus (PPCmtvsrz (i32 (extractelt v4i32:$A, 0))))),
2381 (f32 (XSCVUXDSP (XXEXTRACTUW $A, 12)))>;
2382 def : Pat<(f32 (PPCfcfidus (PPCmtvsrz (i32 (extractelt v4i32:$A, 1))))),
2383 (f32 (XSCVUXDSP (XXEXTRACTUW $A, 8)))>;
2384 def : Pat<(f32 (PPCfcfidus (PPCmtvsrz (i32 (extractelt v4i32:$A, 2))))),
2385 (f32 (XSCVUXDSP (XXEXTRACTUW $A, 4)))>;
2386 def : Pat<(f32 (PPCfcfidus (PPCmtvsrz (i32 (extractelt v4i32:$A, 3))))),
2387 (f32 (XSCVUXDSP (XXEXTRACTUW $A, 0)))>;
2388 def : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 0)),
2389 (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 12))>;
2390 def : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 1)),
2391 (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 8))>;
2392 def : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 2)),
2393 (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 4))>;
2394 def : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 3)),
2395 (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 0))>;
2396 def : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 0)),
2397 (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 12))>;
2398 def : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 1)),
2399 (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 8))>;
2400 def : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 2)),
2401 (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 4))>;
2402 def : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 3)),
2403 (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 0))>;
2404 } // IsLittleEndian, HasP9Vector
2405
2406 let Predicates = [IsBigEndian, HasP9Vector] in {
2407 def : Pat<(f32 (PPCfcfidus (PPCmtvsrz (i32 (extractelt v4i32:$A, 0))))),
2408 (f32 (XSCVUXDSP (XXEXTRACTUW $A, 0)))>;
2409 def : Pat<(f32 (PPCfcfidus (PPCmtvsrz (i32 (extractelt v4i32:$A, 1))))),
2410 (f32 (XSCVUXDSP (XXEXTRACTUW $A, 4)))>;
2411 def : Pat<(f32 (PPCfcfidus (PPCmtvsrz (i32 (extractelt v4i32:$A, 2))))),
2412 (f32 (XSCVUXDSP (XXEXTRACTUW $A, 8)))>;
2413 def : Pat<(f32 (PPCfcfidus (PPCmtvsrz (i32 (extractelt v4i32:$A, 3))))),
2414 (f32 (XSCVUXDSP (XXEXTRACTUW $A, 12)))>;
2415 def : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 0)),
2416 (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 0))>;
2417 def : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 1)),
2418 (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 4))>;
2419 def : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 2)),
2420 (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 8))>;
2421 def : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 3)),
2422 (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 12))>;
2423 def : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 0)),
2424 (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 0))>;
2425 def : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 1)),
2426 (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 4))>;
2427 def : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 2)),
2428 (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 8))>;
2429 def : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 3)),
2430 (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 12))>;
2431 } // IsLittleEndian, HasP9Vector
Nemanja Ivanovic6e7879c2016-09-22 09:52:19 +00002432
2433 def : Pat<(v2f64 (load xoaddr:$src)), (LXVX xoaddr:$src)>;
2434 def : Pat<(v2i64 (load xoaddr:$src)), (LXVX xoaddr:$src)>;
2435 def : Pat<(v4f32 (load xoaddr:$src)), (LXVX xoaddr:$src)>;
2436 def : Pat<(v4i32 (load xoaddr:$src)), (LXVX xoaddr:$src)>;
2437 def : Pat<(v4i32 (int_ppc_vsx_lxvw4x xoaddr:$src)), (LXVX xoaddr:$src)>;
2438 def : Pat<(v2f64 (int_ppc_vsx_lxvd2x xoaddr:$src)), (LXVX xoaddr:$src)>;
2439 def : Pat<(store v2f64:$rS, xoaddr:$dst), (STXVX $rS, xoaddr:$dst)>;
2440 def : Pat<(store v2i64:$rS, xoaddr:$dst), (STXVX $rS, xoaddr:$dst)>;
2441 def : Pat<(store v4f32:$rS, xoaddr:$dst), (STXVX $rS, xoaddr:$dst)>;
2442 def : Pat<(store v4i32:$rS, xoaddr:$dst), (STXVX $rS, xoaddr:$dst)>;
2443 def : Pat<(int_ppc_vsx_stxvw4x v4i32:$rS, xoaddr:$dst),
2444 (STXVX $rS, xoaddr:$dst)>;
2445 def : Pat<(int_ppc_vsx_stxvd2x v2f64:$rS, xoaddr:$dst),
2446 (STXVX $rS, xoaddr:$dst)>;
Nemanja Ivanovicd2c3c512016-09-23 13:25:31 +00002447
2448 def : Pat<(v4i32 (scalar_to_vector (i32 (load xoaddr:$src)))),
2449 (v4i32 (LXVWSX xoaddr:$src))>;
2450 def : Pat<(v4f32 (scalar_to_vector (f32 (load xoaddr:$src)))),
2451 (v4f32 (LXVWSX xoaddr:$src))>;
2452 def : Pat<(v4i32 (build_vector i32:$A, i32:$A, i32:$A, i32:$A)),
2453 (v4i32 (MTVSRWS $A))>;
2454 def : Pat<(v16i8 (build_vector immSExt8:$A, immSExt8:$A, immSExt8:$A,
2455 immSExt8:$A, immSExt8:$A, immSExt8:$A,
2456 immSExt8:$A, immSExt8:$A, immSExt8:$A,
2457 immSExt8:$A, immSExt8:$A, immSExt8:$A,
2458 immSExt8:$A, immSExt8:$A, immSExt8:$A,
2459 immSExt8:$A)),
2460 (v16i8 (COPY_TO_REGCLASS (XXSPLTIB imm:$A), VSRC))>;
2461 def : Pat<(v16i8 immAllOnesV),
2462 (v16i8 (COPY_TO_REGCLASS (XXSPLTIB 255), VSRC))>;
2463 def : Pat<(v8i16 immAllOnesV),
2464 (v8i16 (COPY_TO_REGCLASS (XXSPLTIB 255), VSRC))>;
2465 def : Pat<(v4i32 immAllOnesV),
2466 (v4i32 (XXSPLTIB 255))>;
2467 def : Pat<(v2i64 immAllOnesV),
2468 (v2i64 (XXSPLTIB 255))>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00002469
2470 // Build vectors from i8 loads
2471 def : Pat<(v16i8 (scalar_to_vector ScalarLoads.Li8)),
2472 (v16i8 (VSPLTBs 7, (LXSIBZX xoaddr:$src)))>;
2473 def : Pat<(v8i16 (scalar_to_vector ScalarLoads.ZELi8)),
2474 (v8i16 (VSPLTHs 3, (LXSIBZX xoaddr:$src)))>;
2475 def : Pat<(v4i32 (scalar_to_vector ScalarLoads.ZELi8)),
2476 (v4i32 (XXSPLTWs (LXSIBZX xoaddr:$src), 1))>;
2477 def : Pat<(v2i64 (scalar_to_vector ScalarLoads.ZELi8i64)),
2478 (v2i64 (XXPERMDIs (LXSIBZX xoaddr:$src), 0))>;
2479 def : Pat<(v4i32 (scalar_to_vector ScalarLoads.SELi8)),
2480 (v4i32 (XXSPLTWs (VEXTSB2Ws (LXSIBZX xoaddr:$src)), 1))>;
2481 def : Pat<(v2i64 (scalar_to_vector ScalarLoads.SELi8i64)),
2482 (v2i64 (XXPERMDIs (VEXTSB2Ds (LXSIBZX xoaddr:$src)), 0))>;
2483
2484 // Build vectors from i16 loads
2485 def : Pat<(v8i16 (scalar_to_vector ScalarLoads.Li16)),
2486 (v8i16 (VSPLTHs 3, (LXSIHZX xoaddr:$src)))>;
2487 def : Pat<(v4i32 (scalar_to_vector ScalarLoads.ZELi16)),
2488 (v4i32 (XXSPLTWs (LXSIHZX xoaddr:$src), 1))>;
2489 def : Pat<(v2i64 (scalar_to_vector ScalarLoads.ZELi16i64)),
2490 (v2i64 (XXPERMDIs (LXSIHZX xoaddr:$src), 0))>;
2491 def : Pat<(v4i32 (scalar_to_vector ScalarLoads.SELi16)),
2492 (v4i32 (XXSPLTWs (VEXTSH2Ws (LXSIHZX xoaddr:$src)), 1))>;
2493 def : Pat<(v2i64 (scalar_to_vector ScalarLoads.SELi16i64)),
2494 (v2i64 (XXPERMDIs (VEXTSH2Ds (LXSIHZX xoaddr:$src)), 0))>;
2495
2496 let Predicates = [IsBigEndian, HasP9Vector] in {
2497 // Scalar stores of i8
2498 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 0)), xoaddr:$dst),
2499 (STXSIBXv (VSLDOI $S, $S, 9), xoaddr:$dst)>;
2500 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 1)), xoaddr:$dst),
2501 (STXSIBXv (VSLDOI $S, $S, 10), xoaddr:$dst)>;
2502 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 2)), xoaddr:$dst),
2503 (STXSIBXv (VSLDOI $S, $S, 11), xoaddr:$dst)>;
2504 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 3)), xoaddr:$dst),
2505 (STXSIBXv (VSLDOI $S, $S, 12), xoaddr:$dst)>;
2506 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 4)), xoaddr:$dst),
2507 (STXSIBXv (VSLDOI $S, $S, 13), xoaddr:$dst)>;
2508 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 5)), xoaddr:$dst),
2509 (STXSIBXv (VSLDOI $S, $S, 14), xoaddr:$dst)>;
2510 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 6)), xoaddr:$dst),
2511 (STXSIBXv (VSLDOI $S, $S, 15), xoaddr:$dst)>;
2512 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 7)), xoaddr:$dst),
2513 (STXSIBXv $S, xoaddr:$dst)>;
2514 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 8)), xoaddr:$dst),
2515 (STXSIBXv (VSLDOI $S, $S, 1), xoaddr:$dst)>;
2516 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 9)), xoaddr:$dst),
2517 (STXSIBXv (VSLDOI $S, $S, 2), xoaddr:$dst)>;
2518 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 10)), xoaddr:$dst),
2519 (STXSIBXv (VSLDOI $S, $S, 3), xoaddr:$dst)>;
2520 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 11)), xoaddr:$dst),
2521 (STXSIBXv (VSLDOI $S, $S, 4), xoaddr:$dst)>;
2522 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 12)), xoaddr:$dst),
2523 (STXSIBXv (VSLDOI $S, $S, 5), xoaddr:$dst)>;
2524 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 13)), xoaddr:$dst),
2525 (STXSIBXv (VSLDOI $S, $S, 6), xoaddr:$dst)>;
2526 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 14)), xoaddr:$dst),
2527 (STXSIBXv (VSLDOI $S, $S, 7), xoaddr:$dst)>;
2528 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 15)), xoaddr:$dst),
2529 (STXSIBXv (VSLDOI $S, $S, 8), xoaddr:$dst)>;
2530
2531 // Scalar stores of i16
2532 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 0)), xoaddr:$dst),
2533 (STXSIHXv (VSLDOI $S, $S, 10), xoaddr:$dst)>;
2534 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 1)), xoaddr:$dst),
2535 (STXSIHXv (VSLDOI $S, $S, 12), xoaddr:$dst)>;
2536 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 2)), xoaddr:$dst),
2537 (STXSIHXv (VSLDOI $S, $S, 14), xoaddr:$dst)>;
2538 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 3)), xoaddr:$dst),
2539 (STXSIHXv $S, xoaddr:$dst)>;
2540 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 4)), xoaddr:$dst),
2541 (STXSIHXv (VSLDOI $S, $S, 2), xoaddr:$dst)>;
2542 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 5)), xoaddr:$dst),
2543 (STXSIHXv (VSLDOI $S, $S, 4), xoaddr:$dst)>;
2544 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 6)), xoaddr:$dst),
2545 (STXSIHXv (VSLDOI $S, $S, 6), xoaddr:$dst)>;
2546 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 7)), xoaddr:$dst),
2547 (STXSIHXv (VSLDOI $S, $S, 8), xoaddr:$dst)>;
2548 } // IsBigEndian, HasP9Vector
2549
2550 let Predicates = [IsLittleEndian, HasP9Vector] in {
2551 // Scalar stores of i8
2552 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 0)), xoaddr:$dst),
2553 (STXSIBXv (VSLDOI $S, $S, 8), xoaddr:$dst)>;
2554 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 1)), xoaddr:$dst),
2555 (STXSIBXv (VSLDOI $S, $S, 7), xoaddr:$dst)>;
2556 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 2)), xoaddr:$dst),
2557 (STXSIBXv (VSLDOI $S, $S, 6), xoaddr:$dst)>;
2558 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 3)), xoaddr:$dst),
2559 (STXSIBXv (VSLDOI $S, $S, 5), xoaddr:$dst)>;
2560 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 4)), xoaddr:$dst),
2561 (STXSIBXv (VSLDOI $S, $S, 4), xoaddr:$dst)>;
2562 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 5)), xoaddr:$dst),
2563 (STXSIBXv (VSLDOI $S, $S, 3), xoaddr:$dst)>;
2564 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 6)), xoaddr:$dst),
2565 (STXSIBXv (VSLDOI $S, $S, 2), xoaddr:$dst)>;
2566 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 7)), xoaddr:$dst),
2567 (STXSIBXv (VSLDOI $S, $S, 1), xoaddr:$dst)>;
2568 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 8)), xoaddr:$dst),
2569 (STXSIBXv $S, xoaddr:$dst)>;
2570 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 9)), xoaddr:$dst),
2571 (STXSIBXv (VSLDOI $S, $S, 15), xoaddr:$dst)>;
2572 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 10)), xoaddr:$dst),
2573 (STXSIBXv (VSLDOI $S, $S, 14), xoaddr:$dst)>;
2574 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 11)), xoaddr:$dst),
2575 (STXSIBXv (VSLDOI $S, $S, 13), xoaddr:$dst)>;
2576 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 12)), xoaddr:$dst),
2577 (STXSIBXv (VSLDOI $S, $S, 12), xoaddr:$dst)>;
2578 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 13)), xoaddr:$dst),
2579 (STXSIBXv (VSLDOI $S, $S, 11), xoaddr:$dst)>;
2580 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 14)), xoaddr:$dst),
2581 (STXSIBXv (VSLDOI $S, $S, 10), xoaddr:$dst)>;
2582 def : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 15)), xoaddr:$dst),
2583 (STXSIBXv (VSLDOI $S, $S, 9), xoaddr:$dst)>;
2584
2585 // Scalar stores of i16
2586 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 0)), xoaddr:$dst),
2587 (STXSIHXv (VSLDOI $S, $S, 8), xoaddr:$dst)>;
2588 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 1)), xoaddr:$dst),
2589 (STXSIHXv (VSLDOI $S, $S, 6), xoaddr:$dst)>;
2590 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 2)), xoaddr:$dst),
2591 (STXSIHXv (VSLDOI $S, $S, 4), xoaddr:$dst)>;
2592 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 3)), xoaddr:$dst),
2593 (STXSIHXv (VSLDOI $S, $S, 2), xoaddr:$dst)>;
2594 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 4)), xoaddr:$dst),
2595 (STXSIHXv $S, xoaddr:$dst)>;
2596 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 5)), xoaddr:$dst),
2597 (STXSIHXv (VSLDOI $S, $S, 14), xoaddr:$dst)>;
2598 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 6)), xoaddr:$dst),
2599 (STXSIHXv (VSLDOI $S, $S, 12), xoaddr:$dst)>;
2600 def : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 7)), xoaddr:$dst),
2601 (STXSIHXv (VSLDOI $S, $S, 10), xoaddr:$dst)>;
2602 } // IsLittleEndian, HasP9Vector
2603
2604 // Vector sign extensions
2605 def : Pat<(f64 (PPCVexts f64:$A, 1)),
2606 (f64 (COPY_TO_REGCLASS (VEXTSB2Ds $A), VSFRC))>;
2607 def : Pat<(f64 (PPCVexts f64:$A, 2)),
2608 (f64 (COPY_TO_REGCLASS (VEXTSH2Ds $A), VSFRC))>;
Nemanja Ivanovic6354d232016-10-04 11:25:52 +00002609 let isPseudo = 1 in {
2610 def DFLOADf32 : Pseudo<(outs vssrc:$XT), (ins memrix:$src),
2611 "#DFLOADf32",
2612 [(set f32:$XT, (load iaddr:$src))]>;
2613 def DFLOADf64 : Pseudo<(outs vsfrc:$XT), (ins memrix:$src),
2614 "#DFLOADf64",
2615 [(set f64:$XT, (load iaddr:$src))]>;
2616 def DFSTOREf32 : Pseudo<(outs), (ins vssrc:$XT, memrix:$dst),
2617 "#DFSTOREf32",
2618 [(store f32:$XT, iaddr:$dst)]>;
2619 def DFSTOREf64 : Pseudo<(outs), (ins vsfrc:$XT, memrix:$dst),
2620 "#DFSTOREf64",
2621 [(store f64:$XT, iaddr:$dst)]>;
2622 }
2623 def : Pat<(f64 (extloadf32 iaddr:$src)),
2624 (COPY_TO_REGCLASS (DFLOADf32 iaddr:$src), VSFRC)>;
Nemanja Ivanovicb43bb612016-07-12 21:00:10 +00002625} // end HasP9Vector, AddedComplexity
Nemanja Ivanovicd2c3c512016-09-23 13:25:31 +00002626
2627let Predicates = [IsISA3_0, HasDirectMove, IsLittleEndian] in {
2628def : Pat<(v2i64 (build_vector i64:$rA, i64:$rB)),
2629 (v2i64 (MTVSRDD $rB, $rA))>;
2630def : Pat<(i64 (extractelt v2i64:$A, 0)),
2631 (i64 (MFVSRLD $A))>;
2632}
2633
2634let Predicates = [IsISA3_0, HasDirectMove, IsBigEndian] in {
2635def : Pat<(v2i64 (build_vector i64:$rB, i64:$rA)),
2636 (v2i64 (MTVSRDD $rB, $rA))>;
2637def : Pat<(i64 (extractelt v2i64:$A, 1)),
2638 (i64 (MFVSRLD $A))>;
2639}