blob: 5a88ea7df787f5db54167fe0deb8e4816230f2ba [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrInfo.td - SI Instruction Infos -------------*- tablegen -*--===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Tom Stellard94d2e992014-10-07 23:51:34 +000010class vop {
11 field bits<9> SI3;
12}
13
Tom Stellard0aec5872014-10-07 23:51:39 +000014class vopc <bits<8> si> : vop {
15 field bits<8> SI = si;
16
17 field bits<9> SI3 = {0, si{7-0}};
18}
19
Tom Stellard94d2e992014-10-07 23:51:34 +000020class vop1 <bits<8> si> : vop {
21 field bits<8> SI = si;
22
23 field bits<9> SI3 = {1, 1, si{6-0}};
24}
25
Tom Stellardbec5a242014-10-07 23:51:38 +000026class vop2 <bits<6> si> : vop {
27 field bits<6> SI = si;
28
29 field bits<9> SI3 = {1, 0, 0, si{5-0}};
30}
31
Tom Stellard845bb3c2014-10-07 23:51:41 +000032class vop3 <bits<9> si> : vop {
33 field bits<9> SI3 = si;
34}
35
Tom Stellardc721a232014-05-16 20:56:47 +000036// Execpt for the NONE field, this must be kept in sync with the SISubtarget enum
37// in AMDGPUMCInstLower.h
38def SISubtarget {
39 int NONE = -1;
40 int SI = 0;
41}
42
Tom Stellard75aadc22012-12-11 21:25:42 +000043//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000044// SI DAG Nodes
45//===----------------------------------------------------------------------===//
46
Tom Stellard9fa17912013-08-14 23:24:45 +000047def SIload_constant : SDNode<"AMDGPUISD::LOAD_CONSTANT",
Tom Stellard868fd922014-04-17 21:00:11 +000048 SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i32>]>,
Tom Stellard9fa17912013-08-14 23:24:45 +000049 [SDNPMayLoad, SDNPMemOperand]
50>;
51
Tom Stellardafcf12f2013-09-12 02:55:14 +000052def SItbuffer_store : SDNode<"AMDGPUISD::TBUFFER_STORE_FORMAT",
53 SDTypeProfile<0, 13,
Tom Stellard868fd922014-04-17 21:00:11 +000054 [SDTCisVT<0, v4i32>, // rsrc(SGPR)
Tom Stellardafcf12f2013-09-12 02:55:14 +000055 SDTCisVT<1, iAny>, // vdata(VGPR)
56 SDTCisVT<2, i32>, // num_channels(imm)
57 SDTCisVT<3, i32>, // vaddr(VGPR)
58 SDTCisVT<4, i32>, // soffset(SGPR)
59 SDTCisVT<5, i32>, // inst_offset(imm)
60 SDTCisVT<6, i32>, // dfmt(imm)
61 SDTCisVT<7, i32>, // nfmt(imm)
62 SDTCisVT<8, i32>, // offen(imm)
63 SDTCisVT<9, i32>, // idxen(imm)
64 SDTCisVT<10, i32>, // glc(imm)
65 SDTCisVT<11, i32>, // slc(imm)
66 SDTCisVT<12, i32> // tfe(imm)
67 ]>,
68 [SDNPMayStore, SDNPMemOperand, SDNPHasChain]
69>;
70
Tom Stellard9fa17912013-08-14 23:24:45 +000071def SIload_input : SDNode<"AMDGPUISD::LOAD_INPUT",
Tom Stellard868fd922014-04-17 21:00:11 +000072 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i16>,
Tom Stellard9fa17912013-08-14 23:24:45 +000073 SDTCisVT<3, i32>]>
74>;
75
76class SDSample<string opcode> : SDNode <opcode,
Tom Stellard67850652013-08-14 23:24:53 +000077 SDTypeProfile<1, 4, [SDTCisVT<0, v4f32>, SDTCisVT<2, v32i8>,
Tom Stellard868fd922014-04-17 21:00:11 +000078 SDTCisVT<3, v4i32>, SDTCisVT<4, i32>]>
Tom Stellard9fa17912013-08-14 23:24:45 +000079>;
80
81def SIsample : SDSample<"AMDGPUISD::SAMPLE">;
82def SIsampleb : SDSample<"AMDGPUISD::SAMPLEB">;
83def SIsampled : SDSample<"AMDGPUISD::SAMPLED">;
84def SIsamplel : SDSample<"AMDGPUISD::SAMPLEL">;
85
Tom Stellard067c8152014-07-21 14:01:14 +000086def SIconstdata_ptr : SDNode<
87 "AMDGPUISD::CONST_DATA_PTR", SDTypeProfile <1, 0, [SDTCisVT<0, i64>]>
88>;
89
Tom Stellard26075d52013-02-07 19:39:38 +000090// Transformation function, extract the lower 32bit of a 64bit immediate
91def LO32 : SDNodeXForm<imm, [{
92 return CurDAG->getTargetConstant(N->getZExtValue() & 0xffffffff, MVT::i32);
93}]>;
94
Tom Stellardab8a8c82013-07-12 18:15:02 +000095def LO32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +000096 APInt V = N->getValueAPF().bitcastToAPInt().trunc(32);
97 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +000098}]>;
99
Tom Stellard26075d52013-02-07 19:39:38 +0000100// Transformation function, extract the upper 32bit of a 64bit immediate
101def HI32 : SDNodeXForm<imm, [{
102 return CurDAG->getTargetConstant(N->getZExtValue() >> 32, MVT::i32);
103}]>;
104
Tom Stellardab8a8c82013-07-12 18:15:02 +0000105def HI32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000106 APInt V = N->getValueAPF().bitcastToAPInt().lshr(32).trunc(32);
107 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000108}]>;
109
Tom Stellard044e4182014-02-06 18:36:34 +0000110def IMM8bitDWORD : PatLeaf <(imm),
111 [{return (N->getZExtValue() & ~0x3FC) == 0;}]
Tom Stellard89093802013-02-07 19:39:40 +0000112>;
113
Tom Stellard044e4182014-02-06 18:36:34 +0000114def as_dword_i32imm : SDNodeXForm<imm, [{
115 return CurDAG->getTargetConstant(N->getZExtValue() >> 2, MVT::i32);
116}]>;
117
Tom Stellardafcf12f2013-09-12 02:55:14 +0000118def as_i1imm : SDNodeXForm<imm, [{
119 return CurDAG->getTargetConstant(N->getZExtValue(), MVT::i1);
120}]>;
121
122def as_i8imm : SDNodeXForm<imm, [{
123 return CurDAG->getTargetConstant(N->getZExtValue(), MVT::i8);
124}]>;
125
Tom Stellard07a10a32013-06-03 17:39:43 +0000126def as_i16imm : SDNodeXForm<imm, [{
127 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i16);
128}]>;
129
Tom Stellard044e4182014-02-06 18:36:34 +0000130def as_i32imm: SDNodeXForm<imm, [{
131 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i32);
132}]>;
133
Matt Arsenault99ed7892014-03-19 22:19:49 +0000134def IMM8bit : PatLeaf <(imm),
135 [{return isUInt<8>(N->getZExtValue());}]
136>;
137
Tom Stellard07a10a32013-06-03 17:39:43 +0000138def IMM12bit : PatLeaf <(imm),
139 [{return isUInt<12>(N->getZExtValue());}]
Tom Stellard89093802013-02-07 19:39:40 +0000140>;
141
Matt Arsenault99ed7892014-03-19 22:19:49 +0000142def IMM16bit : PatLeaf <(imm),
143 [{return isUInt<16>(N->getZExtValue());}]
144>;
145
Tom Stellardd6cb8e82014-05-09 16:42:21 +0000146def IMM32bit : PatLeaf <(imm),
147 [{return isUInt<32>(N->getZExtValue());}]
148>;
149
Tom Stellarde2367942014-02-06 18:36:41 +0000150def mubuf_vaddr_offset : PatFrag<
151 (ops node:$ptr, node:$offset, node:$imm_offset),
152 (add (add node:$ptr, node:$offset), node:$imm_offset)
153>;
154
Christian Konigf82901a2013-02-26 17:52:23 +0000155class InlineImm <ValueType vt> : PatLeaf <(vt imm), [{
Tom Stellard7ed0b522014-04-03 20:19:27 +0000156 return isInlineImmediate(N);
Christian Konigb559b072013-02-16 11:28:36 +0000157}]>;
158
Tom Stellarddf94dc32013-08-14 23:24:24 +0000159class SGPRImm <dag frag> : PatLeaf<frag, [{
160 if (TM.getSubtarget<AMDGPUSubtarget>().getGeneration() <
161 AMDGPUSubtarget::SOUTHERN_ISLANDS) {
162 return false;
163 }
164 const SIRegisterInfo *SIRI =
Eric Christopherd9134482014-08-04 21:25:23 +0000165 static_cast<const SIRegisterInfo*>(TM.getSubtargetImpl()->getRegisterInfo());
Tom Stellarddf94dc32013-08-14 23:24:24 +0000166 for (SDNode::use_iterator U = N->use_begin(), E = SDNode::use_end();
167 U != E; ++U) {
168 if (SIRI->isSGPRClass(getOperandRegClass(*U, U.getOperandNo()))) {
169 return true;
170 }
171 }
172 return false;
173}]>;
174
Tom Stellard01825af2014-07-21 14:01:08 +0000175//===----------------------------------------------------------------------===//
176// Custom Operands
177//===----------------------------------------------------------------------===//
178
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +0000179def FRAMEri32 : Operand<iPTR> {
Matt Arsenault06028dd2014-05-01 16:37:52 +0000180 let MIOperandInfo = (ops i32:$ptr, i32imm:$index);
Tom Stellard81d871d2013-11-13 23:36:50 +0000181}
182
Tom Stellard01825af2014-07-21 14:01:08 +0000183def sopp_brtarget : Operand<OtherVT> {
184 let EncoderMethod = "getSOPPBrEncoding";
185 let OperandType = "OPERAND_PCREL";
186}
187
Tom Stellardb4a313a2014-08-01 00:32:39 +0000188include "SIInstrFormats.td"
189
Tom Stellard229d5e62014-08-05 14:48:12 +0000190let OperandType = "OPERAND_IMMEDIATE" in {
191
192def offen : Operand<i1> {
193 let PrintMethod = "printOffen";
194}
195def idxen : Operand<i1> {
196 let PrintMethod = "printIdxen";
197}
198def addr64 : Operand<i1> {
199 let PrintMethod = "printAddr64";
200}
201def mbuf_offset : Operand<i16> {
202 let PrintMethod = "printMBUFOffset";
203}
Matt Arsenault61cc9082014-10-10 22:16:07 +0000204def ds_offset : Operand<i16> {
205 let PrintMethod = "printDSOffset";
206}
207def ds_offset0 : Operand<i8> {
208 let PrintMethod = "printDSOffset0";
209}
210def ds_offset1 : Operand<i8> {
211 let PrintMethod = "printDSOffset1";
212}
Tom Stellard229d5e62014-08-05 14:48:12 +0000213def glc : Operand <i1> {
214 let PrintMethod = "printGLC";
215}
216def slc : Operand <i1> {
217 let PrintMethod = "printSLC";
218}
219def tfe : Operand <i1> {
220 let PrintMethod = "printTFE";
221}
222
Matt Arsenault97069782014-09-30 19:49:48 +0000223def omod : Operand <i32> {
224 let PrintMethod = "printOModSI";
225}
226
227def ClampMod : Operand <i1> {
228 let PrintMethod = "printClampSI";
229}
230
Tom Stellard229d5e62014-08-05 14:48:12 +0000231} // End OperandType = "OPERAND_IMMEDIATE"
232
Christian Konig72d5d5c2013-02-21 15:16:44 +0000233//===----------------------------------------------------------------------===//
Tom Stellardb02c2682014-06-24 23:33:07 +0000234// Complex patterns
235//===----------------------------------------------------------------------===//
236
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000237def DS1Addr1Offset : ComplexPattern<i32, 2, "SelectDS1Addr1Offset">;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000238def DS64Bit4ByteAligned : ComplexPattern<i32, 3, "SelectDS64Bit4ByteAligned">;
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000239
Tom Stellardb02094e2014-07-21 15:45:01 +0000240def MUBUFAddr32 : ComplexPattern<i64, 9, "SelectMUBUFAddr32">;
Tom Stellardb02c2682014-06-24 23:33:07 +0000241def MUBUFAddr64 : ComplexPattern<i64, 3, "SelectMUBUFAddr64">;
Tom Stellard7980fc82014-09-25 18:30:26 +0000242def MUBUFAddr64Atomic : ComplexPattern<i64, 4, "SelectMUBUFAddr64">;
Tom Stellardb02094e2014-07-21 15:45:01 +0000243def MUBUFScratch : ComplexPattern<i64, 4, "SelectMUBUFScratch">;
Tom Stellard155bbb72014-08-11 22:18:17 +0000244def MUBUFOffset : ComplexPattern<i64, 6, "SelectMUBUFOffset">;
Tom Stellard7980fc82014-09-25 18:30:26 +0000245def MUBUFOffsetAtomic : ComplexPattern<i64, 4, "SelectMUBUFOffset">;
Tom Stellardb02c2682014-06-24 23:33:07 +0000246
Tom Stellardb4a313a2014-08-01 00:32:39 +0000247def VOP3Mods0 : ComplexPattern<untyped, 4, "SelectVOP3Mods0">;
248def VOP3Mods : ComplexPattern<untyped, 2, "SelectVOP3Mods">;
249
Tom Stellardb02c2682014-06-24 23:33:07 +0000250//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000251// SI assembler operands
252//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000253
Christian Konigeabf8332013-02-21 15:16:49 +0000254def SIOperand {
255 int ZERO = 0x80;
Christian Konigd3039962013-02-26 17:52:09 +0000256 int VCC = 0x6A;
Matt Arsenault3f981402014-09-15 15:41:53 +0000257 int FLAT_SCR = 0x68;
Tom Stellard75aadc22012-12-11 21:25:42 +0000258}
259
Tom Stellardb4a313a2014-08-01 00:32:39 +0000260def SRCMODS {
261 int NONE = 0;
262}
263
264def DSTCLAMP {
265 int NONE = 0;
266}
267
268def DSTOMOD {
269 int NONE = 0;
270}
Tom Stellard75aadc22012-12-11 21:25:42 +0000271
Christian Konig72d5d5c2013-02-21 15:16:44 +0000272//===----------------------------------------------------------------------===//
273//
274// SI Instruction multiclass helpers.
275//
276// Instructions with _32 take 32-bit operands.
277// Instructions with _64 take 64-bit operands.
278//
279// VOP_* instructions can use either a 32-bit or 64-bit encoding. The 32-bit
280// encoding is the standard encoding, but instruction that make use of
281// any of the instruction modifiers must use the 64-bit encoding.
282//
283// Instructions with _e32 use the 32-bit encoding.
284// Instructions with _e64 use the 64-bit encoding.
285//
286//===----------------------------------------------------------------------===//
287
Tom Stellardc470c962014-10-01 14:44:42 +0000288class SIMCInstr <string pseudo, int subtarget> {
289 string PseudoInstr = pseudo;
290 int Subtarget = subtarget;
291}
292
Christian Konig72d5d5c2013-02-21 15:16:44 +0000293//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000294// EXP classes
295//===----------------------------------------------------------------------===//
296
297class EXPCommon : InstSI<
298 (outs),
299 (ins i32imm:$en, i32imm:$tgt, i32imm:$compr, i32imm:$done, i32imm:$vm,
300 VReg_32:$src0, VReg_32:$src1, VReg_32:$src2, VReg_32:$src3),
301 "EXP $en, $tgt, $compr, $done, $vm, $src0, $src1, $src2, $src3",
302 [] > {
303
304 let EXP_CNT = 1;
305 let Uses = [EXEC];
306}
307
308multiclass EXP_m {
309
310 let isPseudo = 1 in {
311 def "" : EXPCommon, SIMCInstr <"EXP", SISubtarget.NONE> ;
312 }
313
314 def _si : EXPCommon, SIMCInstr <"EXP", SISubtarget.SI>, EXPe;
315}
316
317//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000318// Scalar classes
319//===----------------------------------------------------------------------===//
320
Christian Konige0130a22013-02-21 15:17:13 +0000321class SOP1_32 <bits<8> op, string opName, list<dag> pattern> : SOP1 <
322 op, (outs SReg_32:$dst), (ins SSrc_32:$src0),
323 opName#" $dst, $src0", pattern
324>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000325
Christian Konige0130a22013-02-21 15:17:13 +0000326class SOP1_64 <bits<8> op, string opName, list<dag> pattern> : SOP1 <
327 op, (outs SReg_64:$dst), (ins SSrc_64:$src0),
328 opName#" $dst, $src0", pattern
329>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000330
Matt Arsenault8333e432014-06-10 19:18:24 +0000331// 64-bit input, 32-bit output.
332class SOP1_32_64 <bits<8> op, string opName, list<dag> pattern> : SOP1 <
333 op, (outs SReg_32:$dst), (ins SSrc_64:$src0),
334 opName#" $dst, $src0", pattern
335>;
336
Christian Konige0130a22013-02-21 15:17:13 +0000337class SOP2_32 <bits<7> op, string opName, list<dag> pattern> : SOP2 <
338 op, (outs SReg_32:$dst), (ins SSrc_32:$src0, SSrc_32:$src1),
339 opName#" $dst, $src0, $src1", pattern
340>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000341
Christian Konige0130a22013-02-21 15:17:13 +0000342class SOP2_64 <bits<7> op, string opName, list<dag> pattern> : SOP2 <
343 op, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_64:$src1),
344 opName#" $dst, $src0, $src1", pattern
345>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000346
Tom Stellard82166022013-11-13 23:36:37 +0000347class SOP2_SHIFT_64 <bits<7> op, string opName, list<dag> pattern> : SOP2 <
348 op, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_32:$src1),
349 opName#" $dst, $src0, $src1", pattern
350>;
351
Christian Konig72d5d5c2013-02-21 15:16:44 +0000352
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000353class SOPC_Helper <bits<7> op, RegisterClass rc, ValueType vt,
354 string opName, PatLeaf cond> : SOPC <
355 op, (outs SCCReg:$dst), (ins rc:$src0, rc:$src1),
356 opName#" $dst, $src0, $src1", []>;
357
358class SOPC_32<bits<7> op, string opName, PatLeaf cond = COND_NULL>
359 : SOPC_Helper<op, SSrc_32, i32, opName, cond>;
360
361class SOPC_64<bits<7> op, string opName, PatLeaf cond = COND_NULL>
362 : SOPC_Helper<op, SSrc_64, i64, opName, cond>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000363
Christian Konige0130a22013-02-21 15:17:13 +0000364class SOPK_32 <bits<5> op, string opName, list<dag> pattern> : SOPK <
365 op, (outs SReg_32:$dst), (ins i16imm:$src0),
366 opName#" $dst, $src0", pattern
367>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000368
Christian Konige0130a22013-02-21 15:17:13 +0000369class SOPK_64 <bits<5> op, string opName, list<dag> pattern> : SOPK <
370 op, (outs SReg_64:$dst), (ins i16imm:$src0),
371 opName#" $dst, $src0", pattern
372>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000373
Tom Stellardc470c962014-10-01 14:44:42 +0000374//===----------------------------------------------------------------------===//
375// SMRD classes
376//===----------------------------------------------------------------------===//
377
378class SMRD_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
379 SMRD <outs, ins, "", pattern>,
380 SIMCInstr<opName, SISubtarget.NONE> {
381 let isPseudo = 1;
382}
383
384class SMRD_Real_si <bits<5> op, string opName, bit imm, dag outs, dag ins,
385 string asm> :
386 SMRD <outs, ins, asm, []>,
387 SMRDe <op, imm>,
388 SIMCInstr<opName, SISubtarget.SI>;
389
390multiclass SMRD_m <bits<5> op, string opName, bit imm, dag outs, dag ins,
391 string asm, list<dag> pattern> {
392
393 def "" : SMRD_Pseudo <opName, outs, ins, pattern>;
394
395 def _si : SMRD_Real_si <op, opName, imm, outs, ins, asm>;
396
397}
398
399multiclass SMRD_Helper <bits<5> op, string opName, RegisterClass baseClass,
Christian Konig9c7afd12013-03-18 11:33:50 +0000400 RegisterClass dstClass> {
Tom Stellardc470c962014-10-01 14:44:42 +0000401 defm _IMM : SMRD_m <
402 op, opName#"_IMM", 1, (outs dstClass:$dst),
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000403 (ins baseClass:$sbase, u32imm:$offset),
Tom Stellardc470c962014-10-01 14:44:42 +0000404 opName#" $dst, $sbase, $offset", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000405 >;
406
Tom Stellardc470c962014-10-01 14:44:42 +0000407 defm _SGPR : SMRD_m <
408 op, opName#"_SGPR", 0, (outs dstClass:$dst),
Christian Konig9c7afd12013-03-18 11:33:50 +0000409 (ins baseClass:$sbase, SReg_32:$soff),
Tom Stellardc470c962014-10-01 14:44:42 +0000410 opName#" $dst, $sbase, $soff", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000411 >;
412}
413
414//===----------------------------------------------------------------------===//
415// Vector ALU classes
416//===----------------------------------------------------------------------===//
417
Tom Stellardb4a313a2014-08-01 00:32:39 +0000418// This must always be right before the operand being input modified.
419def InputMods : OperandWithDefaultOps <i32, (ops (i32 0))> {
420 let PrintMethod = "printOperandAndMods";
421}
422def InputModsNoDefault : Operand <i32> {
423 let PrintMethod = "printOperandAndMods";
424}
425
426class getNumSrcArgs<ValueType Src1, ValueType Src2> {
427 int ret =
428 !if (!eq(Src1.Value, untyped.Value), 1, // VOP1
429 !if (!eq(Src2.Value, untyped.Value), 2, // VOP2
430 3)); // VOP3
431}
432
433// Returns the register class to use for the destination of VOP[123C]
434// instructions for the given VT.
435class getVALUDstForVT<ValueType VT> {
436 RegisterClass ret = !if(!eq(VT.Size, 32), VReg_32, VReg_64);
437}
438
439// Returns the register class to use for source 0 of VOP[12C]
440// instructions for the given VT.
441class getVOPSrc0ForVT<ValueType VT> {
442 RegisterClass ret = !if(!eq(VT.Size, 32), VSrc_32, VSrc_64);
443}
444
445// Returns the register class to use for source 1 of VOP[12C] for the
446// given VT.
447class getVOPSrc1ForVT<ValueType VT> {
448 RegisterClass ret = !if(!eq(VT.Size, 32), VReg_32, VReg_64);
449}
450
451// Returns the register classes for the source arguments of a VOP[12C]
452// instruction for the given SrcVTs.
453class getInRC32 <list<ValueType> SrcVT> {
454 list<RegisterClass> ret = [
455 getVOPSrc0ForVT<SrcVT[0]>.ret,
456 getVOPSrc1ForVT<SrcVT[1]>.ret
457 ];
458}
459
460// Returns the register class to use for sources of VOP3 instructions for the
461// given VT.
462class getVOP3SrcForVT<ValueType VT> {
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000463 RegisterClass ret = !if(!eq(VT.Size, 32), VCSrc_32, VCSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000464}
465
466// Returns the register classes for the source arguments of a VOP3
467// instruction for the given SrcVTs.
468class getInRC64 <list<ValueType> SrcVT> {
469 list<RegisterClass> ret = [
470 getVOP3SrcForVT<SrcVT[0]>.ret,
471 getVOP3SrcForVT<SrcVT[1]>.ret,
472 getVOP3SrcForVT<SrcVT[2]>.ret
473 ];
474}
475
476// Returns 1 if the source arguments have modifiers, 0 if they do not.
477class hasModifiers<ValueType SrcVT> {
478 bit ret = !if(!eq(SrcVT.Value, f32.Value), 1,
479 !if(!eq(SrcVT.Value, f64.Value), 1, 0));
480}
481
482// Returns the input arguments for VOP[12C] instructions for the given SrcVT.
483class getIns32 <RegisterClass Src0RC, RegisterClass Src1RC, int NumSrcArgs> {
484 dag ret = !if(!eq(NumSrcArgs, 1), (ins Src0RC:$src0), // VOP1
485 !if(!eq(NumSrcArgs, 2), (ins Src0RC:$src0, Src1RC:$src1), // VOP2
486 (ins)));
487}
488
489// Returns the input arguments for VOP3 instructions for the given SrcVT.
490class getIns64 <RegisterClass Src0RC, RegisterClass Src1RC,
491 RegisterClass Src2RC, int NumSrcArgs,
492 bit HasModifiers> {
493
494 dag ret =
495 !if (!eq(NumSrcArgs, 1),
496 !if (!eq(HasModifiers, 1),
497 // VOP1 with modifiers
498 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +0000499 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000500 /* else */,
501 // VOP1 without modifiers
502 (ins Src0RC:$src0)
503 /* endif */ ),
504 !if (!eq(NumSrcArgs, 2),
505 !if (!eq(HasModifiers, 1),
506 // VOP 2 with modifiers
507 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
508 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
Matt Arsenault97069782014-09-30 19:49:48 +0000509 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000510 /* else */,
511 // VOP2 without modifiers
512 (ins Src0RC:$src0, Src1RC:$src1)
513 /* endif */ )
514 /* NumSrcArgs == 3 */,
515 !if (!eq(HasModifiers, 1),
516 // VOP3 with modifiers
517 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
518 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
519 InputModsNoDefault:$src2_modifiers, Src2RC:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +0000520 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000521 /* else */,
522 // VOP3 without modifiers
523 (ins Src0RC:$src0, Src1RC:$src1, Src2RC:$src2)
524 /* endif */ )));
525}
526
527// Returns the assembly string for the inputs and outputs of a VOP[12C]
528// instruction. This does not add the _e32 suffix, so it can be reused
529// by getAsm64.
530class getAsm32 <int NumSrcArgs> {
531 string src1 = ", $src1";
532 string src2 = ", $src2";
533 string ret = " $dst, $src0"#
534 !if(!eq(NumSrcArgs, 1), "", src1)#
535 !if(!eq(NumSrcArgs, 3), src2, "");
536}
537
538// Returns the assembly string for the inputs and outputs of a VOP3
539// instruction.
540class getAsm64 <int NumSrcArgs, bit HasModifiers> {
541 string src0 = "$src0_modifiers,";
Matt Arsenault97069782014-09-30 19:49:48 +0000542 string src1 = !if(!eq(NumSrcArgs, 1), "",
543 !if(!eq(NumSrcArgs, 2), " $src1_modifiers",
544 " $src1_modifiers,"));
545 string src2 = !if(!eq(NumSrcArgs, 3), " $src2_modifiers", "");
Tom Stellardb4a313a2014-08-01 00:32:39 +0000546 string ret =
547 !if(!eq(HasModifiers, 0),
548 getAsm32<NumSrcArgs>.ret,
Matt Arsenault97069782014-09-30 19:49:48 +0000549 " $dst, "#src0#src1#src2#"$clamp"#"$omod");
Tom Stellardb4a313a2014-08-01 00:32:39 +0000550}
551
552
553class VOPProfile <list<ValueType> _ArgVT> {
554
555 field list<ValueType> ArgVT = _ArgVT;
556
557 field ValueType DstVT = ArgVT[0];
558 field ValueType Src0VT = ArgVT[1];
559 field ValueType Src1VT = ArgVT[2];
560 field ValueType Src2VT = ArgVT[3];
561 field RegisterClass DstRC = getVALUDstForVT<DstVT>.ret;
562 field RegisterClass Src0RC32 = getVOPSrc0ForVT<Src0VT>.ret;
563 field RegisterClass Src1RC32 = getVOPSrc1ForVT<Src1VT>.ret;
564 field RegisterClass Src0RC64 = getVOP3SrcForVT<Src0VT>.ret;
565 field RegisterClass Src1RC64 = getVOP3SrcForVT<Src1VT>.ret;
566 field RegisterClass Src2RC64 = getVOP3SrcForVT<Src2VT>.ret;
567
568 field int NumSrcArgs = getNumSrcArgs<Src1VT, Src2VT>.ret;
569 field bit HasModifiers = hasModifiers<Src0VT>.ret;
570
571 field dag Outs = (outs DstRC:$dst);
572
573 field dag Ins32 = getIns32<Src0RC32, Src1RC32, NumSrcArgs>.ret;
574 field dag Ins64 = getIns64<Src0RC64, Src1RC64, Src2RC64, NumSrcArgs,
575 HasModifiers>.ret;
576
Matt Arsenault9215b172014-08-03 05:27:14 +0000577 field string Asm32 = "_e32"#getAsm32<NumSrcArgs>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000578 field string Asm64 = getAsm64<NumSrcArgs, HasModifiers>.ret;
579}
580
581def VOP_F32_F32 : VOPProfile <[f32, f32, untyped, untyped]>;
582def VOP_F32_F64 : VOPProfile <[f32, f64, untyped, untyped]>;
583def VOP_F32_I32 : VOPProfile <[f32, i32, untyped, untyped]>;
584def VOP_F64_F32 : VOPProfile <[f64, f32, untyped, untyped]>;
585def VOP_F64_F64 : VOPProfile <[f64, f64, untyped, untyped]>;
586def VOP_F64_I32 : VOPProfile <[f64, i32, untyped, untyped]>;
587def VOP_I32_F32 : VOPProfile <[i32, f32, untyped, untyped]>;
588def VOP_I32_F64 : VOPProfile <[i32, f64, untyped, untyped]>;
589def VOP_I32_I32 : VOPProfile <[i32, i32, untyped, untyped]>;
590
591def VOP_F32_F32_F32 : VOPProfile <[f32, f32, f32, untyped]>;
592def VOP_F32_F32_I32 : VOPProfile <[f32, f32, i32, untyped]>;
593def VOP_F64_F64_F64 : VOPProfile <[f64, f64, f64, untyped]>;
594def VOP_F64_F64_I32 : VOPProfile <[f64, f64, i32, untyped]>;
595def VOP_I32_F32_F32 : VOPProfile <[i32, f32, f32, untyped]>;
596def VOP_I32_I32_I32 : VOPProfile <[i32, i32, i32, untyped]>;
597def VOP_I32_I32_I32_VCC : VOPProfile <[i32, i32, i32, untyped]> {
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000598 let Src0RC32 = VCSrc_32;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000599}
600def VOP_I64_I64_I32 : VOPProfile <[i64, i64, i32, untyped]>;
601def VOP_I64_I64_I64 : VOPProfile <[i64, i64, i64, untyped]>;
602
603def VOP_F32_F32_F32_F32 : VOPProfile <[f32, f32, f32, f32]>;
604def VOP_F64_F64_F64_F64 : VOPProfile <[f64, f64, f64, f64]>;
605def VOP_I32_I32_I32_I32 : VOPProfile <[i32, i32, i32, i32]>;
606def VOP_I64_I32_I32_I64 : VOPProfile <[i64, i32, i32, i64]>;
607
608
Christian Konigf741fbf2013-02-26 17:52:42 +0000609class VOP <string opName> {
610 string OpName = opName;
611}
612
Christian Konig3c145802013-03-27 09:12:59 +0000613class VOP2_REV <string revOp, bit isOrig> {
614 string RevOp = revOp;
615 bit IsOrig = isOrig;
616}
617
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000618class AtomicNoRet <string noRetOp, bit isRet> {
619 string NoRetOp = noRetOp;
620 bit IsRet = isRet;
621}
622
Tom Stellard94d2e992014-10-07 23:51:34 +0000623class VOP1_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
624 VOP1Common <outs, ins, "", pattern>,
625 SIMCInstr<opName, SISubtarget.NONE> {
626 let isPseudo = 1;
627}
628
629multiclass VOP1_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern,
630 string opName> {
631 def "" : VOP1_Pseudo <outs, ins, pattern, opName>;
632
633 def _si : VOP1<op.SI, outs, ins, asm, []>,
634 SIMCInstr <opName, SISubtarget.SI>;
635}
636
Tom Stellardb4a313a2014-08-01 00:32:39 +0000637class VOP3DisableFields <bit HasSrc1, bit HasSrc2, bit HasModifiers> {
638
639 bits<2> src0_modifiers = !if(HasModifiers, ?, 0);
640 bits<2> src1_modifiers = !if(HasModifiers, !if(HasSrc1, ?, 0), 0);
641 bits<2> src2_modifiers = !if(HasModifiers, !if(HasSrc2, ? ,0) ,0);
642 bits<2> omod = !if(HasModifiers, ?, 0);
643 bits<1> clamp = !if(HasModifiers, ?, 0);
644 bits<9> src1 = !if(HasSrc1, ?, 0);
645 bits<9> src2 = !if(HasSrc2, ?, 0);
646}
647
Tom Stellardbda32c92014-07-21 17:44:29 +0000648class VOP3_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
649 VOP3Common <outs, ins, "", pattern>,
650 VOP <opName>,
651 SIMCInstr<opName, SISubtarget.NONE> {
652 let isPseudo = 1;
653}
654
655class VOP3_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
656 VOP3 <op, outs, ins, asm, []>,
657 SIMCInstr<opName, SISubtarget.SI>;
658
Tom Stellard845bb3c2014-10-07 23:51:41 +0000659multiclass VOP3_m <vop3 op, dag outs, dag ins, string asm, list<dag> pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000660 string opName, int NumSrcArgs, bit HasMods = 1> {
Tom Stellardc721a232014-05-16 20:56:47 +0000661
Tom Stellardbda32c92014-07-21 17:44:29 +0000662 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
Tom Stellardc721a232014-05-16 20:56:47 +0000663
Tom Stellard845bb3c2014-10-07 23:51:41 +0000664 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000665 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
666 !if(!eq(NumSrcArgs, 2), 0, 1),
667 HasMods>;
Tom Stellardc721a232014-05-16 20:56:47 +0000668
669}
670
Tom Stellard94d2e992014-10-07 23:51:34 +0000671multiclass VOP3_1_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000672 list<dag> pattern, string opName, bit HasMods = 1> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000673
674 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
675
Tom Stellard94d2e992014-10-07 23:51:34 +0000676 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000677 VOP3DisableFields<0, 0, HasMods>;
Tom Stellardbda32c92014-07-21 17:44:29 +0000678}
679
Tom Stellardbec5a242014-10-07 23:51:38 +0000680multiclass VOP3_2_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000681 list<dag> pattern, string opName, string revOp,
682 bit HasMods = 1, bit UseFullOp = 0> {
683
684 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
685 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
686
Tom Stellardbec5a242014-10-07 23:51:38 +0000687 def _si : VOP3_Real_si <op.SI3,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000688 outs, ins, asm, opName>,
689 VOP2_REV<revOp#"_e64_si", !eq(revOp, opName)>,
690 VOP3DisableFields<1, 0, HasMods>;
691}
692
Tom Stellard845bb3c2014-10-07 23:51:41 +0000693multiclass VOP3b_2_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000694 list<dag> pattern, string opName, string revOp,
695 bit HasMods = 1, bit UseFullOp = 0> {
696 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
697 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
698
699 // The VOP2 variant puts the carry out into VCC, the VOP3 variant
700 // can write it into any SGPR. We currently don't use the carry out,
701 // so for now hardcode it to VCC as well.
702 let sdst = SIOperand.VCC, Defs = [VCC] in {
Tom Stellard845bb3c2014-10-07 23:51:41 +0000703 def _si : VOP3b <op.SI3, outs, ins, asm, pattern>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000704 VOP3DisableFields<1, 0, HasMods>,
705 SIMCInstr<opName, SISubtarget.SI>,
706 VOP2_REV<revOp#"_e64_si", !eq(revOp, opName)>;
707 } // End sdst = SIOperand.VCC, Defs = [VCC]
708}
709
Tom Stellard0aec5872014-10-07 23:51:39 +0000710multiclass VOP3_C_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000711 list<dag> pattern, string opName,
712 bit HasMods, bit defExec> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000713
714 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
715
Tom Stellard0aec5872014-10-07 23:51:39 +0000716 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000717 VOP3DisableFields<1, 0, HasMods> {
Tom Stellard0aec5872014-10-07 23:51:39 +0000718 let Defs = !if(defExec, [EXEC], []);
Christian Konigd3039962013-02-26 17:52:09 +0000719 }
720}
721
Tom Stellard94d2e992014-10-07 23:51:34 +0000722multiclass VOP1_Helper <vop1 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000723 dag ins32, string asm32, list<dag> pat32,
724 dag ins64, string asm64, list<dag> pat64,
725 bit HasMods> {
Christian Konigb19849a2013-02-21 15:17:04 +0000726
Tom Stellard94d2e992014-10-07 23:51:34 +0000727 def _e32 : VOP1 <op.SI, outs, ins32, opName#asm32, pat32>, VOP<opName>;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000728
729 defm _e64 : VOP3_1_m <op, outs, ins64, opName#"_e64"#asm64, pat64, opName, HasMods>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000730}
731
Tom Stellard94d2e992014-10-07 23:51:34 +0000732multiclass VOP1Inst <vop1 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000733 SDPatternOperator node = null_frag> : VOP1_Helper <
734 op, opName, P.Outs,
735 P.Ins32, P.Asm32, [],
736 P.Ins64, P.Asm64,
737 !if(P.HasModifiers,
738 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +0000739 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +0000740 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
741 P.HasModifiers
Tom Stellardc721a232014-05-16 20:56:47 +0000742>;
Christian Konigf5754a02013-02-21 15:17:09 +0000743
Tom Stellardb4a313a2014-08-01 00:32:39 +0000744class VOP2_e32 <bits<6> op, string opName, dag outs, dag ins, string asm,
745 list<dag> pattern, string revOp> :
746 VOP2 <op, outs, ins, opName#asm, pattern>,
747 VOP <opName>,
748 VOP2_REV<revOp#"_e32", !eq(revOp, opName)>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +0000749
Tom Stellardbec5a242014-10-07 23:51:38 +0000750multiclass VOP2_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000751 dag ins32, string asm32, list<dag> pat32,
752 dag ins64, string asm64, list<dag> pat64,
753 string revOp, bit HasMods> {
Tom Stellardbec5a242014-10-07 23:51:38 +0000754 def _e32 : VOP2_e32 <op.SI, opName, outs, ins32, asm32, pat32, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000755
Tom Stellardbec5a242014-10-07 23:51:38 +0000756 defm _e64 : VOP3_2_m <op,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000757 outs, ins64, opName#"_e64"#asm64, pat64, opName, revOp, HasMods
758 >;
Tom Stellard1cfd7a52013-05-20 15:02:12 +0000759}
760
Tom Stellardbec5a242014-10-07 23:51:38 +0000761multiclass VOP2Inst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000762 SDPatternOperator node = null_frag,
763 string revOp = opName> : VOP2_Helper <
764 op, opName, P.Outs,
765 P.Ins32, P.Asm32, [],
766 P.Ins64, P.Asm64,
767 !if(P.HasModifiers,
768 [(set P.DstVT:$dst,
769 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +0000770 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +0000771 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
772 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
773 revOp, P.HasModifiers
774>;
775
Tom Stellard845bb3c2014-10-07 23:51:41 +0000776multiclass VOP2b_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000777 dag ins32, string asm32, list<dag> pat32,
778 dag ins64, string asm64, list<dag> pat64,
779 string revOp, bit HasMods> {
780
Tom Stellard845bb3c2014-10-07 23:51:41 +0000781 def _e32 : VOP2_e32 <op.SI, opName, outs, ins32, asm32, pat32, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000782
Tom Stellard845bb3c2014-10-07 23:51:41 +0000783 defm _e64 : VOP3b_2_m <op,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000784 outs, ins64, opName#"_e64"#asm64, pat64, opName, revOp, HasMods
785 >;
786}
787
Tom Stellard845bb3c2014-10-07 23:51:41 +0000788multiclass VOP2bInst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000789 SDPatternOperator node = null_frag,
790 string revOp = opName> : VOP2b_Helper <
791 op, opName, P.Outs,
792 P.Ins32, P.Asm32, [],
793 P.Ins64, P.Asm64,
794 !if(P.HasModifiers,
795 [(set P.DstVT:$dst,
796 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +0000797 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +0000798 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
799 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
800 revOp, P.HasModifiers
801>;
802
Tom Stellard0aec5872014-10-07 23:51:39 +0000803multiclass VOPC_Helper <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000804 dag ins32, string asm32, list<dag> pat32,
805 dag out64, dag ins64, string asm64, list<dag> pat64,
806 bit HasMods, bit DefExec> {
Tom Stellard0aec5872014-10-07 23:51:39 +0000807 def _e32 : VOPC <op.SI, ins32, opName#asm32, pat32>, VOP <opName> {
Tom Stellardb4a313a2014-08-01 00:32:39 +0000808 let Defs = !if(DefExec, [EXEC], []);
809 }
810
811 defm _e64 : VOP3_C_m <op, out64, ins64, opName#"_e64"#asm64, pat64, opName,
812 HasMods, DefExec>;
813}
814
Tom Stellard0aec5872014-10-07 23:51:39 +0000815multiclass VOPCInst <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000816 VOPProfile P, PatLeaf cond = COND_NULL,
817 bit DefExec = 0> : VOPC_Helper <
818 op, opName,
819 P.Ins32, P.Asm32, [],
820 (outs SReg_64:$dst), P.Ins64, P.Asm64,
821 !if(P.HasModifiers,
822 [(set i1:$dst,
823 (setcc (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +0000824 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +0000825 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
826 cond))],
827 [(set i1:$dst, (setcc P.Src0VT:$src0, P.Src1VT:$src1, cond))]),
828 P.HasModifiers, DefExec
829>;
830
Tom Stellard0aec5872014-10-07 23:51:39 +0000831multiclass VOPC_F32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +0000832 VOPCInst <op, opName, VOP_F32_F32_F32, cond>;
833
Tom Stellard0aec5872014-10-07 23:51:39 +0000834multiclass VOPC_F64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +0000835 VOPCInst <op, opName, VOP_F64_F64_F64, cond>;
836
Tom Stellard0aec5872014-10-07 23:51:39 +0000837multiclass VOPC_I32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +0000838 VOPCInst <op, opName, VOP_I32_I32_I32, cond>;
839
Tom Stellard0aec5872014-10-07 23:51:39 +0000840multiclass VOPC_I64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +0000841 VOPCInst <op, opName, VOP_I64_I64_I64, cond>;
Christian Konigf5754a02013-02-21 15:17:09 +0000842
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000843
Tom Stellard0aec5872014-10-07 23:51:39 +0000844multiclass VOPCX <vopc op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000845 PatLeaf cond = COND_NULL>
846 : VOPCInst <op, opName, P, cond, 1>;
847
Tom Stellard0aec5872014-10-07 23:51:39 +0000848multiclass VOPCX_F32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +0000849 VOPCX <op, opName, VOP_F32_F32_F32, cond>;
850
Tom Stellard0aec5872014-10-07 23:51:39 +0000851multiclass VOPCX_F64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +0000852 VOPCX <op, opName, VOP_F64_F64_F64, cond>;
853
Tom Stellard0aec5872014-10-07 23:51:39 +0000854multiclass VOPCX_I32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +0000855 VOPCX <op, opName, VOP_I32_I32_I32, cond>;
856
Tom Stellard0aec5872014-10-07 23:51:39 +0000857multiclass VOPCX_I64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +0000858 VOPCX <op, opName, VOP_I64_I64_I64, cond>;
859
Tom Stellard845bb3c2014-10-07 23:51:41 +0000860multiclass VOP3_Helper <vop3 op, string opName, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000861 list<dag> pat, int NumSrcArgs, bit HasMods> : VOP3_m <
862 op, outs, ins, opName#asm, pat, opName, NumSrcArgs, HasMods
863>;
864
Tom Stellard845bb3c2014-10-07 23:51:41 +0000865multiclass VOP3Inst <vop3 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000866 SDPatternOperator node = null_frag> : VOP3_Helper <
867 op, opName, P.Outs, P.Ins64, P.Asm64,
868 !if(!eq(P.NumSrcArgs, 3),
869 !if(P.HasModifiers,
870 [(set P.DstVT:$dst,
871 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +0000872 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +0000873 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
874 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))))],
875 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1,
876 P.Src2VT:$src2))]),
877 !if(!eq(P.NumSrcArgs, 2),
878 !if(P.HasModifiers,
879 [(set P.DstVT:$dst,
880 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +0000881 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +0000882 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
883 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))])
884 /* P.NumSrcArgs == 1 */,
885 !if(P.HasModifiers,
886 [(set P.DstVT:$dst,
887 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +0000888 i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +0000889 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]))),
890 P.NumSrcArgs, P.HasModifiers
891>;
892
Tom Stellard845bb3c2014-10-07 23:51:41 +0000893multiclass VOP3b_Helper <vop op, RegisterClass vrc, RegisterClass arc,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000894 string opName, list<dag> pattern> :
895 VOP3b_2_m <
Matt Arsenaulta95f5a02014-11-04 20:29:20 +0000896 op, (outs vrc:$vdst, SReg_64:$sdst),
Matt Arsenault272c50a2014-09-30 19:49:43 +0000897 (ins InputModsNoDefault:$src0_modifiers, arc:$src0,
898 InputModsNoDefault:$src1_modifiers, arc:$src1,
899 InputModsNoDefault:$src2_modifiers, arc:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +0000900 ClampMod:$clamp, i32imm:$omod),
Matt Arsenaulta95f5a02014-11-04 20:29:20 +0000901 opName#" $vdst, $sdst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod", pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000902 opName, opName, 1, 1
903>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000904
Tom Stellard845bb3c2014-10-07 23:51:41 +0000905multiclass VOP3b_64 <vop3 op, string opName, list<dag> pattern> :
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000906 VOP3b_Helper <op, VReg_64, VSrc_64, opName, pattern>;
907
Tom Stellard845bb3c2014-10-07 23:51:41 +0000908multiclass VOP3b_32 <vop3 op, string opName, list<dag> pattern> :
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000909 VOP3b_Helper <op, VReg_32, VSrc_32, opName, pattern>;
910
Matt Arsenault8675db12014-08-29 16:01:14 +0000911
912class Vop3ModPat<Instruction Inst, VOPProfile P, SDPatternOperator node> : Pat<
Matt Arsenault97069782014-09-30 19:49:48 +0000913 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)),
Matt Arsenault8675db12014-08-29 16:01:14 +0000914 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
915 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))),
916 (Inst i32:$src0_modifiers, P.Src0VT:$src0,
917 i32:$src1_modifiers, P.Src1VT:$src1,
918 i32:$src2_modifiers, P.Src2VT:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +0000919 i1:$clamp,
Matt Arsenault8675db12014-08-29 16:01:14 +0000920 i32:$omod)>;
921
Christian Konig72d5d5c2013-02-21 15:16:44 +0000922//===----------------------------------------------------------------------===//
923// Vector I/O classes
924//===----------------------------------------------------------------------===//
925
Matt Arsenault9cd8c382014-03-19 22:19:39 +0000926class DS_1A <bits<8> op, dag outs, dag ins, string asm, list<dag> pat> :
927 DS <op, outs, ins, asm, pat> {
928 bits<16> offset;
929
Matt Arsenault99ed7892014-03-19 22:19:49 +0000930 // Single load interpret the 2 i8imm operands as a single i16 offset.
Matt Arsenault9cd8c382014-03-19 22:19:39 +0000931 let offset0 = offset{7-0};
932 let offset1 = offset{15-8};
933}
934
935class DS_Load_Helper <bits<8> op, string asm, RegisterClass regClass> : DS_1A <
Michel Danzer1c454302013-07-10 16:36:43 +0000936 op,
937 (outs regClass:$vdst),
Matt Arsenault61cc9082014-10-10 22:16:07 +0000938 (ins i1imm:$gds, VReg_32:$addr, ds_offset:$offset),
939 asm#" $vdst, $addr"#"$offset"#" [M0]",
Michel Danzer1c454302013-07-10 16:36:43 +0000940 []> {
Matt Arsenault9cd8c382014-03-19 22:19:39 +0000941 let data0 = 0;
942 let data1 = 0;
Michel Danzer1c454302013-07-10 16:36:43 +0000943 let mayLoad = 1;
944 let mayStore = 0;
945}
946
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000947class DS_Load2_Helper <bits<8> op, string asm, RegisterClass regClass> : DS <
948 op,
949 (outs regClass:$vdst),
Matt Arsenault61cc9082014-10-10 22:16:07 +0000950 (ins i1imm:$gds, VReg_32:$addr, ds_offset0:$offset0, ds_offset1:$offset1),
951 asm#" $vdst, $addr"#"$offset0"#"$offset1 [M0]",
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000952 []> {
953 let data0 = 0;
954 let data1 = 0;
955 let mayLoad = 1;
956 let mayStore = 0;
957}
958
Matt Arsenault9cd8c382014-03-19 22:19:39 +0000959class DS_Store_Helper <bits<8> op, string asm, RegisterClass regClass> : DS_1A <
Michel Danzer1c454302013-07-10 16:36:43 +0000960 op,
961 (outs),
Matt Arsenault61cc9082014-10-10 22:16:07 +0000962 (ins i1imm:$gds, VReg_32:$addr, regClass:$data0, ds_offset:$offset),
963 asm#" $addr, $data0"#"$offset"#" [M0]",
Michel Danzer1c454302013-07-10 16:36:43 +0000964 []> {
Matt Arsenault9cd8c382014-03-19 22:19:39 +0000965 let data1 = 0;
Michel Danzer1c454302013-07-10 16:36:43 +0000966 let mayStore = 1;
967 let mayLoad = 0;
968 let vdst = 0;
969}
970
Tom Stellard05105142014-08-22 18:49:28 +0000971class DS_Store2_Helper <bits<8> op, string asm, RegisterClass regClass> : DS <
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000972 op,
973 (outs),
Matt Arsenaultfa097f82014-08-04 18:49:22 +0000974 (ins i1imm:$gds, VReg_32:$addr, regClass:$data0, regClass:$data1,
Matt Arsenault61cc9082014-10-10 22:16:07 +0000975 ds_offset0:$offset0, ds_offset1:$offset1),
976 asm#" $addr, $data0, $data1"#"$offset0"#"$offset1 [M0]",
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000977 []> {
978 let mayStore = 1;
979 let mayLoad = 0;
980 let vdst = 0;
981}
982
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000983// 1 address, 1 data.
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000984class DS_1A1D_RET <bits<8> op, string asm, RegisterClass rc, string noRetOp = ""> : DS_1A <
Tom Stellard13c68ef2013-09-05 18:38:09 +0000985 op,
986 (outs rc:$vdst),
Matt Arsenault61cc9082014-10-10 22:16:07 +0000987 (ins i1imm:$gds, VReg_32:$addr, rc:$data0, ds_offset:$offset),
988 asm#" $vdst, $addr, $data0"#"$offset"#" [M0]", []>,
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000989 AtomicNoRet<noRetOp, 1> {
Matt Arsenault9cd8c382014-03-19 22:19:39 +0000990
991 let data1 = 0;
Tom Stellard13c68ef2013-09-05 18:38:09 +0000992 let mayStore = 1;
993 let mayLoad = 1;
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +0000994
995 let hasPostISelHook = 1; // Adjusted to no return version.
Tom Stellard13c68ef2013-09-05 18:38:09 +0000996}
997
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000998// 1 address, 2 data.
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000999class DS_1A2D_RET <bits<8> op, string asm, RegisterClass rc, string noRetOp = ""> : DS_1A <
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001000 op,
1001 (outs rc:$vdst),
Matt Arsenault61cc9082014-10-10 22:16:07 +00001002 (ins i1imm:$gds, VReg_32:$addr, rc:$data0, rc:$data1, ds_offset:$offset),
1003 asm#" $vdst, $addr, $data0, $data1"#"$offset"#" [M0]",
Matt Arsenault9903ccf2014-09-08 15:07:27 +00001004 []>,
1005 AtomicNoRet<noRetOp, 1> {
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001006 let mayStore = 1;
1007 let mayLoad = 1;
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00001008
1009 let hasPostISelHook = 1; // Adjusted to no return version.
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001010}
1011
1012// 1 address, 2 data.
Matt Arsenault9903ccf2014-09-08 15:07:27 +00001013class DS_1A2D_NORET <bits<8> op, string asm, RegisterClass rc, string noRetOp = asm> : DS_1A <
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001014 op,
1015 (outs),
Matt Arsenault61cc9082014-10-10 22:16:07 +00001016 (ins i1imm:$gds, VReg_32:$addr, rc:$data0, rc:$data1, ds_offset:$offset),
1017 asm#" $addr, $data0, $data1"#"$offset"#" [M0]",
Matt Arsenault9903ccf2014-09-08 15:07:27 +00001018 []>,
1019 AtomicNoRet<noRetOp, 0> {
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001020 let mayStore = 1;
1021 let mayLoad = 1;
1022}
1023
1024// 1 address, 1 data.
Matt Arsenault9903ccf2014-09-08 15:07:27 +00001025class DS_1A1D_NORET <bits<8> op, string asm, RegisterClass rc, string noRetOp = asm> : DS_1A <
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001026 op,
1027 (outs),
Matt Arsenault61cc9082014-10-10 22:16:07 +00001028 (ins i1imm:$gds, VReg_32:$addr, rc:$data0, ds_offset:$offset),
1029 asm#" $addr, $data0"#"$offset"#" [M0]",
Matt Arsenault9903ccf2014-09-08 15:07:27 +00001030 []>,
1031 AtomicNoRet<noRetOp, 0> {
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001032
1033 let data1 = 0;
1034 let mayStore = 1;
1035 let mayLoad = 1;
1036}
1037
Tom Stellard0c238c22014-10-01 14:44:43 +00001038//===----------------------------------------------------------------------===//
1039// MTBUF classes
1040//===----------------------------------------------------------------------===//
1041
1042class MTBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1043 MTBUF <outs, ins, "", pattern>,
1044 SIMCInstr<opName, SISubtarget.NONE> {
1045 let isPseudo = 1;
1046}
1047
1048class MTBUF_Real_si <bits<3> op, string opName, dag outs, dag ins,
1049 string asm> :
1050 MTBUF <outs, ins, asm, []>,
1051 MTBUFe <op>,
1052 SIMCInstr<opName, SISubtarget.SI>;
1053
1054multiclass MTBUF_m <bits<3> op, string opName, dag outs, dag ins, string asm,
1055 list<dag> pattern> {
1056
1057 def "" : MTBUF_Pseudo <opName, outs, ins, pattern>;
1058
1059 def _si : MTBUF_Real_si <op, opName, outs, ins, asm>;
1060
1061}
1062
1063let mayStore = 1, mayLoad = 0 in {
1064
1065multiclass MTBUF_Store_Helper <bits<3> op, string opName,
1066 RegisterClass regClass> : MTBUF_m <
1067 op, opName, (outs),
1068 (ins regClass:$vdata, u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc,
1069 i1imm:$addr64, i8imm:$dfmt, i8imm:$nfmt, VReg_32:$vaddr,
1070 SReg_128:$srsrc, i1imm:$slc, i1imm:$tfe, SSrc_32:$soffset),
1071 opName#" $vdata, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
1072 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
1073>;
1074
1075} // mayStore = 1, mayLoad = 0
1076
1077let mayLoad = 1, mayStore = 0 in {
1078
1079multiclass MTBUF_Load_Helper <bits<3> op, string opName,
1080 RegisterClass regClass> : MTBUF_m <
1081 op, opName, (outs regClass:$dst),
1082 (ins u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc, i1imm:$addr64,
1083 i8imm:$dfmt, i8imm:$nfmt, VReg_32:$vaddr, SReg_128:$srsrc,
1084 i1imm:$slc, i1imm:$tfe, SSrc_32:$soffset),
1085 opName#" $dst, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
1086 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
1087>;
1088
1089} // mayLoad = 1, mayStore = 0
1090
Tom Stellard7980fc82014-09-25 18:30:26 +00001091class MUBUFAddr64Table <bit is_addr64, string suffix = ""> {
Tom Stellard155bbb72014-08-11 22:18:17 +00001092
1093 bit IsAddr64 = is_addr64;
Tom Stellard7980fc82014-09-25 18:30:26 +00001094 string OpName = NAME # suffix;
Tom Stellard155bbb72014-08-11 22:18:17 +00001095}
1096
Tom Stellard7980fc82014-09-25 18:30:26 +00001097class MUBUFAtomicAddr64 <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern>
1098 : MUBUF <op, outs, ins, asm, pattern> {
1099
1100 let offen = 0;
1101 let idxen = 0;
1102 let addr64 = 1;
1103 let tfe = 0;
1104 let lds = 0;
1105 let soffset = 128;
1106}
1107
1108class MUBUFAtomicOffset <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern>
1109 : MUBUF <op, outs, ins, asm, pattern> {
1110
1111 let offen = 0;
1112 let idxen = 0;
1113 let addr64 = 0;
1114 let tfe = 0;
1115 let lds = 0;
1116 let vaddr = 0;
1117}
1118
1119multiclass MUBUF_Atomic <bits<7> op, string name, RegisterClass rc,
1120 ValueType vt, SDPatternOperator atomic> {
1121
1122 let mayStore = 1, mayLoad = 1, hasPostISelHook = 1 in {
1123
1124 // No return variants
1125 let glc = 0 in {
1126
1127 def _ADDR64 : MUBUFAtomicAddr64 <
1128 op, (outs),
1129 (ins rc:$vdata, SReg_128:$srsrc, VReg_64:$vaddr,
1130 mbuf_offset:$offset, slc:$slc),
1131 name#" $vdata, $vaddr, $srsrc, 0 addr64"#"$offset"#"$slc", []
1132 >, MUBUFAddr64Table<1>, AtomicNoRet<NAME#"_ADDR64", 0>;
1133
1134 def _OFFSET : MUBUFAtomicOffset <
1135 op, (outs),
1136 (ins rc:$vdata, SReg_128:$srsrc, mbuf_offset:$offset,
1137 SSrc_32:$soffset, slc:$slc),
1138 name#" $vdata, $srsrc, $soffset"#"$offset"#"$slc", []
1139 >, MUBUFAddr64Table<0>, AtomicNoRet<NAME#"_OFFSET", 0>;
1140 } // glc = 0
1141
1142 // Variant that return values
1143 let glc = 1, Constraints = "$vdata = $vdata_in",
1144 DisableEncoding = "$vdata_in" in {
1145
1146 def _RTN_ADDR64 : MUBUFAtomicAddr64 <
1147 op, (outs rc:$vdata),
1148 (ins rc:$vdata_in, SReg_128:$srsrc, VReg_64:$vaddr,
1149 mbuf_offset:$offset, slc:$slc),
1150 name#" $vdata, $vaddr, $srsrc, 0 addr64"#"$offset"#" glc"#"$slc",
1151 [(set vt:$vdata,
1152 (atomic (MUBUFAddr64Atomic v4i32:$srsrc, i64:$vaddr, i16:$offset,
1153 i1:$slc), vt:$vdata_in))]
1154 >, MUBUFAddr64Table<1, "_RTN">, AtomicNoRet<NAME#"_ADDR64", 1>;
1155
1156 def _RTN_OFFSET : MUBUFAtomicOffset <
1157 op, (outs rc:$vdata),
1158 (ins rc:$vdata_in, SReg_128:$srsrc, mbuf_offset:$offset,
1159 SSrc_32:$soffset, slc:$slc),
1160 name#" $vdata, $srsrc, $soffset"#"$offset"#" glc $slc",
1161 [(set vt:$vdata,
1162 (atomic (MUBUFOffsetAtomic v4i32:$srsrc, i32:$soffset, i16:$offset,
1163 i1:$slc), vt:$vdata_in))]
1164 >, MUBUFAddr64Table<0, "_RTN">, AtomicNoRet<NAME#"_OFFSET", 1>;
1165
1166 } // glc = 1
1167
1168 } // mayStore = 1, mayLoad = 1, hasPostISelHook = 1
1169}
1170
Tom Stellard7c1838d2014-07-02 20:53:56 +00001171multiclass MUBUF_Load_Helper <bits<7> op, string asm, RegisterClass regClass,
1172 ValueType load_vt = i32,
1173 SDPatternOperator ld = null_frag> {
Tom Stellardf1ee7162013-05-20 15:02:31 +00001174
Michel Danzer13736222014-01-27 07:20:51 +00001175 let lds = 0, mayLoad = 1 in {
Tom Stellardf1ee7162013-05-20 15:02:31 +00001176
Michel Danzer13736222014-01-27 07:20:51 +00001177 let addr64 = 0 in {
Tom Stellardf1ee7162013-05-20 15:02:31 +00001178
Tom Stellard8e44d942014-07-21 15:44:55 +00001179 let offen = 0, idxen = 0, vaddr = 0 in {
Michel Danzer13736222014-01-27 07:20:51 +00001180 def _OFFSET : MUBUF <op, (outs regClass:$vdata),
Tom Stellard8e44d942014-07-21 15:44:55 +00001181 (ins SReg_128:$srsrc,
Tom Stellard229d5e62014-08-05 14:48:12 +00001182 mbuf_offset:$offset, SSrc_32:$soffset, glc:$glc,
1183 slc:$slc, tfe:$tfe),
Tom Stellard155bbb72014-08-11 22:18:17 +00001184 asm#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
1185 [(set load_vt:$vdata, (ld (MUBUFOffset v4i32:$srsrc,
1186 i32:$soffset, i16:$offset,
1187 i1:$glc, i1:$slc, i1:$tfe)))]>,
1188 MUBUFAddr64Table<0>;
Michel Danzer13736222014-01-27 07:20:51 +00001189 }
Tom Stellardf1ee7162013-05-20 15:02:31 +00001190
Tom Stellardb02094e2014-07-21 15:45:01 +00001191 let offen = 1, idxen = 0 in {
Michel Danzer13736222014-01-27 07:20:51 +00001192 def _OFFEN : MUBUF <op, (outs regClass:$vdata),
1193 (ins SReg_128:$srsrc, VReg_32:$vaddr,
Tom Stellard229d5e62014-08-05 14:48:12 +00001194 SSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, slc:$slc,
1195 tfe:$tfe),
1196 asm#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
Michel Danzer13736222014-01-27 07:20:51 +00001197 }
1198
1199 let offen = 0, idxen = 1 in {
1200 def _IDXEN : MUBUF <op, (outs regClass:$vdata),
1201 (ins SReg_128:$srsrc, VReg_32:$vaddr,
Tom Stellard229d5e62014-08-05 14:48:12 +00001202 mbuf_offset:$offset, SSrc_32:$soffset, glc:$glc,
1203 slc:$slc, tfe:$tfe),
1204 asm#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
Michel Danzer13736222014-01-27 07:20:51 +00001205 }
1206
1207 let offen = 1, idxen = 1 in {
1208 def _BOTHEN : MUBUF <op, (outs regClass:$vdata),
1209 (ins SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellard229d5e62014-08-05 14:48:12 +00001210 SSrc_32:$soffset, glc:$glc, slc:$slc, tfe:$tfe),
1211 asm#" $vdata, $vaddr, $srsrc, $soffset, idxen offen"#"$glc"#"$slc"#"$tfe", []>;
Michel Danzer13736222014-01-27 07:20:51 +00001212 }
1213 }
1214
1215 let offen = 0, idxen = 0, addr64 = 1, glc = 0, slc = 0, tfe = 0, soffset = 128 /* ZERO */ in {
1216 def _ADDR64 : MUBUF <op, (outs regClass:$vdata),
Tom Stellard229d5e62014-08-05 14:48:12 +00001217 (ins SReg_128:$srsrc, VReg_64:$vaddr, mbuf_offset:$offset),
1218 asm#" $vdata, $vaddr, $srsrc, 0 addr64"#"$offset",
Tom Stellard7c1838d2014-07-02 20:53:56 +00001219 [(set load_vt:$vdata, (ld (MUBUFAddr64 v4i32:$srsrc,
Tom Stellard155bbb72014-08-11 22:18:17 +00001220 i64:$vaddr, i16:$offset)))]>, MUBUFAddr64Table<1>;
Michel Danzer13736222014-01-27 07:20:51 +00001221 }
Tom Stellardf1ee7162013-05-20 15:02:31 +00001222 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001223}
1224
Tom Stellardb02094e2014-07-21 15:45:01 +00001225multiclass MUBUF_Store_Helper <bits<7> op, string name, RegisterClass vdataClass,
1226 ValueType store_vt, SDPatternOperator st> {
Tom Stellard754f80f2013-04-05 23:31:51 +00001227
Tom Stellardddea4862014-08-11 22:18:14 +00001228 let addr64 = 0, lds = 0 in {
1229
1230 def "" : MUBUF <
1231 op, (outs),
1232 (ins vdataClass:$vdata, SReg_128:$srsrc, VReg_32:$vaddr, SSrc_32:$soffset,
1233 mbuf_offset:$offset, offen:$offen, idxen:$idxen, glc:$glc, slc:$slc,
1234 tfe:$tfe),
1235 name#" $vdata, $vaddr, $srsrc, $soffset"#"$offen"#"$idxen"#"$offset"#
1236 "$glc"#"$slc"#"$tfe",
1237 []
1238 >;
1239
Tom Stellard155bbb72014-08-11 22:18:17 +00001240 let offen = 0, idxen = 0, vaddr = 0 in {
1241 def _OFFSET : MUBUF <
1242 op, (outs),
1243 (ins vdataClass:$vdata, SReg_128:$srsrc, mbuf_offset:$offset,
1244 SSrc_32:$soffset, glc:$glc, slc:$slc, tfe:$tfe),
1245 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
1246 [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset,
1247 i16:$offset, i1:$glc, i1:$slc,
1248 i1:$tfe))]
1249 >, MUBUFAddr64Table<0>;
1250 } // offen = 0, idxen = 0, vaddr = 0
1251
Tom Stellardddea4862014-08-11 22:18:14 +00001252 let offen = 1, idxen = 0 in {
1253 def _OFFEN : MUBUF <
1254 op, (outs),
1255 (ins vdataClass:$vdata, SReg_128:$srsrc, VReg_32:$vaddr, SSrc_32:$soffset,
1256 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
1257 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#
1258 "$glc"#"$slc"#"$tfe",
1259 []
1260 >;
1261 } // end offen = 1, idxen = 0
1262
1263 } // End addr64 = 0, lds = 0
Tom Stellard754f80f2013-04-05 23:31:51 +00001264
Tom Stellardb02094e2014-07-21 15:45:01 +00001265 def _ADDR64 : MUBUF <
1266 op, (outs),
Tom Stellard229d5e62014-08-05 14:48:12 +00001267 (ins vdataClass:$vdata, SReg_128:$srsrc, VReg_64:$vaddr, mbuf_offset:$offset),
1268 name#" $vdata, $vaddr, $srsrc, 0 addr64"#"$offset",
Tom Stellardb02094e2014-07-21 15:45:01 +00001269 [(st store_vt:$vdata,
Tom Stellard155bbb72014-08-11 22:18:17 +00001270 (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i16:$offset))]>, MUBUFAddr64Table<1>
1271 {
Tom Stellardb02094e2014-07-21 15:45:01 +00001272
1273 let mayLoad = 0;
1274 let mayStore = 1;
1275
1276 // Encoding
1277 let offen = 0;
1278 let idxen = 0;
1279 let glc = 0;
1280 let addr64 = 1;
1281 let lds = 0;
1282 let slc = 0;
1283 let tfe = 0;
1284 let soffset = 128; // ZERO
1285 }
Tom Stellard754f80f2013-04-05 23:31:51 +00001286}
1287
Matt Arsenault3f981402014-09-15 15:41:53 +00001288class FLAT_Load_Helper <bits<7> op, string asm, RegisterClass regClass> :
1289 FLAT <op, (outs regClass:$data),
1290 (ins VReg_64:$addr),
1291 asm#" $data, $addr, [M0, FLAT_SCRATCH]", []> {
1292 let glc = 0;
1293 let slc = 0;
1294 let tfe = 0;
1295 let mayLoad = 1;
1296}
1297
1298class FLAT_Store_Helper <bits<7> op, string name, RegisterClass vdataClass> :
1299 FLAT <op, (outs), (ins vdataClass:$data, VReg_64:$addr),
1300 name#" $data, $addr, [M0, FLAT_SCRATCH]",
1301 []> {
1302
1303 let mayLoad = 0;
1304 let mayStore = 1;
1305
1306 // Encoding
1307 let glc = 0;
1308 let slc = 0;
1309 let tfe = 0;
1310}
1311
Tom Stellard682bfbc2013-10-10 17:11:24 +00001312class MIMG_Mask <string op, int channels> {
1313 string Op = op;
1314 int Channels = channels;
1315}
1316
Tom Stellard16a9a202013-08-14 23:24:17 +00001317class MIMG_NoSampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001318 RegisterClass dst_rc,
Tom Stellard16a9a202013-08-14 23:24:17 +00001319 RegisterClass src_rc> : MIMG <
Tom Stellard353b3362013-05-06 23:02:12 +00001320 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001321 (outs dst_rc:$vdata),
Tom Stellard353b3362013-05-06 23:02:12 +00001322 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00001323 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Tom Stellard353b3362013-05-06 23:02:12 +00001324 SReg_256:$srsrc),
1325 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
1326 #" $tfe, $lwe, $slc, $vaddr, $srsrc",
1327 []> {
1328 let SSAMP = 0;
1329 let mayLoad = 1;
1330 let mayStore = 0;
1331 let hasPostISelHook = 1;
1332}
1333
Tom Stellard682bfbc2013-10-10 17:11:24 +00001334multiclass MIMG_NoSampler_Src_Helper <bits<7> op, string asm,
1335 RegisterClass dst_rc,
1336 int channels> {
1337 def _V1 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_32>,
1338 MIMG_Mask<asm#"_V1", channels>;
1339 def _V2 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_64>,
1340 MIMG_Mask<asm#"_V2", channels>;
1341 def _V4 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_128>,
1342 MIMG_Mask<asm#"_V4", channels>;
1343}
1344
Tom Stellard16a9a202013-08-14 23:24:17 +00001345multiclass MIMG_NoSampler <bits<7> op, string asm> {
Tom Stellard682bfbc2013-10-10 17:11:24 +00001346 defm _V1 : MIMG_NoSampler_Src_Helper <op, asm, VReg_32, 1>;
1347 defm _V2 : MIMG_NoSampler_Src_Helper <op, asm, VReg_64, 2>;
1348 defm _V3 : MIMG_NoSampler_Src_Helper <op, asm, VReg_96, 3>;
1349 defm _V4 : MIMG_NoSampler_Src_Helper <op, asm, VReg_128, 4>;
Tom Stellard16a9a202013-08-14 23:24:17 +00001350}
1351
1352class MIMG_Sampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001353 RegisterClass dst_rc,
Tom Stellard16a9a202013-08-14 23:24:17 +00001354 RegisterClass src_rc> : MIMG <
Christian Konig72d5d5c2013-02-21 15:16:44 +00001355 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001356 (outs dst_rc:$vdata),
Christian Konig72d5d5c2013-02-21 15:16:44 +00001357 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00001358 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Christian Konig84652962013-03-01 09:46:17 +00001359 SReg_256:$srsrc, SReg_128:$ssamp),
Christian Konig08e768b2013-02-21 15:17:17 +00001360 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
1361 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
Christian Konig72d5d5c2013-02-21 15:16:44 +00001362 []> {
1363 let mayLoad = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00001364 let mayStore = 0;
Christian Konig8b1ed282013-04-10 08:39:16 +00001365 let hasPostISelHook = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00001366}
1367
Tom Stellard682bfbc2013-10-10 17:11:24 +00001368multiclass MIMG_Sampler_Src_Helper <bits<7> op, string asm,
1369 RegisterClass dst_rc,
1370 int channels> {
1371 def _V1 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_32>,
1372 MIMG_Mask<asm#"_V1", channels>;
1373 def _V2 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_64>,
1374 MIMG_Mask<asm#"_V2", channels>;
1375 def _V4 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_128>,
1376 MIMG_Mask<asm#"_V4", channels>;
1377 def _V8 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_256>,
1378 MIMG_Mask<asm#"_V8", channels>;
1379 def _V16 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_512>,
1380 MIMG_Mask<asm#"_V16", channels>;
1381}
1382
Tom Stellard16a9a202013-08-14 23:24:17 +00001383multiclass MIMG_Sampler <bits<7> op, string asm> {
Tom Stellard682bfbc2013-10-10 17:11:24 +00001384 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VReg_32, 1>;
1385 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2>;
1386 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3>;
1387 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4>;
Tom Stellard16a9a202013-08-14 23:24:17 +00001388}
1389
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001390class MIMG_Gather_Helper <bits<7> op, string asm,
1391 RegisterClass dst_rc,
1392 RegisterClass src_rc> : MIMG <
1393 op,
1394 (outs dst_rc:$vdata),
1395 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
1396 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
1397 SReg_256:$srsrc, SReg_128:$ssamp),
1398 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
1399 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
1400 []> {
1401 let mayLoad = 1;
1402 let mayStore = 0;
1403
1404 // DMASK was repurposed for GATHER4. 4 components are always
1405 // returned and DMASK works like a swizzle - it selects
1406 // the component to fetch. The only useful DMASK values are
1407 // 1=red, 2=green, 4=blue, 8=alpha. (e.g. 1 returns
1408 // (red,red,red,red) etc.) The ISA document doesn't mention
1409 // this.
1410 // Therefore, disable all code which updates DMASK by setting these two:
1411 let MIMG = 0;
1412 let hasPostISelHook = 0;
1413}
1414
1415multiclass MIMG_Gather_Src_Helper <bits<7> op, string asm,
1416 RegisterClass dst_rc,
1417 int channels> {
1418 def _V1 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_32>,
1419 MIMG_Mask<asm#"_V1", channels>;
1420 def _V2 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_64>,
1421 MIMG_Mask<asm#"_V2", channels>;
1422 def _V4 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_128>,
1423 MIMG_Mask<asm#"_V4", channels>;
1424 def _V8 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_256>,
1425 MIMG_Mask<asm#"_V8", channels>;
1426 def _V16 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_512>,
1427 MIMG_Mask<asm#"_V16", channels>;
1428}
1429
1430multiclass MIMG_Gather <bits<7> op, string asm> {
1431 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VReg_32, 1>;
1432 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2>;
1433 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3>;
1434 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4>;
1435}
1436
Christian Konigf741fbf2013-02-26 17:52:42 +00001437//===----------------------------------------------------------------------===//
1438// Vector instruction mappings
1439//===----------------------------------------------------------------------===//
1440
1441// Maps an opcode in e32 form to its e64 equivalent
1442def getVOPe64 : InstrMapping {
1443 let FilterClass = "VOP";
1444 let RowFields = ["OpName"];
1445 let ColFields = ["Size"];
1446 let KeyCol = ["4"];
1447 let ValueCols = [["8"]];
1448}
1449
Tom Stellard1aaad692014-07-21 16:55:33 +00001450// Maps an opcode in e64 form to its e32 equivalent
1451def getVOPe32 : InstrMapping {
1452 let FilterClass = "VOP";
1453 let RowFields = ["OpName"];
1454 let ColFields = ["Size"];
1455 let KeyCol = ["8"];
1456 let ValueCols = [["4"]];
1457}
1458
Christian Konig3c145802013-03-27 09:12:59 +00001459// Maps an original opcode to its commuted version
1460def getCommuteRev : InstrMapping {
1461 let FilterClass = "VOP2_REV";
1462 let RowFields = ["RevOp"];
1463 let ColFields = ["IsOrig"];
1464 let KeyCol = ["1"];
1465 let ValueCols = [["0"]];
1466}
1467
Tom Stellard682bfbc2013-10-10 17:11:24 +00001468def getMaskedMIMGOp : InstrMapping {
1469 let FilterClass = "MIMG_Mask";
1470 let RowFields = ["Op"];
1471 let ColFields = ["Channels"];
1472 let KeyCol = ["4"];
1473 let ValueCols = [["1"], ["2"], ["3"] ];
1474}
1475
Christian Konig3c145802013-03-27 09:12:59 +00001476// Maps an commuted opcode to its original version
1477def getCommuteOrig : InstrMapping {
1478 let FilterClass = "VOP2_REV";
1479 let RowFields = ["RevOp"];
1480 let ColFields = ["IsOrig"];
1481 let KeyCol = ["0"];
1482 let ValueCols = [["1"]];
1483}
1484
Tom Stellard5d7aaae2014-02-10 16:58:30 +00001485def isDS : InstrMapping {
1486 let FilterClass = "DS";
1487 let RowFields = ["Inst"];
1488 let ColFields = ["Size"];
1489 let KeyCol = ["8"];
1490 let ValueCols = [["8"]];
1491}
1492
Tom Stellardc721a232014-05-16 20:56:47 +00001493def getMCOpcode : InstrMapping {
1494 let FilterClass = "SIMCInstr";
1495 let RowFields = ["PseudoInstr"];
1496 let ColFields = ["Subtarget"];
1497 let KeyCol = [!cast<string>(SISubtarget.NONE)];
1498 let ValueCols = [[!cast<string>(SISubtarget.SI)]];
1499}
1500
Tom Stellard155bbb72014-08-11 22:18:17 +00001501def getAddr64Inst : InstrMapping {
1502 let FilterClass = "MUBUFAddr64Table";
Tom Stellard7980fc82014-09-25 18:30:26 +00001503 let RowFields = ["OpName"];
Tom Stellard155bbb72014-08-11 22:18:17 +00001504 let ColFields = ["IsAddr64"];
1505 let KeyCol = ["0"];
1506 let ValueCols = [["1"]];
1507}
1508
Matt Arsenault9903ccf2014-09-08 15:07:27 +00001509// Maps an atomic opcode to its version with a return value.
1510def getAtomicRetOp : InstrMapping {
1511 let FilterClass = "AtomicNoRet";
1512 let RowFields = ["NoRetOp"];
1513 let ColFields = ["IsRet"];
1514 let KeyCol = ["0"];
1515 let ValueCols = [["1"]];
1516}
1517
1518// Maps an atomic opcode to its returnless version.
1519def getAtomicNoRetOp : InstrMapping {
1520 let FilterClass = "AtomicNoRet";
1521 let RowFields = ["NoRetOp"];
1522 let ColFields = ["IsRet"];
1523 let KeyCol = ["1"];
1524 let ValueCols = [["0"]];
1525}
1526
Tom Stellard75aadc22012-12-11 21:25:42 +00001527include "SIInstructions.td"