blob: c5a62aa3399073951e5a7de8b95314c76256b52b [file] [log] [blame]
Evan Cheng1be453b2009-08-08 03:21:23 +00001//===-- Thumb2SizeReduction.cpp - Thumb2 code size reduction pass -*- C++ -*-=//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Evan Cheng1be453b2009-08-08 03:21:23 +00006//
7//===----------------------------------------------------------------------===//
8
Evan Cheng1be453b2009-08-08 03:21:23 +00009#include "ARM.h"
Evan Cheng1be453b2009-08-08 03:21:23 +000010#include "ARMBaseInstrInfo.h"
Bob Wilsona2881ee2011-04-19 18:11:49 +000011#include "ARMSubtarget.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000012#include "MCTargetDesc/ARMBaseInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000013#include "Thumb2InstrInfo.h"
14#include "llvm/ADT/DenseMap.h"
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +000015#include "llvm/ADT/PostOrderIterator.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000016#include "llvm/ADT/STLExtras.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000017#include "llvm/ADT/SmallSet.h"
18#include "llvm/ADT/SmallVector.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000019#include "llvm/ADT/Statistic.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000020#include "llvm/ADT/StringRef.h"
21#include "llvm/CodeGen/MachineBasicBlock.h"
22#include "llvm/CodeGen/MachineFunction.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng1be453b2009-08-08 03:21:23 +000024#include "llvm/CodeGen/MachineInstr.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000026#include "llvm/CodeGen/MachineOperand.h"
David Blaikie3f833ed2017-11-08 01:01:31 +000027#include "llvm/CodeGen/TargetInstrInfo.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000028#include "llvm/IR/DebugLoc.h"
29#include "llvm/IR/Function.h"
30#include "llvm/MC/MCInstrDesc.h"
31#include "llvm/MC/MCRegisterInfo.h"
Evan Chengf16a1d52009-08-10 07:20:37 +000032#include "llvm/Support/CommandLine.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000033#include "llvm/Support/Compiler.h"
Evan Cheng1be453b2009-08-08 03:21:23 +000034#include "llvm/Support/Debug.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000035#include "llvm/Support/ErrorHandling.h"
Benjamin Kramer16132e62015-03-23 18:07:13 +000036#include "llvm/Support/raw_ostream.h"
Eugene Zelenko342257e2017-01-31 00:56:17 +000037#include <algorithm>
38#include <cassert>
39#include <cstdint>
40#include <functional>
41#include <iterator>
Benjamin Kramer82de7d32016-05-27 14:27:24 +000042#include <utility>
Eugene Zelenko342257e2017-01-31 00:56:17 +000043
Evan Cheng1be453b2009-08-08 03:21:23 +000044using namespace llvm;
45
Chandler Carruth84e68b22014-04-22 02:41:26 +000046#define DEBUG_TYPE "t2-reduce-size"
David Green110844d2017-12-19 12:19:08 +000047#define THUMB2_SIZE_REDUCE_NAME "Thumb2 instruction size reduce pass"
Chandler Carruth84e68b22014-04-22 02:41:26 +000048
Evan Cheng1f5bee12009-08-10 06:57:42 +000049STATISTIC(NumNarrows, "Number of 32-bit instrs reduced to 16-bit ones");
50STATISTIC(Num2Addrs, "Number of 32-bit instrs reduced to 2addr 16-bit ones");
Evan Cheng36064672009-08-11 08:52:18 +000051STATISTIC(NumLdSts, "Number of 32-bit load / store reduced to 16-bit ones");
Evan Cheng1be453b2009-08-08 03:21:23 +000052
Evan Chengcc9ca352009-08-11 21:11:32 +000053static cl::opt<int> ReduceLimit("t2-reduce-limit",
54 cl::init(-1), cl::Hidden);
55static cl::opt<int> ReduceLimit2Addr("t2-reduce-limit2",
56 cl::init(-1), cl::Hidden);
57static cl::opt<int> ReduceLimitLdSt("t2-reduce-limit3",
58 cl::init(-1), cl::Hidden);
Evan Chengf16a1d52009-08-10 07:20:37 +000059
Evan Cheng1be453b2009-08-08 03:21:23 +000060namespace {
Eugene Zelenko342257e2017-01-31 00:56:17 +000061
Evan Cheng1be453b2009-08-08 03:21:23 +000062 /// ReduceTable - A static table with information on mapping from wide
63 /// opcodes to narrow
64 struct ReduceEntry {
Craig Topperca658c22012-03-11 07:16:55 +000065 uint16_t WideOpc; // Wide opcode
66 uint16_t NarrowOpc1; // Narrow opcode to transform to
67 uint16_t NarrowOpc2; // Narrow opcode when it's two-address
Evan Cheng1be453b2009-08-08 03:21:23 +000068 uint8_t Imm1Limit; // Limit of immediate field (bits)
69 uint8_t Imm2Limit; // Limit of immediate field when it's two-address
70 unsigned LowRegs1 : 1; // Only possible if low-registers are used
71 unsigned LowRegs2 : 1; // Only possible if low-registers are used (2addr)
Evan Cheng1e6c2a12009-08-12 01:49:45 +000072 unsigned PredCC1 : 2; // 0 - If predicated, cc is on and vice versa.
Evan Cheng1be453b2009-08-08 03:21:23 +000073 // 1 - No cc field.
Evan Cheng1e6c2a12009-08-12 01:49:45 +000074 // 2 - Always set CPSR.
Evan Chengaee7e492009-08-12 18:35:50 +000075 unsigned PredCC2 : 2;
Bob Wilsona2881ee2011-04-19 18:11:49 +000076 unsigned PartFlag : 1; // 16-bit instruction does partial flag update
Evan Cheng1be453b2009-08-08 03:21:23 +000077 unsigned Special : 1; // Needs to be dealt with specially
Evan Chengddc0cb62012-12-20 19:59:30 +000078 unsigned AvoidMovs: 1; // Avoid movs with shifter operand (for Swift)
Evan Cheng1be453b2009-08-08 03:21:23 +000079 };
80
81 static const ReduceEntry ReduceTable[] = {
Evan Chengddc0cb62012-12-20 19:59:30 +000082 // Wide, Narrow1, Narrow2, imm1,imm2, lo1, lo2, P/C,PF,S,AM
83 { ARM::t2ADCrr, 0, ARM::tADC, 0, 0, 0, 1, 0,0, 0,0,0 },
84 { ARM::t2ADDri, ARM::tADDi3, ARM::tADDi8, 3, 8, 1, 1, 0,0, 0,1,0 },
85 { ARM::t2ADDrr, ARM::tADDrr, ARM::tADDhirr, 0, 0, 1, 0, 0,1, 0,0,0 },
86 { ARM::t2ADDSri,ARM::tADDi3, ARM::tADDi8, 3, 8, 1, 1, 2,2, 0,1,0 },
87 { ARM::t2ADDSrr,ARM::tADDrr, 0, 0, 0, 1, 0, 2,0, 0,1,0 },
88 { ARM::t2ANDrr, 0, ARM::tAND, 0, 0, 0, 1, 0,0, 1,0,0 },
89 { ARM::t2ASRri, ARM::tASRri, 0, 5, 0, 1, 0, 0,0, 1,0,1 },
90 { ARM::t2ASRrr, 0, ARM::tASRrr, 0, 0, 0, 1, 0,0, 1,0,1 },
91 { ARM::t2BICrr, 0, ARM::tBIC, 0, 0, 0, 1, 0,0, 1,0,0 },
92 //FIXME: Disable CMN, as CCodes are backwards from compare expectations
93 //{ ARM::t2CMNrr, ARM::tCMN, 0, 0, 0, 1, 0, 2,0, 0,0,0 },
94 { ARM::t2CMNzrr, ARM::tCMNz, 0, 0, 0, 1, 0, 2,0, 0,0,0 },
95 { ARM::t2CMPri, ARM::tCMPi8, 0, 8, 0, 1, 0, 2,0, 0,0,0 },
96 { ARM::t2CMPrr, ARM::tCMPhir, 0, 0, 0, 0, 0, 2,0, 0,1,0 },
97 { ARM::t2EORrr, 0, ARM::tEOR, 0, 0, 0, 1, 0,0, 1,0,0 },
98 // FIXME: adr.n immediate offset must be multiple of 4.
99 //{ ARM::t2LEApcrelJT,ARM::tLEApcrelJT, 0, 0, 0, 1, 0, 1,0, 0,0,0 },
100 { ARM::t2LSLri, ARM::tLSLri, 0, 5, 0, 1, 0, 0,0, 1,0,1 },
101 { ARM::t2LSLrr, 0, ARM::tLSLrr, 0, 0, 0, 1, 0,0, 1,0,1 },
102 { ARM::t2LSRri, ARM::tLSRri, 0, 5, 0, 1, 0, 0,0, 1,0,1 },
103 { ARM::t2LSRrr, 0, ARM::tLSRrr, 0, 0, 0, 1, 0,0, 1,0,1 },
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000104 { ARM::t2MOVi, ARM::tMOVi8, 0, 8, 0, 1, 0, 0,0, 1,0,0 },
105 { ARM::t2MOVi16,ARM::tMOVi8, 0, 8, 0, 1, 0, 0,0, 1,1,0 },
Evan Chengddc0cb62012-12-20 19:59:30 +0000106 // FIXME: Do we need the 16-bit 'S' variant?
107 { ARM::t2MOVr,ARM::tMOVr, 0, 0, 0, 0, 0, 1,0, 0,0,0 },
108 { ARM::t2MUL, 0, ARM::tMUL, 0, 0, 0, 1, 0,0, 1,0,0 },
109 { ARM::t2MVNr, ARM::tMVN, 0, 0, 0, 1, 0, 0,0, 0,0,0 },
110 { ARM::t2ORRrr, 0, ARM::tORR, 0, 0, 0, 1, 0,0, 1,0,0 },
111 { ARM::t2REV, ARM::tREV, 0, 0, 0, 1, 0, 1,0, 0,0,0 },
112 { ARM::t2REV16, ARM::tREV16, 0, 0, 0, 1, 0, 1,0, 0,0,0 },
113 { ARM::t2REVSH, ARM::tREVSH, 0, 0, 0, 1, 0, 1,0, 0,0,0 },
114 { ARM::t2RORrr, 0, ARM::tROR, 0, 0, 0, 1, 0,0, 1,0,0 },
115 { ARM::t2RSBri, ARM::tRSB, 0, 0, 0, 1, 0, 0,0, 0,1,0 },
116 { ARM::t2RSBSri,ARM::tRSB, 0, 0, 0, 1, 0, 2,0, 0,1,0 },
117 { ARM::t2SBCrr, 0, ARM::tSBC, 0, 0, 0, 1, 0,0, 0,0,0 },
118 { ARM::t2SUBri, ARM::tSUBi3, ARM::tSUBi8, 3, 8, 1, 1, 0,0, 0,0,0 },
119 { ARM::t2SUBrr, ARM::tSUBrr, 0, 0, 0, 1, 0, 0,0, 0,0,0 },
120 { ARM::t2SUBSri,ARM::tSUBi3, ARM::tSUBi8, 3, 8, 1, 1, 2,2, 0,0,0 },
121 { ARM::t2SUBSrr,ARM::tSUBrr, 0, 0, 0, 1, 0, 2,0, 0,0,0 },
122 { ARM::t2SXTB, ARM::tSXTB, 0, 0, 0, 1, 0, 1,0, 0,1,0 },
123 { ARM::t2SXTH, ARM::tSXTH, 0, 0, 0, 1, 0, 1,0, 0,1,0 },
Sam Parker72082212019-01-10 08:36:33 +0000124 { ARM::t2TEQrr, ARM::tEOR, 0, 0, 0, 1, 0, 2,0, 0,1,0 },
Evan Chengddc0cb62012-12-20 19:59:30 +0000125 { ARM::t2TSTrr, ARM::tTST, 0, 0, 0, 1, 0, 2,0, 0,0,0 },
126 { ARM::t2UXTB, ARM::tUXTB, 0, 0, 0, 1, 0, 1,0, 0,1,0 },
127 { ARM::t2UXTH, ARM::tUXTH, 0, 0, 0, 1, 0, 1,0, 0,1,0 },
Evan Cheng36064672009-08-11 08:52:18 +0000128
Evan Chengddc0cb62012-12-20 19:59:30 +0000129 // FIXME: Clean this up after splitting each Thumb load / store opcode
130 // into multiple ones.
131 { ARM::t2LDRi12,ARM::tLDRi, ARM::tLDRspi, 5, 8, 1, 0, 0,0, 0,1,0 },
132 { ARM::t2LDRs, ARM::tLDRr, 0, 0, 0, 1, 0, 0,0, 0,1,0 },
133 { ARM::t2LDRBi12,ARM::tLDRBi, 0, 5, 0, 1, 0, 0,0, 0,1,0 },
134 { ARM::t2LDRBs, ARM::tLDRBr, 0, 0, 0, 1, 0, 0,0, 0,1,0 },
135 { ARM::t2LDRHi12,ARM::tLDRHi, 0, 5, 0, 1, 0, 0,0, 0,1,0 },
136 { ARM::t2LDRHs, ARM::tLDRHr, 0, 0, 0, 1, 0, 0,0, 0,1,0 },
137 { ARM::t2LDRSBs,ARM::tLDRSB, 0, 0, 0, 1, 0, 0,0, 0,1,0 },
138 { ARM::t2LDRSHs,ARM::tLDRSH, 0, 0, 0, 1, 0, 0,0, 0,1,0 },
James Molloy53298a12016-06-07 12:13:34 +0000139 { ARM::t2LDR_POST,ARM::tLDMIA_UPD,0, 0, 0, 1, 0, 0,0, 0,1,0 },
Evan Chengddc0cb62012-12-20 19:59:30 +0000140 { ARM::t2STRi12,ARM::tSTRi, ARM::tSTRspi, 5, 8, 1, 0, 0,0, 0,1,0 },
141 { ARM::t2STRs, ARM::tSTRr, 0, 0, 0, 1, 0, 0,0, 0,1,0 },
142 { ARM::t2STRBi12,ARM::tSTRBi, 0, 5, 0, 1, 0, 0,0, 0,1,0 },
143 { ARM::t2STRBs, ARM::tSTRBr, 0, 0, 0, 1, 0, 0,0, 0,1,0 },
144 { ARM::t2STRHi12,ARM::tSTRHi, 0, 5, 0, 1, 0, 0,0, 0,1,0 },
145 { ARM::t2STRHs, ARM::tSTRHr, 0, 0, 0, 1, 0, 0,0, 0,1,0 },
James Molloy53298a12016-06-07 12:13:34 +0000146 { ARM::t2STR_POST,ARM::tSTMIA_UPD,0, 0, 0, 1, 0, 0,0, 0,1,0 },
Evan Chengcc9ca352009-08-11 21:11:32 +0000147
Evan Chengddc0cb62012-12-20 19:59:30 +0000148 { ARM::t2LDMIA, ARM::tLDMIA, 0, 0, 0, 1, 1, 1,1, 0,1,0 },
149 { ARM::t2LDMIA_RET,0, ARM::tPOP_RET, 0, 0, 1, 1, 1,1, 0,1,0 },
150 { ARM::t2LDMIA_UPD,ARM::tLDMIA_UPD,ARM::tPOP,0, 0, 1, 1, 1,1, 0,1,0 },
Scott Douglass953f9082015-10-05 14:49:54 +0000151 // ARM::t2STMIA (with no basereg writeback) has no Thumb1 equivalent.
152 // tSTMIA_UPD is a change in semantics which can only be used if the base
153 // register is killed. This difference is correctly handled elsewhere.
154 { ARM::t2STMIA, ARM::tSTMIA_UPD, 0, 0, 0, 1, 1, 1,1, 0,1,0 },
Evan Chengddc0cb62012-12-20 19:59:30 +0000155 { ARM::t2STMIA_UPD,ARM::tSTMIA_UPD, 0, 0, 0, 1, 1, 1,1, 0,1,0 },
156 { ARM::t2STMDB_UPD, 0, ARM::tPUSH, 0, 0, 1, 1, 1,1, 0,1,0 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000157 };
158
Nick Lewycky02d5f772009-10-25 06:33:48 +0000159 class Thumb2SizeReduce : public MachineFunctionPass {
Evan Cheng1be453b2009-08-08 03:21:23 +0000160 public:
161 static char ID;
Evan Cheng1be453b2009-08-08 03:21:23 +0000162
Evan Cheng6ddd7bc2009-08-15 07:59:10 +0000163 const Thumb2InstrInfo *TII;
Bob Wilsona2881ee2011-04-19 18:11:49 +0000164 const ARMSubtarget *STI;
Evan Cheng1be453b2009-08-08 03:21:23 +0000165
David Green110844d2017-12-19 12:19:08 +0000166 Thumb2SizeReduce(std::function<bool(const Function &)> Ftor = nullptr);
Eugene Zelenko342257e2017-01-31 00:56:17 +0000167
Craig Topper6bc27bf2014-03-10 02:09:33 +0000168 bool runOnMachineFunction(MachineFunction &MF) override;
Evan Cheng1be453b2009-08-08 03:21:23 +0000169
Derek Schuff1dbf7a52016-04-04 17:09:25 +0000170 MachineFunctionProperties getRequiredProperties() const override {
171 return MachineFunctionProperties().set(
Matthias Braun1eb47362016-08-25 01:27:13 +0000172 MachineFunctionProperties::Property::NoVRegs);
Derek Schuff1dbf7a52016-04-04 17:09:25 +0000173 }
174
Mehdi Amini117296c2016-10-01 02:56:57 +0000175 StringRef getPassName() const override {
David Green110844d2017-12-19 12:19:08 +0000176 return THUMB2_SIZE_REDUCE_NAME;
Evan Cheng1be453b2009-08-08 03:21:23 +0000177 }
178
179 private:
180 /// ReduceOpcodeMap - Maps wide opcode to index of entry in ReduceTable.
181 DenseMap<unsigned, unsigned> ReduceOpcodeMap;
182
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000183 bool canAddPseudoFlagDep(MachineInstr *Use, bool IsSelfLoop);
Bob Wilsona2881ee2011-04-19 18:11:49 +0000184
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000185 bool VerifyPredAndCC(MachineInstr *MI, const ReduceEntry &Entry,
186 bool is2Addr, ARMCC::CondCodes Pred,
187 bool LiveCPSR, bool &HasCC, bool &CCDead);
188
Evan Cheng36064672009-08-11 08:52:18 +0000189 bool ReduceLoadStore(MachineBasicBlock &MBB, MachineInstr *MI,
190 const ReduceEntry &Entry);
191
192 bool ReduceSpecial(MachineBasicBlock &MBB, MachineInstr *MI,
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000193 const ReduceEntry &Entry, bool LiveCPSR, bool IsSelfLoop);
Evan Cheng36064672009-08-11 08:52:18 +0000194
Evan Cheng1be453b2009-08-08 03:21:23 +0000195 /// ReduceTo2Addr - Reduce a 32-bit instruction to a 16-bit two-address
196 /// instruction.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000197 bool ReduceTo2Addr(MachineBasicBlock &MBB, MachineInstr *MI,
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000198 const ReduceEntry &Entry, bool LiveCPSR,
Evan Chengf4807a12011-10-27 21:21:05 +0000199 bool IsSelfLoop);
Evan Cheng1be453b2009-08-08 03:21:23 +0000200
201 /// ReduceToNarrow - Reduce a 32-bit instruction to a 16-bit
202 /// non-two-address instruction.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000203 bool ReduceToNarrow(MachineBasicBlock &MBB, MachineInstr *MI,
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000204 const ReduceEntry &Entry, bool LiveCPSR,
Evan Chengf4807a12011-10-27 21:21:05 +0000205 bool IsSelfLoop);
Evan Cheng1be453b2009-08-08 03:21:23 +0000206
Jakob Stoklund Olesen43b1e132012-12-18 00:13:11 +0000207 /// ReduceMI - Attempt to reduce MI, return true on success.
208 bool ReduceMI(MachineBasicBlock &MBB, MachineInstr *MI,
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000209 bool LiveCPSR, bool IsSelfLoop);
Jakob Stoklund Olesen43b1e132012-12-18 00:13:11 +0000210
Evan Cheng1be453b2009-08-08 03:21:23 +0000211 /// ReduceMBB - Reduce width of instructions in the specified basic block.
212 bool ReduceMBB(MachineBasicBlock &MBB);
Quentin Colombet23b404d2012-12-18 22:47:16 +0000213
Evan Chengddc0cb62012-12-20 19:59:30 +0000214 bool OptimizeSize;
Quentin Colombet23b404d2012-12-18 22:47:16 +0000215 bool MinimizeSize;
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000216
217 // Last instruction to define CPSR in the current block.
218 MachineInstr *CPSRDef;
219 // Was CPSR last defined by a high latency instruction?
220 // When CPSRDef is null, this refers to CPSR defs in predecessors.
221 bool HighLatencyCPSR;
222
223 struct MBBInfo {
224 // The flags leaving this block have high latency.
Eugene Zelenko342257e2017-01-31 00:56:17 +0000225 bool HighLatencyCPSR = false;
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000226 // Has this block been visited yet?
Eugene Zelenko342257e2017-01-31 00:56:17 +0000227 bool Visited = false;
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000228
Eugene Zelenko342257e2017-01-31 00:56:17 +0000229 MBBInfo() = default;
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000230 };
231
232 SmallVector<MBBInfo, 8> BlockInfo;
Akira Hatanaka4a616192015-06-08 18:50:43 +0000233
234 std::function<bool(const Function &)> PredicateFtor;
Evan Cheng1be453b2009-08-08 03:21:23 +0000235 };
Eugene Zelenko342257e2017-01-31 00:56:17 +0000236
Evan Cheng1be453b2009-08-08 03:21:23 +0000237 char Thumb2SizeReduce::ID = 0;
Eugene Zelenko342257e2017-01-31 00:56:17 +0000238
239} // end anonymous namespace
Evan Cheng1be453b2009-08-08 03:21:23 +0000240
David Green110844d2017-12-19 12:19:08 +0000241INITIALIZE_PASS(Thumb2SizeReduce, DEBUG_TYPE, THUMB2_SIZE_REDUCE_NAME, false,
242 false)
243
Akira Hatanaka4a616192015-06-08 18:50:43 +0000244Thumb2SizeReduce::Thumb2SizeReduce(std::function<bool(const Function &)> Ftor)
Benjamin Kramer82de7d32016-05-27 14:27:24 +0000245 : MachineFunctionPass(ID), PredicateFtor(std::move(Ftor)) {
Evan Chengddc0cb62012-12-20 19:59:30 +0000246 OptimizeSize = MinimizeSize = false;
Evan Cheng1be453b2009-08-08 03:21:23 +0000247 for (unsigned i = 0, e = array_lengthof(ReduceTable); i != e; ++i) {
248 unsigned FromOpc = ReduceTable[i].WideOpc;
249 if (!ReduceOpcodeMap.insert(std::make_pair(FromOpc, i)).second)
Benjamin Kramer8ceb3232015-10-25 22:28:27 +0000250 llvm_unreachable("Duplicated entries?");
Evan Cheng1be453b2009-08-08 03:21:23 +0000251 }
252}
253
Evan Cheng6cc775f2011-06-28 19:10:37 +0000254static bool HasImplicitCPSRDef(const MCInstrDesc &MCID) {
Craig Toppere5e035a32015-12-05 07:13:35 +0000255 for (const MCPhysReg *Regs = MCID.getImplicitDefs(); *Regs; ++Regs)
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000256 if (*Regs == ARM::CPSR)
257 return true;
258 return false;
259}
260
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000261// Check for a likely high-latency flag def.
262static bool isHighLatencyCPSR(MachineInstr *Def) {
263 switch(Def->getOpcode()) {
264 case ARM::FMSTAT:
265 case ARM::tMUL:
266 return true;
267 }
268 return false;
269}
270
Bob Wilsona2881ee2011-04-19 18:11:49 +0000271/// canAddPseudoFlagDep - For A9 (and other out-of-order) implementations,
272/// the 's' 16-bit instruction partially update CPSR. Abort the
273/// transformation to avoid adding false dependency on last CPSR setting
274/// instruction which hurts the ability for out-of-order execution engine
275/// to do register renaming magic.
276/// This function checks if there is a read-of-write dependency between the
277/// last instruction that defines the CPSR and the current instruction. If there
278/// is, then there is no harm done since the instruction cannot be retired
279/// before the CPSR setting instruction anyway.
280/// Note, we are not doing full dependency analysis here for the sake of compile
281/// time. We're not looking for cases like:
282/// r0 = muls ...
283/// r1 = add.w r0, ...
284/// ...
285/// = mul.w r1
286/// In this case it would have been ok to narrow the mul.w to muls since there
287/// are indirect RAW dependency between the muls and the mul.w
288bool
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000289Thumb2SizeReduce::canAddPseudoFlagDep(MachineInstr *Use, bool FirstInSelfLoop) {
Quentin Colombet23b404d2012-12-18 22:47:16 +0000290 // Disable the check for -Oz (aka OptimizeForSizeHarder).
291 if (MinimizeSize || !STI->avoidCPSRPartialUpdate())
Bob Wilsona2881ee2011-04-19 18:11:49 +0000292 return false;
293
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000294 if (!CPSRDef)
Evan Chengf4807a12011-10-27 21:21:05 +0000295 // If this BB loops back to itself, conservatively avoid narrowing the
296 // first instruction that does partial flag update.
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000297 return HighLatencyCPSR || FirstInSelfLoop;
Evan Chengf4807a12011-10-27 21:21:05 +0000298
Bob Wilsona2881ee2011-04-19 18:11:49 +0000299 SmallSet<unsigned, 2> Defs;
Owen Anderson8c1f17b2014-03-07 22:48:22 +0000300 for (const MachineOperand &MO : CPSRDef->operands()) {
Bob Wilsona2881ee2011-04-19 18:11:49 +0000301 if (!MO.isReg() || MO.isUndef() || MO.isUse())
302 continue;
Daniel Sanders0c476112019-08-15 19:22:08 +0000303 Register Reg = MO.getReg();
Bob Wilsona2881ee2011-04-19 18:11:49 +0000304 if (Reg == 0 || Reg == ARM::CPSR)
305 continue;
306 Defs.insert(Reg);
307 }
308
Owen Anderson8c1f17b2014-03-07 22:48:22 +0000309 for (const MachineOperand &MO : Use->operands()) {
Bob Wilsona2881ee2011-04-19 18:11:49 +0000310 if (!MO.isReg() || MO.isUndef() || MO.isDef())
311 continue;
Daniel Sanders0c476112019-08-15 19:22:08 +0000312 Register Reg = MO.getReg();
Bob Wilsona2881ee2011-04-19 18:11:49 +0000313 if (Defs.count(Reg))
314 return false;
315 }
316
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000317 // If the current CPSR has high latency, try to avoid the false dependency.
318 if (HighLatencyCPSR)
319 return true;
320
321 // tMOVi8 usually doesn't start long dependency chains, and there are a lot
322 // of them, so always shrink them when CPSR doesn't have high latency.
323 if (Use->getOpcode() == ARM::t2MOVi ||
324 Use->getOpcode() == ARM::t2MOVi16)
325 return false;
326
Bob Wilsona2881ee2011-04-19 18:11:49 +0000327 // No read-after-write dependency. The narrowing will add false dependency.
328 return true;
329}
330
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000331bool
332Thumb2SizeReduce::VerifyPredAndCC(MachineInstr *MI, const ReduceEntry &Entry,
333 bool is2Addr, ARMCC::CondCodes Pred,
334 bool LiveCPSR, bool &HasCC, bool &CCDead) {
Evan Chengd461c1c2009-08-09 19:17:19 +0000335 if ((is2Addr && Entry.PredCC2 == 0) ||
336 (!is2Addr && Entry.PredCC1 == 0)) {
337 if (Pred == ARMCC::AL) {
338 // Not predicated, must set CPSR.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000339 if (!HasCC) {
340 // Original instruction was not setting CPSR, but CPSR is not
341 // currently live anyway. It's ok to set it. The CPSR def is
342 // dead though.
343 if (!LiveCPSR) {
344 HasCC = true;
345 CCDead = true;
346 return true;
347 }
348 return false;
349 }
Evan Chengd461c1c2009-08-09 19:17:19 +0000350 } else {
351 // Predicated, must not set CPSR.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000352 if (HasCC)
353 return false;
Evan Chengd461c1c2009-08-09 19:17:19 +0000354 }
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000355 } else if ((is2Addr && Entry.PredCC2 == 2) ||
356 (!is2Addr && Entry.PredCC1 == 2)) {
357 /// Old opcode has an optional def of CPSR.
358 if (HasCC)
359 return true;
Jim Grosbachbc7eeaf2010-09-14 20:35:46 +0000360 // If old opcode does not implicitly define CPSR, then it's not ok since
361 // these new opcodes' CPSR def is not meant to be thrown away. e.g. CMP.
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000362 if (!HasImplicitCPSRDef(MI->getDesc()))
363 return false;
364 HasCC = true;
Evan Chengd461c1c2009-08-09 19:17:19 +0000365 } else {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000366 // 16-bit instruction does not set CPSR.
367 if (HasCC)
368 return false;
Evan Chengd461c1c2009-08-09 19:17:19 +0000369 }
370
371 return true;
372}
373
Evan Chengcc9ca352009-08-11 21:11:32 +0000374static bool VerifyLowRegs(MachineInstr *MI) {
375 unsigned Opc = MI->getOpcode();
Peter Collingbourne85a0e232015-05-05 20:07:10 +0000376 bool isPCOk = (Opc == ARM::t2LDMIA_RET || Opc == ARM::t2LDMIA_UPD);
Tim Northoverba1d7042014-09-10 12:53:28 +0000377 bool isLROk = (Opc == ARM::t2STMDB_UPD);
Jim Grosbacha8a80672011-06-29 23:25:04 +0000378 bool isSPOk = isPCOk || isLROk;
Evan Chengcc9ca352009-08-11 21:11:32 +0000379 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
380 const MachineOperand &MO = MI->getOperand(i);
381 if (!MO.isReg() || MO.isImplicit())
382 continue;
Daniel Sanders0c476112019-08-15 19:22:08 +0000383 Register Reg = MO.getReg();
Evan Chengcc9ca352009-08-11 21:11:32 +0000384 if (Reg == 0 || Reg == ARM::CPSR)
385 continue;
386 if (isPCOk && Reg == ARM::PC)
387 continue;
388 if (isLROk && Reg == ARM::LR)
389 continue;
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000390 if (Reg == ARM::SP) {
391 if (isSPOk)
392 continue;
393 if (i == 1 && (Opc == ARM::t2LDRi12 || Opc == ARM::t2STRi12))
394 // Special case for these ldr / str with sp as base register.
395 continue;
396 }
Evan Chengcc9ca352009-08-11 21:11:32 +0000397 if (!isARMLowRegister(Reg))
398 return false;
399 }
400 return true;
401}
402
Evan Cheng1be453b2009-08-08 03:21:23 +0000403bool
Evan Cheng36064672009-08-11 08:52:18 +0000404Thumb2SizeReduce::ReduceLoadStore(MachineBasicBlock &MBB, MachineInstr *MI,
405 const ReduceEntry &Entry) {
Evan Chengcc9ca352009-08-11 21:11:32 +0000406 if (ReduceLimitLdSt != -1 && ((int)NumLdSts >= ReduceLimitLdSt))
407 return false;
408
Evan Cheng36064672009-08-11 08:52:18 +0000409 unsigned Scale = 1;
410 bool HasImmOffset = false;
411 bool HasShift = false;
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000412 bool HasOffReg = true;
Evan Chengcc9ca352009-08-11 21:11:32 +0000413 bool isLdStMul = false;
Evan Chengcc9ca352009-08-11 21:11:32 +0000414 unsigned Opc = Entry.NarrowOpc1;
415 unsigned OpNum = 3; // First 'rest' of operands.
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000416 uint8_t ImmLimit = Entry.Imm1Limit;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000417
Evan Cheng36064672009-08-11 08:52:18 +0000418 switch (Entry.WideOpc) {
419 default:
420 llvm_unreachable("Unexpected Thumb2 load / store opcode!");
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +0000421 case ARM::t2LDRi12:
Bill Wendling092a7bd2010-12-14 03:36:38 +0000422 case ARM::t2STRi12:
423 if (MI->getOperand(1).getReg() == ARM::SP) {
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000424 Opc = Entry.NarrowOpc2;
425 ImmLimit = Entry.Imm2Limit;
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000426 }
Bill Wendling092a7bd2010-12-14 03:36:38 +0000427
Evan Cheng36064672009-08-11 08:52:18 +0000428 Scale = 4;
Owen Anderson4ebf4712011-02-08 22:39:40 +0000429 HasImmOffset = true;
430 HasOffReg = false;
Evan Cheng36064672009-08-11 08:52:18 +0000431 break;
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +0000432 case ARM::t2LDRBi12:
Evan Cheng36064672009-08-11 08:52:18 +0000433 case ARM::t2STRBi12:
Owen Anderson4ebf4712011-02-08 22:39:40 +0000434 HasImmOffset = true;
435 HasOffReg = false;
Evan Cheng36064672009-08-11 08:52:18 +0000436 break;
437 case ARM::t2LDRHi12:
438 case ARM::t2STRHi12:
439 Scale = 2;
Owen Anderson4ebf4712011-02-08 22:39:40 +0000440 HasImmOffset = true;
441 HasOffReg = false;
Evan Cheng36064672009-08-11 08:52:18 +0000442 break;
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +0000443 case ARM::t2LDRs:
444 case ARM::t2LDRBs:
445 case ARM::t2LDRHs:
Evan Cheng36064672009-08-11 08:52:18 +0000446 case ARM::t2LDRSBs:
447 case ARM::t2LDRSHs:
448 case ARM::t2STRs:
449 case ARM::t2STRBs:
450 case ARM::t2STRHs:
451 HasShift = true;
Evan Chengcc9ca352009-08-11 21:11:32 +0000452 OpNum = 4;
Evan Cheng36064672009-08-11 08:52:18 +0000453 break;
James Molloy53298a12016-06-07 12:13:34 +0000454 case ARM::t2LDR_POST:
455 case ARM::t2STR_POST: {
Sam Parker5b098342019-02-08 07:57:42 +0000456 if (!MinimizeSize)
James Molloy53298a12016-06-07 12:13:34 +0000457 return false;
458
Tim Northovereaee28b2016-09-19 09:11:09 +0000459 if (!MI->hasOneMemOperand() ||
460 (*MI->memoperands_begin())->getAlignment() < 4)
461 return false;
462
James Molloy53298a12016-06-07 12:13:34 +0000463 // We're creating a completely different type of load/store - LDM from LDR.
464 // For this reason we can't reuse the logic at the end of this function; we
465 // have to implement the MI building here.
466 bool IsStore = Entry.WideOpc == ARM::t2STR_POST;
Daniel Sanders0c476112019-08-15 19:22:08 +0000467 Register Rt = MI->getOperand(IsStore ? 1 : 0).getReg();
468 Register Rn = MI->getOperand(IsStore ? 0 : 1).getReg();
James Molloy53298a12016-06-07 12:13:34 +0000469 unsigned Offset = MI->getOperand(3).getImm();
470 unsigned PredImm = MI->getOperand(4).getImm();
Daniel Sanders0c476112019-08-15 19:22:08 +0000471 Register PredReg = MI->getOperand(5).getReg();
James Molloy53298a12016-06-07 12:13:34 +0000472 assert(isARMLowRegister(Rt));
473 assert(isARMLowRegister(Rn));
474
475 if (Offset != 4)
476 return false;
477
478 // Add the 16-bit load / store instruction.
479 DebugLoc dl = MI->getDebugLoc();
480 auto MIB = BuildMI(MBB, MI, dl, TII->get(Entry.NarrowOpc1))
481 .addReg(Rn, RegState::Define)
482 .addReg(Rn)
483 .addImm(PredImm)
484 .addReg(PredReg)
485 .addReg(Rt, IsStore ? 0 : RegState::Define);
486
487 // Transfer memoperands.
Chandler Carruthc73c0302018-08-16 21:30:05 +0000488 MIB.setMemRefs(MI->memoperands());
James Molloy53298a12016-06-07 12:13:34 +0000489
490 // Transfer MI flags.
491 MIB.setMIFlags(MI->getFlags());
492
493 // Kill the old instruction.
Tim Northover28a9e7f2016-06-17 18:40:46 +0000494 MI->eraseFromBundle();
James Molloy53298a12016-06-07 12:13:34 +0000495 ++NumLdSts;
496 return true;
497 }
Peter Collingbourne85a0e232015-05-05 20:07:10 +0000498 case ARM::t2LDMIA: {
Daniel Sanders0c476112019-08-15 19:22:08 +0000499 Register BaseReg = MI->getOperand(0).getReg();
Peter Collingbourne85a0e232015-05-05 20:07:10 +0000500 assert(isARMLowRegister(BaseReg));
Bill Wendling092a7bd2010-12-14 03:36:38 +0000501
Jim Grosbach88628e92010-09-07 22:30:53 +0000502 // For the non-writeback version (this one), the base register must be
503 // one of the registers being loaded.
504 bool isOK = false;
Peter Collingbourne85a0e232015-05-05 20:07:10 +0000505 for (unsigned i = 3; i < MI->getNumOperands(); ++i) {
Jim Grosbach88628e92010-09-07 22:30:53 +0000506 if (MI->getOperand(i).getReg() == BaseReg) {
507 isOK = true;
508 break;
509 }
510 }
Bill Wendling092a7bd2010-12-14 03:36:38 +0000511
Jim Grosbach88628e92010-09-07 22:30:53 +0000512 if (!isOK)
513 return false;
514
Bob Wilson947f04b2010-03-13 01:08:20 +0000515 OpNum = 0;
516 isLdStMul = true;
517 break;
518 }
Eugene Zelenko342257e2017-01-31 00:56:17 +0000519 case ARM::t2STMIA:
Scott Douglass953f9082015-10-05 14:49:54 +0000520 // If the base register is killed, we don't care what its value is after the
521 // instruction, so we can use an updating STMIA.
522 if (!MI->getOperand(0).isKill())
523 return false;
524
525 break;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000526 case ARM::t2LDMIA_RET: {
Daniel Sanders0c476112019-08-15 19:22:08 +0000527 Register BaseReg = MI->getOperand(1).getReg();
Bob Wilson947f04b2010-03-13 01:08:20 +0000528 if (BaseReg != ARM::SP)
529 return false;
530 Opc = Entry.NarrowOpc2; // tPOP_RET
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000531 OpNum = 2;
Bob Wilson947f04b2010-03-13 01:08:20 +0000532 isLdStMul = true;
533 break;
534 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000535 case ARM::t2LDMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000536 case ARM::t2STMIA_UPD:
537 case ARM::t2STMDB_UPD: {
Bob Wilson947f04b2010-03-13 01:08:20 +0000538 OpNum = 0;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000539
Daniel Sanders0c476112019-08-15 19:22:08 +0000540 Register BaseReg = MI->getOperand(1).getReg();
Bob Wilson947f04b2010-03-13 01:08:20 +0000541 if (BaseReg == ARM::SP &&
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000542 (Entry.WideOpc == ARM::t2LDMIA_UPD ||
543 Entry.WideOpc == ARM::t2STMDB_UPD)) {
Bob Wilson947f04b2010-03-13 01:08:20 +0000544 Opc = Entry.NarrowOpc2; // tPOP or tPUSH
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000545 OpNum = 2;
546 } else if (!isARMLowRegister(BaseReg) ||
547 (Entry.WideOpc != ARM::t2LDMIA_UPD &&
548 Entry.WideOpc != ARM::t2STMIA_UPD)) {
Evan Chengcc9ca352009-08-11 21:11:32 +0000549 return false;
550 }
Bill Wendling092a7bd2010-12-14 03:36:38 +0000551
Evan Chengcc9ca352009-08-11 21:11:32 +0000552 isLdStMul = true;
553 break;
554 }
Evan Cheng36064672009-08-11 08:52:18 +0000555 }
556
557 unsigned OffsetReg = 0;
558 bool OffsetKill = false;
Pete Cooperf68d5032015-05-01 18:57:32 +0000559 bool OffsetInternal = false;
Evan Cheng36064672009-08-11 08:52:18 +0000560 if (HasShift) {
561 OffsetReg = MI->getOperand(2).getReg();
562 OffsetKill = MI->getOperand(2).isKill();
Pete Cooperf68d5032015-05-01 18:57:32 +0000563 OffsetInternal = MI->getOperand(2).isInternalRead();
Bill Wendling092a7bd2010-12-14 03:36:38 +0000564
Evan Cheng36064672009-08-11 08:52:18 +0000565 if (MI->getOperand(3).getImm())
566 // Thumb1 addressing mode doesn't support shift.
567 return false;
568 }
569
570 unsigned OffsetImm = 0;
571 if (HasImmOffset) {
572 OffsetImm = MI->getOperand(2).getImm();
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000573 unsigned MaxOffset = ((1 << ImmLimit) - 1) * Scale;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000574
575 if ((OffsetImm & (Scale - 1)) || OffsetImm > MaxOffset)
Evan Cheng36064672009-08-11 08:52:18 +0000576 // Make sure the immediate field fits.
577 return false;
578 }
579
580 // Add the 16-bit load / store instruction.
Evan Cheng36064672009-08-11 08:52:18 +0000581 DebugLoc dl = MI->getDebugLoc();
Evan Cheng7fae11b2011-12-14 02:11:42 +0000582 MachineInstrBuilder MIB = BuildMI(MBB, MI, dl, TII->get(Opc));
Scott Douglass953f9082015-10-05 14:49:54 +0000583
584 // tSTMIA_UPD takes a defining register operand. We've already checked that
585 // the register is killed, so mark it as dead here.
586 if (Entry.WideOpc == ARM::t2STMIA)
587 MIB.addReg(MI->getOperand(0).getReg(), RegState::Define | RegState::Dead);
588
Evan Chengcc9ca352009-08-11 21:11:32 +0000589 if (!isLdStMul) {
Diana Picus116bbab2017-01-13 09:58:52 +0000590 MIB.add(MI->getOperand(0));
591 MIB.add(MI->getOperand(1));
Bill Wendling092a7bd2010-12-14 03:36:38 +0000592
593 if (HasImmOffset)
594 MIB.addImm(OffsetImm / Scale);
595
Evan Chengcc9ca352009-08-11 21:11:32 +0000596 assert((!HasShift || OffsetReg) && "Invalid so_reg load / store address!");
597
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000598 if (HasOffReg)
Pete Cooperf68d5032015-05-01 18:57:32 +0000599 MIB.addReg(OffsetReg, getKillRegState(OffsetKill) |
600 getInternalReadRegState(OffsetInternal));
Evan Cheng36064672009-08-11 08:52:18 +0000601 }
Evan Cheng806845d2009-08-11 09:37:40 +0000602
Evan Cheng36064672009-08-11 08:52:18 +0000603 // Transfer the rest of operands.
Evan Cheng36064672009-08-11 08:52:18 +0000604 for (unsigned e = MI->getNumOperands(); OpNum != e; ++OpNum)
Diana Picus116bbab2017-01-13 09:58:52 +0000605 MIB.add(MI->getOperand(OpNum));
Evan Cheng36064672009-08-11 08:52:18 +0000606
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000607 // Transfer memoperands.
Chandler Carruthc73c0302018-08-16 21:30:05 +0000608 MIB.setMemRefs(MI->memoperands());
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000609
Anton Korobeynikovacca7ad2011-03-05 18:43:38 +0000610 // Transfer MI flags.
611 MIB.setMIFlags(MI->getFlags());
612
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000613 LLVM_DEBUG(errs() << "Converted 32-bit: " << *MI
614 << " to 16-bit: " << *MIB);
Evan Cheng36064672009-08-11 08:52:18 +0000615
Evan Cheng7fae11b2011-12-14 02:11:42 +0000616 MBB.erase_instr(MI);
Evan Cheng36064672009-08-11 08:52:18 +0000617 ++NumLdSts;
618 return true;
619}
620
Evan Cheng36064672009-08-11 08:52:18 +0000621bool
622Thumb2SizeReduce::ReduceSpecial(MachineBasicBlock &MBB, MachineInstr *MI,
623 const ReduceEntry &Entry,
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000624 bool LiveCPSR, bool IsSelfLoop) {
Jim Grosbacha8a80672011-06-29 23:25:04 +0000625 unsigned Opc = MI->getOpcode();
626 if (Opc == ARM::t2ADDri) {
627 // If the source register is SP, try to reduce to tADDrSPi, otherwise
628 // it's a normal reduce.
629 if (MI->getOperand(1).getReg() != ARM::SP) {
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000630 if (ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, IsSelfLoop))
Jim Grosbacha8a80672011-06-29 23:25:04 +0000631 return true;
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000632 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, IsSelfLoop);
Jim Grosbacha8a80672011-06-29 23:25:04 +0000633 }
634 // Try to reduce to tADDrSPi.
635 unsigned Imm = MI->getOperand(2).getImm();
636 // The immediate must be in range, the destination register must be a low
Jim Grosbached5134a2011-06-30 02:22:49 +0000637 // reg, the predicate must be "always" and the condition flags must not
638 // be being set.
Jim Grosbach68b0e842011-07-01 19:07:09 +0000639 if (Imm & 3 || Imm > 1020)
Jim Grosbacha8a80672011-06-29 23:25:04 +0000640 return false;
641 if (!isARMLowRegister(MI->getOperand(0).getReg()))
642 return false;
Jim Grosbached5134a2011-06-30 02:22:49 +0000643 if (MI->getOperand(3).getImm() != ARMCC::AL)
644 return false;
Jim Grosbacha8a80672011-06-29 23:25:04 +0000645 const MCInstrDesc &MCID = MI->getDesc();
646 if (MCID.hasOptionalDef() &&
647 MI->getOperand(MCID.getNumOperands()-1).getReg() == ARM::CPSR)
648 return false;
649
Diana Picus4f8c3e12017-01-13 09:37:56 +0000650 MachineInstrBuilder MIB =
651 BuildMI(MBB, MI, MI->getDebugLoc(),
652 TII->get(ARM::tADDrSPi))
Diana Picus116bbab2017-01-13 09:58:52 +0000653 .add(MI->getOperand(0))
654 .add(MI->getOperand(1))
Diana Picus4f8c3e12017-01-13 09:37:56 +0000655 .addImm(Imm / 4) // The tADDrSPi has an implied scale by four.
656 .add(predOps(ARMCC::AL));
Jim Grosbacha8a80672011-06-29 23:25:04 +0000657
658 // Transfer MI flags.
659 MIB.setMIFlags(MI->getFlags());
660
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000661 LLVM_DEBUG(errs() << "Converted 32-bit: " << *MI
662 << " to 16-bit: " << *MIB);
Jim Grosbacha8a80672011-06-29 23:25:04 +0000663
Evan Cheng7fae11b2011-12-14 02:11:42 +0000664 MBB.erase_instr(MI);
Jim Grosbacha8a80672011-06-29 23:25:04 +0000665 ++NumNarrows;
666 return true;
667 }
668
Evan Chengcc9ca352009-08-11 21:11:32 +0000669 if (Entry.LowRegs1 && !VerifyLowRegs(MI))
Evan Cheng36064672009-08-11 08:52:18 +0000670 return false;
671
Chad Rosier67336302015-05-22 20:07:34 +0000672 if (MI->mayLoadOrStore())
Evan Cheng36064672009-08-11 08:52:18 +0000673 return ReduceLoadStore(MBB, MI, Entry);
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000674
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000675 switch (Opc) {
676 default: break;
Owen Anderson4ebf4712011-02-08 22:39:40 +0000677 case ARM::t2ADDSri:
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000678 case ARM::t2ADDSrr: {
679 unsigned PredReg = 0;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000680 if (getInstrPredicate(*MI, PredReg) == ARMCC::AL) {
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000681 switch (Opc) {
682 default: break;
Eugene Zelenko342257e2017-01-31 00:56:17 +0000683 case ARM::t2ADDSri:
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000684 if (ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, IsSelfLoop))
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000685 return true;
Justin Bognerb03fd122016-08-17 05:10:15 +0000686 LLVM_FALLTHROUGH;
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000687 case ARM::t2ADDSrr:
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000688 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, IsSelfLoop);
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000689 }
690 }
691 break;
692 }
693 case ARM::t2RSBri:
694 case ARM::t2RSBSri:
Jim Grosbach8b31ef52011-07-27 16:47:19 +0000695 case ARM::t2SXTB:
696 case ARM::t2SXTH:
697 case ARM::t2UXTB:
698 case ARM::t2UXTH:
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000699 if (MI->getOperand(2).getImm() == 0)
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000700 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, IsSelfLoop);
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000701 break;
Anton Korobeynikov25229082009-11-24 00:44:37 +0000702 case ARM::t2MOVi16:
703 // Can convert only 'pure' immediate operands, not immediates obtained as
704 // globals' addresses.
705 if (MI->getOperand(1).isImm())
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000706 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, IsSelfLoop);
Anton Korobeynikov25229082009-11-24 00:44:37 +0000707 break;
Jim Grosbach327cf8e2010-12-07 20:41:06 +0000708 case ARM::t2CMPrr: {
Jim Grosbach5bae0542010-12-03 23:54:18 +0000709 // Try to reduce to the lo-reg only version first. Why there are two
710 // versions of the instruction is a mystery.
711 // It would be nice to just have two entries in the master table that
712 // are prioritized, but the table assumes a unique entry for each
713 // source insn opcode. So for now, we hack a local entry record to use.
714 static const ReduceEntry NarrowEntry =
Evan Chengddc0cb62012-12-20 19:59:30 +0000715 { ARM::t2CMPrr,ARM::tCMPr, 0, 0, 0, 1, 1,2, 0, 0,1,0 };
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000716 if (ReduceToNarrow(MBB, MI, NarrowEntry, LiveCPSR, IsSelfLoop))
Jim Grosbach5bae0542010-12-03 23:54:18 +0000717 return true;
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000718 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, IsSelfLoop);
Jim Grosbach5bae0542010-12-03 23:54:18 +0000719 }
Sam Parker72082212019-01-10 08:36:33 +0000720 case ARM::t2TEQrr: {
721 unsigned PredReg = 0;
722 // Can only convert to eors if we're not in an IT block.
723 if (getInstrPredicate(*MI, PredReg) != ARMCC::AL)
724 break;
725 // TODO if Operand 0 is not killed but Operand 1 is, then we could write
726 // to Op1 instead.
727 if (MI->getOperand(0).isKill())
728 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, IsSelfLoop);
729 }
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000730 }
Evan Cheng36064672009-08-11 08:52:18 +0000731 return false;
732}
733
734bool
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000735Thumb2SizeReduce::ReduceTo2Addr(MachineBasicBlock &MBB, MachineInstr *MI,
736 const ReduceEntry &Entry,
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000737 bool LiveCPSR, bool IsSelfLoop) {
Evan Chengcc9ca352009-08-11 21:11:32 +0000738 if (ReduceLimit2Addr != -1 && ((int)Num2Addrs >= ReduceLimit2Addr))
739 return false;
740
Sanjay Patel924879a2015-08-04 15:49:57 +0000741 if (!OptimizeSize && Entry.AvoidMovs && STI->avoidMOVsShifterOperand())
Evan Chengddc0cb62012-12-20 19:59:30 +0000742 // Don't issue movs with shifter operand for some CPUs unless we
Sanjay Patel924879a2015-08-04 15:49:57 +0000743 // are optimizing for size.
Evan Chengddc0cb62012-12-20 19:59:30 +0000744 return false;
745
Daniel Sanders0c476112019-08-15 19:22:08 +0000746 Register Reg0 = MI->getOperand(0).getReg();
747 Register Reg1 = MI->getOperand(1).getReg();
Jim Grosbachc01104d2012-02-24 00:33:36 +0000748 // t2MUL is "special". The tied source operand is second, not first.
749 if (MI->getOpcode() == ARM::t2MUL) {
Daniel Sanders0c476112019-08-15 19:22:08 +0000750 Register Reg2 = MI->getOperand(2).getReg();
Jim Grosbach3a21e2c2012-02-24 00:53:11 +0000751 // Early exit if the regs aren't all low regs.
752 if (!isARMLowRegister(Reg0) || !isARMLowRegister(Reg1)
753 || !isARMLowRegister(Reg2))
754 return false;
755 if (Reg0 != Reg2) {
Jim Grosbachc01104d2012-02-24 00:33:36 +0000756 // If the other operand also isn't the same as the destination, we
757 // can't reduce.
758 if (Reg1 != Reg0)
759 return false;
760 // Try to commute the operands to make it a 2-address instruction.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000761 MachineInstr *CommutedMI = TII->commuteInstruction(*MI);
Jim Grosbachc01104d2012-02-24 00:33:36 +0000762 if (!CommutedMI)
763 return false;
764 }
765 } else if (Reg0 != Reg1) {
Bob Wilson279e55f2010-06-24 16:50:20 +0000766 // Try to commute the operands to make it a 2-address instruction.
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000767 unsigned CommOpIdx1 = 1;
768 unsigned CommOpIdx2 = TargetInstrInfo::CommuteAnyOperandIndex;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000769 if (!TII->findCommutedOpIndices(*MI, CommOpIdx1, CommOpIdx2) ||
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000770 MI->getOperand(CommOpIdx2).getReg() != Reg0)
Bob Wilson279e55f2010-06-24 16:50:20 +0000771 return false;
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000772 MachineInstr *CommutedMI =
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000773 TII->commuteInstruction(*MI, false, CommOpIdx1, CommOpIdx2);
Bob Wilson279e55f2010-06-24 16:50:20 +0000774 if (!CommutedMI)
775 return false;
776 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000777 if (Entry.LowRegs2 && !isARMLowRegister(Reg0))
778 return false;
779 if (Entry.Imm2Limit) {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000780 unsigned Imm = MI->getOperand(2).getImm();
Evan Cheng1be453b2009-08-08 03:21:23 +0000781 unsigned Limit = (1 << Entry.Imm2Limit) - 1;
782 if (Imm > Limit)
783 return false;
784 } else {
Daniel Sanders0c476112019-08-15 19:22:08 +0000785 Register Reg2 = MI->getOperand(2).getReg();
Evan Cheng1be453b2009-08-08 03:21:23 +0000786 if (Entry.LowRegs2 && !isARMLowRegister(Reg2))
787 return false;
788 }
789
Evan Cheng1f5bee12009-08-10 06:57:42 +0000790 // Check if it's possible / necessary to transfer the predicate.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000791 const MCInstrDesc &NewMCID = TII->get(Entry.NarrowOpc2);
Evan Cheng1f5bee12009-08-10 06:57:42 +0000792 unsigned PredReg = 0;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000793 ARMCC::CondCodes Pred = getInstrPredicate(*MI, PredReg);
Evan Cheng1f5bee12009-08-10 06:57:42 +0000794 bool SkipPred = false;
795 if (Pred != ARMCC::AL) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000796 if (!NewMCID.isPredicable())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000797 // Can't transfer predicate, fail.
798 return false;
799 } else {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000800 SkipPred = !NewMCID.isPredicable();
Evan Cheng1f5bee12009-08-10 06:57:42 +0000801 }
802
Evan Cheng1be453b2009-08-08 03:21:23 +0000803 bool HasCC = false;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000804 bool CCDead = false;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000805 const MCInstrDesc &MCID = MI->getDesc();
806 if (MCID.hasOptionalDef()) {
807 unsigned NumOps = MCID.getNumOperands();
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000808 HasCC = (MI->getOperand(NumOps-1).getReg() == ARM::CPSR);
809 if (HasCC && MI->getOperand(NumOps-1).isDead())
810 CCDead = true;
811 }
Evan Cheng1f5bee12009-08-10 06:57:42 +0000812 if (!VerifyPredAndCC(MI, Entry, true, Pred, LiveCPSR, HasCC, CCDead))
Evan Chengd461c1c2009-08-09 19:17:19 +0000813 return false;
Evan Cheng1be453b2009-08-08 03:21:23 +0000814
Bob Wilsona2881ee2011-04-19 18:11:49 +0000815 // Avoid adding a false dependency on partial flag update by some 16-bit
816 // instructions which has the 's' bit set.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000817 if (Entry.PartFlag && NewMCID.hasOptionalDef() && HasCC &&
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000818 canAddPseudoFlagDep(MI, IsSelfLoop))
Bob Wilsona2881ee2011-04-19 18:11:49 +0000819 return false;
820
Evan Cheng1be453b2009-08-08 03:21:23 +0000821 // Add the 16-bit instruction.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000822 DebugLoc dl = MI->getDebugLoc();
Evan Cheng7fae11b2011-12-14 02:11:42 +0000823 MachineInstrBuilder MIB = BuildMI(MBB, MI, dl, NewMCID);
Diana Picus116bbab2017-01-13 09:58:52 +0000824 MIB.add(MI->getOperand(0));
Diana Picusa2c59142017-01-13 10:37:37 +0000825 if (NewMCID.hasOptionalDef())
826 MIB.add(HasCC ? t1CondCodeOp(CCDead) : condCodeOp());
Evan Chengd461c1c2009-08-09 19:17:19 +0000827
828 // Transfer the rest of operands.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000829 unsigned NumOps = MCID.getNumOperands();
Evan Cheng1f5bee12009-08-10 06:57:42 +0000830 for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000831 if (i < NumOps && MCID.OpInfo[i].isOptionalDef())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000832 continue;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000833 if (SkipPred && MCID.OpInfo[i].isPredicate())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000834 continue;
Diana Picus116bbab2017-01-13 09:58:52 +0000835 MIB.add(MI->getOperand(i));
Evan Cheng1f5bee12009-08-10 06:57:42 +0000836 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000837
Anton Korobeynikovacca7ad2011-03-05 18:43:38 +0000838 // Transfer MI flags.
839 MIB.setMIFlags(MI->getFlags());
840
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000841 LLVM_DEBUG(errs() << "Converted 32-bit: " << *MI
842 << " to 16-bit: " << *MIB);
Evan Cheng1be453b2009-08-08 03:21:23 +0000843
Evan Cheng7fae11b2011-12-14 02:11:42 +0000844 MBB.erase_instr(MI);
Evan Cheng1be453b2009-08-08 03:21:23 +0000845 ++Num2Addrs;
Evan Cheng1be453b2009-08-08 03:21:23 +0000846 return true;
847}
848
849bool
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000850Thumb2SizeReduce::ReduceToNarrow(MachineBasicBlock &MBB, MachineInstr *MI,
851 const ReduceEntry &Entry,
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000852 bool LiveCPSR, bool IsSelfLoop) {
Evan Chengcc9ca352009-08-11 21:11:32 +0000853 if (ReduceLimit != -1 && ((int)NumNarrows >= ReduceLimit))
854 return false;
855
Sanjay Patel924879a2015-08-04 15:49:57 +0000856 if (!OptimizeSize && Entry.AvoidMovs && STI->avoidMOVsShifterOperand())
Evan Chengddc0cb62012-12-20 19:59:30 +0000857 // Don't issue movs with shifter operand for some CPUs unless we
Sanjay Patel924879a2015-08-04 15:49:57 +0000858 // are optimizing for size.
Evan Chengddc0cb62012-12-20 19:59:30 +0000859 return false;
860
Evan Chengd461c1c2009-08-09 19:17:19 +0000861 unsigned Limit = ~0U;
862 if (Entry.Imm1Limit)
Jim Grosbacha8a80672011-06-29 23:25:04 +0000863 Limit = (1 << Entry.Imm1Limit) - 1;
Evan Chengd461c1c2009-08-09 19:17:19 +0000864
Evan Cheng6cc775f2011-06-28 19:10:37 +0000865 const MCInstrDesc &MCID = MI->getDesc();
866 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i) {
867 if (MCID.OpInfo[i].isPredicate())
Evan Chengd461c1c2009-08-09 19:17:19 +0000868 continue;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000869 const MachineOperand &MO = MI->getOperand(i);
Evan Chengd461c1c2009-08-09 19:17:19 +0000870 if (MO.isReg()) {
Daniel Sanders0c476112019-08-15 19:22:08 +0000871 Register Reg = MO.getReg();
Evan Chengd461c1c2009-08-09 19:17:19 +0000872 if (!Reg || Reg == ARM::CPSR)
873 continue;
874 if (Entry.LowRegs1 && !isARMLowRegister(Reg))
875 return false;
Evan Chengf6a9d062009-08-11 23:00:31 +0000876 } else if (MO.isImm() &&
Evan Cheng6cc775f2011-06-28 19:10:37 +0000877 !MCID.OpInfo[i].isPredicate()) {
Jim Grosbacha8a80672011-06-29 23:25:04 +0000878 if (((unsigned)MO.getImm()) > Limit)
Evan Chengd461c1c2009-08-09 19:17:19 +0000879 return false;
880 }
881 }
882
Evan Cheng1f5bee12009-08-10 06:57:42 +0000883 // Check if it's possible / necessary to transfer the predicate.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000884 const MCInstrDesc &NewMCID = TII->get(Entry.NarrowOpc1);
Evan Cheng1f5bee12009-08-10 06:57:42 +0000885 unsigned PredReg = 0;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000886 ARMCC::CondCodes Pred = getInstrPredicate(*MI, PredReg);
Evan Cheng1f5bee12009-08-10 06:57:42 +0000887 bool SkipPred = false;
888 if (Pred != ARMCC::AL) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000889 if (!NewMCID.isPredicable())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000890 // Can't transfer predicate, fail.
891 return false;
892 } else {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000893 SkipPred = !NewMCID.isPredicable();
Evan Cheng1f5bee12009-08-10 06:57:42 +0000894 }
895
Evan Chengd461c1c2009-08-09 19:17:19 +0000896 bool HasCC = false;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000897 bool CCDead = false;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000898 if (MCID.hasOptionalDef()) {
899 unsigned NumOps = MCID.getNumOperands();
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000900 HasCC = (MI->getOperand(NumOps-1).getReg() == ARM::CPSR);
901 if (HasCC && MI->getOperand(NumOps-1).isDead())
902 CCDead = true;
903 }
Evan Cheng1f5bee12009-08-10 06:57:42 +0000904 if (!VerifyPredAndCC(MI, Entry, false, Pred, LiveCPSR, HasCC, CCDead))
Evan Chengd461c1c2009-08-09 19:17:19 +0000905 return false;
906
Bob Wilsona2881ee2011-04-19 18:11:49 +0000907 // Avoid adding a false dependency on partial flag update by some 16-bit
908 // instructions which has the 's' bit set.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000909 if (Entry.PartFlag && NewMCID.hasOptionalDef() && HasCC &&
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000910 canAddPseudoFlagDep(MI, IsSelfLoop))
Bob Wilsona2881ee2011-04-19 18:11:49 +0000911 return false;
912
Evan Chengd461c1c2009-08-09 19:17:19 +0000913 // Add the 16-bit instruction.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000914 DebugLoc dl = MI->getDebugLoc();
Evan Cheng7fae11b2011-12-14 02:11:42 +0000915 MachineInstrBuilder MIB = BuildMI(MBB, MI, dl, NewMCID);
Sam Parker72082212019-01-10 08:36:33 +0000916
917 // TEQ is special in that it doesn't define a register but we're converting
918 // it into an EOR which does. So add the first operand as a def and then
919 // again as a use.
920 if (MCID.getOpcode() == ARM::t2TEQrr) {
Sam Parker2088a752019-01-10 10:47:23 +0000921 MIB.add(MI->getOperand(0));
922 MIB->getOperand(0).setIsKill(false);
923 MIB->getOperand(0).setIsDef(true);
924 MIB->getOperand(0).setIsDead(true);
925
Sam Parker72082212019-01-10 08:36:33 +0000926 if (NewMCID.hasOptionalDef())
927 MIB.add(HasCC ? t1CondCodeOp(CCDead) : condCodeOp());
928 MIB.add(MI->getOperand(0));
929 } else {
930 MIB.add(MI->getOperand(0));
931 if (NewMCID.hasOptionalDef())
932 MIB.add(HasCC ? t1CondCodeOp(CCDead) : condCodeOp());
933 }
Evan Chengd461c1c2009-08-09 19:17:19 +0000934
935 // Transfer the rest of operands.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000936 unsigned NumOps = MCID.getNumOperands();
Evan Cheng1f5bee12009-08-10 06:57:42 +0000937 for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000938 if (i < NumOps && MCID.OpInfo[i].isOptionalDef())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000939 continue;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000940 if ((MCID.getOpcode() == ARM::t2RSBSri ||
Jim Grosbach8b31ef52011-07-27 16:47:19 +0000941 MCID.getOpcode() == ARM::t2RSBri ||
942 MCID.getOpcode() == ARM::t2SXTB ||
943 MCID.getOpcode() == ARM::t2SXTH ||
944 MCID.getOpcode() == ARM::t2UXTB ||
945 MCID.getOpcode() == ARM::t2UXTH) && i == 2)
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000946 // Skip the zero immediate operand, it's now implicit.
947 continue;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000948 bool isPred = (i < NumOps && MCID.OpInfo[i].isPredicate());
Evan Chengf6a9d062009-08-11 23:00:31 +0000949 if (SkipPred && isPred)
950 continue;
951 const MachineOperand &MO = MI->getOperand(i);
Jim Grosbacha8a80672011-06-29 23:25:04 +0000952 if (MO.isReg() && MO.isImplicit() && MO.getReg() == ARM::CPSR)
953 // Skip implicit def of CPSR. Either it's modeled as an optional
954 // def now or it's already an implicit def on the new instruction.
955 continue;
Diana Picus116bbab2017-01-13 09:58:52 +0000956 MIB.add(MO);
Evan Cheng1f5bee12009-08-10 06:57:42 +0000957 }
Evan Cheng6cc775f2011-06-28 19:10:37 +0000958 if (!MCID.isPredicable() && NewMCID.isPredicable())
Diana Picus4f8c3e12017-01-13 09:37:56 +0000959 MIB.add(predOps(ARMCC::AL));
Evan Chengd461c1c2009-08-09 19:17:19 +0000960
Anton Korobeynikovacca7ad2011-03-05 18:43:38 +0000961 // Transfer MI flags.
962 MIB.setMIFlags(MI->getFlags());
963
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000964 LLVM_DEBUG(errs() << "Converted 32-bit: " << *MI
965 << " to 16-bit: " << *MIB);
Evan Chengd461c1c2009-08-09 19:17:19 +0000966
Evan Cheng7fae11b2011-12-14 02:11:42 +0000967 MBB.erase_instr(MI);
Evan Chengd461c1c2009-08-09 19:17:19 +0000968 ++NumNarrows;
969 return true;
Evan Cheng1be453b2009-08-08 03:21:23 +0000970}
971
Bob Wilsona2881ee2011-04-19 18:11:49 +0000972static bool UpdateCPSRDef(MachineInstr &MI, bool LiveCPSR, bool &DefCPSR) {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000973 bool HasDef = false;
Owen Anderson8c1f17b2014-03-07 22:48:22 +0000974 for (const MachineOperand &MO : MI.operands()) {
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000975 if (!MO.isReg() || MO.isUndef() || MO.isUse())
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000976 continue;
977 if (MO.getReg() != ARM::CPSR)
978 continue;
Bob Wilsona2881ee2011-04-19 18:11:49 +0000979
980 DefCPSR = true;
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000981 if (!MO.isDead())
982 HasDef = true;
983 }
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000984
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000985 return HasDef || LiveCPSR;
986}
987
988static bool UpdateCPSRUse(MachineInstr &MI, bool LiveCPSR) {
Owen Anderson8c1f17b2014-03-07 22:48:22 +0000989 for (const MachineOperand &MO : MI.operands()) {
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000990 if (!MO.isReg() || MO.isUndef() || MO.isDef())
991 continue;
992 if (MO.getReg() != ARM::CPSR)
993 continue;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000994 assert(LiveCPSR && "CPSR liveness tracking is wrong!");
995 if (MO.isKill()) {
996 LiveCPSR = false;
997 break;
998 }
999 }
1000
Evan Cheng1e6c2a12009-08-12 01:49:45 +00001001 return LiveCPSR;
Evan Cheng51cbd2d2009-08-10 02:37:24 +00001002}
1003
Jakob Stoklund Olesen43b1e132012-12-18 00:13:11 +00001004bool Thumb2SizeReduce::ReduceMI(MachineBasicBlock &MBB, MachineInstr *MI,
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +00001005 bool LiveCPSR, bool IsSelfLoop) {
Jakob Stoklund Olesen43b1e132012-12-18 00:13:11 +00001006 unsigned Opcode = MI->getOpcode();
1007 DenseMap<unsigned, unsigned>::iterator OPI = ReduceOpcodeMap.find(Opcode);
1008 if (OPI == ReduceOpcodeMap.end())
1009 return false;
1010 const ReduceEntry &Entry = ReduceTable[OPI->second];
1011
1012 // Don't attempt normal reductions on "special" cases for now.
1013 if (Entry.Special)
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +00001014 return ReduceSpecial(MBB, MI, Entry, LiveCPSR, IsSelfLoop);
Jakob Stoklund Olesen43b1e132012-12-18 00:13:11 +00001015
1016 // Try to transform to a 16-bit two-address instruction.
1017 if (Entry.NarrowOpc2 &&
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +00001018 ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, IsSelfLoop))
Jakob Stoklund Olesen43b1e132012-12-18 00:13:11 +00001019 return true;
1020
1021 // Try to transform to a 16-bit non-two-address instruction.
1022 if (Entry.NarrowOpc1 &&
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +00001023 ReduceToNarrow(MBB, MI, Entry, LiveCPSR, IsSelfLoop))
Jakob Stoklund Olesen43b1e132012-12-18 00:13:11 +00001024 return true;
1025
1026 return false;
1027}
1028
Evan Cheng1be453b2009-08-08 03:21:23 +00001029bool Thumb2SizeReduce::ReduceMBB(MachineBasicBlock &MBB) {
1030 bool Modified = false;
1031
Evan Cheng1f5bee12009-08-10 06:57:42 +00001032 // Yes, CPSR could be livein.
Dan Gohmana1cf9fe2010-04-13 16:53:51 +00001033 bool LiveCPSR = MBB.isLiveIn(ARM::CPSR);
Craig Topper062a2ba2014-04-25 05:30:21 +00001034 MachineInstr *BundleMI = nullptr;
Evan Cheng1f5bee12009-08-10 06:57:42 +00001035
Craig Topper062a2ba2014-04-25 05:30:21 +00001036 CPSRDef = nullptr;
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +00001037 HighLatencyCPSR = false;
1038
1039 // Check predecessors for the latest CPSRDef.
Jim Grosbach537f3ed2014-04-04 02:11:03 +00001040 for (auto *Pred : MBB.predecessors()) {
1041 const MBBInfo &PInfo = BlockInfo[Pred->getNumber()];
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +00001042 if (!PInfo.Visited) {
1043 // Since blocks are visited in RPO, this must be a back-edge.
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +00001044 continue;
1045 }
1046 if (PInfo.HighLatencyCPSR) {
1047 HighLatencyCPSR = true;
1048 break;
1049 }
1050 }
1051
Evan Chengf4807a12011-10-27 21:21:05 +00001052 // If this BB loops back to itself, conservatively avoid narrowing the
1053 // first instruction that does partial flag update.
1054 bool IsSelfLoop = MBB.isSuccessor(&MBB);
Jim Grosbach0c509fa2012-04-06 23:43:50 +00001055 MachineBasicBlock::instr_iterator MII = MBB.instr_begin(),E = MBB.instr_end();
Evan Cheng7fae11b2011-12-14 02:11:42 +00001056 MachineBasicBlock::instr_iterator NextMII;
Evan Cheng1be453b2009-08-08 03:21:23 +00001057 for (; MII != E; MII = NextMII) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001058 NextMII = std::next(MII);
Evan Cheng1be453b2009-08-08 03:21:23 +00001059
Evan Cheng51cbd2d2009-08-10 02:37:24 +00001060 MachineInstr *MI = &*MII;
Evan Cheng7fae11b2011-12-14 02:11:42 +00001061 if (MI->isBundle()) {
1062 BundleMI = MI;
1063 continue;
1064 }
Shiva Chen801bf7e2018-05-09 02:42:00 +00001065 if (MI->isDebugInstr())
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +00001066 continue;
Evan Cheng7fae11b2011-12-14 02:11:42 +00001067
Evan Cheng1e6c2a12009-08-12 01:49:45 +00001068 LiveCPSR = UpdateCPSRUse(*MI, LiveCPSR);
1069
Jakob Stoklund Olesen41bbf9c2012-12-18 00:46:39 +00001070 // Does NextMII belong to the same bundle as MI?
1071 bool NextInSameBundle = NextMII != E && NextMII->isBundledWithPred();
1072
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +00001073 if (ReduceMI(MBB, MI, LiveCPSR, IsSelfLoop)) {
Jakob Stoklund Olesen43b1e132012-12-18 00:13:11 +00001074 Modified = true;
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001075 MachineBasicBlock::instr_iterator I = std::prev(NextMII);
Jakob Stoklund Olesen43b1e132012-12-18 00:13:11 +00001076 MI = &*I;
Jakob Stoklund Olesen41bbf9c2012-12-18 00:46:39 +00001077 // Removing and reinserting the first instruction in a bundle will break
1078 // up the bundle. Fix the bundling if it was broken.
1079 if (NextInSameBundle && !NextMII->isBundledWithPred())
1080 NextMII->bundleWithPred();
Evan Cheng1be453b2009-08-08 03:21:23 +00001081 }
1082
Renato Golinf6ed8bb2016-05-12 12:33:33 +00001083 if (BundleMI && !NextInSameBundle && MI->isInsideBundle()) {
Evan Cheng7fae11b2011-12-14 02:11:42 +00001084 // FIXME: Since post-ra scheduler operates on bundles, the CPSR kill
1085 // marker is only on the BUNDLE instruction. Process the BUNDLE
1086 // instruction as we finish with the bundled instruction to work around
1087 // the inconsistency.
Evan Cheng903231b2011-12-17 01:25:34 +00001088 if (BundleMI->killsRegister(ARM::CPSR))
1089 LiveCPSR = false;
1090 MachineOperand *MO = BundleMI->findRegisterDefOperand(ARM::CPSR);
1091 if (MO && !MO->isDead())
1092 LiveCPSR = true;
Weiming Zhaof66be562014-01-13 18:47:54 +00001093 MO = BundleMI->findRegisterUseOperand(ARM::CPSR);
1094 if (MO && !MO->isKill())
1095 LiveCPSR = true;
Evan Cheng903231b2011-12-17 01:25:34 +00001096 }
Evan Cheng7fae11b2011-12-14 02:11:42 +00001097
Bob Wilsona2881ee2011-04-19 18:11:49 +00001098 bool DefCPSR = false;
1099 LiveCPSR = UpdateCPSRDef(*MI, LiveCPSR, DefCPSR);
Evan Cheng7f8e5632011-12-07 07:15:52 +00001100 if (MI->isCall()) {
Bob Wilsona2881ee2011-04-19 18:11:49 +00001101 // Calls don't really set CPSR.
Craig Topper062a2ba2014-04-25 05:30:21 +00001102 CPSRDef = nullptr;
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +00001103 HighLatencyCPSR = false;
Evan Chengf4807a12011-10-27 21:21:05 +00001104 IsSelfLoop = false;
1105 } else if (DefCPSR) {
Bob Wilsona2881ee2011-04-19 18:11:49 +00001106 // This is the last CPSR defining instruction.
1107 CPSRDef = MI;
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +00001108 HighLatencyCPSR = isHighLatencyCPSR(CPSRDef);
Evan Chengf4807a12011-10-27 21:21:05 +00001109 IsSelfLoop = false;
1110 }
Evan Cheng1be453b2009-08-08 03:21:23 +00001111 }
1112
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +00001113 MBBInfo &Info = BlockInfo[MBB.getNumber()];
1114 Info.HighLatencyCPSR = HighLatencyCPSR;
1115 Info.Visited = true;
Evan Cheng1be453b2009-08-08 03:21:23 +00001116 return Modified;
1117}
1118
1119bool Thumb2SizeReduce::runOnMachineFunction(MachineFunction &MF) {
Matthias Braunf1caa282017-12-15 22:22:58 +00001120 if (PredicateFtor && !PredicateFtor(MF.getFunction()))
Akira Hatanaka4a616192015-06-08 18:50:43 +00001121 return false;
1122
Eric Christopher1b21f002015-01-29 00:19:33 +00001123 STI = &static_cast<const ARMSubtarget &>(MF.getSubtarget());
Eric Christopher63b44882015-03-05 00:23:40 +00001124 if (STI->isThumb1Only() || STI->prefers32BitThumb())
1125 return false;
1126
Eric Christopher1b21f002015-01-29 00:19:33 +00001127 TII = static_cast<const Thumb2InstrInfo *>(STI->getInstrInfo());
Evan Cheng1be453b2009-08-08 03:21:23 +00001128
Sanjay Patel924879a2015-08-04 15:49:57 +00001129 // Optimizing / minimizing size? Minimizing size implies optimizing for size.
Evandro Menezes85bd3972019-04-04 22:40:06 +00001130 OptimizeSize = MF.getFunction().hasOptSize();
1131 MinimizeSize = STI->hasMinSize();
Quentin Colombet23b404d2012-12-18 22:47:16 +00001132
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +00001133 BlockInfo.clear();
1134 BlockInfo.resize(MF.getNumBlockIDs());
1135
1136 // Visit blocks in reverse post-order so LastCPSRDef is known for all
1137 // predecessors.
1138 ReversePostOrderTraversal<MachineFunction*> RPOT(&MF);
Evan Cheng1be453b2009-08-08 03:21:23 +00001139 bool Modified = false;
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +00001140 for (ReversePostOrderTraversal<MachineFunction*>::rpo_iterator
1141 I = RPOT.begin(), E = RPOT.end(); I != E; ++I)
1142 Modified |= ReduceMBB(**I);
Evan Cheng1be453b2009-08-08 03:21:23 +00001143 return Modified;
1144}
1145
1146/// createThumb2SizeReductionPass - Returns an instance of the Thumb2 size
1147/// reduction pass.
Akira Hatanaka4a616192015-06-08 18:50:43 +00001148FunctionPass *llvm::createThumb2SizeReductionPass(
1149 std::function<bool(const Function &)> Ftor) {
Benjamin Kramerd3f4c052016-06-12 16:13:55 +00001150 return new Thumb2SizeReduce(std::move(Ftor));
Evan Cheng1be453b2009-08-08 03:21:23 +00001151}