blob: 7d19c3db85b6d1b6bbc6a6780972fee469f70747 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUInstructions.td - Common instruction defs ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains instruction defs that are common to all hw codegen
11// targets.
12//
13//===----------------------------------------------------------------------===//
14
15class AMDGPUInst <dag outs, dag ins, string asm, list<dag> pattern> : Instruction {
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000016 field bit isRegisterLoad = 0;
17 field bit isRegisterStore = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000018
19 let Namespace = "AMDGPU";
20 let OutOperandList = outs;
21 let InOperandList = ins;
22 let AsmString = asm;
23 let Pattern = pattern;
24 let Itinerary = NullALU;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000025
26 let TSFlags{63} = isRegisterLoad;
27 let TSFlags{62} = isRegisterStore;
Tom Stellard75aadc22012-12-11 21:25:42 +000028}
29
30class AMDGPUShaderInst <dag outs, dag ins, string asm, list<dag> pattern>
31 : AMDGPUInst<outs, ins, asm, pattern> {
32
33 field bits<32> Inst = 0xffffffff;
34
35}
36
37def InstFlag : OperandWithDefaultOps <i32, (ops (i32 0))>;
Tom Stellard81d871d2013-11-13 23:36:50 +000038def ADDRIndirect : ComplexPattern<iPTR, 2, "SelectADDRIndirect", [], []>;
Tom Stellard75aadc22012-12-11 21:25:42 +000039
Matt Arsenault4d7d3832014-04-15 22:32:49 +000040def u32imm : Operand<i32> {
41 let PrintMethod = "printU32ImmOperand";
42}
43
44def u16imm : Operand<i16> {
45 let PrintMethod = "printU16ImmOperand";
46}
47
48def u8imm : Operand<i8> {
49 let PrintMethod = "printU8ImmOperand";
50}
51
Tom Stellardc0845332013-11-22 23:07:58 +000052//===----------------------------------------------------------------------===//
53// PatLeafs for floating-point comparisons
54//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000055
Tom Stellard0351ea22013-09-28 02:50:50 +000056def COND_OEQ : PatLeaf <
57 (cond),
58 [{return N->get() == ISD::SETOEQ || N->get() == ISD::SETEQ;}]
59>;
60
Tom Stellard0351ea22013-09-28 02:50:50 +000061def COND_OGT : PatLeaf <
62 (cond),
63 [{return N->get() == ISD::SETOGT || N->get() == ISD::SETGT;}]
64>;
65
Tom Stellard0351ea22013-09-28 02:50:50 +000066def COND_OGE : PatLeaf <
67 (cond),
68 [{return N->get() == ISD::SETOGE || N->get() == ISD::SETGE;}]
69>;
70
Tom Stellardc0845332013-11-22 23:07:58 +000071def COND_OLT : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +000072 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +000073 [{return N->get() == ISD::SETOLT || N->get() == ISD::SETLT;}]
Tom Stellard75aadc22012-12-11 21:25:42 +000074>;
75
Tom Stellardc0845332013-11-22 23:07:58 +000076def COND_OLE : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +000077 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +000078 [{return N->get() == ISD::SETOLE || N->get() == ISD::SETLE;}]
79>;
80
81def COND_UNE : PatLeaf <
82 (cond),
83 [{return N->get() == ISD::SETUNE || N->get() == ISD::SETNE;}]
84>;
85
86def COND_O : PatLeaf <(cond), [{return N->get() == ISD::SETO;}]>;
87def COND_UO : PatLeaf <(cond), [{return N->get() == ISD::SETUO;}]>;
88
89//===----------------------------------------------------------------------===//
90// PatLeafs for unsigned comparisons
91//===----------------------------------------------------------------------===//
92
93def COND_UGT : PatLeaf <(cond), [{return N->get() == ISD::SETUGT;}]>;
94def COND_UGE : PatLeaf <(cond), [{return N->get() == ISD::SETUGE;}]>;
95def COND_ULT : PatLeaf <(cond), [{return N->get() == ISD::SETULT;}]>;
96def COND_ULE : PatLeaf <(cond), [{return N->get() == ISD::SETULE;}]>;
97
98//===----------------------------------------------------------------------===//
99// PatLeafs for signed comparisons
100//===----------------------------------------------------------------------===//
101
102def COND_SGT : PatLeaf <(cond), [{return N->get() == ISD::SETGT;}]>;
103def COND_SGE : PatLeaf <(cond), [{return N->get() == ISD::SETGE;}]>;
104def COND_SLT : PatLeaf <(cond), [{return N->get() == ISD::SETLT;}]>;
105def COND_SLE : PatLeaf <(cond), [{return N->get() == ISD::SETLE;}]>;
106
107//===----------------------------------------------------------------------===//
108// PatLeafs for integer equality
109//===----------------------------------------------------------------------===//
110
111def COND_EQ : PatLeaf <
112 (cond),
113 [{return N->get() == ISD::SETEQ || N->get() == ISD::SETUEQ;}]
114>;
115
116def COND_NE : PatLeaf <
117 (cond),
118 [{return N->get() == ISD::SETNE || N->get() == ISD::SETUNE;}]
Tom Stellard75aadc22012-12-11 21:25:42 +0000119>;
120
Christian Konigb19849a2013-02-21 15:17:04 +0000121def COND_NULL : PatLeaf <
122 (cond),
123 [{return false;}]
124>;
125
Tom Stellard75aadc22012-12-11 21:25:42 +0000126//===----------------------------------------------------------------------===//
127// Load/Store Pattern Fragments
128//===----------------------------------------------------------------------===//
129
Tom Stellard31209cc2013-07-15 19:00:09 +0000130def az_extload : PatFrag<(ops node:$ptr), (unindexedload node:$ptr), [{
131 LoadSDNode *L = cast<LoadSDNode>(N);
132 return L->getExtensionType() == ISD::ZEXTLOAD ||
133 L->getExtensionType() == ISD::EXTLOAD;
134}]>;
135
Tom Stellard33dd04b2013-07-23 01:47:52 +0000136def az_extloadi8 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
137 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8;
138}]>;
139
Tom Stellardc6f4a292013-08-26 15:05:59 +0000140def az_extloadi8_global : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{
141 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
142}]>;
143
Tom Stellard9f950332013-07-23 01:48:35 +0000144def sextloadi8_global : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{
Tom Stellard75aadc22012-12-11 21:25:42 +0000145 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
146}]>;
147
Tom Stellard33dd04b2013-07-23 01:47:52 +0000148def az_extloadi8_constant : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{
Tom Stellard9f950332013-07-23 01:48:35 +0000149 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
150}]>;
151
152def sextloadi8_constant : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{
153 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
154}]>;
155
Tom Stellardc6f4a292013-08-26 15:05:59 +0000156def az_extloadi8_local : PatFrag<(ops node:$ptr), (az_extloadi8 node:$ptr), [{
157 return isLocalLoad(dyn_cast<LoadSDNode>(N));
158}]>;
159
160def sextloadi8_local : PatFrag<(ops node:$ptr), (sextloadi8 node:$ptr), [{
161 return isLocalLoad(dyn_cast<LoadSDNode>(N));
Tom Stellard33dd04b2013-07-23 01:47:52 +0000162}]>;
163
164def az_extloadi16 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
165 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16;
166}]>;
167
168def az_extloadi16_global : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{
169 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
170}]>;
171
Tom Stellard9f950332013-07-23 01:48:35 +0000172def sextloadi16_global : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{
Tom Stellard07a10a32013-06-03 17:39:43 +0000173 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
174}]>;
175
Tom Stellard9f950332013-07-23 01:48:35 +0000176def az_extloadi16_constant : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{
177 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
178}]>;
179
180def sextloadi16_constant : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{
181 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
182}]>;
183
Tom Stellardc6f4a292013-08-26 15:05:59 +0000184def az_extloadi16_local : PatFrag<(ops node:$ptr), (az_extloadi16 node:$ptr), [{
185 return isLocalLoad(dyn_cast<LoadSDNode>(N));
186}]>;
187
188def sextloadi16_local : PatFrag<(ops node:$ptr), (sextloadi16 node:$ptr), [{
189 return isLocalLoad(dyn_cast<LoadSDNode>(N));
190}]>;
191
Tom Stellard31209cc2013-07-15 19:00:09 +0000192def az_extloadi32 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
193 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i32;
194}]>;
195
196def az_extloadi32_global : PatFrag<(ops node:$ptr),
197 (az_extloadi32 node:$ptr), [{
198 return isGlobalLoad(dyn_cast<LoadSDNode>(N));
199}]>;
200
201def az_extloadi32_constant : PatFrag<(ops node:$ptr),
202 (az_extloadi32 node:$ptr), [{
203 return isConstantLoad(dyn_cast<LoadSDNode>(N), -1);
204}]>;
205
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000206def truncstorei8_global : PatFrag<(ops node:$val, node:$ptr),
207 (truncstorei8 node:$val, node:$ptr), [{
208 return isGlobalStore(dyn_cast<StoreSDNode>(N));
209}]>;
210
211def truncstorei16_global : PatFrag<(ops node:$val, node:$ptr),
212 (truncstorei16 node:$val, node:$ptr), [{
213 return isGlobalStore(dyn_cast<StoreSDNode>(N));
214}]>;
215
Tom Stellardc026e8b2013-06-28 15:47:08 +0000216def local_store : PatFrag<(ops node:$val, node:$ptr),
217 (store node:$val, node:$ptr), [{
Tom Stellardf3d166a2013-08-26 15:05:49 +0000218 return isLocalStore(dyn_cast<StoreSDNode>(N));
219}]>;
220
221def truncstorei8_local : PatFrag<(ops node:$val, node:$ptr),
222 (truncstorei8 node:$val, node:$ptr), [{
223 return isLocalStore(dyn_cast<StoreSDNode>(N));
224}]>;
225
226def truncstorei16_local : PatFrag<(ops node:$val, node:$ptr),
227 (truncstorei16 node:$val, node:$ptr), [{
228 return isLocalStore(dyn_cast<StoreSDNode>(N));
229}]>;
230
231def local_load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
232 return isLocalLoad(dyn_cast<LoadSDNode>(N));
Tom Stellardc026e8b2013-06-28 15:47:08 +0000233}]>;
234
Tom Stellard13c68ef2013-09-05 18:38:09 +0000235def atomic_load_add_local : PatFrag<(ops node:$ptr, node:$value),
236 (atomic_load_add node:$ptr, node:$value), [{
237 return dyn_cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
238}]>;
239
Aaron Watry372cecf2013-09-06 20:17:42 +0000240def atomic_load_sub_local : PatFrag<(ops node:$ptr, node:$value),
241 (atomic_load_sub node:$ptr, node:$value), [{
242 return dyn_cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
243}]>;
244
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000245def mskor_global : PatFrag<(ops node:$val, node:$ptr),
246 (AMDGPUstore_mskor node:$val, node:$ptr), [{
247 return dyn_cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;
248}]>;
249
Tom Stellard75aadc22012-12-11 21:25:42 +0000250class Constants {
251int TWO_PI = 0x40c90fdb;
252int PI = 0x40490fdb;
253int TWO_PI_INV = 0x3e22f983;
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000254int FP_UINT_MAX_PLUS_1 = 0x4f800000; // 1 << 32 in floating point encoding
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +0000255int FP32_NEG_ONE = 0xbf800000;
256int FP32_ONE = 0x3f800000;
Tom Stellard75aadc22012-12-11 21:25:42 +0000257}
258def CONST : Constants;
259
260def FP_ZERO : PatLeaf <
261 (fpimm),
262 [{return N->getValueAPF().isZero();}]
263>;
264
265def FP_ONE : PatLeaf <
266 (fpimm),
267 [{return N->isExactlyValue(1.0);}]
268>;
269
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000270let isCodeGenOnly = 1, isPseudo = 1 in {
271
272let usesCustomInserter = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000273
274class CLAMP <RegisterClass rc> : AMDGPUShaderInst <
275 (outs rc:$dst),
276 (ins rc:$src0),
277 "CLAMP $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000278 [(set f32:$dst, (int_AMDIL_clamp f32:$src0, (f32 FP_ZERO), (f32 FP_ONE)))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000279>;
280
281class FABS <RegisterClass rc> : AMDGPUShaderInst <
282 (outs rc:$dst),
283 (ins rc:$src0),
284 "FABS $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000285 [(set f32:$dst, (fabs f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000286>;
287
288class FNEG <RegisterClass rc> : AMDGPUShaderInst <
289 (outs rc:$dst),
290 (ins rc:$src0),
291 "FNEG $dst, $src0",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000292 [(set f32:$dst, (fneg f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000293>;
294
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000295} // usesCustomInserter = 1
296
297multiclass RegisterLoadStore <RegisterClass dstClass, Operand addrClass,
298 ComplexPattern addrPat> {
Tom Stellard81d871d2013-11-13 23:36:50 +0000299let UseNamedOperandTable = 1 in {
300
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000301 def RegisterLoad : AMDGPUShaderInst <
302 (outs dstClass:$dst),
303 (ins addrClass:$addr, i32imm:$chan),
304 "RegisterLoad $dst, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000305 [(set i32:$dst, (AMDGPUregister_load addrPat:$addr, (i32 timm:$chan)))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000306 > {
307 let isRegisterLoad = 1;
308 }
309
310 def RegisterStore : AMDGPUShaderInst <
311 (outs),
312 (ins dstClass:$val, addrClass:$addr, i32imm:$chan),
313 "RegisterStore $val, $addr",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000314 [(AMDGPUregister_store i32:$val, addrPat:$addr, (i32 timm:$chan))]
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000315 > {
316 let isRegisterStore = 1;
317 }
318}
Tom Stellard81d871d2013-11-13 23:36:50 +0000319}
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000320
321} // End isCodeGenOnly = 1, isPseudo = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000322
323/* Generic helper patterns for intrinsics */
324/* -------------------------------------- */
325
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000326class POW_Common <AMDGPUInst log_ieee, AMDGPUInst exp_ieee, AMDGPUInst mul>
327 : Pat <
328 (fpow f32:$src0, f32:$src1),
329 (exp_ieee (mul f32:$src1, (log_ieee f32:$src0)))
Tom Stellard75aadc22012-12-11 21:25:42 +0000330>;
331
332/* Other helper patterns */
333/* --------------------- */
334
335/* Extract element pattern */
Matt Arsenault530dde42014-02-26 23:00:58 +0000336class Extract_Element <ValueType sub_type, ValueType vec_type, int sub_idx,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000337 SubRegIndex sub_reg>
338 : Pat<
339 (sub_type (vector_extract vec_type:$src, sub_idx)),
340 (EXTRACT_SUBREG $src, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000341>;
342
343/* Insert element pattern */
344class Insert_Element <ValueType elem_type, ValueType vec_type,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000345 int sub_idx, SubRegIndex sub_reg>
346 : Pat <
347 (vector_insert vec_type:$vec, elem_type:$elem, sub_idx),
348 (INSERT_SUBREG $vec, $elem, sub_reg)
Tom Stellard75aadc22012-12-11 21:25:42 +0000349>;
350
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000351// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
352// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000353// bitconvert pattern
354class BitConvert <ValueType dt, ValueType st, RegisterClass rc> : Pat <
355 (dt (bitconvert (st rc:$src0))),
356 (dt rc:$src0)
357>;
358
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000359// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
360// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000361class DwordAddrPat<ValueType vt, RegisterClass rc> : Pat <
362 (vt (AMDGPUdwordaddr (vt rc:$addr))),
363 (vt rc:$addr)
364>;
365
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000366// BFI_INT patterns
367
368multiclass BFIPatterns <Instruction BFI_INT> {
369
370 // Definition from ISA doc:
371 // (y & x) | (z & ~x)
372 def : Pat <
373 (or (and i32:$y, i32:$x), (and i32:$z, (not i32:$x))),
374 (BFI_INT $x, $y, $z)
375 >;
376
377 // SHA-256 Ch function
378 // z ^ (x & (y ^ z))
379 def : Pat <
380 (xor i32:$z, (and i32:$x, (xor i32:$y, i32:$z))),
381 (BFI_INT $x, $y, $z)
382 >;
383
384}
385
Tom Stellardeac65dd2013-05-03 17:21:20 +0000386// SHA-256 Ma patterns
387
388// ((x & z) | (y & (x | z))) -> BFI_INT (XOR x, y), z, y
389class SHA256MaPattern <Instruction BFI_INT, Instruction XOR> : Pat <
390 (or (and i32:$x, i32:$z), (and i32:$y, (or i32:$x, i32:$z))),
391 (BFI_INT (XOR i32:$x, i32:$y), i32:$z, i32:$y)
392>;
393
Tom Stellard2b971eb2013-05-10 02:09:45 +0000394// Bitfield extract patterns
395
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000396/*
397
398XXX: The BFE pattern is not working correctly because the XForm is not being
399applied.
400
Tom Stellard2b971eb2013-05-10 02:09:45 +0000401def legalshift32 : ImmLeaf <i32, [{return Imm >=0 && Imm < 32;}]>;
402def bfemask : PatLeaf <(imm), [{return isMask_32(N->getZExtValue());}],
403 SDNodeXForm<imm, [{ return CurDAG->getTargetConstant(CountTrailingOnes_32(N->getZExtValue()), MVT::i32);}]>>;
404
405class BFEPattern <Instruction BFE> : Pat <
406 (and (srl i32:$x, legalshift32:$y), bfemask:$z),
407 (BFE $x, $y, $z)
408>;
409
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000410*/
411
Tom Stellard5643c4a2013-05-20 15:02:19 +0000412// rotr pattern
413class ROTRPattern <Instruction BIT_ALIGN> : Pat <
414 (rotr i32:$src0, i32:$src1),
415 (BIT_ALIGN $src0, $src0, $src1)
416>;
417
Tom Stellard41fc7852013-07-23 01:48:42 +0000418// 24-bit arithmetic patterns
419def umul24 : PatFrag <(ops node:$x, node:$y), (mul node:$x, node:$y)>;
420
421/*
422class UMUL24Pattern <Instruction UMUL24> : Pat <
423 (mul U24:$x, U24:$y),
424 (UMUL24 $x, $y)
425>;
426*/
427
Matt Arsenaulteb260202014-05-22 18:00:15 +0000428class IMad24Pat<Instruction Inst> : Pat <
429 (add (AMDGPUmul_i24 i32:$src0, i32:$src1), i32:$src2),
430 (Inst $src0, $src1, $src2)
431>;
432
433class UMad24Pat<Instruction Inst> : Pat <
434 (add (AMDGPUmul_u24 i32:$src0, i32:$src1), i32:$src2),
435 (Inst $src0, $src1, $src2)
436>;
437
Matt Arsenault493c5f12014-05-22 18:00:24 +0000438multiclass Expand24IBitOps<Instruction MulInst, Instruction AddInst> {
439 def _expand_imad24 : Pat <
440 (AMDGPUmad_i24 i32:$src0, i32:$src1, i32:$src2),
441 (AddInst (MulInst $src0, $src1), $src2)
442 >;
Matt Arsenaultf15a0562014-05-22 18:00:20 +0000443
Matt Arsenault493c5f12014-05-22 18:00:24 +0000444 def _expand_imul24 : Pat <
445 (AMDGPUmul_i24 i32:$src0, i32:$src1),
446 (MulInst $src0, $src1)
447 >;
448}
Matt Arsenaultf15a0562014-05-22 18:00:20 +0000449
Matt Arsenault493c5f12014-05-22 18:00:24 +0000450multiclass Expand24UBitOps<Instruction MulInst, Instruction AddInst> {
451 def _expand_umad24 : Pat <
452 (AMDGPUmad_u24 i32:$src0, i32:$src1, i32:$src2),
453 (AddInst (MulInst $src0, $src1), $src2)
454 >;
455
456 def _expand_umul24 : Pat <
457 (AMDGPUmul_u24 i32:$src0, i32:$src1),
458 (MulInst $src0, $src1)
459 >;
460}
Matt Arsenaulteb260202014-05-22 18:00:15 +0000461
Tom Stellard75aadc22012-12-11 21:25:42 +0000462include "R600Instructions.td"
Tom Stellard2c1c9de2014-03-24 16:07:25 +0000463include "R700Instructions.td"
464include "EvergreenInstructions.td"
465include "CaymanInstructions.td"
Tom Stellard75aadc22012-12-11 21:25:42 +0000466
467include "SIInstrInfo.td"
468