blob: 6e198a7d3e0c4526f4183bf3a2c616cf69f09e36 [file] [log] [blame]
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00001//===-- ARMTargetMachine.cpp - Define TargetMachine for ARM ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000013#include "ARM.h"
Craig Toppera9253262014-03-22 23:51:00 +000014#include "ARMTargetMachine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "ARMFrameLowering.h"
Aditya Nandakumara2719322014-11-13 09:26:31 +000016#include "ARMTargetObjectFile.h"
Evan Chengad3aac712007-05-16 02:01:49 +000017#include "llvm/CodeGen/Passes.h"
Eric Christopher3faf2f12014-10-06 06:45:36 +000018#include "llvm/IR/Function.h"
Bill Wendling354ff9e2011-09-27 22:14:12 +000019#include "llvm/MC/MCAsmInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "llvm/PassManager.h"
Evan Cheng62c7b5b2010-12-05 22:04:16 +000021#include "llvm/Support/CommandLine.h"
David Greenea31f96c2009-07-14 20:18:05 +000022#include "llvm/Support/FormattedStream.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000023#include "llvm/Support/TargetRegistry.h"
Evan Cheng10043e22007-01-19 07:51:42 +000024#include "llvm/Target/TargetOptions.h"
Devang Patel76c85632011-10-17 17:17:43 +000025#include "llvm/Transforms/Scalar.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000026using namespace llvm;
27
Evan Chengf066b2f2011-08-25 01:00:36 +000028static cl::opt<bool>
Silviu Baranga82dd6ac2013-03-15 18:28:25 +000029DisableA15SDOptimization("disable-a15-sd-optimization", cl::Hidden,
30 cl::desc("Inhibit optimization of S->D register accesses on A15"),
31 cl::init(false));
32
Tim Northoverb4ddc082014-05-30 10:09:59 +000033static cl::opt<bool>
34EnableAtomicTidy("arm-atomic-cfg-tidy", cl::Hidden,
35 cl::desc("Run SimplifyCFG after expanding atomic operations"
36 " to make use of cmpxchg flow-based information"),
37 cl::init(true));
38
Jim Grosbachf24f9d92009-08-11 15:33:49 +000039extern "C" void LLVMInitializeARMTarget() {
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000040 // Register the target.
Christian Pirkerdc9ff752014-04-01 15:19:30 +000041 RegisterTargetMachine<ARMLETargetMachine> X(TheARMLETarget);
42 RegisterTargetMachine<ARMBETargetMachine> Y(TheARMBETarget);
43 RegisterTargetMachine<ThumbLETargetMachine> A(TheThumbLETarget);
44 RegisterTargetMachine<ThumbBETargetMachine> B(TheThumbBETarget);
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000045}
Douglas Gregor1b731d52009-06-16 20:12:29 +000046
Aditya Nandakumara2719322014-11-13 09:26:31 +000047static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
48 if (TT.isOSBinFormatMachO())
49 return make_unique<TargetLoweringObjectFileMachO>();
50 if (TT.isOSWindows())
51 return make_unique<TargetLoweringObjectFileCOFF>();
52 return make_unique<ARMElfTargetObjectFile>();
53}
54
Evan Cheng9f830142007-02-23 03:14:31 +000055/// TargetMachine ctor - Create an ARM architecture model.
56///
Evan Cheng2129f592011-07-19 06:37:02 +000057ARMBaseTargetMachine::ARMBaseTargetMachine(const Target &T, StringRef TT,
58 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +000059 const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +000060 Reloc::Model RM, CodeModel::Model CM,
Eric Christopher80b24ef2014-06-26 19:30:02 +000061 CodeGenOpt::Level OL, bool isLittle)
62 : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
Aditya Nandakumara2719322014-11-13 09:26:31 +000063 TLOF(createTLOF(Triple(getTargetTriple()))),
Eric Christopher3faf2f12014-10-06 06:45:36 +000064 Subtarget(TT, CPU, FS, *this, isLittle), isLittle(isLittle) {
Tim Northoverf1c31b92013-12-18 14:18:36 +000065
66 // Default to triple-appropriate float ABI
Nick Lewycky50f02cb2011-12-02 22:16:29 +000067 if (Options.FloatABIType == FloatABI::Default)
Tim Northover44594ad2013-12-18 09:27:33 +000068 this->Options.FloatABIType =
69 Subtarget.isTargetHardFloat() ? FloatABI::Hard : FloatABI::Soft;
Evan Cheng66cff402008-10-30 16:10:54 +000070}
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000071
Reid Kleckner357600e2014-11-20 23:37:18 +000072ARMBaseTargetMachine::~ARMBaseTargetMachine() {}
73
Eric Christopher3faf2f12014-10-06 06:45:36 +000074const ARMSubtarget *
75ARMBaseTargetMachine::getSubtargetImpl(const Function &F) const {
76 AttributeSet FnAttrs = F.getAttributes();
77 Attribute CPUAttr =
78 FnAttrs.getAttribute(AttributeSet::FunctionIndex, "target-cpu");
79 Attribute FSAttr =
80 FnAttrs.getAttribute(AttributeSet::FunctionIndex, "target-features");
81
82 std::string CPU = !CPUAttr.hasAttribute(Attribute::None)
83 ? CPUAttr.getValueAsString().str()
84 : TargetCPU;
85 std::string FS = !FSAttr.hasAttribute(Attribute::None)
86 ? FSAttr.getValueAsString().str()
87 : TargetFS;
88
89 // FIXME: This is related to the code below to reset the target options,
90 // we need to know whether or not the soft float flag is set on the
91 // function before we can generate a subtarget. We also need to use
92 // it as a key for the subtarget since that can be the only difference
93 // between two functions.
94 Attribute SFAttr =
95 FnAttrs.getAttribute(AttributeSet::FunctionIndex, "use-soft-float");
96 bool SoftFloat = !SFAttr.hasAttribute(Attribute::None)
97 ? SFAttr.getValueAsString() == "true"
98 : Options.UseSoftFloat;
99
100 auto &I = SubtargetMap[CPU + FS + (SoftFloat ? "use-soft-float=true"
101 : "use-soft-float=false")];
102 if (!I) {
103 // This needs to be done before we create a new subtarget since any
104 // creation will depend on the TM and the code generation flags on the
105 // function that reside in TargetOptions.
106 resetTargetOptions(F);
107 I = llvm::make_unique<ARMSubtarget>(TargetTriple, CPU, FS, *this, isLittle);
108 }
109 return I.get();
110}
111
Chandler Carruth664e3542013-01-07 01:37:14 +0000112void ARMBaseTargetMachine::addAnalysisPasses(PassManagerBase &PM) {
Jim Grosbach553eb752013-01-07 21:12:13 +0000113 // Add first the target-independent BasicTTI pass, then our ARM pass. This
114 // allows the ARM pass to delegate to the target independent layer when
Chandler Carruth664e3542013-01-07 01:37:14 +0000115 // appropriate.
Bill Wendlingafc10362013-06-19 20:51:24 +0000116 PM.add(createBasicTargetTransformInfoPass(this));
Chandler Carruth664e3542013-01-07 01:37:14 +0000117 PM.add(createARMTargetTransformInfoPass(this));
118}
119
120
David Blaikiea379b1812011-12-20 02:50:00 +0000121void ARMTargetMachine::anchor() { }
122
Eric Christopher80b24ef2014-06-26 19:30:02 +0000123ARMTargetMachine::ARMTargetMachine(const Target &T, StringRef TT, StringRef CPU,
124 StringRef FS, const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +0000125 Reloc::Model RM, CodeModel::Model CM,
Eric Christopher80b24ef2014-06-26 19:30:02 +0000126 CodeGenOpt::Level OL, bool isLittle)
127 : ARMBaseTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, isLittle) {
Rafael Espindola227144c2013-05-13 01:16:13 +0000128 initAsmInfo();
Evan Cheng5190f092010-08-11 07:17:46 +0000129 if (!Subtarget.hasARMOps())
130 report_fatal_error("CPU: '" + Subtarget.getCPUString() + "' does not "
131 "support ARM mode execution!");
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000132}
133
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000134void ARMLETargetMachine::anchor() { }
Christian Pirker2a111602014-03-28 14:35:30 +0000135
Eric Christopher80b24ef2014-06-26 19:30:02 +0000136ARMLETargetMachine::ARMLETargetMachine(const Target &T, StringRef TT,
137 StringRef CPU, StringRef FS,
138 const TargetOptions &Options,
139 Reloc::Model RM, CodeModel::Model CM,
140 CodeGenOpt::Level OL)
141 : ARMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Christian Pirker2a111602014-03-28 14:35:30 +0000142
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000143void ARMBETargetMachine::anchor() { }
Christian Pirker2a111602014-03-28 14:35:30 +0000144
Eric Christopher80b24ef2014-06-26 19:30:02 +0000145ARMBETargetMachine::ARMBETargetMachine(const Target &T, StringRef TT,
146 StringRef CPU, StringRef FS,
147 const TargetOptions &Options,
148 Reloc::Model RM, CodeModel::Model CM,
149 CodeGenOpt::Level OL)
150 : ARMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Christian Pirker2a111602014-03-28 14:35:30 +0000151
David Blaikiea379b1812011-12-20 02:50:00 +0000152void ThumbTargetMachine::anchor() { }
153
Evan Cheng2129f592011-07-19 06:37:02 +0000154ThumbTargetMachine::ThumbTargetMachine(const Target &T, StringRef TT,
155 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000156 const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +0000157 Reloc::Model RM, CodeModel::Model CM,
Eric Christopher80b24ef2014-06-26 19:30:02 +0000158 CodeGenOpt::Level OL, bool isLittle)
159 : ARMBaseTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL,
160 isLittle) {
Rafael Espindola227144c2013-05-13 01:16:13 +0000161 initAsmInfo();
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000162}
163
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000164void ThumbLETargetMachine::anchor() { }
Christian Pirker2a111602014-03-28 14:35:30 +0000165
Eric Christopher80b24ef2014-06-26 19:30:02 +0000166ThumbLETargetMachine::ThumbLETargetMachine(const Target &T, StringRef TT,
167 StringRef CPU, StringRef FS,
168 const TargetOptions &Options,
169 Reloc::Model RM, CodeModel::Model CM,
170 CodeGenOpt::Level OL)
171 : ThumbTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Christian Pirker2a111602014-03-28 14:35:30 +0000172
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000173void ThumbBETargetMachine::anchor() { }
Christian Pirker2a111602014-03-28 14:35:30 +0000174
Eric Christopher80b24ef2014-06-26 19:30:02 +0000175ThumbBETargetMachine::ThumbBETargetMachine(const Target &T, StringRef TT,
176 StringRef CPU, StringRef FS,
177 const TargetOptions &Options,
178 Reloc::Model RM, CodeModel::Model CM,
179 CodeGenOpt::Level OL)
180 : ThumbTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Christian Pirker2a111602014-03-28 14:35:30 +0000181
Andrew Trickccb67362012-02-03 05:12:41 +0000182namespace {
183/// ARM Code Generator Pass Configuration Options.
184class ARMPassConfig : public TargetPassConfig {
185public:
Andrew Trickf8ea1082012-02-04 02:56:59 +0000186 ARMPassConfig(ARMBaseTargetMachine *TM, PassManagerBase &PM)
187 : TargetPassConfig(TM, PM) {}
Andrew Trickccb67362012-02-03 05:12:41 +0000188
189 ARMBaseTargetMachine &getARMTargetMachine() const {
190 return getTM<ARMBaseTargetMachine>();
191 }
192
193 const ARMSubtarget &getARMSubtarget() const {
194 return *getARMTargetMachine().getSubtargetImpl();
195 }
196
Tim Northoverb4ddc082014-05-30 10:09:59 +0000197 void addIRPasses() override;
Craig Topper6bc27bf2014-03-10 02:09:33 +0000198 bool addPreISel() override;
199 bool addInstSelector() override;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000200 void addPreRegAlloc() override;
201 void addPreSched2() override;
202 void addPreEmitPass() override;
Andrew Trickccb67362012-02-03 05:12:41 +0000203};
204} // namespace
205
Andrew Trickf8ea1082012-02-04 02:56:59 +0000206TargetPassConfig *ARMBaseTargetMachine::createPassConfig(PassManagerBase &PM) {
207 return new ARMPassConfig(this, PM);
Andrew Trickccb67362012-02-03 05:12:41 +0000208}
209
Tim Northoverb4ddc082014-05-30 10:09:59 +0000210void ARMPassConfig::addIRPasses() {
Jonathan Roelofs5e98ff92014-08-21 14:35:47 +0000211 if (TM->Options.ThreadModel == ThreadModel::Single)
212 addPass(createLowerAtomicPass());
213 else
Robin Morisset59c23cd2014-08-21 21:50:01 +0000214 addPass(createAtomicExpandPass(TM));
Tim Northoverc882eb02014-04-03 11:44:58 +0000215
Eric Christopherc40e5ed2014-06-19 21:03:04 +0000216 // Cmpxchg instructions are often used with a subsequent comparison to
217 // determine whether it succeeded. We can exploit existing control-flow in
218 // ldrex/strex loops to simplify this, but it needs tidying up.
219 const ARMSubtarget *Subtarget = &getARMSubtarget();
220 if (Subtarget->hasAnyDataBarrier() && !Subtarget->isThumb1Only())
Tim Northoverb4ddc082014-05-30 10:09:59 +0000221 if (TM->getOptLevel() != CodeGenOpt::None && EnableAtomicTidy)
222 addPass(createCFGSimplificationPass());
Tim Northoverb4ddc082014-05-30 10:09:59 +0000223
224 TargetPassConfig::addIRPasses();
225}
226
227bool ARMPassConfig::addPreISel() {
Tim Northoverf804c172014-02-18 11:17:29 +0000228 if (TM->getOptLevel() != CodeGenOpt::None)
Bill Wendling7a639ea2013-06-19 21:07:11 +0000229 addPass(createGlobalMergePass(TM));
Anton Korobeynikov19edda02010-07-24 21:52:08 +0000230
231 return false;
232}
233
Andrew Trickccb67362012-02-03 05:12:41 +0000234bool ARMPassConfig::addInstSelector() {
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000235 addPass(createARMISelDag(getARMTargetMachine(), getOptLevel()));
Jush Lu47172a02012-09-27 05:21:41 +0000236
237 const ARMSubtarget *Subtarget = &getARMSubtarget();
238 if (Subtarget->isTargetELF() && !Subtarget->isThumb1Only() &&
239 TM->Options.EnableFastISel)
240 addPass(createARMGlobalBaseRegPass());
Chris Lattner12e97302006-09-04 04:14:57 +0000241 return false;
242}
Rafael Espindolaf7d4a992006-09-19 15:49:25 +0000243
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000244void ARMPassConfig::addPreRegAlloc() {
James Molloyf6419cf2014-06-16 16:42:53 +0000245 if (getOptLevel() != CodeGenOpt::None)
Matthias Braunb2f23882014-12-11 23:18:03 +0000246 addPass(createARMLoadStoreOptimizationPass(true));
Silviu Baranga91ddaa12013-07-29 09:25:50 +0000247 if (getOptLevel() != CodeGenOpt::None && getARMSubtarget().isCortexA9())
Matthias Braunb2f23882014-12-11 23:18:03 +0000248 addPass(createMLxExpansionPass());
Silviu Baranga82dd6ac2013-03-15 18:28:25 +0000249 // Since the A15SDOptimizer pass can insert VDUP instructions, it can only be
250 // enabled when NEON is available.
251 if (getOptLevel() != CodeGenOpt::None && getARMSubtarget().isCortexA15() &&
252 getARMSubtarget().hasNEON() && !DisableA15SDOptimization) {
253 addPass(createA15SDOptimizerPass());
254 }
Evan Cheng185c9ef2009-06-13 09:12:55 +0000255}
256
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000257void ARMPassConfig::addPreSched2() {
Evan Chengecb29082011-11-16 08:38:26 +0000258 if (getOptLevel() != CodeGenOpt::None) {
Matthias Braunb2f23882014-12-11 23:18:03 +0000259 addPass(createARMLoadStoreOptimizationPass());
James Molloy92a15072014-05-16 14:11:38 +0000260
Silviu Barangadc453362013-03-27 12:38:44 +0000261 if (getARMSubtarget().hasNEON())
Matthias Braunb2f23882014-12-11 23:18:03 +0000262 addPass(createExecutionDependencyFixPass(&ARM::DPRRegClass));
Eric Christopher7ae11c62010-11-11 20:50:14 +0000263 }
Evan Chengce5a8ca2009-09-30 08:53:01 +0000264
Evan Cheng207b2462009-11-06 23:52:48 +0000265 // Expand some pseudo instructions into multiple instructions to allow
266 // proper scheduling.
Matthias Braunb2f23882014-12-11 23:18:03 +0000267 addPass(createARMExpandPseudoPass());
Evan Cheng207b2462009-11-06 23:52:48 +0000268
Evan Chengecb29082011-11-16 08:38:26 +0000269 if (getOptLevel() != CodeGenOpt::None) {
Joey Goulya5153cb2013-09-09 14:21:49 +0000270 if (!getARMSubtarget().isThumb1Only()) {
271 // in v8, IfConversion depends on Thumb instruction widths
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000272 if (getARMSubtarget().restrictIT() &&
Joey Goulya5153cb2013-09-09 14:21:49 +0000273 !getARMSubtarget().prefers32BitThumb())
Matthias Braunb2f23882014-12-11 23:18:03 +0000274 addPass(createThumb2SizeReductionPass());
275 addPass(&IfConverterID);
Joey Goulya5153cb2013-09-09 14:21:49 +0000276 }
Evan Chengf128bdc2010-06-16 07:35:02 +0000277 }
Andrew Trickccb67362012-02-03 05:12:41 +0000278 if (getARMSubtarget().isThumb2())
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000279 addPass(createThumb2ITBlockPass());
Evan Chengce5a8ca2009-09-30 08:53:01 +0000280}
281
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000282void ARMPassConfig::addPreEmitPass() {
Andrew Trickccb67362012-02-03 05:12:41 +0000283 if (getARMSubtarget().isThumb2()) {
284 if (!getARMSubtarget().prefers32BitThumb())
Matthias Braunb2f23882014-12-11 23:18:03 +0000285 addPass(createThumb2SizeReductionPass());
Evan Cheng7fae11b2011-12-14 02:11:42 +0000286
287 // Constant island pass work on unbundled instructions.
Matthias Braunb2f23882014-12-11 23:18:03 +0000288 addPass(&UnpackMachineBundlesID);
Evan Cheng7fae11b2011-12-14 02:11:42 +0000289 }
Evan Cheng0f9cce72009-07-10 01:54:42 +0000290
Matthias Braunb2f23882014-12-11 23:18:03 +0000291 addPass(createARMOptimizeBarriersPass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000292 addPass(createARMConstantIslandPass());
Rafael Espindolaf7d4a992006-09-19 15:49:25 +0000293}