blob: dd1449dc6d2f195ca3156d0d48a18c81251361b1 [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrInfo.td - SI Instruction Infos -------------*- tablegen -*--===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Tom Stellard94d2e992014-10-07 23:51:34 +000010class vop {
11 field bits<9> SI3;
Marek Olsak5df00d62014-12-07 12:18:57 +000012 field bits<10> VI3;
Tom Stellard94d2e992014-10-07 23:51:34 +000013}
14
Marek Olsak5df00d62014-12-07 12:18:57 +000015class vopc <bits<8> si, bits<8> vi = !add(0x40, si)> : vop {
Tom Stellard0aec5872014-10-07 23:51:39 +000016 field bits<8> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000017 field bits<8> VI = vi;
Tom Stellard0aec5872014-10-07 23:51:39 +000018
Marek Olsak5df00d62014-12-07 12:18:57 +000019 field bits<9> SI3 = {0, si{7-0}};
20 field bits<10> VI3 = {0, 0, vi{7-0}};
Tom Stellard0aec5872014-10-07 23:51:39 +000021}
22
Marek Olsak5df00d62014-12-07 12:18:57 +000023class vop1 <bits<8> si, bits<8> vi = si> : vop {
24 field bits<8> SI = si;
25 field bits<8> VI = vi;
Tom Stellard94d2e992014-10-07 23:51:34 +000026
Marek Olsak5df00d62014-12-07 12:18:57 +000027 field bits<9> SI3 = {1, 1, si{6-0}};
28 field bits<10> VI3 = !add(0x140, vi);
Tom Stellard94d2e992014-10-07 23:51:34 +000029}
30
Marek Olsak5df00d62014-12-07 12:18:57 +000031class vop2 <bits<6> si, bits<6> vi = si> : vop {
Tom Stellardbec5a242014-10-07 23:51:38 +000032 field bits<6> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000033 field bits<6> VI = vi;
Tom Stellardbec5a242014-10-07 23:51:38 +000034
Marek Olsak5df00d62014-12-07 12:18:57 +000035 field bits<9> SI3 = {1, 0, 0, si{5-0}};
36 field bits<10> VI3 = {0, 1, 0, 0, vi{5-0}};
Tom Stellardbec5a242014-10-07 23:51:38 +000037}
38
Marek Olsak5df00d62014-12-07 12:18:57 +000039class vop3 <bits<9> si, bits<10> vi = {0, si}> : vop {
40 let SI3 = si;
41 let VI3 = vi;
42}
43
44class sop1 <bits<8> si, bits<8> vi = si> {
45 field bits<8> SI = si;
46 field bits<8> VI = vi;
47}
48
49class sop2 <bits<7> si, bits<7> vi = si> {
50 field bits<7> SI = si;
51 field bits<7> VI = vi;
52}
53
54class sopk <bits<5> si, bits<5> vi = si> {
55 field bits<5> SI = si;
56 field bits<5> VI = vi;
Tom Stellard845bb3c2014-10-07 23:51:41 +000057}
58
Tom Stellardc721a232014-05-16 20:56:47 +000059// Execpt for the NONE field, this must be kept in sync with the SISubtarget enum
60// in AMDGPUMCInstLower.h
61def SISubtarget {
62 int NONE = -1;
63 int SI = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +000064 int VI = 1;
Tom Stellardc721a232014-05-16 20:56:47 +000065}
66
Tom Stellard75aadc22012-12-11 21:25:42 +000067//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000068// SI DAG Nodes
69//===----------------------------------------------------------------------===//
70
Tom Stellard9fa17912013-08-14 23:24:45 +000071def SIload_constant : SDNode<"AMDGPUISD::LOAD_CONSTANT",
Tom Stellard868fd922014-04-17 21:00:11 +000072 SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i32>]>,
Tom Stellard9fa17912013-08-14 23:24:45 +000073 [SDNPMayLoad, SDNPMemOperand]
74>;
75
Tom Stellardafcf12f2013-09-12 02:55:14 +000076def SItbuffer_store : SDNode<"AMDGPUISD::TBUFFER_STORE_FORMAT",
77 SDTypeProfile<0, 13,
Tom Stellard868fd922014-04-17 21:00:11 +000078 [SDTCisVT<0, v4i32>, // rsrc(SGPR)
Tom Stellardafcf12f2013-09-12 02:55:14 +000079 SDTCisVT<1, iAny>, // vdata(VGPR)
80 SDTCisVT<2, i32>, // num_channels(imm)
81 SDTCisVT<3, i32>, // vaddr(VGPR)
82 SDTCisVT<4, i32>, // soffset(SGPR)
83 SDTCisVT<5, i32>, // inst_offset(imm)
84 SDTCisVT<6, i32>, // dfmt(imm)
85 SDTCisVT<7, i32>, // nfmt(imm)
86 SDTCisVT<8, i32>, // offen(imm)
87 SDTCisVT<9, i32>, // idxen(imm)
88 SDTCisVT<10, i32>, // glc(imm)
89 SDTCisVT<11, i32>, // slc(imm)
90 SDTCisVT<12, i32> // tfe(imm)
91 ]>,
92 [SDNPMayStore, SDNPMemOperand, SDNPHasChain]
93>;
94
Tom Stellard9fa17912013-08-14 23:24:45 +000095def SIload_input : SDNode<"AMDGPUISD::LOAD_INPUT",
Tom Stellard868fd922014-04-17 21:00:11 +000096 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i16>,
Tom Stellard9fa17912013-08-14 23:24:45 +000097 SDTCisVT<3, i32>]>
98>;
99
100class SDSample<string opcode> : SDNode <opcode,
Tom Stellard67850652013-08-14 23:24:53 +0000101 SDTypeProfile<1, 4, [SDTCisVT<0, v4f32>, SDTCisVT<2, v32i8>,
Tom Stellard868fd922014-04-17 21:00:11 +0000102 SDTCisVT<3, v4i32>, SDTCisVT<4, i32>]>
Tom Stellard9fa17912013-08-14 23:24:45 +0000103>;
104
105def SIsample : SDSample<"AMDGPUISD::SAMPLE">;
106def SIsampleb : SDSample<"AMDGPUISD::SAMPLEB">;
107def SIsampled : SDSample<"AMDGPUISD::SAMPLED">;
108def SIsamplel : SDSample<"AMDGPUISD::SAMPLEL">;
109
Tom Stellard067c8152014-07-21 14:01:14 +0000110def SIconstdata_ptr : SDNode<
111 "AMDGPUISD::CONST_DATA_PTR", SDTypeProfile <1, 0, [SDTCisVT<0, i64>]>
112>;
113
Tom Stellard26075d52013-02-07 19:39:38 +0000114// Transformation function, extract the lower 32bit of a 64bit immediate
115def LO32 : SDNodeXForm<imm, [{
116 return CurDAG->getTargetConstant(N->getZExtValue() & 0xffffffff, MVT::i32);
117}]>;
118
Tom Stellardab8a8c82013-07-12 18:15:02 +0000119def LO32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000120 APInt V = N->getValueAPF().bitcastToAPInt().trunc(32);
121 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000122}]>;
123
Tom Stellard26075d52013-02-07 19:39:38 +0000124// Transformation function, extract the upper 32bit of a 64bit immediate
125def HI32 : SDNodeXForm<imm, [{
126 return CurDAG->getTargetConstant(N->getZExtValue() >> 32, MVT::i32);
127}]>;
128
Tom Stellardab8a8c82013-07-12 18:15:02 +0000129def HI32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000130 APInt V = N->getValueAPF().bitcastToAPInt().lshr(32).trunc(32);
131 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000132}]>;
133
Tom Stellard044e4182014-02-06 18:36:34 +0000134def IMM8bitDWORD : PatLeaf <(imm),
135 [{return (N->getZExtValue() & ~0x3FC) == 0;}]
Tom Stellard89093802013-02-07 19:39:40 +0000136>;
137
Tom Stellard044e4182014-02-06 18:36:34 +0000138def as_dword_i32imm : SDNodeXForm<imm, [{
139 return CurDAG->getTargetConstant(N->getZExtValue() >> 2, MVT::i32);
140}]>;
141
Tom Stellardafcf12f2013-09-12 02:55:14 +0000142def as_i1imm : SDNodeXForm<imm, [{
143 return CurDAG->getTargetConstant(N->getZExtValue(), MVT::i1);
144}]>;
145
146def as_i8imm : SDNodeXForm<imm, [{
147 return CurDAG->getTargetConstant(N->getZExtValue(), MVT::i8);
148}]>;
149
Tom Stellard07a10a32013-06-03 17:39:43 +0000150def as_i16imm : SDNodeXForm<imm, [{
151 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i16);
152}]>;
153
Tom Stellard044e4182014-02-06 18:36:34 +0000154def as_i32imm: SDNodeXForm<imm, [{
155 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i32);
156}]>;
157
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000158def as_i64imm: SDNodeXForm<imm, [{
159 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i64);
160}]>;
161
Matt Arsenault99ed7892014-03-19 22:19:49 +0000162def IMM8bit : PatLeaf <(imm),
163 [{return isUInt<8>(N->getZExtValue());}]
164>;
165
Tom Stellard07a10a32013-06-03 17:39:43 +0000166def IMM12bit : PatLeaf <(imm),
167 [{return isUInt<12>(N->getZExtValue());}]
Tom Stellard89093802013-02-07 19:39:40 +0000168>;
169
Matt Arsenault99ed7892014-03-19 22:19:49 +0000170def IMM16bit : PatLeaf <(imm),
171 [{return isUInt<16>(N->getZExtValue());}]
172>;
173
Marek Olsak58f61a82014-12-07 17:17:38 +0000174def IMM20bit : PatLeaf <(imm),
175 [{return isUInt<20>(N->getZExtValue());}]
176>;
177
Tom Stellardd6cb8e82014-05-09 16:42:21 +0000178def IMM32bit : PatLeaf <(imm),
179 [{return isUInt<32>(N->getZExtValue());}]
180>;
181
Tom Stellarde2367942014-02-06 18:36:41 +0000182def mubuf_vaddr_offset : PatFrag<
183 (ops node:$ptr, node:$offset, node:$imm_offset),
184 (add (add node:$ptr, node:$offset), node:$imm_offset)
185>;
186
Christian Konigf82901a2013-02-26 17:52:23 +0000187class InlineImm <ValueType vt> : PatLeaf <(vt imm), [{
Tom Stellard7ed0b522014-04-03 20:19:27 +0000188 return isInlineImmediate(N);
Christian Konigb559b072013-02-16 11:28:36 +0000189}]>;
190
Matt Arsenault303011a2014-12-17 21:04:08 +0000191class InlineFPImm <ValueType vt> : PatLeaf <(vt fpimm), [{
192 return isInlineImmediate(N);
193}]>;
194
Tom Stellarddf94dc32013-08-14 23:24:24 +0000195class SGPRImm <dag frag> : PatLeaf<frag, [{
196 if (TM.getSubtarget<AMDGPUSubtarget>().getGeneration() <
197 AMDGPUSubtarget::SOUTHERN_ISLANDS) {
198 return false;
199 }
200 const SIRegisterInfo *SIRI =
Eric Christopherd9134482014-08-04 21:25:23 +0000201 static_cast<const SIRegisterInfo*>(TM.getSubtargetImpl()->getRegisterInfo());
Tom Stellarddf94dc32013-08-14 23:24:24 +0000202 for (SDNode::use_iterator U = N->use_begin(), E = SDNode::use_end();
203 U != E; ++U) {
204 if (SIRI->isSGPRClass(getOperandRegClass(*U, U.getOperandNo()))) {
205 return true;
206 }
207 }
208 return false;
209}]>;
210
Tom Stellard01825af2014-07-21 14:01:08 +0000211//===----------------------------------------------------------------------===//
212// Custom Operands
213//===----------------------------------------------------------------------===//
214
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +0000215def FRAMEri32 : Operand<iPTR> {
Matt Arsenault06028dd2014-05-01 16:37:52 +0000216 let MIOperandInfo = (ops i32:$ptr, i32imm:$index);
Tom Stellard81d871d2013-11-13 23:36:50 +0000217}
218
Tom Stellard01825af2014-07-21 14:01:08 +0000219def sopp_brtarget : Operand<OtherVT> {
220 let EncoderMethod = "getSOPPBrEncoding";
221 let OperandType = "OPERAND_PCREL";
222}
223
Tom Stellardb4a313a2014-08-01 00:32:39 +0000224include "SIInstrFormats.td"
Marek Olsak5df00d62014-12-07 12:18:57 +0000225include "VIInstrFormats.td"
Tom Stellardb4a313a2014-08-01 00:32:39 +0000226
Tom Stellard229d5e62014-08-05 14:48:12 +0000227let OperandType = "OPERAND_IMMEDIATE" in {
228
229def offen : Operand<i1> {
230 let PrintMethod = "printOffen";
231}
232def idxen : Operand<i1> {
233 let PrintMethod = "printIdxen";
234}
235def addr64 : Operand<i1> {
236 let PrintMethod = "printAddr64";
237}
238def mbuf_offset : Operand<i16> {
239 let PrintMethod = "printMBUFOffset";
240}
Matt Arsenault61cc9082014-10-10 22:16:07 +0000241def ds_offset : Operand<i16> {
242 let PrintMethod = "printDSOffset";
243}
244def ds_offset0 : Operand<i8> {
245 let PrintMethod = "printDSOffset0";
246}
247def ds_offset1 : Operand<i8> {
248 let PrintMethod = "printDSOffset1";
249}
Tom Stellard229d5e62014-08-05 14:48:12 +0000250def glc : Operand <i1> {
251 let PrintMethod = "printGLC";
252}
253def slc : Operand <i1> {
254 let PrintMethod = "printSLC";
255}
256def tfe : Operand <i1> {
257 let PrintMethod = "printTFE";
258}
259
Matt Arsenault97069782014-09-30 19:49:48 +0000260def omod : Operand <i32> {
261 let PrintMethod = "printOModSI";
262}
263
264def ClampMod : Operand <i1> {
265 let PrintMethod = "printClampSI";
266}
267
Tom Stellard229d5e62014-08-05 14:48:12 +0000268} // End OperandType = "OPERAND_IMMEDIATE"
269
Christian Konig72d5d5c2013-02-21 15:16:44 +0000270//===----------------------------------------------------------------------===//
Tom Stellardb02c2682014-06-24 23:33:07 +0000271// Complex patterns
272//===----------------------------------------------------------------------===//
273
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000274def DS1Addr1Offset : ComplexPattern<i32, 2, "SelectDS1Addr1Offset">;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000275def DS64Bit4ByteAligned : ComplexPattern<i32, 3, "SelectDS64Bit4ByteAligned">;
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000276
Tom Stellardb02094e2014-07-21 15:45:01 +0000277def MUBUFAddr32 : ComplexPattern<i64, 9, "SelectMUBUFAddr32">;
Tom Stellardb02c2682014-06-24 23:33:07 +0000278def MUBUFAddr64 : ComplexPattern<i64, 3, "SelectMUBUFAddr64">;
Tom Stellard7980fc82014-09-25 18:30:26 +0000279def MUBUFAddr64Atomic : ComplexPattern<i64, 4, "SelectMUBUFAddr64">;
Tom Stellardb02094e2014-07-21 15:45:01 +0000280def MUBUFScratch : ComplexPattern<i64, 4, "SelectMUBUFScratch">;
Tom Stellard155bbb72014-08-11 22:18:17 +0000281def MUBUFOffset : ComplexPattern<i64, 6, "SelectMUBUFOffset">;
Tom Stellard7980fc82014-09-25 18:30:26 +0000282def MUBUFOffsetAtomic : ComplexPattern<i64, 4, "SelectMUBUFOffset">;
Tom Stellardb02c2682014-06-24 23:33:07 +0000283
Tom Stellardb4a313a2014-08-01 00:32:39 +0000284def VOP3Mods0 : ComplexPattern<untyped, 4, "SelectVOP3Mods0">;
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000285def VOP3Mods0Clamp : ComplexPattern<untyped, 3, "SelectVOP3Mods0Clamp">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000286def VOP3Mods0Clamp0OMod : ComplexPattern<untyped, 4, "SelectVOP3Mods0Clamp0OMod">;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000287def VOP3Mods : ComplexPattern<untyped, 2, "SelectVOP3Mods">;
288
Tom Stellardb02c2682014-06-24 23:33:07 +0000289//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000290// SI assembler operands
291//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000292
Christian Konigeabf8332013-02-21 15:16:49 +0000293def SIOperand {
294 int ZERO = 0x80;
Christian Konigd3039962013-02-26 17:52:09 +0000295 int VCC = 0x6A;
Matt Arsenault3f981402014-09-15 15:41:53 +0000296 int FLAT_SCR = 0x68;
Tom Stellard75aadc22012-12-11 21:25:42 +0000297}
298
Tom Stellardb4a313a2014-08-01 00:32:39 +0000299def SRCMODS {
300 int NONE = 0;
301}
302
303def DSTCLAMP {
304 int NONE = 0;
305}
306
307def DSTOMOD {
308 int NONE = 0;
309}
Tom Stellard75aadc22012-12-11 21:25:42 +0000310
Christian Konig72d5d5c2013-02-21 15:16:44 +0000311//===----------------------------------------------------------------------===//
312//
313// SI Instruction multiclass helpers.
314//
315// Instructions with _32 take 32-bit operands.
316// Instructions with _64 take 64-bit operands.
317//
318// VOP_* instructions can use either a 32-bit or 64-bit encoding. The 32-bit
319// encoding is the standard encoding, but instruction that make use of
320// any of the instruction modifiers must use the 64-bit encoding.
321//
322// Instructions with _e32 use the 32-bit encoding.
323// Instructions with _e64 use the 64-bit encoding.
324//
325//===----------------------------------------------------------------------===//
326
Tom Stellardc470c962014-10-01 14:44:42 +0000327class SIMCInstr <string pseudo, int subtarget> {
328 string PseudoInstr = pseudo;
329 int Subtarget = subtarget;
330}
331
Christian Konig72d5d5c2013-02-21 15:16:44 +0000332//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000333// EXP classes
334//===----------------------------------------------------------------------===//
335
336class EXPCommon : InstSI<
337 (outs),
338 (ins i32imm:$en, i32imm:$tgt, i32imm:$compr, i32imm:$done, i32imm:$vm,
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000339 VGPR_32:$src0, VGPR_32:$src1, VGPR_32:$src2, VGPR_32:$src3),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000340 "exp $en, $tgt, $compr, $done, $vm, $src0, $src1, $src2, $src3",
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000341 [] > {
342
343 let EXP_CNT = 1;
344 let Uses = [EXEC];
345}
346
347multiclass EXP_m {
348
349 let isPseudo = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000350 def "" : EXPCommon, SIMCInstr <"exp", SISubtarget.NONE> ;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000351 }
352
Tom Stellard326d6ec2014-11-05 14:50:53 +0000353 def _si : EXPCommon, SIMCInstr <"exp", SISubtarget.SI>, EXPe;
Marek Olsak5df00d62014-12-07 12:18:57 +0000354
355 def _vi : EXPCommon, SIMCInstr <"exp", SISubtarget.VI>, EXPe_vi;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000356}
357
358//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000359// Scalar classes
360//===----------------------------------------------------------------------===//
361
Marek Olsak5df00d62014-12-07 12:18:57 +0000362class SOP1_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
363 SOP1 <outs, ins, "", pattern>,
364 SIMCInstr<opName, SISubtarget.NONE> {
365 let isPseudo = 1;
366}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000367
Marek Olsak5df00d62014-12-07 12:18:57 +0000368class SOP1_Real_si <sop1 op, string opName, dag outs, dag ins, string asm,
369 list<dag> pattern> :
370 SOP1 <outs, ins, asm, pattern>,
371 SOP1e <op.SI>,
372 SIMCInstr<opName, SISubtarget.SI>;
373
374class SOP1_Real_vi <sop1 op, string opName, dag outs, dag ins, string asm,
375 list<dag> pattern> :
376 SOP1 <outs, ins, asm, pattern>,
377 SOP1e <op.VI>,
378 SIMCInstr<opName, SISubtarget.VI>;
379
380multiclass SOP1_32 <sop1 op, string opName, list<dag> pattern> {
381 def "" : SOP1_Pseudo <opName, (outs SReg_32:$dst), (ins SSrc_32:$src0),
382 pattern>;
383
384 def _si : SOP1_Real_si <op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0),
385 opName#" $dst, $src0", pattern>;
386
387 def _vi : SOP1_Real_vi <op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0),
388 opName#" $dst, $src0", pattern>;
389}
390
391multiclass SOP1_64 <sop1 op, string opName, list<dag> pattern> {
392 def "" : SOP1_Pseudo <opName, (outs SReg_64:$dst), (ins SSrc_64:$src0),
393 pattern>;
394
395 def _si : SOP1_Real_si <op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0),
396 opName#" $dst, $src0", pattern>;
397
398 def _vi : SOP1_Real_vi <op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0),
399 opName#" $dst, $src0", pattern>;
400}
401
402// no input, 64-bit output.
403multiclass SOP1_64_0 <sop1 op, string opName, list<dag> pattern> {
404 def "" : SOP1_Pseudo <opName, (outs SReg_64:$dst), (ins), pattern>;
405
406 def _si : SOP1_Real_si <op, opName, (outs SReg_64:$dst), (ins),
407 opName#" $dst", pattern> {
408 let SSRC0 = 0;
409 }
410
411 def _vi : SOP1_Real_vi <op, opName, (outs SReg_64:$dst), (ins),
412 opName#" $dst", pattern> {
413 let SSRC0 = 0;
414 }
415}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000416
Matt Arsenault8333e432014-06-10 19:18:24 +0000417// 64-bit input, 32-bit output.
Marek Olsak5df00d62014-12-07 12:18:57 +0000418multiclass SOP1_32_64 <sop1 op, string opName, list<dag> pattern> {
419 def "" : SOP1_Pseudo <opName, (outs SReg_32:$dst), (ins SSrc_64:$src0),
420 pattern>;
Matt Arsenault8333e432014-06-10 19:18:24 +0000421
Marek Olsak5df00d62014-12-07 12:18:57 +0000422 def _si : SOP1_Real_si <op, opName, (outs SReg_32:$dst), (ins SSrc_64:$src0),
423 opName#" $dst, $src0", pattern>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000424
Marek Olsak5df00d62014-12-07 12:18:57 +0000425 def _vi : SOP1_Real_vi <op, opName, (outs SReg_32:$dst), (ins SSrc_64:$src0),
426 opName#" $dst, $src0", pattern>;
427}
Matt Arsenault1a179e82014-11-13 20:23:36 +0000428
Marek Olsak5df00d62014-12-07 12:18:57 +0000429class SOP2_Pseudo<string opName, dag outs, dag ins, list<dag> pattern> :
430 SOP2<outs, ins, "", pattern>,
431 SIMCInstr<opName, SISubtarget.NONE> {
432 let isPseudo = 1;
433 let Size = 4;
434}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000435
Marek Olsak5df00d62014-12-07 12:18:57 +0000436class SOP2_Real_si<sop2 op, string opName, dag outs, dag ins, string asm,
437 list<dag> pattern> :
438 SOP2<outs, ins, asm, pattern>,
439 SOP2e<op.SI>,
440 SIMCInstr<opName, SISubtarget.SI>;
Matt Arsenault94812212014-11-14 18:18:16 +0000441
Marek Olsak5df00d62014-12-07 12:18:57 +0000442class SOP2_Real_vi<sop2 op, string opName, dag outs, dag ins, string asm,
443 list<dag> pattern> :
444 SOP2<outs, ins, asm, pattern>,
445 SOP2e<op.VI>,
446 SIMCInstr<opName, SISubtarget.VI>;
447
448multiclass SOP2_SELECT_32 <sop2 op, string opName, list<dag> pattern> {
449 def "" : SOP2_Pseudo <opName, (outs SReg_32:$dst),
450 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc), pattern>;
451
452 def _si : SOP2_Real_si <op, opName, (outs SReg_32:$dst),
453 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc),
454 opName#" $dst, $src0, $src1 [$scc]", pattern>;
455
456 def _vi : SOP2_Real_vi <op, opName, (outs SReg_32:$dst),
457 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc),
458 opName#" $dst, $src0, $src1 [$scc]", pattern>;
459}
460
461multiclass SOP2_32 <sop2 op, string opName, list<dag> pattern> {
462 def "" : SOP2_Pseudo <opName, (outs SReg_32:$dst),
463 (ins SSrc_32:$src0, SSrc_32:$src1), pattern>;
464
465 def _si : SOP2_Real_si <op, opName, (outs SReg_32:$dst),
466 (ins SSrc_32:$src0, SSrc_32:$src1), opName#" $dst, $src0, $src1", pattern>;
467
468 def _vi : SOP2_Real_vi <op, opName, (outs SReg_32:$dst),
469 (ins SSrc_32:$src0, SSrc_32:$src1), opName#" $dst, $src0, $src1", pattern>;
470}
471
472multiclass SOP2_64 <sop2 op, string opName, list<dag> pattern> {
473 def "" : SOP2_Pseudo <opName, (outs SReg_64:$dst),
474 (ins SSrc_64:$src0, SSrc_64:$src1), pattern>;
475
476 def _si : SOP2_Real_si <op, opName, (outs SReg_64:$dst),
477 (ins SSrc_64:$src0, SSrc_64:$src1), opName#" $dst, $src0, $src1", pattern>;
478
479 def _vi : SOP2_Real_vi <op, opName, (outs SReg_64:$dst),
480 (ins SSrc_64:$src0, SSrc_64:$src1), opName#" $dst, $src0, $src1", pattern>;
481}
482
483multiclass SOP2_64_32 <sop2 op, string opName, list<dag> pattern> {
484 def "" : SOP2_Pseudo <opName, (outs SReg_64:$dst),
485 (ins SSrc_64:$src0, SSrc_32:$src1), pattern>;
486
487 def _si : SOP2_Real_si <op, opName, (outs SReg_64:$dst),
488 (ins SSrc_64:$src0, SSrc_32:$src1), opName#" $dst, $src0, $src1", pattern>;
489
490 def _vi : SOP2_Real_vi <op, opName, (outs SReg_64:$dst),
491 (ins SSrc_64:$src0, SSrc_32:$src1), opName#" $dst, $src0, $src1", pattern>;
492}
Tom Stellard82166022013-11-13 23:36:37 +0000493
Christian Konig72d5d5c2013-02-21 15:16:44 +0000494
Tom Stellardb6550522015-01-12 19:33:18 +0000495class SOPC_Helper <bits<7> op, RegisterOperand rc, ValueType vt,
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000496 string opName, PatLeaf cond> : SOPC <
497 op, (outs SCCReg:$dst), (ins rc:$src0, rc:$src1),
498 opName#" $dst, $src0, $src1", []>;
499
500class SOPC_32<bits<7> op, string opName, PatLeaf cond = COND_NULL>
501 : SOPC_Helper<op, SSrc_32, i32, opName, cond>;
502
503class SOPC_64<bits<7> op, string opName, PatLeaf cond = COND_NULL>
504 : SOPC_Helper<op, SSrc_64, i64, opName, cond>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000505
Marek Olsak5df00d62014-12-07 12:18:57 +0000506class SOPK_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
507 SOPK <outs, ins, "", pattern>,
508 SIMCInstr<opName, SISubtarget.NONE> {
509 let isPseudo = 1;
510}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000511
Marek Olsak5df00d62014-12-07 12:18:57 +0000512class SOPK_Real_si <sopk op, string opName, dag outs, dag ins, string asm,
513 list<dag> pattern> :
514 SOPK <outs, ins, asm, pattern>,
515 SOPKe <op.SI>,
516 SIMCInstr<opName, SISubtarget.SI>;
517
518class SOPK_Real_vi <sopk op, string opName, dag outs, dag ins, string asm,
519 list<dag> pattern> :
520 SOPK <outs, ins, asm, pattern>,
521 SOPKe <op.VI>,
522 SIMCInstr<opName, SISubtarget.VI>;
523
524multiclass SOPK_32 <sopk op, string opName, list<dag> pattern> {
525 def "" : SOPK_Pseudo <opName, (outs SReg_32:$dst), (ins u16imm:$src0),
526 pattern>;
527
528 def _si : SOPK_Real_si <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
529 opName#" $dst, $src0", pattern>;
530
531 def _vi : SOPK_Real_vi <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
532 opName#" $dst, $src0", pattern>;
533}
534
535multiclass SOPK_SCC <sopk op, string opName, list<dag> pattern> {
536 def "" : SOPK_Pseudo <opName, (outs SCCReg:$dst),
537 (ins SReg_32:$src0, u16imm:$src1), pattern>;
538
539 def _si : SOPK_Real_si <op, opName, (outs SCCReg:$dst),
540 (ins SReg_32:$src0, u16imm:$src1), opName#" $dst, $src0", pattern>;
541
542 def _vi : SOPK_Real_vi <op, opName, (outs SCCReg:$dst),
543 (ins SReg_32:$src0, u16imm:$src1), opName#" $dst, $src0", pattern>;
544}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000545
Tom Stellardc470c962014-10-01 14:44:42 +0000546//===----------------------------------------------------------------------===//
547// SMRD classes
548//===----------------------------------------------------------------------===//
549
550class SMRD_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
551 SMRD <outs, ins, "", pattern>,
552 SIMCInstr<opName, SISubtarget.NONE> {
553 let isPseudo = 1;
554}
555
556class SMRD_Real_si <bits<5> op, string opName, bit imm, dag outs, dag ins,
557 string asm> :
558 SMRD <outs, ins, asm, []>,
559 SMRDe <op, imm>,
560 SIMCInstr<opName, SISubtarget.SI>;
561
Marek Olsak5df00d62014-12-07 12:18:57 +0000562class SMRD_Real_vi <bits<8> op, string opName, bit imm, dag outs, dag ins,
563 string asm> :
564 SMRD <outs, ins, asm, []>,
565 SMEMe_vi <op, imm>,
566 SIMCInstr<opName, SISubtarget.VI>;
567
Tom Stellardc470c962014-10-01 14:44:42 +0000568multiclass SMRD_m <bits<5> op, string opName, bit imm, dag outs, dag ins,
569 string asm, list<dag> pattern> {
570
571 def "" : SMRD_Pseudo <opName, outs, ins, pattern>;
572
573 def _si : SMRD_Real_si <op, opName, imm, outs, ins, asm>;
574
Marek Olsak5df00d62014-12-07 12:18:57 +0000575 def _vi : SMRD_Real_vi <{0, 0, 0, op}, opName, imm, outs, ins, asm>;
Tom Stellardc470c962014-10-01 14:44:42 +0000576}
577
578multiclass SMRD_Helper <bits<5> op, string opName, RegisterClass baseClass,
Christian Konig9c7afd12013-03-18 11:33:50 +0000579 RegisterClass dstClass> {
Tom Stellardc470c962014-10-01 14:44:42 +0000580 defm _IMM : SMRD_m <
581 op, opName#"_IMM", 1, (outs dstClass:$dst),
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000582 (ins baseClass:$sbase, u32imm:$offset),
Tom Stellardc470c962014-10-01 14:44:42 +0000583 opName#" $dst, $sbase, $offset", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000584 >;
585
Tom Stellardc470c962014-10-01 14:44:42 +0000586 defm _SGPR : SMRD_m <
587 op, opName#"_SGPR", 0, (outs dstClass:$dst),
Christian Konig9c7afd12013-03-18 11:33:50 +0000588 (ins baseClass:$sbase, SReg_32:$soff),
Tom Stellardc470c962014-10-01 14:44:42 +0000589 opName#" $dst, $sbase, $soff", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000590 >;
591}
592
593//===----------------------------------------------------------------------===//
594// Vector ALU classes
595//===----------------------------------------------------------------------===//
596
Tom Stellardb4a313a2014-08-01 00:32:39 +0000597// This must always be right before the operand being input modified.
598def InputMods : OperandWithDefaultOps <i32, (ops (i32 0))> {
599 let PrintMethod = "printOperandAndMods";
600}
601def InputModsNoDefault : Operand <i32> {
602 let PrintMethod = "printOperandAndMods";
603}
604
605class getNumSrcArgs<ValueType Src1, ValueType Src2> {
606 int ret =
607 !if (!eq(Src1.Value, untyped.Value), 1, // VOP1
608 !if (!eq(Src2.Value, untyped.Value), 2, // VOP2
609 3)); // VOP3
610}
611
612// Returns the register class to use for the destination of VOP[123C]
613// instructions for the given VT.
614class getVALUDstForVT<ValueType VT> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000615 RegisterClass ret = !if(!eq(VT.Size, 32), VGPR_32,
Matt Arsenault4831ce52015-01-06 23:00:37 +0000616 !if(!eq(VT.Size, 64), VReg_64,
617 SReg_64)); // else VT == i1
Tom Stellardb4a313a2014-08-01 00:32:39 +0000618}
619
620// Returns the register class to use for source 0 of VOP[12C]
621// instructions for the given VT.
622class getVOPSrc0ForVT<ValueType VT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000623 RegisterOperand ret = !if(!eq(VT.Size, 32), VSrc_32, VSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000624}
625
626// Returns the register class to use for source 1 of VOP[12C] for the
627// given VT.
628class getVOPSrc1ForVT<ValueType VT> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000629 RegisterClass ret = !if(!eq(VT.Size, 32), VGPR_32, VReg_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000630}
631
632// Returns the register classes for the source arguments of a VOP[12C]
633// instruction for the given SrcVTs.
634class getInRC32 <list<ValueType> SrcVT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000635 list<DAGOperand> ret = [
Tom Stellardb4a313a2014-08-01 00:32:39 +0000636 getVOPSrc0ForVT<SrcVT[0]>.ret,
637 getVOPSrc1ForVT<SrcVT[1]>.ret
638 ];
639}
640
641// Returns the register class to use for sources of VOP3 instructions for the
642// given VT.
643class getVOP3SrcForVT<ValueType VT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000644 RegisterOperand ret = !if(!eq(VT.Size, 32), VCSrc_32, VCSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000645}
646
647// Returns the register classes for the source arguments of a VOP3
648// instruction for the given SrcVTs.
649class getInRC64 <list<ValueType> SrcVT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000650 list<DAGOperand> ret = [
Tom Stellardb4a313a2014-08-01 00:32:39 +0000651 getVOP3SrcForVT<SrcVT[0]>.ret,
652 getVOP3SrcForVT<SrcVT[1]>.ret,
653 getVOP3SrcForVT<SrcVT[2]>.ret
654 ];
655}
656
657// Returns 1 if the source arguments have modifiers, 0 if they do not.
658class hasModifiers<ValueType SrcVT> {
659 bit ret = !if(!eq(SrcVT.Value, f32.Value), 1,
660 !if(!eq(SrcVT.Value, f64.Value), 1, 0));
661}
662
663// Returns the input arguments for VOP[12C] instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +0000664class getIns32 <RegisterOperand Src0RC, RegisterClass Src1RC, int NumSrcArgs> {
Tom Stellardb4a313a2014-08-01 00:32:39 +0000665 dag ret = !if(!eq(NumSrcArgs, 1), (ins Src0RC:$src0), // VOP1
666 !if(!eq(NumSrcArgs, 2), (ins Src0RC:$src0, Src1RC:$src1), // VOP2
667 (ins)));
668}
669
670// Returns the input arguments for VOP3 instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +0000671class getIns64 <RegisterOperand Src0RC, RegisterOperand Src1RC,
672 RegisterOperand Src2RC, int NumSrcArgs,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000673 bit HasModifiers> {
674
675 dag ret =
676 !if (!eq(NumSrcArgs, 1),
677 !if (!eq(HasModifiers, 1),
678 // VOP1 with modifiers
679 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +0000680 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000681 /* else */,
682 // VOP1 without modifiers
683 (ins Src0RC:$src0)
684 /* endif */ ),
685 !if (!eq(NumSrcArgs, 2),
686 !if (!eq(HasModifiers, 1),
687 // VOP 2 with modifiers
688 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
689 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
Matt Arsenault97069782014-09-30 19:49:48 +0000690 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000691 /* else */,
692 // VOP2 without modifiers
693 (ins Src0RC:$src0, Src1RC:$src1)
694 /* endif */ )
695 /* NumSrcArgs == 3 */,
696 !if (!eq(HasModifiers, 1),
697 // VOP3 with modifiers
698 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
699 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
700 InputModsNoDefault:$src2_modifiers, Src2RC:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +0000701 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000702 /* else */,
703 // VOP3 without modifiers
704 (ins Src0RC:$src0, Src1RC:$src1, Src2RC:$src2)
705 /* endif */ )));
706}
707
708// Returns the assembly string for the inputs and outputs of a VOP[12C]
709// instruction. This does not add the _e32 suffix, so it can be reused
710// by getAsm64.
711class getAsm32 <int NumSrcArgs> {
712 string src1 = ", $src1";
713 string src2 = ", $src2";
714 string ret = " $dst, $src0"#
715 !if(!eq(NumSrcArgs, 1), "", src1)#
716 !if(!eq(NumSrcArgs, 3), src2, "");
717}
718
719// Returns the assembly string for the inputs and outputs of a VOP3
720// instruction.
721class getAsm64 <int NumSrcArgs, bit HasModifiers> {
722 string src0 = "$src0_modifiers,";
Matt Arsenault97069782014-09-30 19:49:48 +0000723 string src1 = !if(!eq(NumSrcArgs, 1), "",
724 !if(!eq(NumSrcArgs, 2), " $src1_modifiers",
725 " $src1_modifiers,"));
726 string src2 = !if(!eq(NumSrcArgs, 3), " $src2_modifiers", "");
Tom Stellardb4a313a2014-08-01 00:32:39 +0000727 string ret =
728 !if(!eq(HasModifiers, 0),
729 getAsm32<NumSrcArgs>.ret,
Matt Arsenault97069782014-09-30 19:49:48 +0000730 " $dst, "#src0#src1#src2#"$clamp"#"$omod");
Tom Stellardb4a313a2014-08-01 00:32:39 +0000731}
732
733
734class VOPProfile <list<ValueType> _ArgVT> {
735
736 field list<ValueType> ArgVT = _ArgVT;
737
738 field ValueType DstVT = ArgVT[0];
739 field ValueType Src0VT = ArgVT[1];
740 field ValueType Src1VT = ArgVT[2];
741 field ValueType Src2VT = ArgVT[3];
742 field RegisterClass DstRC = getVALUDstForVT<DstVT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +0000743 field RegisterOperand Src0RC32 = getVOPSrc0ForVT<Src0VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000744 field RegisterClass Src1RC32 = getVOPSrc1ForVT<Src1VT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +0000745 field RegisterOperand Src0RC64 = getVOP3SrcForVT<Src0VT>.ret;
746 field RegisterOperand Src1RC64 = getVOP3SrcForVT<Src1VT>.ret;
747 field RegisterOperand Src2RC64 = getVOP3SrcForVT<Src2VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000748
749 field int NumSrcArgs = getNumSrcArgs<Src1VT, Src2VT>.ret;
750 field bit HasModifiers = hasModifiers<Src0VT>.ret;
751
752 field dag Outs = (outs DstRC:$dst);
753
754 field dag Ins32 = getIns32<Src0RC32, Src1RC32, NumSrcArgs>.ret;
755 field dag Ins64 = getIns64<Src0RC64, Src1RC64, Src2RC64, NumSrcArgs,
756 HasModifiers>.ret;
757
Matt Arsenault9215b172014-08-03 05:27:14 +0000758 field string Asm32 = "_e32"#getAsm32<NumSrcArgs>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000759 field string Asm64 = getAsm64<NumSrcArgs, HasModifiers>.ret;
760}
761
762def VOP_F32_F32 : VOPProfile <[f32, f32, untyped, untyped]>;
763def VOP_F32_F64 : VOPProfile <[f32, f64, untyped, untyped]>;
764def VOP_F32_I32 : VOPProfile <[f32, i32, untyped, untyped]>;
765def VOP_F64_F32 : VOPProfile <[f64, f32, untyped, untyped]>;
766def VOP_F64_F64 : VOPProfile <[f64, f64, untyped, untyped]>;
767def VOP_F64_I32 : VOPProfile <[f64, i32, untyped, untyped]>;
768def VOP_I32_F32 : VOPProfile <[i32, f32, untyped, untyped]>;
769def VOP_I32_F64 : VOPProfile <[i32, f64, untyped, untyped]>;
770def VOP_I32_I32 : VOPProfile <[i32, i32, untyped, untyped]>;
771
772def VOP_F32_F32_F32 : VOPProfile <[f32, f32, f32, untyped]>;
773def VOP_F32_F32_I32 : VOPProfile <[f32, f32, i32, untyped]>;
774def VOP_F64_F64_F64 : VOPProfile <[f64, f64, f64, untyped]>;
775def VOP_F64_F64_I32 : VOPProfile <[f64, f64, i32, untyped]>;
776def VOP_I32_F32_F32 : VOPProfile <[i32, f32, f32, untyped]>;
777def VOP_I32_I32_I32 : VOPProfile <[i32, i32, i32, untyped]>;
778def VOP_I32_I32_I32_VCC : VOPProfile <[i32, i32, i32, untyped]> {
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000779 let Src0RC32 = VCSrc_32;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000780}
Matt Arsenault4831ce52015-01-06 23:00:37 +0000781
782def VOP_I1_F32_I32 : VOPProfile <[i1, f32, i32, untyped]> {
783 let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1);
784 let Asm64 = " $dst, $src0_modifiers, $src1";
785}
786
787def VOP_I1_F64_I32 : VOPProfile <[i1, f64, i32, untyped]> {
788 let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1);
789 let Asm64 = " $dst, $src0_modifiers, $src1";
790}
791
Tom Stellardb4a313a2014-08-01 00:32:39 +0000792def VOP_I64_I64_I32 : VOPProfile <[i64, i64, i32, untyped]>;
793def VOP_I64_I64_I64 : VOPProfile <[i64, i64, i64, untyped]>;
794
795def VOP_F32_F32_F32_F32 : VOPProfile <[f32, f32, f32, f32]>;
796def VOP_F64_F64_F64_F64 : VOPProfile <[f64, f64, f64, f64]>;
797def VOP_I32_I32_I32_I32 : VOPProfile <[i32, i32, i32, i32]>;
798def VOP_I64_I32_I32_I64 : VOPProfile <[i64, i32, i32, i64]>;
799
800
Christian Konigf741fbf2013-02-26 17:52:42 +0000801class VOP <string opName> {
802 string OpName = opName;
803}
804
Christian Konig3c145802013-03-27 09:12:59 +0000805class VOP2_REV <string revOp, bit isOrig> {
806 string RevOp = revOp;
807 bit IsOrig = isOrig;
808}
809
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000810class AtomicNoRet <string noRetOp, bit isRet> {
811 string NoRetOp = noRetOp;
812 bit IsRet = isRet;
813}
814
Tom Stellard94d2e992014-10-07 23:51:34 +0000815class VOP1_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
816 VOP1Common <outs, ins, "", pattern>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000817 VOP <opName>,
818 SIMCInstr <opName#"_e32", SISubtarget.NONE> {
Tom Stellard94d2e992014-10-07 23:51:34 +0000819 let isPseudo = 1;
820}
821
822multiclass VOP1_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern,
823 string opName> {
824 def "" : VOP1_Pseudo <outs, ins, pattern, opName>;
825
826 def _si : VOP1<op.SI, outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000827 SIMCInstr <opName#"_e32", SISubtarget.SI>;
828 def _vi : VOP1<op.VI, outs, ins, asm, []>,
829 SIMCInstr <opName#"_e32", SISubtarget.VI>;
830}
831
832class VOP2_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
833 VOP2Common <outs, ins, "", pattern>,
834 VOP <opName>,
835 SIMCInstr<opName#"_e32", SISubtarget.NONE> {
836 let isPseudo = 1;
837}
838
839multiclass VOP2_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern,
840 string opName, string revOpSI, string revOpVI> {
841 def "" : VOP2_Pseudo <outs, ins, pattern, opName>,
842 VOP2_REV<revOpSI#"_e32", !eq(revOpSI, opName)>;
843
844 def _si : VOP2 <op.SI, outs, ins, opName#asm, []>,
845 VOP2_REV<revOpSI#"_e32_si", !eq(revOpSI, opName)>,
846 SIMCInstr <opName#"_e32", SISubtarget.SI>;
847 def _vi : VOP2 <op.VI, outs, ins, opName#asm, []>,
848 VOP2_REV<revOpVI#"_e32_vi", !eq(revOpVI, opName)>,
849 SIMCInstr <opName#"_e32", SISubtarget.VI>;
Tom Stellard94d2e992014-10-07 23:51:34 +0000850}
851
Tom Stellardb4a313a2014-08-01 00:32:39 +0000852class VOP3DisableFields <bit HasSrc1, bit HasSrc2, bit HasModifiers> {
853
854 bits<2> src0_modifiers = !if(HasModifiers, ?, 0);
855 bits<2> src1_modifiers = !if(HasModifiers, !if(HasSrc1, ?, 0), 0);
856 bits<2> src2_modifiers = !if(HasModifiers, !if(HasSrc2, ? ,0) ,0);
857 bits<2> omod = !if(HasModifiers, ?, 0);
858 bits<1> clamp = !if(HasModifiers, ?, 0);
859 bits<9> src1 = !if(HasSrc1, ?, 0);
860 bits<9> src2 = !if(HasSrc2, ?, 0);
861}
862
Tom Stellardbda32c92014-07-21 17:44:29 +0000863class VOP3_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
864 VOP3Common <outs, ins, "", pattern>,
865 VOP <opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000866 SIMCInstr<opName#"_e64", SISubtarget.NONE> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000867 let isPseudo = 1;
868}
869
870class VOP3_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
Marek Olsak5df00d62014-12-07 12:18:57 +0000871 VOP3Common <outs, ins, asm, []>,
872 VOP3e <op>,
873 SIMCInstr<opName#"_e64", SISubtarget.SI>;
Tom Stellardbda32c92014-07-21 17:44:29 +0000874
Marek Olsak5df00d62014-12-07 12:18:57 +0000875class VOP3_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> :
876 VOP3Common <outs, ins, asm, []>,
877 VOP3e_vi <op>,
878 SIMCInstr <opName#"_e64", SISubtarget.VI>;
879
880// VI only instruction
881class VOP3_vi <bits<10> op, string opName, dag outs, dag ins, string asm,
882 list<dag> pattern, int NumSrcArgs, bit HasMods = 1> :
883 VOP3Common <outs, ins, asm, pattern>,
884 VOP <opName>,
885 VOP3e_vi <op>,
886 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
887 !if(!eq(NumSrcArgs, 2), 0, 1),
888 HasMods>;
889
890multiclass VOP3_m <vop op, dag outs, dag ins, string asm, list<dag> pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000891 string opName, int NumSrcArgs, bit HasMods = 1> {
Tom Stellardc721a232014-05-16 20:56:47 +0000892
Tom Stellardbda32c92014-07-21 17:44:29 +0000893 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
Tom Stellardc721a232014-05-16 20:56:47 +0000894
Tom Stellard845bb3c2014-10-07 23:51:41 +0000895 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000896 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
897 !if(!eq(NumSrcArgs, 2), 0, 1),
898 HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000899 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
900 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
901 !if(!eq(NumSrcArgs, 2), 0, 1),
902 HasMods>;
903}
Tom Stellardc721a232014-05-16 20:56:47 +0000904
Marek Olsak5df00d62014-12-07 12:18:57 +0000905// VOP3_m without source modifiers
906multiclass VOP3_m_nosrcmod <vop op, dag outs, dag ins, string asm, list<dag> pattern,
907 string opName, int NumSrcArgs, bit HasMods = 1> {
908
909 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
910
911 let src0_modifiers = 0,
912 src1_modifiers = 0,
913 src2_modifiers = 0 in {
914 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>;
915 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>;
916 }
Tom Stellardc721a232014-05-16 20:56:47 +0000917}
918
Tom Stellard94d2e992014-10-07 23:51:34 +0000919multiclass VOP3_1_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000920 list<dag> pattern, string opName, bit HasMods = 1> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000921
922 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
923
Tom Stellard94d2e992014-10-07 23:51:34 +0000924 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000925 VOP3DisableFields<0, 0, HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000926
927 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
928 VOP3DisableFields<0, 0, HasMods>;
Tom Stellardbda32c92014-07-21 17:44:29 +0000929}
930
Tom Stellardbec5a242014-10-07 23:51:38 +0000931multiclass VOP3_2_m <vop op, dag outs, dag ins, string asm,
Marek Olsak5df00d62014-12-07 12:18:57 +0000932 list<dag> pattern, string opName, string revOpSI, string revOpVI,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000933 bit HasMods = 1, bit UseFullOp = 0> {
934
935 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000936 VOP2_REV<revOpSI#"_e64", !eq(revOpSI, opName)>;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000937
Tom Stellardbec5a242014-10-07 23:51:38 +0000938 def _si : VOP3_Real_si <op.SI3,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000939 outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000940 VOP2_REV<revOpSI#"_e64_si", !eq(revOpSI, opName)>,
941 VOP3DisableFields<1, 0, HasMods>;
942
943 def _vi : VOP3_Real_vi <op.VI3,
944 outs, ins, asm, opName>,
945 VOP2_REV<revOpVI#"_e64_vi", !eq(revOpVI, opName)>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000946 VOP3DisableFields<1, 0, HasMods>;
947}
948
Tom Stellard845bb3c2014-10-07 23:51:41 +0000949multiclass VOP3b_2_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000950 list<dag> pattern, string opName, string revOp,
951 bit HasMods = 1, bit UseFullOp = 0> {
952 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
953 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
954
955 // The VOP2 variant puts the carry out into VCC, the VOP3 variant
956 // can write it into any SGPR. We currently don't use the carry out,
957 // so for now hardcode it to VCC as well.
958 let sdst = SIOperand.VCC, Defs = [VCC] in {
Tom Stellard845bb3c2014-10-07 23:51:41 +0000959 def _si : VOP3b <op.SI3, outs, ins, asm, pattern>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000960 VOP3DisableFields<1, 0, HasMods>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000961 SIMCInstr<opName#"_e64", SISubtarget.SI>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000962 VOP2_REV<revOp#"_e64_si", !eq(revOp, opName)>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000963
964 // TODO: Do we need this VI variant here?
965 /*def _vi : VOP3b_vi <op.VI3, outs, ins, asm, pattern>,
966 VOP3DisableFields<1, 0, HasMods>,
967 SIMCInstr<opName#"_e64", SISubtarget.VI>,
968 VOP2_REV<revOp#"_e64_vi", !eq(revOp, opName)>;*/
Tom Stellardb4a313a2014-08-01 00:32:39 +0000969 } // End sdst = SIOperand.VCC, Defs = [VCC]
970}
971
Tom Stellard0aec5872014-10-07 23:51:39 +0000972multiclass VOP3_C_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000973 list<dag> pattern, string opName,
974 bit HasMods, bit defExec> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000975
976 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
977
Tom Stellard0aec5872014-10-07 23:51:39 +0000978 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000979 VOP3DisableFields<1, 0, HasMods> {
980 let Defs = !if(defExec, [EXEC], []);
981 }
982
983 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
984 VOP3DisableFields<1, 0, HasMods> {
Tom Stellard0aec5872014-10-07 23:51:39 +0000985 let Defs = !if(defExec, [EXEC], []);
Christian Konigd3039962013-02-26 17:52:09 +0000986 }
987}
988
Tom Stellard94d2e992014-10-07 23:51:34 +0000989multiclass VOP1_Helper <vop1 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000990 dag ins32, string asm32, list<dag> pat32,
991 dag ins64, string asm64, list<dag> pat64,
992 bit HasMods> {
Christian Konigb19849a2013-02-21 15:17:04 +0000993
Marek Olsak5df00d62014-12-07 12:18:57 +0000994 defm _e32 : VOP1_m <op, outs, ins32, opName#asm32, pat32, opName>;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000995
996 defm _e64 : VOP3_1_m <op, outs, ins64, opName#"_e64"#asm64, pat64, opName, HasMods>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000997}
998
Tom Stellard94d2e992014-10-07 23:51:34 +0000999multiclass VOP1Inst <vop1 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001000 SDPatternOperator node = null_frag> : VOP1_Helper <
1001 op, opName, P.Outs,
1002 P.Ins32, P.Asm32, [],
1003 P.Ins64, P.Asm64,
1004 !if(P.HasModifiers,
1005 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +00001006 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001007 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
1008 P.HasModifiers
Tom Stellardc721a232014-05-16 20:56:47 +00001009>;
Christian Konigf5754a02013-02-21 15:17:09 +00001010
Marek Olsak5df00d62014-12-07 12:18:57 +00001011multiclass VOP1InstSI <vop1 op, string opName, VOPProfile P,
1012 SDPatternOperator node = null_frag> {
1013
1014 def _e32 : VOP1 <op.SI, P.Outs, P.Ins32, opName#P.Asm32, []>,
1015 VOP <opName>;
1016
1017 def _e64 : VOP3Common <P.Outs, P.Ins64, opName#P.Asm64,
1018 !if(P.HasModifiers,
1019 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
1020 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
1021 [(set P.DstVT:$dst, (node P.Src0VT:$src0))])>,
1022 VOP <opName>,
1023 VOP3e <op.SI3>,
1024 VOP3DisableFields<0, 0, P.HasModifiers>;
1025}
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001026
Tom Stellardbec5a242014-10-07 23:51:38 +00001027multiclass VOP2_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001028 dag ins32, string asm32, list<dag> pat32,
1029 dag ins64, string asm64, list<dag> pat64,
Marek Olsak5df00d62014-12-07 12:18:57 +00001030 string revOpSI, string revOpVI, bit HasMods> {
1031 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOpSI, revOpVI>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001032
Tom Stellardbec5a242014-10-07 23:51:38 +00001033 defm _e64 : VOP3_2_m <op,
Marek Olsak5df00d62014-12-07 12:18:57 +00001034 outs, ins64, opName#"_e64"#asm64, pat64, opName, revOpSI, revOpVI, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001035 >;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001036}
1037
Tom Stellardbec5a242014-10-07 23:51:38 +00001038multiclass VOP2Inst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001039 SDPatternOperator node = null_frag,
Marek Olsak5df00d62014-12-07 12:18:57 +00001040 string revOpSI = opName, string revOpVI = revOpSI> : VOP2_Helper <
Tom Stellardb4a313a2014-08-01 00:32:39 +00001041 op, opName, P.Outs,
1042 P.Ins32, P.Asm32, [],
1043 P.Ins64, P.Asm64,
1044 !if(P.HasModifiers,
1045 [(set P.DstVT:$dst,
1046 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001047 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001048 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1049 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
Marek Olsak5df00d62014-12-07 12:18:57 +00001050 revOpSI, revOpVI, P.HasModifiers
Tom Stellardb4a313a2014-08-01 00:32:39 +00001051>;
1052
Tom Stellard845bb3c2014-10-07 23:51:41 +00001053multiclass VOP2b_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001054 dag ins32, string asm32, list<dag> pat32,
1055 dag ins64, string asm64, list<dag> pat64,
1056 string revOp, bit HasMods> {
1057
Marek Olsak5df00d62014-12-07 12:18:57 +00001058 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001059
Tom Stellard845bb3c2014-10-07 23:51:41 +00001060 defm _e64 : VOP3b_2_m <op,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001061 outs, ins64, opName#"_e64"#asm64, pat64, opName, revOp, HasMods
1062 >;
1063}
1064
Tom Stellard845bb3c2014-10-07 23:51:41 +00001065multiclass VOP2bInst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001066 SDPatternOperator node = null_frag,
1067 string revOp = opName> : VOP2b_Helper <
1068 op, opName, P.Outs,
1069 P.Ins32, P.Asm32, [],
1070 P.Ins64, P.Asm64,
1071 !if(P.HasModifiers,
1072 [(set P.DstVT:$dst,
1073 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001074 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001075 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1076 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
1077 revOp, P.HasModifiers
1078>;
1079
Marek Olsak5df00d62014-12-07 12:18:57 +00001080class VOPC_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1081 VOPCCommon <ins, "", pattern>,
1082 VOP <opName>,
1083 SIMCInstr<opName#"_e32", SISubtarget.NONE> {
1084 let isPseudo = 1;
1085}
1086
1087multiclass VOPC_m <vopc op, dag outs, dag ins, string asm, list<dag> pattern,
1088 string opName, bit DefExec> {
1089 def "" : VOPC_Pseudo <outs, ins, pattern, opName>;
1090
1091 def _si : VOPC<op.SI, ins, asm, []>,
1092 SIMCInstr <opName#"_e32", SISubtarget.SI> {
1093 let Defs = !if(DefExec, [EXEC], []);
1094 }
1095
1096 def _vi : VOPC<op.VI, ins, asm, []>,
1097 SIMCInstr <opName#"_e32", SISubtarget.VI> {
1098 let Defs = !if(DefExec, [EXEC], []);
1099 }
1100}
1101
Tom Stellard0aec5872014-10-07 23:51:39 +00001102multiclass VOPC_Helper <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001103 dag ins32, string asm32, list<dag> pat32,
1104 dag out64, dag ins64, string asm64, list<dag> pat64,
1105 bit HasMods, bit DefExec> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001106 defm _e32 : VOPC_m <op, (outs), ins32, opName#asm32, pat32, opName, DefExec>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001107
Marek Olsak5df00d62014-12-07 12:18:57 +00001108 defm _e64 : VOP3_C_m <op, out64, ins64, opName#"_e64"#asm64, pat64,
1109 opName, HasMods, DefExec>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001110}
1111
Tom Stellard0aec5872014-10-07 23:51:39 +00001112multiclass VOPCInst <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001113 VOPProfile P, PatLeaf cond = COND_NULL,
1114 bit DefExec = 0> : VOPC_Helper <
1115 op, opName,
1116 P.Ins32, P.Asm32, [],
1117 (outs SReg_64:$dst), P.Ins64, P.Asm64,
1118 !if(P.HasModifiers,
1119 [(set i1:$dst,
1120 (setcc (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001121 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001122 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1123 cond))],
1124 [(set i1:$dst, (setcc P.Src0VT:$src0, P.Src1VT:$src1, cond))]),
1125 P.HasModifiers, DefExec
1126>;
1127
Matt Arsenault4831ce52015-01-06 23:00:37 +00001128multiclass VOPCClassInst <vopc op, string opName, VOPProfile P,
1129 bit DefExec = 0> : VOPC_Helper <
1130 op, opName,
1131 P.Ins32, P.Asm32, [],
1132 (outs SReg_64:$dst), P.Ins64, P.Asm64,
1133 !if(P.HasModifiers,
1134 [(set i1:$dst,
1135 (AMDGPUfp_class (P.Src0VT (VOP3Mods0Clamp0OMod P.Src0VT:$src0, i32:$src0_modifiers)), P.Src1VT:$src1))],
1136 [(set i1:$dst, (AMDGPUfp_class P.Src0VT:$src0, P.Src1VT:$src1))]),
1137 P.HasModifiers, DefExec
1138>;
1139
1140
Tom Stellard0aec5872014-10-07 23:51:39 +00001141multiclass VOPC_F32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001142 VOPCInst <op, opName, VOP_F32_F32_F32, cond>;
1143
Tom Stellard0aec5872014-10-07 23:51:39 +00001144multiclass VOPC_F64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001145 VOPCInst <op, opName, VOP_F64_F64_F64, cond>;
1146
Tom Stellard0aec5872014-10-07 23:51:39 +00001147multiclass VOPC_I32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001148 VOPCInst <op, opName, VOP_I32_I32_I32, cond>;
1149
Tom Stellard0aec5872014-10-07 23:51:39 +00001150multiclass VOPC_I64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001151 VOPCInst <op, opName, VOP_I64_I64_I64, cond>;
Christian Konigf5754a02013-02-21 15:17:09 +00001152
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001153
Tom Stellard0aec5872014-10-07 23:51:39 +00001154multiclass VOPCX <vopc op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001155 PatLeaf cond = COND_NULL>
1156 : VOPCInst <op, opName, P, cond, 1>;
1157
Tom Stellard0aec5872014-10-07 23:51:39 +00001158multiclass VOPCX_F32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001159 VOPCX <op, opName, VOP_F32_F32_F32, cond>;
1160
Tom Stellard0aec5872014-10-07 23:51:39 +00001161multiclass VOPCX_F64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001162 VOPCX <op, opName, VOP_F64_F64_F64, cond>;
1163
Tom Stellard0aec5872014-10-07 23:51:39 +00001164multiclass VOPCX_I32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001165 VOPCX <op, opName, VOP_I32_I32_I32, cond>;
1166
Tom Stellard0aec5872014-10-07 23:51:39 +00001167multiclass VOPCX_I64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001168 VOPCX <op, opName, VOP_I64_I64_I64, cond>;
1169
Tom Stellard845bb3c2014-10-07 23:51:41 +00001170multiclass VOP3_Helper <vop3 op, string opName, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001171 list<dag> pat, int NumSrcArgs, bit HasMods> : VOP3_m <
1172 op, outs, ins, opName#asm, pat, opName, NumSrcArgs, HasMods
1173>;
1174
Matt Arsenault4831ce52015-01-06 23:00:37 +00001175multiclass VOPC_CLASS_F32 <vopc op, string opName> :
1176 VOPCClassInst <op, opName, VOP_I1_F32_I32, 0>;
1177
1178multiclass VOPCX_CLASS_F32 <vopc op, string opName> :
1179 VOPCClassInst <op, opName, VOP_I1_F32_I32, 1>;
1180
1181multiclass VOPC_CLASS_F64 <vopc op, string opName> :
1182 VOPCClassInst <op, opName, VOP_I1_F64_I32, 0>;
1183
1184multiclass VOPCX_CLASS_F64 <vopc op, string opName> :
1185 VOPCClassInst <op, opName, VOP_I1_F64_I32, 1>;
1186
Tom Stellard845bb3c2014-10-07 23:51:41 +00001187multiclass VOP3Inst <vop3 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001188 SDPatternOperator node = null_frag> : VOP3_Helper <
1189 op, opName, P.Outs, P.Ins64, P.Asm64,
1190 !if(!eq(P.NumSrcArgs, 3),
1191 !if(P.HasModifiers,
1192 [(set P.DstVT:$dst,
1193 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001194 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001195 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1196 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))))],
1197 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1,
1198 P.Src2VT:$src2))]),
1199 !if(!eq(P.NumSrcArgs, 2),
1200 !if(P.HasModifiers,
1201 [(set P.DstVT:$dst,
1202 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001203 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001204 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1205 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))])
1206 /* P.NumSrcArgs == 1 */,
1207 !if(P.HasModifiers,
1208 [(set P.DstVT:$dst,
1209 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001210 i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001211 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]))),
1212 P.NumSrcArgs, P.HasModifiers
1213>;
1214
Marek Olsak5df00d62014-12-07 12:18:57 +00001215class VOP3InstVI <bits<10> op, string opName, VOPProfile P,
1216 SDPatternOperator node = null_frag> : VOP3_vi <
1217 op, opName#"_vi", P.Outs, P.Ins64, opName#P.Asm64,
1218 !if(!eq(P.NumSrcArgs, 3),
1219 !if(P.HasModifiers,
1220 [(set P.DstVT:$dst,
1221 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1222 i1:$clamp, i32:$omod)),
1223 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1224 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))))],
1225 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1,
1226 P.Src2VT:$src2))]),
1227 !if(!eq(P.NumSrcArgs, 2),
1228 !if(P.HasModifiers,
1229 [(set P.DstVT:$dst,
1230 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1231 i1:$clamp, i32:$omod)),
1232 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1233 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))])
1234 /* P.NumSrcArgs == 1 */,
1235 !if(P.HasModifiers,
1236 [(set P.DstVT:$dst,
1237 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1238 i1:$clamp, i32:$omod))))],
1239 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]))),
1240 P.NumSrcArgs, P.HasModifiers
1241>;
1242
Tom Stellardb6550522015-01-12 19:33:18 +00001243multiclass VOP3b_Helper <vop op, RegisterClass vrc, RegisterOperand arc,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001244 string opName, list<dag> pattern> :
1245 VOP3b_2_m <
Matt Arsenaulta95f5a02014-11-04 20:29:20 +00001246 op, (outs vrc:$vdst, SReg_64:$sdst),
Matt Arsenault272c50a2014-09-30 19:49:43 +00001247 (ins InputModsNoDefault:$src0_modifiers, arc:$src0,
1248 InputModsNoDefault:$src1_modifiers, arc:$src1,
1249 InputModsNoDefault:$src2_modifiers, arc:$src2,
Matt Arsenaultf2676a52014-11-05 19:35:00 +00001250 ClampMod:$clamp, omod:$omod),
Matt Arsenaulta95f5a02014-11-04 20:29:20 +00001251 opName#" $vdst, $sdst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod", pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001252 opName, opName, 1, 1
1253>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001254
Tom Stellard845bb3c2014-10-07 23:51:41 +00001255multiclass VOP3b_64 <vop3 op, string opName, list<dag> pattern> :
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001256 VOP3b_Helper <op, VReg_64, VSrc_64, opName, pattern>;
1257
Tom Stellard845bb3c2014-10-07 23:51:41 +00001258multiclass VOP3b_32 <vop3 op, string opName, list<dag> pattern> :
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001259 VOP3b_Helper <op, VGPR_32, VSrc_32, opName, pattern>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001260
Matt Arsenault8675db12014-08-29 16:01:14 +00001261
1262class Vop3ModPat<Instruction Inst, VOPProfile P, SDPatternOperator node> : Pat<
Matt Arsenault97069782014-09-30 19:49:48 +00001263 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)),
Matt Arsenault8675db12014-08-29 16:01:14 +00001264 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1265 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))),
1266 (Inst i32:$src0_modifiers, P.Src0VT:$src0,
1267 i32:$src1_modifiers, P.Src1VT:$src1,
1268 i32:$src2_modifiers, P.Src2VT:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +00001269 i1:$clamp,
Matt Arsenault8675db12014-08-29 16:01:14 +00001270 i32:$omod)>;
1271
Christian Konig72d5d5c2013-02-21 15:16:44 +00001272//===----------------------------------------------------------------------===//
Marek Olsak5df00d62014-12-07 12:18:57 +00001273// Interpolation opcodes
1274//===----------------------------------------------------------------------===//
1275
1276class VINTRP_Pseudo <string opName, dag outs, dag ins, string asm,
1277 list<dag> pattern> :
1278 VINTRPCommon <outs, ins, asm, pattern>,
1279 SIMCInstr<opName, SISubtarget.NONE> {
1280 let isPseudo = 1;
1281}
1282
1283class VINTRP_Real_si <bits <2> op, string opName, dag outs, dag ins,
1284 string asm, list<dag> pattern> :
1285 VINTRPCommon <outs, ins, asm, pattern>,
1286 VINTRPe <op>,
1287 SIMCInstr<opName, SISubtarget.SI>;
1288
1289class VINTRP_Real_vi <bits <2> op, string opName, dag outs, dag ins,
1290 string asm, list<dag> pattern> :
1291 VINTRPCommon <outs, ins, asm, pattern>,
1292 VINTRPe_vi <op>,
1293 SIMCInstr<opName, SISubtarget.VI>;
1294
1295multiclass VINTRP_m <bits <2> op, string opName, dag outs, dag ins, string asm,
1296 string disableEncoding = "", string constraints = "",
1297 list<dag> pattern = []> {
1298 let DisableEncoding = disableEncoding,
1299 Constraints = constraints in {
1300 def "" : VINTRP_Pseudo <opName, outs, ins, asm, pattern>;
1301
1302 def _si : VINTRP_Real_si <op, opName, outs, ins, asm, pattern>;
1303
1304 def _vi : VINTRP_Real_vi <op, opName, outs, ins, asm, pattern>;
1305 }
1306}
1307
1308//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +00001309// Vector I/O classes
1310//===----------------------------------------------------------------------===//
1311
Marek Olsak5df00d62014-12-07 12:18:57 +00001312class DS_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1313 DS <outs, ins, "", pattern>,
1314 SIMCInstr <opName, SISubtarget.NONE> {
1315 let isPseudo = 1;
1316}
1317
1318class DS_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1319 DS <outs, ins, asm, []>,
1320 DSe <op>,
1321 SIMCInstr <opName, SISubtarget.SI>;
1322
1323class DS_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1324 DS <outs, ins, asm, []>,
1325 DSe_vi <op>,
1326 SIMCInstr <opName, SISubtarget.VI>;
1327
1328class DS_1A_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1329 DS <outs, ins, asm, []>,
1330 DSe <op>,
1331 SIMCInstr <opName, SISubtarget.SI> {
1332
1333 // Single load interpret the 2 i8imm operands as a single i16 offset.
1334 bits<16> offset;
1335 let offset0 = offset{7-0};
1336 let offset1 = offset{15-8};
1337}
1338
1339class DS_1A_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1340 DS <outs, ins, asm, []>,
1341 DSe_vi <op>,
1342 SIMCInstr <opName, SISubtarget.VI> {
1343
1344 // Single load interpret the 2 i8imm operands as a single i16 offset.
1345 bits<16> offset;
1346 let offset0 = offset{7-0};
1347 let offset1 = offset{15-8};
1348}
1349
1350multiclass DS_1A_Load_m <bits<8> op, string opName, dag outs, dag ins, string asm,
1351 list<dag> pat> {
1352 let hasSideEffects = 0, mayLoad = 1, mayStore = 0 in {
1353 def "" : DS_Pseudo <opName, outs, ins, pat>;
1354
1355 let data0 = 0, data1 = 0 in {
1356 def _si : DS_1A_Real_si <op, opName, outs, ins, asm>;
1357 def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>;
1358 }
1359 }
1360}
1361
1362multiclass DS_Load_Helper <bits<8> op, string asm, RegisterClass regClass>
1363 : DS_1A_Load_m <
1364 op,
1365 asm,
1366 (outs regClass:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001367 (ins i1imm:$gds, VGPR_32:$addr, ds_offset:$offset, M0Reg:$m0),
Marek Olsak5df00d62014-12-07 12:18:57 +00001368 asm#" $vdst, $addr"#"$offset"#" [M0]",
1369 []>;
1370
1371multiclass DS_Load2_m <bits<8> op, string opName, dag outs, dag ins, string asm,
1372 list<dag> pat> {
1373 let hasSideEffects = 0, mayLoad = 1, mayStore = 0 in {
1374 def "" : DS_Pseudo <opName, outs, ins, pat>;
1375
1376 let data0 = 0, data1 = 0 in {
1377 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1378 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
1379 }
1380 }
1381}
1382
1383multiclass DS_Load2_Helper <bits<8> op, string asm, RegisterClass regClass>
1384 : DS_Load2_m <
1385 op,
1386 asm,
1387 (outs regClass:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001388 (ins i1imm:$gds, VGPR_32:$addr, ds_offset0:$offset0, ds_offset1:$offset1,
Marek Olsak5df00d62014-12-07 12:18:57 +00001389 M0Reg:$m0),
1390 asm#" $vdst, $addr"#"$offset0"#"$offset1 [M0]",
1391 []>;
1392
1393multiclass DS_1A_Store_m <bits<8> op, string opName, dag outs, dag ins,
1394 string asm, list<dag> pat> {
1395 let hasSideEffects = 0, mayLoad = 0, mayStore = 1 in {
1396 def "" : DS_Pseudo <opName, outs, ins, pat>;
1397
1398 let data1 = 0, vdst = 0 in {
1399 def _si : DS_1A_Real_si <op, opName, outs, ins, asm>;
1400 def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>;
1401 }
1402 }
1403}
1404
1405multiclass DS_Store_Helper <bits<8> op, string asm, RegisterClass regClass>
1406 : DS_1A_Store_m <
1407 op,
1408 asm,
1409 (outs),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001410 (ins i1imm:$gds, VGPR_32:$addr, regClass:$data0, ds_offset:$offset, M0Reg:$m0),
Marek Olsak5df00d62014-12-07 12:18:57 +00001411 asm#" $addr, $data0"#"$offset"#" [M0]",
1412 []>;
1413
1414multiclass DS_Store_m <bits<8> op, string opName, dag outs, dag ins,
1415 string asm, list<dag> pat> {
1416 let hasSideEffects = 0, mayLoad = 0, mayStore = 1 in {
1417 def "" : DS_Pseudo <opName, outs, ins, pat>;
1418
1419 let vdst = 0 in {
1420 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1421 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
1422 }
1423 }
1424}
1425
1426multiclass DS_Store2_Helper <bits<8> op, string asm, RegisterClass regClass>
1427 : DS_Store_m <
1428 op,
1429 asm,
1430 (outs),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001431 (ins i1imm:$gds, VGPR_32:$addr, regClass:$data0, regClass:$data1,
Marek Olsak5df00d62014-12-07 12:18:57 +00001432 ds_offset0:$offset0, ds_offset1:$offset1, M0Reg:$m0),
1433 asm#" $addr, $data0, $data1"#"$offset0"#"$offset1 [M0]",
1434 []>;
1435
1436class DS_1A_si <bits<8> op, dag outs, dag ins, string asm, list<dag> pat> :
1437 DS_si <op, outs, ins, asm, pat> {
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001438 bits<16> offset;
1439
Matt Arsenault99ed7892014-03-19 22:19:49 +00001440 // Single load interpret the 2 i8imm operands as a single i16 offset.
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001441 let offset0 = offset{7-0};
1442 let offset1 = offset{15-8};
Matt Arsenault9a072c12014-11-18 23:57:33 +00001443
1444 let hasSideEffects = 0;
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001445}
1446
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001447// 1 address, 1 data.
Marek Olsak5df00d62014-12-07 12:18:57 +00001448class DS_1A1D_RET <bits<8> op, string asm, RegisterClass rc, string noRetOp = ""> : DS_1A_si <
Tom Stellard13c68ef2013-09-05 18:38:09 +00001449 op,
1450 (outs rc:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001451 (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, ds_offset:$offset, M0Reg:$m0),
Matt Arsenault61cc9082014-10-10 22:16:07 +00001452 asm#" $vdst, $addr, $data0"#"$offset"#" [M0]", []>,
Matt Arsenault9903ccf2014-09-08 15:07:27 +00001453 AtomicNoRet<noRetOp, 1> {
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001454
1455 let data1 = 0;
Tom Stellard13c68ef2013-09-05 18:38:09 +00001456 let mayStore = 1;
1457 let mayLoad = 1;
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00001458
1459 let hasPostISelHook = 1; // Adjusted to no return version.
Tom Stellard13c68ef2013-09-05 18:38:09 +00001460}
1461
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001462// 1 address, 2 data.
Marek Olsak5df00d62014-12-07 12:18:57 +00001463class DS_1A2D_RET <bits<8> op, string asm, RegisterClass rc, string noRetOp = ""> : DS_1A_si <
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001464 op,
1465 (outs rc:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001466 (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, rc:$data1, ds_offset:$offset, M0Reg:$m0),
Matt Arsenault61cc9082014-10-10 22:16:07 +00001467 asm#" $vdst, $addr, $data0, $data1"#"$offset"#" [M0]",
Matt Arsenault9903ccf2014-09-08 15:07:27 +00001468 []>,
1469 AtomicNoRet<noRetOp, 1> {
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001470 let mayStore = 1;
1471 let mayLoad = 1;
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00001472 let hasPostISelHook = 1; // Adjusted to no return version.
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001473}
1474
1475// 1 address, 2 data.
Marek Olsak5df00d62014-12-07 12:18:57 +00001476class DS_1A2D_NORET <bits<8> op, string asm, RegisterClass rc, string noRetOp = asm> : DS_1A_si <
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001477 op,
1478 (outs),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001479 (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, rc:$data1, ds_offset:$offset, M0Reg:$m0),
Matt Arsenault61cc9082014-10-10 22:16:07 +00001480 asm#" $addr, $data0, $data1"#"$offset"#" [M0]",
Matt Arsenault9903ccf2014-09-08 15:07:27 +00001481 []>,
1482 AtomicNoRet<noRetOp, 0> {
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001483 let mayStore = 1;
1484 let mayLoad = 1;
1485}
1486
1487// 1 address, 1 data.
Marek Olsak5df00d62014-12-07 12:18:57 +00001488class DS_1A1D_NORET <bits<8> op, string asm, RegisterClass rc, string noRetOp = asm> : DS_1A_si <
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001489 op,
1490 (outs),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001491 (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, ds_offset:$offset, M0Reg:$m0),
Matt Arsenault61cc9082014-10-10 22:16:07 +00001492 asm#" $addr, $data0"#"$offset"#" [M0]",
Matt Arsenault9903ccf2014-09-08 15:07:27 +00001493 []>,
1494 AtomicNoRet<noRetOp, 0> {
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001495
1496 let data1 = 0;
1497 let mayStore = 1;
1498 let mayLoad = 1;
1499}
1500
Tom Stellard0c238c22014-10-01 14:44:43 +00001501//===----------------------------------------------------------------------===//
1502// MTBUF classes
1503//===----------------------------------------------------------------------===//
1504
1505class MTBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1506 MTBUF <outs, ins, "", pattern>,
1507 SIMCInstr<opName, SISubtarget.NONE> {
1508 let isPseudo = 1;
1509}
1510
1511class MTBUF_Real_si <bits<3> op, string opName, dag outs, dag ins,
1512 string asm> :
1513 MTBUF <outs, ins, asm, []>,
1514 MTBUFe <op>,
1515 SIMCInstr<opName, SISubtarget.SI>;
1516
Marek Olsak5df00d62014-12-07 12:18:57 +00001517class MTBUF_Real_vi <bits<4> op, string opName, dag outs, dag ins, string asm> :
1518 MTBUF <outs, ins, asm, []>,
1519 MTBUFe_vi <op>,
1520 SIMCInstr <opName, SISubtarget.VI>;
1521
Tom Stellard0c238c22014-10-01 14:44:43 +00001522multiclass MTBUF_m <bits<3> op, string opName, dag outs, dag ins, string asm,
1523 list<dag> pattern> {
1524
1525 def "" : MTBUF_Pseudo <opName, outs, ins, pattern>;
1526
1527 def _si : MTBUF_Real_si <op, opName, outs, ins, asm>;
1528
Marek Olsak5df00d62014-12-07 12:18:57 +00001529 def _vi : MTBUF_Real_vi <{0, op{2}, op{1}, op{0}}, opName, outs, ins, asm>;
1530
Tom Stellard0c238c22014-10-01 14:44:43 +00001531}
1532
1533let mayStore = 1, mayLoad = 0 in {
1534
1535multiclass MTBUF_Store_Helper <bits<3> op, string opName,
1536 RegisterClass regClass> : MTBUF_m <
1537 op, opName, (outs),
1538 (ins regClass:$vdata, u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001539 i1imm:$addr64, i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001540 SReg_128:$srsrc, i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00001541 opName#" $vdata, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
1542 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
1543>;
1544
1545} // mayStore = 1, mayLoad = 0
1546
1547let mayLoad = 1, mayStore = 0 in {
1548
1549multiclass MTBUF_Load_Helper <bits<3> op, string opName,
1550 RegisterClass regClass> : MTBUF_m <
1551 op, opName, (outs regClass:$dst),
1552 (ins u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc, i1imm:$addr64,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001553 i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001554 i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00001555 opName#" $dst, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
1556 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
1557>;
1558
1559} // mayLoad = 1, mayStore = 0
1560
Marek Olsak5df00d62014-12-07 12:18:57 +00001561//===----------------------------------------------------------------------===//
1562// MUBUF classes
1563//===----------------------------------------------------------------------===//
1564
1565class MUBUF_si <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard3260ec42014-12-09 00:03:51 +00001566 MUBUF <outs, ins, asm, pattern>, MUBUFe <op> {
1567 let lds = 0;
1568}
Marek Olsak5df00d62014-12-07 12:18:57 +00001569
1570class MUBUF_vi <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard3260ec42014-12-09 00:03:51 +00001571 MUBUF <outs, ins, asm, pattern>, MUBUFe_vi <op> {
1572 let lds = 0;
1573}
Marek Olsak5df00d62014-12-07 12:18:57 +00001574
Tom Stellard7980fc82014-09-25 18:30:26 +00001575class MUBUFAddr64Table <bit is_addr64, string suffix = ""> {
Tom Stellard155bbb72014-08-11 22:18:17 +00001576
1577 bit IsAddr64 = is_addr64;
Tom Stellard7980fc82014-09-25 18:30:26 +00001578 string OpName = NAME # suffix;
Tom Stellard155bbb72014-08-11 22:18:17 +00001579}
1580
Tom Stellard7980fc82014-09-25 18:30:26 +00001581class MUBUFAtomicAddr64 <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern>
Marek Olsak5df00d62014-12-07 12:18:57 +00001582 : MUBUF_si <op, outs, ins, asm, pattern> {
Tom Stellard7980fc82014-09-25 18:30:26 +00001583
1584 let offen = 0;
1585 let idxen = 0;
1586 let addr64 = 1;
1587 let tfe = 0;
1588 let lds = 0;
1589 let soffset = 128;
1590}
1591
1592class MUBUFAtomicOffset <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern>
Marek Olsak5df00d62014-12-07 12:18:57 +00001593 : MUBUF_si <op, outs, ins, asm, pattern> {
Tom Stellard7980fc82014-09-25 18:30:26 +00001594
1595 let offen = 0;
1596 let idxen = 0;
1597 let addr64 = 0;
1598 let tfe = 0;
1599 let lds = 0;
1600 let vaddr = 0;
1601}
1602
1603multiclass MUBUF_Atomic <bits<7> op, string name, RegisterClass rc,
1604 ValueType vt, SDPatternOperator atomic> {
1605
1606 let mayStore = 1, mayLoad = 1, hasPostISelHook = 1 in {
1607
1608 // No return variants
1609 let glc = 0 in {
1610
1611 def _ADDR64 : MUBUFAtomicAddr64 <
1612 op, (outs),
1613 (ins rc:$vdata, SReg_128:$srsrc, VReg_64:$vaddr,
1614 mbuf_offset:$offset, slc:$slc),
1615 name#" $vdata, $vaddr, $srsrc, 0 addr64"#"$offset"#"$slc", []
1616 >, MUBUFAddr64Table<1>, AtomicNoRet<NAME#"_ADDR64", 0>;
1617
1618 def _OFFSET : MUBUFAtomicOffset <
1619 op, (outs),
1620 (ins rc:$vdata, SReg_128:$srsrc, mbuf_offset:$offset,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001621 SCSrc_32:$soffset, slc:$slc),
Tom Stellard7980fc82014-09-25 18:30:26 +00001622 name#" $vdata, $srsrc, $soffset"#"$offset"#"$slc", []
1623 >, MUBUFAddr64Table<0>, AtomicNoRet<NAME#"_OFFSET", 0>;
1624 } // glc = 0
1625
1626 // Variant that return values
1627 let glc = 1, Constraints = "$vdata = $vdata_in",
1628 DisableEncoding = "$vdata_in" in {
1629
1630 def _RTN_ADDR64 : MUBUFAtomicAddr64 <
1631 op, (outs rc:$vdata),
1632 (ins rc:$vdata_in, SReg_128:$srsrc, VReg_64:$vaddr,
1633 mbuf_offset:$offset, slc:$slc),
1634 name#" $vdata, $vaddr, $srsrc, 0 addr64"#"$offset"#" glc"#"$slc",
1635 [(set vt:$vdata,
1636 (atomic (MUBUFAddr64Atomic v4i32:$srsrc, i64:$vaddr, i16:$offset,
1637 i1:$slc), vt:$vdata_in))]
1638 >, MUBUFAddr64Table<1, "_RTN">, AtomicNoRet<NAME#"_ADDR64", 1>;
1639
1640 def _RTN_OFFSET : MUBUFAtomicOffset <
1641 op, (outs rc:$vdata),
1642 (ins rc:$vdata_in, SReg_128:$srsrc, mbuf_offset:$offset,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001643 SCSrc_32:$soffset, slc:$slc),
Tom Stellard7980fc82014-09-25 18:30:26 +00001644 name#" $vdata, $srsrc, $soffset"#"$offset"#" glc $slc",
1645 [(set vt:$vdata,
1646 (atomic (MUBUFOffsetAtomic v4i32:$srsrc, i32:$soffset, i16:$offset,
1647 i1:$slc), vt:$vdata_in))]
1648 >, MUBUFAddr64Table<0, "_RTN">, AtomicNoRet<NAME#"_OFFSET", 1>;
1649
1650 } // glc = 1
1651
1652 } // mayStore = 1, mayLoad = 1, hasPostISelHook = 1
1653}
1654
Tom Stellard7c1838d2014-07-02 20:53:56 +00001655multiclass MUBUF_Load_Helper <bits<7> op, string asm, RegisterClass regClass,
1656 ValueType load_vt = i32,
1657 SDPatternOperator ld = null_frag> {
Tom Stellardf1ee7162013-05-20 15:02:31 +00001658
Tom Stellard3e41dc42014-12-09 00:03:54 +00001659 let mayLoad = 1, mayStore = 0 in {
Tom Stellardf1ee7162013-05-20 15:02:31 +00001660
Michel Danzer13736222014-01-27 07:20:51 +00001661 let addr64 = 0 in {
Tom Stellardf1ee7162013-05-20 15:02:31 +00001662
Tom Stellard8e44d942014-07-21 15:44:55 +00001663 let offen = 0, idxen = 0, vaddr = 0 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001664 def _OFFSET : MUBUF_si <op, (outs regClass:$vdata),
Tom Stellard8e44d942014-07-21 15:44:55 +00001665 (ins SReg_128:$srsrc,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001666 mbuf_offset:$offset, SCSrc_32:$soffset, glc:$glc,
Tom Stellard229d5e62014-08-05 14:48:12 +00001667 slc:$slc, tfe:$tfe),
Tom Stellard155bbb72014-08-11 22:18:17 +00001668 asm#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
1669 [(set load_vt:$vdata, (ld (MUBUFOffset v4i32:$srsrc,
1670 i32:$soffset, i16:$offset,
1671 i1:$glc, i1:$slc, i1:$tfe)))]>,
1672 MUBUFAddr64Table<0>;
Michel Danzer13736222014-01-27 07:20:51 +00001673 }
Tom Stellardf1ee7162013-05-20 15:02:31 +00001674
Tom Stellardb02094e2014-07-21 15:45:01 +00001675 let offen = 1, idxen = 0 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001676 def _OFFEN : MUBUF_si <op, (outs regClass:$vdata),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001677 (ins SReg_128:$srsrc, VGPR_32:$vaddr,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001678 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, slc:$slc,
Tom Stellard229d5e62014-08-05 14:48:12 +00001679 tfe:$tfe),
1680 asm#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
Michel Danzer13736222014-01-27 07:20:51 +00001681 }
1682
1683 let offen = 0, idxen = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001684 def _IDXEN : MUBUF_si <op, (outs regClass:$vdata),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001685 (ins SReg_128:$srsrc, VGPR_32:$vaddr,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001686 mbuf_offset:$offset, SCSrc_32:$soffset, glc:$glc,
Tom Stellard229d5e62014-08-05 14:48:12 +00001687 slc:$slc, tfe:$tfe),
1688 asm#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
Michel Danzer13736222014-01-27 07:20:51 +00001689 }
1690
1691 let offen = 1, idxen = 1 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001692 def _BOTHEN : MUBUF_si <op, (outs regClass:$vdata),
Michel Danzer13736222014-01-27 07:20:51 +00001693 (ins SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001694 SCSrc_32:$soffset, glc:$glc, slc:$slc, tfe:$tfe),
Tom Stellard229d5e62014-08-05 14:48:12 +00001695 asm#" $vdata, $vaddr, $srsrc, $soffset, idxen offen"#"$glc"#"$slc"#"$tfe", []>;
Michel Danzer13736222014-01-27 07:20:51 +00001696 }
1697 }
1698
1699 let offen = 0, idxen = 0, addr64 = 1, glc = 0, slc = 0, tfe = 0, soffset = 128 /* ZERO */ in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001700 def _ADDR64 : MUBUF_si <op, (outs regClass:$vdata),
Tom Stellard229d5e62014-08-05 14:48:12 +00001701 (ins SReg_128:$srsrc, VReg_64:$vaddr, mbuf_offset:$offset),
1702 asm#" $vdata, $vaddr, $srsrc, 0 addr64"#"$offset",
Tom Stellard7c1838d2014-07-02 20:53:56 +00001703 [(set load_vt:$vdata, (ld (MUBUFAddr64 v4i32:$srsrc,
Tom Stellard155bbb72014-08-11 22:18:17 +00001704 i64:$vaddr, i16:$offset)))]>, MUBUFAddr64Table<1>;
Michel Danzer13736222014-01-27 07:20:51 +00001705 }
Tom Stellardf1ee7162013-05-20 15:02:31 +00001706 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001707}
1708
Marek Olsak5df00d62014-12-07 12:18:57 +00001709multiclass MUBUF_Load_Helper_vi <bits<7> op, string asm, RegisterClass regClass,
1710 ValueType load_vt = i32,
1711 SDPatternOperator ld = null_frag> {
1712
1713 let lds = 0, mayLoad = 1 in {
1714 let offen = 0, idxen = 0, vaddr = 0 in {
1715 def _OFFSET : MUBUF_vi <op, (outs regClass:$vdata),
1716 (ins SReg_128:$srsrc,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001717 mbuf_offset:$offset, SCSrc_32:$soffset, glc:$glc,
Marek Olsak5df00d62014-12-07 12:18:57 +00001718 slc:$slc, tfe:$tfe),
1719 asm#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
1720 [(set load_vt:$vdata, (ld (MUBUFOffset v4i32:$srsrc,
1721 i32:$soffset, i16:$offset,
1722 i1:$glc, i1:$slc, i1:$tfe)))]>,
1723 MUBUFAddr64Table<0>;
1724 }
1725
1726 let offen = 1, idxen = 0 in {
1727 def _OFFEN : MUBUF_vi <op, (outs regClass:$vdata),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001728 (ins SReg_128:$srsrc, VGPR_32:$vaddr,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001729 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, slc:$slc,
Marek Olsak5df00d62014-12-07 12:18:57 +00001730 tfe:$tfe),
1731 asm#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
1732 }
1733
1734 let offen = 0, idxen = 1 in {
1735 def _IDXEN : MUBUF_vi <op, (outs regClass:$vdata),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001736 (ins SReg_128:$srsrc, VGPR_32:$vaddr,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001737 mbuf_offset:$offset, SCSrc_32:$soffset, glc:$glc,
Marek Olsak5df00d62014-12-07 12:18:57 +00001738 slc:$slc, tfe:$tfe),
1739 asm#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
1740 }
1741
1742 let offen = 1, idxen = 1 in {
1743 def _BOTHEN : MUBUF_vi <op, (outs regClass:$vdata),
1744 (ins SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001745 SCSrc_32:$soffset, glc:$glc, slc:$slc, tfe:$tfe),
Marek Olsak5df00d62014-12-07 12:18:57 +00001746 asm#" $vdata, $vaddr, $srsrc, $soffset, idxen offen"#"$glc"#"$slc"#"$tfe", []>;
1747 }
1748 }
1749}
1750
Tom Stellardb02094e2014-07-21 15:45:01 +00001751multiclass MUBUF_Store_Helper <bits<7> op, string name, RegisterClass vdataClass,
1752 ValueType store_vt, SDPatternOperator st> {
Tom Stellard754f80f2013-04-05 23:31:51 +00001753
Tom Stellard3260ec42014-12-09 00:03:51 +00001754 let addr64 = 0 in {
Tom Stellardddea4862014-08-11 22:18:14 +00001755
Marek Olsak5df00d62014-12-07 12:18:57 +00001756 def "" : MUBUF_si <
Tom Stellardddea4862014-08-11 22:18:14 +00001757 op, (outs),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001758 (ins vdataClass:$vdata, SReg_128:$srsrc, VGPR_32:$vaddr, SCSrc_32:$soffset,
Tom Stellardddea4862014-08-11 22:18:14 +00001759 mbuf_offset:$offset, offen:$offen, idxen:$idxen, glc:$glc, slc:$slc,
1760 tfe:$tfe),
1761 name#" $vdata, $vaddr, $srsrc, $soffset"#"$offen"#"$idxen"#"$offset"#
1762 "$glc"#"$slc"#"$tfe",
1763 []
1764 >;
1765
Tom Stellard155bbb72014-08-11 22:18:17 +00001766 let offen = 0, idxen = 0, vaddr = 0 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001767 def _OFFSET : MUBUF_si <
Tom Stellard155bbb72014-08-11 22:18:17 +00001768 op, (outs),
1769 (ins vdataClass:$vdata, SReg_128:$srsrc, mbuf_offset:$offset,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001770 SCSrc_32:$soffset, glc:$glc, slc:$slc, tfe:$tfe),
Tom Stellard155bbb72014-08-11 22:18:17 +00001771 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
1772 [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset,
1773 i16:$offset, i1:$glc, i1:$slc,
1774 i1:$tfe))]
1775 >, MUBUFAddr64Table<0>;
1776 } // offen = 0, idxen = 0, vaddr = 0
1777
Tom Stellardddea4862014-08-11 22:18:14 +00001778 let offen = 1, idxen = 0 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001779 def _OFFEN : MUBUF_si <
Tom Stellardddea4862014-08-11 22:18:14 +00001780 op, (outs),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001781 (ins vdataClass:$vdata, SReg_128:$srsrc, VGPR_32:$vaddr, SCSrc_32:$soffset,
Tom Stellardddea4862014-08-11 22:18:14 +00001782 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
1783 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#
1784 "$glc"#"$slc"#"$tfe",
1785 []
1786 >;
1787 } // end offen = 1, idxen = 0
1788
Tom Stellard3260ec42014-12-09 00:03:51 +00001789 } // End addr64 = 0
Tom Stellard754f80f2013-04-05 23:31:51 +00001790
Marek Olsak5df00d62014-12-07 12:18:57 +00001791 def _ADDR64 : MUBUF_si <
Tom Stellardb02094e2014-07-21 15:45:01 +00001792 op, (outs),
Tom Stellard229d5e62014-08-05 14:48:12 +00001793 (ins vdataClass:$vdata, SReg_128:$srsrc, VReg_64:$vaddr, mbuf_offset:$offset),
1794 name#" $vdata, $vaddr, $srsrc, 0 addr64"#"$offset",
Tom Stellardb02094e2014-07-21 15:45:01 +00001795 [(st store_vt:$vdata,
Tom Stellard155bbb72014-08-11 22:18:17 +00001796 (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i16:$offset))]>, MUBUFAddr64Table<1>
1797 {
Tom Stellardb02094e2014-07-21 15:45:01 +00001798
1799 let mayLoad = 0;
1800 let mayStore = 1;
1801
1802 // Encoding
1803 let offen = 0;
1804 let idxen = 0;
1805 let glc = 0;
1806 let addr64 = 1;
Tom Stellardb02094e2014-07-21 15:45:01 +00001807 let slc = 0;
1808 let tfe = 0;
1809 let soffset = 128; // ZERO
1810 }
Tom Stellard754f80f2013-04-05 23:31:51 +00001811}
1812
Matt Arsenault3f981402014-09-15 15:41:53 +00001813class FLAT_Load_Helper <bits<7> op, string asm, RegisterClass regClass> :
1814 FLAT <op, (outs regClass:$data),
1815 (ins VReg_64:$addr),
1816 asm#" $data, $addr, [M0, FLAT_SCRATCH]", []> {
1817 let glc = 0;
1818 let slc = 0;
1819 let tfe = 0;
1820 let mayLoad = 1;
1821}
1822
1823class FLAT_Store_Helper <bits<7> op, string name, RegisterClass vdataClass> :
1824 FLAT <op, (outs), (ins vdataClass:$data, VReg_64:$addr),
1825 name#" $data, $addr, [M0, FLAT_SCRATCH]",
1826 []> {
1827
1828 let mayLoad = 0;
1829 let mayStore = 1;
1830
1831 // Encoding
1832 let glc = 0;
1833 let slc = 0;
1834 let tfe = 0;
1835}
1836
Tom Stellard682bfbc2013-10-10 17:11:24 +00001837class MIMG_Mask <string op, int channels> {
1838 string Op = op;
1839 int Channels = channels;
1840}
1841
Tom Stellard16a9a202013-08-14 23:24:17 +00001842class MIMG_NoSampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001843 RegisterClass dst_rc,
Tom Stellard16a9a202013-08-14 23:24:17 +00001844 RegisterClass src_rc> : MIMG <
Tom Stellard353b3362013-05-06 23:02:12 +00001845 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001846 (outs dst_rc:$vdata),
Tom Stellard353b3362013-05-06 23:02:12 +00001847 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00001848 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Tom Stellard353b3362013-05-06 23:02:12 +00001849 SReg_256:$srsrc),
1850 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
1851 #" $tfe, $lwe, $slc, $vaddr, $srsrc",
1852 []> {
1853 let SSAMP = 0;
1854 let mayLoad = 1;
1855 let mayStore = 0;
1856 let hasPostISelHook = 1;
1857}
1858
Tom Stellard682bfbc2013-10-10 17:11:24 +00001859multiclass MIMG_NoSampler_Src_Helper <bits<7> op, string asm,
1860 RegisterClass dst_rc,
1861 int channels> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001862 def _V1 : MIMG_NoSampler_Helper <op, asm, dst_rc, VGPR_32>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001863 MIMG_Mask<asm#"_V1", channels>;
1864 def _V2 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_64>,
1865 MIMG_Mask<asm#"_V2", channels>;
1866 def _V4 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_128>,
1867 MIMG_Mask<asm#"_V4", channels>;
1868}
1869
Tom Stellard16a9a202013-08-14 23:24:17 +00001870multiclass MIMG_NoSampler <bits<7> op, string asm> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001871 defm _V1 : MIMG_NoSampler_Src_Helper <op, asm, VGPR_32, 1>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001872 defm _V2 : MIMG_NoSampler_Src_Helper <op, asm, VReg_64, 2>;
1873 defm _V3 : MIMG_NoSampler_Src_Helper <op, asm, VReg_96, 3>;
1874 defm _V4 : MIMG_NoSampler_Src_Helper <op, asm, VReg_128, 4>;
Tom Stellard16a9a202013-08-14 23:24:17 +00001875}
1876
1877class MIMG_Sampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001878 RegisterClass dst_rc,
Tom Stellard16a9a202013-08-14 23:24:17 +00001879 RegisterClass src_rc> : MIMG <
Christian Konig72d5d5c2013-02-21 15:16:44 +00001880 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001881 (outs dst_rc:$vdata),
Christian Konig72d5d5c2013-02-21 15:16:44 +00001882 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00001883 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Christian Konig84652962013-03-01 09:46:17 +00001884 SReg_256:$srsrc, SReg_128:$ssamp),
Christian Konig08e768b2013-02-21 15:17:17 +00001885 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
1886 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
Christian Konig72d5d5c2013-02-21 15:16:44 +00001887 []> {
1888 let mayLoad = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00001889 let mayStore = 0;
Christian Konig8b1ed282013-04-10 08:39:16 +00001890 let hasPostISelHook = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00001891}
1892
Tom Stellard682bfbc2013-10-10 17:11:24 +00001893multiclass MIMG_Sampler_Src_Helper <bits<7> op, string asm,
1894 RegisterClass dst_rc,
1895 int channels> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001896 def _V1 : MIMG_Sampler_Helper <op, asm, dst_rc, VGPR_32>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001897 MIMG_Mask<asm#"_V1", channels>;
1898 def _V2 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_64>,
1899 MIMG_Mask<asm#"_V2", channels>;
1900 def _V4 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_128>,
1901 MIMG_Mask<asm#"_V4", channels>;
1902 def _V8 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_256>,
1903 MIMG_Mask<asm#"_V8", channels>;
1904 def _V16 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_512>,
1905 MIMG_Mask<asm#"_V16", channels>;
1906}
1907
Tom Stellard16a9a202013-08-14 23:24:17 +00001908multiclass MIMG_Sampler <bits<7> op, string asm> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001909 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001910 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2>;
1911 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3>;
1912 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4>;
Tom Stellard16a9a202013-08-14 23:24:17 +00001913}
1914
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001915class MIMG_Gather_Helper <bits<7> op, string asm,
1916 RegisterClass dst_rc,
1917 RegisterClass src_rc> : MIMG <
1918 op,
1919 (outs dst_rc:$vdata),
1920 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
1921 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
1922 SReg_256:$srsrc, SReg_128:$ssamp),
1923 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
1924 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
1925 []> {
1926 let mayLoad = 1;
1927 let mayStore = 0;
1928
1929 // DMASK was repurposed for GATHER4. 4 components are always
1930 // returned and DMASK works like a swizzle - it selects
1931 // the component to fetch. The only useful DMASK values are
1932 // 1=red, 2=green, 4=blue, 8=alpha. (e.g. 1 returns
1933 // (red,red,red,red) etc.) The ISA document doesn't mention
1934 // this.
1935 // Therefore, disable all code which updates DMASK by setting these two:
1936 let MIMG = 0;
1937 let hasPostISelHook = 0;
1938}
1939
1940multiclass MIMG_Gather_Src_Helper <bits<7> op, string asm,
1941 RegisterClass dst_rc,
1942 int channels> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001943 def _V1 : MIMG_Gather_Helper <op, asm, dst_rc, VGPR_32>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001944 MIMG_Mask<asm#"_V1", channels>;
1945 def _V2 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_64>,
1946 MIMG_Mask<asm#"_V2", channels>;
1947 def _V4 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_128>,
1948 MIMG_Mask<asm#"_V4", channels>;
1949 def _V8 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_256>,
1950 MIMG_Mask<asm#"_V8", channels>;
1951 def _V16 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_512>,
1952 MIMG_Mask<asm#"_V16", channels>;
1953}
1954
1955multiclass MIMG_Gather <bits<7> op, string asm> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001956 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1>;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001957 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2>;
1958 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3>;
1959 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4>;
1960}
1961
Christian Konigf741fbf2013-02-26 17:52:42 +00001962//===----------------------------------------------------------------------===//
1963// Vector instruction mappings
1964//===----------------------------------------------------------------------===//
1965
1966// Maps an opcode in e32 form to its e64 equivalent
1967def getVOPe64 : InstrMapping {
1968 let FilterClass = "VOP";
1969 let RowFields = ["OpName"];
1970 let ColFields = ["Size"];
1971 let KeyCol = ["4"];
1972 let ValueCols = [["8"]];
1973}
1974
Tom Stellard1aaad692014-07-21 16:55:33 +00001975// Maps an opcode in e64 form to its e32 equivalent
1976def getVOPe32 : InstrMapping {
1977 let FilterClass = "VOP";
1978 let RowFields = ["OpName"];
1979 let ColFields = ["Size"];
1980 let KeyCol = ["8"];
1981 let ValueCols = [["4"]];
1982}
1983
Christian Konig3c145802013-03-27 09:12:59 +00001984// Maps an original opcode to its commuted version
1985def getCommuteRev : InstrMapping {
1986 let FilterClass = "VOP2_REV";
1987 let RowFields = ["RevOp"];
1988 let ColFields = ["IsOrig"];
1989 let KeyCol = ["1"];
1990 let ValueCols = [["0"]];
1991}
1992
Tom Stellard682bfbc2013-10-10 17:11:24 +00001993def getMaskedMIMGOp : InstrMapping {
1994 let FilterClass = "MIMG_Mask";
1995 let RowFields = ["Op"];
1996 let ColFields = ["Channels"];
1997 let KeyCol = ["4"];
1998 let ValueCols = [["1"], ["2"], ["3"] ];
1999}
2000
Christian Konig3c145802013-03-27 09:12:59 +00002001// Maps an commuted opcode to its original version
2002def getCommuteOrig : InstrMapping {
2003 let FilterClass = "VOP2_REV";
2004 let RowFields = ["RevOp"];
2005 let ColFields = ["IsOrig"];
2006 let KeyCol = ["0"];
2007 let ValueCols = [["1"]];
2008}
2009
Marek Olsak5df00d62014-12-07 12:18:57 +00002010def getMCOpcodeGen : InstrMapping {
Tom Stellardc721a232014-05-16 20:56:47 +00002011 let FilterClass = "SIMCInstr";
2012 let RowFields = ["PseudoInstr"];
2013 let ColFields = ["Subtarget"];
2014 let KeyCol = [!cast<string>(SISubtarget.NONE)];
Marek Olsak5df00d62014-12-07 12:18:57 +00002015 let ValueCols = [[!cast<string>(SISubtarget.SI)],[!cast<string>(SISubtarget.VI)]];
Tom Stellardc721a232014-05-16 20:56:47 +00002016}
2017
Tom Stellard155bbb72014-08-11 22:18:17 +00002018def getAddr64Inst : InstrMapping {
2019 let FilterClass = "MUBUFAddr64Table";
Tom Stellard7980fc82014-09-25 18:30:26 +00002020 let RowFields = ["OpName"];
Tom Stellard155bbb72014-08-11 22:18:17 +00002021 let ColFields = ["IsAddr64"];
2022 let KeyCol = ["0"];
2023 let ValueCols = [["1"]];
2024}
2025
Matt Arsenault9903ccf2014-09-08 15:07:27 +00002026// Maps an atomic opcode to its version with a return value.
2027def getAtomicRetOp : InstrMapping {
2028 let FilterClass = "AtomicNoRet";
2029 let RowFields = ["NoRetOp"];
2030 let ColFields = ["IsRet"];
2031 let KeyCol = ["0"];
2032 let ValueCols = [["1"]];
2033}
2034
2035// Maps an atomic opcode to its returnless version.
2036def getAtomicNoRetOp : InstrMapping {
2037 let FilterClass = "AtomicNoRet";
2038 let RowFields = ["NoRetOp"];
2039 let ColFields = ["IsRet"];
2040 let KeyCol = ["1"];
2041 let ValueCols = [["0"]];
2042}
2043
Tom Stellard75aadc22012-12-11 21:25:42 +00002044include "SIInstructions.td"
Marek Olsak5df00d62014-12-07 12:18:57 +00002045include "CIInstructions.td"
2046include "VIInstructions.td"