blob: 3c62e0ec2a8a6ba7b77290ba3e4eb542e0083f85 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMInstrThumb.td - Thumb support for ARM -----------*- tablegen -*-===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000019 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner04336992010-03-19 05:33:51 +000020 SDNPVariadic]>;
Evan Cheng10043e22007-01-19 07:51:42 +000021
Jim Grosbach46dd4132011-08-17 21:51:27 +000022def imm_sr_XFORM: SDNodeXForm<imm, [{
23 unsigned Imm = N->getZExtValue();
24 return CurDAG->getTargetConstant((Imm == 32 ? 0 : Imm), MVT::i32);
25}]>;
26def ThumbSRImmAsmOperand: AsmOperandClass { let Name = "ImmThumbSR"; }
27def imm_sr : Operand<i32>, PatLeaf<(imm), [{
28 uint64_t Imm = N->getZExtValue();
Owen Andersonc4030382011-08-08 20:42:17 +000029 return Imm > 0 && Imm <= 32;
Jim Grosbach46dd4132011-08-17 21:51:27 +000030}], imm_sr_XFORM> {
31 let PrintMethod = "printThumbSRImm";
32 let ParserMatchClass = ThumbSRImmAsmOperand;
Owen Andersonc4030382011-08-08 20:42:17 +000033}
34
Evan Cheng10043e22007-01-19 07:51:42 +000035def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +000036 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +000037}]>;
38
Evan Cheng10043e22007-01-19 07:51:42 +000039def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000040 return (uint32_t)-N->getZExtValue() < 8;
Evan Cheng10043e22007-01-19 07:51:42 +000041}], imm_neg_XFORM>;
42
Evan Cheng10043e22007-01-19 07:51:42 +000043def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000044 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Cheng10043e22007-01-19 07:51:42 +000045}]>;
46
Eric Christophera98cd222011-04-28 05:49:04 +000047def imm8_255 : ImmLeaf<i32, [{
48 return Imm >= 8 && Imm < 256;
Evan Cheng10043e22007-01-19 07:51:42 +000049}]>;
50def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000051 unsigned Val = -N->getZExtValue();
Evan Cheng10043e22007-01-19 07:51:42 +000052 return Val >= 8 && Val < 256;
53}], imm_neg_XFORM>;
54
Bill Wendling9c258942010-12-01 02:36:55 +000055// Break imm's up into two pieces: an immediate + a left shift. This uses
56// thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt
57// to get the val/shift pieces.
Evan Cheng10043e22007-01-19 07:51:42 +000058def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000059 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Cheng10043e22007-01-19 07:51:42 +000060}]>;
61
62def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000063 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson9f944592009-08-11 20:47:22 +000064 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +000065}]>;
66
67def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmaneffb8942008-09-12 16:56:44 +000068 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson9f944592009-08-11 20:47:22 +000069 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +000070}]>;
71
Evan Chengb1852592009-11-19 06:57:41 +000072// Scaled 4 immediate.
Jim Grosbach0a0b3072011-08-24 21:22:15 +000073def t_imm0_1020s4_asmoperand: AsmOperandClass { let Name = "Imm0_1020s4"; }
74def t_imm0_1020s4 : Operand<i32> {
Evan Chengb1852592009-11-19 06:57:41 +000075 let PrintMethod = "printThumbS4ImmOperand";
Jim Grosbach0a0b3072011-08-24 21:22:15 +000076 let ParserMatchClass = t_imm0_1020s4_asmoperand;
77 let OperandType = "OPERAND_IMMEDIATE";
78}
79
80def t_imm0_508s4_asmoperand: AsmOperandClass { let Name = "Imm0_508s4"; }
81def t_imm0_508s4 : Operand<i32> {
82 let PrintMethod = "printThumbS4ImmOperand";
83 let ParserMatchClass = t_imm0_508s4_asmoperand;
Benjamin Kramer3ceac212011-07-14 21:47:24 +000084 let OperandType = "OPERAND_IMMEDIATE";
Evan Chengb1852592009-11-19 06:57:41 +000085}
Jim Grosbach930f2f62012-04-05 20:57:13 +000086// Alias use only, so no printer is necessary.
87def t_imm0_508s4_neg_asmoperand: AsmOperandClass { let Name = "Imm0_508s4Neg"; }
88def t_imm0_508s4_neg : Operand<i32> {
89 let ParserMatchClass = t_imm0_508s4_neg_asmoperand;
90 let OperandType = "OPERAND_IMMEDIATE";
91}
Evan Chengb1852592009-11-19 06:57:41 +000092
Evan Cheng10043e22007-01-19 07:51:42 +000093// Define Thumb specific addressing modes.
94
Mihai Popad36cbaa2013-07-03 09:21:44 +000095// unsigned 8-bit, 2-scaled memory offset
96class OperandUnsignedOffset_b8s2 : AsmOperandClass {
97 let Name = "UnsignedOffset_b8s2";
98 let PredicateMethod = "isUnsignedOffset<8, 2>";
99}
100
101def UnsignedOffset_b8s2 : OperandUnsignedOffset_b8s2;
102
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000103// thumb style PC relative operand. signed, 8 bits magnitude,
104// two bits shift. can be represented as either [pc, #imm], #imm,
105// or relocatable expression...
106def ThumbMemPC : AsmOperandClass {
107 let Name = "ThumbMemPC";
108}
109
Benjamin Kramer3ceac212011-07-14 21:47:24 +0000110let OperandType = "OPERAND_PCREL" in {
Jim Grosbache119da12010-12-10 18:21:33 +0000111def t_brtarget : Operand<OtherVT> {
112 let EncoderMethod = "getThumbBRTargetOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000113 let DecoderMethod = "DecodeThumbBROperand";
Jim Grosbache119da12010-12-10 18:21:33 +0000114}
115
Mihai Popad36cbaa2013-07-03 09:21:44 +0000116// ADR instruction labels.
117def t_adrlabel : Operand<i32> {
118 let EncoderMethod = "getThumbAdrLabelOpValue";
119 let PrintMethod = "printAdrLabelOperand<2>";
120 let ParserMatchClass = UnsignedOffset_b8s2;
121}
122
Jim Grosbach78485ad2010-12-10 17:13:40 +0000123def t_bcctarget : Operand<i32> {
124 let EncoderMethod = "getThumbBCCTargetOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000125 let DecoderMethod = "DecodeThumbBCCTargetOperand";
Jim Grosbach78485ad2010-12-10 17:13:40 +0000126}
127
Jim Grosbach529c7e82010-12-09 19:01:46 +0000128def t_cbtarget : Operand<i32> {
Jim Grosbach62b68112010-12-09 19:04:53 +0000129 let EncoderMethod = "getThumbCBTargetOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000130 let DecoderMethod = "DecodeThumbCmpBROperand";
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000131}
132
Jim Grosbach9e199462010-12-06 23:57:07 +0000133def t_bltarget : Operand<i32> {
134 let EncoderMethod = "getThumbBLTargetOpValue";
Owen Anderson03ac20f2011-08-08 23:25:22 +0000135 let DecoderMethod = "DecodeThumbBLTargetOperand";
Jim Grosbach9e199462010-12-06 23:57:07 +0000136}
137
Bill Wendling3392bfc2010-12-09 00:39:08 +0000138def t_blxtarget : Operand<i32> {
139 let EncoderMethod = "getThumbBLXTargetOpValue";
Owen Andersonc4030382011-08-08 20:42:17 +0000140 let DecoderMethod = "DecodeThumbBLXOffset";
Bill Wendling3392bfc2010-12-09 00:39:08 +0000141}
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000142
143// t_addrmode_pc := <label> => pc + imm8 * 4
144//
145def t_addrmode_pc : Operand<i32> {
146 let EncoderMethod = "getAddrModePCOpValue";
147 let DecoderMethod = "DecodeThumbAddrModePC";
148 let PrintMethod = "printThumbLdrLabelOperand";
149 let ParserMatchClass = ThumbMemPC;
150}
Benjamin Kramer3ceac212011-07-14 21:47:24 +0000151}
Bill Wendling3392bfc2010-12-09 00:39:08 +0000152
Evan Cheng10043e22007-01-19 07:51:42 +0000153// t_addrmode_rr := reg + reg
154//
Jim Grosbachd3595712011-08-03 23:50:40 +0000155def t_addrmode_rr_asm_operand : AsmOperandClass { let Name = "MemThumbRR"; }
Evan Cheng10043e22007-01-19 07:51:42 +0000156def t_addrmode_rr : Operand<i32>,
157 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
Bill Wendling092a7bd2010-12-14 03:36:38 +0000158 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000159 let PrintMethod = "printThumbAddrModeRROperand";
Owen Anderson3157f2e2011-08-15 19:00:06 +0000160 let DecoderMethod = "DecodeThumbAddrModeRR";
Jim Grosbach7c4739d2011-08-19 19:17:58 +0000161 let ParserMatchClass = t_addrmode_rr_asm_operand;
Jim Grosbachfde21102009-04-07 20:34:09 +0000162 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Cheng10043e22007-01-19 07:51:42 +0000163}
164
Bill Wendling092a7bd2010-12-14 03:36:38 +0000165// t_addrmode_rrs := reg + reg
Evan Cheng10043e22007-01-19 07:51:42 +0000166//
Jim Grosbache9380702011-08-19 16:52:32 +0000167// We use separate scaled versions because the Select* functions need
168// to explicitly check for a matching constant and return false here so that
169// the reg+imm forms will match instead. This is a horrible way to do that,
170// as it forces tight coupling between the methods, but it's how selectiondag
171// currently works.
Bill Wendling092a7bd2010-12-14 03:36:38 +0000172def t_addrmode_rrs1 : Operand<i32>,
173 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S1", []> {
174 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
175 let PrintMethod = "printThumbAddrModeRROperand";
Owen Andersone0152a72011-08-09 20:55:18 +0000176 let DecoderMethod = "DecodeThumbAddrModeRR";
Jim Grosbachd3595712011-08-03 23:50:40 +0000177 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000178 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Cheng10043e22007-01-19 07:51:42 +0000179}
Bill Wendling092a7bd2010-12-14 03:36:38 +0000180def t_addrmode_rrs2 : Operand<i32>,
181 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S2", []> {
182 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000183 let DecoderMethod = "DecodeThumbAddrModeRR";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000184 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbachd3595712011-08-03 23:50:40 +0000185 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000186 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000187}
188def t_addrmode_rrs4 : Operand<i32>,
189 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S4", []> {
190 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000191 let DecoderMethod = "DecodeThumbAddrModeRR";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000192 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbachd3595712011-08-03 23:50:40 +0000193 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000194 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Cheng10043e22007-01-19 07:51:42 +0000195}
Evan Chengc0b73662007-01-23 22:59:13 +0000196
Bill Wendling092a7bd2010-12-14 03:36:38 +0000197// t_addrmode_is4 := reg + imm5 * 4
Evan Chengc0b73662007-01-23 22:59:13 +0000198//
Jim Grosbach3fe94e32011-08-19 17:55:24 +0000199def t_addrmode_is4_asm_operand : AsmOperandClass { let Name = "MemThumbRIs4"; }
Bill Wendling092a7bd2010-12-14 03:36:38 +0000200def t_addrmode_is4 : Operand<i32>,
201 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S4", []> {
202 let EncoderMethod = "getAddrModeISOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000203 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000204 let PrintMethod = "printThumbAddrModeImm5S4Operand";
Jim Grosbach3fe94e32011-08-19 17:55:24 +0000205 let ParserMatchClass = t_addrmode_is4_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000206 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000207}
208
209// t_addrmode_is2 := reg + imm5 * 2
210//
Jim Grosbach26d35872011-08-19 18:55:51 +0000211def t_addrmode_is2_asm_operand : AsmOperandClass { let Name = "MemThumbRIs2"; }
Bill Wendling092a7bd2010-12-14 03:36:38 +0000212def t_addrmode_is2 : Operand<i32>,
213 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S2", []> {
214 let EncoderMethod = "getAddrModeISOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000215 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000216 let PrintMethod = "printThumbAddrModeImm5S2Operand";
Jim Grosbach26d35872011-08-19 18:55:51 +0000217 let ParserMatchClass = t_addrmode_is2_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000218 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000219}
220
221// t_addrmode_is1 := reg + imm5
222//
Jim Grosbacha32c7532011-08-19 18:49:59 +0000223def t_addrmode_is1_asm_operand : AsmOperandClass { let Name = "MemThumbRIs1"; }
Bill Wendling092a7bd2010-12-14 03:36:38 +0000224def t_addrmode_is1 : Operand<i32>,
225 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S1", []> {
226 let EncoderMethod = "getAddrModeISOpValue";
Owen Andersone0152a72011-08-09 20:55:18 +0000227 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendling092a7bd2010-12-14 03:36:38 +0000228 let PrintMethod = "printThumbAddrModeImm5S1Operand";
Jim Grosbacha32c7532011-08-19 18:49:59 +0000229 let ParserMatchClass = t_addrmode_is1_asm_operand;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000230 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Evan Cheng10043e22007-01-19 07:51:42 +0000231}
232
233// t_addrmode_sp := sp + imm8 * 4
234//
Jim Grosbach505be7592011-08-23 18:39:41 +0000235// FIXME: This really shouldn't have an explicit SP operand at all. It should
236// be implicit, just like in the instruction encoding itself.
Jim Grosbach23983d62011-08-19 18:13:48 +0000237def t_addrmode_sp_asm_operand : AsmOperandClass { let Name = "MemThumbSPI"; }
Evan Cheng10043e22007-01-19 07:51:42 +0000238def t_addrmode_sp : Operand<i32>,
239 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
Jim Grosbach49bcd6f2010-12-07 21:50:47 +0000240 let EncoderMethod = "getAddrModeThumbSPOpValue";
Owen Anderson03ac20f2011-08-08 23:25:22 +0000241 let DecoderMethod = "DecodeThumbAddrModeSP";
Evan Cheng10043e22007-01-19 07:51:42 +0000242 let PrintMethod = "printThumbAddrModeSPOperand";
Jim Grosbach23983d62011-08-19 18:13:48 +0000243 let ParserMatchClass = t_addrmode_sp_asm_operand;
Jakob Stoklund Olesena94837d2010-01-13 00:43:06 +0000244 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Evan Cheng10043e22007-01-19 07:51:42 +0000245}
246
247//===----------------------------------------------------------------------===//
248// Miscellaneous Instructions.
249//
250
Jim Grosbach45fceea2010-02-22 23:10:38 +0000251// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
252// from removing one half of the matched pairs. That breaks PEI, which assumes
253// these will always be in pairs, and asserts if it finds otherwise. Better way?
254let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000255def tADJCALLSTACKUP :
Bill Wendling49a2e232010-11-19 22:02:18 +0000256 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
257 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
258 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000259
Jim Grosbach669f1d02009-03-27 23:06:27 +0000260def tADJCALLSTACKDOWN :
Bill Wendling49a2e232010-11-19 22:02:18 +0000261 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
262 [(ARMcallseq_start imm:$amt)]>,
263 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng3e18e502007-09-11 19:55:27 +0000264}
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000265
Jim Grosbach23b729e2011-08-17 23:08:57 +0000266class T1SystemEncoding<bits<8> opc>
Bill Wendling5da8cae2010-11-29 22:15:03 +0000267 : T1Encoding<0b101111> {
Jim Grosbach23b729e2011-08-17 23:08:57 +0000268 let Inst{9-8} = 0b11;
269 let Inst{7-0} = opc;
Bill Wendling5da8cae2010-11-29 22:15:03 +0000270}
271
Saleem Abdulrasool7e7c2f92014-04-25 17:24:24 +0000272def tHINT : T1pI<(outs), (ins imm0_15:$imm), NoItinerary, "hint", "\t$imm",
273 [(int_arm_hint imm0_15:$imm)]>,
Richard Barton87dacc32013-10-18 14:09:49 +0000274 T1SystemEncoding<0x00>,
275 Requires<[IsThumb, HasV6M]> {
276 bits<4> imm;
277 let Inst{7-4} = imm;
278}
Johnny Chen90adefc2010-02-25 03:28:51 +0000279
Richard Barton87dacc32013-10-18 14:09:49 +0000280class tHintAlias<string Asm, dag Result> : tInstAlias<Asm, Result> {
281 let Predicates = [IsThumb, HasV6M];
282}
Johnny Chen74cca5a2010-02-25 17:51:03 +0000283
Richard Barton87dacc32013-10-18 14:09:49 +0000284def : tHintAlias<"nop$p", (tHINT 0, pred:$p)>; // A8.6.110
285def : tHintAlias<"yield$p", (tHINT 1, pred:$p)>; // A8.6.410
286def : tHintAlias<"wfe$p", (tHINT 2, pred:$p)>; // A8.6.408
287def : tHintAlias<"wfi$p", (tHINT 3, pred:$p)>; // A8.6.409
288def : tHintAlias<"sev$p", (tHINT 4, pred:$p)>; // A8.6.157
289def : tInstAlias<"sevl$p", (tHINT 5, pred:$p)> {
290 let Predicates = [IsThumb2, HasV8];
291}
Joey Goulyad98f162013-10-01 12:39:11 +0000292
Jim Grosbach23b729e2011-08-17 23:08:57 +0000293// The imm operand $val can be used by a debugger to store more information
Bill Wendling5da8cae2010-11-29 22:15:03 +0000294// about the breakpoint.
Jim Grosbach23b729e2011-08-17 23:08:57 +0000295def tBKPT : T1I<(outs), (ins imm0_255:$val), NoItinerary, "bkpt\t$val",
296 []>,
297 T1Encoding<0b101111> {
298 let Inst{9-8} = 0b10;
Bill Wendling5da8cae2010-11-29 22:15:03 +0000299 // A8.6.22
300 bits<8> val;
301 let Inst{7-0} = val;
302}
Saleem Abdulrasool70187552013-12-23 17:23:58 +0000303// default immediate for breakpoint mnemonic
304def : InstAlias<"bkpt", (tBKPT 0)>, Requires<[IsThumb]>;
Johnny Chen74cca5a2010-02-25 17:51:03 +0000305
Richard Barton8d519fe2013-09-05 14:14:19 +0000306def tHLT : T1I<(outs), (ins imm0_63:$val), NoItinerary, "hlt\t$val",
307 []>, T1Encoding<0b101110>, Requires<[IsThumb, HasV8]> {
308 let Inst{9-6} = 0b1010;
309 bits<6> val;
310 let Inst{5-0} = val;
311}
312
Jim Grosbach39f93882011-07-22 17:52:23 +0000313def tSETEND : T1I<(outs), (ins setend_op:$end), NoItinerary, "setend\t$end",
Keith Walker10457172014-08-05 15:11:59 +0000314 []>, T1Encoding<0b101101>, Requires<[IsNotMClass]>, Deprecated<HasV8Ops> {
Jim Grosbach39f93882011-07-22 17:52:23 +0000315 bits<1> end;
Bill Wendling3acd0272010-11-21 10:55:23 +0000316 // A8.6.156
Johnny Chen74cca5a2010-02-25 17:51:03 +0000317 let Inst{9-5} = 0b10010;
Bill Wendling49a2e232010-11-19 22:02:18 +0000318 let Inst{4} = 1;
Jim Grosbach39f93882011-07-22 17:52:23 +0000319 let Inst{3} = end;
Bill Wendling49a2e232010-11-19 22:02:18 +0000320 let Inst{2-0} = 0b000;
Johnny Chen74cca5a2010-02-25 17:51:03 +0000321}
322
Johnny Chen44908a52010-03-02 18:14:57 +0000323// Change Processor State is a system instruction -- for disassembly only.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000324def tCPS : T1I<(outs), (ins imod_op:$imod, iflags_op:$iflags),
Jim Grosbach4da03f02011-09-20 00:00:06 +0000325 NoItinerary, "cps$imod $iflags", []>,
Bill Wendling775899e2010-11-29 00:18:15 +0000326 T1Misc<0b0110011> {
327 // A8.6.38 & B6.1.1
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000328 bit imod;
329 bits<3> iflags;
330
331 let Inst{4} = imod;
332 let Inst{3} = 0;
333 let Inst{2-0} = iflags;
Owen Andersone0152a72011-08-09 20:55:18 +0000334 let DecoderMethod = "DecodeThumbCPS";
Bill Wendling775899e2010-11-29 00:18:15 +0000335}
Johnny Chen44908a52010-03-02 18:14:57 +0000336
Evan Cheng7cc6aca2009-08-04 23:47:55 +0000337// For both thumb1 and thumb2.
Chris Lattner9492c172010-10-31 19:15:18 +0000338let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +0000339def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendlinga82fb712010-11-19 22:37:33 +0000340 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000341 T1Special<{0,0,?,?}>, Sched<[WriteALU]> {
Bill Wendlingddce9f32010-11-30 00:50:22 +0000342 // A8.6.6
Bill Wendlinga82fb712010-11-19 22:37:33 +0000343 bits<3> dst;
Bill Wendlingddce9f32010-11-30 00:50:22 +0000344 let Inst{6-3} = 0b1111; // Rm = pc
Bill Wendlinga82fb712010-11-19 22:37:33 +0000345 let Inst{2-0} = dst;
Johnny Chenc28e6292009-12-15 17:24:14 +0000346}
Evan Cheng10043e22007-01-19 07:51:42 +0000347
Bill Wendlinga82fb712010-11-19 22:37:33 +0000348// ADD <Rd>, sp, #<imm8>
Jakob Stoklund Olesendd2b39d2011-10-15 00:57:13 +0000349// FIXME: This should not be marked as having side effects, and it should be
350// rematerializable. Clearing the side effect bit causes miscompilations,
351// probably because the instruction can be moved around.
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000352def tADDrSPi : T1pI<(outs tGPR:$dst), (ins GPRsp:$sp, t_imm0_1020s4:$imm),
353 IIC_iALUi, "add", "\t$dst, $sp, $imm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000354 T1Encoding<{1,0,1,0,1,?}>, Sched<[WriteALU]> {
Bill Wendlinga82fb712010-11-19 22:37:33 +0000355 // A6.2 & A8.6.8
356 bits<3> dst;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000357 bits<8> imm;
Bill Wendlinga82fb712010-11-19 22:37:33 +0000358 let Inst{10-8} = dst;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000359 let Inst{7-0} = imm;
Owen Andersone0152a72011-08-09 20:55:18 +0000360 let DecoderMethod = "DecodeThumbAddSpecialReg";
Bill Wendlinga82fb712010-11-19 22:37:33 +0000361}
362
Tim Northover23075cc2014-10-20 21:28:41 +0000363// Thumb1 frame lowering is rather fragile, we hope to be able to use
364// tADDrSPi, but we may need to insert a sequence that clobbers CPSR.
365def tADDframe : PseudoInst<(outs tGPR:$dst), (ins i32imm:$base, i32imm:$offset),
366 NoItinerary, []>,
367 Requires<[IsThumb, IsThumb1Only]> {
368 let Defs = [CPSR];
369}
370
Bill Wendlinga82fb712010-11-19 22:37:33 +0000371// ADD sp, sp, #<imm7>
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000372def tADDspi : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, t_imm0_508s4:$imm),
373 IIC_iALUi, "add", "\t$Rdn, $imm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000374 T1Misc<{0,0,0,0,0,?,?}>, Sched<[WriteALU]> {
Bill Wendlinga82fb712010-11-19 22:37:33 +0000375 // A6.2.5 & A8.6.8
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000376 bits<7> imm;
377 let Inst{6-0} = imm;
Owen Andersone0152a72011-08-09 20:55:18 +0000378 let DecoderMethod = "DecodeThumbAddSPImm";
Bill Wendlinga82fb712010-11-19 22:37:33 +0000379}
Evan Chengb566ab72009-06-25 01:05:06 +0000380
Bill Wendlinga82fb712010-11-19 22:37:33 +0000381// SUB sp, sp, #<imm7>
382// FIXME: The encoding and the ASM string don't match up.
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000383def tSUBspi : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, t_imm0_508s4:$imm),
384 IIC_iALUi, "sub", "\t$Rdn, $imm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000385 T1Misc<{0,0,0,0,1,?,?}>, Sched<[WriteALU]> {
Bill Wendlinga82fb712010-11-19 22:37:33 +0000386 // A6.2.5 & A8.6.214
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000387 bits<7> imm;
388 let Inst{6-0} = imm;
Owen Andersone0152a72011-08-09 20:55:18 +0000389 let DecoderMethod = "DecodeThumbAddSPImm";
Bill Wendlinga82fb712010-11-19 22:37:33 +0000390}
Evan Chengb972e562009-08-07 00:34:42 +0000391
Jim Grosbach930f2f62012-04-05 20:57:13 +0000392def : tInstAlias<"add${p} sp, $imm",
393 (tSUBspi SP, t_imm0_508s4_neg:$imm, pred:$p)>;
394def : tInstAlias<"add${p} sp, sp, $imm",
395 (tSUBspi SP, t_imm0_508s4_neg:$imm, pred:$p)>;
396
Jim Grosbach4b701af2011-08-24 21:42:27 +0000397// Can optionally specify SP as a three operand instruction.
398def : tInstAlias<"add${p} sp, sp, $imm",
399 (tADDspi SP, t_imm0_508s4:$imm, pred:$p)>;
400def : tInstAlias<"sub${p} sp, sp, $imm",
401 (tSUBspi SP, t_imm0_508s4:$imm, pred:$p)>;
402
Bill Wendlinga82fb712010-11-19 22:37:33 +0000403// ADD <Rm>, sp
Jim Grosbachc6f32b32012-04-27 23:51:36 +0000404def tADDrSP : T1pI<(outs GPR:$Rdn), (ins GPRsp:$sp, GPR:$Rn), IIC_iALUr,
405 "add", "\t$Rdn, $sp, $Rn", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000406 T1Special<{0,0,?,?}>, Sched<[WriteALU]> {
Bill Wendlinga82fb712010-11-19 22:37:33 +0000407 // A8.6.9 Encoding T1
Jim Grosbach1b8457a2011-08-24 17:46:13 +0000408 bits<4> Rdn;
409 let Inst{7} = Rdn{3};
Bill Wendlinga82fb712010-11-19 22:37:33 +0000410 let Inst{6-3} = 0b1101;
Jim Grosbach1b8457a2011-08-24 17:46:13 +0000411 let Inst{2-0} = Rdn{2-0};
Owen Andersone0152a72011-08-09 20:55:18 +0000412 let DecoderMethod = "DecodeThumbAddSPReg";
Johnny Chenc28e6292009-12-15 17:24:14 +0000413}
Evan Chengb972e562009-08-07 00:34:42 +0000414
Bill Wendlinga82fb712010-11-19 22:37:33 +0000415// ADD sp, <Rm>
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000416def tADDspr : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, GPR:$Rm), IIC_iALUr,
417 "add", "\t$Rdn, $Rm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000418 T1Special<{0,0,?,?}>, Sched<[WriteALU]> {
Johnny Chenc28e6292009-12-15 17:24:14 +0000419 // A8.6.9 Encoding T2
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000420 bits<4> Rm;
Johnny Chenc28e6292009-12-15 17:24:14 +0000421 let Inst{7} = 1;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000422 let Inst{6-3} = Rm;
Johnny Chenc28e6292009-12-15 17:24:14 +0000423 let Inst{2-0} = 0b101;
Owen Andersone0152a72011-08-09 20:55:18 +0000424 let DecoderMethod = "DecodeThumbAddSPReg";
Johnny Chenc28e6292009-12-15 17:24:14 +0000425}
Evan Chengb972e562009-08-07 00:34:42 +0000426
Evan Cheng10043e22007-01-19 07:51:42 +0000427//===----------------------------------------------------------------------===//
428// Control Flow Instructions.
429//
430
Bob Wilson73789b82009-10-28 18:26:41 +0000431// Indirect branches
432let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Cameron Zwarich26ddb122011-05-26 03:41:12 +0000433 def tBX : TI<(outs), (ins GPR:$Rm, pred:$p), IIC_Br, "bx${p}\t$Rm", []>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000434 T1Special<{1,1,0,?}>, Sched<[WriteBr]> {
Cameron Zwarich26ddb122011-05-26 03:41:12 +0000435 // A6.2.3 & A8.6.25
436 bits<4> Rm;
437 let Inst{6-3} = Rm;
438 let Inst{2-0} = 0b000;
James Molloyd9ba4fd2012-02-09 10:56:31 +0000439 let Unpredictable{2-0} = 0b111;
Cameron Zwarich26ddb122011-05-26 03:41:12 +0000440 }
Bob Wilson73789b82009-10-28 18:26:41 +0000441}
442
Jim Grosbachcb1b0b72011-07-08 21:04:05 +0000443let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Owen Anderson651b2302011-07-13 23:22:26 +0000444 def tBX_RET : tPseudoExpand<(outs), (ins pred:$p), 2, IIC_Br,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000445 [(ARMretflag)], (tBX LR, pred:$p)>, Sched<[WriteBr]>;
Jim Grosbachcb1b0b72011-07-08 21:04:05 +0000446
447 // Alternative return instruction used by vararg functions.
Jim Grosbach74719372011-07-08 21:50:04 +0000448 def tBX_RET_vararg : tPseudoExpand<(outs), (ins tGPR:$Rm, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +0000449 2, IIC_Br, [],
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000450 (tBX GPR:$Rm, pred:$p)>, Sched<[WriteBr]>;
Jim Grosbachcb1b0b72011-07-08 21:04:05 +0000451}
452
Bill Wendling9c258942010-12-01 02:36:55 +0000453// All calls clobber the non-callee saved registers. SP is marked as a use to
454// prevent stack-pointer assignments that appear immediately before calls from
455// potentially appearing dead.
Jim Grosbach669f1d02009-03-27 23:06:27 +0000456let isCall = 1,
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +0000457 Defs = [LR], Uses = [SP] in {
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000458 // Also used for Thumb2
Johnny Chenc28e6292009-12-15 17:24:14 +0000459 def tBL : TIx2<0b11110, 0b11, 1,
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000460 (outs), (ins pred:$p, t_bltarget:$func), IIC_Br,
Owen Anderson64d53622011-07-18 18:50:52 +0000461 "bl${p}\t$func",
Johnny Chenc28e6292009-12-15 17:24:14 +0000462 [(ARMtcall tglobaladdr:$func)]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000463 Requires<[IsThumb]>, Sched<[WriteBrL]> {
Kevin Enderby91422302012-05-03 22:41:56 +0000464 bits<24> func;
465 let Inst{26} = func{23};
Jim Grosbach9e199462010-12-06 23:57:07 +0000466 let Inst{25-16} = func{20-11};
Kevin Enderby91422302012-05-03 22:41:56 +0000467 let Inst{13} = func{22};
468 let Inst{11} = func{21};
Jim Grosbach9e199462010-12-06 23:57:07 +0000469 let Inst{10-0} = func{10-0};
Bill Wendling4d8ff862010-12-03 01:55:47 +0000470 }
Evan Cheng175bd142009-07-29 21:26:42 +0000471
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000472 // ARMv5T and above, also used for Thumb2
Johnny Chenc28e6292009-12-15 17:24:14 +0000473 def tBLXi : TIx2<0b11110, 0b11, 0,
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000474 (outs), (ins pred:$p, t_blxtarget:$func), IIC_Br,
Owen Anderson64d53622011-07-18 18:50:52 +0000475 "blx${p}\t$func",
Johnny Chenc28e6292009-12-15 17:24:14 +0000476 [(ARMcall tglobaladdr:$func)]>,
Keith Walker10457172014-08-05 15:11:59 +0000477 Requires<[IsThumb, HasV5T, IsNotMClass]>, Sched<[WriteBrL]> {
Kevin Enderby91422302012-05-03 22:41:56 +0000478 bits<24> func;
479 let Inst{26} = func{23};
Jim Grosbach9e199462010-12-06 23:57:07 +0000480 let Inst{25-16} = func{20-11};
Kevin Enderby91422302012-05-03 22:41:56 +0000481 let Inst{13} = func{22};
482 let Inst{11} = func{21};
Jim Grosbach9e199462010-12-06 23:57:07 +0000483 let Inst{10-1} = func{10-1};
484 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbache4fee202010-12-03 22:33:42 +0000485 }
Evan Cheng175bd142009-07-29 21:26:42 +0000486
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000487 // Also used for Thumb2
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000488 def tBLXr : TI<(outs), (ins pred:$p, GPR:$func), IIC_Br,
Owen Anderson64d53622011-07-18 18:50:52 +0000489 "blx${p}\t$func",
Evan Cheng6ab54fd2009-08-01 00:16:10 +0000490 [(ARMtcall GPR:$func)]>,
Jakob Stoklund Olesen6a2e99a2012-04-06 00:04:58 +0000491 Requires<[IsThumb, HasV5T]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000492 T1Special<{1,1,1,?}>, Sched<[WriteBrL]> { // A6.2.3 & A8.6.24;
Owen Andersonb7456232011-05-11 17:00:48 +0000493 bits<4> func;
494 let Inst{6-3} = func;
495 let Inst{2-0} = 0b000;
496 }
Evan Cheng175bd142009-07-29 21:26:42 +0000497
Lauro Ramos Venancio143b0df2007-03-27 16:19:21 +0000498 // ARMv4T
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000499 def tBX_CALL : tPseudoInst<(outs), (ins tGPR:$func),
Owen Anderson651b2302011-07-13 23:22:26 +0000500 4, IIC_Br,
Evan Cheng175bd142009-07-29 21:26:42 +0000501 [(ARMcall_nolink tGPR:$func)]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000502 Requires<[IsThumb, IsThumb1Only]>, Sched<[WriteBr]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000503}
504
Bill Wendling9c258942010-12-01 02:36:55 +0000505let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
506 let isPredicable = 1 in
Owen Anderson29cfe6c2011-09-09 21:48:23 +0000507 def tB : T1pI<(outs), (ins t_brtarget:$target), IIC_Br,
508 "b", "\t$target", [(br bb:$target)]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000509 T1Encoding<{1,1,1,0,0,?}>, Sched<[WriteBr]> {
Jim Grosbache119da12010-12-10 18:21:33 +0000510 bits<11> target;
511 let Inst{10-0} = target;
Mihai Popaad18d3c2013-08-09 10:38:32 +0000512 let AsmMatchConverter = "cvtThumbBranches";
513 }
Evan Cheng10043e22007-01-19 07:51:42 +0000514
Evan Cheng863736b2007-01-30 01:13:37 +0000515 // Far jump
Jim Grosbachb5743b92010-12-16 19:11:16 +0000516 // Just a pseudo for a tBL instruction. Needed to let regalloc know about
517 // the clobber of LR.
Evan Cheng317bd7a2009-08-07 05:45:07 +0000518 let Defs = [LR] in
Owen Anderson64d53622011-07-18 18:50:52 +0000519 def tBfar : tPseudoExpand<(outs), (ins t_bltarget:$target, pred:$p),
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000520 4, IIC_Br, [], (tBL pred:$p, t_bltarget:$target)>,
521 Sched<[WriteBrTbl]>;
Evan Cheng863736b2007-01-30 01:13:37 +0000522
Jim Grosbach58bc36a2010-11-29 19:32:47 +0000523 def tBR_JTr : tPseudoInst<(outs),
524 (ins tGPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson651b2302011-07-13 23:22:26 +0000525 0, IIC_Br,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000526 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]>,
527 Sched<[WriteBrTbl]> {
Jim Grosbach58bc36a2010-11-29 19:32:47 +0000528 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Johnny Chen466231a2009-12-16 02:32:54 +0000529 }
Evan Cheng0701c5a2007-01-27 02:29:45 +0000530}
531
Evan Chengaa3b8012007-07-05 07:13:32 +0000532// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach669f1d02009-03-27 23:06:27 +0000533// a two-value operand where a dag node expects two operands. :(
Evan Chengac1591b2007-07-21 00:34:19 +0000534let isBranch = 1, isTerminator = 1 in
Jim Grosbach78485ad2010-12-10 17:13:40 +0000535 def tBcc : T1I<(outs), (ins t_bcctarget:$target, pred:$p), IIC_Br,
Jim Grosbachce18d7e2010-12-04 00:20:40 +0000536 "b${p}\t$target",
Johnny Chenc28e6292009-12-15 17:24:14 +0000537 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000538 T1BranchCond<{1,1,0,1}>, Sched<[WriteBr]> {
Jim Grosbachce18d7e2010-12-04 00:20:40 +0000539 bits<4> p;
Jim Grosbach78485ad2010-12-10 17:13:40 +0000540 bits<8> target;
Jim Grosbachce18d7e2010-12-04 00:20:40 +0000541 let Inst{11-8} = p;
Jim Grosbach78485ad2010-12-10 17:13:40 +0000542 let Inst{7-0} = target;
Mihai Popaad18d3c2013-08-09 10:38:32 +0000543 let AsmMatchConverter = "cvtThumbBranches";
Jim Grosbachce18d7e2010-12-04 00:20:40 +0000544}
Evan Cheng10043e22007-01-19 07:51:42 +0000545
Mihai Popad36cbaa2013-07-03 09:21:44 +0000546
Jim Grosbach166cd882011-07-08 20:13:35 +0000547// Tail calls
548let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
Evan Cheng68132d82011-12-20 18:26:50 +0000549 // IOS versions.
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +0000550 let Uses = [SP] in {
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000551 def tTAILJMPr : tPseudoExpand<(outs), (ins tcGPR:$dst),
Owen Anderson651b2302011-07-13 23:22:26 +0000552 4, IIC_Br, [],
Jim Grosbach204c1282011-07-08 20:39:19 +0000553 (tBX GPR:$dst, (ops 14, zero_reg))>,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000554 Requires<[IsThumb]>, Sched<[WriteBr]>;
Jim Grosbach166cd882011-07-08 20:13:35 +0000555 }
Tim Northoverd6a729b2014-01-06 14:28:05 +0000556 // tTAILJMPd: MachO version uses a Thumb2 branch (no Thumb1 tail calls
557 // on MachO), so it's in ARMInstrThumb2.td.
558 // Non-MachO version:
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +0000559 let Uses = [SP] in {
Owen Anderson29cfe6c2011-09-09 21:48:23 +0000560 def tTAILJMPdND : tPseudoExpand<(outs),
Jakob Stoklund Olesen6a81d302012-07-13 20:27:00 +0000561 (ins t_brtarget:$dst, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +0000562 4, IIC_Br, [],
Owen Anderson29cfe6c2011-09-09 21:48:23 +0000563 (tB t_brtarget:$dst, pred:$p)>,
Tim Northoverd6a729b2014-01-06 14:28:05 +0000564 Requires<[IsThumb, IsNotMachO]>, Sched<[WriteBr]>;
Jim Grosbach166cd882011-07-08 20:13:35 +0000565 }
566}
567
568
Jim Grosbach5cc338d2011-08-23 19:49:10 +0000569// A8.6.218 Supervisor Call (Software Interrupt)
Johnny Chen57656da2010-02-25 02:21:11 +0000570// A8.6.16 B: Encoding T1
571// If Inst{11-8} == 0b1111 then SEE SVC
Evan Cheng9a133f62010-11-29 22:43:27 +0000572let isCall = 1, Uses = [SP] in
Jim Grosbachf1637842011-07-26 16:24:27 +0000573def tSVC : T1pI<(outs), (ins imm0_255:$imm), IIC_Br,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000574 "svc", "\t$imm", []>, Encoding16, Sched<[WriteBr]> {
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000575 bits<8> imm;
Johnny Chen57656da2010-02-25 02:21:11 +0000576 let Inst{15-12} = 0b1101;
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000577 let Inst{11-8} = 0b1111;
578 let Inst{7-0} = imm;
Johnny Chen57656da2010-02-25 02:21:11 +0000579}
580
Bill Wendling811c9362010-11-30 07:44:32 +0000581// The assembler uses 0xDEFE for a trap instruction.
Evan Cheng2fa5a7e2010-05-11 07:26:32 +0000582let isBarrier = 1, isTerminator = 1 in
Owen Andersonb7456232011-05-11 17:00:48 +0000583def tTRAP : TI<(outs), (ins), IIC_Br,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +0000584 "trap", [(trap)]>, Encoding16, Sched<[WriteBr]> {
Bill Wendling3acd0272010-11-21 10:55:23 +0000585 let Inst = 0xdefe;
Johnny Chen57656da2010-02-25 02:21:11 +0000586}
587
Evan Cheng10043e22007-01-19 07:51:42 +0000588//===----------------------------------------------------------------------===//
589// Load Store Instructions.
590//
591
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000592// Loads: reg/reg and reg/imm5
Dan Gohman8c5d6832010-02-27 23:47:46 +0000593let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000594multiclass thumb_ld_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
595 Operand AddrMode_r, Operand AddrMode_i,
596 AddrMode am, InstrItinClass itin_r,
597 InstrItinClass itin_i, string asm,
598 PatFrag opnode> {
Bill Wendling5ab38b52010-12-14 23:42:48 +0000599 def r : // reg/reg
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000600 T1pILdStEncode<reg_opc,
601 (outs tGPR:$Rt), (ins AddrMode_r:$addr),
602 am, itin_r, asm, "\t$Rt, $addr",
603 [(set tGPR:$Rt, (opnode AddrMode_r:$addr))]>;
Bill Wendling5ab38b52010-12-14 23:42:48 +0000604 def i : // reg/imm5
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000605 T1pILdStEncodeImm<imm_opc, 1 /* Load */,
606 (outs tGPR:$Rt), (ins AddrMode_i:$addr),
607 am, itin_i, asm, "\t$Rt, $addr",
608 [(set tGPR:$Rt, (opnode AddrMode_i:$addr))]>;
609}
610// Stores: reg/reg and reg/imm5
611multiclass thumb_st_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
612 Operand AddrMode_r, Operand AddrMode_i,
613 AddrMode am, InstrItinClass itin_r,
614 InstrItinClass itin_i, string asm,
615 PatFrag opnode> {
Bill Wendling5ab38b52010-12-14 23:42:48 +0000616 def r : // reg/reg
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000617 T1pILdStEncode<reg_opc,
618 (outs), (ins tGPR:$Rt, AddrMode_r:$addr),
619 am, itin_r, asm, "\t$Rt, $addr",
620 [(opnode tGPR:$Rt, AddrMode_r:$addr)]>;
Bill Wendling5ab38b52010-12-14 23:42:48 +0000621 def i : // reg/imm5
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000622 T1pILdStEncodeImm<imm_opc, 0 /* Store */,
623 (outs), (ins tGPR:$Rt, AddrMode_i:$addr),
624 am, itin_i, asm, "\t$Rt, $addr",
625 [(opnode tGPR:$Rt, AddrMode_i:$addr)]>;
626}
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000627
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000628// A8.6.57 & A8.6.60
629defm tLDR : thumb_ld_rr_ri_enc<0b100, 0b0110, t_addrmode_rrs4,
630 t_addrmode_is4, AddrModeT1_4,
631 IIC_iLoad_r, IIC_iLoad_i, "ldr",
632 UnOpFrag<(load node:$Src)>>;
Evan Cheng10043e22007-01-19 07:51:42 +0000633
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000634// A8.6.64 & A8.6.61
635defm tLDRB : thumb_ld_rr_ri_enc<0b110, 0b0111, t_addrmode_rrs1,
636 t_addrmode_is1, AddrModeT1_1,
637 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrb",
638 UnOpFrag<(zextloadi8 node:$Src)>>;
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000639
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000640// A8.6.76 & A8.6.73
641defm tLDRH : thumb_ld_rr_ri_enc<0b101, 0b1000, t_addrmode_rrs2,
642 t_addrmode_is2, AddrModeT1_2,
643 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrh",
644 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Chengc0b73662007-01-23 22:59:13 +0000645
Evan Cheng0794c6a2009-07-11 07:08:13 +0000646let AddedComplexity = 10 in
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000647def tLDRSB : // A8.6.80
Owen Anderson3157f2e2011-08-15 19:00:06 +0000648 T1pILdStEncode<0b011, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr),
Bill Wendlingc25545a2010-12-01 01:38:08 +0000649 AddrModeT1_1, IIC_iLoad_bh_r,
Owen Anderson3157f2e2011-08-15 19:00:06 +0000650 "ldrsb", "\t$Rt, $addr",
651 [(set tGPR:$Rt, (sextloadi8 t_addrmode_rr:$addr))]>;
Evan Chengc0b73662007-01-23 22:59:13 +0000652
Evan Cheng0794c6a2009-07-11 07:08:13 +0000653let AddedComplexity = 10 in
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000654def tLDRSH : // A8.6.84
Owen Anderson3157f2e2011-08-15 19:00:06 +0000655 T1pILdStEncode<0b111, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr),
Bill Wendlingc25545a2010-12-01 01:38:08 +0000656 AddrModeT1_2, IIC_iLoad_bh_r,
Owen Anderson3157f2e2011-08-15 19:00:06 +0000657 "ldrsh", "\t$Rt, $addr",
658 [(set tGPR:$Rt, (sextloadi16 t_addrmode_rr:$addr))]>;
Evan Chengc0b73662007-01-23 22:59:13 +0000659
Dan Gohman69cc2cb2008-12-03 18:15:48 +0000660let canFoldAsLoad = 1 in
Jim Grosbach49bcd6f2010-12-07 21:50:47 +0000661def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Bill Wendling6217ecd2010-12-15 23:31:24 +0000662 "ldr", "\t$Rt, $addr",
663 [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>,
Jim Grosbach49bcd6f2010-12-07 21:50:47 +0000664 T1LdStSP<{1,?,?}> {
665 bits<3> Rt;
666 bits<8> addr;
667 let Inst{10-8} = Rt;
668 let Inst{7-0} = addr;
669}
Evan Cheng1526ba52007-01-24 08:53:17 +0000670
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000671let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendling8a6449c2010-12-08 01:57:09 +0000672def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000673 "ldr", "\t$Rt, $addr",
Bill Wendling05632cb2010-11-30 23:54:45 +0000674 [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>,
675 T1Encoding<{0,1,0,0,1,?}> {
676 // A6.2 & A8.6.59
677 bits<3> Rt;
Bill Wendling8a6449c2010-12-08 01:57:09 +0000678 bits<8> addr;
Bill Wendling05632cb2010-11-30 23:54:45 +0000679 let Inst{10-8} = Rt;
Bill Wendling8a6449c2010-12-08 01:57:09 +0000680 let Inst{7-0} = addr;
Bill Wendling05632cb2010-11-30 23:54:45 +0000681}
Evan Chengee2763f2007-03-19 07:20:03 +0000682
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000683// A8.6.194 & A8.6.192
684defm tSTR : thumb_st_rr_ri_enc<0b000, 0b0110, t_addrmode_rrs4,
685 t_addrmode_is4, AddrModeT1_4,
686 IIC_iStore_r, IIC_iStore_i, "str",
687 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng10043e22007-01-19 07:51:42 +0000688
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000689// A8.6.197 & A8.6.195
690defm tSTRB : thumb_st_rr_ri_enc<0b010, 0b0111, t_addrmode_rrs1,
691 t_addrmode_is1, AddrModeT1_1,
692 IIC_iStore_bh_r, IIC_iStore_bh_i, "strb",
693 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Chengc0b73662007-01-23 22:59:13 +0000694
Bill Wendlingce4f87b2010-12-14 22:10:49 +0000695// A8.6.207 & A8.6.205
696defm tSTRH : thumb_st_rr_ri_enc<0b001, 0b1000, t_addrmode_rrs2,
Jim Grosbach7ef7ddd2011-06-13 22:54:22 +0000697 t_addrmode_is2, AddrModeT1_2,
698 IIC_iStore_bh_r, IIC_iStore_bh_i, "strh",
699 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000700
Evan Cheng10043e22007-01-19 07:51:42 +0000701
Jim Grosbach49bcd6f2010-12-07 21:50:47 +0000702def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i,
Bill Wendling092a7bd2010-12-14 03:36:38 +0000703 "str", "\t$Rt, $addr",
704 [(store tGPR:$Rt, t_addrmode_sp:$addr)]>,
Jim Grosbach49bcd6f2010-12-07 21:50:47 +0000705 T1LdStSP<{0,?,?}> {
706 bits<3> Rt;
707 bits<8> addr;
708 let Inst{10-8} = Rt;
709 let Inst{7-0} = addr;
710}
Evan Chengec13f8262007-02-07 00:06:56 +0000711
Evan Cheng10043e22007-01-19 07:51:42 +0000712//===----------------------------------------------------------------------===//
713// Load / store multiple Instructions.
714//
715
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000716// These require base address to be written back or one of the loaded regs.
Craig Topperc50d64b2014-11-26 00:46:26 +0000717let hasSideEffects = 0 in {
Bill Wendling705ec772010-11-13 10:57:02 +0000718
719let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Jim Grosbache364ad52011-08-23 17:41:15 +0000720def tLDMIA : T1I<(outs), (ins tGPR:$Rn, pred:$p, reglist:$regs, variable_ops),
721 IIC_iLoad_m, "ldm${p}\t$Rn, $regs", []>, T1Encoding<{1,1,0,0,1,?}> {
722 bits<3> Rn;
723 bits<8> regs;
724 let Inst{10-8} = Rn;
725 let Inst{7-0} = regs;
726}
Bill Wendling705ec772010-11-13 10:57:02 +0000727
Jim Grosbache364ad52011-08-23 17:41:15 +0000728// Writeback version is just a pseudo, as there's no encoding difference.
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000729// Writeback happens iff the base register is not in the destination register
Jim Grosbache364ad52011-08-23 17:41:15 +0000730// list.
731def tLDMIA_UPD :
732 InstTemplate<AddrModeNone, 0, IndexModeNone, Pseudo, GenericDomain,
733 "$Rn = $wb", IIC_iLoad_mu>,
734 PseudoInstExpansion<(tLDMIA tGPR:$Rn, pred:$p, reglist:$regs)> {
735 let Size = 2;
736 let OutOperandList = (outs GPR:$wb);
737 let InOperandList = (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops);
738 let Pattern = [];
739 let isCodeGenOnly = 1;
740 let isPseudo = 1;
741 list<Predicate> Predicates = [IsThumb];
742}
743
744// There is no non-writeback version of STM for Thumb.
Bill Wendling705ec772010-11-13 10:57:02 +0000745let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Jim Grosbach6ccd79f2011-08-24 18:19:42 +0000746def tSTMIA_UPD : Thumb1I<(outs GPR:$wb),
747 (ins tGPR:$Rn, pred:$p, reglist:$regs, variable_ops),
748 AddrModeNone, 2, IIC_iStore_mu,
749 "stm${p}\t$Rn!, $regs", "$Rn = $wb", []>,
Jim Grosbache364ad52011-08-23 17:41:15 +0000750 T1Encoding<{1,1,0,0,0,?}> {
751 bits<3> Rn;
752 bits<8> regs;
753 let Inst{10-8} = Rn;
754 let Inst{7-0} = regs;
755}
Owen Andersonb7456232011-05-11 17:00:48 +0000756
Craig Topperc50d64b2014-11-26 00:46:26 +0000757} // hasSideEffects
Evan Chengcc9ca352009-08-11 21:11:32 +0000758
Jim Grosbach90103cc2011-08-18 21:50:53 +0000759def : InstAlias<"ldm${p} $Rn!, $regs",
760 (tLDMIA tGPR:$Rn, pred:$p, reglist:$regs)>,
761 Requires<[IsThumb, IsThumb1Only]>;
762
Evan Cheng1b2b64f2009-10-01 08:22:27 +0000763let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling945b7762010-11-19 01:33:10 +0000764def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Cheng49d4c0b2010-10-06 06:27:31 +0000765 IIC_iPop,
Bill Wendling945b7762010-11-19 01:33:10 +0000766 "pop${p}\t$regs", []>,
767 T1Misc<{1,1,0,?,?,?,?}> {
768 bits<16> regs;
Bill Wendling945b7762010-11-19 01:33:10 +0000769 let Inst{8} = regs{15};
770 let Inst{7-0} = regs{7-0};
771}
Evan Chengcc9ca352009-08-11 21:11:32 +0000772
Evan Cheng1b2b64f2009-10-01 08:22:27 +0000773let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000774def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Cheng49d4c0b2010-10-06 06:27:31 +0000775 IIC_iStore_m,
Bill Wendlinge60fd5a2010-11-20 00:53:35 +0000776 "push${p}\t$regs", []>,
777 T1Misc<{0,1,0,?,?,?,?}> {
778 bits<16> regs;
779 let Inst{8} = regs{14};
780 let Inst{7-0} = regs{7-0};
781}
Evan Cheng10043e22007-01-19 07:51:42 +0000782
783//===----------------------------------------------------------------------===//
784// Arithmetic Instructions.
785//
786
Bill Wendling8ed14ae2010-12-01 02:28:08 +0000787// Helper classes for encoding T1pI patterns:
788class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
789 string opc, string asm, list<dag> pattern>
790 : T1pI<oops, iops, itin, opc, asm, pattern>,
791 T1DataProcessing<opA> {
792 bits<3> Rm;
793 bits<3> Rn;
794 let Inst{5-3} = Rm;
795 let Inst{2-0} = Rn;
796}
797class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin,
798 string opc, string asm, list<dag> pattern>
799 : T1pI<oops, iops, itin, opc, asm, pattern>,
800 T1Misc<opA> {
801 bits<3> Rm;
802 bits<3> Rd;
803 let Inst{5-3} = Rm;
804 let Inst{2-0} = Rd;
805}
806
Bill Wendling490240a2010-12-01 01:20:15 +0000807// Helper classes for encoding T1sI patterns:
808class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
809 string opc, string asm, list<dag> pattern>
810 : T1sI<oops, iops, itin, opc, asm, pattern>,
811 T1DataProcessing<opA> {
812 bits<3> Rd;
813 bits<3> Rn;
814 let Inst{5-3} = Rn;
815 let Inst{2-0} = Rd;
816}
817class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
818 string opc, string asm, list<dag> pattern>
819 : T1sI<oops, iops, itin, opc, asm, pattern>,
820 T1General<opA> {
821 bits<3> Rm;
822 bits<3> Rn;
823 bits<3> Rd;
824 let Inst{8-6} = Rm;
825 let Inst{5-3} = Rn;
826 let Inst{2-0} = Rd;
827}
828class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
829 string opc, string asm, list<dag> pattern>
830 : T1sI<oops, iops, itin, opc, asm, pattern>,
831 T1General<opA> {
832 bits<3> Rd;
833 bits<3> Rm;
834 let Inst{5-3} = Rm;
835 let Inst{2-0} = Rd;
836}
837
838// Helper classes for encoding T1sIt patterns:
Bill Wendling4915f562010-12-01 00:48:44 +0000839class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
840 string opc, string asm, list<dag> pattern>
841 : T1sIt<oops, iops, itin, opc, asm, pattern>,
842 T1DataProcessing<opA> {
Bill Wendling05632cb2010-11-30 23:54:45 +0000843 bits<3> Rdn;
844 bits<3> Rm;
Bill Wendling4915f562010-12-01 00:48:44 +0000845 let Inst{5-3} = Rm;
846 let Inst{2-0} = Rdn;
Bill Wendlingfe1de032010-11-20 01:00:29 +0000847}
Bill Wendling4915f562010-12-01 00:48:44 +0000848class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
849 string opc, string asm, list<dag> pattern>
850 : T1sIt<oops, iops, itin, opc, asm, pattern>,
851 T1General<opA> {
852 bits<3> Rdn;
853 bits<8> imm8;
854 let Inst{10-8} = Rdn;
855 let Inst{7-0} = imm8;
856}
857
858// Add with carry register
859let isCommutable = 1, Uses = [CPSR] in
860def tADC : // A8.6.2
861 T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
862 "adc", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000863 [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Chengf40b9002007-01-27 00:07:15 +0000864
David Goodwine85169c2009-06-25 22:49:55 +0000865// Add immediate
Bill Wendling490240a2010-12-01 01:20:15 +0000866def tADDi3 : // A8.6.4 T1
Jim Grosbache9ab47a2011-08-16 23:57:34 +0000867 T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3),
Jim Grosbach7ef7ddd2011-06-13 22:54:22 +0000868 IIC_iALUi,
Bill Wendling490240a2010-12-01 01:20:15 +0000869 "add", "\t$Rd, $Rm, $imm3",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000870 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]>,
871 Sched<[WriteALU]> {
Bill Wendlingfe1de032010-11-20 01:00:29 +0000872 bits<3> imm3;
873 let Inst{8-6} = imm3;
Bill Wendlingfe1de032010-11-20 01:00:29 +0000874}
Evan Cheng10043e22007-01-19 07:51:42 +0000875
Bill Wendling4915f562010-12-01 00:48:44 +0000876def tADDi8 : // A8.6.4 T2
Jim Grosbache9ab47a2011-08-16 23:57:34 +0000877 T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn),
878 (ins tGPR:$Rn, imm0_255:$imm8), IIC_iALUi,
Bill Wendling4915f562010-12-01 00:48:44 +0000879 "add", "\t$Rdn, $imm8",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000880 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>,
881 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000882
David Goodwine85169c2009-06-25 22:49:55 +0000883// Add register
Evan Chengcd4cdd12009-07-11 06:43:01 +0000884let isCommutable = 1 in
Bill Wendling490240a2010-12-01 01:20:15 +0000885def tADDrr : // A8.6.6 T1
886 T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
887 IIC_iALUr,
888 "add", "\t$Rd, $Rn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000889 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000890
Craig Topperc50d64b2014-11-26 00:46:26 +0000891let hasSideEffects = 0 in
Bill Wendling7c646b92010-12-01 01:32:02 +0000892def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr,
893 "add", "\t$Rdn, $Rm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000894 T1Special<{0,0,?,?}>, Sched<[WriteALU]> {
Bill Wendling284326b2010-11-20 01:18:47 +0000895 // A8.6.6 T2
Bill Wendling7c646b92010-12-01 01:32:02 +0000896 bits<4> Rdn;
897 bits<4> Rm;
898 let Inst{7} = Rdn{3};
899 let Inst{6-3} = Rm;
900 let Inst{2-0} = Rdn{2-0};
Bill Wendling284326b2010-11-20 01:18:47 +0000901}
Evan Cheng10043e22007-01-19 07:51:42 +0000902
Bill Wendling284326b2010-11-20 01:18:47 +0000903// AND register
Evan Chengcd4cdd12009-07-11 06:43:01 +0000904let isCommutable = 1 in
Bill Wendling4915f562010-12-01 00:48:44 +0000905def tAND : // A8.6.12
906 T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
907 IIC_iBITr,
908 "and", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000909 [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000910
David Goodwine85169c2009-06-25 22:49:55 +0000911// ASR immediate
Bill Wendling490240a2010-12-01 01:20:15 +0000912def tASRri : // A8.6.14
Owen Andersonc4030382011-08-08 20:42:17 +0000913 T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5),
Bill Wendling490240a2010-12-01 01:20:15 +0000914 IIC_iMOVsi,
915 "asr", "\t$Rd, $Rm, $imm5",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000916 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm_sr:$imm5)))]>,
917 Sched<[WriteALU]> {
Bill Wendling284326b2010-11-20 01:18:47 +0000918 bits<5> imm5;
919 let Inst{10-6} = imm5;
Bill Wendling284326b2010-11-20 01:18:47 +0000920}
Evan Cheng10043e22007-01-19 07:51:42 +0000921
David Goodwine85169c2009-06-25 22:49:55 +0000922// ASR register
Bill Wendling4915f562010-12-01 00:48:44 +0000923def tASRrr : // A8.6.15
924 T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
925 IIC_iMOVsr,
926 "asr", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000927 [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000928
David Goodwine85169c2009-06-25 22:49:55 +0000929// BIC register
Bill Wendling4915f562010-12-01 00:48:44 +0000930def tBIC : // A8.6.20
931 T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
932 IIC_iBITr,
933 "bic", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000934 [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>,
935 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000936
David Goodwine85169c2009-06-25 22:49:55 +0000937// CMN register
Gabor Greif22f69222010-09-14 22:00:50 +0000938let isCompare = 1, Defs = [CPSR] in {
Jim Grosbach267430f2010-01-22 00:08:13 +0000939//FIXME: Disable CMN, as CCodes are backwards from compare expectations
940// Compare-to-zero still works out, just not the relationals
Bill Wendling9c258942010-12-01 02:36:55 +0000941//def tCMN : // A8.6.33
942// T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs),
943// IIC_iCMPr,
944// "cmn", "\t$lhs, $rhs",
945// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>;
Bill Wendling8ed14ae2010-12-01 02:28:08 +0000946
947def tCMNz : // A8.6.33
948 T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm),
949 IIC_iCMPr,
950 "cmn", "\t$Rn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000951 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>, Sched<[WriteCMP]>;
Bill Wendling8ed14ae2010-12-01 02:28:08 +0000952
953} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +0000954
David Goodwine85169c2009-06-25 22:49:55 +0000955// CMP immediate
Gabor Greif22f69222010-09-14 22:00:50 +0000956let isCompare = 1, Defs = [CPSR] in {
Jim Grosbach4f240a12011-08-18 18:08:29 +0000957def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, imm0_255:$imm8), IIC_iCMPi,
Bill Wendlingc31de252010-11-20 22:52:33 +0000958 "cmp", "\t$Rn, $imm8",
959 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000960 T1General<{1,0,1,?,?}>, Sched<[WriteCMP]> {
Bill Wendlingc31de252010-11-20 22:52:33 +0000961 // A8.6.35
962 bits<3> Rn;
963 bits<8> imm8;
964 let Inst{10-8} = Rn;
965 let Inst{7-0} = imm8;
966}
967
David Goodwine85169c2009-06-25 22:49:55 +0000968// CMP register
Bill Wendling8ed14ae2010-12-01 02:28:08 +0000969def tCMPr : // A8.6.36 T1
970 T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm),
971 IIC_iCMPr,
972 "cmp", "\t$Rn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000973 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>, Sched<[WriteCMP]>;
Bill Wendling8ed14ae2010-12-01 02:28:08 +0000974
Bill Wendling775899e2010-11-29 00:18:15 +0000975def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
976 "cmp", "\t$Rn, $Rm", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000977 T1Special<{0,1,?,?}>, Sched<[WriteCMP]> {
Bill Wendling775899e2010-11-29 00:18:15 +0000978 // A8.6.36 T2
979 bits<4> Rm;
980 bits<4> Rn;
981 let Inst{7} = Rn{3};
982 let Inst{6-3} = Rm;
983 let Inst{2-0} = Rn{2-0};
984}
Bill Wendlingc31de252010-11-20 22:52:33 +0000985} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +0000986
Evan Cheng10043e22007-01-19 07:51:42 +0000987
David Goodwine85169c2009-06-25 22:49:55 +0000988// XOR register
Evan Chengcd4cdd12009-07-11 06:43:01 +0000989let isCommutable = 1 in
Bill Wendling4915f562010-12-01 00:48:44 +0000990def tEOR : // A8.6.45
991 T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
992 IIC_iBITr,
993 "eor", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +0000994 [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000995
David Goodwine85169c2009-06-25 22:49:55 +0000996// LSL immediate
Bill Wendling490240a2010-12-01 01:20:15 +0000997def tLSLri : // A8.6.88
Jim Grosbach5503c3a2011-08-19 19:29:25 +0000998 T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_31:$imm5),
Bill Wendling490240a2010-12-01 01:20:15 +0000999 IIC_iMOVsi,
1000 "lsl", "\t$Rd, $Rm, $imm5",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001001 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]>,
1002 Sched<[WriteALU]> {
Bill Wendling22db3132010-11-21 11:49:36 +00001003 bits<5> imm5;
1004 let Inst{10-6} = imm5;
Bill Wendling22db3132010-11-21 11:49:36 +00001005}
Evan Cheng10043e22007-01-19 07:51:42 +00001006
David Goodwine85169c2009-06-25 22:49:55 +00001007// LSL register
Bill Wendling4915f562010-12-01 00:48:44 +00001008def tLSLrr : // A8.6.89
1009 T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1010 IIC_iMOVsr,
1011 "lsl", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001012 [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001013
David Goodwine85169c2009-06-25 22:49:55 +00001014// LSR immediate
Bill Wendling490240a2010-12-01 01:20:15 +00001015def tLSRri : // A8.6.90
Owen Andersonc4030382011-08-08 20:42:17 +00001016 T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5),
Bill Wendling490240a2010-12-01 01:20:15 +00001017 IIC_iMOVsi,
1018 "lsr", "\t$Rd, $Rm, $imm5",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001019 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm_sr:$imm5)))]>,
1020 Sched<[WriteALU]> {
Bill Wendling22db3132010-11-21 11:49:36 +00001021 bits<5> imm5;
1022 let Inst{10-6} = imm5;
Bill Wendling22db3132010-11-21 11:49:36 +00001023}
Evan Cheng10043e22007-01-19 07:51:42 +00001024
David Goodwine85169c2009-06-25 22:49:55 +00001025// LSR register
Bill Wendling4915f562010-12-01 00:48:44 +00001026def tLSRrr : // A8.6.91
1027 T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1028 IIC_iMOVsr,
1029 "lsr", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001030 [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001031
Bill Wendling22db3132010-11-21 11:49:36 +00001032// Move register
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00001033let isMoveImm = 1 in
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001034def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins imm0_255:$imm8), IIC_iMOVi,
Bill Wendling22db3132010-11-21 11:49:36 +00001035 "mov", "\t$Rd, $imm8",
1036 [(set tGPR:$Rd, imm0_255:$imm8)]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001037 T1General<{1,0,0,?,?}>, Sched<[WriteALU]> {
Bill Wendling22db3132010-11-21 11:49:36 +00001038 // A8.6.96
1039 bits<3> Rd;
1040 bits<8> imm8;
1041 let Inst{10-8} = Rd;
1042 let Inst{7-0} = imm8;
1043}
Jim Grosbachf86cd372011-08-19 20:46:54 +00001044// Because we have an explicit tMOVSr below, we need an alias to handle
1045// the immediate "movs" form here. Blech.
Jim Grosbach6caa5572011-08-22 18:04:24 +00001046def : tInstAlias <"movs $Rdn, $imm",
1047 (tMOVi8 tGPR:$Rdn, CPSR, imm0_255:$imm, 14, 0)>;
Evan Cheng10043e22007-01-19 07:51:42 +00001048
Jim Grosbach4def7042011-07-01 17:14:11 +00001049// A7-73: MOV(2) - mov setting flag.
Evan Cheng10043e22007-01-19 07:51:42 +00001050
Craig Topperc50d64b2014-11-26 00:46:26 +00001051let hasSideEffects = 0 in {
Jim Grosbache9cc9012011-06-30 23:38:17 +00001052def tMOVr : Thumb1pI<(outs GPR:$Rd), (ins GPR:$Rm), AddrModeNone,
Owen Anderson651b2302011-07-13 23:22:26 +00001053 2, IIC_iMOVr,
Jim Grosbachb98ab912011-06-30 22:10:46 +00001054 "mov", "\t$Rd, $Rm", "", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001055 T1Special<{1,0,?,?}>, Sched<[WriteALU]> {
Bill Wendling4d8ff862010-12-03 01:55:47 +00001056 // A8.6.97
1057 bits<4> Rd;
1058 bits<4> Rm;
Jim Grosbache9cc9012011-06-30 23:38:17 +00001059 let Inst{7} = Rd{3};
1060 let Inst{6-3} = Rm;
Bill Wendling4d8ff862010-12-03 01:55:47 +00001061 let Inst{2-0} = Rd{2-0};
1062}
Evan Chengcd4cdd12009-07-11 06:43:01 +00001063let Defs = [CPSR] in
Bill Wendling4d8ff862010-12-03 01:55:47 +00001064def tMOVSr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001065 "movs\t$Rd, $Rm", []>, Encoding16, Sched<[WriteALU]> {
Bill Wendling4d8ff862010-12-03 01:55:47 +00001066 // A8.6.97
1067 bits<3> Rd;
1068 bits<3> Rm;
Johnny Chenc28e6292009-12-15 17:24:14 +00001069 let Inst{15-6} = 0b0000000000;
Bill Wendling4d8ff862010-12-03 01:55:47 +00001070 let Inst{5-3} = Rm;
1071 let Inst{2-0} = Rd;
Johnny Chenc28e6292009-12-15 17:24:14 +00001072}
Craig Topperc50d64b2014-11-26 00:46:26 +00001073} // hasSideEffects
Evan Cheng10043e22007-01-19 07:51:42 +00001074
Bill Wendling9c258942010-12-01 02:36:55 +00001075// Multiply register
Jim Grosbachbfeb4f72011-08-22 23:25:48 +00001076let isCommutable = 1 in
Bill Wendling4915f562010-12-01 00:48:44 +00001077def tMUL : // A8.6.105 T1
Jim Grosbach8e048492011-08-19 22:07:46 +00001078 Thumb1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), AddrModeNone, 2,
1079 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm", "$Rm = $Rd",
1080 [(set tGPR:$Rd, (mul tGPR:$Rn, tGPR:$Rm))]>,
1081 T1DataProcessing<0b1101> {
1082 bits<3> Rd;
1083 bits<3> Rn;
1084 let Inst{5-3} = Rn;
1085 let Inst{2-0} = Rd;
1086 let AsmMatchConverter = "cvtThumbMultiply";
1087}
1088
Jim Grosbach6caa5572011-08-22 18:04:24 +00001089def :tInstAlias<"mul${s}${p} $Rdm, $Rn", (tMUL tGPR:$Rdm, s_cc_out:$s, tGPR:$Rn,
1090 pred:$p)>;
Evan Cheng10043e22007-01-19 07:51:42 +00001091
Bill Wendling490240a2010-12-01 01:20:15 +00001092// Move inverse register
1093def tMVN : // A8.6.107
1094 T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr,
1095 "mvn", "\t$Rd, $Rn",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001096 [(set tGPR:$Rd, (not tGPR:$Rn))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001097
Bill Wendling22db3132010-11-21 11:49:36 +00001098// Bitwise or register
Evan Chengcd4cdd12009-07-11 06:43:01 +00001099let isCommutable = 1 in
Bill Wendling4915f562010-12-01 00:48:44 +00001100def tORR : // A8.6.114
1101 T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1102 IIC_iBITr,
1103 "orr", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001104 [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001105
Bill Wendling22db3132010-11-21 11:49:36 +00001106// Swaps
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001107def tREV : // A8.6.134
1108 T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1109 IIC_iUNAr,
1110 "rev", "\t$Rd, $Rm",
1111 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001112 Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001113
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001114def tREV16 : // A8.6.135
1115 T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1116 IIC_iUNAr,
1117 "rev16", "\t$Rd, $Rm",
Evan Cheng4c0bd962011-06-21 06:01:08 +00001118 [(set tGPR:$Rd, (rotr (bswap tGPR:$Rm), (i32 16)))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001119 Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001120
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001121def tREVSH : // A8.6.136
1122 T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1123 IIC_iUNAr,
1124 "revsh", "\t$Rd, $Rm",
Evan Cheng4c0bd962011-06-21 06:01:08 +00001125 [(set tGPR:$Rd, (sra (bswap tGPR:$Rm), (i32 16)))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001126 Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>;
Evan Chengcd4cdd12009-07-11 06:43:01 +00001127
Bill Wendling4915f562010-12-01 00:48:44 +00001128// Rotate right register
1129def tROR : // A8.6.139
1130 T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1131 IIC_iMOVsr,
1132 "ror", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001133 [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>,
1134 Sched<[WriteALU]>;
Evan Chengcd4cdd12009-07-11 06:43:01 +00001135
Bill Wendling4915f562010-12-01 00:48:44 +00001136// Negate register
Bill Wendling490240a2010-12-01 01:20:15 +00001137def tRSB : // A8.6.141
1138 T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn),
1139 IIC_iALUi,
1140 "rsb", "\t$Rd, $Rn, #0",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001141 [(set tGPR:$Rd, (ineg tGPR:$Rn))]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001142
David Goodwine85169c2009-06-25 22:49:55 +00001143// Subtract with carry register
Evan Chengcd4cdd12009-07-11 06:43:01 +00001144let Uses = [CPSR] in
Bill Wendling4915f562010-12-01 00:48:44 +00001145def tSBC : // A8.6.151
1146 T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1147 IIC_iALUr,
1148 "sbc", "\t$Rdn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001149 [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>,
1150 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001151
David Goodwine85169c2009-06-25 22:49:55 +00001152// Subtract immediate
Bill Wendling490240a2010-12-01 01:20:15 +00001153def tSUBi3 : // A8.6.210 T1
Jim Grosbachd0c435c2011-09-16 22:58:42 +00001154 T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3),
Bill Wendling490240a2010-12-01 01:20:15 +00001155 IIC_iALUi,
1156 "sub", "\t$Rd, $Rm, $imm3",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001157 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]>,
1158 Sched<[WriteALU]> {
Bill Wendlingccba1a82010-11-29 01:00:43 +00001159 bits<3> imm3;
Bill Wendlingccba1a82010-11-29 01:00:43 +00001160 let Inst{8-6} = imm3;
Bill Wendlingccba1a82010-11-29 01:00:43 +00001161}
Jim Grosbach669f1d02009-03-27 23:06:27 +00001162
Bill Wendling4915f562010-12-01 00:48:44 +00001163def tSUBi8 : // A8.6.210 T2
Jim Grosbachd0c435c2011-09-16 22:58:42 +00001164 T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn),
1165 (ins tGPR:$Rn, imm0_255:$imm8), IIC_iALUi,
Bill Wendling4915f562010-12-01 00:48:44 +00001166 "sub", "\t$Rdn, $imm8",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001167 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>,
1168 Sched<[WriteALU]>;
Jim Grosbach669f1d02009-03-27 23:06:27 +00001169
Bill Wendling490240a2010-12-01 01:20:15 +00001170// Subtract register
1171def tSUBrr : // A8.6.212
1172 T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
1173 IIC_iALUr,
1174 "sub", "\t$Rd, $Rn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001175 [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>,
1176 Sched<[WriteALU]>;
David Goodwine85169c2009-06-25 22:49:55 +00001177
Bill Wendling490240a2010-12-01 01:20:15 +00001178// Sign-extend byte
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001179def tSXTB : // A8.6.222
1180 T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1181 IIC_iUNAr,
1182 "sxtb", "\t$Rd, $Rm",
1183 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001184 Requires<[IsThumb, IsThumb1Only, HasV6]>,
1185 Sched<[WriteALU]>;
David Goodwine85169c2009-06-25 22:49:55 +00001186
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001187// Sign-extend short
1188def tSXTH : // A8.6.224
1189 T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1190 IIC_iUNAr,
1191 "sxth", "\t$Rd, $Rm",
1192 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001193 Requires<[IsThumb, IsThumb1Only, HasV6]>,
1194 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001195
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001196// Test
Gabor Greif2afac8e2010-09-14 20:47:43 +00001197let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001198def tTST : // A8.6.230
1199 T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr,
1200 "tst", "\t$Rn, $Rm",
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001201 [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>,
1202 Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001203
Saleem Abdulrasool27351f22014-05-14 03:47:39 +00001204// A8.8.247 UDF - Undefined (Encoding T1)
Saleem Abdulrasool2bd12622014-05-22 04:46:46 +00001205def tUDF : TI<(outs), (ins imm0_255:$imm8), IIC_Br, "udf\t$imm8",
1206 [(int_arm_undefined imm0_255:$imm8)]>, Encoding16 {
Saleem Abdulrasool27351f22014-05-14 03:47:39 +00001207 bits<8> imm8;
1208 let Inst{15-12} = 0b1101;
1209 let Inst{11-8} = 0b1110;
1210 let Inst{7-0} = imm8;
1211}
1212
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001213// Zero-extend byte
1214def tUXTB : // A8.6.262
1215 T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1216 IIC_iUNAr,
1217 "uxtb", "\t$Rd, $Rm",
1218 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001219 Requires<[IsThumb, IsThumb1Only, HasV6]>,
1220 Sched<[WriteALU]>;
David Goodwine85169c2009-06-25 22:49:55 +00001221
Bill Wendling8ed14ae2010-12-01 02:28:08 +00001222// Zero-extend short
1223def tUXTH : // A8.6.264
1224 T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1225 IIC_iUNAr,
1226 "uxth", "\t$Rd, $Rm",
1227 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001228 Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001229
Jim Grosbach3e2cad32010-02-16 21:23:02 +00001230// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman453d64c2009-10-29 18:10:34 +00001231// Expanded after instruction selection into a branch sequence.
1232let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Chengbb2af352009-08-12 05:17:19 +00001233 def tMOVCCr_pseudo :
Tim Northover42180442013-08-22 09:57:11 +00001234 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, cmovpred:$p),
1235 NoItinerary,
1236 [(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, cmovpred:$p))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001237
1238// tLEApcrel - Load a pc-relative address into a register without offending the
1239// assembler.
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001240
1241def tADR : T1I<(outs tGPR:$Rd), (ins t_adrlabel:$addr, pred:$p),
Jim Grosbache2a04042011-08-17 20:37:40 +00001242 IIC_iALUi, "adr{$p}\t$Rd, $addr", []>,
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001243 T1Encoding<{1,0,1,0,0,?}>, Sched<[WriteALU]> {
Bill Wendling85a8a722010-11-30 00:18:30 +00001244 bits<3> Rd;
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001245 bits<8> addr;
Bill Wendling85a8a722010-11-30 00:18:30 +00001246 let Inst{10-8} = Rd;
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001247 let Inst{7-0} = addr;
Owen Andersone0152a72011-08-09 20:55:18 +00001248 let DecoderMethod = "DecodeThumbAddSpecialReg";
Bill Wendling85a8a722010-11-30 00:18:30 +00001249}
Evan Cheng10043e22007-01-19 07:51:42 +00001250
Craig Topperc50d64b2014-11-26 00:46:26 +00001251let hasSideEffects = 0, isReMaterializable = 1 in
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001252def tLEApcrel : tPseudoInst<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p),
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001253 2, IIC_iALUi, []>, Sched<[WriteALU]>;
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001254
Jakob Stoklund Olesen74352492012-08-24 22:46:55 +00001255let hasSideEffects = 1 in
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001256def tLEApcrelJT : tPseudoInst<(outs tGPR:$Rd),
1257 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Arnold Schwaighofer654649d2013-06-06 17:03:13 +00001258 2, IIC_iALUi, []>, Sched<[WriteALU]>;
Evan Cheng0701c5a2007-01-27 02:29:45 +00001259
Evan Cheng10043e22007-01-19 07:51:42 +00001260//===----------------------------------------------------------------------===//
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001261// TLS Instructions
1262//
1263
1264// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbache4750ef2011-06-30 19:38:01 +00001265// This is a pseudo inst so that we can get the encoding right,
1266// complete with fixup for the aeabi_read_tp function.
1267let isCall = 1, Defs = [R0, R12, LR, CPSR], Uses = [SP] in
Owen Anderson651b2302011-07-13 23:22:26 +00001268def tTPsoft : tPseudoInst<(outs), (ins), 4, IIC_Br,
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +00001269 [(set R0, ARMthread_pointer)]>,
1270 Sched<[WriteBr]>;
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001271
Bill Wendling9c258942010-12-01 02:36:55 +00001272//===----------------------------------------------------------------------===//
Jim Grosbach36d4dec2009-12-01 18:10:36 +00001273// SJLJ Exception handling intrinsics
Owen Andersonb7456232011-05-11 17:00:48 +00001274//
Bill Wendling9c258942010-12-01 02:36:55 +00001275
1276// eh_sjlj_setjmp() is an instruction sequence to store the return address and
1277// save #0 in R0 for the non-longjmp case. Since by its nature we may be coming
1278// from some other function to get here, and we're using the stack frame for the
1279// containing function to save/restore registers, we can't keep anything live in
1280// regs across the eh_sjlj_setjmp(), else it will almost certainly have been
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001281// tromped upon when we get here from a longjmp(). We force everything out of
Bill Wendling9c258942010-12-01 02:36:55 +00001282// registers except for our own input by listing the relevant registers in
1283// Defs. By doing so, we also cause the prologue/epilogue code to actively
1284// preserve all of the callee-saved resgisters, which is exactly what we want.
1285// $val is a scratch register for our use.
Andrew Trick410172b2011-06-07 00:08:49 +00001286let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12, CPSR ],
Bill Wendlingaa9047d2011-10-17 22:26:23 +00001287 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
1288 usesCustomInserter = 1 in
Bill Wendlingddce9f32010-11-30 00:50:22 +00001289def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
Owen Anderson651b2302011-07-13 23:22:26 +00001290 AddrModeNone, 0, NoItinerary, "","",
Bill Wendlingddce9f32010-11-30 00:50:22 +00001291 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbachbd9485d2010-05-22 01:06:18 +00001292
Evan Cheng68132d82011-12-20 18:26:50 +00001293// FIXME: Non-IOS version(s)
Chris Lattner9492c172010-10-31 19:15:18 +00001294let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Bill Wendlingddce9f32010-11-30 00:50:22 +00001295 Defs = [ R7, LR, SP ] in
Jim Grosbachbd9485d2010-05-22 01:06:18 +00001296def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
Owen Anderson651b2302011-07-13 23:22:26 +00001297 AddrModeNone, 0, IndexModeNone,
Bill Wendlingddce9f32010-11-30 00:50:22 +00001298 Pseudo, NoItinerary, "", "",
1299 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
Tim Northovere2c33712014-12-11 18:49:37 +00001300 Requires<[IsThumb]>;
Jim Grosbachbd9485d2010-05-22 01:06:18 +00001301
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001302//===----------------------------------------------------------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +00001303// Non-Instruction Patterns
1304//
1305
Jim Grosbach327cf8e2010-12-07 20:41:06 +00001306// Comparisons
1307def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8),
1308 (tCMPi8 tGPR:$Rn, imm0_255:$imm8)>;
1309def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm),
1310 (tCMPr tGPR:$Rn, tGPR:$Rm)>;
1311
Evan Cheng61671c82009-07-10 02:09:04 +00001312// Add with carry
David Goodwine5b969f2009-07-27 19:59:26 +00001313def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1314 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1315def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng01de9852009-08-20 17:01:04 +00001316 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwine5b969f2009-07-27 19:59:26 +00001317def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1318 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng61671c82009-07-10 02:09:04 +00001319
1320// Subtract with carry
David Goodwine5b969f2009-07-27 19:59:26 +00001321def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1322 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1323def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1324 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1325def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1326 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng61671c82009-07-10 02:09:04 +00001327
Louis Gerbargefdcf232014-05-12 19:53:52 +00001328// Bswap 16 with load/store
1329def : T1Pat<(srl (bswap (extloadi16 t_addrmode_rrs2:$addr)), (i32 16)),
1330 (tREV16 (tLDRHr t_addrmode_rrs2:$addr))>;
1331def : T1Pat<(srl (bswap (extloadi16 t_addrmode_is2:$addr)), (i32 16)),
1332 (tREV16 (tLDRHi t_addrmode_is2:$addr))>;
1333def : T1Pat<(truncstorei16 (srl (bswap tGPR:$Rn), (i32 16)),
1334 t_addrmode_rrs2:$addr),
1335 (tSTRHr (tREV16 tGPR:$Rn), t_addrmode_rrs2:$addr)>;
1336def : T1Pat<(truncstorei16 (srl (bswap tGPR:$Rn), (i32 16)),
1337 t_addrmode_is2:$addr),
1338 (tSTRHi(tREV16 tGPR:$Rn), t_addrmode_is2:$addr)>;
1339
Tim Northoverdfe2156c2013-11-25 14:40:57 +00001340// ConstantPool
David Goodwine5b969f2009-07-27 19:59:26 +00001341def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Cheng10043e22007-01-19 07:51:42 +00001342
Tim Northover72360d22013-12-02 10:35:41 +00001343// GlobalAddress
Tim Northover1328c1a2014-01-13 14:19:17 +00001344def tLDRLIT_ga_pcrel : PseudoInst<(outs tGPR:$dst), (ins i32imm:$addr),
Tim Northover72360d22013-12-02 10:35:41 +00001345 IIC_iLoadiALU,
Tim Northover1328c1a2014-01-13 14:19:17 +00001346 [(set tGPR:$dst,
Tim Northover72360d22013-12-02 10:35:41 +00001347 (ARMWrapperPIC tglobaladdr:$addr))]>,
1348 Requires<[IsThumb, DontUseMovt]>;
1349
Tim Northover1328c1a2014-01-13 14:19:17 +00001350def tLDRLIT_ga_abs : PseudoInst<(outs tGPR:$dst), (ins i32imm:$src),
1351 IIC_iLoad_i,
1352 [(set tGPR:$dst,
Tim Northover72360d22013-12-02 10:35:41 +00001353 (ARMWrapper tglobaladdr:$src))]>,
1354 Requires<[IsThumb, DontUseMovt]>;
1355
1356
Evan Cheng0701c5a2007-01-27 02:29:45 +00001357// JumpTable
David Goodwine5b969f2009-07-27 19:59:26 +00001358def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1359 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Cheng0701c5a2007-01-27 02:29:45 +00001360
Evan Cheng10043e22007-01-19 07:51:42 +00001361// Direct calls
Evan Cheng175bd142009-07-29 21:26:42 +00001362def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Jakob Stoklund Olesen6a2e99a2012-04-06 00:04:58 +00001363 Requires<[IsThumb]>;
Evan Cheng175bd142009-07-29 21:26:42 +00001364
1365def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Tim Northover2a417b92014-08-06 11:13:14 +00001366 Requires<[IsThumb, HasV5T, IsNotMClass]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001367
1368// Indirect calls to ARM routines
Evan Cheng6ab54fd2009-08-01 00:16:10 +00001369def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
Jakob Stoklund Olesen6a2e99a2012-04-06 00:04:58 +00001370 Requires<[IsThumb, HasV5T]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001371
1372// zextload i1 -> zextload i8
Bill Wendling092a7bd2010-12-14 03:36:38 +00001373def : T1Pat<(zextloadi1 t_addrmode_rrs1:$addr),
1374 (tLDRBr t_addrmode_rrs1:$addr)>;
1375def : T1Pat<(zextloadi1 t_addrmode_is1:$addr),
1376 (tLDRBi t_addrmode_is1:$addr)>;
Jim Grosbach669f1d02009-03-27 23:06:27 +00001377
Renato Golinb9887ef2015-02-25 14:41:06 +00001378// extload from the stack -> word load from the stack, as it avoids having to
1379// materialize the base in a separate register. This only works when a word
1380// load puts the byte/halfword value in the same place in the register that the
1381// byte/halfword load would, i.e. when little-endian.
1382def : T1Pat<(extloadi1 t_addrmode_sp:$addr), (tLDRspi t_addrmode_sp:$addr)>,
1383 Requires<[IsThumb, IsThumb1Only, IsLE]>;
1384def : T1Pat<(extloadi8 t_addrmode_sp:$addr), (tLDRspi t_addrmode_sp:$addr)>,
1385 Requires<[IsThumb, IsThumb1Only, IsLE]>;
1386def : T1Pat<(extloadi16 t_addrmode_sp:$addr), (tLDRspi t_addrmode_sp:$addr)>,
1387 Requires<[IsThumb, IsThumb1Only, IsLE]>;
1388
Evan Chengd02d75c2007-01-26 19:13:16 +00001389// extload -> zextload
Bill Wendling092a7bd2010-12-14 03:36:38 +00001390def : T1Pat<(extloadi1 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1391def : T1Pat<(extloadi1 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1392def : T1Pat<(extloadi8 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1393def : T1Pat<(extloadi8 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1394def : T1Pat<(extloadi16 t_addrmode_rrs2:$addr), (tLDRHr t_addrmode_rrs2:$addr)>;
1395def : T1Pat<(extloadi16 t_addrmode_is2:$addr), (tLDRHi t_addrmode_is2:$addr)>;
Evan Chengd02d75c2007-01-26 19:13:16 +00001396
Evan Cheng6da267d2009-08-28 00:31:43 +00001397// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng0794c6a2009-07-11 07:08:13 +00001398// ldr{b|h} + sxt{b|h} instead.
Bill Wendling1171e9e2010-12-15 00:58:57 +00001399def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1400 (tSXTB (tLDRBi t_addrmode_is1:$addr))>,
1401 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendling092a7bd2010-12-14 03:36:38 +00001402def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1403 (tSXTB (tLDRBr t_addrmode_rrs1:$addr))>,
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001404 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendling1171e9e2010-12-15 00:58:57 +00001405def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1406 (tSXTH (tLDRHi t_addrmode_is2:$addr))>,
1407 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendling092a7bd2010-12-14 03:36:38 +00001408def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1409 (tSXTH (tLDRHr t_addrmode_rrs2:$addr))>,
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001410 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng0794c6a2009-07-11 07:08:13 +00001411
Bill Wendling092a7bd2010-12-14 03:36:38 +00001412def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1413 (tASRri (tLSLri (tLDRBr t_addrmode_rrs1:$addr), 24), 24)>;
Bill Wendling1171e9e2010-12-15 00:58:57 +00001414def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1415 (tASRri (tLSLri (tLDRBi t_addrmode_is1:$addr), 24), 24)>;
1416def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1417 (tASRri (tLSLri (tLDRHr t_addrmode_rrs2:$addr), 16), 16)>;
1418def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1419 (tASRri (tLSLri (tLDRHi t_addrmode_is2:$addr), 16), 16)>;
Evan Cheng0794c6a2009-07-11 07:08:13 +00001420
Eli Friedmanba912e02011-09-15 22:18:49 +00001421def : T1Pat<(atomic_load_8 t_addrmode_is1:$src),
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00001422 (tLDRBi t_addrmode_is1:$src)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001423def : T1Pat<(atomic_load_8 t_addrmode_rrs1:$src),
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00001424 (tLDRBr t_addrmode_rrs1:$src)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001425def : T1Pat<(atomic_load_16 t_addrmode_is2:$src),
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00001426 (tLDRHi t_addrmode_is2:$src)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001427def : T1Pat<(atomic_load_16 t_addrmode_rrs2:$src),
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00001428 (tLDRHr t_addrmode_rrs2:$src)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001429def : T1Pat<(atomic_load_32 t_addrmode_is4:$src),
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00001430 (tLDRi t_addrmode_is4:$src)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001431def : T1Pat<(atomic_load_32 t_addrmode_rrs4:$src),
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +00001432 (tLDRr t_addrmode_rrs4:$src)>;
Eli Friedmanba912e02011-09-15 22:18:49 +00001433def : T1Pat<(atomic_store_8 t_addrmode_is1:$ptr, tGPR:$val),
1434 (tSTRBi tGPR:$val, t_addrmode_is1:$ptr)>;
1435def : T1Pat<(atomic_store_8 t_addrmode_rrs1:$ptr, tGPR:$val),
1436 (tSTRBr tGPR:$val, t_addrmode_rrs1:$ptr)>;
1437def : T1Pat<(atomic_store_16 t_addrmode_is2:$ptr, tGPR:$val),
1438 (tSTRHi tGPR:$val, t_addrmode_is2:$ptr)>;
1439def : T1Pat<(atomic_store_16 t_addrmode_rrs2:$ptr, tGPR:$val),
1440 (tSTRHr tGPR:$val, t_addrmode_rrs2:$ptr)>;
1441def : T1Pat<(atomic_store_32 t_addrmode_is4:$ptr, tGPR:$val),
1442 (tSTRi tGPR:$val, t_addrmode_is4:$ptr)>;
1443def : T1Pat<(atomic_store_32 t_addrmode_rrs4:$ptr, tGPR:$val),
1444 (tSTRr tGPR:$val, t_addrmode_rrs4:$ptr)>;
1445
Evan Cheng10043e22007-01-19 07:51:42 +00001446// Large immediate handling.
1447
1448// Two piece imms.
Evan Chengeab9ca72009-06-27 02:26:13 +00001449def : T1Pat<(i32 thumb_immshifted:$src),
1450 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1451 (thumb_immshifted_shamt imm:$src))>;
Evan Cheng10043e22007-01-19 07:51:42 +00001452
Evan Chengeab9ca72009-06-27 02:26:13 +00001453def : T1Pat<(i32 imm0_255_comp:$src),
1454 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Cheng207b2462009-11-06 23:52:48 +00001455
1456// Pseudo instruction that combines ldr from constpool and add pc. This should
1457// be expanded into two instructions late to allow if-conversion and
1458// scheduling.
1459let isReMaterializable = 1 in
1460def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Bill Wendling9c258942010-12-01 02:36:55 +00001461 NoItinerary,
Evan Cheng207b2462009-11-06 23:52:48 +00001462 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1463 imm:$cp))]>,
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001464 Requires<[IsThumb, IsThumb1Only]>;
Jim Grosbach95dee402011-07-08 17:40:42 +00001465
1466// Pseudo-instruction for merged POP and return.
1467// FIXME: remove when we have a way to marking a MI with these properties.
1468let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1469 hasExtraDefRegAllocReq = 1 in
1470def tPOP_RET : tPseudoExpand<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Owen Anderson651b2302011-07-13 23:22:26 +00001471 2, IIC_iPop_Br, [],
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +00001472 (tPOP pred:$p, reglist:$regs)>, Sched<[WriteBrL]>;
Jim Grosbach95dee402011-07-08 17:40:42 +00001473
Jim Grosbach59a3ab62011-07-08 22:25:23 +00001474// Indirect branch using "mov pc, $Rm"
1475let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Jim Grosbach39c67b52011-07-08 22:33:49 +00001476 def tBRIND : tPseudoExpand<(outs), (ins GPR:$Rm, pred:$p),
Owen Anderson651b2302011-07-13 23:22:26 +00001477 2, IIC_Br, [(brind GPR:$Rm)],
Arnold Schwaighoferf1395b62013-06-06 18:51:01 +00001478 (tMOVr PC, GPR:$Rm, pred:$p)>, Sched<[WriteBr]>;
Jim Grosbach59a3ab62011-07-08 22:25:23 +00001479}
Jim Grosbach25977222011-08-19 23:24:36 +00001480
1481
1482// In Thumb1, "nop" is encoded as a "mov r8, r8". Technically, the bf00
1483// encoding is available on ARMv6K, but we don't differentiate that finely.
1484def : InstAlias<"nop", (tMOVr R8, R8, 14, 0)>,Requires<[IsThumb, IsThumb1Only]>;
Jim Grosbach08a47802011-09-20 00:10:37 +00001485
1486
1487// For round-trip assembly/disassembly, we have to handle a CPS instruction
1488// without any iflags. That's not, strictly speaking, valid syntax, but it's
Benjamin Kramerbde91762012-06-02 10:20:22 +00001489// a useful extension and assembles to defined behaviour (the insn does
Jim Grosbach08a47802011-09-20 00:10:37 +00001490// nothing).
1491def : tInstAlias<"cps$imod", (tCPS imod_op:$imod, 0)>;
1492def : tInstAlias<"cps$imod", (tCPS imod_op:$imod, 0)>;
Jim Grosbach561e4e12011-12-13 20:23:22 +00001493
1494// "neg" is and alias for "rsb rd, rn, #0"
1495def : tInstAlias<"neg${s}${p} $Rd, $Rm",
1496 (tRSB tGPR:$Rd, s_cc_out:$s, tGPR:$Rm, pred:$p)>;
1497
Jim Grosbachad66de12012-04-11 00:15:16 +00001498
1499// Implied destination operand forms for shifts.
1500def : tInstAlias<"lsl${s}${p} $Rdm, $imm",
1501 (tLSLri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm0_31:$imm, pred:$p)>;
1502def : tInstAlias<"lsr${s}${p} $Rdm, $imm",
1503 (tLSRri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm_sr:$imm, pred:$p)>;
1504def : tInstAlias<"asr${s}${p} $Rdm, $imm",
1505 (tASRri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm_sr:$imm, pred:$p)>;