blob: 9f3df2b1d435f2259bf1cd3152869127379e161c [file] [log] [blame]
Valery Pykhtin355103f2016-09-23 09:08:07 +00001//===-- VOP2Instructions.td - Vector Instruction Defintions ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11// VOP2 Classes
12//===----------------------------------------------------------------------===//
13
14class VOP2e <bits<6> op, VOPProfile P> : Enc32 {
15 bits<8> vdst;
16 bits<9> src0;
17 bits<8> src1;
18
19 let Inst{8-0} = !if(P.HasSrc0, src0, 0);
20 let Inst{16-9} = !if(P.HasSrc1, src1, 0);
21 let Inst{24-17} = !if(P.EmitDst, vdst, 0);
22 let Inst{30-25} = op;
23 let Inst{31} = 0x0; //encoding
24}
25
26class VOP2_MADKe <bits<6> op, VOPProfile P> : Enc64 {
27 bits<8> vdst;
28 bits<9> src0;
29 bits<8> src1;
30 bits<32> imm;
31
32 let Inst{8-0} = !if(P.HasSrc0, src0, 0);
33 let Inst{16-9} = !if(P.HasSrc1, src1, 0);
34 let Inst{24-17} = !if(P.EmitDst, vdst, 0);
35 let Inst{30-25} = op;
36 let Inst{31} = 0x0; // encoding
37 let Inst{63-32} = imm;
38}
39
Sam Koltona568e3d2016-12-22 12:57:41 +000040class VOP2_SDWAe <bits<6> op, VOPProfile P> : VOP_SDWAe <P> {
41 bits<8> vdst;
42 bits<8> src1;
Matt Arsenaultb4493e92017-02-10 02:42:31 +000043
Sam Koltona568e3d2016-12-22 12:57:41 +000044 let Inst{8-0} = 0xf9; // sdwa
45 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
46 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
47 let Inst{30-25} = op;
48 let Inst{31} = 0x0; // encoding
49}
50
Sam Koltonf7659d712017-05-23 10:08:55 +000051class VOP2_SDWA9Ae <bits<6> op, VOPProfile P> : VOP_SDWA9Ae <P> {
52 bits<8> vdst;
53 bits<9> src1;
54
55 let Inst{8-0} = 0xf9; // sdwa
56 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
57 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
58 let Inst{30-25} = op;
59 let Inst{31} = 0x0; // encoding
60 let Inst{63} = !if(P.HasSrc1, src1{8}, 0); // src1_sgpr
61}
62
Valery Pykhtin355103f2016-09-23 09:08:07 +000063class VOP2_Pseudo <string opName, VOPProfile P, list<dag> pattern=[], string suffix = "_e32"> :
64 InstSI <P.Outs32, P.Ins32, "", pattern>,
65 VOP <opName>,
66 SIMCInstr <opName#suffix, SIEncodingFamily.NONE>,
67 MnemonicAlias<opName#suffix, opName> {
68
69 let isPseudo = 1;
70 let isCodeGenOnly = 1;
71 let UseNamedOperandTable = 1;
72
73 string Mnemonic = opName;
74 string AsmOperands = P.Asm32;
75
76 let Size = 4;
77 let mayLoad = 0;
78 let mayStore = 0;
79 let hasSideEffects = 0;
80 let SubtargetPredicate = isGCN;
81
82 let VOP2 = 1;
83 let VALU = 1;
84 let Uses = [EXEC];
85
86 let AsmVariantName = AMDGPUAsmVariants.Default;
87
88 VOPProfile Pfl = P;
89}
90
91class VOP2_Real <VOP2_Pseudo ps, int EncodingFamily> :
92 InstSI <ps.OutOperandList, ps.InOperandList, ps.Mnemonic # ps.AsmOperands, []>,
93 SIMCInstr <ps.PseudoInstr, EncodingFamily> {
94
95 let isPseudo = 0;
96 let isCodeGenOnly = 0;
97
Sam Koltona6792a32016-12-22 11:30:48 +000098 let Constraints = ps.Constraints;
99 let DisableEncoding = ps.DisableEncoding;
100
Valery Pykhtin355103f2016-09-23 09:08:07 +0000101 // copy relevant pseudo op flags
102 let SubtargetPredicate = ps.SubtargetPredicate;
103 let AsmMatchConverter = ps.AsmMatchConverter;
104 let AsmVariantName = ps.AsmVariantName;
105 let Constraints = ps.Constraints;
106 let DisableEncoding = ps.DisableEncoding;
107 let TSFlags = ps.TSFlags;
Dmitry Preobrazhensky03880f82017-03-03 14:31:06 +0000108 let UseNamedOperandTable = ps.UseNamedOperandTable;
109 let Uses = ps.Uses;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000110}
111
Sam Koltona568e3d2016-12-22 12:57:41 +0000112class VOP2_SDWA_Pseudo <string OpName, VOPProfile P, list<dag> pattern=[]> :
113 VOP_SDWA_Pseudo <OpName, P, pattern> {
114 let AsmMatchConverter = "cvtSdwaVOP2";
115}
116
Valery Pykhtin355103f2016-09-23 09:08:07 +0000117class getVOP2Pat64 <SDPatternOperator node, VOPProfile P> : LetDummies {
118 list<dag> ret = !if(P.HasModifiers,
119 [(set P.DstVT:$vdst,
Sam Kolton4685b70a2017-07-18 14:23:26 +0000120 (node (P.Src0VT
121 !if(P.HasOMod,
122 (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod),
123 (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp))),
Valery Pykhtin355103f2016-09-23 09:08:07 +0000124 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
125 [(set P.DstVT:$vdst, (node P.Src0VT:$src0, P.Src1VT:$src1))]);
126}
127
128multiclass VOP2Inst <string opName,
129 VOPProfile P,
130 SDPatternOperator node = null_frag,
131 string revOp = opName> {
132
133 def _e32 : VOP2_Pseudo <opName, P>,
134 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
135
136 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
137 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
Sam Koltona568e3d2016-12-22 12:57:41 +0000138
Sam Koltonf7659d712017-05-23 10:08:55 +0000139 def _sdwa : VOP2_SDWA_Pseudo <opName, P>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000140}
141
142multiclass VOP2bInst <string opName,
143 VOPProfile P,
144 SDPatternOperator node = null_frag,
145 string revOp = opName,
146 bit useSGPRInput = !eq(P.NumSrcArgs, 3)> {
147
148 let SchedRW = [Write32Bit, WriteSALU] in {
149 let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]), Defs = [VCC] in {
150 def _e32 : VOP2_Pseudo <opName, P>,
151 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
Matt Arsenaultb4493e92017-02-10 02:42:31 +0000152
Sam Koltonf7659d712017-05-23 10:08:55 +0000153 def _sdwa : VOP2_SDWA_Pseudo <opName, P> {
154 let AsmMatchConverter = "cvtSdwaVOP2b";
155 }
Valery Pykhtin355103f2016-09-23 09:08:07 +0000156 }
Sam Kolton07dbde22017-01-20 10:01:25 +0000157
Valery Pykhtin355103f2016-09-23 09:08:07 +0000158 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
159 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
160 }
161}
162
163multiclass VOP2eInst <string opName,
164 VOPProfile P,
165 SDPatternOperator node = null_frag,
166 string revOp = opName,
167 bit useSGPRInput = !eq(P.NumSrcArgs, 3)> {
168
169 let SchedRW = [Write32Bit] in {
170 let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]) in {
171 def _e32 : VOP2_Pseudo <opName, P>,
172 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
173 }
Sam Kolton07dbde22017-01-20 10:01:25 +0000174
Valery Pykhtin355103f2016-09-23 09:08:07 +0000175 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
176 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
177 }
178}
179
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000180class VOP_MADAK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Matt Arsenault4bd72362016-12-10 00:39:12 +0000181 field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm);
182 field dag Ins32 = (ins VCSrc_f32:$src0, VGPR_32:$src1, ImmOpType:$imm);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000183 field bit HasExt = 0;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000184
185 // Hack to stop printing _e64
186 let DstRC = RegisterOperand<VGPR_32>;
187 field string Asm32 = " $vdst, $src0, $src1, $imm";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000188}
189
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000190def VOP_MADAK_F16 : VOP_MADAK <f16>;
191def VOP_MADAK_F32 : VOP_MADAK <f32>;
192
193class VOP_MADMK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Matt Arsenault4bd72362016-12-10 00:39:12 +0000194 field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm);
195 field dag Ins32 = (ins VCSrc_f32:$src0, ImmOpType:$imm, VGPR_32:$src1);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000196 field bit HasExt = 0;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000197
198 // Hack to stop printing _e64
199 let DstRC = RegisterOperand<VGPR_32>;
200 field string Asm32 = " $vdst, $src0, $imm, $src1";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000201}
202
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000203def VOP_MADMK_F16 : VOP_MADMK <f16>;
204def VOP_MADMK_F32 : VOP_MADMK <f32>;
205
Matt Arsenault678e1112017-04-10 17:58:06 +0000206// FIXME: Remove src2_modifiers. It isn't used, so is wasting memory
207// and processing time but it makes it easier to convert to mad.
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000208class VOP_MAC <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000209 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VGPR_32:$src2);
210 let Ins64 = getIns64<Src0RC64, Src1RC64, RegisterOperand<VGPR_32>, 3,
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000211 HasModifiers, HasOMod, Src0Mod, Src1Mod, Src2Mod>.ret;
Sam Kolton9772eb32017-01-11 11:46:30 +0000212 let InsDPP = (ins Src0ModDPP:$src0_modifiers, Src0DPP:$src0,
213 Src1ModDPP:$src1_modifiers, Src1DPP:$src1,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000214 VGPR_32:$src2, // stub argument
215 dpp_ctrl:$dpp_ctrl, row_mask:$row_mask,
216 bank_mask:$bank_mask, bound_ctrl:$bound_ctrl);
Sam Kolton549c89d2017-06-21 08:53:38 +0000217
Sam Kolton9772eb32017-01-11 11:46:30 +0000218 let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0,
219 Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000220 VGPR_32:$src2, // stub argument
Sam Kolton549c89d2017-06-21 08:53:38 +0000221 clampmod:$clamp, omod:$omod,
222 dst_sel:$dst_sel, dst_unused:$dst_unused,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000223 src0_sel:$src0_sel, src1_sel:$src1_sel);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000224 let Asm32 = getAsm32<1, 2, vt>.ret;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000225 let Asm64 = getAsm64<1, 2, HasModifiers, HasOMod, vt>.ret;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000226 let AsmDPP = getAsmDPP<1, 2, HasModifiers, vt>.ret;
Sam Koltonf7659d712017-05-23 10:08:55 +0000227 let AsmSDWA = getAsmSDWA<1, 2, vt>.ret;
228 let AsmSDWA9 = getAsmSDWA9<1, 1, 2, vt>.ret;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000229 let HasSrc2 = 0;
230 let HasSrc2Mods = 0;
Sam Koltona3ec5c12016-10-07 14:46:06 +0000231 let HasExt = 1;
Sam Koltonf7659d712017-05-23 10:08:55 +0000232 let HasSDWA9 = 0;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000233}
234
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000235def VOP_MAC_F16 : VOP_MAC <f16> {
236 // FIXME: Move 'Asm64' definition to VOP_MAC, and use 'vt'. Currently it gives
237 // 'not a string initializer' error.
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000238 let Asm64 = getAsm64<1, 2, HasModifiers, HasOMod, f16>.ret;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000239}
240
241def VOP_MAC_F32 : VOP_MAC <f32> {
242 // FIXME: Move 'Asm64' definition to VOP_MAC, and use 'vt'. Currently it gives
243 // 'not a string initializer' error.
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000244 let Asm64 = getAsm64<1, 2, HasModifiers, HasOMod, f32>.ret;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000245}
246
Valery Pykhtin355103f2016-09-23 09:08:07 +0000247// Write out to vcc or arbitrary SGPR.
248def VOP2b_I32_I1_I32_I32 : VOPProfile<[i32, i32, i32, untyped]> {
249 let Asm32 = "$vdst, vcc, $src0, $src1";
250 let Asm64 = "$vdst, $sdst, $src0, $src1";
Sam Koltone66365e2016-12-27 10:06:42 +0000251 let AsmSDWA = "$vdst, vcc, $src0_modifiers, $src1_modifiers$clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltonf7659d712017-05-23 10:08:55 +0000252 let AsmSDWA9 = "$vdst, vcc, $src0_modifiers, $src1_modifiers$clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltone66365e2016-12-27 10:06:42 +0000253 let AsmDPP = "$vdst, vcc, $src0, $src1 $dpp_ctrl$row_mask$bank_mask$bound_ctrl";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000254 let Outs32 = (outs DstRC:$vdst);
255 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
256}
257
258// Write out to vcc or arbitrary SGPR and read in from vcc or
259// arbitrary SGPR.
260def VOP2b_I32_I1_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1]> {
261 // We use VCSrc_b32 to exclude literal constants, even though the
262 // encoding normally allows them since the implicit VCC use means
263 // using one would always violate the constant bus
264 // restriction. SGPRs are still allowed because it should
265 // technically be possible to use VCC again as src0.
266 let Src0RC32 = VCSrc_b32;
267 let Asm32 = "$vdst, vcc, $src0, $src1, vcc";
268 let Asm64 = "$vdst, $sdst, $src0, $src1, $src2";
Sam Koltone66365e2016-12-27 10:06:42 +0000269 let AsmSDWA = "$vdst, vcc, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltonf7659d712017-05-23 10:08:55 +0000270 let AsmSDWA9 = "$vdst, vcc, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltone66365e2016-12-27 10:06:42 +0000271 let AsmDPP = "$vdst, vcc, $src0, $src1, vcc $dpp_ctrl$row_mask$bank_mask$bound_ctrl";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000272 let Outs32 = (outs DstRC:$vdst);
273 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
274
275 // Suppress src2 implied by type since the 32-bit encoding uses an
276 // implicit VCC use.
277 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1);
Sam Koltone66365e2016-12-27 10:06:42 +0000278
Sam Koltonf7659d712017-05-23 10:08:55 +0000279 let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0,
280 Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1,
Sam Kolton549c89d2017-06-21 08:53:38 +0000281 clampmod:$clamp, omod:$omod,
282 dst_sel:$dst_sel, dst_unused:$dst_unused,
Sam Koltone66365e2016-12-27 10:06:42 +0000283 src0_sel:$src0_sel, src1_sel:$src1_sel);
284
285 let InsDPP = (ins Src0Mod:$src0_modifiers, Src0DPP:$src0,
286 Src1Mod:$src1_modifiers, Src1DPP:$src1,
287 dpp_ctrl:$dpp_ctrl, row_mask:$row_mask,
288 bank_mask:$bank_mask, bound_ctrl:$bound_ctrl);
289 let HasExt = 1;
Sam Koltonf7659d712017-05-23 10:08:55 +0000290 let HasSDWA9 = 1;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000291}
292
293// Read in from vcc or arbitrary SGPR
294def VOP2e_I32_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1]> {
295 let Src0RC32 = VCSrc_b32; // See comment in def VOP2b_I32_I1_I32_I32_I1 above.
296 let Asm32 = "$vdst, $src0, $src1, vcc";
297 let Asm64 = "$vdst, $src0, $src1, $src2";
298 let Outs32 = (outs DstRC:$vdst);
299 let Outs64 = (outs DstRC:$vdst);
300
301 // Suppress src2 implied by type since the 32-bit encoding uses an
302 // implicit VCC use.
303 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1);
304}
305
306def VOP_READLANE : VOPProfile<[i32, i32, i32]> {
307 let Outs32 = (outs SReg_32:$vdst);
308 let Outs64 = Outs32;
309 let Ins32 = (ins VGPR_32:$src0, SCSrc_b32:$src1);
310 let Ins64 = Ins32;
311 let Asm32 = " $vdst, $src0, $src1";
312 let Asm64 = Asm32;
Sam Koltonca5a30e2017-06-22 12:42:14 +0000313 let HasExt = 0;
314 let HasSDWA9 = 0;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000315}
316
317def VOP_WRITELANE : VOPProfile<[i32, i32, i32]> {
318 let Outs32 = (outs VGPR_32:$vdst);
319 let Outs64 = Outs32;
Dmitry Preobrazhensky45db65032017-04-05 16:08:21 +0000320 let Ins32 = (ins SCSrc_b32:$src0, SCSrc_b32:$src1);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000321 let Ins64 = Ins32;
322 let Asm32 = " $vdst, $src0, $src1";
323 let Asm64 = Asm32;
Sam Koltonca5a30e2017-06-22 12:42:14 +0000324 let HasExt = 0;
325 let HasSDWA9 = 0;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000326}
327
328//===----------------------------------------------------------------------===//
329// VOP2 Instructions
330//===----------------------------------------------------------------------===//
331
332let SubtargetPredicate = isGCN in {
333
334defm V_CNDMASK_B32 : VOP2eInst <"v_cndmask_b32", VOP2e_I32_I32_I32_I1>;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000335def V_MADMK_F32 : VOP2_Pseudo <"v_madmk_f32", VOP_MADMK_F32, [], "">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000336
337let isCommutable = 1 in {
338defm V_ADD_F32 : VOP2Inst <"v_add_f32", VOP_F32_F32_F32, fadd>;
339defm V_SUB_F32 : VOP2Inst <"v_sub_f32", VOP_F32_F32_F32, fsub>;
340defm V_SUBREV_F32 : VOP2Inst <"v_subrev_f32", VOP_F32_F32_F32, null_frag, "v_sub_f32">;
341defm V_MUL_LEGACY_F32 : VOP2Inst <"v_mul_legacy_f32", VOP_F32_F32_F32, AMDGPUfmul_legacy>;
342defm V_MUL_F32 : VOP2Inst <"v_mul_f32", VOP_F32_F32_F32, fmul>;
343defm V_MUL_I32_I24 : VOP2Inst <"v_mul_i32_i24", VOP_I32_I32_I32, AMDGPUmul_i24>;
344defm V_MUL_HI_I32_I24 : VOP2Inst <"v_mul_hi_i32_i24", VOP_I32_I32_I32, AMDGPUmulhi_i24>;
345defm V_MUL_U32_U24 : VOP2Inst <"v_mul_u32_u24", VOP_I32_I32_I32, AMDGPUmul_u24>;
346defm V_MUL_HI_U32_U24 : VOP2Inst <"v_mul_hi_u32_u24", VOP_I32_I32_I32, AMDGPUmulhi_u24>;
347defm V_MIN_F32 : VOP2Inst <"v_min_f32", VOP_F32_F32_F32, fminnum>;
348defm V_MAX_F32 : VOP2Inst <"v_max_f32", VOP_F32_F32_F32, fmaxnum>;
349defm V_MIN_I32 : VOP2Inst <"v_min_i32", VOP_I32_I32_I32>;
350defm V_MAX_I32 : VOP2Inst <"v_max_i32", VOP_I32_I32_I32>;
351defm V_MIN_U32 : VOP2Inst <"v_min_u32", VOP_I32_I32_I32>;
352defm V_MAX_U32 : VOP2Inst <"v_max_u32", VOP_I32_I32_I32>;
353defm V_LSHRREV_B32 : VOP2Inst <"v_lshrrev_b32", VOP_I32_I32_I32, null_frag, "v_lshr_b32">;
354defm V_ASHRREV_I32 : VOP2Inst <"v_ashrrev_i32", VOP_I32_I32_I32, null_frag, "v_ashr_i32">;
355defm V_LSHLREV_B32 : VOP2Inst <"v_lshlrev_b32", VOP_I32_I32_I32, null_frag, "v_lshl_b32">;
356defm V_AND_B32 : VOP2Inst <"v_and_b32", VOP_I32_I32_I32>;
357defm V_OR_B32 : VOP2Inst <"v_or_b32", VOP_I32_I32_I32>;
358defm V_XOR_B32 : VOP2Inst <"v_xor_b32", VOP_I32_I32_I32>;
359
360let Constraints = "$vdst = $src2", DisableEncoding="$src2",
361 isConvertibleToThreeAddress = 1 in {
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000362defm V_MAC_F32 : VOP2Inst <"v_mac_f32", VOP_MAC_F32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000363}
364
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000365def V_MADAK_F32 : VOP2_Pseudo <"v_madak_f32", VOP_MADAK_F32, [], "">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000366
367// No patterns so that the scalar instructions are always selected.
368// The scalar versions will be replaced with vector when needed later.
369
370// V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI,
371// but the VI instructions behave the same as the SI versions.
372defm V_ADD_I32 : VOP2bInst <"v_add_i32", VOP2b_I32_I1_I32_I32>;
373defm V_SUB_I32 : VOP2bInst <"v_sub_i32", VOP2b_I32_I1_I32_I32>;
374defm V_SUBREV_I32 : VOP2bInst <"v_subrev_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32">;
375defm V_ADDC_U32 : VOP2bInst <"v_addc_u32", VOP2b_I32_I1_I32_I32_I1>;
376defm V_SUBB_U32 : VOP2bInst <"v_subb_u32", VOP2b_I32_I1_I32_I32_I1>;
377defm V_SUBBREV_U32 : VOP2bInst <"v_subbrev_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32">;
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000378
379
380let SubtargetPredicate = HasAddNoCarryInsts in {
381defm V_ADD_U32 : VOP2Inst <"v_add_u32", VOP_I32_I32_I32>;
382defm V_SUB_U32 : VOP2Inst <"v_sub_u32", VOP_I32_I32_I32>;
383defm V_SUBREV_U32 : VOP2Inst <"v_subrev_u32", VOP_I32_I32_I32, null_frag, "v_sub_u32">;
384}
385
Valery Pykhtin355103f2016-09-23 09:08:07 +0000386} // End isCommutable = 1
387
388// These are special and do not read the exec mask.
389let isConvergent = 1, Uses = []<Register> in {
390def V_READLANE_B32 : VOP2_Pseudo<"v_readlane_b32", VOP_READLANE,
391 [(set i32:$vdst, (int_amdgcn_readlane i32:$src0, i32:$src1))], "">;
392
393def V_WRITELANE_B32 : VOP2_Pseudo<"v_writelane_b32", VOP_WRITELANE, [], "">;
394} // End isConvergent = 1
395
Sam Koltonca5a30e2017-06-22 12:42:14 +0000396defm V_BFM_B32 : VOP2Inst <"v_bfm_b32", VOP_NO_EXT<VOP_I32_I32_I32>>;
397defm V_BCNT_U32_B32 : VOP2Inst <"v_bcnt_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>>;
398defm V_MBCNT_LO_U32_B32 : VOP2Inst <"v_mbcnt_lo_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>, int_amdgcn_mbcnt_lo>;
399defm V_MBCNT_HI_U32_B32 : VOP2Inst <"v_mbcnt_hi_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>, int_amdgcn_mbcnt_hi>;
400defm V_LDEXP_F32 : VOP2Inst <"v_ldexp_f32", VOP_NO_EXT<VOP_F32_F32_I32>, AMDGPUldexp>;
401defm V_CVT_PKACCUM_U8_F32 : VOP2Inst <"v_cvt_pkaccum_u8_f32", VOP_NO_EXT<VOP_I32_F32_I32>>; // TODO: set "Uses = dst"
402defm V_CVT_PKNORM_I16_F32 : VOP2Inst <"v_cvt_pknorm_i16_f32", VOP_NO_EXT<VOP_I32_F32_F32>>;
403defm V_CVT_PKNORM_U16_F32 : VOP2Inst <"v_cvt_pknorm_u16_f32", VOP_NO_EXT<VOP_I32_F32_F32>>;
404defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <"v_cvt_pkrtz_f16_f32", VOP_NO_EXT<VOP_I32_F32_F32>, AMDGPUpkrtz_f16_f32>;
405defm V_CVT_PK_U16_U32 : VOP2Inst <"v_cvt_pk_u16_u32", VOP_NO_EXT<VOP_I32_I32_I32>>;
406defm V_CVT_PK_I16_I32 : VOP2Inst <"v_cvt_pk_i16_i32", VOP_NO_EXT<VOP_I32_I32_I32>>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000407
408} // End SubtargetPredicate = isGCN
409
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +0000410def : Pat<
411 (AMDGPUadde i32:$src0, i32:$src1, i1:$src2),
412 (V_ADDC_U32_e64 $src0, $src1, $src2)
413>;
414
415def : Pat<
416 (AMDGPUsube i32:$src0, i32:$src1, i1:$src2),
417 (V_SUBB_U32_e64 $src0, $src1, $src2)
418>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000419
420// These instructions only exist on SI and CI
421let SubtargetPredicate = isSICI in {
422
423defm V_MIN_LEGACY_F32 : VOP2Inst <"v_min_legacy_f32", VOP_F32_F32_F32, AMDGPUfmin_legacy>;
424defm V_MAX_LEGACY_F32 : VOP2Inst <"v_max_legacy_f32", VOP_F32_F32_F32, AMDGPUfmax_legacy>;
425
426let isCommutable = 1 in {
427defm V_MAC_LEGACY_F32 : VOP2Inst <"v_mac_legacy_f32", VOP_F32_F32_F32>;
428defm V_LSHR_B32 : VOP2Inst <"v_lshr_b32", VOP_I32_I32_I32>;
429defm V_ASHR_I32 : VOP2Inst <"v_ashr_i32", VOP_I32_I32_I32>;
430defm V_LSHL_B32 : VOP2Inst <"v_lshl_b32", VOP_I32_I32_I32>;
431} // End isCommutable = 1
432
433} // End let SubtargetPredicate = SICI
434
Sam Koltonf7659d712017-05-23 10:08:55 +0000435let SubtargetPredicate = Has16BitInsts in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000436
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000437def V_MADMK_F16 : VOP2_Pseudo <"v_madmk_f16", VOP_MADMK_F16, [], "">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000438defm V_LSHLREV_B16 : VOP2Inst <"v_lshlrev_b16", VOP_I16_I16_I16>;
439defm V_LSHRREV_B16 : VOP2Inst <"v_lshrrev_b16", VOP_I16_I16_I16>;
Matt Arsenault55e7d652016-12-16 17:40:11 +0000440defm V_ASHRREV_I16 : VOP2Inst <"v_ashrrev_i16", VOP_I16_I16_I16>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000441defm V_LDEXP_F16 : VOP2Inst <"v_ldexp_f16", VOP_F16_F16_I32, AMDGPUldexp>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000442
443let isCommutable = 1 in {
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000444defm V_ADD_F16 : VOP2Inst <"v_add_f16", VOP_F16_F16_F16, fadd>;
445defm V_SUB_F16 : VOP2Inst <"v_sub_f16", VOP_F16_F16_F16, fsub>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000446defm V_SUBREV_F16 : VOP2Inst <"v_subrev_f16", VOP_F16_F16_F16, null_frag, "v_sub_f16">;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000447defm V_MUL_F16 : VOP2Inst <"v_mul_f16", VOP_F16_F16_F16, fmul>;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000448def V_MADAK_F16 : VOP2_Pseudo <"v_madak_f16", VOP_MADAK_F16, [], "">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000449defm V_ADD_U16 : VOP2Inst <"v_add_u16", VOP_I16_I16_I16>;
450defm V_SUB_U16 : VOP2Inst <"v_sub_u16" , VOP_I16_I16_I16>;
Matt Arsenault6c06a6f2016-12-08 19:52:38 +0000451defm V_SUBREV_U16 : VOP2Inst <"v_subrev_u16", VOP_I16_I16_I16, null_frag, "v_sub_u16">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000452defm V_MUL_LO_U16 : VOP2Inst <"v_mul_lo_u16", VOP_I16_I16_I16>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000453defm V_MAX_F16 : VOP2Inst <"v_max_f16", VOP_F16_F16_F16, fmaxnum>;
454defm V_MIN_F16 : VOP2Inst <"v_min_f16", VOP_F16_F16_F16, fminnum>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000455defm V_MAX_U16 : VOP2Inst <"v_max_u16", VOP_I16_I16_I16>;
456defm V_MAX_I16 : VOP2Inst <"v_max_i16", VOP_I16_I16_I16>;
457defm V_MIN_U16 : VOP2Inst <"v_min_u16", VOP_I16_I16_I16>;
458defm V_MIN_I16 : VOP2Inst <"v_min_i16", VOP_I16_I16_I16>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000459
460let Constraints = "$vdst = $src2", DisableEncoding="$src2",
461 isConvertibleToThreeAddress = 1 in {
462defm V_MAC_F16 : VOP2Inst <"v_mac_f16", VOP_MAC_F16>;
463}
Valery Pykhtin355103f2016-09-23 09:08:07 +0000464} // End isCommutable = 1
465
Sam Koltonf7659d712017-05-23 10:08:55 +0000466} // End SubtargetPredicate = Has16BitInsts
Valery Pykhtin355103f2016-09-23 09:08:07 +0000467
Tom Stellard115a6152016-11-10 16:02:37 +0000468// Note: 16-bit instructions produce a 0 result in the high 16-bits.
469multiclass Arithmetic_i16_Pats <SDPatternOperator op, Instruction inst> {
470
471def : Pat<
472 (op i16:$src0, i16:$src1),
473 (inst $src0, $src1)
474>;
475
476def : Pat<
477 (i32 (zext (op i16:$src0, i16:$src1))),
478 (inst $src0, $src1)
479>;
480
481def : Pat<
482 (i64 (zext (op i16:$src0, i16:$src1))),
483 (REG_SEQUENCE VReg_64,
484 (inst $src0, $src1), sub0,
485 (V_MOV_B32_e32 (i32 0)), sub1)
486>;
487
488}
489
490multiclass Bits_OpsRev_i16_Pats <SDPatternOperator op, Instruction inst> {
491
492def : Pat<
Matt Arsenault94163282016-12-22 16:36:25 +0000493 (op i16:$src0, i16:$src1),
Tom Stellard115a6152016-11-10 16:02:37 +0000494 (inst $src1, $src0)
495>;
496
497def : Pat<
Matt Arsenault94163282016-12-22 16:36:25 +0000498 (i32 (zext (op i16:$src0, i16:$src1))),
Tom Stellard115a6152016-11-10 16:02:37 +0000499 (inst $src1, $src0)
500>;
501
502
503def : Pat<
Matt Arsenault94163282016-12-22 16:36:25 +0000504 (i64 (zext (op i16:$src0, i16:$src1))),
Tom Stellard115a6152016-11-10 16:02:37 +0000505 (REG_SEQUENCE VReg_64,
506 (inst $src1, $src0), sub0,
507 (V_MOV_B32_e32 (i32 0)), sub1)
508>;
509}
510
511class ZExt_i16_i1_Pat <SDNode ext> : Pat <
512 (i16 (ext i1:$src)),
513 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src)
514>;
515
Sam Koltonf7659d712017-05-23 10:08:55 +0000516let Predicates = [Has16BitInsts] in {
Tom Stellard115a6152016-11-10 16:02:37 +0000517
Matt Arsenault27c06292016-12-09 06:19:12 +0000518defm : Arithmetic_i16_Pats<add, V_ADD_U16_e64>;
519defm : Arithmetic_i16_Pats<mul, V_MUL_LO_U16_e64>;
520defm : Arithmetic_i16_Pats<sub, V_SUB_U16_e64>;
521defm : Arithmetic_i16_Pats<smin, V_MIN_I16_e64>;
522defm : Arithmetic_i16_Pats<smax, V_MAX_I16_e64>;
523defm : Arithmetic_i16_Pats<umin, V_MIN_U16_e64>;
524defm : Arithmetic_i16_Pats<umax, V_MAX_U16_e64>;
Tom Stellard115a6152016-11-10 16:02:37 +0000525
Tom Stellard01e65d22016-11-18 13:53:34 +0000526def : Pat <
527 (and i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000528 (V_AND_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000529>;
530
531def : Pat <
532 (or i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000533 (V_OR_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000534>;
535
536def : Pat <
537 (xor i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000538 (V_XOR_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000539>;
Tom Stellard115a6152016-11-10 16:02:37 +0000540
Matt Arsenault94163282016-12-22 16:36:25 +0000541defm : Bits_OpsRev_i16_Pats<shl, V_LSHLREV_B16_e64>;
542defm : Bits_OpsRev_i16_Pats<srl, V_LSHRREV_B16_e64>;
543defm : Bits_OpsRev_i16_Pats<sra, V_ASHRREV_I16_e64>;
Tom Stellard115a6152016-11-10 16:02:37 +0000544
545def : ZExt_i16_i1_Pat<zext>;
Tom Stellard115a6152016-11-10 16:02:37 +0000546def : ZExt_i16_i1_Pat<anyext>;
547
Tom Stellardd23de362016-11-15 21:25:56 +0000548def : Pat <
549 (i16 (sext i1:$src)),
550 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src)
551>;
552
Matt Arsenaultaf635242017-01-30 19:30:24 +0000553// Undo sub x, c -> add x, -c canonicalization since c is more likely
554// an inline immediate than -c.
555// TODO: Also do for 64-bit.
556def : Pat<
557 (add i16:$src0, (i16 NegSubInlineConst16:$src1)),
558 (V_SUB_U16_e64 $src0, NegSubInlineConst16:$src1)
559>;
560
Sam Koltonf7659d712017-05-23 10:08:55 +0000561} // End Predicates = [Has16BitInsts]
Tom Stellard115a6152016-11-10 16:02:37 +0000562
Valery Pykhtin355103f2016-09-23 09:08:07 +0000563//===----------------------------------------------------------------------===//
564// SI
565//===----------------------------------------------------------------------===//
566
567let AssemblerPredicates = [isSICI], DecoderNamespace = "SICI" in {
568
569multiclass VOP2_Real_si <bits<6> op> {
570 def _si :
571 VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>,
572 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
573}
574
575multiclass VOP2_Real_MADK_si <bits<6> op> {
576 def _si : VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>,
577 VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
578}
579
580multiclass VOP2_Real_e32_si <bits<6> op> {
581 def _e32_si :
582 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.SI>,
583 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>;
584}
585
586multiclass VOP2_Real_e32e64_si <bits<6> op> : VOP2_Real_e32_si<op> {
587 def _e64_si :
588 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>,
589 VOP3e_si <{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
590}
591
592multiclass VOP2be_Real_e32e64_si <bits<6> op> : VOP2_Real_e32_si<op> {
593 def _e64_si :
594 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>,
595 VOP3be_si <{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
596}
597
598} // End AssemblerPredicates = [isSICI], DecoderNamespace = "SICI"
599
600defm V_CNDMASK_B32 : VOP2_Real_e32e64_si <0x0>;
601defm V_ADD_F32 : VOP2_Real_e32e64_si <0x3>;
602defm V_SUB_F32 : VOP2_Real_e32e64_si <0x4>;
603defm V_SUBREV_F32 : VOP2_Real_e32e64_si <0x5>;
604defm V_MUL_LEGACY_F32 : VOP2_Real_e32e64_si <0x7>;
605defm V_MUL_F32 : VOP2_Real_e32e64_si <0x8>;
606defm V_MUL_I32_I24 : VOP2_Real_e32e64_si <0x9>;
607defm V_MUL_HI_I32_I24 : VOP2_Real_e32e64_si <0xa>;
608defm V_MUL_U32_U24 : VOP2_Real_e32e64_si <0xb>;
609defm V_MUL_HI_U32_U24 : VOP2_Real_e32e64_si <0xc>;
610defm V_MIN_F32 : VOP2_Real_e32e64_si <0xf>;
611defm V_MAX_F32 : VOP2_Real_e32e64_si <0x10>;
612defm V_MIN_I32 : VOP2_Real_e32e64_si <0x11>;
613defm V_MAX_I32 : VOP2_Real_e32e64_si <0x12>;
614defm V_MIN_U32 : VOP2_Real_e32e64_si <0x13>;
615defm V_MAX_U32 : VOP2_Real_e32e64_si <0x14>;
616defm V_LSHRREV_B32 : VOP2_Real_e32e64_si <0x16>;
617defm V_ASHRREV_I32 : VOP2_Real_e32e64_si <0x18>;
618defm V_LSHLREV_B32 : VOP2_Real_e32e64_si <0x1a>;
619defm V_AND_B32 : VOP2_Real_e32e64_si <0x1b>;
620defm V_OR_B32 : VOP2_Real_e32e64_si <0x1c>;
621defm V_XOR_B32 : VOP2_Real_e32e64_si <0x1d>;
622defm V_MAC_F32 : VOP2_Real_e32e64_si <0x1f>;
623defm V_MADMK_F32 : VOP2_Real_MADK_si <0x20>;
624defm V_MADAK_F32 : VOP2_Real_MADK_si <0x21>;
625defm V_ADD_I32 : VOP2be_Real_e32e64_si <0x25>;
626defm V_SUB_I32 : VOP2be_Real_e32e64_si <0x26>;
627defm V_SUBREV_I32 : VOP2be_Real_e32e64_si <0x27>;
628defm V_ADDC_U32 : VOP2be_Real_e32e64_si <0x28>;
629defm V_SUBB_U32 : VOP2be_Real_e32e64_si <0x29>;
630defm V_SUBBREV_U32 : VOP2be_Real_e32e64_si <0x2a>;
631
632defm V_READLANE_B32 : VOP2_Real_si <0x01>;
Dmitry Preobrazhensky45db65032017-04-05 16:08:21 +0000633
634let InOperandList = (ins SSrc_b32:$src0, SCSrc_b32:$src1) in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000635defm V_WRITELANE_B32 : VOP2_Real_si <0x02>;
Dmitry Preobrazhensky45db65032017-04-05 16:08:21 +0000636}
Valery Pykhtin355103f2016-09-23 09:08:07 +0000637
638defm V_MAC_LEGACY_F32 : VOP2_Real_e32e64_si <0x6>;
639defm V_MIN_LEGACY_F32 : VOP2_Real_e32e64_si <0xd>;
640defm V_MAX_LEGACY_F32 : VOP2_Real_e32e64_si <0xe>;
641defm V_LSHR_B32 : VOP2_Real_e32e64_si <0x15>;
642defm V_ASHR_I32 : VOP2_Real_e32e64_si <0x17>;
643defm V_LSHL_B32 : VOP2_Real_e32e64_si <0x19>;
644
645defm V_BFM_B32 : VOP2_Real_e32e64_si <0x1e>;
646defm V_BCNT_U32_B32 : VOP2_Real_e32e64_si <0x22>;
647defm V_MBCNT_LO_U32_B32 : VOP2_Real_e32e64_si <0x23>;
648defm V_MBCNT_HI_U32_B32 : VOP2_Real_e32e64_si <0x24>;
649defm V_LDEXP_F32 : VOP2_Real_e32e64_si <0x2b>;
650defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_e32e64_si <0x2c>;
651defm V_CVT_PKNORM_I16_F32 : VOP2_Real_e32e64_si <0x2d>;
652defm V_CVT_PKNORM_U16_F32 : VOP2_Real_e32e64_si <0x2e>;
653defm V_CVT_PKRTZ_F16_F32 : VOP2_Real_e32e64_si <0x2f>;
654defm V_CVT_PK_U16_U32 : VOP2_Real_e32e64_si <0x30>;
655defm V_CVT_PK_I16_I32 : VOP2_Real_e32e64_si <0x31>;
656
657
658//===----------------------------------------------------------------------===//
659// VI
660//===----------------------------------------------------------------------===//
661
Valery Pykhtin355103f2016-09-23 09:08:07 +0000662class VOP2_DPP <bits<6> op, VOP2_Pseudo ps, VOPProfile P = ps.Pfl> :
663 VOP_DPP <ps.OpName, P> {
664 let Defs = ps.Defs;
665 let Uses = ps.Uses;
666 let SchedRW = ps.SchedRW;
667 let hasSideEffects = ps.hasSideEffects;
Sam Koltona6792a32016-12-22 11:30:48 +0000668 let Constraints = ps.Constraints;
669 let DisableEncoding = ps.DisableEncoding;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000670
671 bits<8> vdst;
672 bits<8> src1;
673 let Inst{8-0} = 0xfa; //dpp
674 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
675 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
676 let Inst{30-25} = op;
677 let Inst{31} = 0x0; //encoding
678}
679
680let AssemblerPredicates = [isVI], DecoderNamespace = "VI" in {
681
682multiclass VOP32_Real_vi <bits<10> op> {
683 def _vi :
684 VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.VI>,
685 VOP3e_vi<op, !cast<VOP2_Pseudo>(NAME).Pfl>;
686}
687
688multiclass VOP2_Real_MADK_vi <bits<6> op> {
689 def _vi : VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.VI>,
690 VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
691}
692
693multiclass VOP2_Real_e32_vi <bits<6> op> {
694 def _e32_vi :
695 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.VI>,
696 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>;
697}
698
699multiclass VOP2_Real_e64_vi <bits<10> op> {
700 def _e64_vi :
701 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>,
702 VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
703}
704
Dmitry Preobrazhensky167f8b62017-05-15 14:28:23 +0000705multiclass VOP2_Real_e64only_vi <bits<10> op> {
706 def _e64_vi :
707 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>,
708 VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl> {
709 // Hack to stop printing _e64
710 VOP3_Pseudo ps = !cast<VOP3_Pseudo>(NAME#"_e64");
711 let OutOperandList = (outs VGPR_32:$vdst);
712 let AsmString = ps.Mnemonic # " " # ps.AsmOperands;
713 }
714}
715
Sam Koltone66365e2016-12-27 10:06:42 +0000716multiclass Base_VOP2be_Real_e32e64_vi <bits<6> op> : VOP2_Real_e32_vi<op> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000717 def _e64_vi :
718 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>,
719 VOP3be_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
720}
721
722multiclass Base_VOP2_Real_e32e64_vi <bits<6> op> :
723 VOP2_Real_e32_vi<op>,
724 VOP2_Real_e64_vi<{0, 1, 0, 0, op{5-0}}>;
725
726} // End AssemblerPredicates = [isVI], DecoderNamespace = "VI"
Matt Arsenaultb4493e92017-02-10 02:42:31 +0000727
Sam Koltona568e3d2016-12-22 12:57:41 +0000728multiclass VOP2_SDWA_Real <bits<6> op> {
729 def _sdwa_vi :
730 VOP_SDWA_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>,
731 VOP2_SDWAe <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl>;
732}
Valery Pykhtin355103f2016-09-23 09:08:07 +0000733
Sam Koltonf7659d712017-05-23 10:08:55 +0000734multiclass VOP2_SDWA9_Real <bits<6> op> {
735 def _sdwa_gfx9 :
Sam Kolton549c89d2017-06-21 08:53:38 +0000736 VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>,
737 VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl>;
Sam Koltonf7659d712017-05-23 10:08:55 +0000738}
739
Sam Koltone66365e2016-12-27 10:06:42 +0000740multiclass VOP2be_Real_e32e64_vi <bits<6> op> :
Sam Koltonf7659d712017-05-23 10:08:55 +0000741 Base_VOP2be_Real_e32e64_vi<op>, VOP2_SDWA_Real<op>, VOP2_SDWA9_Real<op> {
Sam Koltone66365e2016-12-27 10:06:42 +0000742 // For now left dpp only for asm/dasm
743 // TODO: add corresponding pseudo
744 def _dpp : VOP2_DPP<op, !cast<VOP2_Pseudo>(NAME#"_e32")>;
745}
746
Valery Pykhtin355103f2016-09-23 09:08:07 +0000747multiclass VOP2_Real_e32e64_vi <bits<6> op> :
Sam Koltonf7659d712017-05-23 10:08:55 +0000748 Base_VOP2_Real_e32e64_vi<op>, VOP2_SDWA_Real<op>, VOP2_SDWA9_Real<op> {
Sam Koltona568e3d2016-12-22 12:57:41 +0000749 // For now left dpp only for asm/dasm
Valery Pykhtin355103f2016-09-23 09:08:07 +0000750 // TODO: add corresponding pseudo
Valery Pykhtin355103f2016-09-23 09:08:07 +0000751 def _dpp : VOP2_DPP<op, !cast<VOP2_Pseudo>(NAME#"_e32")>;
752}
753
754defm V_CNDMASK_B32 : Base_VOP2_Real_e32e64_vi <0x0>;
755defm V_ADD_F32 : VOP2_Real_e32e64_vi <0x1>;
756defm V_SUB_F32 : VOP2_Real_e32e64_vi <0x2>;
757defm V_SUBREV_F32 : VOP2_Real_e32e64_vi <0x3>;
758defm V_MUL_LEGACY_F32 : VOP2_Real_e32e64_vi <0x4>;
759defm V_MUL_F32 : VOP2_Real_e32e64_vi <0x5>;
760defm V_MUL_I32_I24 : VOP2_Real_e32e64_vi <0x6>;
761defm V_MUL_HI_I32_I24 : VOP2_Real_e32e64_vi <0x7>;
762defm V_MUL_U32_U24 : VOP2_Real_e32e64_vi <0x8>;
763defm V_MUL_HI_U32_U24 : VOP2_Real_e32e64_vi <0x9>;
764defm V_MIN_F32 : VOP2_Real_e32e64_vi <0xa>;
765defm V_MAX_F32 : VOP2_Real_e32e64_vi <0xb>;
766defm V_MIN_I32 : VOP2_Real_e32e64_vi <0xc>;
767defm V_MAX_I32 : VOP2_Real_e32e64_vi <0xd>;
768defm V_MIN_U32 : VOP2_Real_e32e64_vi <0xe>;
769defm V_MAX_U32 : VOP2_Real_e32e64_vi <0xf>;
770defm V_LSHRREV_B32 : VOP2_Real_e32e64_vi <0x10>;
771defm V_ASHRREV_I32 : VOP2_Real_e32e64_vi <0x11>;
772defm V_LSHLREV_B32 : VOP2_Real_e32e64_vi <0x12>;
773defm V_AND_B32 : VOP2_Real_e32e64_vi <0x13>;
774defm V_OR_B32 : VOP2_Real_e32e64_vi <0x14>;
775defm V_XOR_B32 : VOP2_Real_e32e64_vi <0x15>;
776defm V_MAC_F32 : VOP2_Real_e32e64_vi <0x16>;
777defm V_MADMK_F32 : VOP2_Real_MADK_vi <0x17>;
778defm V_MADAK_F32 : VOP2_Real_MADK_vi <0x18>;
779defm V_ADD_I32 : VOP2be_Real_e32e64_vi <0x19>;
780defm V_SUB_I32 : VOP2be_Real_e32e64_vi <0x1a>;
781defm V_SUBREV_I32 : VOP2be_Real_e32e64_vi <0x1b>;
782defm V_ADDC_U32 : VOP2be_Real_e32e64_vi <0x1c>;
783defm V_SUBB_U32 : VOP2be_Real_e32e64_vi <0x1d>;
784defm V_SUBBREV_U32 : VOP2be_Real_e32e64_vi <0x1e>;
785
786defm V_READLANE_B32 : VOP32_Real_vi <0x289>;
787defm V_WRITELANE_B32 : VOP32_Real_vi <0x28a>;
788
Dmitry Preobrazhensky167f8b62017-05-15 14:28:23 +0000789defm V_BFM_B32 : VOP2_Real_e64only_vi <0x293>;
790defm V_BCNT_U32_B32 : VOP2_Real_e64only_vi <0x28b>;
791defm V_MBCNT_LO_U32_B32 : VOP2_Real_e64only_vi <0x28c>;
792defm V_MBCNT_HI_U32_B32 : VOP2_Real_e64only_vi <0x28d>;
793defm V_LDEXP_F32 : VOP2_Real_e64only_vi <0x288>;
794defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_e64only_vi <0x1f0>;
795defm V_CVT_PKNORM_I16_F32 : VOP2_Real_e64only_vi <0x294>;
796defm V_CVT_PKNORM_U16_F32 : VOP2_Real_e64only_vi <0x295>;
797defm V_CVT_PKRTZ_F16_F32 : VOP2_Real_e64only_vi <0x296>;
798defm V_CVT_PK_U16_U32 : VOP2_Real_e64only_vi <0x297>;
799defm V_CVT_PK_I16_I32 : VOP2_Real_e64only_vi <0x298>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000800
801defm V_ADD_F16 : VOP2_Real_e32e64_vi <0x1f>;
802defm V_SUB_F16 : VOP2_Real_e32e64_vi <0x20>;
803defm V_SUBREV_F16 : VOP2_Real_e32e64_vi <0x21>;
804defm V_MUL_F16 : VOP2_Real_e32e64_vi <0x22>;
805defm V_MAC_F16 : VOP2_Real_e32e64_vi <0x23>;
806defm V_MADMK_F16 : VOP2_Real_MADK_vi <0x24>;
807defm V_MADAK_F16 : VOP2_Real_MADK_vi <0x25>;
808defm V_ADD_U16 : VOP2_Real_e32e64_vi <0x26>;
809defm V_SUB_U16 : VOP2_Real_e32e64_vi <0x27>;
810defm V_SUBREV_U16 : VOP2_Real_e32e64_vi <0x28>;
811defm V_MUL_LO_U16 : VOP2_Real_e32e64_vi <0x29>;
812defm V_LSHLREV_B16 : VOP2_Real_e32e64_vi <0x2a>;
813defm V_LSHRREV_B16 : VOP2_Real_e32e64_vi <0x2b>;
Matt Arsenault55e7d652016-12-16 17:40:11 +0000814defm V_ASHRREV_I16 : VOP2_Real_e32e64_vi <0x2c>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000815defm V_MAX_F16 : VOP2_Real_e32e64_vi <0x2d>;
816defm V_MIN_F16 : VOP2_Real_e32e64_vi <0x2e>;
817defm V_MAX_U16 : VOP2_Real_e32e64_vi <0x2f>;
818defm V_MAX_I16 : VOP2_Real_e32e64_vi <0x30>;
819defm V_MIN_U16 : VOP2_Real_e32e64_vi <0x31>;
820defm V_MIN_I16 : VOP2_Real_e32e64_vi <0x32>;
821defm V_LDEXP_F16 : VOP2_Real_e32e64_vi <0x33>;
822
823let SubtargetPredicate = isVI in {
824
825// Aliases to simplify matching of floating-point instructions that
826// are VOP2 on SI and VOP3 on VI.
Sam Kolton4685b70a2017-07-18 14:23:26 +0000827class SI2_VI3Alias <string name, VOP3_Real inst> : InstAlias <
Valery Pykhtin355103f2016-09-23 09:08:07 +0000828 name#" $dst, $src0, $src1",
Sam Kolton4685b70a2017-07-18 14:23:26 +0000829 !if(inst.Pfl.HasOMod,
830 (inst VGPR_32:$dst, 0, VCSrc_f32:$src0, 0, VCSrc_f32:$src1, 0, 0),
831 (inst VGPR_32:$dst, 0, VCSrc_f32:$src0, 0, VCSrc_f32:$src1, 0))
Valery Pykhtin355103f2016-09-23 09:08:07 +0000832>, PredicateControl {
833 let UseInstAsmMatchConverter = 0;
834 let AsmVariantName = AMDGPUAsmVariants.VOP3;
835}
836
837def : SI2_VI3Alias <"v_ldexp_f32", V_LDEXP_F32_e64_vi>;
838def : SI2_VI3Alias <"v_cvt_pkaccum_u8_f32", V_CVT_PKACCUM_U8_F32_e64_vi>;
839def : SI2_VI3Alias <"v_cvt_pknorm_i16_f32", V_CVT_PKNORM_I16_F32_e64_vi>;
840def : SI2_VI3Alias <"v_cvt_pknorm_u16_f32", V_CVT_PKNORM_U16_F32_e64_vi>;
841def : SI2_VI3Alias <"v_cvt_pkrtz_f16_f32", V_CVT_PKRTZ_F16_F32_e64_vi>;
842
843} // End SubtargetPredicate = isVI
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000844
845let SubtargetPredicate = HasAddNoCarryInsts in {
846defm V_ADD_U32 : VOP2_Real_e32e64_vi <0x34>;
847defm V_SUB_U32 : VOP2_Real_e32e64_vi <0x35>;
848defm V_SUBREV_U32 : VOP2_Real_e32e64_vi <0x36>;
849}