blob: 655e06a8c178e6c5aaf76f657dbf3e146196b078 [file] [log] [blame]
Chris Lattner74f4ca72009-09-02 17:35:12 +00001//===-- X86MCInstLower.cpp - Convert X86 MachineInstr to an MCInst --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains code to lower X86 MachineInstrs to their corresponding
11// MCInst records.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner5159bbaf2009-09-20 07:41:30 +000015#include "X86AsmPrinter.h"
NAKAMURA Takumi1db59952014-06-25 12:41:52 +000016#include "X86RegisterInfo.h"
Craig Topperb25fda92012-03-17 18:46:09 +000017#include "InstPrinter/X86ATTInstPrinter.h"
Craig Topperc6d4efa2014-03-19 06:53:25 +000018#include "MCTargetDesc/X86BaseInfo.h"
Chandler Carruth185cc182014-07-25 23:47:11 +000019#include "Utils/X86ShuffleDecode.h"
Sanjoy Das2d869b22015-06-15 18:44:01 +000020#include "llvm/ADT/Optional.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "llvm/ADT/SmallString.h"
Craig Topperc6d4efa2014-03-19 06:53:25 +000022#include "llvm/CodeGen/MachineFunction.h"
Chandler Carruth185cc182014-07-25 23:47:11 +000023#include "llvm/CodeGen/MachineConstantPool.h"
24#include "llvm/CodeGen/MachineOperand.h"
Chris Lattner05f40392009-09-16 06:25:03 +000025#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Andrew Trick153ebe62013-10-31 22:11:56 +000026#include "llvm/CodeGen/StackMaps.h"
Craig Topperc6d4efa2014-03-19 06:53:25 +000027#include "llvm/IR/DataLayout.h"
28#include "llvm/IR/GlobalValue.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000029#include "llvm/IR/Mangler.h"
Evan Cheng1705ab02011-07-14 23:50:31 +000030#include "llvm/MC/MCAsmInfo.h"
Lang Hamesf49bc3f2014-07-24 20:40:55 +000031#include "llvm/MC/MCCodeEmitter.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000032#include "llvm/MC/MCContext.h"
33#include "llvm/MC/MCExpr.h"
Pete Cooper81902a32015-05-15 22:19:42 +000034#include "llvm/MC/MCFixup.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000035#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000036#include "llvm/MC/MCInstBuilder.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000037#include "llvm/MC/MCStreamer.h"
Chris Lattnere397df72010-03-12 19:42:40 +000038#include "llvm/MC/MCSymbol.h"
Lang Hamesf49bc3f2014-07-24 20:40:55 +000039#include "llvm/Support/TargetRegistry.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000040using namespace llvm;
41
Craig Topper2a3f7752012-10-16 06:01:50 +000042namespace {
43
44/// X86MCInstLower - This class is used to lower an MachineInstr into an MCInst.
45class X86MCInstLower {
46 MCContext &Ctx;
Craig Topper2a3f7752012-10-16 06:01:50 +000047 const MachineFunction &MF;
48 const TargetMachine &TM;
49 const MCAsmInfo &MAI;
50 X86AsmPrinter &AsmPrinter;
51public:
Rafael Espindola38c2e652013-10-29 16:11:22 +000052 X86MCInstLower(const MachineFunction &MF, X86AsmPrinter &asmprinter);
Craig Topper2a3f7752012-10-16 06:01:50 +000053
Sanjoy Das2d869b22015-06-15 18:44:01 +000054 Optional<MCOperand> LowerMachineOperand(const MachineInstr *MI,
55 const MachineOperand &MO) const;
Craig Topper2a3f7752012-10-16 06:01:50 +000056 void Lower(const MachineInstr *MI, MCInst &OutMI) const;
57
58 MCSymbol *GetSymbolFromOperand(const MachineOperand &MO) const;
59 MCOperand LowerSymbolOperand(const MachineOperand &MO, MCSymbol *Sym) const;
60
61private:
62 MachineModuleInfoMachO &getMachOMMI() const;
Rafael Espindola38c2e652013-10-29 16:11:22 +000063 Mangler *getMang() const {
64 return AsmPrinter.Mang;
65 }
Craig Topper2a3f7752012-10-16 06:01:50 +000066};
67
68} // end anonymous namespace
69
Lang Hamesf49bc3f2014-07-24 20:40:55 +000070// Emit a minimal sequence of nops spanning NumBytes bytes.
71static void EmitNops(MCStreamer &OS, unsigned NumBytes, bool Is64Bit,
72 const MCSubtargetInfo &STI);
73
74namespace llvm {
75 X86AsmPrinter::StackMapShadowTracker::StackMapShadowTracker(TargetMachine &TM)
Lang Hames54326492014-07-25 02:29:19 +000076 : TM(TM), InShadow(false), RequiredShadowSize(0), CurrentShadowSize(0) {}
Lang Hamesf49bc3f2014-07-24 20:40:55 +000077
78 X86AsmPrinter::StackMapShadowTracker::~StackMapShadowTracker() {}
79
80 void
Eric Christopherad1ef042015-02-20 08:01:55 +000081 X86AsmPrinter::StackMapShadowTracker::startFunction(MachineFunction &F) {
82 MF = &F;
Eric Christopherd9134482014-08-04 21:25:23 +000083 CodeEmitter.reset(TM.getTarget().createMCCodeEmitter(
Eric Christopher0169e422015-03-10 22:03:14 +000084 *MF->getSubtarget().getInstrInfo(),
85 *MF->getSubtarget().getRegisterInfo(), MF->getContext()));
Lang Hamesf49bc3f2014-07-24 20:40:55 +000086 }
87
88 void X86AsmPrinter::StackMapShadowTracker::count(MCInst &Inst,
89 const MCSubtargetInfo &STI) {
Lang Hames54326492014-07-25 02:29:19 +000090 if (InShadow) {
Lang Hamesf49bc3f2014-07-24 20:40:55 +000091 SmallString<256> Code;
92 SmallVector<MCFixup, 4> Fixups;
93 raw_svector_ostream VecOS(Code);
Jim Grosbach91df21f2015-05-15 19:13:16 +000094 CodeEmitter->encodeInstruction(Inst, VecOS, Fixups, STI);
Lang Hamesf49bc3f2014-07-24 20:40:55 +000095 VecOS.flush();
96 CurrentShadowSize += Code.size();
97 if (CurrentShadowSize >= RequiredShadowSize)
Lang Hames54326492014-07-25 02:29:19 +000098 InShadow = false; // The shadow is big enough. Stop counting.
Lang Hamesf49bc3f2014-07-24 20:40:55 +000099 }
100 }
101
102 void X86AsmPrinter::StackMapShadowTracker::emitShadowPadding(
103 MCStreamer &OutStreamer, const MCSubtargetInfo &STI) {
Lang Hames54326492014-07-25 02:29:19 +0000104 if (InShadow && CurrentShadowSize < RequiredShadowSize) {
105 InShadow = false;
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000106 EmitNops(OutStreamer, RequiredShadowSize - CurrentShadowSize,
Eric Christopherad1ef042015-02-20 08:01:55 +0000107 MF->getSubtarget<X86Subtarget>().is64Bit(), STI);
Lang Hames54326492014-07-25 02:29:19 +0000108 }
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000109 }
110
111 void X86AsmPrinter::EmitAndCountInstruction(MCInst &Inst) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000112 OutStreamer->EmitInstruction(Inst, getSubtargetInfo());
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000113 SMShadowTracker.count(Inst, getSubtargetInfo());
114 }
115} // end llvm namespace
116
Rafael Espindola38c2e652013-10-29 16:11:22 +0000117X86MCInstLower::X86MCInstLower(const MachineFunction &mf,
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000118 X86AsmPrinter &asmprinter)
Eric Christopher05b81972015-02-02 17:38:43 +0000119 : Ctx(mf.getContext()), MF(mf), TM(mf.getTarget()), MAI(*TM.getMCAsmInfo()),
120 AsmPrinter(asmprinter) {}
Chris Lattner31722082009-09-12 20:34:57 +0000121
Chris Lattner05f40392009-09-16 06:25:03 +0000122MachineModuleInfoMachO &X86MCInstLower::getMachOMMI() const {
Chris Lattner7fbdd7c2010-07-20 22:26:07 +0000123 return MF.getMMI().getObjFileInfo<MachineModuleInfoMachO>();
Chris Lattner05f40392009-09-16 06:25:03 +0000124}
125
Chris Lattner31722082009-09-12 20:34:57 +0000126
Chris Lattnerd9d71862010-02-08 23:03:41 +0000127/// GetSymbolFromOperand - Lower an MO_GlobalAddress or MO_ExternalSymbol
128/// operand to an MCSymbol.
Chris Lattner31722082009-09-12 20:34:57 +0000129MCSymbol *X86MCInstLower::
Chris Lattnerd9d71862010-02-08 23:03:41 +0000130GetSymbolFromOperand(const MachineOperand &MO) const {
Eric Christopher8b770652015-01-26 19:03:15 +0000131 const DataLayout *DL = TM.getDataLayout();
Michael Liao6f720612012-10-17 02:22:27 +0000132 assert((MO.isGlobal() || MO.isSymbol() || MO.isMBB()) && "Isn't a symbol reference");
Chris Lattnerd9d71862010-02-08 23:03:41 +0000133
Rafael Espindola9aa3ab32015-06-03 00:02:40 +0000134 MCSymbol *Sym = nullptr;
Chris Lattner35ed98a2009-09-11 05:58:44 +0000135 SmallString<128> Name;
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000136 StringRef Suffix;
137
138 switch (MO.getTargetFlags()) {
Reid Klecknerc35e7f52015-06-11 01:31:48 +0000139 case X86II::MO_DLLIMPORT:
140 // Handle dllimport linkage.
141 Name += "__imp_";
142 break;
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000143 case X86II::MO_DARWIN_STUB:
144 Suffix = "$stub";
145 break;
146 case X86II::MO_DARWIN_NONLAZY:
147 case X86II::MO_DARWIN_NONLAZY_PIC_BASE:
148 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE:
149 Suffix = "$non_lazy_ptr";
150 break;
151 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000152
Rafael Espindola01d19d022013-12-05 05:19:12 +0000153 if (!Suffix.empty())
Rafael Espindola58873562014-01-03 19:21:54 +0000154 Name += DL->getPrivateGlobalPrefix();
Rafael Espindola01d19d022013-12-05 05:19:12 +0000155
156 unsigned PrefixLen = Name.size();
157
Michael Liao6f720612012-10-17 02:22:27 +0000158 if (MO.isGlobal()) {
Chris Lattnere397df72010-03-12 19:42:40 +0000159 const GlobalValue *GV = MO.getGlobal();
Rafael Espindoladaeafb42014-02-19 17:23:20 +0000160 AsmPrinter.getNameWithPrefix(Name, GV);
Michael Liao6f720612012-10-17 02:22:27 +0000161 } else if (MO.isSymbol()) {
Reid Klecknerc6954712015-04-29 16:46:01 +0000162 if (MO.getTargetFlags() == X86II::MO_NOPREFIX)
163 Name += MO.getSymbolName();
164 else
165 getMang()->getNameWithPrefix(Name, MO.getSymbolName());
Michael Liao6f720612012-10-17 02:22:27 +0000166 } else if (MO.isMBB()) {
Rafael Espindola9aa3ab32015-06-03 00:02:40 +0000167 assert(Suffix.empty());
168 Sym = MO.getMBB()->getSymbol();
Chris Lattner17ec6b12009-09-20 06:45:52 +0000169 }
Rafael Espindola01d19d022013-12-05 05:19:12 +0000170 unsigned OrigLen = Name.size() - PrefixLen;
Chris Lattnerd9d71862010-02-08 23:03:41 +0000171
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000172 Name += Suffix;
Rafael Espindola9aa3ab32015-06-03 00:02:40 +0000173 if (!Sym)
174 Sym = Ctx.getOrCreateSymbol(Name);
Rafael Espindola01d19d022013-12-05 05:19:12 +0000175
176 StringRef OrigName = StringRef(Name).substr(PrefixLen, OrigLen);
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000177
Chris Lattnerd9d71862010-02-08 23:03:41 +0000178 // If the target flags on the operand changes the name of the symbol, do that
179 // before we return the symbol.
Chris Lattner74f4ca72009-09-02 17:35:12 +0000180 switch (MO.getTargetFlags()) {
Chris Lattnerd9d71862010-02-08 23:03:41 +0000181 default: break;
Chris Lattner954b9cd2009-09-03 05:06:07 +0000182 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner446d5892009-09-11 06:59:18 +0000183 case X86II::MO_DARWIN_NONLAZY_PIC_BASE: {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000184 MachineModuleInfoImpl::StubValueTy &StubSym =
185 getMachOMMI().getGVStubEntry(Sym);
Craig Topper062a2ba2014-04-25 05:30:21 +0000186 if (!StubSym.getPointer()) {
Chris Lattnerd9d71862010-02-08 23:03:41 +0000187 assert(MO.isGlobal() && "Extern symbol not handled yet");
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000188 StubSym =
189 MachineModuleInfoImpl::
Rafael Espindola79858aa2013-10-29 17:07:16 +0000190 StubValueTy(AsmPrinter.getSymbol(MO.getGlobal()),
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000191 !MO.getGlobal()->hasInternalLinkage());
Chris Lattnerd9d71862010-02-08 23:03:41 +0000192 }
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000193 break;
Chris Lattner446d5892009-09-11 06:59:18 +0000194 }
Chris Lattner19a9f422009-09-11 07:03:20 +0000195 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE: {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000196 MachineModuleInfoImpl::StubValueTy &StubSym =
197 getMachOMMI().getHiddenGVStubEntry(Sym);
Craig Topper062a2ba2014-04-25 05:30:21 +0000198 if (!StubSym.getPointer()) {
Chris Lattnerd9d71862010-02-08 23:03:41 +0000199 assert(MO.isGlobal() && "Extern symbol not handled yet");
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000200 StubSym =
201 MachineModuleInfoImpl::
Rafael Espindola79858aa2013-10-29 17:07:16 +0000202 StubValueTy(AsmPrinter.getSymbol(MO.getGlobal()),
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000203 !MO.getGlobal()->hasInternalLinkage());
Chris Lattnerd9d71862010-02-08 23:03:41 +0000204 }
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000205 break;
Chris Lattnerd9d71862010-02-08 23:03:41 +0000206 }
207 case X86II::MO_DARWIN_STUB: {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000208 MachineModuleInfoImpl::StubValueTy &StubSym =
209 getMachOMMI().getFnStubEntry(Sym);
210 if (StubSym.getPointer())
Chris Lattnerd9d71862010-02-08 23:03:41 +0000211 return Sym;
Chad Rosier24c19d22012-08-01 18:39:17 +0000212
Chris Lattnerd9d71862010-02-08 23:03:41 +0000213 if (MO.isGlobal()) {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000214 StubSym =
215 MachineModuleInfoImpl::
Rafael Espindola79858aa2013-10-29 17:07:16 +0000216 StubValueTy(AsmPrinter.getSymbol(MO.getGlobal()),
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000217 !MO.getGlobal()->hasInternalLinkage());
Chris Lattnerd9d71862010-02-08 23:03:41 +0000218 } else {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000219 StubSym =
220 MachineModuleInfoImpl::
Jim Grosbach6f482002015-05-18 18:43:14 +0000221 StubValueTy(Ctx.getOrCreateSymbol(OrigName), false);
Chris Lattner446d5892009-09-11 06:59:18 +0000222 }
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000223 break;
Chris Lattner9a7edd62009-09-11 06:36:33 +0000224 }
Chris Lattnerc5a95c52009-09-09 00:10:14 +0000225 }
Chris Lattnerd9d71862010-02-08 23:03:41 +0000226
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000227 return Sym;
Chris Lattner74f4ca72009-09-02 17:35:12 +0000228}
229
Chris Lattner31722082009-09-12 20:34:57 +0000230MCOperand X86MCInstLower::LowerSymbolOperand(const MachineOperand &MO,
231 MCSymbol *Sym) const {
Chris Lattnerc7b00732009-09-03 07:30:56 +0000232 // FIXME: We would like an efficient form for this, so we don't have to do a
233 // lot of extra uniquing.
Craig Topper062a2ba2014-04-25 05:30:21 +0000234 const MCExpr *Expr = nullptr;
Daniel Dunbar55992562010-03-15 23:51:06 +0000235 MCSymbolRefExpr::VariantKind RefKind = MCSymbolRefExpr::VK_None;
Chad Rosier24c19d22012-08-01 18:39:17 +0000236
Chris Lattner6370d562009-09-03 04:56:20 +0000237 switch (MO.getTargetFlags()) {
Chris Lattner954b9cd2009-09-03 05:06:07 +0000238 default: llvm_unreachable("Unknown target flag on GV operand");
239 case X86II::MO_NO_FLAG: // No flag.
Chris Lattner954b9cd2009-09-03 05:06:07 +0000240 // These affect the name of the symbol, not any suffix.
241 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner954b9cd2009-09-03 05:06:07 +0000242 case X86II::MO_DLLIMPORT:
243 case X86II::MO_DARWIN_STUB:
Reid Klecknerc6954712015-04-29 16:46:01 +0000244 case X86II::MO_NOPREFIX:
Chris Lattner954b9cd2009-09-03 05:06:07 +0000245 break;
Chad Rosier24c19d22012-08-01 18:39:17 +0000246
Eric Christopherb0e1a452010-06-03 04:07:48 +0000247 case X86II::MO_TLVP: RefKind = MCSymbolRefExpr::VK_TLVP; break;
248 case X86II::MO_TLVP_PIC_BASE:
Jim Grosbach13760bd2015-05-30 01:25:56 +0000249 Expr = MCSymbolRefExpr::create(Sym, MCSymbolRefExpr::VK_TLVP, Ctx);
Chris Lattner769aedd2010-07-14 23:04:59 +0000250 // Subtract the pic base.
Jim Grosbach13760bd2015-05-30 01:25:56 +0000251 Expr = MCBinaryExpr::createSub(Expr,
252 MCSymbolRefExpr::create(MF.getPICBaseSymbol(),
Chris Lattner769aedd2010-07-14 23:04:59 +0000253 Ctx),
254 Ctx);
255 break;
Anton Korobeynikovc6b40172012-02-11 17:26:53 +0000256 case X86II::MO_SECREL: RefKind = MCSymbolRefExpr::VK_SECREL; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000257 case X86II::MO_TLSGD: RefKind = MCSymbolRefExpr::VK_TLSGD; break;
Hans Wennborg789acfb2012-06-01 16:27:21 +0000258 case X86II::MO_TLSLD: RefKind = MCSymbolRefExpr::VK_TLSLD; break;
259 case X86II::MO_TLSLDM: RefKind = MCSymbolRefExpr::VK_TLSLDM; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000260 case X86II::MO_GOTTPOFF: RefKind = MCSymbolRefExpr::VK_GOTTPOFF; break;
261 case X86II::MO_INDNTPOFF: RefKind = MCSymbolRefExpr::VK_INDNTPOFF; break;
262 case X86II::MO_TPOFF: RefKind = MCSymbolRefExpr::VK_TPOFF; break;
Hans Wennborg789acfb2012-06-01 16:27:21 +0000263 case X86II::MO_DTPOFF: RefKind = MCSymbolRefExpr::VK_DTPOFF; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000264 case X86II::MO_NTPOFF: RefKind = MCSymbolRefExpr::VK_NTPOFF; break;
Hans Wennborgf9d0e442012-05-11 10:11:01 +0000265 case X86II::MO_GOTNTPOFF: RefKind = MCSymbolRefExpr::VK_GOTNTPOFF; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000266 case X86II::MO_GOTPCREL: RefKind = MCSymbolRefExpr::VK_GOTPCREL; break;
267 case X86II::MO_GOT: RefKind = MCSymbolRefExpr::VK_GOT; break;
268 case X86II::MO_GOTOFF: RefKind = MCSymbolRefExpr::VK_GOTOFF; break;
269 case X86II::MO_PLT: RefKind = MCSymbolRefExpr::VK_PLT; break;
Chris Lattner954b9cd2009-09-03 05:06:07 +0000270 case X86II::MO_PIC_BASE_OFFSET:
271 case X86II::MO_DARWIN_NONLAZY_PIC_BASE:
272 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE:
Jim Grosbach13760bd2015-05-30 01:25:56 +0000273 Expr = MCSymbolRefExpr::create(Sym, Ctx);
Chris Lattner954b9cd2009-09-03 05:06:07 +0000274 // Subtract the pic base.
Jim Grosbach13760bd2015-05-30 01:25:56 +0000275 Expr = MCBinaryExpr::createSub(Expr,
276 MCSymbolRefExpr::create(MF.getPICBaseSymbol(), Ctx),
Chris Lattner31722082009-09-12 20:34:57 +0000277 Ctx);
Rafael Espindolac606bfe2014-10-21 01:17:30 +0000278 if (MO.isJTI()) {
279 assert(MAI.doesSetDirectiveSuppressesReloc());
Evan Chengd0d8e332010-04-12 23:07:17 +0000280 // If .set directive is supported, use it to reduce the number of
281 // relocations the assembler will generate for differences between
282 // local labels. This is only safe when the symbols are in the same
283 // section so we are restricting it to jumptable references.
Jim Grosbach6f482002015-05-18 18:43:14 +0000284 MCSymbol *Label = Ctx.createTempSymbol();
Lang Hames9ff69c82015-04-24 19:11:51 +0000285 AsmPrinter.OutStreamer->EmitAssignment(Label, Expr);
Jim Grosbach13760bd2015-05-30 01:25:56 +0000286 Expr = MCSymbolRefExpr::create(Label, Ctx);
Evan Chengd0d8e332010-04-12 23:07:17 +0000287 }
Chris Lattner954b9cd2009-09-03 05:06:07 +0000288 break;
Chris Lattnerc7b00732009-09-03 07:30:56 +0000289 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000290
Craig Topper062a2ba2014-04-25 05:30:21 +0000291 if (!Expr)
Jim Grosbach13760bd2015-05-30 01:25:56 +0000292 Expr = MCSymbolRefExpr::create(Sym, RefKind, Ctx);
Chad Rosier24c19d22012-08-01 18:39:17 +0000293
Michael Liao6f720612012-10-17 02:22:27 +0000294 if (!MO.isJTI() && !MO.isMBB() && MO.getOffset())
Jim Grosbach13760bd2015-05-30 01:25:56 +0000295 Expr = MCBinaryExpr::createAdd(Expr,
296 MCConstantExpr::create(MO.getOffset(), Ctx),
Chris Lattner31722082009-09-12 20:34:57 +0000297 Ctx);
Jim Grosbache9119e42015-05-13 18:37:00 +0000298 return MCOperand::createExpr(Expr);
Chris Lattner5daf6192009-09-03 04:44:53 +0000299}
300
Chris Lattner482c5df2009-09-11 04:28:13 +0000301
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000302/// \brief Simplify FOO $imm, %{al,ax,eax,rax} to FOO $imm, for instruction with
303/// a short fixed-register form.
304static void SimplifyShortImmForm(MCInst &Inst, unsigned Opcode) {
305 unsigned ImmOp = Inst.getNumOperands() - 1;
Anton Korobeynikovc6b40172012-02-11 17:26:53 +0000306 assert(Inst.getOperand(0).isReg() &&
307 (Inst.getOperand(ImmOp).isImm() || Inst.getOperand(ImmOp).isExpr()) &&
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000308 ((Inst.getNumOperands() == 3 && Inst.getOperand(1).isReg() &&
309 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) ||
310 Inst.getNumOperands() == 2) && "Unexpected instruction!");
311
312 // Check whether the destination register can be fixed.
313 unsigned Reg = Inst.getOperand(0).getReg();
314 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
315 return;
316
317 // If so, rewrite the instruction.
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000318 MCOperand Saved = Inst.getOperand(ImmOp);
319 Inst = MCInst();
320 Inst.setOpcode(Opcode);
321 Inst.addOperand(Saved);
322}
323
Benjamin Kramer068a2252013-07-12 18:06:44 +0000324/// \brief If a movsx instruction has a shorter encoding for the used register
325/// simplify the instruction to use it instead.
326static void SimplifyMOVSX(MCInst &Inst) {
327 unsigned NewOpcode = 0;
328 unsigned Op0 = Inst.getOperand(0).getReg(), Op1 = Inst.getOperand(1).getReg();
329 switch (Inst.getOpcode()) {
330 default:
331 llvm_unreachable("Unexpected instruction!");
332 case X86::MOVSX16rr8: // movsbw %al, %ax --> cbtw
333 if (Op0 == X86::AX && Op1 == X86::AL)
334 NewOpcode = X86::CBW;
335 break;
336 case X86::MOVSX32rr16: // movswl %ax, %eax --> cwtl
337 if (Op0 == X86::EAX && Op1 == X86::AX)
338 NewOpcode = X86::CWDE;
339 break;
340 case X86::MOVSX64rr32: // movslq %eax, %rax --> cltq
341 if (Op0 == X86::RAX && Op1 == X86::EAX)
342 NewOpcode = X86::CDQE;
343 break;
344 }
345
346 if (NewOpcode != 0) {
347 Inst = MCInst();
348 Inst.setOpcode(NewOpcode);
349 }
350}
351
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000352/// \brief Simplify things like MOV32rm to MOV32o32a.
Eli Friedman51ec7452010-08-16 21:03:32 +0000353static void SimplifyShortMoveForm(X86AsmPrinter &Printer, MCInst &Inst,
354 unsigned Opcode) {
355 // Don't make these simplifications in 64-bit mode; other assemblers don't
356 // perform them because they make the code larger.
357 if (Printer.getSubtarget().is64Bit())
358 return;
359
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000360 bool IsStore = Inst.getOperand(0).isReg() && Inst.getOperand(1).isReg();
361 unsigned AddrBase = IsStore;
362 unsigned RegOp = IsStore ? 0 : 5;
363 unsigned AddrOp = AddrBase + 3;
364 assert(Inst.getNumOperands() == 6 && Inst.getOperand(RegOp).isReg() &&
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000365 Inst.getOperand(AddrBase + X86::AddrBaseReg).isReg() &&
366 Inst.getOperand(AddrBase + X86::AddrScaleAmt).isImm() &&
367 Inst.getOperand(AddrBase + X86::AddrIndexReg).isReg() &&
368 Inst.getOperand(AddrBase + X86::AddrSegmentReg).isReg() &&
369 (Inst.getOperand(AddrOp).isExpr() ||
370 Inst.getOperand(AddrOp).isImm()) &&
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000371 "Unexpected instruction!");
372
373 // Check whether the destination register can be fixed.
374 unsigned Reg = Inst.getOperand(RegOp).getReg();
375 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
376 return;
377
378 // Check whether this is an absolute address.
Chad Rosier24c19d22012-08-01 18:39:17 +0000379 // FIXME: We know TLVP symbol refs aren't, but there should be a better way
Eric Christopher29b58af2010-06-17 00:51:48 +0000380 // to do this here.
381 bool Absolute = true;
382 if (Inst.getOperand(AddrOp).isExpr()) {
383 const MCExpr *MCE = Inst.getOperand(AddrOp).getExpr();
384 if (const MCSymbolRefExpr *SRE = dyn_cast<MCSymbolRefExpr>(MCE))
385 if (SRE->getKind() == MCSymbolRefExpr::VK_TLVP)
386 Absolute = false;
387 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000388
Eric Christopher29b58af2010-06-17 00:51:48 +0000389 if (Absolute &&
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000390 (Inst.getOperand(AddrBase + X86::AddrBaseReg).getReg() != 0 ||
391 Inst.getOperand(AddrBase + X86::AddrScaleAmt).getImm() != 1 ||
392 Inst.getOperand(AddrBase + X86::AddrIndexReg).getReg() != 0))
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000393 return;
394
395 // If so, rewrite the instruction.
396 MCOperand Saved = Inst.getOperand(AddrOp);
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000397 MCOperand Seg = Inst.getOperand(AddrBase + X86::AddrSegmentReg);
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000398 Inst = MCInst();
399 Inst.setOpcode(Opcode);
400 Inst.addOperand(Saved);
Craig Toppera9d2c672014-01-16 07:57:45 +0000401 Inst.addOperand(Seg);
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000402}
Chris Lattner31722082009-09-12 20:34:57 +0000403
Michael Liao5bf95782014-12-04 05:20:33 +0000404static unsigned getRetOpcode(const X86Subtarget &Subtarget) {
405 return Subtarget.is64Bit() ? X86::RETQ : X86::RETL;
David Woodhouse79dd5052014-01-08 12:58:07 +0000406}
407
Sanjoy Das2d869b22015-06-15 18:44:01 +0000408Optional<MCOperand>
409X86MCInstLower::LowerMachineOperand(const MachineInstr *MI,
410 const MachineOperand &MO) const {
411 switch (MO.getType()) {
412 default:
413 MI->dump();
414 llvm_unreachable("unknown operand type");
415 case MachineOperand::MO_Register:
416 // Ignore all implicit register operands.
417 if (MO.isImplicit())
418 return None;
419 return MCOperand::createReg(MO.getReg());
420 case MachineOperand::MO_Immediate:
421 return MCOperand::createImm(MO.getImm());
422 case MachineOperand::MO_MachineBasicBlock:
423 case MachineOperand::MO_GlobalAddress:
424 case MachineOperand::MO_ExternalSymbol:
425 return LowerSymbolOperand(MO, GetSymbolFromOperand(MO));
426 case MachineOperand::MO_JumpTableIndex:
427 return LowerSymbolOperand(MO, AsmPrinter.GetJTISymbol(MO.getIndex()));
428 case MachineOperand::MO_ConstantPoolIndex:
429 return LowerSymbolOperand(MO, AsmPrinter.GetCPISymbol(MO.getIndex()));
430 case MachineOperand::MO_BlockAddress:
431 return LowerSymbolOperand(
432 MO, AsmPrinter.GetBlockAddressSymbol(MO.getBlockAddress()));
433 case MachineOperand::MO_RegisterMask:
434 // Ignore call clobbers.
435 return None;
436 }
437}
438
Chris Lattner31722082009-09-12 20:34:57 +0000439void X86MCInstLower::Lower(const MachineInstr *MI, MCInst &OutMI) const {
440 OutMI.setOpcode(MI->getOpcode());
Chad Rosier24c19d22012-08-01 18:39:17 +0000441
Sanjoy Das2d869b22015-06-15 18:44:01 +0000442 for (const MachineOperand &MO : MI->operands())
443 if (auto MaybeMCOp = LowerMachineOperand(MI, MO))
444 OutMI.addOperand(MaybeMCOp.getValue());
Chad Rosier24c19d22012-08-01 18:39:17 +0000445
Chris Lattner31722082009-09-12 20:34:57 +0000446 // Handle a few special cases to eliminate operand modifiers.
Chris Lattner626656a2010-10-08 03:54:52 +0000447ReSimplify:
Chris Lattner31722082009-09-12 20:34:57 +0000448 switch (OutMI.getOpcode()) {
Tim Northover6833e3f2013-06-10 20:43:49 +0000449 case X86::LEA64_32r:
Chris Lattnerf4693072010-07-08 23:46:44 +0000450 case X86::LEA64r:
451 case X86::LEA16r:
452 case X86::LEA32r:
453 // LEA should have a segment register, but it must be empty.
454 assert(OutMI.getNumOperands() == 1+X86::AddrNumOperands &&
455 "Unexpected # of LEA operands");
456 assert(OutMI.getOperand(1+X86::AddrSegmentReg).getReg() == 0 &&
457 "LEA has segment specified!");
Chris Lattner31722082009-09-12 20:34:57 +0000458 break;
Chris Lattnere96d5342010-02-05 21:30:49 +0000459
Tim Northover3a1fd4c2013-06-01 09:55:14 +0000460 case X86::MOV32ri64:
461 OutMI.setOpcode(X86::MOV32ri);
462 break;
463
Craig Toppera66d81d2013-03-14 07:09:57 +0000464 // Commute operands to get a smaller encoding by using VEX.R instead of VEX.B
465 // if one of the registers is extended, but other isn't.
466 case X86::VMOVAPDrr:
467 case X86::VMOVAPDYrr:
468 case X86::VMOVAPSrr:
469 case X86::VMOVAPSYrr:
470 case X86::VMOVDQArr:
471 case X86::VMOVDQAYrr:
472 case X86::VMOVDQUrr:
473 case X86::VMOVDQUYrr:
Craig Toppera66d81d2013-03-14 07:09:57 +0000474 case X86::VMOVUPDrr:
475 case X86::VMOVUPDYrr:
476 case X86::VMOVUPSrr:
477 case X86::VMOVUPSYrr: {
Craig Topper612f7bf2013-03-16 03:44:31 +0000478 if (!X86II::isX86_64ExtendedReg(OutMI.getOperand(0).getReg()) &&
479 X86II::isX86_64ExtendedReg(OutMI.getOperand(1).getReg())) {
480 unsigned NewOpc;
481 switch (OutMI.getOpcode()) {
482 default: llvm_unreachable("Invalid opcode");
483 case X86::VMOVAPDrr: NewOpc = X86::VMOVAPDrr_REV; break;
484 case X86::VMOVAPDYrr: NewOpc = X86::VMOVAPDYrr_REV; break;
485 case X86::VMOVAPSrr: NewOpc = X86::VMOVAPSrr_REV; break;
486 case X86::VMOVAPSYrr: NewOpc = X86::VMOVAPSYrr_REV; break;
487 case X86::VMOVDQArr: NewOpc = X86::VMOVDQArr_REV; break;
488 case X86::VMOVDQAYrr: NewOpc = X86::VMOVDQAYrr_REV; break;
489 case X86::VMOVDQUrr: NewOpc = X86::VMOVDQUrr_REV; break;
490 case X86::VMOVDQUYrr: NewOpc = X86::VMOVDQUYrr_REV; break;
491 case X86::VMOVUPDrr: NewOpc = X86::VMOVUPDrr_REV; break;
492 case X86::VMOVUPDYrr: NewOpc = X86::VMOVUPDYrr_REV; break;
493 case X86::VMOVUPSrr: NewOpc = X86::VMOVUPSrr_REV; break;
494 case X86::VMOVUPSYrr: NewOpc = X86::VMOVUPSYrr_REV; break;
495 }
496 OutMI.setOpcode(NewOpc);
Craig Toppera66d81d2013-03-14 07:09:57 +0000497 }
Craig Topper612f7bf2013-03-16 03:44:31 +0000498 break;
499 }
500 case X86::VMOVSDrr:
501 case X86::VMOVSSrr: {
502 if (!X86II::isX86_64ExtendedReg(OutMI.getOperand(0).getReg()) &&
503 X86II::isX86_64ExtendedReg(OutMI.getOperand(2).getReg())) {
504 unsigned NewOpc;
505 switch (OutMI.getOpcode()) {
506 default: llvm_unreachable("Invalid opcode");
507 case X86::VMOVSDrr: NewOpc = X86::VMOVSDrr_REV; break;
508 case X86::VMOVSSrr: NewOpc = X86::VMOVSSrr_REV; break;
509 }
510 OutMI.setOpcode(NewOpc);
511 }
Craig Toppera66d81d2013-03-14 07:09:57 +0000512 break;
513 }
514
Jakob Stoklund Olesen97e31152012-02-16 17:56:02 +0000515 // TAILJMPr64, CALL64r, CALL64pcrel32 - These instructions have register
516 // inputs modeled as normal uses instead of implicit uses. As such, truncate
517 // off all but the first operand (the callee). FIXME: Change isel.
Daniel Dunbarb243dfb2010-05-19 08:07:12 +0000518 case X86::TAILJMPr64:
Reid Klecknera580b6e2015-01-30 21:03:31 +0000519 case X86::TAILJMPr64_REX:
Daniel Dunbar45ace402010-05-19 04:31:36 +0000520 case X86::CALL64r:
Jakob Stoklund Olesen97e31152012-02-16 17:56:02 +0000521 case X86::CALL64pcrel32: {
Daniel Dunbar45ace402010-05-19 04:31:36 +0000522 unsigned Opcode = OutMI.getOpcode();
Chris Lattner9f465392010-05-18 21:40:18 +0000523 MCOperand Saved = OutMI.getOperand(0);
524 OutMI = MCInst();
Daniel Dunbar45ace402010-05-19 04:31:36 +0000525 OutMI.setOpcode(Opcode);
Chris Lattner9f465392010-05-18 21:40:18 +0000526 OutMI.addOperand(Saved);
527 break;
528 }
Daniel Dunbar45ace402010-05-19 04:31:36 +0000529
Rafael Espindolad94f3b42010-10-26 18:09:55 +0000530 case X86::EH_RETURN:
531 case X86::EH_RETURN64: {
532 OutMI = MCInst();
David Woodhouse79dd5052014-01-08 12:58:07 +0000533 OutMI.setOpcode(getRetOpcode(AsmPrinter.getSubtarget()));
Rafael Espindolad94f3b42010-10-26 18:09:55 +0000534 break;
535 }
536
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000537 // TAILJMPd, TAILJMPd64 - Lower to the correct jump instructions.
Chris Lattner88c18562010-07-09 00:49:41 +0000538 case X86::TAILJMPr:
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000539 case X86::TAILJMPd:
540 case X86::TAILJMPd64: {
Chris Lattner88c18562010-07-09 00:49:41 +0000541 unsigned Opcode;
542 switch (OutMI.getOpcode()) {
Craig Topper4ed72782012-02-05 05:38:58 +0000543 default: llvm_unreachable("Invalid opcode");
Chris Lattner88c18562010-07-09 00:49:41 +0000544 case X86::TAILJMPr: Opcode = X86::JMP32r; break;
545 case X86::TAILJMPd:
546 case X86::TAILJMPd64: Opcode = X86::JMP_1; break;
547 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000548
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000549 MCOperand Saved = OutMI.getOperand(0);
550 OutMI = MCInst();
Chris Lattner88c18562010-07-09 00:49:41 +0000551 OutMI.setOpcode(Opcode);
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000552 OutMI.addOperand(Saved);
553 break;
554 }
555
Craig Topperddbf51f2015-01-06 07:35:50 +0000556 case X86::DEC16r:
557 case X86::DEC32r:
558 case X86::INC16r:
559 case X86::INC32r:
560 // If we aren't in 64-bit mode we can use the 1-byte inc/dec instructions.
561 if (!AsmPrinter.getSubtarget().is64Bit()) {
562 unsigned Opcode;
563 switch (OutMI.getOpcode()) {
564 default: llvm_unreachable("Invalid opcode");
565 case X86::DEC16r: Opcode = X86::DEC16r_alt; break;
566 case X86::DEC32r: Opcode = X86::DEC32r_alt; break;
567 case X86::INC16r: Opcode = X86::INC16r_alt; break;
568 case X86::INC32r: Opcode = X86::INC32r_alt; break;
569 }
570 OutMI.setOpcode(Opcode);
571 }
572 break;
573
Chris Lattner626656a2010-10-08 03:54:52 +0000574 // These are pseudo-ops for OR to help with the OR->ADD transformation. We do
575 // this with an ugly goto in case the resultant OR uses EAX and needs the
576 // short form.
Chris Lattnerdd774772010-10-08 03:57:25 +0000577 case X86::ADD16rr_DB: OutMI.setOpcode(X86::OR16rr); goto ReSimplify;
578 case X86::ADD32rr_DB: OutMI.setOpcode(X86::OR32rr); goto ReSimplify;
579 case X86::ADD64rr_DB: OutMI.setOpcode(X86::OR64rr); goto ReSimplify;
580 case X86::ADD16ri_DB: OutMI.setOpcode(X86::OR16ri); goto ReSimplify;
581 case X86::ADD32ri_DB: OutMI.setOpcode(X86::OR32ri); goto ReSimplify;
582 case X86::ADD64ri32_DB: OutMI.setOpcode(X86::OR64ri32); goto ReSimplify;
583 case X86::ADD16ri8_DB: OutMI.setOpcode(X86::OR16ri8); goto ReSimplify;
584 case X86::ADD32ri8_DB: OutMI.setOpcode(X86::OR32ri8); goto ReSimplify;
585 case X86::ADD64ri8_DB: OutMI.setOpcode(X86::OR64ri8); goto ReSimplify;
Chad Rosier24c19d22012-08-01 18:39:17 +0000586
Eli Friedman02f2f892011-09-07 18:48:32 +0000587 // Atomic load and store require a separate pseudo-inst because Acquire
588 // implies mayStore and Release implies mayLoad; fix these to regular MOV
589 // instructions here
Robin Morissetdf205862014-09-02 22:16:29 +0000590 case X86::ACQUIRE_MOV8rm: OutMI.setOpcode(X86::MOV8rm); goto ReSimplify;
591 case X86::ACQUIRE_MOV16rm: OutMI.setOpcode(X86::MOV16rm); goto ReSimplify;
592 case X86::ACQUIRE_MOV32rm: OutMI.setOpcode(X86::MOV32rm); goto ReSimplify;
593 case X86::ACQUIRE_MOV64rm: OutMI.setOpcode(X86::MOV64rm); goto ReSimplify;
594 case X86::RELEASE_MOV8mr: OutMI.setOpcode(X86::MOV8mr); goto ReSimplify;
595 case X86::RELEASE_MOV16mr: OutMI.setOpcode(X86::MOV16mr); goto ReSimplify;
596 case X86::RELEASE_MOV32mr: OutMI.setOpcode(X86::MOV32mr); goto ReSimplify;
597 case X86::RELEASE_MOV64mr: OutMI.setOpcode(X86::MOV64mr); goto ReSimplify;
598 case X86::RELEASE_MOV8mi: OutMI.setOpcode(X86::MOV8mi); goto ReSimplify;
599 case X86::RELEASE_MOV16mi: OutMI.setOpcode(X86::MOV16mi); goto ReSimplify;
600 case X86::RELEASE_MOV32mi: OutMI.setOpcode(X86::MOV32mi); goto ReSimplify;
601 case X86::RELEASE_MOV64mi32: OutMI.setOpcode(X86::MOV64mi32); goto ReSimplify;
602 case X86::RELEASE_ADD8mi: OutMI.setOpcode(X86::ADD8mi); goto ReSimplify;
603 case X86::RELEASE_ADD32mi: OutMI.setOpcode(X86::ADD32mi); goto ReSimplify;
604 case X86::RELEASE_ADD64mi32: OutMI.setOpcode(X86::ADD64mi32); goto ReSimplify;
605 case X86::RELEASE_AND8mi: OutMI.setOpcode(X86::AND8mi); goto ReSimplify;
606 case X86::RELEASE_AND32mi: OutMI.setOpcode(X86::AND32mi); goto ReSimplify;
607 case X86::RELEASE_AND64mi32: OutMI.setOpcode(X86::AND64mi32); goto ReSimplify;
608 case X86::RELEASE_OR8mi: OutMI.setOpcode(X86::OR8mi); goto ReSimplify;
609 case X86::RELEASE_OR32mi: OutMI.setOpcode(X86::OR32mi); goto ReSimplify;
610 case X86::RELEASE_OR64mi32: OutMI.setOpcode(X86::OR64mi32); goto ReSimplify;
611 case X86::RELEASE_XOR8mi: OutMI.setOpcode(X86::XOR8mi); goto ReSimplify;
612 case X86::RELEASE_XOR32mi: OutMI.setOpcode(X86::XOR32mi); goto ReSimplify;
613 case X86::RELEASE_XOR64mi32: OutMI.setOpcode(X86::XOR64mi32); goto ReSimplify;
614 case X86::RELEASE_INC8m: OutMI.setOpcode(X86::INC8m); goto ReSimplify;
615 case X86::RELEASE_INC16m: OutMI.setOpcode(X86::INC16m); goto ReSimplify;
616 case X86::RELEASE_INC32m: OutMI.setOpcode(X86::INC32m); goto ReSimplify;
617 case X86::RELEASE_INC64m: OutMI.setOpcode(X86::INC64m); goto ReSimplify;
618 case X86::RELEASE_DEC8m: OutMI.setOpcode(X86::DEC8m); goto ReSimplify;
619 case X86::RELEASE_DEC16m: OutMI.setOpcode(X86::DEC16m); goto ReSimplify;
620 case X86::RELEASE_DEC32m: OutMI.setOpcode(X86::DEC32m); goto ReSimplify;
621 case X86::RELEASE_DEC64m: OutMI.setOpcode(X86::DEC64m); goto ReSimplify;
Eli Friedman02f2f892011-09-07 18:48:32 +0000622
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000623 // We don't currently select the correct instruction form for instructions
624 // which have a short %eax, etc. form. Handle this by custom lowering, for
625 // now.
626 //
627 // Note, we are currently not handling the following instructions:
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000628 // MOV64ao8, MOV64o8a
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000629 // XCHG16ar, XCHG32ar, XCHG64ar
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000630 case X86::MOV8mr_NOREX:
Craig Topper4e5ab812015-01-02 07:36:23 +0000631 case X86::MOV8mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV8o32a); break;
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000632 case X86::MOV8rm_NOREX:
Craig Topper4e5ab812015-01-02 07:36:23 +0000633 case X86::MOV8rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV8ao32); break;
634 case X86::MOV16mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV16o32a); break;
635 case X86::MOV16rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV16ao32); break;
636 case X86::MOV32mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV32o32a); break;
637 case X86::MOV32rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV32ao32); break;
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000638
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000639 case X86::ADC8ri: SimplifyShortImmForm(OutMI, X86::ADC8i8); break;
640 case X86::ADC16ri: SimplifyShortImmForm(OutMI, X86::ADC16i16); break;
641 case X86::ADC32ri: SimplifyShortImmForm(OutMI, X86::ADC32i32); break;
642 case X86::ADC64ri32: SimplifyShortImmForm(OutMI, X86::ADC64i32); break;
643 case X86::ADD8ri: SimplifyShortImmForm(OutMI, X86::ADD8i8); break;
644 case X86::ADD16ri: SimplifyShortImmForm(OutMI, X86::ADD16i16); break;
645 case X86::ADD32ri: SimplifyShortImmForm(OutMI, X86::ADD32i32); break;
646 case X86::ADD64ri32: SimplifyShortImmForm(OutMI, X86::ADD64i32); break;
647 case X86::AND8ri: SimplifyShortImmForm(OutMI, X86::AND8i8); break;
648 case X86::AND16ri: SimplifyShortImmForm(OutMI, X86::AND16i16); break;
649 case X86::AND32ri: SimplifyShortImmForm(OutMI, X86::AND32i32); break;
650 case X86::AND64ri32: SimplifyShortImmForm(OutMI, X86::AND64i32); break;
651 case X86::CMP8ri: SimplifyShortImmForm(OutMI, X86::CMP8i8); break;
652 case X86::CMP16ri: SimplifyShortImmForm(OutMI, X86::CMP16i16); break;
653 case X86::CMP32ri: SimplifyShortImmForm(OutMI, X86::CMP32i32); break;
654 case X86::CMP64ri32: SimplifyShortImmForm(OutMI, X86::CMP64i32); break;
655 case X86::OR8ri: SimplifyShortImmForm(OutMI, X86::OR8i8); break;
656 case X86::OR16ri: SimplifyShortImmForm(OutMI, X86::OR16i16); break;
657 case X86::OR32ri: SimplifyShortImmForm(OutMI, X86::OR32i32); break;
658 case X86::OR64ri32: SimplifyShortImmForm(OutMI, X86::OR64i32); break;
659 case X86::SBB8ri: SimplifyShortImmForm(OutMI, X86::SBB8i8); break;
660 case X86::SBB16ri: SimplifyShortImmForm(OutMI, X86::SBB16i16); break;
661 case X86::SBB32ri: SimplifyShortImmForm(OutMI, X86::SBB32i32); break;
662 case X86::SBB64ri32: SimplifyShortImmForm(OutMI, X86::SBB64i32); break;
663 case X86::SUB8ri: SimplifyShortImmForm(OutMI, X86::SUB8i8); break;
664 case X86::SUB16ri: SimplifyShortImmForm(OutMI, X86::SUB16i16); break;
665 case X86::SUB32ri: SimplifyShortImmForm(OutMI, X86::SUB32i32); break;
666 case X86::SUB64ri32: SimplifyShortImmForm(OutMI, X86::SUB64i32); break;
667 case X86::TEST8ri: SimplifyShortImmForm(OutMI, X86::TEST8i8); break;
668 case X86::TEST16ri: SimplifyShortImmForm(OutMI, X86::TEST16i16); break;
669 case X86::TEST32ri: SimplifyShortImmForm(OutMI, X86::TEST32i32); break;
670 case X86::TEST64ri32: SimplifyShortImmForm(OutMI, X86::TEST64i32); break;
671 case X86::XOR8ri: SimplifyShortImmForm(OutMI, X86::XOR8i8); break;
672 case X86::XOR16ri: SimplifyShortImmForm(OutMI, X86::XOR16i16); break;
673 case X86::XOR32ri: SimplifyShortImmForm(OutMI, X86::XOR32i32); break;
674 case X86::XOR64ri32: SimplifyShortImmForm(OutMI, X86::XOR64i32); break;
Rafael Espindola66393c12011-10-26 21:12:27 +0000675
Benjamin Kramer068a2252013-07-12 18:06:44 +0000676 // Try to shrink some forms of movsx.
677 case X86::MOVSX16rr8:
678 case X86::MOVSX32rr16:
679 case X86::MOVSX64rr32:
680 SimplifyMOVSX(OutMI);
681 break;
Rafael Espindola66393c12011-10-26 21:12:27 +0000682 }
Chris Lattner31722082009-09-12 20:34:57 +0000683}
684
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000685void X86AsmPrinter::LowerTlsAddr(X86MCInstLower &MCInstLowering,
686 const MachineInstr &MI) {
Hans Wennborg789acfb2012-06-01 16:27:21 +0000687
688 bool is64Bits = MI.getOpcode() == X86::TLS_addr64 ||
689 MI.getOpcode() == X86::TLS_base_addr64;
690
691 bool needsPadding = MI.getOpcode() == X86::TLS_addr64;
692
Lang Hames9ff69c82015-04-24 19:11:51 +0000693 MCContext &context = OutStreamer->getContext();
Rafael Espindolac4774792010-11-28 21:16:39 +0000694
Benjamin Kramer4e629f72012-11-26 13:34:22 +0000695 if (needsPadding)
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000696 EmitAndCountInstruction(MCInstBuilder(X86::DATA16_PREFIX));
Hans Wennborg789acfb2012-06-01 16:27:21 +0000697
698 MCSymbolRefExpr::VariantKind SRVK;
699 switch (MI.getOpcode()) {
700 case X86::TLS_addr32:
701 case X86::TLS_addr64:
702 SRVK = MCSymbolRefExpr::VK_TLSGD;
703 break;
704 case X86::TLS_base_addr32:
705 SRVK = MCSymbolRefExpr::VK_TLSLDM;
706 break;
707 case X86::TLS_base_addr64:
708 SRVK = MCSymbolRefExpr::VK_TLSLD;
709 break;
710 default:
711 llvm_unreachable("unexpected opcode");
712 }
713
Rafael Espindolac4774792010-11-28 21:16:39 +0000714 MCSymbol *sym = MCInstLowering.GetSymbolFromOperand(MI.getOperand(3));
Jim Grosbach13760bd2015-05-30 01:25:56 +0000715 const MCSymbolRefExpr *symRef = MCSymbolRefExpr::create(sym, SRVK, context);
Rafael Espindolac4774792010-11-28 21:16:39 +0000716
717 MCInst LEA;
718 if (is64Bits) {
719 LEA.setOpcode(X86::LEA64r);
Jim Grosbache9119e42015-05-13 18:37:00 +0000720 LEA.addOperand(MCOperand::createReg(X86::RDI)); // dest
721 LEA.addOperand(MCOperand::createReg(X86::RIP)); // base
722 LEA.addOperand(MCOperand::createImm(1)); // scale
723 LEA.addOperand(MCOperand::createReg(0)); // index
724 LEA.addOperand(MCOperand::createExpr(symRef)); // disp
725 LEA.addOperand(MCOperand::createReg(0)); // seg
Rafael Espindola55d11452012-06-07 18:39:19 +0000726 } else if (SRVK == MCSymbolRefExpr::VK_TLSLDM) {
727 LEA.setOpcode(X86::LEA32r);
Jim Grosbache9119e42015-05-13 18:37:00 +0000728 LEA.addOperand(MCOperand::createReg(X86::EAX)); // dest
729 LEA.addOperand(MCOperand::createReg(X86::EBX)); // base
730 LEA.addOperand(MCOperand::createImm(1)); // scale
731 LEA.addOperand(MCOperand::createReg(0)); // index
732 LEA.addOperand(MCOperand::createExpr(symRef)); // disp
733 LEA.addOperand(MCOperand::createReg(0)); // seg
Rafael Espindolac4774792010-11-28 21:16:39 +0000734 } else {
735 LEA.setOpcode(X86::LEA32r);
Jim Grosbache9119e42015-05-13 18:37:00 +0000736 LEA.addOperand(MCOperand::createReg(X86::EAX)); // dest
737 LEA.addOperand(MCOperand::createReg(0)); // base
738 LEA.addOperand(MCOperand::createImm(1)); // scale
739 LEA.addOperand(MCOperand::createReg(X86::EBX)); // index
740 LEA.addOperand(MCOperand::createExpr(symRef)); // disp
741 LEA.addOperand(MCOperand::createReg(0)); // seg
Rafael Espindolac4774792010-11-28 21:16:39 +0000742 }
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000743 EmitAndCountInstruction(LEA);
Rafael Espindolac4774792010-11-28 21:16:39 +0000744
Hans Wennborg789acfb2012-06-01 16:27:21 +0000745 if (needsPadding) {
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000746 EmitAndCountInstruction(MCInstBuilder(X86::DATA16_PREFIX));
747 EmitAndCountInstruction(MCInstBuilder(X86::DATA16_PREFIX));
748 EmitAndCountInstruction(MCInstBuilder(X86::REX64_PREFIX));
Rafael Espindolac4774792010-11-28 21:16:39 +0000749 }
750
Rafael Espindolac4774792010-11-28 21:16:39 +0000751 StringRef name = is64Bits ? "__tls_get_addr" : "___tls_get_addr";
Jim Grosbach6f482002015-05-18 18:43:14 +0000752 MCSymbol *tlsGetAddr = context.getOrCreateSymbol(name);
Rafael Espindolac4774792010-11-28 21:16:39 +0000753 const MCSymbolRefExpr *tlsRef =
Jim Grosbach13760bd2015-05-30 01:25:56 +0000754 MCSymbolRefExpr::create(tlsGetAddr,
Rafael Espindolac4774792010-11-28 21:16:39 +0000755 MCSymbolRefExpr::VK_PLT,
756 context);
757
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000758 EmitAndCountInstruction(MCInstBuilder(is64Bits ? X86::CALL64pcrel32
759 : X86::CALLpcrel32)
760 .addExpr(tlsRef));
Rafael Espindolac4774792010-11-28 21:16:39 +0000761}
Devang Patel50c94312010-04-28 01:39:28 +0000762
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000763/// \brief Emit the optimal amount of multi-byte nops on X86.
David Woodhousee6c13e42014-01-28 23:12:42 +0000764static void EmitNops(MCStreamer &OS, unsigned NumBytes, bool Is64Bit, const MCSubtargetInfo &STI) {
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000765 // This works only for 64bit. For 32bit we have to do additional checking if
766 // the CPU supports multi-byte nops.
767 assert(Is64Bit && "EmitNops only supports X86-64");
768 while (NumBytes) {
769 unsigned Opc, BaseReg, ScaleVal, IndexReg, Displacement, SegmentReg;
770 Opc = IndexReg = Displacement = SegmentReg = 0;
771 BaseReg = X86::RAX; ScaleVal = 1;
772 switch (NumBytes) {
773 case 0: llvm_unreachable("Zero nops?"); break;
774 case 1: NumBytes -= 1; Opc = X86::NOOP; break;
775 case 2: NumBytes -= 2; Opc = X86::XCHG16ar; break;
776 case 3: NumBytes -= 3; Opc = X86::NOOPL; break;
777 case 4: NumBytes -= 4; Opc = X86::NOOPL; Displacement = 8; break;
778 case 5: NumBytes -= 5; Opc = X86::NOOPL; Displacement = 8;
779 IndexReg = X86::RAX; break;
780 case 6: NumBytes -= 6; Opc = X86::NOOPW; Displacement = 8;
781 IndexReg = X86::RAX; break;
782 case 7: NumBytes -= 7; Opc = X86::NOOPL; Displacement = 512; break;
783 case 8: NumBytes -= 8; Opc = X86::NOOPL; Displacement = 512;
784 IndexReg = X86::RAX; break;
785 case 9: NumBytes -= 9; Opc = X86::NOOPW; Displacement = 512;
786 IndexReg = X86::RAX; break;
787 default: NumBytes -= 10; Opc = X86::NOOPW; Displacement = 512;
788 IndexReg = X86::RAX; SegmentReg = X86::CS; break;
789 }
790
791 unsigned NumPrefixes = std::min(NumBytes, 5U);
792 NumBytes -= NumPrefixes;
793 for (unsigned i = 0; i != NumPrefixes; ++i)
794 OS.EmitBytes("\x66");
795
796 switch (Opc) {
797 default: llvm_unreachable("Unexpected opcode"); break;
798 case X86::NOOP:
David Woodhousee6c13e42014-01-28 23:12:42 +0000799 OS.EmitInstruction(MCInstBuilder(Opc), STI);
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000800 break;
801 case X86::XCHG16ar:
David Woodhousee6c13e42014-01-28 23:12:42 +0000802 OS.EmitInstruction(MCInstBuilder(Opc).addReg(X86::AX), STI);
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000803 break;
804 case X86::NOOPL:
805 case X86::NOOPW:
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000806 OS.EmitInstruction(MCInstBuilder(Opc).addReg(BaseReg)
807 .addImm(ScaleVal).addReg(IndexReg)
808 .addImm(Displacement).addReg(SegmentReg), STI);
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000809 break;
810 }
811 } // while (NumBytes)
812}
813
Sanjoy Das2e0d29f2015-05-06 23:53:26 +0000814void X86AsmPrinter::LowerSTATEPOINT(const MachineInstr &MI,
815 X86MCInstLower &MCIL) {
816 assert(Subtarget->is64Bit() && "Statepoint currently only supports X86-64");
Philip Reames0365f1a2014-12-01 22:52:56 +0000817
Sanjoy Dasa1d39ba2015-05-12 23:52:24 +0000818 StatepointOpers SOpers(&MI);
Sanjoy Dasa1d39ba2015-05-12 23:52:24 +0000819 if (unsigned PatchBytes = SOpers.getNumPatchBytes()) {
820 EmitNops(*OutStreamer, PatchBytes, Subtarget->is64Bit(),
821 getSubtargetInfo());
822 } else {
823 // Lower call target and choose correct opcode
824 const MachineOperand &CallTarget = SOpers.getCallTarget();
825 MCOperand CallTargetMCOp;
826 unsigned CallOpcode;
827 switch (CallTarget.getType()) {
828 case MachineOperand::MO_GlobalAddress:
829 case MachineOperand::MO_ExternalSymbol:
830 CallTargetMCOp = MCIL.LowerSymbolOperand(
831 CallTarget, MCIL.GetSymbolFromOperand(CallTarget));
832 CallOpcode = X86::CALL64pcrel32;
833 // Currently, we only support relative addressing with statepoints.
834 // Otherwise, we'll need a scratch register to hold the target
835 // address. You'll fail asserts during load & relocation if this
836 // symbol is to far away. (TODO: support non-relative addressing)
837 break;
838 case MachineOperand::MO_Immediate:
Jim Grosbache9119e42015-05-13 18:37:00 +0000839 CallTargetMCOp = MCOperand::createImm(CallTarget.getImm());
Sanjoy Dasa1d39ba2015-05-12 23:52:24 +0000840 CallOpcode = X86::CALL64pcrel32;
841 // Currently, we only support relative addressing with statepoints.
842 // Otherwise, we'll need a scratch register to hold the target
843 // immediate. You'll fail asserts during load & relocation if this
844 // address is to far away. (TODO: support non-relative addressing)
845 break;
846 case MachineOperand::MO_Register:
Jim Grosbache9119e42015-05-13 18:37:00 +0000847 CallTargetMCOp = MCOperand::createReg(CallTarget.getReg());
Sanjoy Dasa1d39ba2015-05-12 23:52:24 +0000848 CallOpcode = X86::CALL64r;
849 break;
850 default:
851 llvm_unreachable("Unsupported operand type in statepoint call target");
852 break;
853 }
854
855 // Emit call
856 MCInst CallInst;
857 CallInst.setOpcode(CallOpcode);
858 CallInst.addOperand(CallTargetMCOp);
859 OutStreamer->EmitInstruction(CallInst, getSubtargetInfo());
860 }
Philip Reames0365f1a2014-12-01 22:52:56 +0000861
862 // Record our statepoint node in the same section used by STACKMAP
863 // and PATCHPOINT
Michael Liao5bf95782014-12-04 05:20:33 +0000864 SM.recordStatepoint(MI);
Philip Reames0365f1a2014-12-01 22:52:56 +0000865}
866
Sanjoy Dasc63244d2015-06-15 18:44:08 +0000867void X86AsmPrinter::LowerFAULTING_LOAD_OP(const MachineInstr &MI,
868 X86MCInstLower &MCIL) {
869 // FAULTING_LOAD_OP <def>, <handler label>, <load opcode>, <load operands>
870
871 unsigned LoadDefRegister = MI.getOperand(0).getReg();
872 MCSymbol *HandlerLabel = MI.getOperand(1).getMCSymbol();
873 unsigned LoadOpcode = MI.getOperand(2).getImm();
874 unsigned LoadOperandsBeginIdx = 3;
875
876 FM.recordFaultingOp(FaultMaps::FaultingLoad, HandlerLabel);
877
878 MCInst LoadMI;
879 LoadMI.setOpcode(LoadOpcode);
880 LoadMI.addOperand(MCOperand::createReg(LoadDefRegister));
881 for (auto I = MI.operands_begin() + LoadOperandsBeginIdx,
882 E = MI.operands_end();
883 I != E; ++I)
884 if (auto MaybeOperand = MCIL.LowerMachineOperand(&MI, *I))
885 LoadMI.addOperand(MaybeOperand.getValue());
886
887 OutStreamer->EmitInstruction(LoadMI, getSubtargetInfo());
888}
Philip Reames0365f1a2014-12-01 22:52:56 +0000889
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000890// Lower a stackmap of the form:
891// <id>, <shadowBytes>, ...
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000892void X86AsmPrinter::LowerSTACKMAP(const MachineInstr &MI) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000893 SMShadowTracker.emitShadowPadding(*OutStreamer, getSubtargetInfo());
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000894 SM.recordStackMap(MI);
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000895 unsigned NumShadowBytes = MI.getOperand(1).getImm();
896 SMShadowTracker.reset(NumShadowBytes);
Andrew Trick153ebe62013-10-31 22:11:56 +0000897}
898
Andrew Trick561f2212013-11-14 06:54:10 +0000899// Lower a patchpoint of the form:
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000900// [<def>], <id>, <numBytes>, <target>, <numArgs>, <cc>, ...
Lang Hames65613a62015-04-22 06:02:31 +0000901void X86AsmPrinter::LowerPATCHPOINT(const MachineInstr &MI,
902 X86MCInstLower &MCIL) {
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000903 assert(Subtarget->is64Bit() && "Patchpoint currently only supports X86-64");
904
Lang Hames9ff69c82015-04-24 19:11:51 +0000905 SMShadowTracker.emitShadowPadding(*OutStreamer, getSubtargetInfo());
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000906
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000907 SM.recordPatchPoint(MI);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +0000908
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000909 PatchPointOpers opers(&MI);
910 unsigned ScratchIdx = opers.getNextScratchIdx();
Andrew Trick561f2212013-11-14 06:54:10 +0000911 unsigned EncodedBytes = 0;
Lang Hames65613a62015-04-22 06:02:31 +0000912 const MachineOperand &CalleeMO =
913 opers.getMetaOper(PatchPointOpers::TargetPos);
914
915 // Check for null target. If target is non-null (i.e. is non-zero or is
916 // symbolic) then emit a call.
917 if (!(CalleeMO.isImm() && !CalleeMO.getImm())) {
918 MCOperand CalleeMCOp;
919 switch (CalleeMO.getType()) {
920 default:
921 /// FIXME: Add a verifier check for bad callee types.
922 llvm_unreachable("Unrecognized callee operand type.");
923 case MachineOperand::MO_Immediate:
924 if (CalleeMO.getImm())
Jim Grosbache9119e42015-05-13 18:37:00 +0000925 CalleeMCOp = MCOperand::createImm(CalleeMO.getImm());
Lang Hames65613a62015-04-22 06:02:31 +0000926 break;
927 case MachineOperand::MO_ExternalSymbol:
928 case MachineOperand::MO_GlobalAddress:
929 CalleeMCOp =
930 MCIL.LowerSymbolOperand(CalleeMO,
931 MCIL.GetSymbolFromOperand(CalleeMO));
932 break;
933 }
934
Andrew Trick561f2212013-11-14 06:54:10 +0000935 // Emit MOV to materialize the target address and the CALL to target.
936 // This is encoded with 12-13 bytes, depending on which register is used.
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000937 unsigned ScratchReg = MI.getOperand(ScratchIdx).getReg();
938 if (X86II::isX86_64ExtendedReg(ScratchReg))
939 EncodedBytes = 13;
940 else
941 EncodedBytes = 12;
Lang Hames65613a62015-04-22 06:02:31 +0000942
943 EmitAndCountInstruction(
944 MCInstBuilder(X86::MOV64ri).addReg(ScratchReg).addOperand(CalleeMCOp));
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000945 EmitAndCountInstruction(MCInstBuilder(X86::CALL64r).addReg(ScratchReg));
Andrew Trick561f2212013-11-14 06:54:10 +0000946 }
Lang Hames65613a62015-04-22 06:02:31 +0000947
Andrew Trick153ebe62013-10-31 22:11:56 +0000948 // Emit padding.
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000949 unsigned NumBytes = opers.getMetaOper(PatchPointOpers::NBytesPos).getImm();
950 assert(NumBytes >= EncodedBytes &&
Andrew Trick153ebe62013-10-31 22:11:56 +0000951 "Patchpoint can't request size less than the length of a call.");
952
Lang Hames9ff69c82015-04-24 19:11:51 +0000953 EmitNops(*OutStreamer, NumBytes - EncodedBytes, Subtarget->is64Bit(),
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000954 getSubtargetInfo());
Andrew Trick153ebe62013-10-31 22:11:56 +0000955}
956
Reid Klecknere7040102014-08-04 21:05:27 +0000957// Returns instruction preceding MBBI in MachineFunction.
958// If MBBI is the first instruction of the first basic block, returns null.
959static MachineBasicBlock::const_iterator
960PrevCrossBBInst(MachineBasicBlock::const_iterator MBBI) {
961 const MachineBasicBlock *MBB = MBBI->getParent();
962 while (MBBI == MBB->begin()) {
963 if (MBB == MBB->getParent()->begin())
964 return nullptr;
965 MBB = MBB->getPrevNode();
966 MBBI = MBB->end();
967 }
968 return --MBBI;
969}
970
Chandler Carruthe7e9c042014-09-24 09:39:41 +0000971static const Constant *getConstantFromPool(const MachineInstr &MI,
972 const MachineOperand &Op) {
973 if (!Op.isCPI())
Chandler Carruth7b688c62014-09-24 03:06:37 +0000974 return nullptr;
Chandler Carruth0b682d42014-09-24 02:16:12 +0000975
Chandler Carruth7b688c62014-09-24 03:06:37 +0000976 ArrayRef<MachineConstantPoolEntry> Constants =
977 MI.getParent()->getParent()->getConstantPool()->getConstants();
Chandler Carruthe7e9c042014-09-24 09:39:41 +0000978 const MachineConstantPoolEntry &ConstantEntry =
979 Constants[Op.getIndex()];
Chandler Carruth0b682d42014-09-24 02:16:12 +0000980
981 // Bail if this is a machine constant pool entry, we won't be able to dig out
982 // anything useful.
Chandler Carruthe7e9c042014-09-24 09:39:41 +0000983 if (ConstantEntry.isMachineConstantPoolEntry())
Chandler Carruth7b688c62014-09-24 03:06:37 +0000984 return nullptr;
Chandler Carruth0b682d42014-09-24 02:16:12 +0000985
Chandler Carruthe7e9c042014-09-24 09:39:41 +0000986 auto *C = dyn_cast<Constant>(ConstantEntry.Val.ConstVal);
987 assert((!C || ConstantEntry.getType() == C->getType()) &&
Chandler Carruth0b682d42014-09-24 02:16:12 +0000988 "Expected a constant of the same type!");
Chandler Carruth7b688c62014-09-24 03:06:37 +0000989 return C;
990}
Chandler Carruth0b682d42014-09-24 02:16:12 +0000991
Chandler Carruth7b688c62014-09-24 03:06:37 +0000992static std::string getShuffleComment(const MachineOperand &DstOp,
993 const MachineOperand &SrcOp,
994 ArrayRef<int> Mask) {
995 std::string Comment;
Chandler Carruth0b682d42014-09-24 02:16:12 +0000996
997 // Compute the name for a register. This is really goofy because we have
998 // multiple instruction printers that could (in theory) use different
999 // names. Fortunately most people use the ATT style (outside of Windows)
1000 // and they actually agree on register naming here. Ultimately, this is
1001 // a comment, and so its OK if it isn't perfect.
1002 auto GetRegisterName = [](unsigned RegNum) -> StringRef {
1003 return X86ATTInstPrinter::getRegisterName(RegNum);
1004 };
1005
1006 StringRef DstName = DstOp.isReg() ? GetRegisterName(DstOp.getReg()) : "mem";
1007 StringRef SrcName = SrcOp.isReg() ? GetRegisterName(SrcOp.getReg()) : "mem";
1008
1009 raw_string_ostream CS(Comment);
1010 CS << DstName << " = ";
1011 bool NeedComma = false;
1012 bool InSrc = false;
1013 for (int M : Mask) {
1014 // Wrap up any prior entry...
1015 if (M == SM_SentinelZero && InSrc) {
1016 InSrc = false;
1017 CS << "]";
1018 }
1019 if (NeedComma)
1020 CS << ",";
1021 else
1022 NeedComma = true;
1023
1024 // Print this shuffle...
1025 if (M == SM_SentinelZero) {
1026 CS << "zero";
1027 } else {
1028 if (!InSrc) {
1029 InSrc = true;
1030 CS << SrcName << "[";
1031 }
1032 if (M == SM_SentinelUndef)
1033 CS << "u";
1034 else
1035 CS << M;
1036 }
1037 }
1038 if (InSrc)
1039 CS << "]";
1040 CS.flush();
1041
1042 return Comment;
1043}
1044
Chris Lattner94a946c2010-01-28 01:02:27 +00001045void X86AsmPrinter::EmitInstruction(const MachineInstr *MI) {
Rafael Espindola38c2e652013-10-29 16:11:22 +00001046 X86MCInstLower MCInstLowering(*MF, *this);
Eric Christopher05b81972015-02-02 17:38:43 +00001047 const X86RegisterInfo *RI = MF->getSubtarget<X86Subtarget>().getRegisterInfo();
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001048
Chris Lattner74f4ca72009-09-02 17:35:12 +00001049 switch (MI->getOpcode()) {
Dale Johannesenb36c7092010-04-06 22:45:26 +00001050 case TargetOpcode::DBG_VALUE:
David Blaikieb735b4d2013-06-16 20:34:27 +00001051 llvm_unreachable("Should be handled target independently");
Dale Johannesen5d7f0a02010-04-07 01:15:14 +00001052
Eric Christopher4abffad2010-08-05 18:34:30 +00001053 // Emit nothing here but a comment if we can.
1054 case X86::Int_MemBarrier:
Lang Hames9ff69c82015-04-24 19:11:51 +00001055 OutStreamer->emitRawComment("MEMBARRIER");
Eric Christopher4abffad2010-08-05 18:34:30 +00001056 return;
Owen Anderson0ca562e2011-10-04 23:26:17 +00001057
Rafael Espindolad94f3b42010-10-26 18:09:55 +00001058
1059 case X86::EH_RETURN:
1060 case X86::EH_RETURN64: {
1061 // Lower these as normal, but add some comments.
1062 unsigned Reg = MI->getOperand(0).getReg();
Lang Hames9ff69c82015-04-24 19:11:51 +00001063 OutStreamer->AddComment(StringRef("eh_return, addr: %") +
1064 X86ATTInstPrinter::getRegisterName(Reg));
Rafael Espindolad94f3b42010-10-26 18:09:55 +00001065 break;
1066 }
Chris Lattner88c18562010-07-09 00:49:41 +00001067 case X86::TAILJMPr:
Reid Klecknera580b6e2015-01-30 21:03:31 +00001068 case X86::TAILJMPm:
Chris Lattner88c18562010-07-09 00:49:41 +00001069 case X86::TAILJMPd:
Reid Klecknera580b6e2015-01-30 21:03:31 +00001070 case X86::TAILJMPr64:
1071 case X86::TAILJMPm64:
Chris Lattner88c18562010-07-09 00:49:41 +00001072 case X86::TAILJMPd64:
Reid Klecknera580b6e2015-01-30 21:03:31 +00001073 case X86::TAILJMPr64_REX:
1074 case X86::TAILJMPm64_REX:
1075 case X86::TAILJMPd64_REX:
Chris Lattner88c18562010-07-09 00:49:41 +00001076 // Lower these as normal, but add some comments.
Lang Hames9ff69c82015-04-24 19:11:51 +00001077 OutStreamer->AddComment("TAILCALL");
Chris Lattner88c18562010-07-09 00:49:41 +00001078 break;
Rafael Espindolac4774792010-11-28 21:16:39 +00001079
1080 case X86::TLS_addr32:
1081 case X86::TLS_addr64:
Hans Wennborg789acfb2012-06-01 16:27:21 +00001082 case X86::TLS_base_addr32:
1083 case X86::TLS_base_addr64:
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001084 return LowerTlsAddr(MCInstLowering, *MI);
Rafael Espindolac4774792010-11-28 21:16:39 +00001085
Chris Lattner74f4ca72009-09-02 17:35:12 +00001086 case X86::MOVPC32r: {
1087 // This is a pseudo op for a two instruction sequence with a label, which
1088 // looks like:
1089 // call "L1$pb"
1090 // "L1$pb":
1091 // popl %esi
Chad Rosier24c19d22012-08-01 18:39:17 +00001092
Chris Lattner74f4ca72009-09-02 17:35:12 +00001093 // Emit the call.
Chris Lattner7077efe2010-11-14 22:48:15 +00001094 MCSymbol *PICBase = MF->getPICBaseSymbol();
Chris Lattner74f4ca72009-09-02 17:35:12 +00001095 // FIXME: We would like an efficient form for this, so we don't have to do a
1096 // lot of extra uniquing.
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001097 EmitAndCountInstruction(MCInstBuilder(X86::CALLpcrel32)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001098 .addExpr(MCSymbolRefExpr::create(PICBase, OutContext)));
Chad Rosier24c19d22012-08-01 18:39:17 +00001099
Chris Lattner74f4ca72009-09-02 17:35:12 +00001100 // Emit the label.
Lang Hames9ff69c82015-04-24 19:11:51 +00001101 OutStreamer->EmitLabel(PICBase);
Chad Rosier24c19d22012-08-01 18:39:17 +00001102
Chris Lattner74f4ca72009-09-02 17:35:12 +00001103 // popl $reg
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001104 EmitAndCountInstruction(MCInstBuilder(X86::POP32r)
1105 .addReg(MI->getOperand(0).getReg()));
Chris Lattner74f4ca72009-09-02 17:35:12 +00001106 return;
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001107 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001108
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001109 case X86::ADD32ri: {
1110 // Lower the MO_GOT_ABSOLUTE_ADDRESS form of ADD32ri.
1111 if (MI->getOperand(2).getTargetFlags() != X86II::MO_GOT_ABSOLUTE_ADDRESS)
1112 break;
Chad Rosier24c19d22012-08-01 18:39:17 +00001113
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001114 // Okay, we have something like:
1115 // EAX = ADD32ri EAX, MO_GOT_ABSOLUTE_ADDRESS(@MYGLOBAL)
Chad Rosier24c19d22012-08-01 18:39:17 +00001116
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001117 // For this, we want to print something like:
1118 // MYGLOBAL + (. - PICBASE)
1119 // However, we can't generate a ".", so just emit a new label here and refer
Chris Lattnerd7581392010-03-12 18:47:50 +00001120 // to it.
Jim Grosbach6f482002015-05-18 18:43:14 +00001121 MCSymbol *DotSym = OutContext.createTempSymbol();
Lang Hames9ff69c82015-04-24 19:11:51 +00001122 OutStreamer->EmitLabel(DotSym);
Chad Rosier24c19d22012-08-01 18:39:17 +00001123
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001124 // Now that we have emitted the label, lower the complex operand expression.
Chris Lattnerd9d71862010-02-08 23:03:41 +00001125 MCSymbol *OpSym = MCInstLowering.GetSymbolFromOperand(MI->getOperand(2));
Chad Rosier24c19d22012-08-01 18:39:17 +00001126
Jim Grosbach13760bd2015-05-30 01:25:56 +00001127 const MCExpr *DotExpr = MCSymbolRefExpr::create(DotSym, OutContext);
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001128 const MCExpr *PICBase =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001129 MCSymbolRefExpr::create(MF->getPICBaseSymbol(), OutContext);
1130 DotExpr = MCBinaryExpr::createSub(DotExpr, PICBase, OutContext);
Chad Rosier24c19d22012-08-01 18:39:17 +00001131
Jim Grosbach13760bd2015-05-30 01:25:56 +00001132 DotExpr = MCBinaryExpr::createAdd(MCSymbolRefExpr::create(OpSym,OutContext),
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001133 DotExpr, OutContext);
Chad Rosier24c19d22012-08-01 18:39:17 +00001134
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001135 EmitAndCountInstruction(MCInstBuilder(X86::ADD32ri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001136 .addReg(MI->getOperand(0).getReg())
1137 .addReg(MI->getOperand(1).getReg())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001138 .addExpr(DotExpr));
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001139 return;
1140 }
Philip Reames0365f1a2014-12-01 22:52:56 +00001141 case TargetOpcode::STATEPOINT:
Sanjoy Das2e0d29f2015-05-06 23:53:26 +00001142 return LowerSTATEPOINT(*MI, MCInstLowering);
Michael Liao5bf95782014-12-04 05:20:33 +00001143
Sanjoy Dasc63244d2015-06-15 18:44:08 +00001144 case TargetOpcode::FAULTING_LOAD_OP:
1145 return LowerFAULTING_LOAD_OP(*MI, MCInstLowering);
1146
Andrew Trick153ebe62013-10-31 22:11:56 +00001147 case TargetOpcode::STACKMAP:
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001148 return LowerSTACKMAP(*MI);
Andrew Trick153ebe62013-10-31 22:11:56 +00001149
1150 case TargetOpcode::PATCHPOINT:
Lang Hames65613a62015-04-22 06:02:31 +00001151 return LowerPATCHPOINT(*MI, MCInstLowering);
Lang Hamesc2b77232013-11-11 23:00:41 +00001152
1153 case X86::MORESTACK_RET:
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001154 EmitAndCountInstruction(MCInstBuilder(getRetOpcode(*Subtarget)));
Lang Hamesc2b77232013-11-11 23:00:41 +00001155 return;
1156
1157 case X86::MORESTACK_RET_RESTORE_R10:
1158 // Return, then restore R10.
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001159 EmitAndCountInstruction(MCInstBuilder(getRetOpcode(*Subtarget)));
1160 EmitAndCountInstruction(MCInstBuilder(X86::MOV64rr)
1161 .addReg(X86::R10)
1162 .addReg(X86::RAX));
Lang Hamesc2b77232013-11-11 23:00:41 +00001163 return;
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001164
1165 case X86::SEH_PushReg:
Lang Hames9ff69c82015-04-24 19:11:51 +00001166 OutStreamer->EmitWinCFIPushReg(RI->getSEHRegNum(MI->getOperand(0).getImm()));
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001167 return;
1168
1169 case X86::SEH_SaveReg:
Lang Hames9ff69c82015-04-24 19:11:51 +00001170 OutStreamer->EmitWinCFISaveReg(RI->getSEHRegNum(MI->getOperand(0).getImm()),
Saleem Abdulrasool7206a522014-06-29 01:52:01 +00001171 MI->getOperand(1).getImm());
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001172 return;
1173
Lang Hames9ff69c82015-04-24 19:11:51 +00001174 case X86::SEH_SaveXMM:
1175 OutStreamer->EmitWinCFISaveXMM(RI->getSEHRegNum(MI->getOperand(0).getImm()),
1176 MI->getOperand(1).getImm());
1177 return;
1178
1179 case X86::SEH_StackAlloc:
1180 OutStreamer->EmitWinCFIAllocStack(MI->getOperand(0).getImm());
1181 return;
1182
1183 case X86::SEH_SetFrame:
1184 OutStreamer->EmitWinCFISetFrame(RI->getSEHRegNum(MI->getOperand(0).getImm()),
1185 MI->getOperand(1).getImm());
1186 return;
1187
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001188 case X86::SEH_PushFrame:
Lang Hames9ff69c82015-04-24 19:11:51 +00001189 OutStreamer->EmitWinCFIPushFrame(MI->getOperand(0).getImm());
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001190 return;
1191
1192 case X86::SEH_EndPrologue:
Lang Hames9ff69c82015-04-24 19:11:51 +00001193 OutStreamer->EmitWinCFIEndProlog();
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001194 return;
Chandler Carruth185cc182014-07-25 23:47:11 +00001195
Reid Klecknere7040102014-08-04 21:05:27 +00001196 case X86::SEH_Epilogue: {
1197 MachineBasicBlock::const_iterator MBBI(MI);
1198 // Check if preceded by a call and emit nop if so.
1199 for (MBBI = PrevCrossBBInst(MBBI); MBBI; MBBI = PrevCrossBBInst(MBBI)) {
1200 // Conservatively assume that pseudo instructions don't emit code and keep
1201 // looking for a call. We may emit an unnecessary nop in some cases.
1202 if (!MBBI->isPseudo()) {
1203 if (MBBI->isCall())
1204 EmitAndCountInstruction(MCInstBuilder(X86::NOOP));
1205 break;
1206 }
1207 }
1208 return;
1209 }
1210
Chandler Carruthab8b37a2014-09-24 02:24:41 +00001211 // Lower PSHUFB and VPERMILP normally but add a comment if we can find
1212 // a constant shuffle mask. We won't be able to do this at the MC layer
1213 // because the mask isn't an immediate.
Chandler Carruth185cc182014-07-25 23:47:11 +00001214 case X86::PSHUFBrm:
Chandler Carruth98443d82014-09-25 00:24:19 +00001215 case X86::VPSHUFBrm:
1216 case X86::VPSHUFBYrm: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001217 if (!OutStreamer->isVerboseAsm())
Chandler Carruthedf50212014-09-24 03:06:34 +00001218 break;
Chandler Carruthab8b37a2014-09-24 02:24:41 +00001219 assert(MI->getNumOperands() > 5 &&
1220 "We should always have at least 5 operands!");
1221 const MachineOperand &DstOp = MI->getOperand(0);
1222 const MachineOperand &SrcOp = MI->getOperand(1);
1223 const MachineOperand &MaskOp = MI->getOperand(5);
1224
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001225 if (auto *C = getConstantFromPool(*MI, MaskOp)) {
Chandler Carruth7b688c62014-09-24 03:06:37 +00001226 SmallVector<int, 16> Mask;
David Majnemer14141f92015-01-11 07:29:51 +00001227 DecodePSHUFBMask(C, Mask);
Chandler Carruth7b688c62014-09-24 03:06:37 +00001228 if (!Mask.empty())
Lang Hames9ff69c82015-04-24 19:11:51 +00001229 OutStreamer->AddComment(getShuffleComment(DstOp, SrcOp, Mask));
Chandler Carruth7b688c62014-09-24 03:06:37 +00001230 }
1231 break;
1232 }
1233 case X86::VPERMILPSrm:
1234 case X86::VPERMILPDrm:
1235 case X86::VPERMILPSYrm:
1236 case X86::VPERMILPDYrm: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001237 if (!OutStreamer->isVerboseAsm())
Chandler Carruth7b688c62014-09-24 03:06:37 +00001238 break;
1239 assert(MI->getNumOperands() > 5 &&
1240 "We should always have at least 5 operands!");
1241 const MachineOperand &DstOp = MI->getOperand(0);
1242 const MachineOperand &SrcOp = MI->getOperand(1);
1243 const MachineOperand &MaskOp = MI->getOperand(5);
1244
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001245 if (auto *C = getConstantFromPool(*MI, MaskOp)) {
Chandler Carruth7b688c62014-09-24 03:06:37 +00001246 SmallVector<int, 16> Mask;
1247 DecodeVPERMILPMask(C, Mask);
1248 if (!Mask.empty())
Lang Hames9ff69c82015-04-24 19:11:51 +00001249 OutStreamer->AddComment(getShuffleComment(DstOp, SrcOp, Mask));
Chandler Carruth7b688c62014-09-24 03:06:37 +00001250 }
Chandler Carruth185cc182014-07-25 23:47:11 +00001251 break;
Chris Lattner74f4ca72009-09-02 17:35:12 +00001252 }
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001253
1254 // For loads from a constant pool to a vector register, print the constant
1255 // loaded.
1256 case X86::MOVAPDrm:
1257 case X86::VMOVAPDrm:
1258 case X86::VMOVAPDYrm:
1259 case X86::MOVUPDrm:
1260 case X86::VMOVUPDrm:
1261 case X86::VMOVUPDYrm:
1262 case X86::MOVAPSrm:
1263 case X86::VMOVAPSrm:
1264 case X86::VMOVAPSYrm:
1265 case X86::MOVUPSrm:
1266 case X86::VMOVUPSrm:
1267 case X86::VMOVUPSYrm:
1268 case X86::MOVDQArm:
1269 case X86::VMOVDQArm:
1270 case X86::VMOVDQAYrm:
1271 case X86::MOVDQUrm:
1272 case X86::VMOVDQUrm:
1273 case X86::VMOVDQUYrm:
Lang Hames9ff69c82015-04-24 19:11:51 +00001274 if (!OutStreamer->isVerboseAsm())
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001275 break;
1276 if (MI->getNumOperands() > 4)
1277 if (auto *C = getConstantFromPool(*MI, MI->getOperand(4))) {
1278 std::string Comment;
1279 raw_string_ostream CS(Comment);
1280 const MachineOperand &DstOp = MI->getOperand(0);
1281 CS << X86ATTInstPrinter::getRegisterName(DstOp.getReg()) << " = ";
1282 if (auto *CDS = dyn_cast<ConstantDataSequential>(C)) {
1283 CS << "[";
1284 for (int i = 0, NumElements = CDS->getNumElements(); i < NumElements; ++i) {
1285 if (i != 0)
1286 CS << ",";
1287 if (CDS->getElementType()->isIntegerTy())
1288 CS << CDS->getElementAsInteger(i);
1289 else if (CDS->getElementType()->isFloatTy())
1290 CS << CDS->getElementAsFloat(i);
1291 else if (CDS->getElementType()->isDoubleTy())
1292 CS << CDS->getElementAsDouble(i);
1293 else
1294 CS << "?";
1295 }
1296 CS << "]";
Lang Hames9ff69c82015-04-24 19:11:51 +00001297 OutStreamer->AddComment(CS.str());
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001298 } else if (auto *CV = dyn_cast<ConstantVector>(C)) {
1299 CS << "<";
1300 for (int i = 0, NumOperands = CV->getNumOperands(); i < NumOperands; ++i) {
1301 if (i != 0)
1302 CS << ",";
1303 Constant *COp = CV->getOperand(i);
1304 if (isa<UndefValue>(COp)) {
1305 CS << "u";
1306 } else if (auto *CI = dyn_cast<ConstantInt>(COp)) {
1307 CS << CI->getZExtValue();
1308 } else if (auto *CF = dyn_cast<ConstantFP>(COp)) {
1309 SmallString<32> Str;
1310 CF->getValueAPF().toString(Str);
1311 CS << Str;
1312 } else {
1313 CS << "?";
1314 }
1315 }
1316 CS << ">";
Lang Hames9ff69c82015-04-24 19:11:51 +00001317 OutStreamer->AddComment(CS.str());
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001318 }
1319 }
1320 break;
Chandler Carruth0b682d42014-09-24 02:16:12 +00001321 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001322
Chris Lattner31722082009-09-12 20:34:57 +00001323 MCInst TmpInst;
1324 MCInstLowering.Lower(MI, TmpInst);
Pete Cooper3c0af3522014-10-27 19:40:35 +00001325
1326 // Stackmap shadows cannot include branch targets, so we can count the bytes
Pete Cooper7c801dc2014-10-27 22:38:45 +00001327 // in a call towards the shadow, but must ensure that the no thread returns
1328 // in to the stackmap shadow. The only way to achieve this is if the call
1329 // is at the end of the shadow.
1330 if (MI->isCall()) {
1331 // Count then size of the call towards the shadow
1332 SMShadowTracker.count(TmpInst, getSubtargetInfo());
1333 // Then flush the shadow so that we fill with nops before the call, not
1334 // after it.
Lang Hames9ff69c82015-04-24 19:11:51 +00001335 SMShadowTracker.emitShadowPadding(*OutStreamer, getSubtargetInfo());
Pete Cooper7c801dc2014-10-27 22:38:45 +00001336 // Then emit the call
Lang Hames9ff69c82015-04-24 19:11:51 +00001337 OutStreamer->EmitInstruction(TmpInst, getSubtargetInfo());
Pete Cooper7c801dc2014-10-27 22:38:45 +00001338 return;
1339 }
1340
1341 EmitAndCountInstruction(TmpInst);
Chris Lattner74f4ca72009-09-02 17:35:12 +00001342}