| Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- X86MCTargetDesc.cpp - X86 Target Descriptions ---------------------===// |
| Evan Cheng | 2475331 | 2011-06-24 01:44:41 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file provides X86 specific target descriptions. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| Evan Cheng | 3ddfbd3 | 2011-07-06 22:01:53 +0000 | [diff] [blame] | 14 | #include "X86MCTargetDesc.h" |
| Evan Cheng | 61faa55 | 2011-07-25 21:20:24 +0000 | [diff] [blame] | 15 | #include "InstPrinter/X86ATTInstPrinter.h" |
| 16 | #include "InstPrinter/X86IntelInstPrinter.h" |
| Andrea Di Biagio | 2145b13 | 2018-06-20 10:08:11 +0000 | [diff] [blame] | 17 | #include "X86BaseInfo.h" |
| Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 18 | #include "X86MCAsmInfo.h" |
| Andrea Di Biagio | 2145b13 | 2018-06-20 10:08:11 +0000 | [diff] [blame] | 19 | #include "llvm/ADT/APInt.h" |
| Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 20 | #include "llvm/ADT/Triple.h" |
| Hans Wennborg | 6605310 | 2017-10-03 18:27:22 +0000 | [diff] [blame] | 21 | #include "llvm/DebugInfo/CodeView/CodeView.h" |
| Evan Cheng | 4d6c9d7 | 2011-08-23 20:15:21 +0000 | [diff] [blame] | 22 | #include "llvm/MC/MCInstrAnalysis.h" |
| Evan Cheng | 1e210d0 | 2011-06-28 20:07:07 +0000 | [diff] [blame] | 23 | #include "llvm/MC/MCInstrInfo.h" |
| Evan Cheng | 2475331 | 2011-06-24 01:44:41 +0000 | [diff] [blame] | 24 | #include "llvm/MC/MCRegisterInfo.h" |
| Evan Cheng | b253100 | 2011-07-25 19:33:48 +0000 | [diff] [blame] | 25 | #include "llvm/MC/MCStreamer.h" |
| Evan Cheng | 0711c4d | 2011-07-01 22:25:04 +0000 | [diff] [blame] | 26 | #include "llvm/MC/MCSubtargetInfo.h" |
| Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 27 | #include "llvm/MC/MachineLocation.h" |
| Craig Topper | c4965bc | 2012-02-05 07:21:30 +0000 | [diff] [blame] | 28 | #include "llvm/Support/ErrorHandling.h" |
| Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 29 | #include "llvm/Support/Host.h" |
| Evan Cheng | 2bb4035 | 2011-08-24 18:08:43 +0000 | [diff] [blame] | 30 | #include "llvm/Support/TargetRegistry.h" |
| Evan Cheng | d9997ac | 2011-06-27 18:32:37 +0000 | [diff] [blame] | 31 | |
| Chandler Carruth | d174b72 | 2014-04-22 02:03:14 +0000 | [diff] [blame] | 32 | #if _MSC_VER |
| 33 | #include <intrin.h> |
| 34 | #endif |
| 35 | |
| 36 | using namespace llvm; |
| 37 | |
| Evan Cheng | d9997ac | 2011-06-27 18:32:37 +0000 | [diff] [blame] | 38 | #define GET_REGINFO_MC_DESC |
| 39 | #include "X86GenRegisterInfo.inc" |
| Evan Cheng | 1e210d0 | 2011-06-28 20:07:07 +0000 | [diff] [blame] | 40 | |
| 41 | #define GET_INSTRINFO_MC_DESC |
| Andrea Di Biagio | b6022aa | 2018-07-19 16:42:15 +0000 | [diff] [blame] | 42 | #define GET_GENINSTRINFO_MC_HELPERS |
| Evan Cheng | 1e210d0 | 2011-06-28 20:07:07 +0000 | [diff] [blame] | 43 | #include "X86GenInstrInfo.inc" |
| 44 | |
| Evan Cheng | 0711c4d | 2011-07-01 22:25:04 +0000 | [diff] [blame] | 45 | #define GET_SUBTARGETINFO_MC_DESC |
| Evan Cheng | c9c090d | 2011-07-01 22:36:09 +0000 | [diff] [blame] | 46 | #include "X86GenSubtargetInfo.inc" |
| Evan Cheng | 0711c4d | 2011-07-01 22:25:04 +0000 | [diff] [blame] | 47 | |
| Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 48 | std::string X86_MC::ParseX86Triple(const Triple &TT) { |
| Nick Lewycky | 73df7e3 | 2011-09-05 21:51:43 +0000 | [diff] [blame] | 49 | std::string FS; |
| Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 50 | if (TT.getArch() == Triple::x86_64) |
| Craig Topper | 3c80d62 | 2014-01-06 04:55:54 +0000 | [diff] [blame] | 51 | FS = "+64bit-mode,-32bit-mode,-16bit-mode"; |
| Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 52 | else if (TT.getEnvironment() != Triple::CODE16) |
| Craig Topper | 3c80d62 | 2014-01-06 04:55:54 +0000 | [diff] [blame] | 53 | FS = "-64bit-mode,+32bit-mode,-16bit-mode"; |
| David Woodhouse | 71d15ed | 2014-01-20 12:02:25 +0000 | [diff] [blame] | 54 | else |
| 55 | FS = "-64bit-mode,-32bit-mode,+16bit-mode"; |
| 56 | |
| Nick Lewycky | 73df7e3 | 2011-09-05 21:51:43 +0000 | [diff] [blame] | 57 | return FS; |
| Evan Cheng | 13bcc6c | 2011-07-07 21:06:52 +0000 | [diff] [blame] | 58 | } |
| 59 | |
| Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 60 | unsigned X86_MC::getDwarfRegFlavour(const Triple &TT, bool isEH) { |
| 61 | if (TT.getArch() == Triple::x86_64) |
| Evan Cheng | d60fa58b | 2011-07-18 20:57:22 +0000 | [diff] [blame] | 62 | return DWARFFlavour::X86_64; |
| 63 | |
| Eric Christopher | 1f8ad4f | 2014-06-10 22:34:28 +0000 | [diff] [blame] | 64 | if (TT.isOSDarwin()) |
| Evan Cheng | d60fa58b | 2011-07-18 20:57:22 +0000 | [diff] [blame] | 65 | return isEH ? DWARFFlavour::X86_32_DarwinEH : DWARFFlavour::X86_32_Generic; |
| Eric Christopher | 1f8ad4f | 2014-06-10 22:34:28 +0000 | [diff] [blame] | 66 | if (TT.isOSCygMing()) |
| Evan Cheng | d60fa58b | 2011-07-18 20:57:22 +0000 | [diff] [blame] | 67 | // Unsupported by now, just quick fallback |
| 68 | return DWARFFlavour::X86_32_Generic; |
| 69 | return DWARFFlavour::X86_32_Generic; |
| 70 | } |
| 71 | |
| Reid Kleckner | f9c275f | 2016-02-10 20:55:49 +0000 | [diff] [blame] | 72 | void X86_MC::initLLVMToSEHAndCVRegMapping(MCRegisterInfo *MRI) { |
| Evan Cheng | d60fa58b | 2011-07-18 20:57:22 +0000 | [diff] [blame] | 73 | // FIXME: TableGen these. |
| Reid Kleckner | f9c275f | 2016-02-10 20:55:49 +0000 | [diff] [blame] | 74 | for (unsigned Reg = X86::NoRegister + 1; Reg < X86::NUM_TARGET_REGS; ++Reg) { |
| Michael Liao | f54249b | 2012-10-04 19:50:43 +0000 | [diff] [blame] | 75 | unsigned SEH = MRI->getEncodingValue(Reg); |
| Evan Cheng | d60fa58b | 2011-07-18 20:57:22 +0000 | [diff] [blame] | 76 | MRI->mapLLVMRegToSEHReg(Reg, SEH); |
| 77 | } |
| Reid Kleckner | f9c275f | 2016-02-10 20:55:49 +0000 | [diff] [blame] | 78 | |
| Hans Wennborg | 6605310 | 2017-10-03 18:27:22 +0000 | [diff] [blame] | 79 | // Mapping from CodeView to MC register id. |
| 80 | static const struct { |
| 81 | codeview::RegisterId CVReg; |
| 82 | MCPhysReg Reg; |
| 83 | } RegMap[] = { |
| Reid Kleckner | bd5d712 | 2018-08-16 17:34:31 +0000 | [diff] [blame] | 84 | {codeview::RegisterId::AL, X86::AL}, |
| 85 | {codeview::RegisterId::CL, X86::CL}, |
| 86 | {codeview::RegisterId::DL, X86::DL}, |
| 87 | {codeview::RegisterId::BL, X86::BL}, |
| 88 | {codeview::RegisterId::AH, X86::AH}, |
| 89 | {codeview::RegisterId::CH, X86::CH}, |
| 90 | {codeview::RegisterId::DH, X86::DH}, |
| 91 | {codeview::RegisterId::BH, X86::BH}, |
| 92 | {codeview::RegisterId::AX, X86::AX}, |
| 93 | {codeview::RegisterId::CX, X86::CX}, |
| 94 | {codeview::RegisterId::DX, X86::DX}, |
| 95 | {codeview::RegisterId::BX, X86::BX}, |
| 96 | {codeview::RegisterId::SP, X86::SP}, |
| 97 | {codeview::RegisterId::BP, X86::BP}, |
| 98 | {codeview::RegisterId::SI, X86::SI}, |
| 99 | {codeview::RegisterId::DI, X86::DI}, |
| 100 | {codeview::RegisterId::EAX, X86::EAX}, |
| 101 | {codeview::RegisterId::ECX, X86::ECX}, |
| 102 | {codeview::RegisterId::EDX, X86::EDX}, |
| 103 | {codeview::RegisterId::EBX, X86::EBX}, |
| 104 | {codeview::RegisterId::ESP, X86::ESP}, |
| 105 | {codeview::RegisterId::EBP, X86::EBP}, |
| 106 | {codeview::RegisterId::ESI, X86::ESI}, |
| 107 | {codeview::RegisterId::EDI, X86::EDI}, |
| Hans Wennborg | 6605310 | 2017-10-03 18:27:22 +0000 | [diff] [blame] | 108 | |
| Reid Kleckner | bd5d712 | 2018-08-16 17:34:31 +0000 | [diff] [blame] | 109 | {codeview::RegisterId::EFLAGS, X86::EFLAGS}, |
| Hans Wennborg | 6605310 | 2017-10-03 18:27:22 +0000 | [diff] [blame] | 110 | |
| Reid Kleckner | bd5d712 | 2018-08-16 17:34:31 +0000 | [diff] [blame] | 111 | {codeview::RegisterId::ST0, X86::FP0}, |
| 112 | {codeview::RegisterId::ST1, X86::FP1}, |
| 113 | {codeview::RegisterId::ST2, X86::FP2}, |
| 114 | {codeview::RegisterId::ST3, X86::FP3}, |
| 115 | {codeview::RegisterId::ST4, X86::FP4}, |
| 116 | {codeview::RegisterId::ST5, X86::FP5}, |
| 117 | {codeview::RegisterId::ST6, X86::FP6}, |
| 118 | {codeview::RegisterId::ST7, X86::FP7}, |
| Hans Wennborg | 6605310 | 2017-10-03 18:27:22 +0000 | [diff] [blame] | 119 | |
| Reid Kleckner | bd5d712 | 2018-08-16 17:34:31 +0000 | [diff] [blame] | 120 | {codeview::RegisterId::XMM0, X86::XMM0}, |
| 121 | {codeview::RegisterId::XMM1, X86::XMM1}, |
| 122 | {codeview::RegisterId::XMM2, X86::XMM2}, |
| 123 | {codeview::RegisterId::XMM3, X86::XMM3}, |
| 124 | {codeview::RegisterId::XMM4, X86::XMM4}, |
| 125 | {codeview::RegisterId::XMM5, X86::XMM5}, |
| 126 | {codeview::RegisterId::XMM6, X86::XMM6}, |
| 127 | {codeview::RegisterId::XMM7, X86::XMM7}, |
| Hans Wennborg | 6605310 | 2017-10-03 18:27:22 +0000 | [diff] [blame] | 128 | |
| Reid Kleckner | bd5d712 | 2018-08-16 17:34:31 +0000 | [diff] [blame] | 129 | {codeview::RegisterId::XMM8, X86::XMM8}, |
| 130 | {codeview::RegisterId::XMM9, X86::XMM9}, |
| 131 | {codeview::RegisterId::XMM10, X86::XMM10}, |
| 132 | {codeview::RegisterId::XMM11, X86::XMM11}, |
| 133 | {codeview::RegisterId::XMM12, X86::XMM12}, |
| 134 | {codeview::RegisterId::XMM13, X86::XMM13}, |
| 135 | {codeview::RegisterId::XMM14, X86::XMM14}, |
| 136 | {codeview::RegisterId::XMM15, X86::XMM15}, |
| Hans Wennborg | 6605310 | 2017-10-03 18:27:22 +0000 | [diff] [blame] | 137 | |
| Reid Kleckner | bd5d712 | 2018-08-16 17:34:31 +0000 | [diff] [blame] | 138 | {codeview::RegisterId::SIL, X86::SIL}, |
| 139 | {codeview::RegisterId::DIL, X86::DIL}, |
| 140 | {codeview::RegisterId::BPL, X86::BPL}, |
| 141 | {codeview::RegisterId::SPL, X86::SPL}, |
| 142 | {codeview::RegisterId::RAX, X86::RAX}, |
| 143 | {codeview::RegisterId::RBX, X86::RBX}, |
| 144 | {codeview::RegisterId::RCX, X86::RCX}, |
| 145 | {codeview::RegisterId::RDX, X86::RDX}, |
| 146 | {codeview::RegisterId::RSI, X86::RSI}, |
| 147 | {codeview::RegisterId::RDI, X86::RDI}, |
| 148 | {codeview::RegisterId::RBP, X86::RBP}, |
| 149 | {codeview::RegisterId::RSP, X86::RSP}, |
| 150 | {codeview::RegisterId::R8, X86::R8}, |
| 151 | {codeview::RegisterId::R9, X86::R9}, |
| 152 | {codeview::RegisterId::R10, X86::R10}, |
| 153 | {codeview::RegisterId::R11, X86::R11}, |
| 154 | {codeview::RegisterId::R12, X86::R12}, |
| 155 | {codeview::RegisterId::R13, X86::R13}, |
| 156 | {codeview::RegisterId::R14, X86::R14}, |
| 157 | {codeview::RegisterId::R15, X86::R15}, |
| 158 | {codeview::RegisterId::R8B, X86::R8B}, |
| 159 | {codeview::RegisterId::R9B, X86::R9B}, |
| 160 | {codeview::RegisterId::R10B, X86::R10B}, |
| 161 | {codeview::RegisterId::R11B, X86::R11B}, |
| 162 | {codeview::RegisterId::R12B, X86::R12B}, |
| 163 | {codeview::RegisterId::R13B, X86::R13B}, |
| 164 | {codeview::RegisterId::R14B, X86::R14B}, |
| 165 | {codeview::RegisterId::R15B, X86::R15B}, |
| 166 | {codeview::RegisterId::R8W, X86::R8W}, |
| 167 | {codeview::RegisterId::R9W, X86::R9W}, |
| 168 | {codeview::RegisterId::R10W, X86::R10W}, |
| 169 | {codeview::RegisterId::R11W, X86::R11W}, |
| 170 | {codeview::RegisterId::R12W, X86::R12W}, |
| 171 | {codeview::RegisterId::R13W, X86::R13W}, |
| 172 | {codeview::RegisterId::R14W, X86::R14W}, |
| 173 | {codeview::RegisterId::R15W, X86::R15W}, |
| 174 | {codeview::RegisterId::R8D, X86::R8D}, |
| 175 | {codeview::RegisterId::R9D, X86::R9D}, |
| 176 | {codeview::RegisterId::R10D, X86::R10D}, |
| 177 | {codeview::RegisterId::R11D, X86::R11D}, |
| 178 | {codeview::RegisterId::R12D, X86::R12D}, |
| 179 | {codeview::RegisterId::R13D, X86::R13D}, |
| 180 | {codeview::RegisterId::R14D, X86::R14D}, |
| 181 | {codeview::RegisterId::R15D, X86::R15D}, |
| 182 | {codeview::RegisterId::AMD64_YMM0, X86::YMM0}, |
| 183 | {codeview::RegisterId::AMD64_YMM1, X86::YMM1}, |
| 184 | {codeview::RegisterId::AMD64_YMM2, X86::YMM2}, |
| 185 | {codeview::RegisterId::AMD64_YMM3, X86::YMM3}, |
| 186 | {codeview::RegisterId::AMD64_YMM4, X86::YMM4}, |
| 187 | {codeview::RegisterId::AMD64_YMM5, X86::YMM5}, |
| 188 | {codeview::RegisterId::AMD64_YMM6, X86::YMM6}, |
| 189 | {codeview::RegisterId::AMD64_YMM7, X86::YMM7}, |
| 190 | {codeview::RegisterId::AMD64_YMM8, X86::YMM8}, |
| 191 | {codeview::RegisterId::AMD64_YMM9, X86::YMM9}, |
| 192 | {codeview::RegisterId::AMD64_YMM10, X86::YMM10}, |
| 193 | {codeview::RegisterId::AMD64_YMM11, X86::YMM11}, |
| 194 | {codeview::RegisterId::AMD64_YMM12, X86::YMM12}, |
| 195 | {codeview::RegisterId::AMD64_YMM13, X86::YMM13}, |
| 196 | {codeview::RegisterId::AMD64_YMM14, X86::YMM14}, |
| 197 | {codeview::RegisterId::AMD64_YMM15, X86::YMM15}, |
| 198 | {codeview::RegisterId::AMD64_YMM16, X86::YMM16}, |
| 199 | {codeview::RegisterId::AMD64_YMM17, X86::YMM17}, |
| 200 | {codeview::RegisterId::AMD64_YMM18, X86::YMM18}, |
| 201 | {codeview::RegisterId::AMD64_YMM19, X86::YMM19}, |
| 202 | {codeview::RegisterId::AMD64_YMM20, X86::YMM20}, |
| 203 | {codeview::RegisterId::AMD64_YMM21, X86::YMM21}, |
| 204 | {codeview::RegisterId::AMD64_YMM22, X86::YMM22}, |
| 205 | {codeview::RegisterId::AMD64_YMM23, X86::YMM23}, |
| 206 | {codeview::RegisterId::AMD64_YMM24, X86::YMM24}, |
| 207 | {codeview::RegisterId::AMD64_YMM25, X86::YMM25}, |
| 208 | {codeview::RegisterId::AMD64_YMM26, X86::YMM26}, |
| 209 | {codeview::RegisterId::AMD64_YMM27, X86::YMM27}, |
| 210 | {codeview::RegisterId::AMD64_YMM28, X86::YMM28}, |
| 211 | {codeview::RegisterId::AMD64_YMM29, X86::YMM29}, |
| 212 | {codeview::RegisterId::AMD64_YMM30, X86::YMM30}, |
| 213 | {codeview::RegisterId::AMD64_YMM31, X86::YMM31}, |
| 214 | {codeview::RegisterId::AMD64_ZMM0, X86::ZMM0}, |
| 215 | {codeview::RegisterId::AMD64_ZMM1, X86::ZMM1}, |
| 216 | {codeview::RegisterId::AMD64_ZMM2, X86::ZMM2}, |
| 217 | {codeview::RegisterId::AMD64_ZMM3, X86::ZMM3}, |
| 218 | {codeview::RegisterId::AMD64_ZMM4, X86::ZMM4}, |
| 219 | {codeview::RegisterId::AMD64_ZMM5, X86::ZMM5}, |
| 220 | {codeview::RegisterId::AMD64_ZMM6, X86::ZMM6}, |
| 221 | {codeview::RegisterId::AMD64_ZMM7, X86::ZMM7}, |
| 222 | {codeview::RegisterId::AMD64_ZMM8, X86::ZMM8}, |
| 223 | {codeview::RegisterId::AMD64_ZMM9, X86::ZMM9}, |
| 224 | {codeview::RegisterId::AMD64_ZMM10, X86::ZMM10}, |
| 225 | {codeview::RegisterId::AMD64_ZMM11, X86::ZMM11}, |
| 226 | {codeview::RegisterId::AMD64_ZMM12, X86::ZMM12}, |
| 227 | {codeview::RegisterId::AMD64_ZMM13, X86::ZMM13}, |
| 228 | {codeview::RegisterId::AMD64_ZMM14, X86::ZMM14}, |
| 229 | {codeview::RegisterId::AMD64_ZMM15, X86::ZMM15}, |
| 230 | {codeview::RegisterId::AMD64_ZMM16, X86::ZMM16}, |
| 231 | {codeview::RegisterId::AMD64_ZMM17, X86::ZMM17}, |
| 232 | {codeview::RegisterId::AMD64_ZMM18, X86::ZMM18}, |
| 233 | {codeview::RegisterId::AMD64_ZMM19, X86::ZMM19}, |
| 234 | {codeview::RegisterId::AMD64_ZMM20, X86::ZMM20}, |
| 235 | {codeview::RegisterId::AMD64_ZMM21, X86::ZMM21}, |
| 236 | {codeview::RegisterId::AMD64_ZMM22, X86::ZMM22}, |
| 237 | {codeview::RegisterId::AMD64_ZMM23, X86::ZMM23}, |
| 238 | {codeview::RegisterId::AMD64_ZMM24, X86::ZMM24}, |
| 239 | {codeview::RegisterId::AMD64_ZMM25, X86::ZMM25}, |
| 240 | {codeview::RegisterId::AMD64_ZMM26, X86::ZMM26}, |
| 241 | {codeview::RegisterId::AMD64_ZMM27, X86::ZMM27}, |
| 242 | {codeview::RegisterId::AMD64_ZMM28, X86::ZMM28}, |
| 243 | {codeview::RegisterId::AMD64_ZMM29, X86::ZMM29}, |
| 244 | {codeview::RegisterId::AMD64_ZMM30, X86::ZMM30}, |
| 245 | {codeview::RegisterId::AMD64_ZMM31, X86::ZMM31}, |
| 246 | {codeview::RegisterId::AMD64_K0, X86::K0}, |
| 247 | {codeview::RegisterId::AMD64_K1, X86::K1}, |
| 248 | {codeview::RegisterId::AMD64_K2, X86::K2}, |
| 249 | {codeview::RegisterId::AMD64_K3, X86::K3}, |
| 250 | {codeview::RegisterId::AMD64_K4, X86::K4}, |
| 251 | {codeview::RegisterId::AMD64_K5, X86::K5}, |
| 252 | {codeview::RegisterId::AMD64_K6, X86::K6}, |
| 253 | {codeview::RegisterId::AMD64_K7, X86::K7}, |
| Zachary Turner | bc94ae4 | 2018-08-18 03:54:16 +0000 | [diff] [blame] | 254 | {codeview::RegisterId::AMD64_XMM16, X86::XMM16}, |
| 255 | {codeview::RegisterId::AMD64_XMM17, X86::XMM17}, |
| 256 | {codeview::RegisterId::AMD64_XMM18, X86::XMM18}, |
| 257 | {codeview::RegisterId::AMD64_XMM19, X86::XMM19}, |
| 258 | {codeview::RegisterId::AMD64_XMM20, X86::XMM20}, |
| 259 | {codeview::RegisterId::AMD64_XMM21, X86::XMM21}, |
| 260 | {codeview::RegisterId::AMD64_XMM22, X86::XMM22}, |
| 261 | {codeview::RegisterId::AMD64_XMM23, X86::XMM23}, |
| 262 | {codeview::RegisterId::AMD64_XMM24, X86::XMM24}, |
| 263 | {codeview::RegisterId::AMD64_XMM25, X86::XMM25}, |
| 264 | {codeview::RegisterId::AMD64_XMM26, X86::XMM26}, |
| 265 | {codeview::RegisterId::AMD64_XMM27, X86::XMM27}, |
| 266 | {codeview::RegisterId::AMD64_XMM28, X86::XMM28}, |
| 267 | {codeview::RegisterId::AMD64_XMM29, X86::XMM29}, |
| 268 | {codeview::RegisterId::AMD64_XMM30, X86::XMM30}, |
| 269 | {codeview::RegisterId::AMD64_XMM31, X86::XMM31}, |
| 270 | |
| Reid Kleckner | f9c275f | 2016-02-10 20:55:49 +0000 | [diff] [blame] | 271 | }; |
| Hans Wennborg | 6605310 | 2017-10-03 18:27:22 +0000 | [diff] [blame] | 272 | for (unsigned I = 0; I < array_lengthof(RegMap); ++I) |
| 273 | MRI->mapLLVMRegToCVReg(RegMap[I].Reg, static_cast<int>(RegMap[I].CVReg)); |
| Evan Cheng | d60fa58b | 2011-07-18 20:57:22 +0000 | [diff] [blame] | 274 | } |
| 275 | |
| Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 276 | MCSubtargetInfo *X86_MC::createX86MCSubtargetInfo(const Triple &TT, |
| Daniel Sanders | a73f1fd | 2015-06-10 12:11:26 +0000 | [diff] [blame] | 277 | StringRef CPU, StringRef FS) { |
| Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 278 | std::string ArchFS = X86_MC::ParseX86Triple(TT); |
| Evan Cheng | 13bcc6c | 2011-07-07 21:06:52 +0000 | [diff] [blame] | 279 | if (!FS.empty()) { |
| 280 | if (!ArchFS.empty()) |
| Yaron Keren | 75e0c4b | 2015-03-27 17:51:30 +0000 | [diff] [blame] | 281 | ArchFS = (Twine(ArchFS) + "," + FS).str(); |
| Evan Cheng | 13bcc6c | 2011-07-07 21:06:52 +0000 | [diff] [blame] | 282 | else |
| 283 | ArchFS = FS; |
| 284 | } |
| 285 | |
| 286 | std::string CPUName = CPU; |
| Jim Grosbach | a344b6c3 | 2014-04-14 22:23:30 +0000 | [diff] [blame] | 287 | if (CPUName.empty()) |
| Evan Cheng | 964cb5f | 2011-07-08 21:14:14 +0000 | [diff] [blame] | 288 | CPUName = "generic"; |
| Evan Cheng | 13bcc6c | 2011-07-07 21:06:52 +0000 | [diff] [blame] | 289 | |
| Duncan P. N. Exon Smith | 754e21f | 2015-07-10 22:43:42 +0000 | [diff] [blame] | 290 | return createX86MCSubtargetInfoImpl(TT, CPUName, ArchFS); |
| Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 291 | } |
| 292 | |
| Evan Cheng | 1705ab0 | 2011-07-14 23:50:31 +0000 | [diff] [blame] | 293 | static MCInstrInfo *createX86MCInstrInfo() { |
| Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 294 | MCInstrInfo *X = new MCInstrInfo(); |
| 295 | InitX86MCInstrInfo(X); |
| 296 | return X; |
| 297 | } |
| 298 | |
| Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 299 | static MCRegisterInfo *createX86MCRegisterInfo(const Triple &TT) { |
| 300 | unsigned RA = (TT.getArch() == Triple::x86_64) |
| Daniel Sanders | f423f56 | 2015-07-06 16:56:07 +0000 | [diff] [blame] | 301 | ? X86::RIP // Should have dwarf #16. |
| 302 | : X86::EIP; // Should have dwarf #8. |
| Evan Cheng | d60fa58b | 2011-07-18 20:57:22 +0000 | [diff] [blame] | 303 | |
| Evan Cheng | 1705ab0 | 2011-07-14 23:50:31 +0000 | [diff] [blame] | 304 | MCRegisterInfo *X = new MCRegisterInfo(); |
| Daniel Sanders | f423f56 | 2015-07-06 16:56:07 +0000 | [diff] [blame] | 305 | InitX86MCRegisterInfo(X, RA, X86_MC::getDwarfRegFlavour(TT, false), |
| 306 | X86_MC::getDwarfRegFlavour(TT, true), RA); |
| Reid Kleckner | f9c275f | 2016-02-10 20:55:49 +0000 | [diff] [blame] | 307 | X86_MC::initLLVMToSEHAndCVRegMapping(X); |
| Evan Cheng | 1705ab0 | 2011-07-14 23:50:31 +0000 | [diff] [blame] | 308 | return X; |
| 309 | } |
| 310 | |
| Daniel Sanders | 7813ae8 | 2015-06-04 13:12:25 +0000 | [diff] [blame] | 311 | static MCAsmInfo *createX86MCAsmInfo(const MCRegisterInfo &MRI, |
| Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 312 | const Triple &TheTriple) { |
| 313 | bool is64Bit = TheTriple.getArch() == Triple::x86_64; |
| Evan Cheng | 1705ab0 | 2011-07-14 23:50:31 +0000 | [diff] [blame] | 314 | |
| Evan Cheng | 67c033e | 2011-07-18 22:29:13 +0000 | [diff] [blame] | 315 | MCAsmInfo *MAI; |
| Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 316 | if (TheTriple.isOSBinFormatMachO()) { |
| Evan Cheng | 67c033e | 2011-07-18 22:29:13 +0000 | [diff] [blame] | 317 | if (is64Bit) |
| Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 318 | MAI = new X86_64MCAsmInfoDarwin(TheTriple); |
| Evan Cheng | 1705ab0 | 2011-07-14 23:50:31 +0000 | [diff] [blame] | 319 | else |
| Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 320 | MAI = new X86MCAsmInfoDarwin(TheTriple); |
| 321 | } else if (TheTriple.isOSBinFormatELF()) { |
| Andrew Kaylor | feb805f | 2012-10-02 18:38:34 +0000 | [diff] [blame] | 322 | // Force the use of an ELF container. |
| Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 323 | MAI = new X86ELFMCAsmInfo(TheTriple); |
| 324 | } else if (TheTriple.isWindowsMSVCEnvironment() || |
| 325 | TheTriple.isWindowsCoreCLREnvironment()) { |
| 326 | MAI = new X86MCAsmInfoMicrosoft(TheTriple); |
| 327 | } else if (TheTriple.isOSCygMing() || |
| 328 | TheTriple.isWindowsItaniumEnvironment()) { |
| 329 | MAI = new X86MCAsmInfoGNUCOFF(TheTriple); |
| Evan Cheng | 67c033e | 2011-07-18 22:29:13 +0000 | [diff] [blame] | 330 | } else { |
| Andrew Kaylor | feb805f | 2012-10-02 18:38:34 +0000 | [diff] [blame] | 331 | // The default is ELF. |
| Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 332 | MAI = new X86ELFMCAsmInfo(TheTriple); |
| Evan Cheng | 1705ab0 | 2011-07-14 23:50:31 +0000 | [diff] [blame] | 333 | } |
| 334 | |
| Evan Cheng | 67c033e | 2011-07-18 22:29:13 +0000 | [diff] [blame] | 335 | // Initialize initial frame state. |
| 336 | // Calculate amount of bytes used for return address storing |
| 337 | int stackGrowth = is64Bit ? -8 : -4; |
| Evan Cheng | 1705ab0 | 2011-07-14 23:50:31 +0000 | [diff] [blame] | 338 | |
| Evan Cheng | 67c033e | 2011-07-18 22:29:13 +0000 | [diff] [blame] | 339 | // Initial state of the frame pointer is esp+stackGrowth. |
| Rafael Espindola | 227144c | 2013-05-13 01:16:13 +0000 | [diff] [blame] | 340 | unsigned StackPtr = is64Bit ? X86::RSP : X86::ESP; |
| 341 | MCCFIInstruction Inst = MCCFIInstruction::createDefCfa( |
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 342 | nullptr, MRI.getDwarfRegNum(StackPtr, true), -stackGrowth); |
| Rafael Espindola | 227144c | 2013-05-13 01:16:13 +0000 | [diff] [blame] | 343 | MAI->addInitialFrameState(Inst); |
| Evan Cheng | 67c033e | 2011-07-18 22:29:13 +0000 | [diff] [blame] | 344 | |
| 345 | // Add return address to move list |
| Rafael Espindola | 227144c | 2013-05-13 01:16:13 +0000 | [diff] [blame] | 346 | unsigned InstPtr = is64Bit ? X86::RIP : X86::EIP; |
| 347 | MCCFIInstruction Inst2 = MCCFIInstruction::createOffset( |
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 348 | nullptr, MRI.getDwarfRegNum(InstPtr, true), stackGrowth); |
| Rafael Espindola | 227144c | 2013-05-13 01:16:13 +0000 | [diff] [blame] | 349 | MAI->addInitialFrameState(Inst2); |
| Evan Cheng | 67c033e | 2011-07-18 22:29:13 +0000 | [diff] [blame] | 350 | |
| 351 | return MAI; |
| Evan Cheng | 1705ab0 | 2011-07-14 23:50:31 +0000 | [diff] [blame] | 352 | } |
| 353 | |
| Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 354 | static MCInstPrinter *createX86MCInstPrinter(const Triple &T, |
| Eric Christopher | f801940 | 2015-03-31 00:10:04 +0000 | [diff] [blame] | 355 | unsigned SyntaxVariant, |
| James Molloy | 4c493e8 | 2011-09-07 17:24:38 +0000 | [diff] [blame] | 356 | const MCAsmInfo &MAI, |
| Craig Topper | 54bfde7 | 2012-04-02 06:09:36 +0000 | [diff] [blame] | 357 | const MCInstrInfo &MII, |
| Eric Christopher | f801940 | 2015-03-31 00:10:04 +0000 | [diff] [blame] | 358 | const MCRegisterInfo &MRI) { |
| Evan Cheng | 61faa55 | 2011-07-25 21:20:24 +0000 | [diff] [blame] | 359 | if (SyntaxVariant == 0) |
| Eric Christopher | 9c1bd05 | 2015-03-30 22:16:37 +0000 | [diff] [blame] | 360 | return new X86ATTInstPrinter(MAI, MII, MRI); |
| Evan Cheng | 61faa55 | 2011-07-25 21:20:24 +0000 | [diff] [blame] | 361 | if (SyntaxVariant == 1) |
| Craig Topper | 54bfde7 | 2012-04-02 06:09:36 +0000 | [diff] [blame] | 362 | return new X86IntelInstPrinter(MAI, MII, MRI); |
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 363 | return nullptr; |
| Evan Cheng | 61faa55 | 2011-07-25 21:20:24 +0000 | [diff] [blame] | 364 | } |
| 365 | |
| Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 366 | static MCRelocationInfo *createX86MCRelocationInfo(const Triple &TheTriple, |
| Quentin Colombet | f482805 | 2013-05-24 22:51:52 +0000 | [diff] [blame] | 367 | MCContext &Ctx) { |
| Ahmed Bougacha | ad1084d | 2013-05-24 00:39:57 +0000 | [diff] [blame] | 368 | // Default to the stock relocation info. |
| Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 369 | return llvm::createMCRelocationInfo(TheTriple, Ctx); |
| Ahmed Bougacha | ad1084d | 2013-05-24 00:39:57 +0000 | [diff] [blame] | 370 | } |
| 371 | |
| Andrea Di Biagio | 2145b13 | 2018-06-20 10:08:11 +0000 | [diff] [blame] | 372 | namespace llvm { |
| 373 | namespace X86_MC { |
| 374 | |
| 375 | class X86MCInstrAnalysis : public MCInstrAnalysis { |
| 376 | X86MCInstrAnalysis(const X86MCInstrAnalysis &) = delete; |
| 377 | X86MCInstrAnalysis &operator=(const X86MCInstrAnalysis &) = delete; |
| 378 | virtual ~X86MCInstrAnalysis() = default; |
| 379 | |
| 380 | public: |
| 381 | X86MCInstrAnalysis(const MCInstrInfo *MCII) : MCInstrAnalysis(MCII) {} |
| 382 | |
| Andrea Di Biagio | a1852b6 | 2018-07-31 13:21:43 +0000 | [diff] [blame] | 383 | bool isDependencyBreaking(const MCSubtargetInfo &STI, |
| 384 | const MCInst &Inst) const override; |
| Andrea Di Biagio | 2145b13 | 2018-06-20 10:08:11 +0000 | [diff] [blame] | 385 | bool clearsSuperRegisters(const MCRegisterInfo &MRI, const MCInst &Inst, |
| 386 | APInt &Mask) const override; |
| Joel Galenson | d36fb48 | 2018-08-24 15:21:56 +0000 | [diff] [blame] | 387 | std::vector<std::pair<uint64_t, uint64_t>> |
| 388 | findPltEntries(uint64_t PltSectionVA, ArrayRef<uint8_t> PltContents, |
| 389 | uint64_t GotSectionVA, const Triple &TargetTriple) const; |
| Andrea Di Biagio | 2145b13 | 2018-06-20 10:08:11 +0000 | [diff] [blame] | 390 | }; |
| 391 | |
| Andrea Di Biagio | a1852b6 | 2018-07-31 13:21:43 +0000 | [diff] [blame] | 392 | bool X86MCInstrAnalysis::isDependencyBreaking(const MCSubtargetInfo &STI, |
| 393 | const MCInst &Inst) const { |
| 394 | if (STI.getCPU() == "btver2") { |
| 395 | // Reference: Agner Fog's microarchitecture.pdf - Section 20 "AMD Bobcat and |
| 396 | // Jaguar pipeline", subsection 8 "Dependency-breaking instructions". |
| 397 | switch (Inst.getOpcode()) { |
| 398 | default: |
| 399 | return false; |
| 400 | case X86::SUB32rr: |
| 401 | case X86::SUB64rr: |
| 402 | case X86::SBB32rr: |
| 403 | case X86::SBB64rr: |
| 404 | case X86::XOR32rr: |
| 405 | case X86::XOR64rr: |
| 406 | case X86::XORPSrr: |
| 407 | case X86::XORPDrr: |
| 408 | case X86::VXORPSrr: |
| 409 | case X86::VXORPDrr: |
| 410 | case X86::ANDNPSrr: |
| 411 | case X86::VANDNPSrr: |
| 412 | case X86::ANDNPDrr: |
| 413 | case X86::VANDNPDrr: |
| 414 | case X86::PXORrr: |
| 415 | case X86::VPXORrr: |
| 416 | case X86::PANDNrr: |
| 417 | case X86::VPANDNrr: |
| 418 | case X86::PSUBBrr: |
| 419 | case X86::PSUBWrr: |
| 420 | case X86::PSUBDrr: |
| 421 | case X86::PSUBQrr: |
| 422 | case X86::VPSUBBrr: |
| 423 | case X86::VPSUBWrr: |
| 424 | case X86::VPSUBDrr: |
| 425 | case X86::VPSUBQrr: |
| 426 | case X86::PCMPEQBrr: |
| 427 | case X86::PCMPEQWrr: |
| 428 | case X86::PCMPEQDrr: |
| 429 | case X86::PCMPEQQrr: |
| 430 | case X86::VPCMPEQBrr: |
| 431 | case X86::VPCMPEQWrr: |
| 432 | case X86::VPCMPEQDrr: |
| 433 | case X86::VPCMPEQQrr: |
| 434 | case X86::PCMPGTBrr: |
| 435 | case X86::PCMPGTWrr: |
| 436 | case X86::PCMPGTDrr: |
| 437 | case X86::PCMPGTQrr: |
| 438 | case X86::VPCMPGTBrr: |
| 439 | case X86::VPCMPGTWrr: |
| 440 | case X86::VPCMPGTDrr: |
| 441 | case X86::VPCMPGTQrr: |
| 442 | case X86::MMX_PXORirr: |
| 443 | case X86::MMX_PANDNirr: |
| 444 | case X86::MMX_PSUBBirr: |
| 445 | case X86::MMX_PSUBDirr: |
| 446 | case X86::MMX_PSUBQirr: |
| 447 | case X86::MMX_PSUBWirr: |
| 448 | case X86::MMX_PCMPGTBirr: |
| 449 | case X86::MMX_PCMPGTDirr: |
| 450 | case X86::MMX_PCMPGTWirr: |
| 451 | case X86::MMX_PCMPEQBirr: |
| 452 | case X86::MMX_PCMPEQDirr: |
| 453 | case X86::MMX_PCMPEQWirr: |
| 454 | return Inst.getOperand(1).getReg() == Inst.getOperand(2).getReg(); |
| 455 | case X86::CMP32rr: |
| 456 | case X86::CMP64rr: |
| 457 | return Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg(); |
| 458 | } |
| 459 | } |
| 460 | |
| 461 | return false; |
| 462 | } |
| 463 | |
| Andrea Di Biagio | 2145b13 | 2018-06-20 10:08:11 +0000 | [diff] [blame] | 464 | bool X86MCInstrAnalysis::clearsSuperRegisters(const MCRegisterInfo &MRI, |
| 465 | const MCInst &Inst, |
| 466 | APInt &Mask) const { |
| 467 | const MCInstrDesc &Desc = Info->get(Inst.getOpcode()); |
| 468 | unsigned NumDefs = Desc.getNumDefs(); |
| 469 | unsigned NumImplicitDefs = Desc.getNumImplicitDefs(); |
| 470 | assert(Mask.getBitWidth() == NumDefs + NumImplicitDefs && |
| 471 | "Unexpected number of bits in the mask!"); |
| 472 | |
| 473 | bool HasVEX = (Desc.TSFlags & X86II::EncodingMask) == X86II::VEX; |
| 474 | bool HasEVEX = (Desc.TSFlags & X86II::EncodingMask) == X86II::EVEX; |
| 475 | bool HasXOP = (Desc.TSFlags & X86II::EncodingMask) == X86II::XOP; |
| 476 | |
| 477 | const MCRegisterClass &GR32RC = MRI.getRegClass(X86::GR32RegClassID); |
| 478 | const MCRegisterClass &VR128XRC = MRI.getRegClass(X86::VR128XRegClassID); |
| 479 | const MCRegisterClass &VR256XRC = MRI.getRegClass(X86::VR256XRegClassID); |
| 480 | |
| 481 | auto ClearsSuperReg = [=](unsigned RegID) { |
| 482 | // On X86-64, a general purpose integer register is viewed as a 64-bit |
| 483 | // register internal to the processor. |
| 484 | // An update to the lower 32 bits of a 64 bit integer register is |
| 485 | // architecturally defined to zero extend the upper 32 bits. |
| 486 | if (GR32RC.contains(RegID)) |
| 487 | return true; |
| 488 | |
| 489 | // Early exit if this instruction has no vex/evex/xop prefix. |
| 490 | if (!HasEVEX && !HasVEX && !HasXOP) |
| 491 | return false; |
| 492 | |
| 493 | // All VEX and EVEX encoded instructions are defined to zero the high bits |
| 494 | // of the destination register up to VLMAX (i.e. the maximum vector register |
| 495 | // width pertaining to the instruction). |
| 496 | // We assume the same behavior for XOP instructions too. |
| 497 | return VR128XRC.contains(RegID) || VR256XRC.contains(RegID); |
| 498 | }; |
| 499 | |
| 500 | Mask.clearAllBits(); |
| 501 | for (unsigned I = 0, E = NumDefs; I < E; ++I) { |
| 502 | const MCOperand &Op = Inst.getOperand(I); |
| 503 | if (ClearsSuperReg(Op.getReg())) |
| 504 | Mask.setBit(I); |
| 505 | } |
| 506 | |
| 507 | for (unsigned I = 0, E = NumImplicitDefs; I < E; ++I) { |
| 508 | const MCPhysReg Reg = Desc.getImplicitDefs()[I]; |
| 509 | if (ClearsSuperReg(Reg)) |
| 510 | Mask.setBit(NumDefs + I); |
| 511 | } |
| 512 | |
| 513 | return Mask.getBoolValue(); |
| 514 | } |
| 515 | |
| Joel Galenson | d36fb48 | 2018-08-24 15:21:56 +0000 | [diff] [blame] | 516 | static std::vector<std::pair<uint64_t, uint64_t>> |
| 517 | findX86PltEntries(uint64_t PltSectionVA, ArrayRef<uint8_t> PltContents, |
| 518 | uint64_t GotPltSectionVA) { |
| 519 | // Do a lightweight parsing of PLT entries. |
| 520 | std::vector<std::pair<uint64_t, uint64_t>> Result; |
| 521 | for (uint64_t Byte = 0, End = PltContents.size(); Byte + 6 < End; ) { |
| 522 | // Recognize a jmp. |
| 523 | if (PltContents[Byte] == 0xff && PltContents[Byte + 1] == 0xa3) { |
| 524 | // The jmp instruction at the beginning of each PLT entry jumps to the |
| 525 | // address of the base of the .got.plt section plus the immediate. |
| 526 | uint32_t Imm = support::endian::read32le(PltContents.data() + Byte + 2); |
| 527 | Result.push_back( |
| 528 | std::make_pair(PltSectionVA + Byte, GotPltSectionVA + Imm)); |
| 529 | Byte += 6; |
| 530 | } else if (PltContents[Byte] == 0xff && PltContents[Byte + 1] == 0x25) { |
| 531 | // The jmp instruction at the beginning of each PLT entry jumps to the |
| 532 | // immediate. |
| 533 | uint32_t Imm = support::endian::read32le(PltContents.data() + Byte + 2); |
| 534 | Result.push_back(std::make_pair(PltSectionVA + Byte, Imm)); |
| 535 | Byte += 6; |
| 536 | } else |
| 537 | Byte++; |
| 538 | } |
| 539 | return Result; |
| 540 | } |
| 541 | |
| 542 | static std::vector<std::pair<uint64_t, uint64_t>> |
| 543 | findX86_64PltEntries(uint64_t PltSectionVA, ArrayRef<uint8_t> PltContents) { |
| 544 | // Do a lightweight parsing of PLT entries. |
| 545 | std::vector<std::pair<uint64_t, uint64_t>> Result; |
| 546 | for (uint64_t Byte = 0, End = PltContents.size(); Byte + 6 < End; ) { |
| 547 | // Recognize a jmp. |
| 548 | if (PltContents[Byte] == 0xff && PltContents[Byte + 1] == 0x25) { |
| 549 | // The jmp instruction at the beginning of each PLT entry jumps to the |
| 550 | // address of the next instruction plus the immediate. |
| 551 | uint32_t Imm = support::endian::read32le(PltContents.data() + Byte + 2); |
| 552 | Result.push_back( |
| 553 | std::make_pair(PltSectionVA + Byte, PltSectionVA + Byte + 6 + Imm)); |
| 554 | Byte += 6; |
| 555 | } else |
| 556 | Byte++; |
| 557 | } |
| 558 | return Result; |
| 559 | } |
| 560 | |
| 561 | std::vector<std::pair<uint64_t, uint64_t>> X86MCInstrAnalysis::findPltEntries( |
| 562 | uint64_t PltSectionVA, ArrayRef<uint8_t> PltContents, |
| 563 | uint64_t GotPltSectionVA, const Triple &TargetTriple) const { |
| 564 | switch (TargetTriple.getArch()) { |
| 565 | case Triple::x86: |
| 566 | return findX86PltEntries(PltSectionVA, PltContents, GotPltSectionVA); |
| 567 | case Triple::x86_64: |
| 568 | return findX86_64PltEntries(PltSectionVA, PltContents); |
| 569 | default: |
| 570 | return {}; |
| 571 | } |
| 572 | } |
| 573 | |
| Andrea Di Biagio | 2145b13 | 2018-06-20 10:08:11 +0000 | [diff] [blame] | 574 | } // end of namespace X86_MC |
| 575 | |
| 576 | } // end of namespace llvm |
| 577 | |
| Evan Cheng | 4d6c9d7 | 2011-08-23 20:15:21 +0000 | [diff] [blame] | 578 | static MCInstrAnalysis *createX86MCInstrAnalysis(const MCInstrInfo *Info) { |
| Andrea Di Biagio | 2145b13 | 2018-06-20 10:08:11 +0000 | [diff] [blame] | 579 | return new X86_MC::X86MCInstrAnalysis(Info); |
| Evan Cheng | 4d6c9d7 | 2011-08-23 20:15:21 +0000 | [diff] [blame] | 580 | } |
| 581 | |
| Evan Cheng | 8c886a4 | 2011-07-22 21:58:54 +0000 | [diff] [blame] | 582 | // Force static initialization. |
| 583 | extern "C" void LLVMInitializeX86TargetMC() { |
| Mehdi Amini | f42454b | 2016-10-09 23:00:34 +0000 | [diff] [blame] | 584 | for (Target *T : {&getTheX86_32Target(), &getTheX86_64Target()}) { |
| Rafael Espindola | 69244c3 | 2015-03-18 23:15:49 +0000 | [diff] [blame] | 585 | // Register the MC asm info. |
| 586 | RegisterMCAsmInfoFn X(*T, createX86MCAsmInfo); |
| Evan Cheng | 8c886a4 | 2011-07-22 21:58:54 +0000 | [diff] [blame] | 587 | |
| Rafael Espindola | 69244c3 | 2015-03-18 23:15:49 +0000 | [diff] [blame] | 588 | // Register the MC instruction info. |
| 589 | TargetRegistry::RegisterMCInstrInfo(*T, createX86MCInstrInfo); |
| Evan Cheng | 8c886a4 | 2011-07-22 21:58:54 +0000 | [diff] [blame] | 590 | |
| Rafael Espindola | 69244c3 | 2015-03-18 23:15:49 +0000 | [diff] [blame] | 591 | // Register the MC register info. |
| 592 | TargetRegistry::RegisterMCRegInfo(*T, createX86MCRegisterInfo); |
| Evan Cheng | 8c886a4 | 2011-07-22 21:58:54 +0000 | [diff] [blame] | 593 | |
| Rafael Espindola | 69244c3 | 2015-03-18 23:15:49 +0000 | [diff] [blame] | 594 | // Register the MC subtarget info. |
| 595 | TargetRegistry::RegisterMCSubtargetInfo(*T, |
| 596 | X86_MC::createX86MCSubtargetInfo); |
| Evan Cheng | b253100 | 2011-07-25 19:33:48 +0000 | [diff] [blame] | 597 | |
| Rafael Espindola | 69244c3 | 2015-03-18 23:15:49 +0000 | [diff] [blame] | 598 | // Register the MC instruction analyzer. |
| 599 | TargetRegistry::RegisterMCInstrAnalysis(*T, createX86MCInstrAnalysis); |
| Evan Cheng | 4d6c9d7 | 2011-08-23 20:15:21 +0000 | [diff] [blame] | 600 | |
| Rafael Espindola | 69244c3 | 2015-03-18 23:15:49 +0000 | [diff] [blame] | 601 | // Register the code emitter. |
| 602 | TargetRegistry::RegisterMCCodeEmitter(*T, createX86MCCodeEmitter); |
| 603 | |
| Reid Kleckner | 9cdd4df | 2017-10-11 21:24:33 +0000 | [diff] [blame] | 604 | // Register the obj target streamer. |
| 605 | TargetRegistry::RegisterObjectTargetStreamer(*T, |
| 606 | createX86ObjectTargetStreamer); |
| 607 | |
| 608 | // Register the asm target streamer. |
| 609 | TargetRegistry::RegisterAsmTargetStreamer(*T, createX86AsmTargetStreamer); |
| 610 | |
| Rafael Espindola | cd584a8 | 2015-03-19 01:50:16 +0000 | [diff] [blame] | 611 | TargetRegistry::RegisterCOFFStreamer(*T, createX86WinCOFFStreamer); |
| Rafael Espindola | 69244c3 | 2015-03-18 23:15:49 +0000 | [diff] [blame] | 612 | |
| 613 | // Register the MCInstPrinter. |
| 614 | TargetRegistry::RegisterMCInstPrinter(*T, createX86MCInstPrinter); |
| 615 | |
| 616 | // Register the MC relocation info. |
| 617 | TargetRegistry::RegisterMCRelocationInfo(*T, createX86MCRelocationInfo); |
| 618 | } |
| Evan Cheng | b253100 | 2011-07-25 19:33:48 +0000 | [diff] [blame] | 619 | |
| 620 | // Register the asm backend. |
| Mehdi Amini | f42454b | 2016-10-09 23:00:34 +0000 | [diff] [blame] | 621 | TargetRegistry::RegisterMCAsmBackend(getTheX86_32Target(), |
| Evan Cheng | 5928e69 | 2011-07-25 23:24:55 +0000 | [diff] [blame] | 622 | createX86_32AsmBackend); |
| Mehdi Amini | f42454b | 2016-10-09 23:00:34 +0000 | [diff] [blame] | 623 | TargetRegistry::RegisterMCAsmBackend(getTheX86_64Target(), |
| Evan Cheng | 5928e69 | 2011-07-25 23:24:55 +0000 | [diff] [blame] | 624 | createX86_64AsmBackend); |
| Evan Cheng | 2129f59 | 2011-07-19 06:37:02 +0000 | [diff] [blame] | 625 | } |
| Craig Topper | c0453e8 | 2015-12-25 22:10:08 +0000 | [diff] [blame] | 626 | |
| 627 | unsigned llvm::getX86SubSuperRegisterOrZero(unsigned Reg, unsigned Size, |
| 628 | bool High) { |
| 629 | switch (Size) { |
| 630 | default: return 0; |
| 631 | case 8: |
| 632 | if (High) { |
| 633 | switch (Reg) { |
| 634 | default: return getX86SubSuperRegisterOrZero(Reg, 64); |
| 635 | case X86::SIL: case X86::SI: case X86::ESI: case X86::RSI: |
| 636 | return X86::SI; |
| 637 | case X86::DIL: case X86::DI: case X86::EDI: case X86::RDI: |
| 638 | return X86::DI; |
| 639 | case X86::BPL: case X86::BP: case X86::EBP: case X86::RBP: |
| 640 | return X86::BP; |
| 641 | case X86::SPL: case X86::SP: case X86::ESP: case X86::RSP: |
| 642 | return X86::SP; |
| 643 | case X86::AH: case X86::AL: case X86::AX: case X86::EAX: case X86::RAX: |
| 644 | return X86::AH; |
| 645 | case X86::DH: case X86::DL: case X86::DX: case X86::EDX: case X86::RDX: |
| 646 | return X86::DH; |
| 647 | case X86::CH: case X86::CL: case X86::CX: case X86::ECX: case X86::RCX: |
| 648 | return X86::CH; |
| 649 | case X86::BH: case X86::BL: case X86::BX: case X86::EBX: case X86::RBX: |
| 650 | return X86::BH; |
| 651 | } |
| 652 | } else { |
| 653 | switch (Reg) { |
| 654 | default: return 0; |
| 655 | case X86::AH: case X86::AL: case X86::AX: case X86::EAX: case X86::RAX: |
| 656 | return X86::AL; |
| 657 | case X86::DH: case X86::DL: case X86::DX: case X86::EDX: case X86::RDX: |
| 658 | return X86::DL; |
| 659 | case X86::CH: case X86::CL: case X86::CX: case X86::ECX: case X86::RCX: |
| 660 | return X86::CL; |
| 661 | case X86::BH: case X86::BL: case X86::BX: case X86::EBX: case X86::RBX: |
| 662 | return X86::BL; |
| 663 | case X86::SIL: case X86::SI: case X86::ESI: case X86::RSI: |
| 664 | return X86::SIL; |
| 665 | case X86::DIL: case X86::DI: case X86::EDI: case X86::RDI: |
| 666 | return X86::DIL; |
| 667 | case X86::BPL: case X86::BP: case X86::EBP: case X86::RBP: |
| 668 | return X86::BPL; |
| 669 | case X86::SPL: case X86::SP: case X86::ESP: case X86::RSP: |
| 670 | return X86::SPL; |
| 671 | case X86::R8B: case X86::R8W: case X86::R8D: case X86::R8: |
| 672 | return X86::R8B; |
| 673 | case X86::R9B: case X86::R9W: case X86::R9D: case X86::R9: |
| 674 | return X86::R9B; |
| 675 | case X86::R10B: case X86::R10W: case X86::R10D: case X86::R10: |
| 676 | return X86::R10B; |
| 677 | case X86::R11B: case X86::R11W: case X86::R11D: case X86::R11: |
| 678 | return X86::R11B; |
| 679 | case X86::R12B: case X86::R12W: case X86::R12D: case X86::R12: |
| 680 | return X86::R12B; |
| 681 | case X86::R13B: case X86::R13W: case X86::R13D: case X86::R13: |
| 682 | return X86::R13B; |
| 683 | case X86::R14B: case X86::R14W: case X86::R14D: case X86::R14: |
| 684 | return X86::R14B; |
| 685 | case X86::R15B: case X86::R15W: case X86::R15D: case X86::R15: |
| 686 | return X86::R15B; |
| 687 | } |
| 688 | } |
| 689 | case 16: |
| 690 | switch (Reg) { |
| 691 | default: return 0; |
| 692 | case X86::AH: case X86::AL: case X86::AX: case X86::EAX: case X86::RAX: |
| 693 | return X86::AX; |
| 694 | case X86::DH: case X86::DL: case X86::DX: case X86::EDX: case X86::RDX: |
| 695 | return X86::DX; |
| 696 | case X86::CH: case X86::CL: case X86::CX: case X86::ECX: case X86::RCX: |
| 697 | return X86::CX; |
| 698 | case X86::BH: case X86::BL: case X86::BX: case X86::EBX: case X86::RBX: |
| 699 | return X86::BX; |
| 700 | case X86::SIL: case X86::SI: case X86::ESI: case X86::RSI: |
| 701 | return X86::SI; |
| 702 | case X86::DIL: case X86::DI: case X86::EDI: case X86::RDI: |
| 703 | return X86::DI; |
| 704 | case X86::BPL: case X86::BP: case X86::EBP: case X86::RBP: |
| 705 | return X86::BP; |
| 706 | case X86::SPL: case X86::SP: case X86::ESP: case X86::RSP: |
| 707 | return X86::SP; |
| 708 | case X86::R8B: case X86::R8W: case X86::R8D: case X86::R8: |
| 709 | return X86::R8W; |
| 710 | case X86::R9B: case X86::R9W: case X86::R9D: case X86::R9: |
| 711 | return X86::R9W; |
| 712 | case X86::R10B: case X86::R10W: case X86::R10D: case X86::R10: |
| 713 | return X86::R10W; |
| 714 | case X86::R11B: case X86::R11W: case X86::R11D: case X86::R11: |
| 715 | return X86::R11W; |
| 716 | case X86::R12B: case X86::R12W: case X86::R12D: case X86::R12: |
| 717 | return X86::R12W; |
| 718 | case X86::R13B: case X86::R13W: case X86::R13D: case X86::R13: |
| 719 | return X86::R13W; |
| 720 | case X86::R14B: case X86::R14W: case X86::R14D: case X86::R14: |
| 721 | return X86::R14W; |
| 722 | case X86::R15B: case X86::R15W: case X86::R15D: case X86::R15: |
| 723 | return X86::R15W; |
| 724 | } |
| 725 | case 32: |
| 726 | switch (Reg) { |
| 727 | default: return 0; |
| 728 | case X86::AH: case X86::AL: case X86::AX: case X86::EAX: case X86::RAX: |
| 729 | return X86::EAX; |
| 730 | case X86::DH: case X86::DL: case X86::DX: case X86::EDX: case X86::RDX: |
| 731 | return X86::EDX; |
| 732 | case X86::CH: case X86::CL: case X86::CX: case X86::ECX: case X86::RCX: |
| 733 | return X86::ECX; |
| 734 | case X86::BH: case X86::BL: case X86::BX: case X86::EBX: case X86::RBX: |
| 735 | return X86::EBX; |
| 736 | case X86::SIL: case X86::SI: case X86::ESI: case X86::RSI: |
| 737 | return X86::ESI; |
| 738 | case X86::DIL: case X86::DI: case X86::EDI: case X86::RDI: |
| 739 | return X86::EDI; |
| 740 | case X86::BPL: case X86::BP: case X86::EBP: case X86::RBP: |
| 741 | return X86::EBP; |
| 742 | case X86::SPL: case X86::SP: case X86::ESP: case X86::RSP: |
| 743 | return X86::ESP; |
| 744 | case X86::R8B: case X86::R8W: case X86::R8D: case X86::R8: |
| 745 | return X86::R8D; |
| 746 | case X86::R9B: case X86::R9W: case X86::R9D: case X86::R9: |
| 747 | return X86::R9D; |
| 748 | case X86::R10B: case X86::R10W: case X86::R10D: case X86::R10: |
| 749 | return X86::R10D; |
| 750 | case X86::R11B: case X86::R11W: case X86::R11D: case X86::R11: |
| 751 | return X86::R11D; |
| 752 | case X86::R12B: case X86::R12W: case X86::R12D: case X86::R12: |
| 753 | return X86::R12D; |
| 754 | case X86::R13B: case X86::R13W: case X86::R13D: case X86::R13: |
| 755 | return X86::R13D; |
| 756 | case X86::R14B: case X86::R14W: case X86::R14D: case X86::R14: |
| 757 | return X86::R14D; |
| 758 | case X86::R15B: case X86::R15W: case X86::R15D: case X86::R15: |
| 759 | return X86::R15D; |
| 760 | } |
| 761 | case 64: |
| 762 | switch (Reg) { |
| 763 | default: return 0; |
| 764 | case X86::AH: case X86::AL: case X86::AX: case X86::EAX: case X86::RAX: |
| 765 | return X86::RAX; |
| 766 | case X86::DH: case X86::DL: case X86::DX: case X86::EDX: case X86::RDX: |
| 767 | return X86::RDX; |
| 768 | case X86::CH: case X86::CL: case X86::CX: case X86::ECX: case X86::RCX: |
| 769 | return X86::RCX; |
| 770 | case X86::BH: case X86::BL: case X86::BX: case X86::EBX: case X86::RBX: |
| 771 | return X86::RBX; |
| 772 | case X86::SIL: case X86::SI: case X86::ESI: case X86::RSI: |
| 773 | return X86::RSI; |
| 774 | case X86::DIL: case X86::DI: case X86::EDI: case X86::RDI: |
| 775 | return X86::RDI; |
| 776 | case X86::BPL: case X86::BP: case X86::EBP: case X86::RBP: |
| 777 | return X86::RBP; |
| 778 | case X86::SPL: case X86::SP: case X86::ESP: case X86::RSP: |
| 779 | return X86::RSP; |
| 780 | case X86::R8B: case X86::R8W: case X86::R8D: case X86::R8: |
| 781 | return X86::R8; |
| 782 | case X86::R9B: case X86::R9W: case X86::R9D: case X86::R9: |
| 783 | return X86::R9; |
| 784 | case X86::R10B: case X86::R10W: case X86::R10D: case X86::R10: |
| 785 | return X86::R10; |
| 786 | case X86::R11B: case X86::R11W: case X86::R11D: case X86::R11: |
| 787 | return X86::R11; |
| 788 | case X86::R12B: case X86::R12W: case X86::R12D: case X86::R12: |
| 789 | return X86::R12; |
| 790 | case X86::R13B: case X86::R13W: case X86::R13D: case X86::R13: |
| 791 | return X86::R13; |
| 792 | case X86::R14B: case X86::R14W: case X86::R14D: case X86::R14: |
| 793 | return X86::R14; |
| 794 | case X86::R15B: case X86::R15W: case X86::R15D: case X86::R15: |
| 795 | return X86::R15; |
| 796 | } |
| 797 | } |
| 798 | } |
| 799 | |
| 800 | unsigned llvm::getX86SubSuperRegister(unsigned Reg, unsigned Size, bool High) { |
| 801 | unsigned Res = getX86SubSuperRegisterOrZero(Reg, Size, High); |
| 802 | assert(Res != 0 && "Unexpected register or VT"); |
| 803 | return Res; |
| 804 | } |
| 805 | |
| 806 | |